blob: cde20c3cb37455f2c87512864657420333b4a1d9 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Devang Patel6a784892009-06-05 18:48:29 +0000273 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
540 else if (EnableSegmentedStacks)
541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Evan Chengc7ce29b2009-02-13 22:36:38 +0000547 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000623 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000751 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000788 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000805 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Craig Topperc0d82852011-11-22 00:44:41 +0000911 if (Subtarget->hasSSE41orAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Craig Topperc0d82852011-11-22 00:44:41 +0000983 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
David Greene9b9838d2009-06-29 16:47:10 +0000986 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
1712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001713 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
1721 const CCValAssign &VA,
1722 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001724 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001726 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001728 EVT ValVT;
1729
1730 // If value is passed by pointer we have address passed instead of the value
1731 // itself.
1732 if (VA.getLocInfo() == CCValAssign::Indirect)
1733 ValVT = VA.getLocVT();
1734 else
1735 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001736
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001737 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // In case of tail call optimization mark all arguments mutable. Since they
1740 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001741 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001742 unsigned Bytes = Flags.getByValSize();
1743 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1744 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001745 return DAG.getFrameIndex(FI, getPointerTy());
1746 } else {
1747 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001748 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1750 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001751 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001752 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001753 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 bool isVarArg,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl,
1762 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001765 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 const Function* Fn = MF.getFunction();
1769 if (Fn->hasExternalLinkage() &&
1770 Subtarget->isTargetCygMing() &&
1771 Fn->getName() == "main")
1772 FuncInfo->setForceFramePointer(true);
1773
Evan Cheng1bc78042006-04-26 01:20:17 +00001774 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Chris Lattner29689432010-03-11 00:22:57 +00001778 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1779 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Chris Lattner638402b2007-02-28 07:00:42 +00001781 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001782 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001783 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001785
1786 // Allocate shadow area for Win64
1787 if (IsWin64) {
1788 CCInfo.AllocateStack(32, 8);
1789 }
1790
Duncan Sands45907662010-10-31 13:21:44 +00001791 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Chris Lattnerf39f7712007-02-28 05:46:49 +00001793 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1796 CCValAssign &VA = ArgLocs[i];
1797 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1798 // places.
1799 assert(VA.getValNo() != LastVal &&
1800 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001801 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001802 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001806 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001815 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1816 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001818 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001819 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001820 RC = X86::VR64RegisterClass;
1821 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001822 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Devang Patel68e6bee2011-02-21 23:21:26 +00001824 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1828 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1829 // right size.
1830 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001831 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 DAG.getValueType(VA.getValVT()));
1833 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001834 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001836 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 // Handle MMX values passed in XMM regs.
1841 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001842 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1843 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 } else
1845 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001846 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 } else {
1848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001850 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851
1852 // If value is passed via pointer - do a load.
1853 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001854 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001858 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Dan Gohman61a92132008-04-21 23:59:07 +00001860 // The x86-64 ABI for returning structs by value requires that we copy
1861 // the sret argument into %rax for the return. Save the argument into
1862 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001863 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
1866 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001868 FuncInfo->setSRetReturnReg(Reg);
1869 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
1873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001875 // Align stack specially for tail calls.
1876 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001877 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001882 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1883 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001884 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001887 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1888
1889 // FIXME: We should really autogenerate these arrays
1890 static const unsigned GPR64ArgRegsWin64[] = {
1891 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 static const unsigned GPR64ArgRegs64Bit[] = {
1894 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1895 };
1896 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1898 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1899 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001900 const unsigned *GPR64ArgRegs;
1901 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
1903 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001904 // The XMM registers which might contain var arg parameters are shadowed
1905 // in their paired GPR. So we only need to save the GPR to their home
1906 // slots.
1907 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 } else {
1910 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1911 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001912
1913 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 }
1915 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1916 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917
Devang Patel578efa92009-06-05 21:57:13 +00001918 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001919 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001920 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001921 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001922 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001923 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001924 // Kernel mode asks for SSE to be disabled, so don't push them
1925 // on the stack.
1926 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001927
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001928 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001929 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001930 // Get to the caller-allocated home save location. Add 8 to account
1931 // for the return address.
1932 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001934 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001935 // Fixup to set vararg frame on shadow area (4 x i64).
1936 if (NumIntRegs < 4)
1937 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 } else {
1939 // For X86-64, if there are vararg parameters that are passed via
1940 // registers, then we must store them to their spots on the stack so they
1941 // may be loaded by deferencing the result of va_next.
1942 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1943 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1944 FuncInfo->setRegSaveFrameIndex(
1945 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001946 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1952 getPointerTy());
1953 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001955 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1956 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001957 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(
1963 FuncInfo->getRegSaveFrameIndex(), Offset),
1964 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001966 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Dan Gohmanface41a2009-08-16 21:24:25 +00001969 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1970 // Now store the XMM (fp + vector) parameter registers.
1971 SmallVector<SDValue, 11> SaveXMMOps;
1972 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001973
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001975 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1976 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1979 FuncInfo->getRegSaveFrameIndex()));
1980 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1981 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohmanface41a2009-08-16 21:24:25 +00001983 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001985 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001986 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1987 SaveXMMOps.push_back(Val);
1988 }
1989 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1990 MVT::Other,
1991 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001993
1994 if (!MemOps.empty())
1995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1996 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00002001 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002003 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002005 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002006 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002008 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 // RegSaveFrameIndex is X86-64 only.
2012 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002013 if (CallConv == CallingConv::X86_FastCall ||
2014 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 // fastcc functions can't have varargs.
2016 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Evan Cheng25caf632006-05-23 21:06:34 +00002018
Rafael Espindola76927d752011-08-30 19:39:58 +00002019 FuncInfo->setArgumentStackSize(StackSize);
2020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002022}
2023
Dan Gohman475871a2008-07-27 21:46:04 +00002024SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2026 SDValue StackPtr, SDValue Arg,
2027 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002028 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002030 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002033 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002035
2036 return DAG.getStore(Chain, dl, Arg, PtrOff,
2037 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002038 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002039}
2040
Bill Wendling64e87322009-01-16 19:25:27 +00002041/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043SDValue
2044X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002045 SDValue &OutRetAddr, SDValue Chain,
2046 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002047 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002050 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002051
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002053 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002054 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056}
2057
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002060static SDValue
2061EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002063 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 // Store the return address to the appropriate stack slot.
2065 if (!FPDiff) return Chain;
2066 // Calculate the new stack slot for the return address.
2067 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002069 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002073 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002075 return Chain;
2076}
2077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002079X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002081 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg> &Ins,
2085 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002089 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002091 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Evan Cheng5f941932010-02-05 02:21:12 +00002093 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002094 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002095 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2096 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002098
2099 // Sibcalls are automatically detected tailcalls which do not require
2100 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002101 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002102 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002103
2104 if (isTailCall)
2105 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002106 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107
Chris Lattner29689432010-03-11 00:22:57 +00002108 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2109 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110
Chris Lattner638402b2007-02-28 07:00:42 +00002111 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002113 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115
2116 // Allocate shadow area for Win64
2117 if (IsWin64) {
2118 CCInfo.AllocateStack(32, 8);
2119 }
2120
Duncan Sands45907662010-10-31 13:21:44 +00002121 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Chris Lattner423c5f42007-02-28 05:31:48 +00002123 // Get a count of how many bytes are to be pushed on the stack.
2124 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002126 // This is a sibcall. The memory operands are available in caller's
2127 // own caller's stack.
2128 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002129 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002130 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002133 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2137 FPDiff = NumBytesCallerPushed - NumBytes;
2138
2139 // Set the delta of movement of the returnaddr stackslot.
2140 // But only set if delta is greater than previous delta.
2141 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2142 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2143 }
2144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall)
2146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002149 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002150 if (isTailCall && FPDiff)
2151 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2152 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002153
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2155 SmallVector<SDValue, 8> MemOpChains;
2156 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 // Walk the register/memloc assignments, inserting copies/loads. In the case
2159 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2161 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002165 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Promote the value if needed.
2168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 case CCValAssign::Full: break;
2171 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 break;
2174 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 break;
2177 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002178 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2179 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2182 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002183 } else
2184 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2185 break;
2186 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002188 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002189 case CCValAssign::Indirect: {
2190 // Store the argument.
2191 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002192 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002193 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002195 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 Arg = SpillSlot;
2197 break;
2198 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2203 if (isVarArg && IsWin64) {
2204 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2205 // shadow reg if callee is a varargs function.
2206 unsigned ShadowReg = 0;
2207 switch (VA.getLocReg()) {
2208 case X86::XMM0: ShadowReg = X86::RCX; break;
2209 case X86::XMM1: ShadowReg = X86::RDX; break;
2210 case X86::XMM2: ShadowReg = X86::R8; break;
2211 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002212 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002213 if (ShadowReg)
2214 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002215 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002217 assert(VA.isMemLoc());
2218 if (StackPtr.getNode() == 0)
2219 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2220 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2221 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng32fe1032006-05-25 00:59:30 +00002225 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002227 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002228
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 // Build a sequence of copy-to-reg nodes chained together with token chain
2230 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Tail call byval lowering might overwrite argument registers so in case of
2233 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002237 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 InFlag = Chain.getValue(1);
2239 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002240
Chris Lattner88e1fd52009-07-09 04:24:46 +00002241 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002242 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2243 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002245 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002247 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002248 InFlag);
2249 InFlag = Chain.getValue(1);
2250 } else {
2251 // If we are tail calling and generating PIC/GOT style code load the
2252 // address of the callee into ECX. The value in ecx is used as target of
2253 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2254 // for tail calls on PIC/GOT architectures. Normally we would just put the
2255 // address of GOT into ebx and then call target@PLT. But for tail calls
2256 // ebx would be restored (since ebx is callee saved) before jumping to the
2257 // target@PLT.
2258
2259 // Note: The actual moving to ECX is done further down.
2260 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2261 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2262 !G->getGlobal()->hasProtectedVisibility())
2263 Callee = LowerGlobalAddress(Callee, DAG);
2264 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002265 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002266 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002269 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // From AMD64 ABI document:
2271 // For calls that may call functions that use varargs or stdargs
2272 // (prototype-less calls or calls to functions containing ellipsis (...) in
2273 // the declaration) %al is used as hidden argument to specify the number
2274 // of SSE registers used. The contents of %al do not need to match exactly
2275 // the number of registers, but must be an ubound on the number of SSE
2276 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002277
Gordon Henriksen86737662008-01-05 16:56:59 +00002278 // Count the number of XMM registers allocated.
2279 static const unsigned XMMArgRegs[] = {
2280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2282 };
2283 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002284 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002285 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002289 InFlag = Chain.getValue(1);
2290 }
2291
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002292
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002293 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isTailCall) {
2295 // Force all the incoming stack arguments to be loaded from the stack
2296 // before any new outgoing arguments are stored to the stack, because the
2297 // outgoing stack slots may alias the incoming argument stack slots, and
2298 // the alias isn't otherwise explicit. This is slightly more conservative
2299 // than necessary, because it means that each store effectively depends
2300 // on every argument instead of just those arguments it would clobber.
2301 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SmallVector<SDValue, 8> MemOpChains2;
2304 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002308 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2310 CCValAssign &VA = ArgLocs[i];
2311 if (VA.isRegLoc())
2312 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002313 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Create frame index.
2317 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002319 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002320 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002321
Duncan Sands276dcbd2008-03-21 09:14:45 +00002322 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002323 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002328 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2331 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002334 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002335 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002337 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002338 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002339 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 }
2341 }
2342
2343 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002345 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 // Copy arguments to their registers.
2348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002350 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 InFlag = Chain.getValue(1);
2352 }
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002354
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002357 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 }
2359
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002360 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2361 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2362 // In the 64-bit large code model, we have to make all calls
2363 // through a register, since the call instruction's 32-bit
2364 // pc-relative offset may not be large enough to hold the whole
2365 // address.
2366 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 // If the callee is a GlobalAddress node (quite common, every direct call
2368 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2369 // it.
2370
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002371 // We should use extra load for direct calls to dllimported functions in
2372 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002373 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002374 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002375 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002376 bool ExtraLoad = false;
2377 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Chris Lattner48a7d022009-07-09 05:02:21 +00002379 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2380 // external symbols most go through the PLT in PIC mode. If the symbol
2381 // has hidden or protected visibility, or if it is static or local, then
2382 // we don't need to use the PLT - we can directly call it.
2383 if (Subtarget->isTargetELF() &&
2384 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002385 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002387 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002388 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002389 (!Subtarget->getTargetTriple().isMacOSX() ||
2390 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002391 // PC-relative references to external symbols should go through $stub,
2392 // unless we're building with the leopard linker or later, which
2393 // automatically synthesizes these stubs.
2394 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002395 } else if (Subtarget->isPICStyleRIPRel() &&
2396 isa<Function>(GV) &&
2397 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2398 // If the function is marked as non-lazy, generate an indirect call
2399 // which loads from the GOT directly. This avoids runtime overhead
2400 // at the cost of eager binding (and one extra byte of encoding).
2401 OpFlags = X86II::MO_GOTPCREL;
2402 WrapperKind = X86ISD::WrapperRIP;
2403 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002404 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002405
Devang Patel0d881da2010-07-06 22:08:15 +00002406 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002407 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002408
2409 // Add a wrapper if needed.
2410 if (WrapperKind != ISD::DELETED_NODE)
2411 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2412 // Add extra indirection if needed.
2413 if (ExtraLoad)
2414 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2415 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002416 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 }
Bill Wendling056292f2008-09-16 21:48:12 +00002418 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
2420
Evan Cheng1bf891a2010-12-01 22:59:46 +00002421 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2422 // external symbols should go through the PLT.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2425 OpFlags = X86II::MO_PLT;
2426 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002433 }
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2436 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002437 }
2438
Chris Lattnerd96d0722007-02-25 06:40:16 +00002439 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002442
Evan Chengf22f9b32010-02-06 03:28:46 +00002443 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002446 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002451
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002454
Gordon Henriksen86737662008-01-05 16:56:59 +00002455 // Add argument registers to the end of the list so that they are known live
2456 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002457 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2458 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2459 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Evan Cheng586ccac2008-03-18 23:36:35 +00002461 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002463 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2464
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002465 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002468
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002470 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002473 // We used to do:
2474 //// If this is the first return lowered for this function, add the regs
2475 //// to the liveout set for the function.
2476 // This isn't right, although it's probably harmless on x86; liveouts
2477 // should be computed from returns not tail calls. Consider a void
2478 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return DAG.getNode(X86ISD::TC_RETURN, dl,
2480 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 }
2482
Dale Johannesenace16102009-02-03 19:33:06 +00002483 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002484 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002485
Chris Lattner2d297092006-05-23 18:50:38 +00002486 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002488 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002489 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002490 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002491 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002492 // pops the hidden struct pointer, so we have to push it back.
2493 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002494 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002496 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall) {
2500 Chain = DAG.getCALLSEQ_END(Chain,
2501 DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2503 true),
2504 InFlag);
2505 InFlag = Chain.getValue(1);
2506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002507
Chris Lattner3085e152007-02-25 08:59:22 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2511 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
Evan Cheng25ab6902006-09-08 06:48:29 +00002514
2515//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516// Fast Calling Convention (tail call) implementation
2517//===----------------------------------------------------------------------===//
2518
2519// Like std call, callee cleans arguments, convention except that ECX is
2520// reserved for storing the tail called function address. Only 2 registers are
2521// free for argument passing (inreg). Tail call optimization is performed
2522// provided:
2523// * tailcallopt is enabled
2524// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002525// On X86_64 architecture with GOT-style position independent code only local
2526// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002527// To keep the stack aligned according to platform abi the function
2528// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2529// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530// If a tail called function callee has more arguments than the caller the
2531// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002532// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002533// original REtADDR, but before the saved framepointer or the spilled registers
2534// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2535// stack layout:
2536// arg1
2537// arg2
2538// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002539// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002540// move area ]
2541// (possible EBP)
2542// ESI
2543// EDI
2544// local1 ..
2545
2546/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2547/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002548unsigned
2549X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2550 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002553 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002554 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002556 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002557 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002558 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2559 // Number smaller than 12 so just add the difference.
2560 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2561 } else {
2562 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Evan Cheng5f941932010-02-05 02:21:12 +00002569/// MatchingStackOffset - Return true if the given stack call argument is
2570/// already available in the same position (relatively) of the caller's
2571/// incoming argument stack.
2572static
2573bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2574 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2575 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002576 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2577 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002578 if (Arg.getOpcode() == ISD::CopyFromReg) {
2579 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002580 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002581 return false;
2582 MachineInstr *Def = MRI->getVRegDef(VR);
2583 if (!Def)
2584 return false;
2585 if (!Flags.isByVal()) {
2586 if (!TII->isLoadFromStackSlot(Def, FI))
2587 return false;
2588 } else {
2589 unsigned Opcode = Def->getOpcode();
2590 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2591 Def->getOperand(1).isFI()) {
2592 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002593 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002594 } else
2595 return false;
2596 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002597 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2598 if (Flags.isByVal())
2599 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002600 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 // define @foo(%struct.X* %A) {
2602 // tail call @bar(%struct.X* byval %A)
2603 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 SDValue Ptr = Ld->getBasePtr();
2606 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2607 if (!FINode)
2608 return false;
2609 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002610 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002611 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002612 FI = FINode->getIndex();
2613 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 } else
2615 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002616
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002618 if (!MFI->isFixedObjectIndex(FI))
2619 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002621}
2622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2624/// for tail call optimization. Targets which want to do tail call
2625/// optimization should implement this function.
2626bool
2627X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002628 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002630 bool isCalleeStructRet,
2631 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002633 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002634 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002636 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002637 CalleeCC != CallingConv::C)
2638 return false;
2639
Evan Cheng7096ae42010-01-29 06:45:59 +00002640 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002641 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002642 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002643 CallingConv::ID CallerCC = CallerF->getCallingConv();
2644 bool CCMatch = CallerCC == CalleeCC;
2645
Dan Gohman1797ed52010-02-08 20:27:50 +00002646 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002647 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002648 return true;
2649 return false;
2650 }
2651
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002652 // Look for obvious safe cases to perform tail call optimization that do not
2653 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002654
Evan Cheng2c12cb42010-03-26 16:26:03 +00002655 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2656 // emit a special epilogue.
2657 if (RegInfo->needsStackRealignment(MF))
2658 return false;
2659
Evan Chenga375d472010-03-15 18:54:48 +00002660 // Also avoid sibcall optimization if either caller or callee uses struct
2661 // return semantics.
2662 if (isCalleeStructRet || isCallerStructRet)
2663 return false;
2664
Chad Rosier2416da32011-06-24 21:15:36 +00002665 // An stdcall caller is expected to clean up its arguments; the callee
2666 // isn't going to do that.
2667 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2668 return false;
2669
Chad Rosier871f6642011-05-18 19:59:50 +00002670 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002671 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002672 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002673
2674 // Optimizing for varargs on Win64 is unlikely to be safe without
2675 // additional testing.
2676 if (Subtarget->isTargetWin64())
2677 return false;
2678
Chad Rosier871f6642011-05-18 19:59:50 +00002679 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002680 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2681 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002682
Chad Rosier871f6642011-05-18 19:59:50 +00002683 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2685 if (!ArgLocs[i].isRegLoc())
2686 return false;
2687 }
2688
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002689 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2690 // Therefore if it's not used by the call it is not safe to optimize this into
2691 // a sibcall.
2692 bool Unused = false;
2693 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2694 if (!Ins[i].Used) {
2695 Unused = true;
2696 break;
2697 }
2698 }
2699 if (Unused) {
2700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002703 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002705 CCValAssign &VA = RVLocs[i];
2706 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2707 return false;
2708 }
2709 }
2710
Evan Cheng13617962010-04-30 01:12:32 +00002711 // If the calling conventions do not match, then we'd better make sure the
2712 // results are returned in the same way as what the caller expects.
2713 if (!CCMatch) {
2714 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002717 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2718
2719 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002720 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2721 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002722 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2723
2724 if (RVLocs1.size() != RVLocs2.size())
2725 return false;
2726 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2727 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2728 return false;
2729 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2730 return false;
2731 if (RVLocs1[i].isRegLoc()) {
2732 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2733 return false;
2734 } else {
2735 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2736 return false;
2737 }
2738 }
2739 }
2740
Evan Chenga6bff982010-01-30 01:22:00 +00002741 // If the callee takes no arguments then go on to check the results of the
2742 // call.
2743 if (!Outs.empty()) {
2744 // Check if stack adjustment is needed. For now, do not do this if any
2745 // argument is passed on the stack.
2746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002749
2750 // Allocate shadow area for Win64
2751 if (Subtarget->isTargetWin64()) {
2752 CCInfo.AllocateStack(32, 8);
2753 }
2754
Duncan Sands45907662010-10-31 13:21:44 +00002755 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002756 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002757 MachineFunction &MF = DAG.getMachineFunction();
2758 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2759 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002760
2761 // Check if the arguments are already laid out in the right way as
2762 // the caller's fixed stack objects.
2763 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002764 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2765 const X86InstrInfo *TII =
2766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2768 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002770 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002771 if (VA.getLocInfo() == CCValAssign::Indirect)
2772 return false;
2773 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002774 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2775 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002776 return false;
2777 }
2778 }
2779 }
Evan Cheng9c044672010-05-29 01:35:22 +00002780
2781 // If the tailcall address may be in a register, then make sure it's
2782 // possible to register allocate for it. In 32-bit, the call address can
2783 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002784 // callee-saved registers are restored. These happen to be the same
2785 // registers used to pass 'inreg' arguments so watch out for those.
2786 if (!Subtarget->is64Bit() &&
2787 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002788 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002789 unsigned NumInRegs = 0;
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002792 if (!VA.isRegLoc())
2793 continue;
2794 unsigned Reg = VA.getLocReg();
2795 switch (Reg) {
2796 default: break;
2797 case X86::EAX: case X86::EDX: case X86::ECX:
2798 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002799 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002800 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002801 }
2802 }
2803 }
Evan Chenga6bff982010-01-30 01:22:00 +00002804 }
Evan Chengb1712452010-01-27 06:25:16 +00002805
Evan Cheng86809cc2010-02-03 03:28:02 +00002806 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002807}
2808
Dan Gohman3df24e62008-09-03 23:12:08 +00002809FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002810X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2811 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002812}
2813
2814
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002815//===----------------------------------------------------------------------===//
2816// Other Lowering Hooks
2817//===----------------------------------------------------------------------===//
2818
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002819static bool MayFoldLoad(SDValue Op) {
2820 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2821}
2822
2823static bool MayFoldIntoStore(SDValue Op) {
2824 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2825}
2826
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002827static bool isTargetShuffle(unsigned Opcode) {
2828 switch(Opcode) {
2829 default: return false;
2830 case X86ISD::PSHUFD:
2831 case X86ISD::PSHUFHW:
2832 case X86ISD::PSHUFLW:
2833 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002834 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835 case X86ISD::SHUFPS:
2836 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002837 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002838 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002839 case X86ISD::MOVLPS:
2840 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002841 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002842 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002843 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002844 case X86ISD::MOVSS:
2845 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002846 case X86ISD::UNPCKLP:
2847 case X86ISD::PUNPCKL:
2848 case X86ISD::UNPCKHP:
2849 case X86ISD::PUNPCKH:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002850 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002851 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002852 case X86ISD::VPERM2F128:
Craig Topper70b883b2011-11-28 10:14:51 +00002853 case X86ISD::VPERM2I128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002854 return true;
2855 }
2856 return false;
2857}
2858
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002859static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002860 SDValue V1, SelectionDAG &DAG) {
2861 switch(Opc) {
2862 default: llvm_unreachable("Unknown x86 shuffle node");
2863 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002864 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002865 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002866 return DAG.getNode(Opc, dl, VT, V1);
2867 }
2868
2869 return SDValue();
2870}
2871
2872static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002873 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002874 switch(Opc) {
2875 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002876 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002877 case X86ISD::PSHUFHW:
2878 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002879 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002880 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002881 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2882 }
2883
2884 return SDValue();
2885}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002886
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002887static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2888 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2889 switch(Opc) {
2890 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002891 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002892 case X86ISD::SHUFPD:
2893 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002894 case X86ISD::VPERM2F128:
Craig Topper70b883b2011-11-28 10:14:51 +00002895 case X86ISD::VPERM2I128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002896 return DAG.getNode(Opc, dl, VT, V1, V2,
2897 DAG.getConstant(TargetMask, MVT::i8));
2898 }
2899 return SDValue();
2900}
2901
2902static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2903 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2904 switch(Opc) {
2905 default: llvm_unreachable("Unknown x86 shuffle node");
2906 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002907 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002908 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002909 case X86ISD::MOVLPS:
2910 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002911 case X86ISD::MOVSS:
2912 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002913 case X86ISD::UNPCKLP:
2914 case X86ISD::PUNPCKL:
2915 case X86ISD::UNPCKHP:
2916 case X86ISD::PUNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002917 return DAG.getNode(Opc, dl, VT, V1, V2);
2918 }
2919 return SDValue();
2920}
2921
Dan Gohmand858e902010-04-17 15:26:15 +00002922SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002923 MachineFunction &MF = DAG.getMachineFunction();
2924 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2925 int ReturnAddrIndex = FuncInfo->getRAIndex();
2926
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002927 if (ReturnAddrIndex == 0) {
2928 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002929 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002930 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002931 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002932 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002933 }
2934
Evan Cheng25ab6902006-09-08 06:48:29 +00002935 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002936}
2937
2938
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002939bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2940 bool hasSymbolicDisplacement) {
2941 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002942 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002943 return false;
2944
2945 // If we don't have a symbolic displacement - we don't have any extra
2946 // restrictions.
2947 if (!hasSymbolicDisplacement)
2948 return true;
2949
2950 // FIXME: Some tweaks might be needed for medium code model.
2951 if (M != CodeModel::Small && M != CodeModel::Kernel)
2952 return false;
2953
2954 // For small code model we assume that latest object is 16MB before end of 31
2955 // bits boundary. We may also accept pretty large negative constants knowing
2956 // that all objects are in the positive half of address space.
2957 if (M == CodeModel::Small && Offset < 16*1024*1024)
2958 return true;
2959
2960 // For kernel code model we know that all object resist in the negative half
2961 // of 32bits address space. We may not accept negative offsets, since they may
2962 // be just off and we may accept pretty large positive ones.
2963 if (M == CodeModel::Kernel && Offset > 0)
2964 return true;
2965
2966 return false;
2967}
2968
Evan Chengef41ff62011-06-23 17:54:54 +00002969/// isCalleePop - Determines whether the callee is required to pop its
2970/// own arguments. Callee pop is necessary to support tail calls.
2971bool X86::isCalleePop(CallingConv::ID CallingConv,
2972 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2973 if (IsVarArg)
2974 return false;
2975
2976 switch (CallingConv) {
2977 default:
2978 return false;
2979 case CallingConv::X86_StdCall:
2980 return !is64Bit;
2981 case CallingConv::X86_FastCall:
2982 return !is64Bit;
2983 case CallingConv::X86_ThisCall:
2984 return !is64Bit;
2985 case CallingConv::Fast:
2986 return TailCallOpt;
2987 case CallingConv::GHC:
2988 return TailCallOpt;
2989 }
2990}
2991
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002992/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2993/// specific condition code, returning the condition code and the LHS/RHS of the
2994/// comparison to make.
2995static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2996 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002997 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002998 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2999 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3000 // X > -1 -> X == 0, jump !sign.
3001 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003002 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003003 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3004 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003005 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003006 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003007 // X < 1 -> X <= 0
3008 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003009 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003010 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003011 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003012
Evan Chengd9558e02006-01-06 00:43:03 +00003013 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003014 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003015 case ISD::SETEQ: return X86::COND_E;
3016 case ISD::SETGT: return X86::COND_G;
3017 case ISD::SETGE: return X86::COND_GE;
3018 case ISD::SETLT: return X86::COND_L;
3019 case ISD::SETLE: return X86::COND_LE;
3020 case ISD::SETNE: return X86::COND_NE;
3021 case ISD::SETULT: return X86::COND_B;
3022 case ISD::SETUGT: return X86::COND_A;
3023 case ISD::SETULE: return X86::COND_BE;
3024 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003025 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003026 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003027
Chris Lattner4c78e022008-12-23 23:42:27 +00003028 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003029
Chris Lattner4c78e022008-12-23 23:42:27 +00003030 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003031 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3032 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003033 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3034 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003035 }
3036
Chris Lattner4c78e022008-12-23 23:42:27 +00003037 switch (SetCCOpcode) {
3038 default: break;
3039 case ISD::SETOLT:
3040 case ISD::SETOLE:
3041 case ISD::SETUGT:
3042 case ISD::SETUGE:
3043 std::swap(LHS, RHS);
3044 break;
3045 }
3046
3047 // On a floating point condition, the flags are set as follows:
3048 // ZF PF CF op
3049 // 0 | 0 | 0 | X > Y
3050 // 0 | 0 | 1 | X < Y
3051 // 1 | 0 | 0 | X == Y
3052 // 1 | 1 | 1 | unordered
3053 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003054 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003055 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003056 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 case ISD::SETOLT: // flipped
3058 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003060 case ISD::SETOLE: // flipped
3061 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003062 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003063 case ISD::SETUGT: // flipped
3064 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003065 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003066 case ISD::SETUGE: // flipped
3067 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003069 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003070 case ISD::SETNE: return X86::COND_NE;
3071 case ISD::SETUO: return X86::COND_P;
3072 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003073 case ISD::SETOEQ:
3074 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 }
Evan Chengd9558e02006-01-06 00:43:03 +00003076}
3077
Evan Cheng4a460802006-01-11 00:33:36 +00003078/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3079/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003080/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003081static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003082 switch (X86CC) {
3083 default:
3084 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003085 case X86::COND_B:
3086 case X86::COND_BE:
3087 case X86::COND_E:
3088 case X86::COND_P:
3089 case X86::COND_A:
3090 case X86::COND_AE:
3091 case X86::COND_NE:
3092 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003093 return true;
3094 }
3095}
3096
Evan Chengeb2f9692009-10-27 19:56:55 +00003097/// isFPImmLegal - Returns true if the target can instruction select the
3098/// specified FP immediate natively. If false, the legalizer will
3099/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003100bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003101 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3102 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3103 return true;
3104 }
3105 return false;
3106}
3107
Nate Begeman9008ca62009-04-27 18:41:29 +00003108/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3109/// the specified range (L, H].
3110static bool isUndefOrInRange(int Val, int Low, int Hi) {
3111 return (Val < 0) || (Val >= Low && Val < Hi);
3112}
3113
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003114/// isUndefOrInRange - Return true if every element in Mask, begining
3115/// from position Pos and ending in Pos+Size, falls within the specified
3116/// range (L, L+Pos]. or is undef.
3117static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3118 int Pos, int Size, int Low, int Hi) {
3119 for (int i = Pos, e = Pos+Size; i != e; ++i)
3120 if (!isUndefOrInRange(Mask[i], Low, Hi))
3121 return false;
3122 return true;
3123}
3124
Nate Begeman9008ca62009-04-27 18:41:29 +00003125/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3126/// specified value.
3127static bool isUndefOrEqual(int Val, int CmpVal) {
3128 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003129 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003131}
3132
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003133/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3134/// from position Pos and ending in Pos+Size, falls within the specified
3135/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003136static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3137 int Pos, int Size, int Low) {
3138 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3139 if (!isUndefOrEqual(Mask[i], Low))
3140 return false;
3141 return true;
3142}
3143
Nate Begeman9008ca62009-04-27 18:41:29 +00003144/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3145/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3146/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003147static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003148 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 return (Mask[0] < 2 && Mask[1] < 2);
3152 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003153}
3154
Nate Begeman9008ca62009-04-27 18:41:29 +00003155bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003156 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 N->getMask(M);
3158 return ::isPSHUFDMask(M, N->getValueType(0));
3159}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003160
Nate Begeman9008ca62009-04-27 18:41:29 +00003161/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3162/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003163static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003165 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003166
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 // Lower quadword copied in order or undef.
3168 for (int i = 0; i != 4; ++i)
3169 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003170 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003171
Evan Cheng506d3df2006-03-29 23:07:14 +00003172 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 for (int i = 4; i != 8; ++i)
3174 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003175 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003176
Evan Cheng506d3df2006-03-29 23:07:14 +00003177 return true;
3178}
3179
Nate Begeman9008ca62009-04-27 18:41:29 +00003180bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003181 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 N->getMask(M);
3183 return ::isPSHUFHWMask(M, N->getValueType(0));
3184}
Evan Cheng506d3df2006-03-29 23:07:14 +00003185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3187/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003188static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Rafael Espindola15684b22009-04-24 12:40:33 +00003192 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 for (int i = 4; i != 8; ++i)
3194 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Rafael Espindola15684b22009-04-24 12:40:33 +00003197 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 for (int i = 0; i != 4; ++i)
3199 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Rafael Espindola15684b22009-04-24 12:40:33 +00003202 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003203}
3204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003206 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 N->getMask(M);
3208 return ::isPSHUFLWMask(M, N->getValueType(0));
3209}
3210
Nate Begemana09008b2009-10-19 02:17:23 +00003211/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3212/// is suitable for input to PALIGNR.
3213static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003214 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003215 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003216 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3217 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003218
Nate Begemana09008b2009-10-19 02:17:23 +00003219 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003220 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003221 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003222
Nate Begemana09008b2009-10-19 02:17:23 +00003223 for (i = 0; i != e; ++i)
3224 if (Mask[i] >= 0)
3225 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003226
Nate Begemana09008b2009-10-19 02:17:23 +00003227 // All undef, not a palignr.
3228 if (i == e)
3229 return false;
3230
Eli Friedman63f8dde2011-07-25 21:36:45 +00003231 // Make sure we're shifting in the right direction.
3232 if (Mask[i] <= i)
3233 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003234
3235 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003236
Nate Begemana09008b2009-10-19 02:17:23 +00003237 // Check the rest of the elements to see if they are consecutive.
3238 for (++i; i != e; ++i) {
3239 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003240 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003241 return false;
3242 }
3243 return true;
3244}
3245
Craig Topper9d7025b2011-11-27 21:41:12 +00003246/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003247/// specifies a shuffle of elements that is suitable for input to 256-bit
3248/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003249static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper71c4c122011-11-28 01:14:24 +00003250 bool HasAVX) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003251 int NumElems = VT.getVectorNumElements();
3252
Craig Topper71c4c122011-11-28 01:14:24 +00003253 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003254 return false;
3255
Craig Topper9d7025b2011-11-27 21:41:12 +00003256 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003257 return false;
3258
3259 // VSHUFPSY divides the resulting vector into 4 chunks.
3260 // The sources are also splitted into 4 chunks, and each destination
3261 // chunk must come from a different source chunk.
3262 //
3263 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3264 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3265 //
3266 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3267 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3268 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003269 // VSHUFPDY divides the resulting vector into 4 chunks.
3270 // The sources are also splitted into 4 chunks, and each destination
3271 // chunk must come from a different source chunk.
3272 //
3273 // SRC1 => X3 X2 X1 X0
3274 // SRC2 => Y3 Y2 Y1 Y0
3275 //
3276 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3277 //
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003278 int QuarterSize = NumElems/4;
3279 int HalfSize = QuarterSize*2;
3280 for (int i = 0; i < QuarterSize; ++i)
3281 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3282 return false;
3283 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3284 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3285 return false;
3286
Craig Topper9d7025b2011-11-27 21:41:12 +00003287 // For VSHUFPSY, the mask of the second half must be the same as the first
Craig Topper70b883b2011-11-28 10:14:51 +00003288 // but with the appropriate offsets. This works in the same way as
3289 // VPERMILPS works with masks.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003290 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3291 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3292 return false;
Craig Topper9d7025b2011-11-27 21:41:12 +00003293 if (NumElems == 4)
3294 continue;
3295 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003296 int FstHalfIdx = i-HalfSize;
3297 if (Mask[FstHalfIdx] < 0)
3298 continue;
3299 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3300 return false;
3301 }
3302 for (int i = QuarterSize*3; i < NumElems; ++i) {
3303 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3304 return false;
3305 int FstHalfIdx = i-HalfSize;
Craig Topper9d7025b2011-11-27 21:41:12 +00003306 if (NumElems == 4)
3307 continue;
3308 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003309 if (Mask[FstHalfIdx] < 0)
3310 continue;
3311 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3312 return false;
Craig Topper71c4c122011-11-28 01:14:24 +00003313 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003314
Craig Topper71c4c122011-11-28 01:14:24 +00003315 return true;
3316}
3317
3318/// isCommutedVSHUFP() - Returns true if the shuffle mask is exactly
3319/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3320/// half elements to come from vector 1 (which would equal the dest.) and
3321/// the upper half to come from vector 2.
3322static bool isCommutedVSHUFPY(ShuffleVectorSDNode *N, bool HasAVX) {
3323 EVT VT = N->getValueType(0);
3324 int NumElems = VT.getVectorNumElements();
3325 SmallVector<int, 8> Mask;
3326 N->getMask(Mask);
3327
3328 if (!HasAVX || VT.getSizeInBits() != 256)
3329 return false;
3330
3331 if (NumElems != 4 && NumElems != 8)
3332 return false;
3333
3334 // VSHUFPSY divides the resulting vector into 4 chunks.
3335 // The sources are also splitted into 4 chunks, and each destination
3336 // chunk must come from a different source chunk.
3337 //
3338 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3339 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3340 //
3341 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3342 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3343 //
3344 // VSHUFPDY divides the resulting vector into 4 chunks.
3345 // The sources are also splitted into 4 chunks, and each destination
3346 // chunk must come from a different source chunk.
3347 //
3348 // SRC1 => X3 X2 X1 X0
3349 // SRC2 => Y3 Y2 Y1 Y0
3350 //
3351 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3352 //
3353 int QuarterSize = NumElems/4;
3354 int HalfSize = QuarterSize*2;
3355 for (int i = 0; i < QuarterSize; ++i)
3356 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3357 return false;
3358 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3359 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3360 return false;
3361
3362 // For VSHUFPSY, the mask of the second half must be the same as the first
Craig Topper70b883b2011-11-28 10:14:51 +00003363 // but with the appropriate offsets. This works in the same way as
3364 // VPERMILPS works with masks.
Craig Topper71c4c122011-11-28 01:14:24 +00003365 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3366 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3367 return false;
3368 if (NumElems == 4)
3369 continue;
3370 // VSHUFPSY handling
3371 int FstHalfIdx = i-HalfSize;
3372 if (Mask[FstHalfIdx] < 0)
3373 continue;
3374 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3375 return false;
3376 }
3377 for (int i = QuarterSize*3; i < NumElems; ++i) {
3378 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3379 return false;
3380 if (NumElems == 4)
3381 continue;
3382 // VSHUFPSY handling
3383 int FstHalfIdx = i-HalfSize;
3384 if (Mask[FstHalfIdx] < 0)
3385 continue;
3386 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3387 return false;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003388 }
3389
3390 return true;
3391}
3392
Craig Topper9d7025b2011-11-27 21:41:12 +00003393/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3394/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3395static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003396 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3397 EVT VT = SVOp->getValueType(0);
3398 int NumElems = VT.getVectorNumElements();
3399
Craig Topper9d7025b2011-11-27 21:41:12 +00003400 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3401 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003402
3403 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003404 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003405 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003406 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003407 int Elt = SVOp->getMaskElt(i);
3408 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003409 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003410 Elt %= HalfSize;
3411 unsigned Shamt = i;
3412 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3413 if (NumElems == 8) Shamt %= HalfSize;
3414 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003415 }
3416
3417 return Mask;
3418}
3419
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003420/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3421/// the two vector operands have swapped position.
3422static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
3423 unsigned NumElems = VT.getVectorNumElements();
3424 for (unsigned i = 0; i != NumElems; ++i) {
3425 int idx = Mask[i];
3426 if (idx < 0)
3427 continue;
3428 else if (idx < (int)NumElems)
3429 Mask[i] = idx + NumElems;
3430 else
3431 Mask[i] = idx - NumElems;
3432 }
3433}
3434
Evan Cheng14aed5e2006-03-24 01:18:28 +00003435/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003436/// specifies a shuffle of elements that is suitable for input to 128-bit
3437/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003438static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003440
3441 if (VT.getSizeInBits() != 128)
3442 return false;
3443
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 if (NumElems != 2 && NumElems != 4)
3445 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003446
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 int Half = NumElems / 2;
3448 for (int i = 0; i < Half; ++i)
3449 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003450 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 for (int i = Half; i < NumElems; ++i)
3452 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003453 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003454
Evan Cheng14aed5e2006-03-24 01:18:28 +00003455 return true;
3456}
3457
Nate Begeman9008ca62009-04-27 18:41:29 +00003458bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3459 SmallVector<int, 8> M;
3460 N->getMask(M);
3461 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003462}
3463
Craig Topper71c4c122011-11-28 01:14:24 +00003464/// isCommutedSHUFPMask - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003465/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3466/// half elements to come from vector 1 (which would equal the dest.) and
3467/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003468static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003470
3471 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003473
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 int Half = NumElems / 2;
3475 for (int i = 0; i < Half; ++i)
3476 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003477 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 for (int i = Half; i < NumElems; ++i)
3479 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003480 return false;
3481 return true;
3482}
3483
Nate Begeman9008ca62009-04-27 18:41:29 +00003484static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3485 SmallVector<int, 8> M;
3486 N->getMask(M);
3487 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003488}
3489
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003490/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3491/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003492bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003493 EVT VT = N->getValueType(0);
3494 unsigned NumElems = VT.getVectorNumElements();
3495
3496 if (VT.getSizeInBits() != 128)
3497 return false;
3498
3499 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003500 return false;
3501
Evan Cheng2064a2b2006-03-28 06:50:32 +00003502 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003503 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3504 isUndefOrEqual(N->getMaskElt(1), 7) &&
3505 isUndefOrEqual(N->getMaskElt(2), 2) &&
3506 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003507}
3508
Nate Begeman0b10b912009-11-07 23:17:15 +00003509/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3510/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3511/// <2, 3, 2, 3>
3512bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003513 EVT VT = N->getValueType(0);
3514 unsigned NumElems = VT.getVectorNumElements();
3515
3516 if (VT.getSizeInBits() != 128)
3517 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003518
Nate Begeman0b10b912009-11-07 23:17:15 +00003519 if (NumElems != 4)
3520 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003521
Nate Begeman0b10b912009-11-07 23:17:15 +00003522 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003523 isUndefOrEqual(N->getMaskElt(1), 3) &&
3524 isUndefOrEqual(N->getMaskElt(2), 2) &&
3525 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003526}
3527
Evan Cheng5ced1d82006-04-06 23:23:56 +00003528/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3529/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003530bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3531 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003532
Evan Cheng5ced1d82006-04-06 23:23:56 +00003533 if (NumElems != 2 && NumElems != 4)
3534 return false;
3535
Evan Chengc5cdff22006-04-07 21:53:05 +00003536 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003538 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003539
Evan Chengc5cdff22006-04-07 21:53:05 +00003540 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003541 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003542 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003543
3544 return true;
3545}
3546
Nate Begeman0b10b912009-11-07 23:17:15 +00003547/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3548/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3549bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003550 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003551
David Greenea20244d2011-03-02 17:23:43 +00003552 if ((NumElems != 2 && NumElems != 4)
3553 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003554 return false;
3555
Evan Chengc5cdff22006-04-07 21:53:05 +00003556 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003558 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003559
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 for (unsigned i = 0; i < NumElems/2; ++i)
3561 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003562 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003563
3564 return true;
3565}
3566
Evan Cheng0038e592006-03-28 00:39:58 +00003567/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3568/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003569static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003570 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003572
3573 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3574 "Unsupported vector type for unpckh");
3575
Craig Topper6347e862011-11-21 06:57:39 +00003576 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003577 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003578 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003579
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003580 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3581 // independently on 128-bit lanes.
3582 unsigned NumLanes = VT.getSizeInBits()/128;
3583 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003584
3585 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003586 unsigned End = NumLaneElts;
3587 for (unsigned s = 0; s < NumLanes; ++s) {
3588 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003589 i != End;
3590 i += 2, ++j) {
3591 int BitI = Mask[i];
3592 int BitI1 = Mask[i+1];
3593 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003594 return false;
David Greenea20244d2011-03-02 17:23:43 +00003595 if (V2IsSplat) {
3596 if (!isUndefOrEqual(BitI1, NumElts))
3597 return false;
3598 } else {
3599 if (!isUndefOrEqual(BitI1, j + NumElts))
3600 return false;
3601 }
Evan Cheng39623da2006-04-20 08:58:49 +00003602 }
David Greenea20244d2011-03-02 17:23:43 +00003603 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003604 Start += NumLaneElts;
3605 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003606 }
David Greenea20244d2011-03-02 17:23:43 +00003607
Evan Cheng0038e592006-03-28 00:39:58 +00003608 return true;
3609}
3610
Craig Topper6347e862011-11-21 06:57:39 +00003611bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 SmallVector<int, 8> M;
3613 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003614 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003615}
3616
Evan Cheng4fcb9222006-03-28 02:43:26 +00003617/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3618/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003619static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003620 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003622
3623 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3624 "Unsupported vector type for unpckh");
3625
Craig Topper6347e862011-11-21 06:57:39 +00003626 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003627 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003628 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003629
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003630 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3631 // independently on 128-bit lanes.
3632 unsigned NumLanes = VT.getSizeInBits()/128;
3633 unsigned NumLaneElts = NumElts/NumLanes;
3634
3635 unsigned Start = 0;
3636 unsigned End = NumLaneElts;
3637 for (unsigned l = 0; l != NumLanes; ++l) {
3638 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3639 i != End; i += 2, ++j) {
3640 int BitI = Mask[i];
3641 int BitI1 = Mask[i+1];
3642 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003643 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003644 if (V2IsSplat) {
3645 if (isUndefOrEqual(BitI1, NumElts))
3646 return false;
3647 } else {
3648 if (!isUndefOrEqual(BitI1, j+NumElts))
3649 return false;
3650 }
Evan Cheng39623da2006-04-20 08:58:49 +00003651 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003652 // Process the next 128 bits.
3653 Start += NumLaneElts;
3654 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003655 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003656 return true;
3657}
3658
Craig Topper6347e862011-11-21 06:57:39 +00003659bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 SmallVector<int, 8> M;
3661 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003662 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003663}
3664
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003665/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3666/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3667/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003668static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003669 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003670 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003671 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003672
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003673 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3674 // FIXME: Need a better way to get rid of this, there's no latency difference
3675 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3676 // the former later. We should also remove the "_undef" special mask.
3677 if (NumElems == 4 && VT.getSizeInBits() == 256)
3678 return false;
3679
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003680 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3681 // independently on 128-bit lanes.
3682 unsigned NumLanes = VT.getSizeInBits() / 128;
3683 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003684
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003685 for (unsigned s = 0; s < NumLanes; ++s) {
3686 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3687 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003688 i += 2, ++j) {
3689 int BitI = Mask[i];
3690 int BitI1 = Mask[i+1];
3691
3692 if (!isUndefOrEqual(BitI, j))
3693 return false;
3694 if (!isUndefOrEqual(BitI1, j))
3695 return false;
3696 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003697 }
David Greenea20244d2011-03-02 17:23:43 +00003698
Rafael Espindola15684b22009-04-24 12:40:33 +00003699 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003700}
3701
Nate Begeman9008ca62009-04-27 18:41:29 +00003702bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3703 SmallVector<int, 8> M;
3704 N->getMask(M);
3705 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3706}
3707
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003708/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3709/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3710/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003711static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003712 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003713 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003715
Nate Begeman9008ca62009-04-27 18:41:29 +00003716 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3717 int BitI = Mask[i];
3718 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003719 if (!isUndefOrEqual(BitI, j))
3720 return false;
3721 if (!isUndefOrEqual(BitI1, j))
3722 return false;
3723 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003724 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003725}
3726
Nate Begeman9008ca62009-04-27 18:41:29 +00003727bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3728 SmallVector<int, 8> M;
3729 N->getMask(M);
3730 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3731}
3732
Evan Cheng017dcc62006-04-21 01:05:10 +00003733/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3734/// specifies a shuffle of elements that is suitable for input to MOVSS,
3735/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003736static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003737 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003738 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003739
3740 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003741
Nate Begeman9008ca62009-04-27 18:41:29 +00003742 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003743 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003744
Nate Begeman9008ca62009-04-27 18:41:29 +00003745 for (int i = 1; i < NumElts; ++i)
3746 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003747 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003748
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003749 return true;
3750}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003751
Nate Begeman9008ca62009-04-27 18:41:29 +00003752bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3753 SmallVector<int, 8> M;
3754 N->getMask(M);
3755 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003756}
3757
Craig Topper70b883b2011-11-28 10:14:51 +00003758/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003759/// as permutations between 128-bit chunks or halves. As an example: this
3760/// shuffle bellow:
3761/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3762/// The first half comes from the second half of V1 and the second half from the
3763/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003764static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3765 bool HasAVX) {
3766 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003767 return false;
3768
3769 // The shuffle result is divided into half A and half B. In total the two
3770 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3771 // B must come from C, D, E or F.
3772 int HalfSize = VT.getVectorNumElements()/2;
3773 bool MatchA = false, MatchB = false;
3774
3775 // Check if A comes from one of C, D, E, F.
3776 for (int Half = 0; Half < 4; ++Half) {
3777 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3778 MatchA = true;
3779 break;
3780 }
3781 }
3782
3783 // Check if B comes from one of C, D, E, F.
3784 for (int Half = 0; Half < 4; ++Half) {
3785 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3786 MatchB = true;
3787 break;
3788 }
3789 }
3790
3791 return MatchA && MatchB;
3792}
3793
Craig Topper70b883b2011-11-28 10:14:51 +00003794/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3795/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
3796static unsigned getShuffleVPERM2X128Immediate(SDNode *N) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003797 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3798 EVT VT = SVOp->getValueType(0);
3799
3800 int HalfSize = VT.getVectorNumElements()/2;
3801
3802 int FstHalf = 0, SndHalf = 0;
3803 for (int i = 0; i < HalfSize; ++i) {
3804 if (SVOp->getMaskElt(i) > 0) {
3805 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3806 break;
3807 }
3808 }
3809 for (int i = HalfSize; i < HalfSize*2; ++i) {
3810 if (SVOp->getMaskElt(i) > 0) {
3811 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3812 break;
3813 }
3814 }
3815
3816 return (FstHalf | (SndHalf << 4));
3817}
3818
Craig Topper70b883b2011-11-28 10:14:51 +00003819/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003820/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3821/// Note that VPERMIL mask matching is different depending whether theunderlying
3822/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3823/// to the same elements of the low, but to the higher half of the source.
3824/// In VPERMILPD the two lanes could be shuffled independently of each other
3825/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003826static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3827 bool HasAVX) {
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003828 int NumElts = VT.getVectorNumElements();
3829 int NumLanes = VT.getSizeInBits()/128;
3830
Craig Topper70b883b2011-11-28 10:14:51 +00003831 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003832 return false;
3833
Craig Topper70b883b2011-11-28 10:14:51 +00003834 // Only match 256-bit with 32/64-bit types
3835 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003836 return false;
3837
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003838 int LaneSize = NumElts/NumLanes;
Craig Topper70b883b2011-11-28 10:14:51 +00003839 for (int l = 0; l != NumLanes; ++l) {
3840 int LaneStart = l*LaneSize;
3841 for (int i = 0; i != LaneSize; ++i) {
3842 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3843 return false;
3844 if (NumElts == 4 || l == 0)
3845 continue;
3846 // VPERMILPS handling
3847 if (Mask[i] < 0)
3848 continue;
3849 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneSize))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003850 return false;
3851 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003852 }
3853
3854 return true;
3855}
3856
Craig Topper70b883b2011-11-28 10:14:51 +00003857/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3858/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
3859static unsigned getShuffleVPERMILPImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003860 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3861 EVT VT = SVOp->getValueType(0);
3862
3863 int NumElts = VT.getVectorNumElements();
3864 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003865 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003866
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003867 // Although the mask is equal for both lanes do it twice to get the cases
3868 // where a mask will match because the same mask element is undef on the
3869 // first half but valid on the second. This would get pathological cases
3870 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003871 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003872 unsigned Mask = 0;
Craig Topper70b883b2011-11-28 10:14:51 +00003873 for (int i = 0; i != NumElts; ++i) {
3874 int MaskElt = SVOp->getMaskElt(i);
3875 if (MaskElt < 0)
3876 continue;
3877 MaskElt %= LaneSize;
3878 unsigned Shamt = i;
3879 // VPERMILPSY, the mask of the first half must be equal to the second one
3880 if (NumElts == 8) Shamt %= LaneSize;
3881 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003882 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003883
3884 return Mask;
3885}
3886
Evan Cheng017dcc62006-04-21 01:05:10 +00003887/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3888/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003889/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003890static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 bool V2IsSplat = false, bool V2IsUndef = false) {
3892 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003893 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003894 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003895
Nate Begeman9008ca62009-04-27 18:41:29 +00003896 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003897 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003898
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 for (int i = 1; i < NumOps; ++i)
3900 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3901 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3902 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003903 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003904
Evan Cheng39623da2006-04-20 08:58:49 +00003905 return true;
3906}
3907
Nate Begeman9008ca62009-04-27 18:41:29 +00003908static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003909 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003910 SmallVector<int, 8> M;
3911 N->getMask(M);
3912 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003913}
3914
Evan Chengd9539472006-04-14 21:59:03 +00003915/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3916/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003917/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3918bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3919 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003920 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003921 return false;
3922
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003923 // The second vector must be undef
3924 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3925 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003926
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003927 EVT VT = N->getValueType(0);
3928 unsigned NumElems = VT.getVectorNumElements();
3929
3930 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3931 (VT.getSizeInBits() == 256 && NumElems != 8))
3932 return false;
3933
3934 // "i+1" is the value the indexed mask element must have
3935 for (unsigned i = 0; i < NumElems; i += 2)
3936 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3937 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003939
3940 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003941}
3942
3943/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3944/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003945/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3946bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3947 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003948 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003949 return false;
3950
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003951 // The second vector must be undef
3952 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3953 return false;
3954
3955 EVT VT = N->getValueType(0);
3956 unsigned NumElems = VT.getVectorNumElements();
3957
3958 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3959 (VT.getSizeInBits() == 256 && NumElems != 8))
3960 return false;
3961
3962 // "i" is the value the indexed mask element must have
3963 for (unsigned i = 0; i < NumElems; i += 2)
3964 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3965 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003967
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003968 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003969}
3970
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003971/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3972/// specifies a shuffle of elements that is suitable for input to 256-bit
3973/// version of MOVDDUP.
3974static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
3975 const X86Subtarget *Subtarget) {
3976 EVT VT = N->getValueType(0);
3977 int NumElts = VT.getVectorNumElements();
3978 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
3979
3980 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
3981 !V2IsUndef || NumElts != 4)
3982 return false;
3983
3984 for (int i = 0; i != NumElts/2; ++i)
3985 if (!isUndefOrEqual(N->getMaskElt(i), 0))
3986 return false;
3987 for (int i = NumElts/2; i != NumElts; ++i)
3988 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
3989 return false;
3990 return true;
3991}
3992
Evan Cheng0b457f02008-09-25 20:50:48 +00003993/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003994/// specifies a shuffle of elements that is suitable for input to 128-bit
3995/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003996bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003997 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003998
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003999 if (VT.getSizeInBits() != 128)
4000 return false;
4001
4002 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 for (int i = 0; i < e; ++i)
4004 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004005 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 for (int i = 0; i < e; ++i)
4007 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004008 return false;
4009 return true;
4010}
4011
David Greenec38a03e2011-02-03 15:50:00 +00004012/// isVEXTRACTF128Index - Return true if the specified
4013/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4014/// suitable for input to VEXTRACTF128.
4015bool X86::isVEXTRACTF128Index(SDNode *N) {
4016 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4017 return false;
4018
4019 // The index should be aligned on a 128-bit boundary.
4020 uint64_t Index =
4021 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4022
4023 unsigned VL = N->getValueType(0).getVectorNumElements();
4024 unsigned VBits = N->getValueType(0).getSizeInBits();
4025 unsigned ElSize = VBits / VL;
4026 bool Result = (Index * ElSize) % 128 == 0;
4027
4028 return Result;
4029}
4030
David Greeneccacdc12011-02-04 16:08:29 +00004031/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4032/// operand specifies a subvector insert that is suitable for input to
4033/// VINSERTF128.
4034bool X86::isVINSERTF128Index(SDNode *N) {
4035 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4036 return false;
4037
4038 // The index should be aligned on a 128-bit boundary.
4039 uint64_t Index =
4040 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4041
4042 unsigned VL = N->getValueType(0).getVectorNumElements();
4043 unsigned VBits = N->getValueType(0).getSizeInBits();
4044 unsigned ElSize = VBits / VL;
4045 bool Result = (Index * ElSize) % 128 == 0;
4046
4047 return Result;
4048}
4049
Evan Cheng63d33002006-03-22 08:01:21 +00004050/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004051/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004052unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4054 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4055
Evan Chengb9df0ca2006-03-22 02:53:00 +00004056 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4057 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 for (int i = 0; i < NumOperands; ++i) {
4059 int Val = SVOp->getMaskElt(NumOperands-i-1);
4060 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004061 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004062 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004063 if (i != NumOperands - 1)
4064 Mask <<= Shift;
4065 }
Evan Cheng63d33002006-03-22 08:01:21 +00004066 return Mask;
4067}
4068
Evan Cheng506d3df2006-03-29 23:07:14 +00004069/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004070/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004071unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004073 unsigned Mask = 0;
4074 // 8 nodes, but we only care about the last 4.
4075 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 int Val = SVOp->getMaskElt(i);
4077 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004078 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004079 if (i != 4)
4080 Mask <<= 2;
4081 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004082 return Mask;
4083}
4084
4085/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004086/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004087unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004089 unsigned Mask = 0;
4090 // 8 nodes, but we only care about the first 4.
4091 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 int Val = SVOp->getMaskElt(i);
4093 if (Val >= 0)
4094 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004095 if (i != 0)
4096 Mask <<= 2;
4097 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004098 return Mask;
4099}
4100
Nate Begemana09008b2009-10-19 02:17:23 +00004101/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4102/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4103unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4104 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4105 EVT VVT = N->getValueType(0);
4106 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4107 int Val = 0;
4108
4109 unsigned i, e;
4110 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4111 Val = SVOp->getMaskElt(i);
4112 if (Val >= 0)
4113 break;
4114 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004115 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004116 return (Val - i) * EltSize;
4117}
4118
David Greenec38a03e2011-02-03 15:50:00 +00004119/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4120/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4121/// instructions.
4122unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4123 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4124 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4125
4126 uint64_t Index =
4127 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4128
4129 EVT VecVT = N->getOperand(0).getValueType();
4130 EVT ElVT = VecVT.getVectorElementType();
4131
4132 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004133 return Index / NumElemsPerChunk;
4134}
4135
David Greeneccacdc12011-02-04 16:08:29 +00004136/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4137/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4138/// instructions.
4139unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4140 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4141 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4142
4143 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004144 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004145
4146 EVT VecVT = N->getValueType(0);
4147 EVT ElVT = VecVT.getVectorElementType();
4148
4149 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004150 return Index / NumElemsPerChunk;
4151}
4152
Evan Cheng37b73872009-07-30 08:33:02 +00004153/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4154/// constant +0.0.
4155bool X86::isZeroNode(SDValue Elt) {
4156 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004157 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004158 (isa<ConstantFPSDNode>(Elt) &&
4159 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4160}
4161
Nate Begeman9008ca62009-04-27 18:41:29 +00004162/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4163/// their permute mask.
4164static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4165 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004166 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004167 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004169
Nate Begeman5a5ca152009-04-29 05:20:52 +00004170 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 int idx = SVOp->getMaskElt(i);
4172 if (idx < 0)
4173 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004174 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004176 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004178 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4180 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004181}
4182
Evan Cheng533a0aa2006-04-19 20:35:22 +00004183/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4184/// match movhlps. The lower half elements should come from upper half of
4185/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004186/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004187static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004188 EVT VT = Op->getValueType(0);
4189 if (VT.getSizeInBits() != 128)
4190 return false;
4191 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004192 return false;
4193 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004195 return false;
4196 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004198 return false;
4199 return true;
4200}
4201
Evan Cheng5ced1d82006-04-06 23:23:56 +00004202/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004203/// is promoted to a vector. It also returns the LoadSDNode by reference if
4204/// required.
4205static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004206 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4207 return false;
4208 N = N->getOperand(0).getNode();
4209 if (!ISD::isNON_EXTLoad(N))
4210 return false;
4211 if (LD)
4212 *LD = cast<LoadSDNode>(N);
4213 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004214}
4215
Dan Gohman65fd6562011-11-03 21:49:52 +00004216// Test whether the given value is a vector value which will be legalized
4217// into a load.
4218static bool WillBeConstantPoolLoad(SDNode *N) {
4219 if (N->getOpcode() != ISD::BUILD_VECTOR)
4220 return false;
4221
4222 // Check for any non-constant elements.
4223 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4224 switch (N->getOperand(i).getNode()->getOpcode()) {
4225 case ISD::UNDEF:
4226 case ISD::ConstantFP:
4227 case ISD::Constant:
4228 break;
4229 default:
4230 return false;
4231 }
4232
4233 // Vectors of all-zeros and all-ones are materialized with special
4234 // instructions rather than being loaded.
4235 return !ISD::isBuildVectorAllZeros(N) &&
4236 !ISD::isBuildVectorAllOnes(N);
4237}
4238
Evan Cheng533a0aa2006-04-19 20:35:22 +00004239/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4240/// match movlp{s|d}. The lower half elements should come from lower half of
4241/// V1 (and in order), and the upper half elements should come from the upper
4242/// half of V2 (and in order). And since V1 will become the source of the
4243/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004244static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4245 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004246 EVT VT = Op->getValueType(0);
4247 if (VT.getSizeInBits() != 128)
4248 return false;
4249
Evan Cheng466685d2006-10-09 20:57:25 +00004250 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004251 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004252 // Is V2 is a vector load, don't do this transformation. We will try to use
4253 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004254 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004255 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004256
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004257 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004258
Evan Cheng533a0aa2006-04-19 20:35:22 +00004259 if (NumElems != 2 && NumElems != 4)
4260 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004261 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004263 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004264 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004266 return false;
4267 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004268}
4269
Evan Cheng39623da2006-04-20 08:58:49 +00004270/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4271/// all the same.
4272static bool isSplatVector(SDNode *N) {
4273 if (N->getOpcode() != ISD::BUILD_VECTOR)
4274 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004275
Dan Gohman475871a2008-07-27 21:46:04 +00004276 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004277 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4278 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004279 return false;
4280 return true;
4281}
4282
Evan Cheng213d2cf2007-05-17 18:45:50 +00004283/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004284/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004285/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004286static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004287 SDValue V1 = N->getOperand(0);
4288 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004289 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4290 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004292 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004294 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4295 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004296 if (Opc != ISD::BUILD_VECTOR ||
4297 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 return false;
4299 } else if (Idx >= 0) {
4300 unsigned Opc = V1.getOpcode();
4301 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4302 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004303 if (Opc != ISD::BUILD_VECTOR ||
4304 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004305 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004306 }
4307 }
4308 return true;
4309}
4310
4311/// getZeroVector - Returns a vector of specified type with all zero elements.
4312///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004313static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004314 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004315 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004316
Dale Johannesen0488fb62010-09-30 23:57:10 +00004317 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004318 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004319 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004320 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004321 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004322 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4323 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4324 } else { // SSE1
4325 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4326 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4327 }
4328 } else if (VT.getSizeInBits() == 256) { // AVX
4329 // 256-bit logic and arithmetic instructions in AVX are
4330 // all floating-point, no support for integer ops. Default
4331 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004332 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004333 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4334 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004335 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004336 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004337}
4338
Chris Lattner8a594482007-11-25 00:24:49 +00004339/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004340/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4341/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4342/// Then bitcast to their original type, ensuring they get CSE'd.
4343static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4344 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004345 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004346 assert((VT.is128BitVector() || VT.is256BitVector())
4347 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004348
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004350 SDValue Vec;
4351 if (VT.getSizeInBits() == 256) {
4352 if (HasAVX2) { // AVX2
4353 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4354 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4355 } else { // AVX
4356 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4357 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4358 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4359 Vec = Insert128BitVector(InsV, Vec,
4360 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4361 }
4362 } else {
4363 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004364 }
4365
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004366 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004367}
4368
Evan Cheng39623da2006-04-20 08:58:49 +00004369/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4370/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004371static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004372 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004373 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004374
Evan Cheng39623da2006-04-20 08:58:49 +00004375 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 SmallVector<int, 8> MaskVec;
4377 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004378
Nate Begeman5a5ca152009-04-29 05:20:52 +00004379 for (unsigned i = 0; i != NumElems; ++i) {
4380 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 MaskVec[i] = NumElems;
4382 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004383 }
Evan Cheng39623da2006-04-20 08:58:49 +00004384 }
Evan Cheng39623da2006-04-20 08:58:49 +00004385 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4387 SVOp->getOperand(1), &MaskVec[0]);
4388 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004389}
4390
Evan Cheng017dcc62006-04-21 01:05:10 +00004391/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4392/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004393static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 SDValue V2) {
4395 unsigned NumElems = VT.getVectorNumElements();
4396 SmallVector<int, 8> Mask;
4397 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004398 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004399 Mask.push_back(i);
4400 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004401}
4402
Nate Begeman9008ca62009-04-27 18:41:29 +00004403/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004404static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 SDValue V2) {
4406 unsigned NumElems = VT.getVectorNumElements();
4407 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004408 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 Mask.push_back(i);
4410 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004411 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004413}
4414
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004415/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004416static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004417 SDValue V2) {
4418 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004419 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004420 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004421 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 Mask.push_back(i + Half);
4423 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004424 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004426}
4427
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004428// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004429// a generic shuffle instruction because the target has no such instructions.
4430// Generate shuffles which repeat i16 and i8 several times until they can be
4431// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004432static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004433 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004435 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004436
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 while (NumElems > 4) {
4438 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004439 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004441 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 EltNo -= NumElems/2;
4443 }
4444 NumElems >>= 1;
4445 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004446 return V;
4447}
Eric Christopherfd179292009-08-27 18:07:15 +00004448
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004449/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4450static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4451 EVT VT = V.getValueType();
4452 DebugLoc dl = V.getDebugLoc();
4453 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4454 && "Vector size not supported");
4455
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004456 if (VT.getSizeInBits() == 128) {
4457 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004458 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004459 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4460 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004461 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004462 // To use VPERMILPS to splat scalars, the second half of indicies must
4463 // refer to the higher part, which is a duplication of the lower one,
4464 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004465 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4466 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004467
4468 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4469 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4470 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004471 }
4472
4473 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4474}
4475
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004476/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004477static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4478 EVT SrcVT = SV->getValueType(0);
4479 SDValue V1 = SV->getOperand(0);
4480 DebugLoc dl = SV->getDebugLoc();
4481
4482 int EltNo = SV->getSplatIndex();
4483 int NumElems = SrcVT.getVectorNumElements();
4484 unsigned Size = SrcVT.getSizeInBits();
4485
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004486 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4487 "Unknown how to promote splat for type");
4488
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004489 // Extract the 128-bit part containing the splat element and update
4490 // the splat element index when it refers to the higher register.
4491 if (Size == 256) {
4492 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4493 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4494 if (Idx > 0)
4495 EltNo -= NumElems/2;
4496 }
4497
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004498 // All i16 and i8 vector types can't be used directly by a generic shuffle
4499 // instruction because the target has no such instruction. Generate shuffles
4500 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004501 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004502 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004503 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004504 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004505
4506 // Recreate the 256-bit vector and place the same 128-bit vector
4507 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004508 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004509 if (Size == 256) {
4510 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4511 DAG.getConstant(0, MVT::i32), DAG, dl);
4512 V1 = Insert128BitVector(InsV, V1,
4513 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4514 }
4515
4516 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004517}
4518
Evan Chengba05f722006-04-21 23:03:30 +00004519/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004520/// vector of zero or undef vector. This produces a shuffle where the low
4521/// element of V2 is swizzled into the zero/undef vector, landing at element
4522/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004523static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004524 bool isZero, bool HasXMMInt,
4525 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004526 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004527 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004528 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 unsigned NumElems = VT.getVectorNumElements();
4530 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004531 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 // If this is the insertion idx, put the low elt of V2 here.
4533 MaskVec.push_back(i == Idx ? NumElems : i);
4534 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004535}
4536
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004537/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4538/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004539static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4540 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004541 if (Depth == 6)
4542 return SDValue(); // Limit search depth.
4543
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004544 SDValue V = SDValue(N, 0);
4545 EVT VT = V.getValueType();
4546 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547
4548 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4549 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4550 Index = SV->getMaskElt(Index);
4551
4552 if (Index < 0)
4553 return DAG.getUNDEF(VT.getVectorElementType());
4554
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004555 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004557 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004558 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559
4560 // Recurse into target specific vector shuffles to find scalars.
4561 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004562 int NumElems = VT.getVectorNumElements();
4563 SmallVector<unsigned, 16> ShuffleMask;
4564 SDValue ImmN;
4565
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004566 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004567 case X86ISD::SHUFPS:
4568 case X86ISD::SHUFPD:
4569 ImmN = N->getOperand(N->getNumOperands()-1);
4570 DecodeSHUFPSMask(NumElems,
4571 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4572 ShuffleMask);
4573 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004574 case X86ISD::PUNPCKH:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004575 DecodePUNPCKHMask(NumElems, ShuffleMask);
4576 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004577 case X86ISD::UNPCKHP:
Craig Topperf7de5772011-11-22 01:57:35 +00004578 DecodeUNPCKHPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004579 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004580 case X86ISD::PUNPCKL:
David Greenec4db4e52011-02-28 19:06:56 +00004581 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004582 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004583 case X86ISD::UNPCKLP:
David Greenec4db4e52011-02-28 19:06:56 +00004584 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004585 break;
4586 case X86ISD::MOVHLPS:
4587 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4588 break;
4589 case X86ISD::MOVLHPS:
4590 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4591 break;
4592 case X86ISD::PSHUFD:
4593 ImmN = N->getOperand(N->getNumOperands()-1);
4594 DecodePSHUFMask(NumElems,
4595 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4596 ShuffleMask);
4597 break;
4598 case X86ISD::PSHUFHW:
4599 ImmN = N->getOperand(N->getNumOperands()-1);
4600 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4601 ShuffleMask);
4602 break;
4603 case X86ISD::PSHUFLW:
4604 ImmN = N->getOperand(N->getNumOperands()-1);
4605 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4606 ShuffleMask);
4607 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004608 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004609 case X86ISD::MOVSD: {
4610 // The index 0 always comes from the first element of the second source,
4611 // this is why MOVSS and MOVSD are used in the first place. The other
4612 // elements come from the other positions of the first source vector.
4613 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004614 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4615 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004616 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004617 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004618 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper38034c52011-11-26 22:55:48 +00004619 DecodeVPERMILPSMask(NumElems, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004620 ShuffleMask);
4621 break;
4622 case X86ISD::VPERMILPD:
4623 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper38034c52011-11-26 22:55:48 +00004624 DecodeVPERMILPDMask(NumElems, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004625 ShuffleMask);
4626 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004627 case X86ISD::VPERM2F128:
Craig Topper70b883b2011-11-28 10:14:51 +00004628 case X86ISD::VPERM2I128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004629 ImmN = N->getOperand(N->getNumOperands()-1);
4630 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4631 ShuffleMask);
4632 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004633 case X86ISD::MOVDDUP:
4634 case X86ISD::MOVLHPD:
4635 case X86ISD::MOVLPD:
4636 case X86ISD::MOVLPS:
4637 case X86ISD::MOVSHDUP:
4638 case X86ISD::MOVSLDUP:
4639 case X86ISD::PALIGN:
4640 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004641 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004642 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004643 return SDValue();
4644 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004645
4646 Index = ShuffleMask[Index];
4647 if (Index < 0)
4648 return DAG.getUNDEF(VT.getVectorElementType());
4649
4650 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4651 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4652 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004653 }
4654
4655 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004656 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004657 V = V.getOperand(0);
4658 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004659 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004660
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004661 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004662 return SDValue();
4663 }
4664
4665 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4666 return (Index == 0) ? V.getOperand(0)
4667 : DAG.getUNDEF(VT.getVectorElementType());
4668
4669 if (V.getOpcode() == ISD::BUILD_VECTOR)
4670 return V.getOperand(Index);
4671
4672 return SDValue();
4673}
4674
4675/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4676/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004677/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004678static
4679unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4680 bool ZerosFromLeft, SelectionDAG &DAG) {
4681 int i = 0;
4682
4683 while (i < NumElems) {
4684 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004685 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004686 if (!(Elt.getNode() &&
4687 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4688 break;
4689 ++i;
4690 }
4691
4692 return i;
4693}
4694
4695/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4696/// MaskE correspond consecutively to elements from one of the vector operands,
4697/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4698static
4699bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4700 int OpIdx, int NumElems, unsigned &OpNum) {
4701 bool SeenV1 = false;
4702 bool SeenV2 = false;
4703
4704 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4705 int Idx = SVOp->getMaskElt(i);
4706 // Ignore undef indicies
4707 if (Idx < 0)
4708 continue;
4709
4710 if (Idx < NumElems)
4711 SeenV1 = true;
4712 else
4713 SeenV2 = true;
4714
4715 // Only accept consecutive elements from the same vector
4716 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4717 return false;
4718 }
4719
4720 OpNum = SeenV1 ? 0 : 1;
4721 return true;
4722}
4723
4724/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4725/// logical left shift of a vector.
4726static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4727 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4728 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4729 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4730 false /* check zeros from right */, DAG);
4731 unsigned OpSrc;
4732
4733 if (!NumZeros)
4734 return false;
4735
4736 // Considering the elements in the mask that are not consecutive zeros,
4737 // check if they consecutively come from only one of the source vectors.
4738 //
4739 // V1 = {X, A, B, C} 0
4740 // \ \ \ /
4741 // vector_shuffle V1, V2 <1, 2, 3, X>
4742 //
4743 if (!isShuffleMaskConsecutive(SVOp,
4744 0, // Mask Start Index
4745 NumElems-NumZeros-1, // Mask End Index
4746 NumZeros, // Where to start looking in the src vector
4747 NumElems, // Number of elements in vector
4748 OpSrc)) // Which source operand ?
4749 return false;
4750
4751 isLeft = false;
4752 ShAmt = NumZeros;
4753 ShVal = SVOp->getOperand(OpSrc);
4754 return true;
4755}
4756
4757/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4758/// logical left shift of a vector.
4759static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4760 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4761 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4762 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4763 true /* check zeros from left */, DAG);
4764 unsigned OpSrc;
4765
4766 if (!NumZeros)
4767 return false;
4768
4769 // Considering the elements in the mask that are not consecutive zeros,
4770 // check if they consecutively come from only one of the source vectors.
4771 //
4772 // 0 { A, B, X, X } = V2
4773 // / \ / /
4774 // vector_shuffle V1, V2 <X, X, 4, 5>
4775 //
4776 if (!isShuffleMaskConsecutive(SVOp,
4777 NumZeros, // Mask Start Index
4778 NumElems-1, // Mask End Index
4779 0, // Where to start looking in the src vector
4780 NumElems, // Number of elements in vector
4781 OpSrc)) // Which source operand ?
4782 return false;
4783
4784 isLeft = true;
4785 ShAmt = NumZeros;
4786 ShVal = SVOp->getOperand(OpSrc);
4787 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004788}
4789
4790/// isVectorShift - Returns true if the shuffle can be implemented as a
4791/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004792static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004793 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004794 // Although the logic below support any bitwidth size, there are no
4795 // shift instructions which handle more than 128-bit vectors.
4796 if (SVOp->getValueType(0).getSizeInBits() > 128)
4797 return false;
4798
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004799 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4800 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4801 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004802
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004803 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004804}
4805
Evan Chengc78d3b42006-04-24 18:01:45 +00004806/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4807///
Dan Gohman475871a2008-07-27 21:46:04 +00004808static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004809 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004810 SelectionDAG &DAG,
4811 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004812 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004813 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004814
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004815 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004816 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004817 bool First = true;
4818 for (unsigned i = 0; i < 16; ++i) {
4819 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4820 if (ThisIsNonZero && First) {
4821 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004823 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004825 First = false;
4826 }
4827
4828 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004829 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004830 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4831 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004832 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004834 }
4835 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4837 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4838 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004839 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004841 } else
4842 ThisElt = LastElt;
4843
Gabor Greifba36cb52008-08-28 21:40:38 +00004844 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004846 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004847 }
4848 }
4849
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004850 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004851}
4852
Bill Wendlinga348c562007-03-22 18:42:45 +00004853/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004854///
Dan Gohman475871a2008-07-27 21:46:04 +00004855static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004856 unsigned NumNonZero, unsigned NumZero,
4857 SelectionDAG &DAG,
4858 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004859 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004860 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004861
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004862 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004863 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004864 bool First = true;
4865 for (unsigned i = 0; i < 8; ++i) {
4866 bool isNonZero = (NonZeros & (1 << i)) != 0;
4867 if (isNonZero) {
4868 if (First) {
4869 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004871 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004873 First = false;
4874 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004875 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004877 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004878 }
4879 }
4880
4881 return V;
4882}
4883
Evan Chengf26ffe92008-05-29 08:22:04 +00004884/// getVShift - Return a vector logical shift node.
4885///
Owen Andersone50ed302009-08-10 22:56:29 +00004886static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004887 unsigned NumBits, SelectionDAG &DAG,
4888 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004889 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004890 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004891 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004892 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4893 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004894 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004895 DAG.getConstant(NumBits,
4896 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004897}
4898
Dan Gohman475871a2008-07-27 21:46:04 +00004899SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004900X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004901 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004902
Evan Chengc3630942009-12-09 21:00:30 +00004903 // Check if the scalar load can be widened into a vector load. And if
4904 // the address is "base + cst" see if the cst can be "absorbed" into
4905 // the shuffle mask.
4906 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4907 SDValue Ptr = LD->getBasePtr();
4908 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4909 return SDValue();
4910 EVT PVT = LD->getValueType(0);
4911 if (PVT != MVT::i32 && PVT != MVT::f32)
4912 return SDValue();
4913
4914 int FI = -1;
4915 int64_t Offset = 0;
4916 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4917 FI = FINode->getIndex();
4918 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004919 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004920 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4921 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4922 Offset = Ptr.getConstantOperandVal(1);
4923 Ptr = Ptr.getOperand(0);
4924 } else {
4925 return SDValue();
4926 }
4927
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004928 // FIXME: 256-bit vector instructions don't require a strict alignment,
4929 // improve this code to support it better.
4930 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004931 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004932 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004933 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004934 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004935 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004936 // Can't change the alignment. FIXME: It's possible to compute
4937 // the exact stack offset and reference FI + adjust offset instead.
4938 // If someone *really* cares about this. That's the way to implement it.
4939 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004940 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004941 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004942 }
4943 }
4944
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004945 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004946 // Ptr + (Offset & ~15).
4947 if (Offset < 0)
4948 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004949 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004950 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004951 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004952 if (StartOffset)
4953 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4954 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4955
4956 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004957 int NumElems = VT.getVectorNumElements();
4958
4959 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4960 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4961 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004962 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004963 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004964
4965 // Canonicalize it to a v4i32 or v8i32 shuffle.
4966 SmallVector<int, 8> Mask;
4967 for (int i = 0; i < NumElems; ++i)
4968 Mask.push_back(EltNo);
4969
4970 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4971 return DAG.getNode(ISD::BITCAST, dl, NVT,
4972 DAG.getVectorShuffle(CanonVT, dl, V1,
4973 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004974 }
4975
4976 return SDValue();
4977}
4978
Michael J. Spencerec38de22010-10-10 22:04:20 +00004979/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4980/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004981/// load which has the same value as a build_vector whose operands are 'elts'.
4982///
4983/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004984///
Nate Begeman1449f292010-03-24 22:19:06 +00004985/// FIXME: we'd also like to handle the case where the last elements are zero
4986/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4987/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004988static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004989 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004990 EVT EltVT = VT.getVectorElementType();
4991 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004992
Nate Begemanfdea31a2010-03-24 20:49:50 +00004993 LoadSDNode *LDBase = NULL;
4994 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004995
Nate Begeman1449f292010-03-24 22:19:06 +00004996 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004997 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004998 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004999 for (unsigned i = 0; i < NumElems; ++i) {
5000 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005001
Nate Begemanfdea31a2010-03-24 20:49:50 +00005002 if (!Elt.getNode() ||
5003 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5004 return SDValue();
5005 if (!LDBase) {
5006 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5007 return SDValue();
5008 LDBase = cast<LoadSDNode>(Elt.getNode());
5009 LastLoadedElt = i;
5010 continue;
5011 }
5012 if (Elt.getOpcode() == ISD::UNDEF)
5013 continue;
5014
5015 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5016 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5017 return SDValue();
5018 LastLoadedElt = i;
5019 }
Nate Begeman1449f292010-03-24 22:19:06 +00005020
5021 // If we have found an entire vector of loads and undefs, then return a large
5022 // load of the entire vector width starting at the base pointer. If we found
5023 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005024 if (LastLoadedElt == NumElems - 1) {
5025 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005026 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005027 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005028 LDBase->isVolatile(), LDBase->isNonTemporal(),
5029 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005030 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005031 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005032 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005033 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005034 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5035 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005036 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5037 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005038 SDValue ResNode =
5039 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5040 LDBase->getPointerInfo(),
5041 LDBase->getAlignment(),
5042 false/*isVolatile*/, true/*ReadMem*/,
5043 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005044 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005045 }
5046 return SDValue();
5047}
5048
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005049/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
5050/// a vbroadcast node. We support two patterns:
5051/// 1. A splat BUILD_VECTOR which uses a single scalar load.
5052/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
5053/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005054/// The scalar load node is returned when a pattern is found,
5055/// or SDValue() otherwise.
5056static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005057 EVT VT = Op.getValueType();
5058 SDValue V = Op;
5059
5060 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
5061 V = V.getOperand(0);
5062
5063 //A suspected load to be broadcasted.
5064 SDValue Ld;
5065
5066 switch (V.getOpcode()) {
5067 default:
5068 // Unknown pattern found.
5069 return SDValue();
5070
5071 case ISD::BUILD_VECTOR: {
5072 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005073 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005074 return SDValue();
5075
5076 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005077
5078 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005079 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005080 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005081 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005082 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005083 }
5084
5085 case ISD::VECTOR_SHUFFLE: {
5086 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5087
5088 // Shuffles must have a splat mask where the first element is
5089 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005090 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005091 return SDValue();
5092
5093 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005094 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005095 return SDValue();
5096
5097 Ld = Sc.getOperand(0);
5098
5099 // The scalar_to_vector node and the suspected
5100 // load node must have exactly one user.
5101 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5102 return SDValue();
5103 break;
5104 }
5105 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005106
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005107 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005108 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005109 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005110
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005111 bool Is256 = VT.getSizeInBits() == 256;
5112 bool Is128 = VT.getSizeInBits() == 128;
5113 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5114
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005115 if (hasAVX2) {
5116 // VBroadcast to YMM
5117 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5118 ScalarSize == 32 || ScalarSize == 64 ))
5119 return Ld;
5120
5121 // VBroadcast to XMM
5122 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5123 ScalarSize == 16 || ScalarSize == 64 ))
5124 return Ld;
5125 }
5126
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005127 // VBroadcast to YMM
5128 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5129 return Ld;
5130
5131 // VBroadcast to XMM
5132 if (Is128 && (ScalarSize == 32))
5133 return Ld;
5134
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005135
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005136 // Unsupported broadcast.
5137 return SDValue();
5138}
5139
Evan Chengc3630942009-12-09 21:00:30 +00005140SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005141X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005142 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005143
David Greenef125a292011-02-08 19:04:41 +00005144 EVT VT = Op.getValueType();
5145 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005146 unsigned NumElems = Op.getNumOperands();
5147
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005148 // Vectors containing all zeros can be matched by pxor and xorps later
5149 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5150 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5151 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005152 if (Op.getValueType() == MVT::v4i32 ||
5153 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005154 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005156 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005157 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005158
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005159 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005160 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5161 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005162 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005163 if (Op.getValueType() == MVT::v4i32 ||
5164 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005165 return Op;
5166
Craig Topper745a86b2011-11-19 22:34:59 +00005167 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005168 }
5169
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005170 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005171 if (Subtarget->hasAVX() && LD.getNode())
5172 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5173
Owen Andersone50ed302009-08-10 22:56:29 +00005174 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175
Evan Cheng0db9fe62006-04-25 20:13:52 +00005176 unsigned NumZero = 0;
5177 unsigned NumNonZero = 0;
5178 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005179 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005180 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005182 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005183 if (Elt.getOpcode() == ISD::UNDEF)
5184 continue;
5185 Values.insert(Elt);
5186 if (Elt.getOpcode() != ISD::Constant &&
5187 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005188 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005189 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005190 NumZero++;
5191 else {
5192 NonZeros |= (1 << i);
5193 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005194 }
5195 }
5196
Chris Lattner97a2a562010-08-26 05:24:29 +00005197 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5198 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005199 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200
Chris Lattner67f453a2008-03-09 05:42:06 +00005201 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005202 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005203 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005204 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005205
Chris Lattner62098042008-03-09 01:05:04 +00005206 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5207 // the value are obviously zero, truncate the value to i32 and do the
5208 // insertion that way. Only do this if the value is non-constant or if the
5209 // value is a constant being inserted into element 0. It is cheaper to do
5210 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005212 (!IsAllConstants || Idx == 0)) {
5213 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005214 // Handle SSE only.
5215 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5216 EVT VecVT = MVT::v4i32;
5217 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
Chris Lattner62098042008-03-09 01:05:04 +00005219 // Truncate the value (which may itself be a constant) to i32, and
5220 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005222 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005223 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005224 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
Chris Lattner62098042008-03-09 01:05:04 +00005226 // Now we have our 32-bit value zero extended in the low element of
5227 // a vector. If Idx != 0, swizzle it into place.
5228 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005229 SmallVector<int, 4> Mask;
5230 Mask.push_back(Idx);
5231 for (unsigned i = 1; i != VecElts; ++i)
5232 Mask.push_back(i);
5233 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005234 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005235 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005236 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005237 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005238 }
5239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005240
Chris Lattner19f79692008-03-08 22:59:52 +00005241 // If we have a constant or non-constant insertion into the low element of
5242 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5243 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005244 // depending on what the source datatype is.
5245 if (Idx == 0) {
5246 if (NumZero == 0) {
5247 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5249 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005250 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5251 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005252 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005253 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5255 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005256 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5257 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005258 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5259 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005260 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005261 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005262 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005263 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005264
5265 // Is it a vector logical left shift?
5266 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005267 X86::isZeroNode(Op.getOperand(0)) &&
5268 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005269 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005270 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005271 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005272 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005273 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005275
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005276 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005277 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278
Chris Lattner19f79692008-03-08 22:59:52 +00005279 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5280 // is a non-constant being inserted into an element other than the low one,
5281 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5282 // movd/movss) to move this into the low element, then shuffle it into
5283 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005285 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005286
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005288 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005289 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005290 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005291 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005292 MaskVec.push_back(i == Idx ? 0 : 1);
5293 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005294 }
5295 }
5296
Chris Lattner67f453a2008-03-09 05:42:06 +00005297 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005298 if (Values.size() == 1) {
5299 if (EVTBits == 32) {
5300 // Instead of a shuffle like this:
5301 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5302 // Check if it's possible to issue this instead.
5303 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5304 unsigned Idx = CountTrailingZeros_32(NonZeros);
5305 SDValue Item = Op.getOperand(Idx);
5306 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5307 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5308 }
Dan Gohman475871a2008-07-27 21:46:04 +00005309 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005311
Dan Gohmana3941172007-07-24 22:55:08 +00005312 // A vector full of immediates; various special cases are already
5313 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005314 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005315 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005316
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005317 // For AVX-length vectors, build the individual 128-bit pieces and use
5318 // shuffles to put them in place.
5319 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5320 SmallVector<SDValue, 32> V;
5321 for (unsigned i = 0; i < NumElems; ++i)
5322 V.push_back(Op.getOperand(i));
5323
5324 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5325
5326 // Build both the lower and upper subvector.
5327 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5328 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5329 NumElems/2);
5330
5331 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005332 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5333 DAG.getConstant(0, MVT::i32), DAG, dl);
5334 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005335 DAG, dl);
5336 }
5337
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005338 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005339 if (EVTBits == 64) {
5340 if (NumNonZero == 1) {
5341 // One half is zero or undef.
5342 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005343 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005344 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005345 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005346 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005347 }
Dan Gohman475871a2008-07-27 21:46:04 +00005348 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005349 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005350
5351 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005352 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005353 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005354 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005355 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005356 }
5357
Bill Wendling826f36f2007-03-28 00:57:11 +00005358 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005359 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005360 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005361 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005362 }
5363
5364 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005365 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005366 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367 if (NumElems == 4 && NumZero > 0) {
5368 for (unsigned i = 0; i < 4; ++i) {
5369 bool isZero = !(NonZeros & (1 << i));
5370 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005371 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372 else
Dale Johannesenace16102009-02-03 19:33:06 +00005373 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005374 }
5375
5376 for (unsigned i = 0; i < 2; ++i) {
5377 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5378 default: break;
5379 case 0:
5380 V[i] = V[i*2]; // Must be a zero vector.
5381 break;
5382 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005383 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005384 break;
5385 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005386 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005387 break;
5388 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005389 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005390 break;
5391 }
5392 }
5393
Nate Begeman9008ca62009-04-27 18:41:29 +00005394 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005395 bool Reverse = (NonZeros & 0x3) == 2;
5396 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005397 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005398 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5399 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005400 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5401 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005402 }
5403
Nate Begemanfdea31a2010-03-24 20:49:50 +00005404 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5405 // Check for a build vector of consecutive loads.
5406 for (unsigned i = 0; i < NumElems; ++i)
5407 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005408
Nate Begemanfdea31a2010-03-24 20:49:50 +00005409 // Check for elements which are consecutive loads.
5410 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5411 if (LD.getNode())
5412 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005413
5414 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005415 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005416 SDValue Result;
5417 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5418 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5419 else
5420 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005421
Chris Lattner24faf612010-08-28 17:59:08 +00005422 for (unsigned i = 1; i < NumElems; ++i) {
5423 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5424 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005425 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005426 }
5427 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005428 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005429
Chris Lattner6e80e442010-08-28 17:15:43 +00005430 // Otherwise, expand into a number of unpckl*, start by extending each of
5431 // our (non-undef) elements to the full vector width with the element in the
5432 // bottom slot of the vector (which generates no code for SSE).
5433 for (unsigned i = 0; i < NumElems; ++i) {
5434 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5435 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5436 else
5437 V[i] = DAG.getUNDEF(VT);
5438 }
5439
5440 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005441 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5442 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5443 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005444 unsigned EltStride = NumElems >> 1;
5445 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005446 for (unsigned i = 0; i < EltStride; ++i) {
5447 // If V[i+EltStride] is undef and this is the first round of mixing,
5448 // then it is safe to just drop this shuffle: V[i] is already in the
5449 // right place, the one element (since it's the first round) being
5450 // inserted as undef can be dropped. This isn't safe for successive
5451 // rounds because they will permute elements within both vectors.
5452 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5453 EltStride == NumElems/2)
5454 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005455
Chris Lattner6e80e442010-08-28 17:15:43 +00005456 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005457 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005458 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005459 }
5460 return V[0];
5461 }
Dan Gohman475871a2008-07-27 21:46:04 +00005462 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005463}
5464
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005465// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5466// them in a MMX register. This is better than doing a stack convert.
5467static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005468 DebugLoc dl = Op.getDebugLoc();
5469 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005470
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005471 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5472 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5473 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005474 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005475 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5476 InVec = Op.getOperand(1);
5477 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5478 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005479 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005480 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5481 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5482 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005483 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005484 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5485 Mask[0] = 0; Mask[1] = 2;
5486 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5487 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005488 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005489}
5490
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005491// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5492// to create 256-bit vectors from two other 128-bit ones.
5493static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5494 DebugLoc dl = Op.getDebugLoc();
5495 EVT ResVT = Op.getValueType();
5496
5497 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5498
5499 SDValue V1 = Op.getOperand(0);
5500 SDValue V2 = Op.getOperand(1);
5501 unsigned NumElems = ResVT.getVectorNumElements();
5502
5503 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5504 DAG.getConstant(0, MVT::i32), DAG, dl);
5505 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5506 DAG, dl);
5507}
5508
5509SDValue
5510X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005511 EVT ResVT = Op.getValueType();
5512
5513 assert(Op.getNumOperands() == 2);
5514 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5515 "Unsupported CONCAT_VECTORS for value type");
5516
5517 // We support concatenate two MMX registers and place them in a MMX register.
5518 // This is better than doing a stack convert.
5519 if (ResVT.is128BitVector())
5520 return LowerMMXCONCAT_VECTORS(Op, DAG);
5521
5522 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5523 // from two other 128-bit ones.
5524 return LowerAVXCONCAT_VECTORS(Op, DAG);
5525}
5526
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527// v8i16 shuffles - Prefer shuffles in the following order:
5528// 1. [all] pshuflw, pshufhw, optional move
5529// 2. [ssse3] 1 x pshufb
5530// 3. [ssse3] 2 x pshufb + 1 x por
5531// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005532SDValue
5533X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5534 SelectionDAG &DAG) const {
5535 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005536 SDValue V1 = SVOp->getOperand(0);
5537 SDValue V2 = SVOp->getOperand(1);
5538 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005540
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 // Determine if more than 1 of the words in each of the low and high quadwords
5542 // of the result come from the same quadword of one of the two inputs. Undef
5543 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005544 unsigned LoQuad[] = { 0, 0, 0, 0 };
5545 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 BitVector InputQuads(4);
5547 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005548 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005549 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 MaskVals.push_back(EltIdx);
5551 if (EltIdx < 0) {
5552 ++Quad[0];
5553 ++Quad[1];
5554 ++Quad[2];
5555 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005556 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 }
5558 ++Quad[EltIdx / 4];
5559 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005560 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005561
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005563 unsigned MaxQuad = 1;
5564 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 if (LoQuad[i] > MaxQuad) {
5566 BestLoQuad = i;
5567 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005568 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005569 }
5570
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005572 MaxQuad = 1;
5573 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 if (HiQuad[i] > MaxQuad) {
5575 BestHiQuad = i;
5576 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005577 }
5578 }
5579
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005581 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005582 // single pshufb instruction is necessary. If There are more than 2 input
5583 // quads, disable the next transformation since it does not help SSSE3.
5584 bool V1Used = InputQuads[0] || InputQuads[1];
5585 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005586 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 if (InputQuads.count() == 2 && V1Used && V2Used) {
5588 BestLoQuad = InputQuads.find_first();
5589 BestHiQuad = InputQuads.find_next(BestLoQuad);
5590 }
5591 if (InputQuads.count() > 2) {
5592 BestLoQuad = -1;
5593 BestHiQuad = -1;
5594 }
5595 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005596
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5598 // the shuffle mask. If a quad is scored as -1, that means that it contains
5599 // words from all 4 input quadwords.
5600 SDValue NewV;
5601 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005602 SmallVector<int, 8> MaskV;
5603 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5604 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005605 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005606 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5607 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5608 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005609
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5611 // source words for the shuffle, to aid later transformations.
5612 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005613 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005614 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005616 if (idx != (int)i)
5617 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005619 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 AllWordsInNewV = false;
5621 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005622 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005623
Nate Begemanb9a47b82009-02-23 08:49:38 +00005624 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5625 if (AllWordsInNewV) {
5626 for (int i = 0; i != 8; ++i) {
5627 int idx = MaskVals[i];
5628 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005629 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005630 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 if ((idx != i) && idx < 4)
5632 pshufhw = false;
5633 if ((idx != i) && idx > 3)
5634 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005635 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 V1 = NewV;
5637 V2Used = false;
5638 BestLoQuad = 0;
5639 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005640 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005641
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5643 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005644 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005645 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5646 unsigned TargetMask = 0;
5647 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005649 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5650 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5651 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005652 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005653 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005654 }
Eric Christopherfd179292009-08-27 18:07:15 +00005655
Nate Begemanb9a47b82009-02-23 08:49:38 +00005656 // If we have SSSE3, and all words of the result are from 1 input vector,
5657 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5658 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005659 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005661
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005663 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 // mask, and elements that come from V1 in the V2 mask, so that the two
5665 // results can be OR'd together.
5666 bool TwoInputs = V1Used && V2Used;
5667 for (unsigned i = 0; i != 8; ++i) {
5668 int EltIdx = MaskVals[i] * 2;
5669 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5671 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 continue;
5673 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5675 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005677 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005678 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005679 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005682 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005683
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 // Calculate the shuffle mask for the second input, shuffle it, and
5685 // OR it with the first shuffled input.
5686 pshufbMask.clear();
5687 for (unsigned i = 0; i != 8; ++i) {
5688 int EltIdx = MaskVals[i] * 2;
5689 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5691 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 continue;
5693 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5695 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005697 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005698 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005699 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 MVT::v16i8, &pshufbMask[0], 16));
5701 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005702 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 }
5704
5705 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5706 // and update MaskVals with new element order.
5707 BitVector InOrder(8);
5708 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005709 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005710 for (int i = 0; i != 4; ++i) {
5711 int idx = MaskVals[i];
5712 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005713 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 InOrder.set(i);
5715 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005716 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 InOrder.set(i);
5718 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005719 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 }
5721 }
5722 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005723 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005725 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005726
Craig Topperc0d82852011-11-22 00:44:41 +00005727 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005728 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5729 NewV.getOperand(0),
5730 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5731 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 }
Eric Christopherfd179292009-08-27 18:07:15 +00005733
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5735 // and update MaskVals with the new element order.
5736 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005737 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005739 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 for (unsigned i = 4; i != 8; ++i) {
5741 int idx = MaskVals[i];
5742 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005743 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 InOrder.set(i);
5745 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005746 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 InOrder.set(i);
5748 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005749 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 }
5751 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005752 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005753 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005754
Craig Topperc0d82852011-11-22 00:44:41 +00005755 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005756 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5757 NewV.getOperand(0),
5758 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5759 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 }
Eric Christopherfd179292009-08-27 18:07:15 +00005761
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 // In case BestHi & BestLo were both -1, which means each quadword has a word
5763 // from each of the four input quadwords, calculate the InOrder bitvector now
5764 // before falling through to the insert/extract cleanup.
5765 if (BestLoQuad == -1 && BestHiQuad == -1) {
5766 NewV = V1;
5767 for (int i = 0; i != 8; ++i)
5768 if (MaskVals[i] < 0 || MaskVals[i] == i)
5769 InOrder.set(i);
5770 }
Eric Christopherfd179292009-08-27 18:07:15 +00005771
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 // The other elements are put in the right place using pextrw and pinsrw.
5773 for (unsigned i = 0; i != 8; ++i) {
5774 if (InOrder[i])
5775 continue;
5776 int EltIdx = MaskVals[i];
5777 if (EltIdx < 0)
5778 continue;
5779 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 DAG.getIntPtrConstant(i));
5786 }
5787 return NewV;
5788}
5789
5790// v16i8 shuffles - Prefer shuffles in the following order:
5791// 1. [ssse3] 1 x pshufb
5792// 2. [ssse3] 2 x pshufb + 1 x por
5793// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5794static
Nate Begeman9008ca62009-04-27 18:41:29 +00005795SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005796 SelectionDAG &DAG,
5797 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005798 SDValue V1 = SVOp->getOperand(0);
5799 SDValue V2 = SVOp->getOperand(1);
5800 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005802 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005803
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005805 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 // present, fall back to case 3.
5807 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5808 bool V1Only = true;
5809 bool V2Only = true;
5810 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005811 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005812 if (EltIdx < 0)
5813 continue;
5814 if (EltIdx < 16)
5815 V2Only = false;
5816 else
5817 V1Only = false;
5818 }
Eric Christopherfd179292009-08-27 18:07:15 +00005819
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005821 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005822 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005823
Nate Begemanb9a47b82009-02-23 08:49:38 +00005824 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005825 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 //
5827 // Otherwise, we have elements from both input vectors, and must zero out
5828 // elements that come from V2 in the first mask, and V1 in the second mask
5829 // so that we can OR them together.
5830 bool TwoInputs = !(V1Only || V2Only);
5831 for (unsigned i = 0; i != 16; ++i) {
5832 int EltIdx = MaskVals[i];
5833 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 continue;
5836 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005838 }
5839 // If all the elements are from V2, assign it to V1 and return after
5840 // building the first pshufb.
5841 if (V2Only)
5842 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005843 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005844 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005845 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005846 if (!TwoInputs)
5847 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005848
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 // Calculate the shuffle mask for the second input, shuffle it, and
5850 // OR it with the first shuffled input.
5851 pshufbMask.clear();
5852 for (unsigned i = 0; i != 16; ++i) {
5853 int EltIdx = MaskVals[i];
5854 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005855 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 continue;
5857 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005859 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005861 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 MVT::v16i8, &pshufbMask[0], 16));
5863 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005864 }
Eric Christopherfd179292009-08-27 18:07:15 +00005865
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 // No SSSE3 - Calculate in place words and then fix all out of place words
5867 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5868 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005869 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5870 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005871 SDValue NewV = V2Only ? V2 : V1;
5872 for (int i = 0; i != 8; ++i) {
5873 int Elt0 = MaskVals[i*2];
5874 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005875
Nate Begemanb9a47b82009-02-23 08:49:38 +00005876 // This word of the result is all undef, skip it.
5877 if (Elt0 < 0 && Elt1 < 0)
5878 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005879
Nate Begemanb9a47b82009-02-23 08:49:38 +00005880 // This word of the result is already in the correct place, skip it.
5881 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5882 continue;
5883 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5884 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005885
Nate Begemanb9a47b82009-02-23 08:49:38 +00005886 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5887 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5888 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005889
5890 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5891 // using a single extract together, load it and store it.
5892 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005894 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005895 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005896 DAG.getIntPtrConstant(i));
5897 continue;
5898 }
5899
Nate Begemanb9a47b82009-02-23 08:49:38 +00005900 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005901 // source byte is not also odd, shift the extracted word left 8 bits
5902 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005903 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005904 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005905 DAG.getIntPtrConstant(Elt1 / 2));
5906 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005908 DAG.getConstant(8,
5909 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005910 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005911 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5912 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005913 }
5914 // If Elt0 is defined, extract it from the appropriate source. If the
5915 // source byte is not also even, shift the extracted word right 8 bits. If
5916 // Elt1 was also defined, OR the extracted values together before
5917 // inserting them in the result.
5918 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005919 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005920 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5921 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005922 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005923 DAG.getConstant(8,
5924 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005925 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005926 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5927 DAG.getConstant(0x00FF, MVT::i16));
5928 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005929 : InsElt0;
5930 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005931 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005932 DAG.getIntPtrConstant(i));
5933 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005934 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005935}
5936
Evan Cheng7a831ce2007-12-15 03:00:47 +00005937/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005938/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005939/// done when every pair / quad of shuffle mask elements point to elements in
5940/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005941/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005942static
Nate Begeman9008ca62009-04-27 18:41:29 +00005943SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005944 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005945 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005946 SDValue V1 = SVOp->getOperand(0);
5947 SDValue V2 = SVOp->getOperand(1);
5948 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005949 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005950 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005952 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 case MVT::v4f32: NewVT = MVT::v2f64; break;
5954 case MVT::v4i32: NewVT = MVT::v2i64; break;
5955 case MVT::v8i16: NewVT = MVT::v4i32; break;
5956 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005957 }
5958
Nate Begeman9008ca62009-04-27 18:41:29 +00005959 int Scale = NumElems / NewWidth;
5960 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005961 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005962 int StartIdx = -1;
5963 for (int j = 0; j < Scale; ++j) {
5964 int EltIdx = SVOp->getMaskElt(i+j);
5965 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005966 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005967 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005968 StartIdx = EltIdx - (EltIdx % Scale);
5969 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005970 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005971 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005972 if (StartIdx == -1)
5973 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005974 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005975 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005976 }
5977
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005978 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5979 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005980 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005981}
5982
Evan Chengd880b972008-05-09 21:53:03 +00005983/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005984///
Owen Andersone50ed302009-08-10 22:56:29 +00005985static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005986 SDValue SrcOp, SelectionDAG &DAG,
5987 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005989 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005990 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005991 LD = dyn_cast<LoadSDNode>(SrcOp);
5992 if (!LD) {
5993 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5994 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005995 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005996 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005997 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005998 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005999 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006000 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006001 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006002 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006003 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6004 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6005 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006006 SrcOp.getOperand(0)
6007 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006008 }
6009 }
6010 }
6011
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006012 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006013 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006014 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006015 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006016}
6017
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006018/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
6019/// shuffle node referes to only one lane in the sources.
6020static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
6021 EVT VT = SVOp->getValueType(0);
6022 int NumElems = VT.getVectorNumElements();
6023 int HalfSize = NumElems/2;
6024 SmallVector<int, 16> M;
6025 SVOp->getMask(M);
6026 bool MatchA = false, MatchB = false;
6027
6028 for (int l = 0; l < NumElems*2; l += HalfSize) {
6029 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
6030 MatchA = true;
6031 break;
6032 }
6033 }
6034
6035 for (int l = 0; l < NumElems*2; l += HalfSize) {
6036 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6037 MatchB = true;
6038 break;
6039 }
6040 }
6041
6042 return MatchA && MatchB;
6043}
6044
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006045/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6046/// which could not be matched by any known target speficic shuffle
6047static SDValue
6048LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006049 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6050 // If each half of a vector shuffle node referes to only one lane in the
6051 // source vectors, extract each used 128-bit lane and shuffle them using
6052 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6053 // the work to the legalizer.
6054 DebugLoc dl = SVOp->getDebugLoc();
6055 EVT VT = SVOp->getValueType(0);
6056 int NumElems = VT.getVectorNumElements();
6057 int HalfSize = NumElems/2;
6058
6059 // Extract the reference for each half
6060 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6061 int FstVecOpNum = 0, SndVecOpNum = 0;
6062 for (int i = 0; i < HalfSize; ++i) {
6063 int Elt = SVOp->getMaskElt(i);
6064 if (SVOp->getMaskElt(i) < 0)
6065 continue;
6066 FstVecOpNum = Elt/NumElems;
6067 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6068 break;
6069 }
6070 for (int i = HalfSize; i < NumElems; ++i) {
6071 int Elt = SVOp->getMaskElt(i);
6072 if (SVOp->getMaskElt(i) < 0)
6073 continue;
6074 SndVecOpNum = Elt/NumElems;
6075 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6076 break;
6077 }
6078
6079 // Extract the subvectors
6080 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6081 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6082 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6083 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6084
6085 // Generate 128-bit shuffles
6086 SmallVector<int, 16> MaskV1, MaskV2;
6087 for (int i = 0; i < HalfSize; ++i) {
6088 int Elt = SVOp->getMaskElt(i);
6089 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6090 }
6091 for (int i = HalfSize; i < NumElems; ++i) {
6092 int Elt = SVOp->getMaskElt(i);
6093 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6094 }
6095
6096 EVT NVT = V1.getValueType();
6097 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6098 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6099
6100 // Concatenate the result back
6101 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6102 DAG.getConstant(0, MVT::i32), DAG, dl);
6103 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6104 DAG, dl);
6105 }
6106
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006107 return SDValue();
6108}
6109
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006110/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6111/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006112static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006113LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006114 SDValue V1 = SVOp->getOperand(0);
6115 SDValue V2 = SVOp->getOperand(1);
6116 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006117 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006118
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006119 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6120
Evan Chengace3c172008-07-22 21:13:36 +00006121 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006122 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006123 SmallVector<int, 8> Mask1(4U, -1);
6124 SmallVector<int, 8> PermMask;
6125 SVOp->getMask(PermMask);
6126
Evan Chengace3c172008-07-22 21:13:36 +00006127 unsigned NumHi = 0;
6128 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006129 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006130 int Idx = PermMask[i];
6131 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006132 Locs[i] = std::make_pair(-1, -1);
6133 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006134 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6135 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006136 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006137 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006138 NumLo++;
6139 } else {
6140 Locs[i] = std::make_pair(1, NumHi);
6141 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006143 NumHi++;
6144 }
6145 }
6146 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006147
Evan Chengace3c172008-07-22 21:13:36 +00006148 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006149 // If no more than two elements come from either vector. This can be
6150 // implemented with two shuffles. First shuffle gather the elements.
6151 // The second shuffle, which takes the first shuffle as both of its
6152 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006153 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006154
Nate Begeman9008ca62009-04-27 18:41:29 +00006155 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006156
Evan Chengace3c172008-07-22 21:13:36 +00006157 for (unsigned i = 0; i != 4; ++i) {
6158 if (Locs[i].first == -1)
6159 continue;
6160 else {
6161 unsigned Idx = (i < 2) ? 0 : 4;
6162 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006163 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006164 }
6165 }
6166
Nate Begeman9008ca62009-04-27 18:41:29 +00006167 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006168 } else if (NumLo == 3 || NumHi == 3) {
6169 // Otherwise, we must have three elements from one vector, call it X, and
6170 // one element from the other, call it Y. First, use a shufps to build an
6171 // intermediate vector with the one element from Y and the element from X
6172 // that will be in the same half in the final destination (the indexes don't
6173 // matter). Then, use a shufps to build the final vector, taking the half
6174 // containing the element from Y from the intermediate, and the other half
6175 // from X.
6176 if (NumHi == 3) {
6177 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006178 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006179 std::swap(V1, V2);
6180 }
6181
6182 // Find the element from V2.
6183 unsigned HiIndex;
6184 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006185 int Val = PermMask[HiIndex];
6186 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006187 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006188 if (Val >= 4)
6189 break;
6190 }
6191
Nate Begeman9008ca62009-04-27 18:41:29 +00006192 Mask1[0] = PermMask[HiIndex];
6193 Mask1[1] = -1;
6194 Mask1[2] = PermMask[HiIndex^1];
6195 Mask1[3] = -1;
6196 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006197
6198 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006199 Mask1[0] = PermMask[0];
6200 Mask1[1] = PermMask[1];
6201 Mask1[2] = HiIndex & 1 ? 6 : 4;
6202 Mask1[3] = HiIndex & 1 ? 4 : 6;
6203 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006204 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006205 Mask1[0] = HiIndex & 1 ? 2 : 0;
6206 Mask1[1] = HiIndex & 1 ? 0 : 2;
6207 Mask1[2] = PermMask[2];
6208 Mask1[3] = PermMask[3];
6209 if (Mask1[2] >= 0)
6210 Mask1[2] += 4;
6211 if (Mask1[3] >= 0)
6212 Mask1[3] += 4;
6213 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006214 }
Evan Chengace3c172008-07-22 21:13:36 +00006215 }
6216
6217 // Break it into (shuffle shuffle_hi, shuffle_lo).
6218 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006219 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006220 SmallVector<int,8> LoMask(4U, -1);
6221 SmallVector<int,8> HiMask(4U, -1);
6222
6223 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006224 unsigned MaskIdx = 0;
6225 unsigned LoIdx = 0;
6226 unsigned HiIdx = 2;
6227 for (unsigned i = 0; i != 4; ++i) {
6228 if (i == 2) {
6229 MaskPtr = &HiMask;
6230 MaskIdx = 1;
6231 LoIdx = 0;
6232 HiIdx = 2;
6233 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006234 int Idx = PermMask[i];
6235 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006236 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006237 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006238 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006239 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006240 LoIdx++;
6241 } else {
6242 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006243 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006244 HiIdx++;
6245 }
6246 }
6247
Nate Begeman9008ca62009-04-27 18:41:29 +00006248 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6249 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6250 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006251 for (unsigned i = 0; i != 4; ++i) {
6252 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006253 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006254 } else {
6255 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006256 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006257 }
6258 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006259 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006260}
6261
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006262static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006263 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006264 V = V.getOperand(0);
6265 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6266 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006267 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6268 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6269 // BUILD_VECTOR (load), undef
6270 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006271 if (MayFoldLoad(V))
6272 return true;
6273 return false;
6274}
6275
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006276// FIXME: the version above should always be used. Since there's
6277// a bug where several vector shuffles can't be folded because the
6278// DAG is not updated during lowering and a node claims to have two
6279// uses while it only has one, use this version, and let isel match
6280// another instruction if the load really happens to have more than
6281// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006282// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006283static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006284 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006285 V = V.getOperand(0);
6286 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6287 V = V.getOperand(0);
6288 if (ISD::isNormalLoad(V.getNode()))
6289 return true;
6290 return false;
6291}
6292
6293/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6294/// a vector extract, and if both can be later optimized into a single load.
6295/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6296/// here because otherwise a target specific shuffle node is going to be
6297/// emitted for this shuffle, and the optimization not done.
6298/// FIXME: This is probably not the best approach, but fix the problem
6299/// until the right path is decided.
6300static
6301bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6302 const TargetLowering &TLI) {
6303 EVT VT = V.getValueType();
6304 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6305
6306 // Be sure that the vector shuffle is present in a pattern like this:
6307 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6308 if (!V.hasOneUse())
6309 return false;
6310
6311 SDNode *N = *V.getNode()->use_begin();
6312 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6313 return false;
6314
6315 SDValue EltNo = N->getOperand(1);
6316 if (!isa<ConstantSDNode>(EltNo))
6317 return false;
6318
6319 // If the bit convert changed the number of elements, it is unsafe
6320 // to examine the mask.
6321 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006322 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006323 EVT SrcVT = V.getOperand(0).getValueType();
6324 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6325 return false;
6326 V = V.getOperand(0);
6327 HasShuffleIntoBitcast = true;
6328 }
6329
6330 // Select the input vector, guarding against out of range extract vector.
6331 unsigned NumElems = VT.getVectorNumElements();
6332 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6333 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6334 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6335
6336 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006337 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006338 V = V.getOperand(0);
6339
6340 if (ISD::isNormalLoad(V.getNode())) {
6341 // Is the original load suitable?
6342 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6343
6344 // FIXME: avoid the multi-use bug that is preventing lots of
6345 // of foldings to be detected, this is still wrong of course, but
6346 // give the temporary desired behavior, and if it happens that
6347 // the load has real more uses, during isel it will not fold, and
6348 // will generate poor code.
6349 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6350 return false;
6351
6352 if (!HasShuffleIntoBitcast)
6353 return true;
6354
6355 // If there's a bitcast before the shuffle, check if the load type and
6356 // alignment is valid.
6357 unsigned Align = LN0->getAlignment();
6358 unsigned NewAlign =
6359 TLI.getTargetData()->getABITypeAlignment(
6360 VT.getTypeForEVT(*DAG.getContext()));
6361
6362 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6363 return false;
6364 }
6365
6366 return true;
6367}
6368
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006369static
Evan Cheng835580f2010-10-07 20:50:20 +00006370SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6371 EVT VT = Op.getValueType();
6372
6373 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006374 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6375 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006376 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6377 V1, DAG));
6378}
6379
6380static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006381SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006382 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006383 SDValue V1 = Op.getOperand(0);
6384 SDValue V2 = Op.getOperand(1);
6385 EVT VT = Op.getValueType();
6386
6387 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6388
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006389 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006390 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6391
Evan Cheng0899f5c2011-08-31 02:05:24 +00006392 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6393 return DAG.getNode(ISD::BITCAST, dl, VT,
6394 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6395 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6396 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006397}
6398
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006399static
6400SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6401 SDValue V1 = Op.getOperand(0);
6402 SDValue V2 = Op.getOperand(1);
6403 EVT VT = Op.getValueType();
6404
6405 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6406 "unsupported shuffle type");
6407
6408 if (V2.getOpcode() == ISD::UNDEF)
6409 V2 = V1;
6410
6411 // v4i32 or v4f32
6412 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6413}
6414
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006415static inline unsigned getSHUFPOpcode(EVT VT) {
6416 switch(VT.getSimpleVT().SimpleTy) {
6417 case MVT::v8i32: // Use fp unit for int unpack.
6418 case MVT::v8f32:
6419 case MVT::v4i32: // Use fp unit for int unpack.
6420 case MVT::v4f32: return X86ISD::SHUFPS;
6421 case MVT::v4i64: // Use fp unit for int unpack.
6422 case MVT::v4f64:
6423 case MVT::v2i64: // Use fp unit for int unpack.
6424 case MVT::v2f64: return X86ISD::SHUFPD;
6425 default:
6426 llvm_unreachable("Unknown type for shufp*");
6427 }
6428 return 0;
6429}
6430
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006431static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006432SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006433 SDValue V1 = Op.getOperand(0);
6434 SDValue V2 = Op.getOperand(1);
6435 EVT VT = Op.getValueType();
6436 unsigned NumElems = VT.getVectorNumElements();
6437
6438 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6439 // operand of these instructions is only memory, so check if there's a
6440 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6441 // same masks.
6442 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006443
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006444 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006445 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006446 CanFoldLoad = true;
6447
6448 // When V1 is a load, it can be folded later into a store in isel, example:
6449 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6450 // turns into:
6451 // (MOVLPSmr addr:$src1, VR128:$src2)
6452 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006453 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006454 CanFoldLoad = true;
6455
Dan Gohman65fd6562011-11-03 21:49:52 +00006456 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006457 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006458 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006459 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6460
6461 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006462 // If we don't care about the second element, procede to use movss.
6463 if (SVOp->getMaskElt(1) != -1)
6464 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006465 }
6466
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006467 // movl and movlp will both match v2i64, but v2i64 is never matched by
6468 // movl earlier because we make it strict to avoid messing with the movlp load
6469 // folding logic (see the code above getMOVLP call). Match it here then,
6470 // this is horrible, but will stay like this until we move all shuffle
6471 // matching to x86 specific nodes. Note that for the 1st condition all
6472 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006473 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006474 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6475 // as to remove this logic from here, as much as possible
6476 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006477 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006478 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006479 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006480
6481 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6482
6483 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006484 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006485 X86::getShuffleSHUFImmediate(SVOp), DAG);
6486}
6487
Craig Topper6347e862011-11-21 06:57:39 +00006488static inline unsigned getUNPCKLOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006489 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006490 case MVT::v32i8:
6491 case MVT::v16i8:
6492 case MVT::v16i16:
6493 case MVT::v8i16:
6494 case MVT::v4i32:
6495 case MVT::v2i64: return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006496 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006497 case MVT::v4i64:
6498 if (HasAVX2) return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006499 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006500 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006501 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006502 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006503 case MVT::v2f64: return X86ISD::UNPCKLP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006504 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006505 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006506 }
6507 return 0;
6508}
6509
Craig Topper6347e862011-11-21 06:57:39 +00006510static inline unsigned getUNPCKHOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006511 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006512 case MVT::v32i8:
6513 case MVT::v16i8:
6514 case MVT::v16i16:
6515 case MVT::v8i16:
6516 case MVT::v4i32:
6517 case MVT::v2i64: return X86ISD::PUNPCKH;
6518 case MVT::v4i64:
Craig Topper6347e862011-11-21 06:57:39 +00006519 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006520 if (HasAVX2) return X86ISD::PUNPCKH;
Craig Topper6347e862011-11-21 06:57:39 +00006521 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006522 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006523 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006524 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006525 case MVT::v2f64: return X86ISD::UNPCKHP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006526 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006527 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006528 }
6529 return 0;
6530}
6531
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006532static inline unsigned getVPERMILOpcode(EVT VT) {
6533 switch(VT.getSimpleVT().SimpleTy) {
6534 case MVT::v4i32:
Craig Topper38034c52011-11-26 22:55:48 +00006535 case MVT::v4f32:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006536 case MVT::v8i32:
Craig Topper38034c52011-11-26 22:55:48 +00006537 case MVT::v8f32: return X86ISD::VPERMILPS;
6538 case MVT::v2i64:
6539 case MVT::v2f64:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006540 case MVT::v4i64:
Craig Topper38034c52011-11-26 22:55:48 +00006541 case MVT::v4f64: return X86ISD::VPERMILPD;
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006542 default:
6543 llvm_unreachable("Unknown type for vpermil");
6544 }
6545 return 0;
6546}
6547
Craig Topper70b883b2011-11-28 10:14:51 +00006548static inline unsigned getVPERM2X128Opcode(EVT VT, bool HasAVX2) {
6549 switch(VT.getSimpleVT().SimpleTy) {
6550 case MVT::v32i8:
6551 case MVT::v16i16:
6552 case MVT::v8i32:
6553 case MVT::v4i64:
6554 if (HasAVX2) return X86ISD::VPERM2I128;
6555 // else use fp unit for int vperm
6556 case MVT::v8f32:
6557 case MVT::v4f64: return X86ISD::VPERM2F128;
6558 default:
6559 llvm_unreachable("Unknown type for vpermil");
6560 }
6561 return 0;
6562}
6563
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006564static
6565SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006566 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006567 const X86Subtarget *Subtarget) {
6568 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6569 EVT VT = Op.getValueType();
6570 DebugLoc dl = Op.getDebugLoc();
6571 SDValue V1 = Op.getOperand(0);
6572 SDValue V2 = Op.getOperand(1);
6573
6574 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006575 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006576
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006577 // Handle splat operations
6578 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006579 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006580 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006581 // Special case, this is the only place now where it's allowed to return
6582 // a vector_shuffle operation without using a target specific node, because
6583 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6584 // this be moved to DAGCombine instead?
6585 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006586 return Op;
6587
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006588 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006589 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006590 if (Subtarget->hasAVX() && LD.getNode())
6591 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006592
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006593 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006594 if ((Size == 128 && NumElem <= 4) ||
6595 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006596 return SDValue();
6597
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006598 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006599 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006600 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006601
6602 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6603 // do it!
6604 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6605 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6606 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006607 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006608 } else if ((VT == MVT::v4i32 ||
6609 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006610 // FIXME: Figure out a cleaner way to do this.
6611 // Try to make use of movq to zero out the top part.
6612 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6613 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6614 if (NewOp.getNode()) {
6615 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6616 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6617 DAG, Subtarget, dl);
6618 }
6619 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6620 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6621 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6622 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6623 DAG, Subtarget, dl);
6624 }
6625 }
6626 return SDValue();
6627}
6628
Dan Gohman475871a2008-07-27 21:46:04 +00006629SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006630X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006631 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006632 SDValue V1 = Op.getOperand(0);
6633 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006634 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006635 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006636 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006637 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006638 bool V1IsSplat = false;
6639 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006640 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topper6347e862011-11-21 06:57:39 +00006641 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006642 MachineFunction &MF = DAG.getMachineFunction();
6643 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006644
Craig Topper3426a3e2011-11-14 06:46:21 +00006645 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006646
Craig Topper38034c52011-11-26 22:55:48 +00006647 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6648
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006649 // Vector shuffle lowering takes 3 steps:
6650 //
6651 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6652 // narrowing and commutation of operands should be handled.
6653 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6654 // shuffle nodes.
6655 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6656 // so the shuffle can be broken into other shuffles and the legalizer can
6657 // try the lowering again.
6658 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006659 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006660 // be matched during isel, all of them must be converted to a target specific
6661 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006662
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006663 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6664 // narrowing and commutation of operands should be handled. The actual code
6665 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006666 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006667 if (NewOp.getNode())
6668 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006669
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006670 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6671 // unpckh_undef). Only use pshufd if speed is more important than size.
6672 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006673 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6674 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006675 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006676 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6677 DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006678
Craig Topperc0d82852011-11-22 00:44:41 +00006679 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006680 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006681 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006682
Dale Johannesen0488fb62010-09-30 23:57:10 +00006683 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006684 return getMOVHighToLow(Op, dl, DAG);
6685
6686 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006687 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006688 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper6347e862011-11-21 06:57:39 +00006689 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6690 DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006691
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006692 if (X86::isPSHUFDMask(SVOp)) {
6693 // The actual implementation will match the mask in the if above and then
6694 // during isel it can match several different instructions, not only pshufd
6695 // as its name says, sad but true, emulate the behavior for now...
6696 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6697 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6698
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006699 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6700
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006701 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006702 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6703
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006704 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6705 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006706 }
Eric Christopherfd179292009-08-27 18:07:15 +00006707
Evan Chengf26ffe92008-05-29 08:22:04 +00006708 // Check if this can be converted into a logical shift.
6709 bool isLeft = false;
6710 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006711 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006712 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006713 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006714 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006715 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006716 EVT EltVT = VT.getVectorElementType();
6717 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006718 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006719 }
Eric Christopherfd179292009-08-27 18:07:15 +00006720
Nate Begeman9008ca62009-04-27 18:41:29 +00006721 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006722 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006723 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006724 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006725 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006726 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6727
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006728 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006729 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6730 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006731 }
Eric Christopherfd179292009-08-27 18:07:15 +00006732
Nate Begeman9008ca62009-04-27 18:41:29 +00006733 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006734 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006735 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006736
Dale Johannesen0488fb62010-09-30 23:57:10 +00006737 if (X86::isMOVHLPSMask(SVOp))
6738 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006739
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006740 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006741 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006742
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006743 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006744 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006745
Dale Johannesen0488fb62010-09-30 23:57:10 +00006746 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006747 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006748
Nate Begeman9008ca62009-04-27 18:41:29 +00006749 if (ShouldXformToMOVHLPS(SVOp) ||
6750 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6751 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006752
Evan Chengf26ffe92008-05-29 08:22:04 +00006753 if (isShift) {
6754 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006755 EVT EltVT = VT.getVectorElementType();
6756 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006757 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006758 }
Eric Christopherfd179292009-08-27 18:07:15 +00006759
Evan Cheng9eca5e82006-10-25 21:49:50 +00006760 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006761 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6762 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006763 V1IsSplat = isSplatVector(V1.getNode());
6764 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006765
Chris Lattner8a594482007-11-25 00:24:49 +00006766 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006767 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006768 Op = CommuteVectorShuffle(SVOp, DAG);
6769 SVOp = cast<ShuffleVectorSDNode>(Op);
6770 V1 = SVOp->getOperand(0);
6771 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006772 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006773 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006774 }
6775
Nate Begeman9008ca62009-04-27 18:41:29 +00006776 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6777 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006778 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006779 return V1;
6780 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6781 // the instruction selector will not match, so get a canonical MOVL with
6782 // swapped operands to undo the commute.
6783 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006784 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006785
Craig Topperc0d82852011-11-22 00:44:41 +00006786 if (X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006787 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V2,
6788 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006789
Craig Topperc0d82852011-11-22 00:44:41 +00006790 if (X86::isUNPCKHMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006791 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V2,
6792 DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006793
Evan Cheng9bbbb982006-10-25 20:48:19 +00006794 if (V2IsSplat) {
6795 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006796 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006797 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006798 SDValue NewMask = NormalizeMask(SVOp, DAG);
6799 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6800 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006801 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006802 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006803 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006804 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805 }
6806 }
6807 }
6808
Evan Cheng9eca5e82006-10-25 21:49:50 +00006809 if (Commuted) {
6810 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006811 // FIXME: this seems wrong.
6812 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6813 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006814
Craig Topperc0d82852011-11-22 00:44:41 +00006815 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006816 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V2, V1,
6817 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006818
Craig Topperc0d82852011-11-22 00:44:41 +00006819 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006820 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V2, V1,
6821 DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006822 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823
Nate Begeman9008ca62009-04-27 18:41:29 +00006824 // Normalize the node to match x86 shuffle ops if needed
Craig Topper71c4c122011-11-28 01:14:24 +00006825 if (!V2IsUndef && (isCommutedSHUFP(SVOp) ||
6826 isCommutedVSHUFPY(SVOp, Subtarget->hasAVX())))
Nate Begeman9008ca62009-04-27 18:41:29 +00006827 return CommuteVectorShuffle(SVOp, DAG);
6828
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006829 // The checks below are all present in isShuffleMaskLegal, but they are
6830 // inlined here right now to enable us to directly emit target specific
6831 // nodes, and remove one by one until they don't return Op anymore.
6832 SmallVector<int, 16> M;
6833 SVOp->getMask(M);
6834
Craig Topperc0d82852011-11-22 00:44:41 +00006835 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006836 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6837 X86::getShufflePALIGNRImmediate(SVOp),
6838 DAG);
6839
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006840 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6841 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006842 if (VT == MVT::v2f64)
Craig Topper06cb6802011-11-26 20:47:44 +00006843 return getTargetShuffleNode(X86ISD::UNPCKLP, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006844 if (VT == MVT::v2i64)
Craig Topper06cb6802011-11-26 20:47:44 +00006845 return getTargetShuffleNode(X86ISD::PUNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006846 }
6847
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006848 if (isPSHUFHWMask(M, VT))
6849 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6850 X86::getShufflePSHUFHWImmediate(SVOp),
6851 DAG);
6852
6853 if (isPSHUFLWMask(M, VT))
6854 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6855 X86::getShufflePSHUFLWImmediate(SVOp),
6856 DAG);
6857
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006858 if (isSHUFPMask(M, VT))
6859 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6860 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006861
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006862 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006863 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6864 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006865 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006866 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6867 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006868
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006869 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006870 // Generate target specific nodes for 128 or 256-bit shuffles only
6871 // supported in the AVX instruction set.
6872 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006873
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006874 // Handle VMOVDDUPY permutations
6875 if (isMOVDDUPYMask(SVOp, Subtarget))
6876 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6877
Craig Topper70b883b2011-11-28 10:14:51 +00006878 // Handle VPERMILPS/D* permutations
6879 if (isVPERMILPMask(M, VT, Subtarget->hasAVX()))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006880 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006881 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006882
Craig Topper70b883b2011-11-28 10:14:51 +00006883 // Handle VPERM2F128/VPERM2I128 permutations
6884 if (isVPERM2X128Mask(M, VT, Subtarget->hasAVX()))
6885 return getTargetShuffleNode(getVPERM2X128Opcode(VT, HasAVX2), dl, VT, V1,
6886 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006887
Craig Topper70b883b2011-11-28 10:14:51 +00006888 // Handle VSHUFPS/DY permutations
Craig Topper71c4c122011-11-28 01:14:24 +00006889 if (isVSHUFPYMask(M, VT, Subtarget->hasAVX()))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006890 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006891 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006892
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006893 //===--------------------------------------------------------------------===//
6894 // Since no target specific shuffle was selected for this generic one,
6895 // lower it into other known shuffles. FIXME: this isn't true yet, but
6896 // this is the plan.
6897 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006898
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006899 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6900 if (VT == MVT::v8i16) {
6901 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6902 if (NewOp.getNode())
6903 return NewOp;
6904 }
6905
6906 if (VT == MVT::v16i8) {
6907 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6908 if (NewOp.getNode())
6909 return NewOp;
6910 }
6911
6912 // Handle all 128-bit wide vectors with 4 elements, and match them with
6913 // several different shuffle types.
6914 if (NumElems == 4 && VT.getSizeInBits() == 128)
6915 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6916
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006917 // Handle general 256-bit shuffles
6918 if (VT.is256BitVector())
6919 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6920
Dan Gohman475871a2008-07-27 21:46:04 +00006921 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922}
6923
Dan Gohman475871a2008-07-27 21:46:04 +00006924SDValue
6925X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006926 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006927 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006928 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006929
6930 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6931 return SDValue();
6932
Duncan Sands83ec4b62008-06-06 12:08:01 +00006933 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006935 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006936 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006937 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006938 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006939 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006940 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6941 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6942 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006943 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6944 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006945 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006946 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006947 Op.getOperand(0)),
6948 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006949 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006950 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006951 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006952 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006953 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006955 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6956 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006957 // result has a single use which is a store or a bitcast to i32. And in
6958 // the case of a store, it's not worth it if the index is a constant 0,
6959 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006960 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006961 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006962 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006963 if ((User->getOpcode() != ISD::STORE ||
6964 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6965 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006966 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006967 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006968 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006969 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006970 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006971 Op.getOperand(0)),
6972 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006973 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006974 } else if (VT == MVT::i32 || VT == MVT::i64) {
6975 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006976 if (isa<ConstantSDNode>(Op.getOperand(1)))
6977 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006978 }
Dan Gohman475871a2008-07-27 21:46:04 +00006979 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006980}
6981
6982
Dan Gohman475871a2008-07-27 21:46:04 +00006983SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006984X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6985 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006986 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006987 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006988
David Greene74a579d2011-02-10 16:57:36 +00006989 SDValue Vec = Op.getOperand(0);
6990 EVT VecVT = Vec.getValueType();
6991
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006992 // If this is a 256-bit vector result, first extract the 128-bit vector and
6993 // then extract the element from the 128-bit vector.
6994 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006995 DebugLoc dl = Op.getNode()->getDebugLoc();
6996 unsigned NumElems = VecVT.getVectorNumElements();
6997 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006998 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6999
7000 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007001 bool Upper = IdxVal >= NumElems/2;
7002 Vec = Extract128BitVector(Vec,
7003 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007004
David Greene74a579d2011-02-10 16:57:36 +00007005 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007006 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00007007 }
7008
7009 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
7010
Craig Topperc0d82852011-11-22 00:44:41 +00007011 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007012 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007013 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007014 return Res;
7015 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007016
Owen Andersone50ed302009-08-10 22:56:29 +00007017 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007018 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007019 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007020 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007021 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007022 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007023 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007024 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7025 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007026 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007027 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007028 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007029 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007030 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007031 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007032 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007033 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007034 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007035 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007036 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007037 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007038 if (Idx == 0)
7039 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007040
Evan Cheng0db9fe62006-04-25 20:13:52 +00007041 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007042 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007043 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007044 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007045 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007046 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007047 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007048 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007049 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7050 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7051 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007052 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007053 if (Idx == 0)
7054 return Op;
7055
7056 // UNPCKHPD the element to the lowest double word, then movsd.
7057 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7058 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007059 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007060 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007061 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007062 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007063 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007064 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007065 }
7066
Dan Gohman475871a2008-07-27 21:46:04 +00007067 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007068}
7069
Dan Gohman475871a2008-07-27 21:46:04 +00007070SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007071X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7072 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007073 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007074 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007075 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007076
Dan Gohman475871a2008-07-27 21:46:04 +00007077 SDValue N0 = Op.getOperand(0);
7078 SDValue N1 = Op.getOperand(1);
7079 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007080
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007081 if (VT.getSizeInBits() == 256)
7082 return SDValue();
7083
Dan Gohman8a55ce42009-09-23 21:02:20 +00007084 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007085 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007086 unsigned Opc;
7087 if (VT == MVT::v8i16)
7088 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007089 else if (VT == MVT::v16i8)
7090 Opc = X86ISD::PINSRB;
7091 else
7092 Opc = X86ISD::PINSRB;
7093
Nate Begeman14d12ca2008-02-11 04:19:36 +00007094 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7095 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 if (N1.getValueType() != MVT::i32)
7097 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7098 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007099 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007100 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007101 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007102 // Bits [7:6] of the constant are the source select. This will always be
7103 // zero here. The DAG Combiner may combine an extract_elt index into these
7104 // bits. For example (insert (extract, 3), 2) could be matched by putting
7105 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007106 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007107 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007108 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007109 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007110 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007111 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007112 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007113 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007114 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7115 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007116 // PINSR* works with constant index.
7117 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007118 }
Dan Gohman475871a2008-07-27 21:46:04 +00007119 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007120}
7121
Dan Gohman475871a2008-07-27 21:46:04 +00007122SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007123X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007124 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007125 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007126
David Greene6b381262011-02-09 15:32:06 +00007127 DebugLoc dl = Op.getDebugLoc();
7128 SDValue N0 = Op.getOperand(0);
7129 SDValue N1 = Op.getOperand(1);
7130 SDValue N2 = Op.getOperand(2);
7131
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007132 // If this is a 256-bit vector result, first extract the 128-bit vector,
7133 // insert the element into the extracted half and then place it back.
7134 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007135 if (!isa<ConstantSDNode>(N2))
7136 return SDValue();
7137
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007138 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007139 unsigned NumElems = VT.getVectorNumElements();
7140 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007141 bool Upper = IdxVal >= NumElems/2;
7142 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7143 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007144
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007145 // Insert the element into the desired half.
7146 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7147 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007148
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007149 // Insert the changed part back to the 256-bit vector
7150 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007151 }
7152
Craig Topperc0d82852011-11-22 00:44:41 +00007153 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007154 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7155
Dan Gohman8a55ce42009-09-23 21:02:20 +00007156 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007157 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007158
Dan Gohman8a55ce42009-09-23 21:02:20 +00007159 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007160 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7161 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007162 if (N1.getValueType() != MVT::i32)
7163 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7164 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007165 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007166 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007167 }
Dan Gohman475871a2008-07-27 21:46:04 +00007168 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007169}
7170
Dan Gohman475871a2008-07-27 21:46:04 +00007171SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007172X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007173 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007174 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007175 EVT OpVT = Op.getValueType();
7176
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007177 // If this is a 256-bit vector result, first insert into a 128-bit
7178 // vector and then insert into the 256-bit vector.
7179 if (OpVT.getSizeInBits() > 128) {
7180 // Insert into a 128-bit vector.
7181 EVT VT128 = EVT::getVectorVT(*Context,
7182 OpVT.getVectorElementType(),
7183 OpVT.getVectorNumElements() / 2);
7184
7185 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7186
7187 // Insert the 128-bit vector.
7188 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7189 DAG.getConstant(0, MVT::i32),
7190 DAG, dl);
7191 }
7192
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007193 if (Op.getValueType() == MVT::v1i64 &&
7194 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007195 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007196
Owen Anderson825b72b2009-08-11 20:47:22 +00007197 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007198 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7199 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007200 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007201 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007202}
7203
David Greene91585092011-01-26 15:38:49 +00007204// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7205// a simple subregister reference or explicit instructions to grab
7206// upper bits of a vector.
7207SDValue
7208X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7209 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007210 DebugLoc dl = Op.getNode()->getDebugLoc();
7211 SDValue Vec = Op.getNode()->getOperand(0);
7212 SDValue Idx = Op.getNode()->getOperand(1);
7213
7214 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7215 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7216 return Extract128BitVector(Vec, Idx, DAG, dl);
7217 }
David Greene91585092011-01-26 15:38:49 +00007218 }
7219 return SDValue();
7220}
7221
David Greenecfe33c42011-01-26 19:13:22 +00007222// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7223// simple superregister reference or explicit instructions to insert
7224// the upper bits of a vector.
7225SDValue
7226X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7227 if (Subtarget->hasAVX()) {
7228 DebugLoc dl = Op.getNode()->getDebugLoc();
7229 SDValue Vec = Op.getNode()->getOperand(0);
7230 SDValue SubVec = Op.getNode()->getOperand(1);
7231 SDValue Idx = Op.getNode()->getOperand(2);
7232
7233 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7234 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007235 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007236 }
7237 }
7238 return SDValue();
7239}
7240
Bill Wendling056292f2008-09-16 21:48:12 +00007241// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7242// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7243// one of the above mentioned nodes. It has to be wrapped because otherwise
7244// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7245// be used to form addressing mode. These wrapped nodes will be selected
7246// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007247SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007248X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007249 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007250
Chris Lattner41621a22009-06-26 19:22:52 +00007251 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7252 // global base reg.
7253 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007254 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007255 CodeModel::Model M = getTargetMachine().getCodeModel();
7256
Chris Lattner4f066492009-07-11 20:29:19 +00007257 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007258 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007259 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007260 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007261 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007262 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007263 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007264
Evan Cheng1606e8e2009-03-13 07:51:59 +00007265 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007266 CP->getAlignment(),
7267 CP->getOffset(), OpFlag);
7268 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007269 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007270 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007271 if (OpFlag) {
7272 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007273 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007274 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007275 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007276 }
7277
7278 return Result;
7279}
7280
Dan Gohmand858e902010-04-17 15:26:15 +00007281SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007282 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007283
Chris Lattner18c59872009-06-27 04:16:01 +00007284 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7285 // global base reg.
7286 unsigned char OpFlag = 0;
7287 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007288 CodeModel::Model M = getTargetMachine().getCodeModel();
7289
Chris Lattner4f066492009-07-11 20:29:19 +00007290 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007291 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007292 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007293 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007294 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007295 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007296 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007297
Chris Lattner18c59872009-06-27 04:16:01 +00007298 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7299 OpFlag);
7300 DebugLoc DL = JT->getDebugLoc();
7301 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007302
Chris Lattner18c59872009-06-27 04:16:01 +00007303 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007304 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007305 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7306 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007307 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007308 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007309
Chris Lattner18c59872009-06-27 04:16:01 +00007310 return Result;
7311}
7312
7313SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007314X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007315 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007316
Chris Lattner18c59872009-06-27 04:16:01 +00007317 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7318 // global base reg.
7319 unsigned char OpFlag = 0;
7320 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007321 CodeModel::Model M = getTargetMachine().getCodeModel();
7322
Chris Lattner4f066492009-07-11 20:29:19 +00007323 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007324 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7325 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7326 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007327 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007328 } else if (Subtarget->isPICStyleGOT()) {
7329 OpFlag = X86II::MO_GOT;
7330 } else if (Subtarget->isPICStyleStubPIC()) {
7331 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7332 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7333 OpFlag = X86II::MO_DARWIN_NONLAZY;
7334 }
Eric Christopherfd179292009-08-27 18:07:15 +00007335
Chris Lattner18c59872009-06-27 04:16:01 +00007336 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007337
Chris Lattner18c59872009-06-27 04:16:01 +00007338 DebugLoc DL = Op.getDebugLoc();
7339 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007340
7341
Chris Lattner18c59872009-06-27 04:16:01 +00007342 // With PIC, the address is actually $g + Offset.
7343 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007344 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007345 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7346 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007347 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007348 Result);
7349 }
Eric Christopherfd179292009-08-27 18:07:15 +00007350
Eli Friedman586272d2011-08-11 01:48:05 +00007351 // For symbols that require a load from a stub to get the address, emit the
7352 // load.
7353 if (isGlobalStubReference(OpFlag))
7354 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007355 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007356
Chris Lattner18c59872009-06-27 04:16:01 +00007357 return Result;
7358}
7359
Dan Gohman475871a2008-07-27 21:46:04 +00007360SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007361X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007362 // Create the TargetBlockAddressAddress node.
7363 unsigned char OpFlags =
7364 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007365 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007366 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007367 DebugLoc dl = Op.getDebugLoc();
7368 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7369 /*isTarget=*/true, OpFlags);
7370
Dan Gohmanf705adb2009-10-30 01:28:02 +00007371 if (Subtarget->isPICStyleRIPRel() &&
7372 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007373 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7374 else
7375 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007376
Dan Gohman29cbade2009-11-20 23:18:13 +00007377 // With PIC, the address is actually $g + Offset.
7378 if (isGlobalRelativeToPICBase(OpFlags)) {
7379 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7380 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7381 Result);
7382 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007383
7384 return Result;
7385}
7386
7387SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007388X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007389 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007390 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007391 // Create the TargetGlobalAddress node, folding in the constant
7392 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007393 unsigned char OpFlags =
7394 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007395 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007396 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007397 if (OpFlags == X86II::MO_NO_FLAG &&
7398 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007399 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007400 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007401 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007402 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007403 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007404 }
Eric Christopherfd179292009-08-27 18:07:15 +00007405
Chris Lattner4f066492009-07-11 20:29:19 +00007406 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007407 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007408 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7409 else
7410 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007411
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007412 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007413 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007414 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7415 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007416 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007417 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007418
Chris Lattner36c25012009-07-10 07:34:39 +00007419 // For globals that require a load from a stub to get the address, emit the
7420 // load.
7421 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007422 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007423 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007424
Dan Gohman6520e202008-10-18 02:06:02 +00007425 // If there was a non-zero offset that we didn't fold, create an explicit
7426 // addition for it.
7427 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007428 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007429 DAG.getConstant(Offset, getPointerTy()));
7430
Evan Cheng0db9fe62006-04-25 20:13:52 +00007431 return Result;
7432}
7433
Evan Chengda43bcf2008-09-24 00:05:32 +00007434SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007435X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007436 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007437 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007438 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007439}
7440
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007441static SDValue
7442GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007443 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007444 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007445 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007446 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007447 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007448 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007449 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007450 GA->getOffset(),
7451 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007452 if (InFlag) {
7453 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007454 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007455 } else {
7456 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007457 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007458 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007459
7460 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007461 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007462
Rafael Espindola15f1b662009-04-24 12:59:40 +00007463 SDValue Flag = Chain.getValue(1);
7464 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007465}
7466
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007467// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007468static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007469LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007470 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007471 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007472 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7473 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007474 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007475 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007476 InFlag = Chain.getValue(1);
7477
Chris Lattnerb903bed2009-06-26 21:20:29 +00007478 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007479}
7480
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007481// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007482static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007483LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007484 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007485 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7486 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007487}
7488
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007489// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7490// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007491static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007492 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007493 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007494 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007495
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007496 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7497 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7498 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007499
Michael J. Spencerec38de22010-10-10 22:04:20 +00007500 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007501 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007502 MachinePointerInfo(Ptr),
7503 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007504
Chris Lattnerb903bed2009-06-26 21:20:29 +00007505 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007506 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7507 // initialexec.
7508 unsigned WrapperKind = X86ISD::Wrapper;
7509 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007510 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007511 } else if (is64Bit) {
7512 assert(model == TLSModel::InitialExec);
7513 OperandFlags = X86II::MO_GOTTPOFF;
7514 WrapperKind = X86ISD::WrapperRIP;
7515 } else {
7516 assert(model == TLSModel::InitialExec);
7517 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007518 }
Eric Christopherfd179292009-08-27 18:07:15 +00007519
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007520 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7521 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007522 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007523 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007524 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007525 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007526
Rafael Espindola9a580232009-02-27 13:37:18 +00007527 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007528 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007529 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007530
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007531 // The address of the thread local variable is the add of the thread
7532 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007533 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007534}
7535
Dan Gohman475871a2008-07-27 21:46:04 +00007536SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007537X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007538
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007539 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007540 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007541
Eric Christopher30ef0e52010-06-03 04:07:48 +00007542 if (Subtarget->isTargetELF()) {
7543 // TODO: implement the "local dynamic" model
7544 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007545
Eric Christopher30ef0e52010-06-03 04:07:48 +00007546 // If GV is an alias then use the aliasee for determining
7547 // thread-localness.
7548 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7549 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007550
7551 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007552 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007553
Eric Christopher30ef0e52010-06-03 04:07:48 +00007554 switch (model) {
7555 case TLSModel::GeneralDynamic:
7556 case TLSModel::LocalDynamic: // not implemented
7557 if (Subtarget->is64Bit())
7558 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7559 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007560
Eric Christopher30ef0e52010-06-03 04:07:48 +00007561 case TLSModel::InitialExec:
7562 case TLSModel::LocalExec:
7563 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7564 Subtarget->is64Bit());
7565 }
7566 } else if (Subtarget->isTargetDarwin()) {
7567 // Darwin only has one model of TLS. Lower to that.
7568 unsigned char OpFlag = 0;
7569 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7570 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007571
Eric Christopher30ef0e52010-06-03 04:07:48 +00007572 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7573 // global base reg.
7574 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7575 !Subtarget->is64Bit();
7576 if (PIC32)
7577 OpFlag = X86II::MO_TLVP_PIC_BASE;
7578 else
7579 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007580 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007581 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007582 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007583 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007584 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007585
Eric Christopher30ef0e52010-06-03 04:07:48 +00007586 // With PIC32, the address is actually $g + Offset.
7587 if (PIC32)
7588 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7589 DAG.getNode(X86ISD::GlobalBaseReg,
7590 DebugLoc(), getPointerTy()),
7591 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007592
Eric Christopher30ef0e52010-06-03 04:07:48 +00007593 // Lowering the machine isd will make sure everything is in the right
7594 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007595 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007596 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007597 SDValue Args[] = { Chain, Offset };
7598 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007599
Eric Christopher30ef0e52010-06-03 04:07:48 +00007600 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7601 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7602 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007603
Eric Christopher30ef0e52010-06-03 04:07:48 +00007604 // And our return value (tls address) is in the standard call return value
7605 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007606 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007607 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7608 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007609 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007610
Eric Christopher30ef0e52010-06-03 04:07:48 +00007611 assert(false &&
7612 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007613
Torok Edwinc23197a2009-07-14 16:55:14 +00007614 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007615 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007616}
7617
Evan Cheng0db9fe62006-04-25 20:13:52 +00007618
Nadav Rotem43012222011-05-11 08:12:09 +00007619/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007620/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007621SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007622 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007623 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007624 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007625 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007626 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007627 SDValue ShOpLo = Op.getOperand(0);
7628 SDValue ShOpHi = Op.getOperand(1);
7629 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007630 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007631 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007632 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007633
Dan Gohman475871a2008-07-27 21:46:04 +00007634 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007635 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007636 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7637 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007638 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007639 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7640 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007641 }
Evan Chenge3413162006-01-09 18:33:28 +00007642
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7644 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007645 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007647
Dan Gohman475871a2008-07-27 21:46:04 +00007648 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007649 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007650 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7651 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007652
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007653 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007654 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7655 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007656 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007657 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7658 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007659 }
7660
Dan Gohman475871a2008-07-27 21:46:04 +00007661 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007662 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007663}
Evan Chenga3195e82006-01-12 22:54:21 +00007664
Dan Gohmand858e902010-04-17 15:26:15 +00007665SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7666 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007667 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007668
Dale Johannesen0488fb62010-09-30 23:57:10 +00007669 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007670 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007671
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007673 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007674
Eli Friedman36df4992009-05-27 00:47:34 +00007675 // These are really Legal; return the operand so the caller accepts it as
7676 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007678 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007680 Subtarget->is64Bit()) {
7681 return Op;
7682 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007683
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007684 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007685 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007686 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007687 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007688 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007689 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007690 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007691 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007692 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007693 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7694}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007695
Owen Andersone50ed302009-08-10 22:56:29 +00007696SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007697 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007698 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007699 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007700 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007701 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007702 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007703 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007704 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007705 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007706 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007707
Chris Lattner492a43e2010-09-22 01:28:21 +00007708 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007709
Stuart Hastings84be9582011-06-02 15:57:11 +00007710 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7711 MachineMemOperand *MMO;
7712 if (FI) {
7713 int SSFI = FI->getIndex();
7714 MMO =
7715 DAG.getMachineFunction()
7716 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7717 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7718 } else {
7719 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7720 StackSlot = StackSlot.getOperand(1);
7721 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007722 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007723 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7724 X86ISD::FILD, DL,
7725 Tys, Ops, array_lengthof(Ops),
7726 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007727
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007728 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007729 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007730 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007731
7732 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7733 // shouldn't be necessary except that RFP cannot be live across
7734 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007735 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007736 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7737 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007738 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007739 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007740 SDValue Ops[] = {
7741 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7742 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007743 MachineMemOperand *MMO =
7744 DAG.getMachineFunction()
7745 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007746 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007747
Chris Lattner492a43e2010-09-22 01:28:21 +00007748 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7749 Ops, array_lengthof(Ops),
7750 Op.getValueType(), MMO);
7751 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007752 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007753 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007754 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007755
Evan Cheng0db9fe62006-04-25 20:13:52 +00007756 return Result;
7757}
7758
Bill Wendling8b8a6362009-01-17 03:56:04 +00007759// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007760SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7761 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007762 // This algorithm is not obvious. Here it is in C code, more or less:
7763 /*
7764 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7765 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7766 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007767
Bill Wendling8b8a6362009-01-17 03:56:04 +00007768 // Copy ints to xmm registers.
7769 __m128i xh = _mm_cvtsi32_si128( hi );
7770 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007771
Bill Wendling8b8a6362009-01-17 03:56:04 +00007772 // Combine into low half of a single xmm register.
7773 __m128i x = _mm_unpacklo_epi32( xh, xl );
7774 __m128d d;
7775 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007776
Bill Wendling8b8a6362009-01-17 03:56:04 +00007777 // Merge in appropriate exponents to give the integer bits the right
7778 // magnitude.
7779 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007780
Bill Wendling8b8a6362009-01-17 03:56:04 +00007781 // Subtract away the biases to deal with the IEEE-754 double precision
7782 // implicit 1.
7783 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007784
Bill Wendling8b8a6362009-01-17 03:56:04 +00007785 // All conversions up to here are exact. The correctly rounded result is
7786 // calculated using the current rounding mode using the following
7787 // horizontal add.
7788 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7789 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7790 // store doesn't really need to be here (except
7791 // maybe to zero the other double)
7792 return sd;
7793 }
7794 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007795
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007796 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007797 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007798
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007799 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007800 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007801 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7802 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7803 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7804 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007805 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007806 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007807
Bill Wendling8b8a6362009-01-17 03:56:04 +00007808 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007809 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007810 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007811 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007812 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007813 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007814 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007815
Owen Anderson825b72b2009-08-11 20:47:22 +00007816 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7817 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007818 Op.getOperand(0),
7819 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007820 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7821 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007822 Op.getOperand(0),
7823 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7825 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007826 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007827 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007829 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007830 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007831 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007832 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007833 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007834
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007835 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007836 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007837 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7838 DAG.getUNDEF(MVT::v2f64), ShufMask);
7839 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7840 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007841 DAG.getIntPtrConstant(0));
7842}
7843
Bill Wendling8b8a6362009-01-17 03:56:04 +00007844// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007845SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7846 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007847 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007848 // FP constant to bias correct the final result.
7849 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007850 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007851
7852 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007853 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007854 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007855
Eli Friedmanf3704762011-08-29 21:15:46 +00007856 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007857 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7858 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007859
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007861 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007862 DAG.getIntPtrConstant(0));
7863
7864 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007865 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007866 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007867 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007868 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007869 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007870 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007871 MVT::v2f64, Bias)));
7872 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007873 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007874 DAG.getIntPtrConstant(0));
7875
7876 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007877 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007878
7879 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007880 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007881
Owen Anderson825b72b2009-08-11 20:47:22 +00007882 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007883 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007884 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007885 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007886 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007887 }
7888
7889 // Handle final rounding.
7890 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007891}
7892
Dan Gohmand858e902010-04-17 15:26:15 +00007893SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7894 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007895 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007896 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007897
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007898 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007899 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7900 // the optimization here.
7901 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007902 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007903
Owen Andersone50ed302009-08-10 22:56:29 +00007904 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007905 EVT DstVT = Op.getValueType();
7906 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007907 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007908 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007909 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007910
7911 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007912 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007913 if (SrcVT == MVT::i32) {
7914 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7915 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7916 getPointerTy(), StackSlot, WordOff);
7917 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007918 StackSlot, MachinePointerInfo(),
7919 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007920 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007921 OffsetSlot, MachinePointerInfo(),
7922 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007923 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7924 return Fild;
7925 }
7926
7927 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7928 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007929 StackSlot, MachinePointerInfo(),
7930 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007931 // For i64 source, we need to add the appropriate power of 2 if the input
7932 // was negative. This is the same as the optimization in
7933 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7934 // we must be careful to do the computation in x87 extended precision, not
7935 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007936 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7937 MachineMemOperand *MMO =
7938 DAG.getMachineFunction()
7939 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7940 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007941
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007942 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7943 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007944 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7945 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007946
7947 APInt FF(32, 0x5F800000ULL);
7948
7949 // Check whether the sign bit is set.
7950 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7951 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7952 ISD::SETLT);
7953
7954 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7955 SDValue FudgePtr = DAG.getConstantPool(
7956 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7957 getPointerTy());
7958
7959 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7960 SDValue Zero = DAG.getIntPtrConstant(0);
7961 SDValue Four = DAG.getIntPtrConstant(4);
7962 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7963 Zero, Four);
7964 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7965
7966 // Load the value out, extending it from f32 to f80.
7967 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007968 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007969 FudgePtr, MachinePointerInfo::getConstantPool(),
7970 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007971 // Extend everything to 80 bits to force it to be done on x87.
7972 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7973 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007974}
7975
Dan Gohman475871a2008-07-27 21:46:04 +00007976std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007977FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007978 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007979
Owen Andersone50ed302009-08-10 22:56:29 +00007980 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007981
7982 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007983 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7984 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007985 }
7986
Owen Anderson825b72b2009-08-11 20:47:22 +00007987 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7988 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007989 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007990
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007991 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007992 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007993 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007994 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007995 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007996 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007997 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007998 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007999
Evan Cheng87c89352007-10-15 20:11:21 +00008000 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
8001 // stack slot.
8002 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008003 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008004 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008005 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008006
Michael J. Spencerec38de22010-10-10 22:04:20 +00008007
8008
Evan Cheng0db9fe62006-04-25 20:13:52 +00008009 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00008010 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008011 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008012 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8013 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8014 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008015 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008016
Dan Gohman475871a2008-07-27 21:46:04 +00008017 SDValue Chain = DAG.getEntryNode();
8018 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008019 EVT TheVT = Op.getOperand(0).getValueType();
8020 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008022 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008023 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008024 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008025 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008026 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008027 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008028 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008029
Chris Lattner492a43e2010-09-22 01:28:21 +00008030 MachineMemOperand *MMO =
8031 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8032 MachineMemOperand::MOLoad, MemSize, MemSize);
8033 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8034 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008035 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008036 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008037 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8038 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008039
Chris Lattner07290932010-09-22 01:05:16 +00008040 MachineMemOperand *MMO =
8041 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8042 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008043
Evan Cheng0db9fe62006-04-25 20:13:52 +00008044 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008045 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008046 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8047 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008048
Chris Lattner27a6c732007-11-24 07:07:01 +00008049 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008050}
8051
Dan Gohmand858e902010-04-17 15:26:15 +00008052SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8053 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008054 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008055 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008056
Eli Friedman948e95a2009-05-23 09:59:16 +00008057 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008058 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008059 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8060 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008061
Chris Lattner27a6c732007-11-24 07:07:01 +00008062 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008063 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008064 FIST, StackSlot, MachinePointerInfo(),
8065 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008066}
8067
Dan Gohmand858e902010-04-17 15:26:15 +00008068SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8069 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008070 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8071 SDValue FIST = Vals.first, StackSlot = Vals.second;
8072 assert(FIST.getNode() && "Unexpected failure");
8073
8074 // Load the result.
8075 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008076 FIST, StackSlot, MachinePointerInfo(),
8077 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008078}
8079
Dan Gohmand858e902010-04-17 15:26:15 +00008080SDValue X86TargetLowering::LowerFABS(SDValue Op,
8081 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008082 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008083 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008084 EVT VT = Op.getValueType();
8085 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008086 if (VT.isVector())
8087 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008088 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008089 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008090 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008091 CV.push_back(C);
8092 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008093 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008094 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008095 CV.push_back(C);
8096 CV.push_back(C);
8097 CV.push_back(C);
8098 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008099 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008100 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008101 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008102 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008103 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008104 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008105 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008106}
8107
Dan Gohmand858e902010-04-17 15:26:15 +00008108SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008109 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008110 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008111 EVT VT = Op.getValueType();
8112 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008113 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008114 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008115 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008116 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008117 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008118 CV.push_back(C);
8119 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008120 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008121 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008122 CV.push_back(C);
8123 CV.push_back(C);
8124 CV.push_back(C);
8125 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008126 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008127 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008128 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008129 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008130 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008131 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008132 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008133 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008134 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008135 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008136 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008137 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008138 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008139 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008140 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008141}
8142
Dan Gohmand858e902010-04-17 15:26:15 +00008143SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008144 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008145 SDValue Op0 = Op.getOperand(0);
8146 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008147 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008148 EVT VT = Op.getValueType();
8149 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008150
8151 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008152 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008153 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008154 SrcVT = VT;
8155 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008156 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008157 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008158 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008159 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008160 }
8161
8162 // At this point the operands and the result should have the same
8163 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008164
Evan Cheng68c47cb2007-01-05 07:55:56 +00008165 // First get the sign bit of second operand.
8166 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008167 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8169 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008170 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008171 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8172 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8173 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8174 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008175 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008176 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008177 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008178 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008179 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008180 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008181 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008182
8183 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008184 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008185 // Op0 is MVT::f32, Op1 is MVT::f64.
8186 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8187 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8188 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008189 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008190 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008191 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008192 }
8193
Evan Cheng73d6cf12007-01-05 21:37:56 +00008194 // Clear first operand sign bit.
8195 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008196 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008197 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8198 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008199 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008200 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8201 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8202 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8203 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008204 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008205 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008206 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008207 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008208 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008209 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008210 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008211
8212 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008213 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008214}
8215
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008216SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8217 SDValue N0 = Op.getOperand(0);
8218 DebugLoc dl = Op.getDebugLoc();
8219 EVT VT = Op.getValueType();
8220
8221 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8222 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8223 DAG.getConstant(1, VT));
8224 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8225}
8226
Dan Gohman076aee32009-03-04 19:44:21 +00008227/// Emit nodes that will be selected as "test Op0,Op0", or something
8228/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008229SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008230 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008231 DebugLoc dl = Op.getDebugLoc();
8232
Dan Gohman31125812009-03-07 01:58:32 +00008233 // CF and OF aren't always set the way we want. Determine which
8234 // of these we need.
8235 bool NeedCF = false;
8236 bool NeedOF = false;
8237 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008238 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008239 case X86::COND_A: case X86::COND_AE:
8240 case X86::COND_B: case X86::COND_BE:
8241 NeedCF = true;
8242 break;
8243 case X86::COND_G: case X86::COND_GE:
8244 case X86::COND_L: case X86::COND_LE:
8245 case X86::COND_O: case X86::COND_NO:
8246 NeedOF = true;
8247 break;
Dan Gohman31125812009-03-07 01:58:32 +00008248 }
8249
Dan Gohman076aee32009-03-04 19:44:21 +00008250 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008251 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8252 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008253 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8254 // Emit a CMP with 0, which is the TEST pattern.
8255 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8256 DAG.getConstant(0, Op.getValueType()));
8257
8258 unsigned Opcode = 0;
8259 unsigned NumOperands = 0;
8260 switch (Op.getNode()->getOpcode()) {
8261 case ISD::ADD:
8262 // Due to an isel shortcoming, be conservative if this add is likely to be
8263 // selected as part of a load-modify-store instruction. When the root node
8264 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8265 // uses of other nodes in the match, such as the ADD in this case. This
8266 // leads to the ADD being left around and reselected, with the result being
8267 // two adds in the output. Alas, even if none our users are stores, that
8268 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8269 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8270 // climbing the DAG back to the root, and it doesn't seem to be worth the
8271 // effort.
8272 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008273 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8274 if (UI->getOpcode() != ISD::CopyToReg &&
8275 UI->getOpcode() != ISD::SETCC &&
8276 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008277 goto default_case;
8278
8279 if (ConstantSDNode *C =
8280 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8281 // An add of one will be selected as an INC.
8282 if (C->getAPIntValue() == 1) {
8283 Opcode = X86ISD::INC;
8284 NumOperands = 1;
8285 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008286 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008287
8288 // An add of negative one (subtract of one) will be selected as a DEC.
8289 if (C->getAPIntValue().isAllOnesValue()) {
8290 Opcode = X86ISD::DEC;
8291 NumOperands = 1;
8292 break;
8293 }
Dan Gohman076aee32009-03-04 19:44:21 +00008294 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008295
8296 // Otherwise use a regular EFLAGS-setting add.
8297 Opcode = X86ISD::ADD;
8298 NumOperands = 2;
8299 break;
8300 case ISD::AND: {
8301 // If the primary and result isn't used, don't bother using X86ISD::AND,
8302 // because a TEST instruction will be better.
8303 bool NonFlagUse = false;
8304 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8305 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8306 SDNode *User = *UI;
8307 unsigned UOpNo = UI.getOperandNo();
8308 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8309 // Look pass truncate.
8310 UOpNo = User->use_begin().getOperandNo();
8311 User = *User->use_begin();
8312 }
8313
8314 if (User->getOpcode() != ISD::BRCOND &&
8315 User->getOpcode() != ISD::SETCC &&
8316 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8317 NonFlagUse = true;
8318 break;
8319 }
Dan Gohman076aee32009-03-04 19:44:21 +00008320 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008321
8322 if (!NonFlagUse)
8323 break;
8324 }
8325 // FALL THROUGH
8326 case ISD::SUB:
8327 case ISD::OR:
8328 case ISD::XOR:
8329 // Due to the ISEL shortcoming noted above, be conservative if this op is
8330 // likely to be selected as part of a load-modify-store instruction.
8331 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8332 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8333 if (UI->getOpcode() == ISD::STORE)
8334 goto default_case;
8335
8336 // Otherwise use a regular EFLAGS-setting instruction.
8337 switch (Op.getNode()->getOpcode()) {
8338 default: llvm_unreachable("unexpected operator!");
8339 case ISD::SUB: Opcode = X86ISD::SUB; break;
8340 case ISD::OR: Opcode = X86ISD::OR; break;
8341 case ISD::XOR: Opcode = X86ISD::XOR; break;
8342 case ISD::AND: Opcode = X86ISD::AND; break;
8343 }
8344
8345 NumOperands = 2;
8346 break;
8347 case X86ISD::ADD:
8348 case X86ISD::SUB:
8349 case X86ISD::INC:
8350 case X86ISD::DEC:
8351 case X86ISD::OR:
8352 case X86ISD::XOR:
8353 case X86ISD::AND:
8354 return SDValue(Op.getNode(), 1);
8355 default:
8356 default_case:
8357 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008358 }
8359
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008360 if (Opcode == 0)
8361 // Emit a CMP with 0, which is the TEST pattern.
8362 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8363 DAG.getConstant(0, Op.getValueType()));
8364
8365 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8366 SmallVector<SDValue, 4> Ops;
8367 for (unsigned i = 0; i != NumOperands; ++i)
8368 Ops.push_back(Op.getOperand(i));
8369
8370 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8371 DAG.ReplaceAllUsesWith(Op, New);
8372 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008373}
8374
8375/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8376/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008377SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008378 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008379 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8380 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008381 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008382
8383 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008384 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008385}
8386
Evan Chengd40d03e2010-01-06 19:38:29 +00008387/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8388/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008389SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8390 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008391 SDValue Op0 = And.getOperand(0);
8392 SDValue Op1 = And.getOperand(1);
8393 if (Op0.getOpcode() == ISD::TRUNCATE)
8394 Op0 = Op0.getOperand(0);
8395 if (Op1.getOpcode() == ISD::TRUNCATE)
8396 Op1 = Op1.getOperand(0);
8397
Evan Chengd40d03e2010-01-06 19:38:29 +00008398 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008399 if (Op1.getOpcode() == ISD::SHL)
8400 std::swap(Op0, Op1);
8401 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008402 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8403 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008404 // If we looked past a truncate, check that it's only truncating away
8405 // known zeros.
8406 unsigned BitWidth = Op0.getValueSizeInBits();
8407 unsigned AndBitWidth = And.getValueSizeInBits();
8408 if (BitWidth > AndBitWidth) {
8409 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8410 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8411 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8412 return SDValue();
8413 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008414 LHS = Op1;
8415 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008416 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008417 } else if (Op1.getOpcode() == ISD::Constant) {
8418 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008419 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008420 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008421
8422 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008423 LHS = AndLHS.getOperand(0);
8424 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008425 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008426
8427 // Use BT if the immediate can't be encoded in a TEST instruction.
8428 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8429 LHS = AndLHS;
8430 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8431 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008432 }
Evan Cheng0488db92007-09-25 01:57:46 +00008433
Evan Chengd40d03e2010-01-06 19:38:29 +00008434 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008435 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008436 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008437 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008438 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008439 // Also promote i16 to i32 for performance / code size reason.
8440 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008441 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008442 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008443
Evan Chengd40d03e2010-01-06 19:38:29 +00008444 // If the operand types disagree, extend the shift amount to match. Since
8445 // BT ignores high bits (like shifts) we can use anyextend.
8446 if (LHS.getValueType() != RHS.getValueType())
8447 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008448
Evan Chengd40d03e2010-01-06 19:38:29 +00008449 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8450 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8451 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8452 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008453 }
8454
Evan Cheng54de3ea2010-01-05 06:52:31 +00008455 return SDValue();
8456}
8457
Dan Gohmand858e902010-04-17 15:26:15 +00008458SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008459
8460 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8461
Evan Cheng54de3ea2010-01-05 06:52:31 +00008462 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8463 SDValue Op0 = Op.getOperand(0);
8464 SDValue Op1 = Op.getOperand(1);
8465 DebugLoc dl = Op.getDebugLoc();
8466 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8467
8468 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008469 // Lower (X & (1 << N)) == 0 to BT(X, N).
8470 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8471 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008472 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008473 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008474 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008475 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8476 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8477 if (NewSetCC.getNode())
8478 return NewSetCC;
8479 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008480
Chris Lattner481eebc2010-12-19 21:23:48 +00008481 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8482 // these.
8483 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008484 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008485 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8486 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008487
Chris Lattner481eebc2010-12-19 21:23:48 +00008488 // If the input is a setcc, then reuse the input setcc or use a new one with
8489 // the inverted condition.
8490 if (Op0.getOpcode() == X86ISD::SETCC) {
8491 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8492 bool Invert = (CC == ISD::SETNE) ^
8493 cast<ConstantSDNode>(Op1)->isNullValue();
8494 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008495
Evan Cheng2c755ba2010-02-27 07:36:59 +00008496 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008497 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8498 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8499 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008500 }
8501
Evan Chenge5b51ac2010-04-17 06:13:15 +00008502 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008503 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008504 if (X86CC == X86::COND_INVALID)
8505 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008506
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008507 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008508 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008509 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008510}
8511
Craig Topper89af15e2011-09-18 08:03:58 +00008512// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008513// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008514static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008515 EVT VT = Op.getValueType();
8516
Duncan Sands28b77e92011-09-06 19:07:46 +00008517 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008518 "Unsupported value type for operation");
8519
8520 int NumElems = VT.getVectorNumElements();
8521 DebugLoc dl = Op.getDebugLoc();
8522 SDValue CC = Op.getOperand(2);
8523 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8524 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8525
8526 // Extract the LHS vectors
8527 SDValue LHS = Op.getOperand(0);
8528 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8529 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8530
8531 // Extract the RHS vectors
8532 SDValue RHS = Op.getOperand(1);
8533 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8534 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8535
8536 // Issue the operation on the smaller types and concatenate the result back
8537 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8538 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8539 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8540 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8541 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8542}
8543
8544
Dan Gohmand858e902010-04-17 15:26:15 +00008545SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008546 SDValue Cond;
8547 SDValue Op0 = Op.getOperand(0);
8548 SDValue Op1 = Op.getOperand(1);
8549 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008550 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008551 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8552 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008553 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008554
8555 if (isFP) {
8556 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008557 EVT EltVT = Op0.getValueType().getVectorElementType();
8558 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8559
8560 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008561 bool Swap = false;
8562
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008563 // SSE Condition code mapping:
8564 // 0 - EQ
8565 // 1 - LT
8566 // 2 - LE
8567 // 3 - UNORD
8568 // 4 - NEQ
8569 // 5 - NLT
8570 // 6 - NLE
8571 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008572 switch (SetCCOpcode) {
8573 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008574 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008575 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008576 case ISD::SETOGT:
8577 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008578 case ISD::SETLT:
8579 case ISD::SETOLT: SSECC = 1; break;
8580 case ISD::SETOGE:
8581 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008582 case ISD::SETLE:
8583 case ISD::SETOLE: SSECC = 2; break;
8584 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008585 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008586 case ISD::SETNE: SSECC = 4; break;
8587 case ISD::SETULE: Swap = true;
8588 case ISD::SETUGE: SSECC = 5; break;
8589 case ISD::SETULT: Swap = true;
8590 case ISD::SETUGT: SSECC = 6; break;
8591 case ISD::SETO: SSECC = 7; break;
8592 }
8593 if (Swap)
8594 std::swap(Op0, Op1);
8595
Nate Begemanfb8ead02008-07-25 19:05:58 +00008596 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008597 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008598 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008599 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008600 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8601 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008602 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008603 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008604 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008605 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8606 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008607 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008608 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008609 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008610 }
8611 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008612 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008613 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008614
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008615 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008616 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008617 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008618
Nate Begeman30a0de92008-07-17 16:51:19 +00008619 // We are handling one of the integer comparisons here. Since SSE only has
8620 // GT and EQ comparisons for integer, swapping operands and multiple
8621 // operations may be required for some comparisons.
8622 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8623 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008624
Craig Topper0a150352011-11-09 08:06:13 +00008625 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008626 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008627 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8628 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8629 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8630 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008631 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008632
Nate Begeman30a0de92008-07-17 16:51:19 +00008633 switch (SetCCOpcode) {
8634 default: break;
8635 case ISD::SETNE: Invert = true;
8636 case ISD::SETEQ: Opc = EQOpc; break;
8637 case ISD::SETLT: Swap = true;
8638 case ISD::SETGT: Opc = GTOpc; break;
8639 case ISD::SETGE: Swap = true;
8640 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8641 case ISD::SETULT: Swap = true;
8642 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8643 case ISD::SETUGE: Swap = true;
8644 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8645 }
8646 if (Swap)
8647 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008648
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008649 // Check that the operation in question is available (most are plain SSE2,
8650 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008651 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008652 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008653 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008654 return SDValue();
8655
Nate Begeman30a0de92008-07-17 16:51:19 +00008656 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8657 // bits of the inputs before performing those operations.
8658 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008659 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008660 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8661 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008662 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008663 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8664 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008665 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8666 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008667 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008668
Dale Johannesenace16102009-02-03 19:33:06 +00008669 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008670
8671 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008672 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008673 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008674
Nate Begeman30a0de92008-07-17 16:51:19 +00008675 return Result;
8676}
Evan Cheng0488db92007-09-25 01:57:46 +00008677
Evan Cheng370e5342008-12-03 08:38:43 +00008678// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008679static bool isX86LogicalCmp(SDValue Op) {
8680 unsigned Opc = Op.getNode()->getOpcode();
8681 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8682 return true;
8683 if (Op.getResNo() == 1 &&
8684 (Opc == X86ISD::ADD ||
8685 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008686 Opc == X86ISD::ADC ||
8687 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008688 Opc == X86ISD::SMUL ||
8689 Opc == X86ISD::UMUL ||
8690 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008691 Opc == X86ISD::DEC ||
8692 Opc == X86ISD::OR ||
8693 Opc == X86ISD::XOR ||
8694 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008695 return true;
8696
Chris Lattner9637d5b2010-12-05 07:49:54 +00008697 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8698 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008699
Dan Gohman076aee32009-03-04 19:44:21 +00008700 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008701}
8702
Chris Lattnera2b56002010-12-05 01:23:24 +00008703static bool isZero(SDValue V) {
8704 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8705 return C && C->isNullValue();
8706}
8707
Chris Lattner96908b12010-12-05 02:00:51 +00008708static bool isAllOnes(SDValue V) {
8709 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8710 return C && C->isAllOnesValue();
8711}
8712
Dan Gohmand858e902010-04-17 15:26:15 +00008713SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008714 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008715 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008716 SDValue Op1 = Op.getOperand(1);
8717 SDValue Op2 = Op.getOperand(2);
8718 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008719 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008720
Dan Gohman1a492952009-10-20 16:22:37 +00008721 if (Cond.getOpcode() == ISD::SETCC) {
8722 SDValue NewCond = LowerSETCC(Cond, DAG);
8723 if (NewCond.getNode())
8724 Cond = NewCond;
8725 }
Evan Cheng734503b2006-09-11 02:19:56 +00008726
Chris Lattnera2b56002010-12-05 01:23:24 +00008727 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008728 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008729 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008730 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008731 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008732 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8733 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008734 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008735
Chris Lattnera2b56002010-12-05 01:23:24 +00008736 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008737
8738 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008739 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8740 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008741
8742 SDValue CmpOp0 = Cmp.getOperand(0);
8743 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8744 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008745
Chris Lattner96908b12010-12-05 02:00:51 +00008746 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008747 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8748 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008749
Chris Lattner96908b12010-12-05 02:00:51 +00008750 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8751 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008752
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008753 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008754 if (N2C == 0 || !N2C->isNullValue())
8755 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8756 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008757 }
8758 }
8759
Chris Lattnera2b56002010-12-05 01:23:24 +00008760 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008761 if (Cond.getOpcode() == ISD::AND &&
8762 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8763 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008764 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008765 Cond = Cond.getOperand(0);
8766 }
8767
Evan Cheng3f41d662007-10-08 22:16:29 +00008768 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8769 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008770 unsigned CondOpcode = Cond.getOpcode();
8771 if (CondOpcode == X86ISD::SETCC ||
8772 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008773 CC = Cond.getOperand(0);
8774
Dan Gohman475871a2008-07-27 21:46:04 +00008775 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008776 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008777 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008778
Evan Cheng3f41d662007-10-08 22:16:29 +00008779 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008780 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008781 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008782 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008783
Chris Lattnerd1980a52009-03-12 06:52:53 +00008784 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8785 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008786 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008787 addTest = false;
8788 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008789 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8790 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8791 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8792 Cond.getOperand(0).getValueType() != MVT::i8)) {
8793 SDValue LHS = Cond.getOperand(0);
8794 SDValue RHS = Cond.getOperand(1);
8795 unsigned X86Opcode;
8796 unsigned X86Cond;
8797 SDVTList VTs;
8798 switch (CondOpcode) {
8799 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8800 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8801 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8802 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8803 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8804 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8805 default: llvm_unreachable("unexpected overflowing operator");
8806 }
8807 if (CondOpcode == ISD::UMULO)
8808 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8809 MVT::i32);
8810 else
8811 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8812
8813 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8814
8815 if (CondOpcode == ISD::UMULO)
8816 Cond = X86Op.getValue(2);
8817 else
8818 Cond = X86Op.getValue(1);
8819
8820 CC = DAG.getConstant(X86Cond, MVT::i8);
8821 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008822 }
8823
8824 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008825 // Look pass the truncate.
8826 if (Cond.getOpcode() == ISD::TRUNCATE)
8827 Cond = Cond.getOperand(0);
8828
8829 // We know the result of AND is compared against zero. Try to match
8830 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008831 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008832 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008833 if (NewSetCC.getNode()) {
8834 CC = NewSetCC.getOperand(0);
8835 Cond = NewSetCC.getOperand(1);
8836 addTest = false;
8837 }
8838 }
8839 }
8840
8841 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008842 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008843 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008844 }
8845
Benjamin Kramere915ff32010-12-22 23:09:28 +00008846 // a < b ? -1 : 0 -> RES = ~setcc_carry
8847 // a < b ? 0 : -1 -> RES = setcc_carry
8848 // a >= b ? -1 : 0 -> RES = setcc_carry
8849 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8850 if (Cond.getOpcode() == X86ISD::CMP) {
8851 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8852
8853 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8854 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8855 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8856 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8857 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8858 return DAG.getNOT(DL, Res, Res.getValueType());
8859 return Res;
8860 }
8861 }
8862
Evan Cheng0488db92007-09-25 01:57:46 +00008863 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8864 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008865 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008866 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008867 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008868}
8869
Evan Cheng370e5342008-12-03 08:38:43 +00008870// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8871// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8872// from the AND / OR.
8873static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8874 Opc = Op.getOpcode();
8875 if (Opc != ISD::OR && Opc != ISD::AND)
8876 return false;
8877 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8878 Op.getOperand(0).hasOneUse() &&
8879 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8880 Op.getOperand(1).hasOneUse());
8881}
8882
Evan Cheng961d6d42009-02-02 08:19:07 +00008883// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8884// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008885static bool isXor1OfSetCC(SDValue Op) {
8886 if (Op.getOpcode() != ISD::XOR)
8887 return false;
8888 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8889 if (N1C && N1C->getAPIntValue() == 1) {
8890 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8891 Op.getOperand(0).hasOneUse();
8892 }
8893 return false;
8894}
8895
Dan Gohmand858e902010-04-17 15:26:15 +00008896SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008897 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008898 SDValue Chain = Op.getOperand(0);
8899 SDValue Cond = Op.getOperand(1);
8900 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008901 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008902 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008903 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008904
Dan Gohman1a492952009-10-20 16:22:37 +00008905 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008906 // Check for setcc([su]{add,sub,mul}o == 0).
8907 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8908 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8909 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8910 Cond.getOperand(0).getResNo() == 1 &&
8911 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8912 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8913 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8914 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8915 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8916 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8917 Inverted = true;
8918 Cond = Cond.getOperand(0);
8919 } else {
8920 SDValue NewCond = LowerSETCC(Cond, DAG);
8921 if (NewCond.getNode())
8922 Cond = NewCond;
8923 }
Dan Gohman1a492952009-10-20 16:22:37 +00008924 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008925#if 0
8926 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008927 else if (Cond.getOpcode() == X86ISD::ADD ||
8928 Cond.getOpcode() == X86ISD::SUB ||
8929 Cond.getOpcode() == X86ISD::SMUL ||
8930 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008931 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008932#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008933
Evan Chengad9c0a32009-12-15 00:53:42 +00008934 // Look pass (and (setcc_carry (cmp ...)), 1).
8935 if (Cond.getOpcode() == ISD::AND &&
8936 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8937 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008938 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008939 Cond = Cond.getOperand(0);
8940 }
8941
Evan Cheng3f41d662007-10-08 22:16:29 +00008942 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8943 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008944 unsigned CondOpcode = Cond.getOpcode();
8945 if (CondOpcode == X86ISD::SETCC ||
8946 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008947 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008948
Dan Gohman475871a2008-07-27 21:46:04 +00008949 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008950 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008951 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008952 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008953 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008954 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008955 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008956 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008957 default: break;
8958 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008959 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008960 // These can only come from an arithmetic instruction with overflow,
8961 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008962 Cond = Cond.getNode()->getOperand(1);
8963 addTest = false;
8964 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008965 }
Evan Cheng0488db92007-09-25 01:57:46 +00008966 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008967 }
8968 CondOpcode = Cond.getOpcode();
8969 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8970 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8971 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8972 Cond.getOperand(0).getValueType() != MVT::i8)) {
8973 SDValue LHS = Cond.getOperand(0);
8974 SDValue RHS = Cond.getOperand(1);
8975 unsigned X86Opcode;
8976 unsigned X86Cond;
8977 SDVTList VTs;
8978 switch (CondOpcode) {
8979 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8980 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8981 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8982 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8983 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8984 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8985 default: llvm_unreachable("unexpected overflowing operator");
8986 }
8987 if (Inverted)
8988 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8989 if (CondOpcode == ISD::UMULO)
8990 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8991 MVT::i32);
8992 else
8993 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8994
8995 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8996
8997 if (CondOpcode == ISD::UMULO)
8998 Cond = X86Op.getValue(2);
8999 else
9000 Cond = X86Op.getValue(1);
9001
9002 CC = DAG.getConstant(X86Cond, MVT::i8);
9003 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009004 } else {
9005 unsigned CondOpc;
9006 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9007 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009008 if (CondOpc == ISD::OR) {
9009 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9010 // two branches instead of an explicit OR instruction with a
9011 // separate test.
9012 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009013 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009014 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009015 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009016 Chain, Dest, CC, Cmp);
9017 CC = Cond.getOperand(1).getOperand(0);
9018 Cond = Cmp;
9019 addTest = false;
9020 }
9021 } else { // ISD::AND
9022 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9023 // two branches instead of an explicit AND instruction with a
9024 // separate test. However, we only do this if this block doesn't
9025 // have a fall-through edge, because this requires an explicit
9026 // jmp when the condition is false.
9027 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009028 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009029 Op.getNode()->hasOneUse()) {
9030 X86::CondCode CCode =
9031 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9032 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009033 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009034 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009035 // Look for an unconditional branch following this conditional branch.
9036 // We need this because we need to reverse the successors in order
9037 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009038 if (User->getOpcode() == ISD::BR) {
9039 SDValue FalseBB = User->getOperand(1);
9040 SDNode *NewBR =
9041 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009042 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009043 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009044 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009045
Dale Johannesene4d209d2009-02-03 20:21:25 +00009046 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009047 Chain, Dest, CC, Cmp);
9048 X86::CondCode CCode =
9049 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9050 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009051 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009052 Cond = Cmp;
9053 addTest = false;
9054 }
9055 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009056 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009057 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9058 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9059 // It should be transformed during dag combiner except when the condition
9060 // is set by a arithmetics with overflow node.
9061 X86::CondCode CCode =
9062 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9063 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009064 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009065 Cond = Cond.getOperand(0).getOperand(1);
9066 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009067 } else if (Cond.getOpcode() == ISD::SETCC &&
9068 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9069 // For FCMP_OEQ, we can emit
9070 // two branches instead of an explicit AND instruction with a
9071 // separate test. However, we only do this if this block doesn't
9072 // have a fall-through edge, because this requires an explicit
9073 // jmp when the condition is false.
9074 if (Op.getNode()->hasOneUse()) {
9075 SDNode *User = *Op.getNode()->use_begin();
9076 // Look for an unconditional branch following this conditional branch.
9077 // We need this because we need to reverse the successors in order
9078 // to implement FCMP_OEQ.
9079 if (User->getOpcode() == ISD::BR) {
9080 SDValue FalseBB = User->getOperand(1);
9081 SDNode *NewBR =
9082 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9083 assert(NewBR == User);
9084 (void)NewBR;
9085 Dest = FalseBB;
9086
9087 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9088 Cond.getOperand(0), Cond.getOperand(1));
9089 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9090 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9091 Chain, Dest, CC, Cmp);
9092 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9093 Cond = Cmp;
9094 addTest = false;
9095 }
9096 }
9097 } else if (Cond.getOpcode() == ISD::SETCC &&
9098 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9099 // For FCMP_UNE, we can emit
9100 // two branches instead of an explicit AND instruction with a
9101 // separate test. However, we only do this if this block doesn't
9102 // have a fall-through edge, because this requires an explicit
9103 // jmp when the condition is false.
9104 if (Op.getNode()->hasOneUse()) {
9105 SDNode *User = *Op.getNode()->use_begin();
9106 // Look for an unconditional branch following this conditional branch.
9107 // We need this because we need to reverse the successors in order
9108 // to implement FCMP_UNE.
9109 if (User->getOpcode() == ISD::BR) {
9110 SDValue FalseBB = User->getOperand(1);
9111 SDNode *NewBR =
9112 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9113 assert(NewBR == User);
9114 (void)NewBR;
9115
9116 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9117 Cond.getOperand(0), Cond.getOperand(1));
9118 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9119 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9120 Chain, Dest, CC, Cmp);
9121 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9122 Cond = Cmp;
9123 addTest = false;
9124 Dest = FalseBB;
9125 }
9126 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009127 }
Evan Cheng0488db92007-09-25 01:57:46 +00009128 }
9129
9130 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009131 // Look pass the truncate.
9132 if (Cond.getOpcode() == ISD::TRUNCATE)
9133 Cond = Cond.getOperand(0);
9134
9135 // We know the result of AND is compared against zero. Try to match
9136 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009137 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009138 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9139 if (NewSetCC.getNode()) {
9140 CC = NewSetCC.getOperand(0);
9141 Cond = NewSetCC.getOperand(1);
9142 addTest = false;
9143 }
9144 }
9145 }
9146
9147 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009148 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009149 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009150 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009151 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009152 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009153}
9154
Anton Korobeynikove060b532007-04-17 19:34:00 +00009155
9156// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9157// Calls to _alloca is needed to probe the stack when allocating more than 4k
9158// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9159// that the guard pages used by the OS virtual memory manager are allocated in
9160// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009161SDValue
9162X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009163 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009164 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
9165 EnableSegmentedStacks) &&
9166 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009167 "are being used");
9168 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009169 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009170
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009171 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009172 SDValue Chain = Op.getOperand(0);
9173 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009174 // FIXME: Ensure alignment here
9175
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009176 bool Is64Bit = Subtarget->is64Bit();
9177 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009178
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009179 if (EnableSegmentedStacks) {
9180 MachineFunction &MF = DAG.getMachineFunction();
9181 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009182
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009183 if (Is64Bit) {
9184 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009185 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009186 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009187
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009188 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9189 I != E; I++)
9190 if (I->hasNestAttr())
9191 report_fatal_error("Cannot use segmented stacks with functions that "
9192 "have nested arguments.");
9193 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009194
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009195 const TargetRegisterClass *AddrRegClass =
9196 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9197 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9198 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9199 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9200 DAG.getRegister(Vreg, SPTy));
9201 SDValue Ops1[2] = { Value, Chain };
9202 return DAG.getMergeValues(Ops1, 2, dl);
9203 } else {
9204 SDValue Flag;
9205 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009206
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009207 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9208 Flag = Chain.getValue(1);
9209 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009210
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009211 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9212 Flag = Chain.getValue(1);
9213
9214 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9215
9216 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9217 return DAG.getMergeValues(Ops1, 2, dl);
9218 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009219}
9220
Dan Gohmand858e902010-04-17 15:26:15 +00009221SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009222 MachineFunction &MF = DAG.getMachineFunction();
9223 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9224
Dan Gohman69de1932008-02-06 22:27:42 +00009225 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009226 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009227
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009228 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009229 // vastart just stores the address of the VarArgsFrameIndex slot into the
9230 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009231 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9232 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009233 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9234 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009235 }
9236
9237 // __va_list_tag:
9238 // gp_offset (0 - 6 * 8)
9239 // fp_offset (48 - 48 + 8 * 16)
9240 // overflow_arg_area (point to parameters coming in memory).
9241 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009242 SmallVector<SDValue, 8> MemOps;
9243 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009244 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009245 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009246 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9247 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009248 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009249 MemOps.push_back(Store);
9250
9251 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009252 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009253 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009254 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009255 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9256 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009257 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009258 MemOps.push_back(Store);
9259
9260 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009261 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009262 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009263 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9264 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009265 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9266 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009267 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009268 MemOps.push_back(Store);
9269
9270 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009271 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009272 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009273 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9274 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009275 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9276 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009277 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009278 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009279 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009280}
9281
Dan Gohmand858e902010-04-17 15:26:15 +00009282SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009283 assert(Subtarget->is64Bit() &&
9284 "LowerVAARG only handles 64-bit va_arg!");
9285 assert((Subtarget->isTargetLinux() ||
9286 Subtarget->isTargetDarwin()) &&
9287 "Unhandled target in LowerVAARG");
9288 assert(Op.getNode()->getNumOperands() == 4);
9289 SDValue Chain = Op.getOperand(0);
9290 SDValue SrcPtr = Op.getOperand(1);
9291 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9292 unsigned Align = Op.getConstantOperandVal(3);
9293 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009294
Dan Gohman320afb82010-10-12 18:00:49 +00009295 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009296 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009297 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9298 uint8_t ArgMode;
9299
9300 // Decide which area this value should be read from.
9301 // TODO: Implement the AMD64 ABI in its entirety. This simple
9302 // selection mechanism works only for the basic types.
9303 if (ArgVT == MVT::f80) {
9304 llvm_unreachable("va_arg for f80 not yet implemented");
9305 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9306 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9307 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9308 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9309 } else {
9310 llvm_unreachable("Unhandled argument type in LowerVAARG");
9311 }
9312
9313 if (ArgMode == 2) {
9314 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009315 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009316 !(DAG.getMachineFunction()
9317 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009318 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009319 }
9320
9321 // Insert VAARG_64 node into the DAG
9322 // VAARG_64 returns two values: Variable Argument Address, Chain
9323 SmallVector<SDValue, 11> InstOps;
9324 InstOps.push_back(Chain);
9325 InstOps.push_back(SrcPtr);
9326 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9327 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9328 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9329 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9330 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9331 VTs, &InstOps[0], InstOps.size(),
9332 MVT::i64,
9333 MachinePointerInfo(SV),
9334 /*Align=*/0,
9335 /*Volatile=*/false,
9336 /*ReadMem=*/true,
9337 /*WriteMem=*/true);
9338 Chain = VAARG.getValue(1);
9339
9340 // Load the next argument and return it
9341 return DAG.getLoad(ArgVT, dl,
9342 Chain,
9343 VAARG,
9344 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009345 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009346}
9347
Dan Gohmand858e902010-04-17 15:26:15 +00009348SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009349 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009350 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009351 SDValue Chain = Op.getOperand(0);
9352 SDValue DstPtr = Op.getOperand(1);
9353 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009354 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9355 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009356 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009357
Chris Lattnere72f2022010-09-21 05:40:29 +00009358 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009359 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009360 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009361 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009362}
9363
Dan Gohman475871a2008-07-27 21:46:04 +00009364SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009365X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009366 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009367 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009368 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009369 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009370 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009371 case Intrinsic::x86_sse_comieq_ss:
9372 case Intrinsic::x86_sse_comilt_ss:
9373 case Intrinsic::x86_sse_comile_ss:
9374 case Intrinsic::x86_sse_comigt_ss:
9375 case Intrinsic::x86_sse_comige_ss:
9376 case Intrinsic::x86_sse_comineq_ss:
9377 case Intrinsic::x86_sse_ucomieq_ss:
9378 case Intrinsic::x86_sse_ucomilt_ss:
9379 case Intrinsic::x86_sse_ucomile_ss:
9380 case Intrinsic::x86_sse_ucomigt_ss:
9381 case Intrinsic::x86_sse_ucomige_ss:
9382 case Intrinsic::x86_sse_ucomineq_ss:
9383 case Intrinsic::x86_sse2_comieq_sd:
9384 case Intrinsic::x86_sse2_comilt_sd:
9385 case Intrinsic::x86_sse2_comile_sd:
9386 case Intrinsic::x86_sse2_comigt_sd:
9387 case Intrinsic::x86_sse2_comige_sd:
9388 case Intrinsic::x86_sse2_comineq_sd:
9389 case Intrinsic::x86_sse2_ucomieq_sd:
9390 case Intrinsic::x86_sse2_ucomilt_sd:
9391 case Intrinsic::x86_sse2_ucomile_sd:
9392 case Intrinsic::x86_sse2_ucomigt_sd:
9393 case Intrinsic::x86_sse2_ucomige_sd:
9394 case Intrinsic::x86_sse2_ucomineq_sd: {
9395 unsigned Opc = 0;
9396 ISD::CondCode CC = ISD::SETCC_INVALID;
9397 switch (IntNo) {
9398 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009399 case Intrinsic::x86_sse_comieq_ss:
9400 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009401 Opc = X86ISD::COMI;
9402 CC = ISD::SETEQ;
9403 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009404 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009405 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009406 Opc = X86ISD::COMI;
9407 CC = ISD::SETLT;
9408 break;
9409 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009410 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009411 Opc = X86ISD::COMI;
9412 CC = ISD::SETLE;
9413 break;
9414 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009415 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009416 Opc = X86ISD::COMI;
9417 CC = ISD::SETGT;
9418 break;
9419 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009420 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009421 Opc = X86ISD::COMI;
9422 CC = ISD::SETGE;
9423 break;
9424 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009425 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009426 Opc = X86ISD::COMI;
9427 CC = ISD::SETNE;
9428 break;
9429 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009430 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009431 Opc = X86ISD::UCOMI;
9432 CC = ISD::SETEQ;
9433 break;
9434 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009435 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009436 Opc = X86ISD::UCOMI;
9437 CC = ISD::SETLT;
9438 break;
9439 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009440 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009441 Opc = X86ISD::UCOMI;
9442 CC = ISD::SETLE;
9443 break;
9444 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009445 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009446 Opc = X86ISD::UCOMI;
9447 CC = ISD::SETGT;
9448 break;
9449 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009450 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009451 Opc = X86ISD::UCOMI;
9452 CC = ISD::SETGE;
9453 break;
9454 case Intrinsic::x86_sse_ucomineq_ss:
9455 case Intrinsic::x86_sse2_ucomineq_sd:
9456 Opc = X86ISD::UCOMI;
9457 CC = ISD::SETNE;
9458 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009459 }
Evan Cheng734503b2006-09-11 02:19:56 +00009460
Dan Gohman475871a2008-07-27 21:46:04 +00009461 SDValue LHS = Op.getOperand(1);
9462 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009463 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009464 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009465 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9466 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9467 DAG.getConstant(X86CC, MVT::i8), Cond);
9468 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009469 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009470 // Arithmetic intrinsics.
9471 case Intrinsic::x86_sse3_hadd_ps:
9472 case Intrinsic::x86_sse3_hadd_pd:
9473 case Intrinsic::x86_avx_hadd_ps_256:
9474 case Intrinsic::x86_avx_hadd_pd_256:
9475 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9476 Op.getOperand(1), Op.getOperand(2));
9477 case Intrinsic::x86_sse3_hsub_ps:
9478 case Intrinsic::x86_sse3_hsub_pd:
9479 case Intrinsic::x86_avx_hsub_ps_256:
9480 case Intrinsic::x86_avx_hsub_pd_256:
9481 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9482 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009483 case Intrinsic::x86_avx2_psllv_d:
9484 case Intrinsic::x86_avx2_psllv_q:
9485 case Intrinsic::x86_avx2_psllv_d_256:
9486 case Intrinsic::x86_avx2_psllv_q_256:
9487 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9488 Op.getOperand(1), Op.getOperand(2));
9489 case Intrinsic::x86_avx2_psrlv_d:
9490 case Intrinsic::x86_avx2_psrlv_q:
9491 case Intrinsic::x86_avx2_psrlv_d_256:
9492 case Intrinsic::x86_avx2_psrlv_q_256:
9493 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9494 Op.getOperand(1), Op.getOperand(2));
9495 case Intrinsic::x86_avx2_psrav_d:
9496 case Intrinsic::x86_avx2_psrav_d_256:
9497 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9498 Op.getOperand(1), Op.getOperand(2));
9499
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009500 // ptest and testp intrinsics. The intrinsic these come from are designed to
9501 // return an integer value, not just an instruction so lower it to the ptest
9502 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009503 case Intrinsic::x86_sse41_ptestz:
9504 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009505 case Intrinsic::x86_sse41_ptestnzc:
9506 case Intrinsic::x86_avx_ptestz_256:
9507 case Intrinsic::x86_avx_ptestc_256:
9508 case Intrinsic::x86_avx_ptestnzc_256:
9509 case Intrinsic::x86_avx_vtestz_ps:
9510 case Intrinsic::x86_avx_vtestc_ps:
9511 case Intrinsic::x86_avx_vtestnzc_ps:
9512 case Intrinsic::x86_avx_vtestz_pd:
9513 case Intrinsic::x86_avx_vtestc_pd:
9514 case Intrinsic::x86_avx_vtestnzc_pd:
9515 case Intrinsic::x86_avx_vtestz_ps_256:
9516 case Intrinsic::x86_avx_vtestc_ps_256:
9517 case Intrinsic::x86_avx_vtestnzc_ps_256:
9518 case Intrinsic::x86_avx_vtestz_pd_256:
9519 case Intrinsic::x86_avx_vtestc_pd_256:
9520 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9521 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009522 unsigned X86CC = 0;
9523 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009524 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009525 case Intrinsic::x86_avx_vtestz_ps:
9526 case Intrinsic::x86_avx_vtestz_pd:
9527 case Intrinsic::x86_avx_vtestz_ps_256:
9528 case Intrinsic::x86_avx_vtestz_pd_256:
9529 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009530 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009531 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009532 // ZF = 1
9533 X86CC = X86::COND_E;
9534 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009535 case Intrinsic::x86_avx_vtestc_ps:
9536 case Intrinsic::x86_avx_vtestc_pd:
9537 case Intrinsic::x86_avx_vtestc_ps_256:
9538 case Intrinsic::x86_avx_vtestc_pd_256:
9539 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009540 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009541 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009542 // CF = 1
9543 X86CC = X86::COND_B;
9544 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009545 case Intrinsic::x86_avx_vtestnzc_ps:
9546 case Intrinsic::x86_avx_vtestnzc_pd:
9547 case Intrinsic::x86_avx_vtestnzc_ps_256:
9548 case Intrinsic::x86_avx_vtestnzc_pd_256:
9549 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009550 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009551 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009552 // ZF and CF = 0
9553 X86CC = X86::COND_A;
9554 break;
9555 }
Eric Christopherfd179292009-08-27 18:07:15 +00009556
Eric Christopher71c67532009-07-29 00:28:05 +00009557 SDValue LHS = Op.getOperand(1);
9558 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009559 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9560 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009561 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9562 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9563 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009564 }
Evan Cheng5759f972008-05-04 09:15:50 +00009565
9566 // Fix vector shift instructions where the last operand is a non-immediate
9567 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009568 case Intrinsic::x86_avx2_pslli_w:
9569 case Intrinsic::x86_avx2_pslli_d:
9570 case Intrinsic::x86_avx2_pslli_q:
9571 case Intrinsic::x86_avx2_psrli_w:
9572 case Intrinsic::x86_avx2_psrli_d:
9573 case Intrinsic::x86_avx2_psrli_q:
9574 case Intrinsic::x86_avx2_psrai_w:
9575 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009576 case Intrinsic::x86_sse2_pslli_w:
9577 case Intrinsic::x86_sse2_pslli_d:
9578 case Intrinsic::x86_sse2_pslli_q:
9579 case Intrinsic::x86_sse2_psrli_w:
9580 case Intrinsic::x86_sse2_psrli_d:
9581 case Intrinsic::x86_sse2_psrli_q:
9582 case Intrinsic::x86_sse2_psrai_w:
9583 case Intrinsic::x86_sse2_psrai_d:
9584 case Intrinsic::x86_mmx_pslli_w:
9585 case Intrinsic::x86_mmx_pslli_d:
9586 case Intrinsic::x86_mmx_pslli_q:
9587 case Intrinsic::x86_mmx_psrli_w:
9588 case Intrinsic::x86_mmx_psrli_d:
9589 case Intrinsic::x86_mmx_psrli_q:
9590 case Intrinsic::x86_mmx_psrai_w:
9591 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009592 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009593 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009594 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009595
9596 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009597 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009598 switch (IntNo) {
9599 case Intrinsic::x86_sse2_pslli_w:
9600 NewIntNo = Intrinsic::x86_sse2_psll_w;
9601 break;
9602 case Intrinsic::x86_sse2_pslli_d:
9603 NewIntNo = Intrinsic::x86_sse2_psll_d;
9604 break;
9605 case Intrinsic::x86_sse2_pslli_q:
9606 NewIntNo = Intrinsic::x86_sse2_psll_q;
9607 break;
9608 case Intrinsic::x86_sse2_psrli_w:
9609 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9610 break;
9611 case Intrinsic::x86_sse2_psrli_d:
9612 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9613 break;
9614 case Intrinsic::x86_sse2_psrli_q:
9615 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9616 break;
9617 case Intrinsic::x86_sse2_psrai_w:
9618 NewIntNo = Intrinsic::x86_sse2_psra_w;
9619 break;
9620 case Intrinsic::x86_sse2_psrai_d:
9621 NewIntNo = Intrinsic::x86_sse2_psra_d;
9622 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009623 case Intrinsic::x86_avx2_pslli_w:
9624 NewIntNo = Intrinsic::x86_avx2_psll_w;
9625 break;
9626 case Intrinsic::x86_avx2_pslli_d:
9627 NewIntNo = Intrinsic::x86_avx2_psll_d;
9628 break;
9629 case Intrinsic::x86_avx2_pslli_q:
9630 NewIntNo = Intrinsic::x86_avx2_psll_q;
9631 break;
9632 case Intrinsic::x86_avx2_psrli_w:
9633 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9634 break;
9635 case Intrinsic::x86_avx2_psrli_d:
9636 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9637 break;
9638 case Intrinsic::x86_avx2_psrli_q:
9639 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9640 break;
9641 case Intrinsic::x86_avx2_psrai_w:
9642 NewIntNo = Intrinsic::x86_avx2_psra_w;
9643 break;
9644 case Intrinsic::x86_avx2_psrai_d:
9645 NewIntNo = Intrinsic::x86_avx2_psra_d;
9646 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009647 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009648 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009649 switch (IntNo) {
9650 case Intrinsic::x86_mmx_pslli_w:
9651 NewIntNo = Intrinsic::x86_mmx_psll_w;
9652 break;
9653 case Intrinsic::x86_mmx_pslli_d:
9654 NewIntNo = Intrinsic::x86_mmx_psll_d;
9655 break;
9656 case Intrinsic::x86_mmx_pslli_q:
9657 NewIntNo = Intrinsic::x86_mmx_psll_q;
9658 break;
9659 case Intrinsic::x86_mmx_psrli_w:
9660 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9661 break;
9662 case Intrinsic::x86_mmx_psrli_d:
9663 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9664 break;
9665 case Intrinsic::x86_mmx_psrli_q:
9666 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9667 break;
9668 case Intrinsic::x86_mmx_psrai_w:
9669 NewIntNo = Intrinsic::x86_mmx_psra_w;
9670 break;
9671 case Intrinsic::x86_mmx_psrai_d:
9672 NewIntNo = Intrinsic::x86_mmx_psra_d;
9673 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009674 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009675 }
9676 break;
9677 }
9678 }
Mon P Wangefa42202009-09-03 19:56:25 +00009679
9680 // The vector shift intrinsics with scalars uses 32b shift amounts but
9681 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9682 // to be zero.
9683 SDValue ShOps[4];
9684 ShOps[0] = ShAmt;
9685 ShOps[1] = DAG.getConstant(0, MVT::i32);
9686 if (ShAmtVT == MVT::v4i32) {
9687 ShOps[2] = DAG.getUNDEF(MVT::i32);
9688 ShOps[3] = DAG.getUNDEF(MVT::i32);
9689 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9690 } else {
9691 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009692// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009693 }
9694
Owen Andersone50ed302009-08-10 22:56:29 +00009695 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009696 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009697 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009698 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009699 Op.getOperand(1), ShAmt);
9700 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009701 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009702}
Evan Cheng72261582005-12-20 06:22:03 +00009703
Dan Gohmand858e902010-04-17 15:26:15 +00009704SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9705 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009706 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9707 MFI->setReturnAddressIsTaken(true);
9708
Bill Wendling64e87322009-01-16 19:25:27 +00009709 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009710 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009711
9712 if (Depth > 0) {
9713 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9714 SDValue Offset =
9715 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009716 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009717 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009718 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009719 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009720 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009721 }
9722
9723 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009724 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009725 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009726 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009727}
9728
Dan Gohmand858e902010-04-17 15:26:15 +00009729SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009730 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9731 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009732
Owen Andersone50ed302009-08-10 22:56:29 +00009733 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009734 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009735 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9736 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009737 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009738 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009739 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9740 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009741 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009742 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009743}
9744
Dan Gohman475871a2008-07-27 21:46:04 +00009745SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009746 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009747 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009748}
9749
Dan Gohmand858e902010-04-17 15:26:15 +00009750SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009751 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009752 SDValue Chain = Op.getOperand(0);
9753 SDValue Offset = Op.getOperand(1);
9754 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009755 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009756
Dan Gohmand8816272010-08-11 18:14:00 +00009757 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9758 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9759 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009760 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009761
Dan Gohmand8816272010-08-11 18:14:00 +00009762 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9763 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009764 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009765 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9766 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009767 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009768 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009769
Dale Johannesene4d209d2009-02-03 20:21:25 +00009770 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009771 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009772 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009773}
9774
Duncan Sands4a544a72011-09-06 13:37:06 +00009775SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9776 SelectionDAG &DAG) const {
9777 return Op.getOperand(0);
9778}
9779
9780SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9781 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009782 SDValue Root = Op.getOperand(0);
9783 SDValue Trmp = Op.getOperand(1); // trampoline
9784 SDValue FPtr = Op.getOperand(2); // nested function
9785 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009786 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009787
Dan Gohman69de1932008-02-06 22:27:42 +00009788 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009789
9790 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009791 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009792
9793 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009794 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9795 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009796
Evan Cheng0e6a0522011-07-18 20:57:22 +00009797 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9798 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009799
9800 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9801
9802 // Load the pointer to the nested function into R11.
9803 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009804 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009805 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009806 Addr, MachinePointerInfo(TrmpAddr),
9807 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009808
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9810 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009811 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9812 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009813 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009814
9815 // Load the 'nest' parameter value into R10.
9816 // R10 is specified in X86CallingConv.td
9817 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009818 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9819 DAG.getConstant(10, MVT::i64));
9820 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009821 Addr, MachinePointerInfo(TrmpAddr, 10),
9822 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009823
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9825 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009826 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9827 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009828 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009829
9830 // Jump to the nested function.
9831 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009832 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9833 DAG.getConstant(20, MVT::i64));
9834 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009835 Addr, MachinePointerInfo(TrmpAddr, 20),
9836 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009837
9838 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009839 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9840 DAG.getConstant(22, MVT::i64));
9841 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009842 MachinePointerInfo(TrmpAddr, 22),
9843 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009844
Duncan Sands4a544a72011-09-06 13:37:06 +00009845 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009846 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009847 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009848 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009849 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009850 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009851
9852 switch (CC) {
9853 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009854 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009855 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009856 case CallingConv::X86_StdCall: {
9857 // Pass 'nest' parameter in ECX.
9858 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009859 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009860
9861 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009862 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009863 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009864
Chris Lattner58d74912008-03-12 17:45:29 +00009865 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009866 unsigned InRegCount = 0;
9867 unsigned Idx = 1;
9868
9869 for (FunctionType::param_iterator I = FTy->param_begin(),
9870 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009871 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009872 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009873 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009874
9875 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009876 report_fatal_error("Nest register in use - reduce number of inreg"
9877 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009878 }
9879 }
9880 break;
9881 }
9882 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009883 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009884 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009885 // Pass 'nest' parameter in EAX.
9886 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009887 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009888 break;
9889 }
9890
Dan Gohman475871a2008-07-27 21:46:04 +00009891 SDValue OutChains[4];
9892 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009893
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9895 DAG.getConstant(10, MVT::i32));
9896 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009897
Chris Lattnera62fe662010-02-05 19:20:30 +00009898 // This is storing the opcode for MOV32ri.
9899 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009900 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009901 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009902 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009903 Trmp, MachinePointerInfo(TrmpAddr),
9904 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009905
Owen Anderson825b72b2009-08-11 20:47:22 +00009906 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9907 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009908 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9909 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009910 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009911
Chris Lattnera62fe662010-02-05 19:20:30 +00009912 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009913 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9914 DAG.getConstant(5, MVT::i32));
9915 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009916 MachinePointerInfo(TrmpAddr, 5),
9917 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918
Owen Anderson825b72b2009-08-11 20:47:22 +00009919 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9920 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009921 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9922 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009923 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009924
Duncan Sands4a544a72011-09-06 13:37:06 +00009925 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009926 }
9927}
9928
Dan Gohmand858e902010-04-17 15:26:15 +00009929SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9930 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009931 /*
9932 The rounding mode is in bits 11:10 of FPSR, and has the following
9933 settings:
9934 00 Round to nearest
9935 01 Round to -inf
9936 10 Round to +inf
9937 11 Round to 0
9938
9939 FLT_ROUNDS, on the other hand, expects the following:
9940 -1 Undefined
9941 0 Round to 0
9942 1 Round to nearest
9943 2 Round to +inf
9944 3 Round to -inf
9945
9946 To perform the conversion, we do:
9947 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9948 */
9949
9950 MachineFunction &MF = DAG.getMachineFunction();
9951 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009952 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009953 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009954 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009955 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009956
9957 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009958 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009959 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009960
Michael J. Spencerec38de22010-10-10 22:04:20 +00009961
Chris Lattner2156b792010-09-22 01:11:26 +00009962 MachineMemOperand *MMO =
9963 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9964 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009965
Chris Lattner2156b792010-09-22 01:11:26 +00009966 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9967 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9968 DAG.getVTList(MVT::Other),
9969 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009970
9971 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009972 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009973 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009974
9975 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009976 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009977 DAG.getNode(ISD::SRL, DL, MVT::i16,
9978 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009979 CWD, DAG.getConstant(0x800, MVT::i16)),
9980 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009981 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009982 DAG.getNode(ISD::SRL, DL, MVT::i16,
9983 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009984 CWD, DAG.getConstant(0x400, MVT::i16)),
9985 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009986
Dan Gohman475871a2008-07-27 21:46:04 +00009987 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009988 DAG.getNode(ISD::AND, DL, MVT::i16,
9989 DAG.getNode(ISD::ADD, DL, MVT::i16,
9990 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 DAG.getConstant(1, MVT::i16)),
9992 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009993
9994
Duncan Sands83ec4b62008-06-06 12:08:01 +00009995 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009996 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009997}
9998
Dan Gohmand858e902010-04-17 15:26:15 +00009999SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010000 EVT VT = Op.getValueType();
10001 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010002 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010003 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010004
10005 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010007 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010008 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010009 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010010 }
Evan Cheng18efe262007-12-14 02:13:44 +000010011
Evan Cheng152804e2007-12-14 08:30:15 +000010012 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010013 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010014 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010015
10016 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010017 SDValue Ops[] = {
10018 Op,
10019 DAG.getConstant(NumBits+NumBits-1, OpVT),
10020 DAG.getConstant(X86::COND_E, MVT::i8),
10021 Op.getValue(1)
10022 };
10023 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010024
10025 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010026 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010027
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 if (VT == MVT::i8)
10029 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010030 return Op;
10031}
10032
Dan Gohmand858e902010-04-17 15:26:15 +000010033SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010034 EVT VT = Op.getValueType();
10035 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010036 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010037 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010038
10039 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010040 if (VT == MVT::i8) {
10041 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010042 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010043 }
Evan Cheng152804e2007-12-14 08:30:15 +000010044
10045 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010047 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010048
10049 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010050 SDValue Ops[] = {
10051 Op,
10052 DAG.getConstant(NumBits, OpVT),
10053 DAG.getConstant(X86::COND_E, MVT::i8),
10054 Op.getValue(1)
10055 };
10056 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010057
Owen Anderson825b72b2009-08-11 20:47:22 +000010058 if (VT == MVT::i8)
10059 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010060 return Op;
10061}
10062
Craig Topper13894fa2011-08-24 06:14:18 +000010063// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10064// ones, and then concatenate the result back.
10065static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010066 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010067
10068 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10069 "Unsupported value type for operation");
10070
10071 int NumElems = VT.getVectorNumElements();
10072 DebugLoc dl = Op.getDebugLoc();
10073 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10074 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10075
10076 // Extract the LHS vectors
10077 SDValue LHS = Op.getOperand(0);
10078 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10079 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10080
10081 // Extract the RHS vectors
10082 SDValue RHS = Op.getOperand(1);
10083 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10084 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10085
10086 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10087 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10088
10089 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10090 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10091 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10092}
10093
10094SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10095 assert(Op.getValueType().getSizeInBits() == 256 &&
10096 Op.getValueType().isInteger() &&
10097 "Only handle AVX 256-bit vector integer operation");
10098 return Lower256IntArith(Op, DAG);
10099}
10100
10101SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10102 assert(Op.getValueType().getSizeInBits() == 256 &&
10103 Op.getValueType().isInteger() &&
10104 "Only handle AVX 256-bit vector integer operation");
10105 return Lower256IntArith(Op, DAG);
10106}
10107
10108SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10109 EVT VT = Op.getValueType();
10110
10111 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010112 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010113 return Lower256IntArith(Op, DAG);
10114
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010115 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010116
Craig Topperaaa643c2011-11-09 07:28:55 +000010117 SDValue A = Op.getOperand(0);
10118 SDValue B = Op.getOperand(1);
10119
10120 if (VT == MVT::v4i64) {
10121 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10122
10123 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10124 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10125 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10126 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10127 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10128 //
10129 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10130 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10131 // return AloBlo + AloBhi + AhiBlo;
10132
10133 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10134 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10135 A, DAG.getConstant(32, MVT::i32));
10136 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10137 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10138 B, DAG.getConstant(32, MVT::i32));
10139 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10140 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10141 A, B);
10142 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10143 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10144 A, Bhi);
10145 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10146 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10147 Ahi, B);
10148 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10149 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10150 AloBhi, DAG.getConstant(32, MVT::i32));
10151 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10152 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10153 AhiBlo, DAG.getConstant(32, MVT::i32));
10154 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10155 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10156 return Res;
10157 }
10158
10159 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10160
Mon P Wangaf9b9522008-12-18 21:42:19 +000010161 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10162 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10163 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10164 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10165 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10166 //
10167 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10168 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10169 // return AloBlo + AloBhi + AhiBlo;
10170
Dale Johannesene4d209d2009-02-03 20:21:25 +000010171 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010172 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10173 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010174 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010175 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10176 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010177 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010178 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010179 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010180 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010181 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010182 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010183 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010184 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010185 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010186 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010187 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10188 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010189 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010190 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10191 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010192 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10193 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010194 return Res;
10195}
10196
Nadav Rotem43012222011-05-11 08:12:09 +000010197SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10198
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010199 EVT VT = Op.getValueType();
10200 DebugLoc dl = Op.getDebugLoc();
10201 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010202 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010203 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010204
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010205 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010206 return SDValue();
10207
Nadav Rotem43012222011-05-11 08:12:09 +000010208 // Optimize shl/srl/sra with constant shift amount.
10209 if (isSplatVector(Amt.getNode())) {
10210 SDValue SclrAmt = Amt->getOperand(0);
10211 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10212 uint64_t ShiftAmt = C->getZExtValue();
10213
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010214 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10215 // Make a large shift.
10216 SDValue SHL =
10217 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10218 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10219 R, DAG.getConstant(ShiftAmt, MVT::i32));
10220 // Zero out the rightmost bits.
10221 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10222 MVT::i8));
10223 return DAG.getNode(ISD::AND, dl, VT, SHL,
10224 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10225 }
10226
Nadav Rotem43012222011-05-11 08:12:09 +000010227 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10228 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10229 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10230 R, DAG.getConstant(ShiftAmt, MVT::i32));
10231
10232 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10233 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10234 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10235 R, DAG.getConstant(ShiftAmt, MVT::i32));
10236
10237 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10238 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10239 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10240 R, DAG.getConstant(ShiftAmt, MVT::i32));
10241
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010242 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10243 // Make a large shift.
10244 SDValue SRL =
10245 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10246 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10247 R, DAG.getConstant(ShiftAmt, MVT::i32));
10248 // Zero out the leftmost bits.
10249 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10250 MVT::i8));
10251 return DAG.getNode(ISD::AND, dl, VT, SRL,
10252 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10253 }
10254
Nadav Rotem43012222011-05-11 08:12:09 +000010255 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10256 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10257 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10258 R, DAG.getConstant(ShiftAmt, MVT::i32));
10259
10260 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10261 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10262 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10263 R, DAG.getConstant(ShiftAmt, MVT::i32));
10264
10265 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10266 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10267 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10268 R, DAG.getConstant(ShiftAmt, MVT::i32));
10269
10270 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10271 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10272 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10273 R, DAG.getConstant(ShiftAmt, MVT::i32));
10274
10275 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10276 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10277 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10278 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010279
10280 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10281 if (ShiftAmt == 7) {
10282 // R s>> 7 === R s< 0
10283 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10284 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10285 }
10286
10287 // R s>> a === ((R u>> a) ^ m) - m
10288 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10289 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10290 MVT::i8));
10291 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10292 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10293 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10294 return Res;
10295 }
Craig Topper46154eb2011-11-11 07:39:23 +000010296
Craig Topper0d86d462011-11-20 00:12:05 +000010297 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10298 if (Op.getOpcode() == ISD::SHL) {
10299 // Make a large shift.
10300 SDValue SHL =
10301 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10302 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10303 R, DAG.getConstant(ShiftAmt, MVT::i32));
10304 // Zero out the rightmost bits.
10305 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10306 MVT::i8));
10307 return DAG.getNode(ISD::AND, dl, VT, SHL,
10308 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010309 }
Craig Topper0d86d462011-11-20 00:12:05 +000010310 if (Op.getOpcode() == ISD::SRL) {
10311 // Make a large shift.
10312 SDValue SRL =
10313 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10314 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10315 R, DAG.getConstant(ShiftAmt, MVT::i32));
10316 // Zero out the leftmost bits.
10317 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10318 MVT::i8));
10319 return DAG.getNode(ISD::AND, dl, VT, SRL,
10320 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10321 }
10322 if (Op.getOpcode() == ISD::SRA) {
10323 if (ShiftAmt == 7) {
10324 // R s>> 7 === R s< 0
10325 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10326 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10327 }
10328
10329 // R s>> a === ((R u>> a) ^ m) - m
10330 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10331 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10332 MVT::i8));
10333 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10334 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10335 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10336 return Res;
10337 }
10338 }
Nadav Rotem43012222011-05-11 08:12:09 +000010339 }
10340 }
10341
10342 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010343 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010344 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10345 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10346 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10347
10348 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010349
Nate Begeman51409212010-07-28 00:21:48 +000010350 std::vector<Constant*> CV(4, CI);
10351 Constant *C = ConstantVector::get(CV);
10352 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10353 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010354 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010355 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010356
10357 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010358 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010359 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10360 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10361 }
Nadav Rotem43012222011-05-11 08:12:09 +000010362 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010363 // a = a << 5;
10364 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10365 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10366 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10367
10368 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10369 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10370
10371 std::vector<Constant*> CVM1(16, CM1);
10372 std::vector<Constant*> CVM2(16, CM2);
10373 Constant *C = ConstantVector::get(CVM1);
10374 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10375 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010376 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010377 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010378
10379 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10380 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10381 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10382 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10383 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010384 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010385 // a += a
10386 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010387
Nate Begeman51409212010-07-28 00:21:48 +000010388 C = ConstantVector::get(CVM2);
10389 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10390 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010391 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010392 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010393
Nate Begeman51409212010-07-28 00:21:48 +000010394 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10395 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10396 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10397 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10398 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010399 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010400 // a += a
10401 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010402
Nate Begeman51409212010-07-28 00:21:48 +000010403 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010404 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10405 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010406 return R;
10407 }
Craig Topper46154eb2011-11-11 07:39:23 +000010408
10409 // Decompose 256-bit shifts into smaller 128-bit shifts.
10410 if (VT.getSizeInBits() == 256) {
10411 int NumElems = VT.getVectorNumElements();
10412 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10413 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10414
10415 // Extract the two vectors
10416 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10417 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10418 DAG, dl);
10419
10420 // Recreate the shift amount vectors
10421 SDValue Amt1, Amt2;
10422 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10423 // Constant shift amount
10424 SmallVector<SDValue, 4> Amt1Csts;
10425 SmallVector<SDValue, 4> Amt2Csts;
10426 for (int i = 0; i < NumElems/2; ++i)
10427 Amt1Csts.push_back(Amt->getOperand(i));
10428 for (int i = NumElems/2; i < NumElems; ++i)
10429 Amt2Csts.push_back(Amt->getOperand(i));
10430
10431 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10432 &Amt1Csts[0], NumElems/2);
10433 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10434 &Amt2Csts[0], NumElems/2);
10435 } else {
10436 // Variable shift amount
10437 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10438 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10439 DAG, dl);
10440 }
10441
10442 // Issue new vector shifts for the smaller types
10443 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10444 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10445
10446 // Concatenate the result back
10447 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10448 }
10449
Nate Begeman51409212010-07-28 00:21:48 +000010450 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010451}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010452
Dan Gohmand858e902010-04-17 15:26:15 +000010453SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010454 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10455 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010456 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10457 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010458 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010459 SDValue LHS = N->getOperand(0);
10460 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010461 unsigned BaseOp = 0;
10462 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010463 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010464 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010465 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010466 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010467 // A subtract of one will be selected as a INC. Note that INC doesn't
10468 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010469 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10470 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010471 BaseOp = X86ISD::INC;
10472 Cond = X86::COND_O;
10473 break;
10474 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010475 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010476 Cond = X86::COND_O;
10477 break;
10478 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010479 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010480 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010481 break;
10482 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010483 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10484 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010485 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10486 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010487 BaseOp = X86ISD::DEC;
10488 Cond = X86::COND_O;
10489 break;
10490 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010491 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010492 Cond = X86::COND_O;
10493 break;
10494 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010495 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010496 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010497 break;
10498 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010499 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010500 Cond = X86::COND_O;
10501 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010502 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10503 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10504 MVT::i32);
10505 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010506
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010507 SDValue SetCC =
10508 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10509 DAG.getConstant(X86::COND_O, MVT::i32),
10510 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010511
Dan Gohman6e5fda22011-07-22 18:45:15 +000010512 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010513 }
Bill Wendling74c37652008-12-09 22:08:41 +000010514 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010515
Bill Wendling61edeb52008-12-02 01:06:39 +000010516 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010517 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010518 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010519
Bill Wendling61edeb52008-12-02 01:06:39 +000010520 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010521 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10522 DAG.getConstant(Cond, MVT::i32),
10523 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010524
Dan Gohman6e5fda22011-07-22 18:45:15 +000010525 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010526}
10527
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010528SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10529 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010530 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10531 EVT VT = Op.getValueType();
10532
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010533 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010534 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10535 ExtraVT.getScalarType().getSizeInBits();
10536 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10537
10538 unsigned SHLIntrinsicsID = 0;
10539 unsigned SRAIntrinsicsID = 0;
10540 switch (VT.getSimpleVT().SimpleTy) {
10541 default:
10542 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010543 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010544 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10545 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10546 break;
Craig Toppera124f942011-11-21 01:12:36 +000010547 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010548 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10549 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10550 break;
Craig Toppera124f942011-11-21 01:12:36 +000010551 case MVT::v8i32:
10552 case MVT::v16i16:
10553 if (!Subtarget->hasAVX())
10554 return SDValue();
10555 if (!Subtarget->hasAVX2()) {
10556 // needs to be split
10557 int NumElems = VT.getVectorNumElements();
10558 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10559 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10560
10561 // Extract the LHS vectors
10562 SDValue LHS = Op.getOperand(0);
10563 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10564 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10565
10566 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10567 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10568
10569 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10570 int ExtraNumElems = ExtraVT.getVectorNumElements();
10571 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10572 ExtraNumElems/2);
10573 SDValue Extra = DAG.getValueType(ExtraVT);
10574
10575 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10576 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10577
10578 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10579 }
10580 if (VT == MVT::v8i32) {
10581 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10582 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10583 } else {
10584 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10585 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10586 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010587 }
10588
10589 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10590 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010591 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010592
Nadav Rotema7934dd2011-10-10 19:31:45 +000010593 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10594 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10595 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010596 }
10597
10598 return SDValue();
10599}
10600
10601
Eric Christopher9a9d2752010-07-22 02:48:34 +000010602SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10603 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010604
Eric Christopher77ed1352011-07-08 00:04:56 +000010605 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10606 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010607 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010608 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010609 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010610 SDValue Ops[] = {
10611 DAG.getRegister(X86::ESP, MVT::i32), // Base
10612 DAG.getTargetConstant(1, MVT::i8), // Scale
10613 DAG.getRegister(0, MVT::i32), // Index
10614 DAG.getTargetConstant(0, MVT::i32), // Disp
10615 DAG.getRegister(0, MVT::i32), // Segment.
10616 Zero,
10617 Chain
10618 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010619 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010620 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10621 array_lengthof(Ops));
10622 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010623 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010624
Eric Christopher9a9d2752010-07-22 02:48:34 +000010625 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010626 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010627 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010628
Chris Lattner132929a2010-08-14 17:26:09 +000010629 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10630 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10631 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10632 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010633
Chris Lattner132929a2010-08-14 17:26:09 +000010634 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10635 if (!Op1 && !Op2 && !Op3 && Op4)
10636 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010637
Chris Lattner132929a2010-08-14 17:26:09 +000010638 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10639 if (Op1 && !Op2 && !Op3 && !Op4)
10640 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010641
10642 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010643 // (MFENCE)>;
10644 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010645}
10646
Eli Friedman14648462011-07-27 22:21:52 +000010647SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10648 SelectionDAG &DAG) const {
10649 DebugLoc dl = Op.getDebugLoc();
10650 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10651 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10652 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10653 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10654
10655 // The only fence that needs an instruction is a sequentially-consistent
10656 // cross-thread fence.
10657 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10658 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10659 // no-sse2). There isn't any reason to disable it if the target processor
10660 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010661 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010662 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10663
10664 SDValue Chain = Op.getOperand(0);
10665 SDValue Zero = DAG.getConstant(0, MVT::i32);
10666 SDValue Ops[] = {
10667 DAG.getRegister(X86::ESP, MVT::i32), // Base
10668 DAG.getTargetConstant(1, MVT::i8), // Scale
10669 DAG.getRegister(0, MVT::i32), // Index
10670 DAG.getTargetConstant(0, MVT::i32), // Disp
10671 DAG.getRegister(0, MVT::i32), // Segment.
10672 Zero,
10673 Chain
10674 };
10675 SDNode *Res =
10676 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10677 array_lengthof(Ops));
10678 return SDValue(Res, 0);
10679 }
10680
10681 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10682 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10683}
10684
10685
Dan Gohmand858e902010-04-17 15:26:15 +000010686SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010687 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010688 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010689 unsigned Reg = 0;
10690 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010691 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010692 default:
10693 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010694 case MVT::i8: Reg = X86::AL; size = 1; break;
10695 case MVT::i16: Reg = X86::AX; size = 2; break;
10696 case MVT::i32: Reg = X86::EAX; size = 4; break;
10697 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010698 assert(Subtarget->is64Bit() && "Node not type legal!");
10699 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010700 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010701 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010702 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010703 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010704 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010705 Op.getOperand(1),
10706 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010707 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010708 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010709 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010710 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10711 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10712 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010713 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010714 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010715 return cpOut;
10716}
10717
Duncan Sands1607f052008-12-01 11:39:25 +000010718SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010719 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010720 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010721 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010722 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010723 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010724 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010725 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10726 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010727 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010728 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10729 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010730 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010731 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010732 rdx.getValue(1)
10733 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010734 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010735}
10736
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010737SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010738 SelectionDAG &DAG) const {
10739 EVT SrcVT = Op.getOperand(0).getValueType();
10740 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010741 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010742 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010743 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010744 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010745 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010746 // i64 <=> MMX conversions are Legal.
10747 if (SrcVT==MVT::i64 && DstVT.isVector())
10748 return Op;
10749 if (DstVT==MVT::i64 && SrcVT.isVector())
10750 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010751 // MMX <=> MMX conversions are Legal.
10752 if (SrcVT.isVector() && DstVT.isVector())
10753 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010754 // All other conversions need to be expanded.
10755 return SDValue();
10756}
Chris Lattner5b856542010-12-20 00:59:46 +000010757
Dan Gohmand858e902010-04-17 15:26:15 +000010758SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010759 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010760 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010761 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010762 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010763 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010764 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010765 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010766 Node->getOperand(0),
10767 Node->getOperand(1), negOp,
10768 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010769 cast<AtomicSDNode>(Node)->getAlignment(),
10770 cast<AtomicSDNode>(Node)->getOrdering(),
10771 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010772}
10773
Eli Friedman327236c2011-08-24 20:50:09 +000010774static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10775 SDNode *Node = Op.getNode();
10776 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010777 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010778
10779 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010780 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10781 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10782 // (The only way to get a 16-byte store is cmpxchg16b)
10783 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10784 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10785 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010786 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10787 cast<AtomicSDNode>(Node)->getMemoryVT(),
10788 Node->getOperand(0),
10789 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010790 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010791 cast<AtomicSDNode>(Node)->getOrdering(),
10792 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010793 return Swap.getValue(1);
10794 }
10795 // Other atomic stores have a simple pattern.
10796 return Op;
10797}
10798
Chris Lattner5b856542010-12-20 00:59:46 +000010799static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10800 EVT VT = Op.getNode()->getValueType(0);
10801
10802 // Let legalize expand this if it isn't a legal type yet.
10803 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10804 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010805
Chris Lattner5b856542010-12-20 00:59:46 +000010806 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010807
Chris Lattner5b856542010-12-20 00:59:46 +000010808 unsigned Opc;
10809 bool ExtraOp = false;
10810 switch (Op.getOpcode()) {
10811 default: assert(0 && "Invalid code");
10812 case ISD::ADDC: Opc = X86ISD::ADD; break;
10813 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10814 case ISD::SUBC: Opc = X86ISD::SUB; break;
10815 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10816 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010817
Chris Lattner5b856542010-12-20 00:59:46 +000010818 if (!ExtraOp)
10819 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10820 Op.getOperand(1));
10821 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10822 Op.getOperand(1), Op.getOperand(2));
10823}
10824
Evan Cheng0db9fe62006-04-25 20:13:52 +000010825/// LowerOperation - Provide custom lowering hooks for some operations.
10826///
Dan Gohmand858e902010-04-17 15:26:15 +000010827SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010828 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010829 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010830 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010831 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010832 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010833 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10834 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010835 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010836 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010837 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010838 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10839 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10840 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010841 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010842 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010843 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10844 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10845 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010846 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010847 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010848 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010849 case ISD::SHL_PARTS:
10850 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010851 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010852 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010853 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010854 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010855 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010856 case ISD::FABS: return LowerFABS(Op, DAG);
10857 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010858 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010859 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010860 case ISD::SETCC: return LowerSETCC(Op, DAG);
10861 case ISD::SELECT: return LowerSELECT(Op, DAG);
10862 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010863 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010864 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010865 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010866 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010867 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010868 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10869 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010870 case ISD::FRAME_TO_ARGS_OFFSET:
10871 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010872 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010873 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010874 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10875 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010876 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010877 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10878 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010879 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010880 case ISD::SRA:
10881 case ISD::SRL:
10882 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010883 case ISD::SADDO:
10884 case ISD::UADDO:
10885 case ISD::SSUBO:
10886 case ISD::USUBO:
10887 case ISD::SMULO:
10888 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010889 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010890 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010891 case ISD::ADDC:
10892 case ISD::ADDE:
10893 case ISD::SUBC:
10894 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010895 case ISD::ADD: return LowerADD(Op, DAG);
10896 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010897 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010898}
10899
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010900static void ReplaceATOMIC_LOAD(SDNode *Node,
10901 SmallVectorImpl<SDValue> &Results,
10902 SelectionDAG &DAG) {
10903 DebugLoc dl = Node->getDebugLoc();
10904 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10905
10906 // Convert wide load -> cmpxchg8b/cmpxchg16b
10907 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10908 // (The only way to get a 16-byte load is cmpxchg16b)
10909 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010910 SDValue Zero = DAG.getConstant(0, VT);
10911 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010912 Node->getOperand(0),
10913 Node->getOperand(1), Zero, Zero,
10914 cast<AtomicSDNode>(Node)->getMemOperand(),
10915 cast<AtomicSDNode>(Node)->getOrdering(),
10916 cast<AtomicSDNode>(Node)->getSynchScope());
10917 Results.push_back(Swap.getValue(0));
10918 Results.push_back(Swap.getValue(1));
10919}
10920
Duncan Sands1607f052008-12-01 11:39:25 +000010921void X86TargetLowering::
10922ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010923 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010924 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010925 assert (Node->getValueType(0) == MVT::i64 &&
10926 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010927
10928 SDValue Chain = Node->getOperand(0);
10929 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010930 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010931 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010932 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010933 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010934 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010935 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010936 SDValue Result =
10937 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10938 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010939 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010940 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010941 Results.push_back(Result.getValue(2));
10942}
10943
Duncan Sands126d9072008-07-04 11:47:58 +000010944/// ReplaceNodeResults - Replace a node with an illegal result type
10945/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010946void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10947 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010948 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010949 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010950 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010951 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010952 assert(false && "Do not know how to custom type legalize this operation!");
10953 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010954 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010955 case ISD::ADDC:
10956 case ISD::ADDE:
10957 case ISD::SUBC:
10958 case ISD::SUBE:
10959 // We don't want to expand or promote these.
10960 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010961 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010962 std::pair<SDValue,SDValue> Vals =
10963 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010964 SDValue FIST = Vals.first, StackSlot = Vals.second;
10965 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010966 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010967 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010968 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010969 MachinePointerInfo(),
10970 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010971 }
10972 return;
10973 }
10974 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010975 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010976 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010977 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010978 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010979 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010980 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010981 eax.getValue(2));
10982 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10983 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010984 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010985 Results.push_back(edx.getValue(1));
10986 return;
10987 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010988 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010989 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010990 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010991 bool Regs64bit = T == MVT::i128;
10992 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010993 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010994 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10995 DAG.getConstant(0, HalfT));
10996 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10997 DAG.getConstant(1, HalfT));
10998 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10999 Regs64bit ? X86::RAX : X86::EAX,
11000 cpInL, SDValue());
11001 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11002 Regs64bit ? X86::RDX : X86::EDX,
11003 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011004 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011005 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11006 DAG.getConstant(0, HalfT));
11007 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11008 DAG.getConstant(1, HalfT));
11009 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11010 Regs64bit ? X86::RBX : X86::EBX,
11011 swapInL, cpInH.getValue(1));
11012 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11013 Regs64bit ? X86::RCX : X86::ECX,
11014 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011015 SDValue Ops[] = { swapInH.getValue(0),
11016 N->getOperand(1),
11017 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011018 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011019 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011020 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11021 X86ISD::LCMPXCHG8_DAG;
11022 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011023 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011024 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11025 Regs64bit ? X86::RAX : X86::EAX,
11026 HalfT, Result.getValue(1));
11027 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11028 Regs64bit ? X86::RDX : X86::EDX,
11029 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011030 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011031 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011032 Results.push_back(cpOutH.getValue(1));
11033 return;
11034 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011035 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011036 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11037 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011038 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011039 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11040 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011041 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011042 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11043 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011044 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011045 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11046 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011047 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011048 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11049 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011050 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011051 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11052 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011053 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011054 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11055 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011056 case ISD::ATOMIC_LOAD:
11057 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011058 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011059}
11060
Evan Cheng72261582005-12-20 06:22:03 +000011061const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11062 switch (Opcode) {
11063 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011064 case X86ISD::BSF: return "X86ISD::BSF";
11065 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011066 case X86ISD::SHLD: return "X86ISD::SHLD";
11067 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011068 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011069 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011070 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011071 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011072 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011073 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011074 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11075 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11076 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011077 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011078 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011079 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011080 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011081 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011082 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011083 case X86ISD::COMI: return "X86ISD::COMI";
11084 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011085 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011086 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011087 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11088 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011089 case X86ISD::CMOV: return "X86ISD::CMOV";
11090 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011091 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011092 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11093 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011094 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011095 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011096 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011097 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011098 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011099 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11100 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011101 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011102 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011103 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011104 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011105 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11106 case X86ISD::FHADD: return "X86ISD::FHADD";
11107 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011108 case X86ISD::FMAX: return "X86ISD::FMAX";
11109 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011110 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11111 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011112 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011113 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011114 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011115 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011116 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011117 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11118 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011119 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11120 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11121 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11122 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11123 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11124 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011125 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11126 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011127 case X86ISD::VSHL: return "X86ISD::VSHL";
11128 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011129 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11130 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11131 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11132 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11133 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11134 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11135 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11136 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11137 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11138 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011139 case X86ISD::ADD: return "X86ISD::ADD";
11140 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011141 case X86ISD::ADC: return "X86ISD::ADC";
11142 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011143 case X86ISD::SMUL: return "X86ISD::SMUL";
11144 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011145 case X86ISD::INC: return "X86ISD::INC";
11146 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011147 case X86ISD::OR: return "X86ISD::OR";
11148 case X86ISD::XOR: return "X86ISD::XOR";
11149 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011150 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011151 case X86ISD::BLSI: return "X86ISD::BLSI";
11152 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11153 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011154 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011155 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011156 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011157 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11158 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11159 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11160 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11161 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11162 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11163 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11164 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11165 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011166 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011167 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011168 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011169 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11170 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011171 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11172 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11173 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11174 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11175 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11176 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11177 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper06cb6802011-11-26 20:47:44 +000011178 case X86ISD::UNPCKLP: return "X86ISD::UNPCKLP";
11179 case X86ISD::UNPCKHP: return "X86ISD::UNPCKHP";
11180 case X86ISD::PUNPCKL: return "X86ISD::PUNPCKL";
11181 case X86ISD::PUNPCKH: return "X86ISD::PUNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011182 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011183 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011184 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000011185 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Craig Topper70b883b2011-11-28 10:14:51 +000011186 case X86ISD::VPERM2I128: return "X86ISD::VPERM2I128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011187 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011188 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011189 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011190 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011191 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011192 }
11193}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011194
Chris Lattnerc9addb72007-03-30 23:15:24 +000011195// isLegalAddressingMode - Return true if the addressing mode represented
11196// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011197bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011198 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011199 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011200 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011201 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011202
Chris Lattnerc9addb72007-03-30 23:15:24 +000011203 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011204 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011205 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011206
Chris Lattnerc9addb72007-03-30 23:15:24 +000011207 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011208 unsigned GVFlags =
11209 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011210
Chris Lattnerdfed4132009-07-10 07:38:24 +000011211 // If a reference to this global requires an extra load, we can't fold it.
11212 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011213 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011214
Chris Lattnerdfed4132009-07-10 07:38:24 +000011215 // If BaseGV requires a register for the PIC base, we cannot also have a
11216 // BaseReg specified.
11217 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011218 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011219
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011220 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011221 if ((M != CodeModel::Small || R != Reloc::Static) &&
11222 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011223 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011224 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011225
Chris Lattnerc9addb72007-03-30 23:15:24 +000011226 switch (AM.Scale) {
11227 case 0:
11228 case 1:
11229 case 2:
11230 case 4:
11231 case 8:
11232 // These scales always work.
11233 break;
11234 case 3:
11235 case 5:
11236 case 9:
11237 // These scales are formed with basereg+scalereg. Only accept if there is
11238 // no basereg yet.
11239 if (AM.HasBaseReg)
11240 return false;
11241 break;
11242 default: // Other stuff never works.
11243 return false;
11244 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011245
Chris Lattnerc9addb72007-03-30 23:15:24 +000011246 return true;
11247}
11248
11249
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011250bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011251 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011252 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011253 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11254 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011255 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011256 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011257 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011258}
11259
Owen Andersone50ed302009-08-10 22:56:29 +000011260bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011261 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011262 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011263 unsigned NumBits1 = VT1.getSizeInBits();
11264 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011265 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011266 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011267 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011268}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011269
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011270bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011271 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011272 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011273}
11274
Owen Andersone50ed302009-08-10 22:56:29 +000011275bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011276 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011277 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011278}
11279
Owen Andersone50ed302009-08-10 22:56:29 +000011280bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011281 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011282 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011283}
11284
Evan Cheng60c07e12006-07-05 22:17:51 +000011285/// isShuffleMaskLegal - Targets can use this to indicate that they only
11286/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11287/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11288/// are assumed to be legal.
11289bool
Eric Christopherfd179292009-08-27 18:07:15 +000011290X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011291 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011292 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011293 if (VT.getSizeInBits() == 64)
Craig Topperc0d82852011-11-22 00:44:41 +000011294 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011295
Nate Begemana09008b2009-10-19 02:17:23 +000011296 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011297 return (VT.getVectorNumElements() == 2 ||
11298 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11299 isMOVLMask(M, VT) ||
11300 isSHUFPMask(M, VT) ||
11301 isPSHUFDMask(M, VT) ||
11302 isPSHUFHWMask(M, VT) ||
11303 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011304 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011305 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11306 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011307 isUNPCKL_v_undef_Mask(M, VT) ||
11308 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011309}
11310
Dan Gohman7d8143f2008-04-09 20:09:42 +000011311bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011312X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011313 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011314 unsigned NumElts = VT.getVectorNumElements();
11315 // FIXME: This collection of masks seems suspect.
11316 if (NumElts == 2)
11317 return true;
11318 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11319 return (isMOVLMask(Mask, VT) ||
11320 isCommutedMOVLMask(Mask, VT, true) ||
11321 isSHUFPMask(Mask, VT) ||
11322 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011323 }
11324 return false;
11325}
11326
11327//===----------------------------------------------------------------------===//
11328// X86 Scheduler Hooks
11329//===----------------------------------------------------------------------===//
11330
Mon P Wang63307c32008-05-05 19:05:59 +000011331// private utility function
11332MachineBasicBlock *
11333X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11334 MachineBasicBlock *MBB,
11335 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011336 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011337 unsigned LoadOpc,
11338 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011339 unsigned notOpc,
11340 unsigned EAXreg,
11341 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011342 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011343 // For the atomic bitwise operator, we generate
11344 // thisMBB:
11345 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011346 // ld t1 = [bitinstr.addr]
11347 // op t2 = t1, [bitinstr.val]
11348 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011349 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11350 // bz newMBB
11351 // fallthrough -->nextMBB
11352 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11353 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011354 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011355 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011356
Mon P Wang63307c32008-05-05 19:05:59 +000011357 /// First build the CFG
11358 MachineFunction *F = MBB->getParent();
11359 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011360 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11361 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11362 F->insert(MBBIter, newMBB);
11363 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011364
Dan Gohman14152b42010-07-06 20:24:04 +000011365 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11366 nextMBB->splice(nextMBB->begin(), thisMBB,
11367 llvm::next(MachineBasicBlock::iterator(bInstr)),
11368 thisMBB->end());
11369 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011370
Mon P Wang63307c32008-05-05 19:05:59 +000011371 // Update thisMBB to fall through to newMBB
11372 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011373
Mon P Wang63307c32008-05-05 19:05:59 +000011374 // newMBB jumps to itself and fall through to nextMBB
11375 newMBB->addSuccessor(nextMBB);
11376 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011377
Mon P Wang63307c32008-05-05 19:05:59 +000011378 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011379 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011380 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011381 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011382 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011383 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011384 int numArgs = bInstr->getNumOperands() - 1;
11385 for (int i=0; i < numArgs; ++i)
11386 argOpers[i] = &bInstr->getOperand(i+1);
11387
11388 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011389 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011390 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011391
Dale Johannesen140be2d2008-08-19 18:47:28 +000011392 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011393 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011394 for (int i=0; i <= lastAddrIndx; ++i)
11395 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011396
Dale Johannesen140be2d2008-08-19 18:47:28 +000011397 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011398 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011399 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011400 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011401 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011402 tt = t1;
11403
Dale Johannesen140be2d2008-08-19 18:47:28 +000011404 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011405 assert((argOpers[valArgIndx]->isReg() ||
11406 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011407 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011408 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011409 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011410 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011411 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011412 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011413 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011414
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011415 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011416 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011417
Dale Johannesene4d209d2009-02-03 20:21:25 +000011418 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011419 for (int i=0; i <= lastAddrIndx; ++i)
11420 (*MIB).addOperand(*argOpers[i]);
11421 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011422 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011423 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11424 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011425
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011426 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011427 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011428
Mon P Wang63307c32008-05-05 19:05:59 +000011429 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011430 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011431
Dan Gohman14152b42010-07-06 20:24:04 +000011432 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011433 return nextMBB;
11434}
11435
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011436// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011437MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11439 MachineBasicBlock *MBB,
11440 unsigned regOpcL,
11441 unsigned regOpcH,
11442 unsigned immOpcL,
11443 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011444 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 // For the atomic bitwise operator, we generate
11446 // thisMBB (instructions are in pairs, except cmpxchg8b)
11447 // ld t1,t2 = [bitinstr.addr]
11448 // newMBB:
11449 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11450 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011451 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011452 // mov ECX, EBX <- t5, t6
11453 // mov EAX, EDX <- t1, t2
11454 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11455 // mov t3, t4 <- EAX, EDX
11456 // bz newMBB
11457 // result in out1, out2
11458 // fallthrough -->nextMBB
11459
11460 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11461 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011462 const unsigned NotOpc = X86::NOT32r;
11463 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11464 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11465 MachineFunction::iterator MBBIter = MBB;
11466 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011467
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011468 /// First build the CFG
11469 MachineFunction *F = MBB->getParent();
11470 MachineBasicBlock *thisMBB = MBB;
11471 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11472 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11473 F->insert(MBBIter, newMBB);
11474 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011475
Dan Gohman14152b42010-07-06 20:24:04 +000011476 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11477 nextMBB->splice(nextMBB->begin(), thisMBB,
11478 llvm::next(MachineBasicBlock::iterator(bInstr)),
11479 thisMBB->end());
11480 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011481
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011482 // Update thisMBB to fall through to newMBB
11483 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011484
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011485 // newMBB jumps to itself and fall through to nextMBB
11486 newMBB->addSuccessor(nextMBB);
11487 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011488
Dale Johannesene4d209d2009-02-03 20:21:25 +000011489 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011490 // Insert instructions into newMBB based on incoming instruction
11491 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011492 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011493 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011494 MachineOperand& dest1Oper = bInstr->getOperand(0);
11495 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011496 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11497 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011498 argOpers[i] = &bInstr->getOperand(i+2);
11499
Dan Gohman71ea4e52010-05-14 21:01:44 +000011500 // We use some of the operands multiple times, so conservatively just
11501 // clear any kill flags that might be present.
11502 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11503 argOpers[i]->setIsKill(false);
11504 }
11505
Evan Chengad5b52f2010-01-08 19:14:57 +000011506 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011507 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011508
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011510 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011511 for (int i=0; i <= lastAddrIndx; ++i)
11512 (*MIB).addOperand(*argOpers[i]);
11513 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011514 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011515 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011516 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011517 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011518 MachineOperand newOp3 = *(argOpers[3]);
11519 if (newOp3.isImm())
11520 newOp3.setImm(newOp3.getImm()+4);
11521 else
11522 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011524 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011525
11526 // t3/4 are defined later, at the bottom of the loop
11527 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11528 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011529 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011530 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011531 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011532 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11533
Evan Cheng306b4ca2010-01-08 23:41:50 +000011534 // The subsequent operations should be using the destination registers of
11535 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011536 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011537 t1 = F->getRegInfo().createVirtualRegister(RC);
11538 t2 = F->getRegInfo().createVirtualRegister(RC);
11539 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11540 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011541 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011542 t1 = dest1Oper.getReg();
11543 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011544 }
11545
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011546 int valArgIndx = lastAddrIndx + 1;
11547 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011548 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011549 "invalid operand");
11550 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11551 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011552 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011553 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011554 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011555 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011556 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011557 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011558 (*MIB).addOperand(*argOpers[valArgIndx]);
11559 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011560 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011561 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011562 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011563 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011564 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011565 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011566 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011567 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011568 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011569 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011570
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011571 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011572 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011573 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011574 MIB.addReg(t2);
11575
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011576 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011577 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011578 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011579 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011580
Dale Johannesene4d209d2009-02-03 20:21:25 +000011581 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011582 for (int i=0; i <= lastAddrIndx; ++i)
11583 (*MIB).addOperand(*argOpers[i]);
11584
11585 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011586 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11587 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011588
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011589 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011590 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011591 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011592 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011593
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011594 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011595 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011596
Dan Gohman14152b42010-07-06 20:24:04 +000011597 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011598 return nextMBB;
11599}
11600
11601// private utility function
11602MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011603X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11604 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011605 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011606 // For the atomic min/max operator, we generate
11607 // thisMBB:
11608 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011609 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011610 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011611 // cmp t1, t2
11612 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011613 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011614 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11615 // bz newMBB
11616 // fallthrough -->nextMBB
11617 //
11618 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11619 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011620 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011621 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011622
Mon P Wang63307c32008-05-05 19:05:59 +000011623 /// First build the CFG
11624 MachineFunction *F = MBB->getParent();
11625 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011626 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11627 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11628 F->insert(MBBIter, newMBB);
11629 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011630
Dan Gohman14152b42010-07-06 20:24:04 +000011631 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11632 nextMBB->splice(nextMBB->begin(), thisMBB,
11633 llvm::next(MachineBasicBlock::iterator(mInstr)),
11634 thisMBB->end());
11635 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011636
Mon P Wang63307c32008-05-05 19:05:59 +000011637 // Update thisMBB to fall through to newMBB
11638 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011639
Mon P Wang63307c32008-05-05 19:05:59 +000011640 // newMBB jumps to newMBB and fall through to nextMBB
11641 newMBB->addSuccessor(nextMBB);
11642 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011643
Dale Johannesene4d209d2009-02-03 20:21:25 +000011644 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011645 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011646 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011647 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011648 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011649 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011650 int numArgs = mInstr->getNumOperands() - 1;
11651 for (int i=0; i < numArgs; ++i)
11652 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011653
Mon P Wang63307c32008-05-05 19:05:59 +000011654 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011655 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011656 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011657
Mon P Wangab3e7472008-05-05 22:56:23 +000011658 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011659 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011660 for (int i=0; i <= lastAddrIndx; ++i)
11661 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011662
Mon P Wang63307c32008-05-05 19:05:59 +000011663 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011664 assert((argOpers[valArgIndx]->isReg() ||
11665 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011666 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011667
11668 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011669 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011670 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011671 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011672 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011673 (*MIB).addOperand(*argOpers[valArgIndx]);
11674
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011675 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011676 MIB.addReg(t1);
11677
Dale Johannesene4d209d2009-02-03 20:21:25 +000011678 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011679 MIB.addReg(t1);
11680 MIB.addReg(t2);
11681
11682 // Generate movc
11683 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011684 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011685 MIB.addReg(t2);
11686 MIB.addReg(t1);
11687
11688 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011689 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011690 for (int i=0; i <= lastAddrIndx; ++i)
11691 (*MIB).addOperand(*argOpers[i]);
11692 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011693 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011694 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11695 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011696
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011697 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011698 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011699
Mon P Wang63307c32008-05-05 19:05:59 +000011700 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011701 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011702
Dan Gohman14152b42010-07-06 20:24:04 +000011703 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011704 return nextMBB;
11705}
11706
Eric Christopherf83a5de2009-08-27 18:08:16 +000011707// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011708// or XMM0_V32I8 in AVX all of this code can be replaced with that
11709// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011710MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011711X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011712 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011713 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011714 "Target must have SSE4.2 or AVX features enabled");
11715
Eric Christopherb120ab42009-08-18 22:50:32 +000011716 DebugLoc dl = MI->getDebugLoc();
11717 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011718 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011719 if (!Subtarget->hasAVX()) {
11720 if (memArg)
11721 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11722 else
11723 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11724 } else {
11725 if (memArg)
11726 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11727 else
11728 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11729 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011730
Eric Christopher41c902f2010-11-30 08:20:21 +000011731 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011732 for (unsigned i = 0; i < numArgs; ++i) {
11733 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011734 if (!(Op.isReg() && Op.isImplicit()))
11735 MIB.addOperand(Op);
11736 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011737 BuildMI(*BB, MI, dl,
11738 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11739 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011740 .addReg(X86::XMM0);
11741
Dan Gohman14152b42010-07-06 20:24:04 +000011742 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011743 return BB;
11744}
11745
11746MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011747X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011748 DebugLoc dl = MI->getDebugLoc();
11749 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011750
Eric Christopher228232b2010-11-30 07:20:12 +000011751 // Address into RAX/EAX, other two args into ECX, EDX.
11752 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11753 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11754 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11755 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011756 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011757
Eric Christopher228232b2010-11-30 07:20:12 +000011758 unsigned ValOps = X86::AddrNumOperands;
11759 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11760 .addReg(MI->getOperand(ValOps).getReg());
11761 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11762 .addReg(MI->getOperand(ValOps+1).getReg());
11763
11764 // The instruction doesn't actually take any operands though.
11765 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011766
Eric Christopher228232b2010-11-30 07:20:12 +000011767 MI->eraseFromParent(); // The pseudo is gone now.
11768 return BB;
11769}
11770
11771MachineBasicBlock *
11772X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011773 DebugLoc dl = MI->getDebugLoc();
11774 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011775
Eric Christopher228232b2010-11-30 07:20:12 +000011776 // First arg in ECX, the second in EAX.
11777 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11778 .addReg(MI->getOperand(0).getReg());
11779 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11780 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011781
Eric Christopher228232b2010-11-30 07:20:12 +000011782 // The instruction doesn't actually take any operands though.
11783 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011784
Eric Christopher228232b2010-11-30 07:20:12 +000011785 MI->eraseFromParent(); // The pseudo is gone now.
11786 return BB;
11787}
11788
11789MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011790X86TargetLowering::EmitVAARG64WithCustomInserter(
11791 MachineInstr *MI,
11792 MachineBasicBlock *MBB) const {
11793 // Emit va_arg instruction on X86-64.
11794
11795 // Operands to this pseudo-instruction:
11796 // 0 ) Output : destination address (reg)
11797 // 1-5) Input : va_list address (addr, i64mem)
11798 // 6 ) ArgSize : Size (in bytes) of vararg type
11799 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11800 // 8 ) Align : Alignment of type
11801 // 9 ) EFLAGS (implicit-def)
11802
11803 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11804 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11805
11806 unsigned DestReg = MI->getOperand(0).getReg();
11807 MachineOperand &Base = MI->getOperand(1);
11808 MachineOperand &Scale = MI->getOperand(2);
11809 MachineOperand &Index = MI->getOperand(3);
11810 MachineOperand &Disp = MI->getOperand(4);
11811 MachineOperand &Segment = MI->getOperand(5);
11812 unsigned ArgSize = MI->getOperand(6).getImm();
11813 unsigned ArgMode = MI->getOperand(7).getImm();
11814 unsigned Align = MI->getOperand(8).getImm();
11815
11816 // Memory Reference
11817 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11818 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11819 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11820
11821 // Machine Information
11822 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11823 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11824 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11825 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11826 DebugLoc DL = MI->getDebugLoc();
11827
11828 // struct va_list {
11829 // i32 gp_offset
11830 // i32 fp_offset
11831 // i64 overflow_area (address)
11832 // i64 reg_save_area (address)
11833 // }
11834 // sizeof(va_list) = 24
11835 // alignment(va_list) = 8
11836
11837 unsigned TotalNumIntRegs = 6;
11838 unsigned TotalNumXMMRegs = 8;
11839 bool UseGPOffset = (ArgMode == 1);
11840 bool UseFPOffset = (ArgMode == 2);
11841 unsigned MaxOffset = TotalNumIntRegs * 8 +
11842 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11843
11844 /* Align ArgSize to a multiple of 8 */
11845 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11846 bool NeedsAlign = (Align > 8);
11847
11848 MachineBasicBlock *thisMBB = MBB;
11849 MachineBasicBlock *overflowMBB;
11850 MachineBasicBlock *offsetMBB;
11851 MachineBasicBlock *endMBB;
11852
11853 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11854 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11855 unsigned OffsetReg = 0;
11856
11857 if (!UseGPOffset && !UseFPOffset) {
11858 // If we only pull from the overflow region, we don't create a branch.
11859 // We don't need to alter control flow.
11860 OffsetDestReg = 0; // unused
11861 OverflowDestReg = DestReg;
11862
11863 offsetMBB = NULL;
11864 overflowMBB = thisMBB;
11865 endMBB = thisMBB;
11866 } else {
11867 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11868 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11869 // If not, pull from overflow_area. (branch to overflowMBB)
11870 //
11871 // thisMBB
11872 // | .
11873 // | .
11874 // offsetMBB overflowMBB
11875 // | .
11876 // | .
11877 // endMBB
11878
11879 // Registers for the PHI in endMBB
11880 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11881 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11882
11883 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11884 MachineFunction *MF = MBB->getParent();
11885 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11886 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11887 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11888
11889 MachineFunction::iterator MBBIter = MBB;
11890 ++MBBIter;
11891
11892 // Insert the new basic blocks
11893 MF->insert(MBBIter, offsetMBB);
11894 MF->insert(MBBIter, overflowMBB);
11895 MF->insert(MBBIter, endMBB);
11896
11897 // Transfer the remainder of MBB and its successor edges to endMBB.
11898 endMBB->splice(endMBB->begin(), thisMBB,
11899 llvm::next(MachineBasicBlock::iterator(MI)),
11900 thisMBB->end());
11901 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11902
11903 // Make offsetMBB and overflowMBB successors of thisMBB
11904 thisMBB->addSuccessor(offsetMBB);
11905 thisMBB->addSuccessor(overflowMBB);
11906
11907 // endMBB is a successor of both offsetMBB and overflowMBB
11908 offsetMBB->addSuccessor(endMBB);
11909 overflowMBB->addSuccessor(endMBB);
11910
11911 // Load the offset value into a register
11912 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11913 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11914 .addOperand(Base)
11915 .addOperand(Scale)
11916 .addOperand(Index)
11917 .addDisp(Disp, UseFPOffset ? 4 : 0)
11918 .addOperand(Segment)
11919 .setMemRefs(MMOBegin, MMOEnd);
11920
11921 // Check if there is enough room left to pull this argument.
11922 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11923 .addReg(OffsetReg)
11924 .addImm(MaxOffset + 8 - ArgSizeA8);
11925
11926 // Branch to "overflowMBB" if offset >= max
11927 // Fall through to "offsetMBB" otherwise
11928 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11929 .addMBB(overflowMBB);
11930 }
11931
11932 // In offsetMBB, emit code to use the reg_save_area.
11933 if (offsetMBB) {
11934 assert(OffsetReg != 0);
11935
11936 // Read the reg_save_area address.
11937 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11938 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11939 .addOperand(Base)
11940 .addOperand(Scale)
11941 .addOperand(Index)
11942 .addDisp(Disp, 16)
11943 .addOperand(Segment)
11944 .setMemRefs(MMOBegin, MMOEnd);
11945
11946 // Zero-extend the offset
11947 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11948 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11949 .addImm(0)
11950 .addReg(OffsetReg)
11951 .addImm(X86::sub_32bit);
11952
11953 // Add the offset to the reg_save_area to get the final address.
11954 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11955 .addReg(OffsetReg64)
11956 .addReg(RegSaveReg);
11957
11958 // Compute the offset for the next argument
11959 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11960 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11961 .addReg(OffsetReg)
11962 .addImm(UseFPOffset ? 16 : 8);
11963
11964 // Store it back into the va_list.
11965 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11966 .addOperand(Base)
11967 .addOperand(Scale)
11968 .addOperand(Index)
11969 .addDisp(Disp, UseFPOffset ? 4 : 0)
11970 .addOperand(Segment)
11971 .addReg(NextOffsetReg)
11972 .setMemRefs(MMOBegin, MMOEnd);
11973
11974 // Jump to endMBB
11975 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11976 .addMBB(endMBB);
11977 }
11978
11979 //
11980 // Emit code to use overflow area
11981 //
11982
11983 // Load the overflow_area address into a register.
11984 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11985 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11986 .addOperand(Base)
11987 .addOperand(Scale)
11988 .addOperand(Index)
11989 .addDisp(Disp, 8)
11990 .addOperand(Segment)
11991 .setMemRefs(MMOBegin, MMOEnd);
11992
11993 // If we need to align it, do so. Otherwise, just copy the address
11994 // to OverflowDestReg.
11995 if (NeedsAlign) {
11996 // Align the overflow address
11997 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11998 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11999
12000 // aligned_addr = (addr + (align-1)) & ~(align-1)
12001 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12002 .addReg(OverflowAddrReg)
12003 .addImm(Align-1);
12004
12005 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12006 .addReg(TmpReg)
12007 .addImm(~(uint64_t)(Align-1));
12008 } else {
12009 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12010 .addReg(OverflowAddrReg);
12011 }
12012
12013 // Compute the next overflow address after this argument.
12014 // (the overflow address should be kept 8-byte aligned)
12015 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12016 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12017 .addReg(OverflowDestReg)
12018 .addImm(ArgSizeA8);
12019
12020 // Store the new overflow address.
12021 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12022 .addOperand(Base)
12023 .addOperand(Scale)
12024 .addOperand(Index)
12025 .addDisp(Disp, 8)
12026 .addOperand(Segment)
12027 .addReg(NextAddrReg)
12028 .setMemRefs(MMOBegin, MMOEnd);
12029
12030 // If we branched, emit the PHI to the front of endMBB.
12031 if (offsetMBB) {
12032 BuildMI(*endMBB, endMBB->begin(), DL,
12033 TII->get(X86::PHI), DestReg)
12034 .addReg(OffsetDestReg).addMBB(offsetMBB)
12035 .addReg(OverflowDestReg).addMBB(overflowMBB);
12036 }
12037
12038 // Erase the pseudo instruction
12039 MI->eraseFromParent();
12040
12041 return endMBB;
12042}
12043
12044MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012045X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12046 MachineInstr *MI,
12047 MachineBasicBlock *MBB) const {
12048 // Emit code to save XMM registers to the stack. The ABI says that the
12049 // number of registers to save is given in %al, so it's theoretically
12050 // possible to do an indirect jump trick to avoid saving all of them,
12051 // however this code takes a simpler approach and just executes all
12052 // of the stores if %al is non-zero. It's less code, and it's probably
12053 // easier on the hardware branch predictor, and stores aren't all that
12054 // expensive anyway.
12055
12056 // Create the new basic blocks. One block contains all the XMM stores,
12057 // and one block is the final destination regardless of whether any
12058 // stores were performed.
12059 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12060 MachineFunction *F = MBB->getParent();
12061 MachineFunction::iterator MBBIter = MBB;
12062 ++MBBIter;
12063 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12064 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12065 F->insert(MBBIter, XMMSaveMBB);
12066 F->insert(MBBIter, EndMBB);
12067
Dan Gohman14152b42010-07-06 20:24:04 +000012068 // Transfer the remainder of MBB and its successor edges to EndMBB.
12069 EndMBB->splice(EndMBB->begin(), MBB,
12070 llvm::next(MachineBasicBlock::iterator(MI)),
12071 MBB->end());
12072 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12073
Dan Gohmand6708ea2009-08-15 01:38:56 +000012074 // The original block will now fall through to the XMM save block.
12075 MBB->addSuccessor(XMMSaveMBB);
12076 // The XMMSaveMBB will fall through to the end block.
12077 XMMSaveMBB->addSuccessor(EndMBB);
12078
12079 // Now add the instructions.
12080 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12081 DebugLoc DL = MI->getDebugLoc();
12082
12083 unsigned CountReg = MI->getOperand(0).getReg();
12084 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12085 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12086
12087 if (!Subtarget->isTargetWin64()) {
12088 // If %al is 0, branch around the XMM save block.
12089 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012090 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012091 MBB->addSuccessor(EndMBB);
12092 }
12093
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012094 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012095 // In the XMM save block, save all the XMM argument registers.
12096 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12097 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012098 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012099 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012100 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012101 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012102 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012103 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012104 .addFrameIndex(RegSaveFrameIndex)
12105 .addImm(/*Scale=*/1)
12106 .addReg(/*IndexReg=*/0)
12107 .addImm(/*Disp=*/Offset)
12108 .addReg(/*Segment=*/0)
12109 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012110 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012111 }
12112
Dan Gohman14152b42010-07-06 20:24:04 +000012113 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012114
12115 return EndMBB;
12116}
Mon P Wang63307c32008-05-05 19:05:59 +000012117
Evan Cheng60c07e12006-07-05 22:17:51 +000012118MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012119X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012120 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012121 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12122 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012123
Chris Lattner52600972009-09-02 05:57:00 +000012124 // To "insert" a SELECT_CC instruction, we actually have to insert the
12125 // diamond control-flow pattern. The incoming instruction knows the
12126 // destination vreg to set, the condition code register to branch on, the
12127 // true/false values to select between, and a branch opcode to use.
12128 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12129 MachineFunction::iterator It = BB;
12130 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012131
Chris Lattner52600972009-09-02 05:57:00 +000012132 // thisMBB:
12133 // ...
12134 // TrueVal = ...
12135 // cmpTY ccX, r1, r2
12136 // bCC copy1MBB
12137 // fallthrough --> copy0MBB
12138 MachineBasicBlock *thisMBB = BB;
12139 MachineFunction *F = BB->getParent();
12140 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12141 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012142 F->insert(It, copy0MBB);
12143 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012144
Bill Wendling730c07e2010-06-25 20:48:10 +000012145 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12146 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012147 if (!MI->killsRegister(X86::EFLAGS)) {
12148 copy0MBB->addLiveIn(X86::EFLAGS);
12149 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012150 }
12151
Dan Gohman14152b42010-07-06 20:24:04 +000012152 // Transfer the remainder of BB and its successor edges to sinkMBB.
12153 sinkMBB->splice(sinkMBB->begin(), BB,
12154 llvm::next(MachineBasicBlock::iterator(MI)),
12155 BB->end());
12156 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12157
12158 // Add the true and fallthrough blocks as its successors.
12159 BB->addSuccessor(copy0MBB);
12160 BB->addSuccessor(sinkMBB);
12161
12162 // Create the conditional branch instruction.
12163 unsigned Opc =
12164 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12165 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12166
Chris Lattner52600972009-09-02 05:57:00 +000012167 // copy0MBB:
12168 // %FalseValue = ...
12169 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012170 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012171
Chris Lattner52600972009-09-02 05:57:00 +000012172 // sinkMBB:
12173 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12174 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012175 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12176 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012177 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12178 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12179
Dan Gohman14152b42010-07-06 20:24:04 +000012180 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012181 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012182}
12183
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012184MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012185X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12186 bool Is64Bit) const {
12187 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12188 DebugLoc DL = MI->getDebugLoc();
12189 MachineFunction *MF = BB->getParent();
12190 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12191
12192 assert(EnableSegmentedStacks);
12193
12194 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12195 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12196
12197 // BB:
12198 // ... [Till the alloca]
12199 // If stacklet is not large enough, jump to mallocMBB
12200 //
12201 // bumpMBB:
12202 // Allocate by subtracting from RSP
12203 // Jump to continueMBB
12204 //
12205 // mallocMBB:
12206 // Allocate by call to runtime
12207 //
12208 // continueMBB:
12209 // ...
12210 // [rest of original BB]
12211 //
12212
12213 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12214 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12215 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12216
12217 MachineRegisterInfo &MRI = MF->getRegInfo();
12218 const TargetRegisterClass *AddrRegClass =
12219 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12220
12221 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12222 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12223 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012224 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012225 sizeVReg = MI->getOperand(1).getReg(),
12226 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12227
12228 MachineFunction::iterator MBBIter = BB;
12229 ++MBBIter;
12230
12231 MF->insert(MBBIter, bumpMBB);
12232 MF->insert(MBBIter, mallocMBB);
12233 MF->insert(MBBIter, continueMBB);
12234
12235 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12236 (MachineBasicBlock::iterator(MI)), BB->end());
12237 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12238
12239 // Add code to the main basic block to check if the stack limit has been hit,
12240 // and if so, jump to mallocMBB otherwise to bumpMBB.
12241 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012242 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012243 .addReg(tmpSPVReg).addReg(sizeVReg);
12244 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12245 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012246 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012247 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12248
12249 // bumpMBB simply decreases the stack pointer, since we know the current
12250 // stacklet has enough space.
12251 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012252 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012253 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012254 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012255 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12256
12257 // Calls into a routine in libgcc to allocate more space from the heap.
12258 if (Is64Bit) {
12259 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12260 .addReg(sizeVReg);
12261 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12262 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12263 } else {
12264 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12265 .addImm(12);
12266 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12267 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12268 .addExternalSymbol("__morestack_allocate_stack_space");
12269 }
12270
12271 if (!Is64Bit)
12272 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12273 .addImm(16);
12274
12275 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12276 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12277 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12278
12279 // Set up the CFG correctly.
12280 BB->addSuccessor(bumpMBB);
12281 BB->addSuccessor(mallocMBB);
12282 mallocMBB->addSuccessor(continueMBB);
12283 bumpMBB->addSuccessor(continueMBB);
12284
12285 // Take care of the PHI nodes.
12286 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12287 MI->getOperand(0).getReg())
12288 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12289 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12290
12291 // Delete the original pseudo instruction.
12292 MI->eraseFromParent();
12293
12294 // And we're done.
12295 return continueMBB;
12296}
12297
12298MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012299X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012300 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012301 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12302 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012303
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012304 assert(!Subtarget->isTargetEnvMacho());
12305
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012306 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12307 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012308
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012309 if (Subtarget->isTargetWin64()) {
12310 if (Subtarget->isTargetCygMing()) {
12311 // ___chkstk(Mingw64):
12312 // Clobbers R10, R11, RAX and EFLAGS.
12313 // Updates RSP.
12314 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12315 .addExternalSymbol("___chkstk")
12316 .addReg(X86::RAX, RegState::Implicit)
12317 .addReg(X86::RSP, RegState::Implicit)
12318 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12319 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12320 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12321 } else {
12322 // __chkstk(MSVCRT): does not update stack pointer.
12323 // Clobbers R10, R11 and EFLAGS.
12324 // FIXME: RAX(allocated size) might be reused and not killed.
12325 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12326 .addExternalSymbol("__chkstk")
12327 .addReg(X86::RAX, RegState::Implicit)
12328 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12329 // RAX has the offset to subtracted from RSP.
12330 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12331 .addReg(X86::RSP)
12332 .addReg(X86::RAX);
12333 }
12334 } else {
12335 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012336 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12337
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012338 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12339 .addExternalSymbol(StackProbeSymbol)
12340 .addReg(X86::EAX, RegState::Implicit)
12341 .addReg(X86::ESP, RegState::Implicit)
12342 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12343 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12344 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12345 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012346
Dan Gohman14152b42010-07-06 20:24:04 +000012347 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012348 return BB;
12349}
Chris Lattner52600972009-09-02 05:57:00 +000012350
12351MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012352X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12353 MachineBasicBlock *BB) const {
12354 // This is pretty easy. We're taking the value that we received from
12355 // our load from the relocation, sticking it in either RDI (x86-64)
12356 // or EAX and doing an indirect call. The return value will then
12357 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012358 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012359 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012360 DebugLoc DL = MI->getDebugLoc();
12361 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012362
12363 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012364 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012365
Eric Christopher30ef0e52010-06-03 04:07:48 +000012366 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012367 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12368 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012369 .addReg(X86::RIP)
12370 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012371 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012372 MI->getOperand(3).getTargetFlags())
12373 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012374 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012375 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012376 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012377 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12378 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012379 .addReg(0)
12380 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012381 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012382 MI->getOperand(3).getTargetFlags())
12383 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012384 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012385 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012386 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012387 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12388 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012389 .addReg(TII->getGlobalBaseReg(F))
12390 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012391 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012392 MI->getOperand(3).getTargetFlags())
12393 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012394 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012395 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012396 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012397
Dan Gohman14152b42010-07-06 20:24:04 +000012398 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012399 return BB;
12400}
12401
12402MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012403X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012404 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012405 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012406 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012407 case X86::TAILJMPd64:
12408 case X86::TAILJMPr64:
12409 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012410 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012411 case X86::TCRETURNdi64:
12412 case X86::TCRETURNri64:
12413 case X86::TCRETURNmi64:
12414 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12415 // On AMD64, additional defs should be added before register allocation.
12416 if (!Subtarget->isTargetWin64()) {
12417 MI->addRegisterDefined(X86::RSI);
12418 MI->addRegisterDefined(X86::RDI);
12419 MI->addRegisterDefined(X86::XMM6);
12420 MI->addRegisterDefined(X86::XMM7);
12421 MI->addRegisterDefined(X86::XMM8);
12422 MI->addRegisterDefined(X86::XMM9);
12423 MI->addRegisterDefined(X86::XMM10);
12424 MI->addRegisterDefined(X86::XMM11);
12425 MI->addRegisterDefined(X86::XMM12);
12426 MI->addRegisterDefined(X86::XMM13);
12427 MI->addRegisterDefined(X86::XMM14);
12428 MI->addRegisterDefined(X86::XMM15);
12429 }
12430 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012431 case X86::WIN_ALLOCA:
12432 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012433 case X86::SEG_ALLOCA_32:
12434 return EmitLoweredSegAlloca(MI, BB, false);
12435 case X86::SEG_ALLOCA_64:
12436 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012437 case X86::TLSCall_32:
12438 case X86::TLSCall_64:
12439 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012440 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012441 case X86::CMOV_FR32:
12442 case X86::CMOV_FR64:
12443 case X86::CMOV_V4F32:
12444 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012445 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012446 case X86::CMOV_V8F32:
12447 case X86::CMOV_V4F64:
12448 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012449 case X86::CMOV_GR16:
12450 case X86::CMOV_GR32:
12451 case X86::CMOV_RFP32:
12452 case X86::CMOV_RFP64:
12453 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012454 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012455
Dale Johannesen849f2142007-07-03 00:53:03 +000012456 case X86::FP32_TO_INT16_IN_MEM:
12457 case X86::FP32_TO_INT32_IN_MEM:
12458 case X86::FP32_TO_INT64_IN_MEM:
12459 case X86::FP64_TO_INT16_IN_MEM:
12460 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012461 case X86::FP64_TO_INT64_IN_MEM:
12462 case X86::FP80_TO_INT16_IN_MEM:
12463 case X86::FP80_TO_INT32_IN_MEM:
12464 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012465 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12466 DebugLoc DL = MI->getDebugLoc();
12467
Evan Cheng60c07e12006-07-05 22:17:51 +000012468 // Change the floating point control register to use "round towards zero"
12469 // mode when truncating to an integer value.
12470 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012471 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012472 addFrameReference(BuildMI(*BB, MI, DL,
12473 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012474
12475 // Load the old value of the high byte of the control word...
12476 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012477 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012478 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012479 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012480
12481 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012482 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012483 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012484
12485 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012486 addFrameReference(BuildMI(*BB, MI, DL,
12487 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012488
12489 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012490 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012491 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012492
12493 // Get the X86 opcode to use.
12494 unsigned Opc;
12495 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012496 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012497 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12498 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12499 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12500 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12501 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12502 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012503 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12504 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12505 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012506 }
12507
12508 X86AddressMode AM;
12509 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012510 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012511 AM.BaseType = X86AddressMode::RegBase;
12512 AM.Base.Reg = Op.getReg();
12513 } else {
12514 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012515 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012516 }
12517 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012518 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012519 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012520 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012521 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012522 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012523 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012524 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012525 AM.GV = Op.getGlobal();
12526 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012527 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012528 }
Dan Gohman14152b42010-07-06 20:24:04 +000012529 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012530 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012531
12532 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012533 addFrameReference(BuildMI(*BB, MI, DL,
12534 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012535
Dan Gohman14152b42010-07-06 20:24:04 +000012536 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012537 return BB;
12538 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012539 // String/text processing lowering.
12540 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012541 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012542 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12543 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012544 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012545 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12546 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012547 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012548 return EmitPCMP(MI, BB, 5, false /* in mem */);
12549 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012550 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012551 return EmitPCMP(MI, BB, 5, true /* in mem */);
12552
Eric Christopher228232b2010-11-30 07:20:12 +000012553 // Thread synchronization.
12554 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012555 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012556 case X86::MWAIT:
12557 return EmitMwait(MI, BB);
12558
Eric Christopherb120ab42009-08-18 22:50:32 +000012559 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012560 case X86::ATOMAND32:
12561 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012562 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012563 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012564 X86::NOT32r, X86::EAX,
12565 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012566 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012567 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12568 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012569 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012570 X86::NOT32r, X86::EAX,
12571 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012572 case X86::ATOMXOR32:
12573 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012574 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012575 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012576 X86::NOT32r, X86::EAX,
12577 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012578 case X86::ATOMNAND32:
12579 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012580 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012581 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012582 X86::NOT32r, X86::EAX,
12583 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012584 case X86::ATOMMIN32:
12585 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12586 case X86::ATOMMAX32:
12587 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12588 case X86::ATOMUMIN32:
12589 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12590 case X86::ATOMUMAX32:
12591 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012592
12593 case X86::ATOMAND16:
12594 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12595 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012596 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012597 X86::NOT16r, X86::AX,
12598 X86::GR16RegisterClass);
12599 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012600 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012601 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012602 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012603 X86::NOT16r, X86::AX,
12604 X86::GR16RegisterClass);
12605 case X86::ATOMXOR16:
12606 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12607 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012608 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012609 X86::NOT16r, X86::AX,
12610 X86::GR16RegisterClass);
12611 case X86::ATOMNAND16:
12612 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12613 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012614 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012615 X86::NOT16r, X86::AX,
12616 X86::GR16RegisterClass, true);
12617 case X86::ATOMMIN16:
12618 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12619 case X86::ATOMMAX16:
12620 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12621 case X86::ATOMUMIN16:
12622 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12623 case X86::ATOMUMAX16:
12624 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12625
12626 case X86::ATOMAND8:
12627 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12628 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012629 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012630 X86::NOT8r, X86::AL,
12631 X86::GR8RegisterClass);
12632 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012633 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012634 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012635 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012636 X86::NOT8r, X86::AL,
12637 X86::GR8RegisterClass);
12638 case X86::ATOMXOR8:
12639 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12640 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012641 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012642 X86::NOT8r, X86::AL,
12643 X86::GR8RegisterClass);
12644 case X86::ATOMNAND8:
12645 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12646 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012647 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012648 X86::NOT8r, X86::AL,
12649 X86::GR8RegisterClass, true);
12650 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012651 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012652 case X86::ATOMAND64:
12653 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012654 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012655 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012656 X86::NOT64r, X86::RAX,
12657 X86::GR64RegisterClass);
12658 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012659 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12660 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012661 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012662 X86::NOT64r, X86::RAX,
12663 X86::GR64RegisterClass);
12664 case X86::ATOMXOR64:
12665 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012666 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012667 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012668 X86::NOT64r, X86::RAX,
12669 X86::GR64RegisterClass);
12670 case X86::ATOMNAND64:
12671 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12672 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012673 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012674 X86::NOT64r, X86::RAX,
12675 X86::GR64RegisterClass, true);
12676 case X86::ATOMMIN64:
12677 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12678 case X86::ATOMMAX64:
12679 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12680 case X86::ATOMUMIN64:
12681 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12682 case X86::ATOMUMAX64:
12683 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012684
12685 // This group does 64-bit operations on a 32-bit host.
12686 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012687 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012688 X86::AND32rr, X86::AND32rr,
12689 X86::AND32ri, X86::AND32ri,
12690 false);
12691 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012692 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012693 X86::OR32rr, X86::OR32rr,
12694 X86::OR32ri, X86::OR32ri,
12695 false);
12696 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012697 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012698 X86::XOR32rr, X86::XOR32rr,
12699 X86::XOR32ri, X86::XOR32ri,
12700 false);
12701 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012702 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012703 X86::AND32rr, X86::AND32rr,
12704 X86::AND32ri, X86::AND32ri,
12705 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012706 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012707 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012708 X86::ADD32rr, X86::ADC32rr,
12709 X86::ADD32ri, X86::ADC32ri,
12710 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012711 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012712 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012713 X86::SUB32rr, X86::SBB32rr,
12714 X86::SUB32ri, X86::SBB32ri,
12715 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012716 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012717 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012718 X86::MOV32rr, X86::MOV32rr,
12719 X86::MOV32ri, X86::MOV32ri,
12720 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012721 case X86::VASTART_SAVE_XMM_REGS:
12722 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012723
12724 case X86::VAARG_64:
12725 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012726 }
12727}
12728
12729//===----------------------------------------------------------------------===//
12730// X86 Optimization Hooks
12731//===----------------------------------------------------------------------===//
12732
Dan Gohman475871a2008-07-27 21:46:04 +000012733void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012734 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012735 APInt &KnownZero,
12736 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012737 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012738 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012739 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012740 assert((Opc >= ISD::BUILTIN_OP_END ||
12741 Opc == ISD::INTRINSIC_WO_CHAIN ||
12742 Opc == ISD::INTRINSIC_W_CHAIN ||
12743 Opc == ISD::INTRINSIC_VOID) &&
12744 "Should use MaskedValueIsZero if you don't know whether Op"
12745 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012746
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012747 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012748 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012749 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012750 case X86ISD::ADD:
12751 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012752 case X86ISD::ADC:
12753 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012754 case X86ISD::SMUL:
12755 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012756 case X86ISD::INC:
12757 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012758 case X86ISD::OR:
12759 case X86ISD::XOR:
12760 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012761 // These nodes' second result is a boolean.
12762 if (Op.getResNo() == 0)
12763 break;
12764 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012765 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012766 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12767 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012768 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012769 case ISD::INTRINSIC_WO_CHAIN: {
12770 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12771 unsigned NumLoBits = 0;
12772 switch (IntId) {
12773 default: break;
12774 case Intrinsic::x86_sse_movmsk_ps:
12775 case Intrinsic::x86_avx_movmsk_ps_256:
12776 case Intrinsic::x86_sse2_movmsk_pd:
12777 case Intrinsic::x86_avx_movmsk_pd_256:
12778 case Intrinsic::x86_mmx_pmovmskb:
12779 case Intrinsic::x86_sse2_pmovmskb_128: {
12780 // High bits of movmskp{s|d}, pmovmskb are known zero.
12781 switch (IntId) {
12782 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12783 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12784 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12785 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12786 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12787 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12788 }
12789 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12790 Mask.getBitWidth() - NumLoBits);
12791 break;
12792 }
12793 }
12794 break;
12795 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012796 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012797}
Chris Lattner259e97c2006-01-31 19:43:35 +000012798
Owen Andersonbc146b02010-09-21 20:42:50 +000012799unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12800 unsigned Depth) const {
12801 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12802 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12803 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012804
Owen Andersonbc146b02010-09-21 20:42:50 +000012805 // Fallback case.
12806 return 1;
12807}
12808
Evan Cheng206ee9d2006-07-07 08:33:52 +000012809/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012810/// node is a GlobalAddress + offset.
12811bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012812 const GlobalValue* &GA,
12813 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012814 if (N->getOpcode() == X86ISD::Wrapper) {
12815 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012816 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012817 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012818 return true;
12819 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012820 }
Evan Chengad4196b2008-05-12 19:56:52 +000012821 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012822}
12823
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012824/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12825/// same as extracting the high 128-bit part of 256-bit vector and then
12826/// inserting the result into the low part of a new 256-bit vector
12827static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12828 EVT VT = SVOp->getValueType(0);
12829 int NumElems = VT.getVectorNumElements();
12830
12831 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12832 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12833 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12834 SVOp->getMaskElt(j) >= 0)
12835 return false;
12836
12837 return true;
12838}
12839
12840/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12841/// same as extracting the low 128-bit part of 256-bit vector and then
12842/// inserting the result into the high part of a new 256-bit vector
12843static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12844 EVT VT = SVOp->getValueType(0);
12845 int NumElems = VT.getVectorNumElements();
12846
12847 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12848 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12849 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12850 SVOp->getMaskElt(j) >= 0)
12851 return false;
12852
12853 return true;
12854}
12855
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012856/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12857static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12858 TargetLowering::DAGCombinerInfo &DCI) {
12859 DebugLoc dl = N->getDebugLoc();
12860 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12861 SDValue V1 = SVOp->getOperand(0);
12862 SDValue V2 = SVOp->getOperand(1);
12863 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012864 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012865
12866 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12867 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12868 //
12869 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012870 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012871 // V UNDEF BUILD_VECTOR UNDEF
12872 // \ / \ /
12873 // CONCAT_VECTOR CONCAT_VECTOR
12874 // \ /
12875 // \ /
12876 // RESULT: V + zero extended
12877 //
12878 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12879 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12880 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12881 return SDValue();
12882
12883 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12884 return SDValue();
12885
12886 // To match the shuffle mask, the first half of the mask should
12887 // be exactly the first vector, and all the rest a splat with the
12888 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012889 for (int i = 0; i < NumElems/2; ++i)
12890 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12891 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12892 return SDValue();
12893
12894 // Emit a zeroed vector and insert the desired subvector on its
12895 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012896 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012897 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12898 DAG.getConstant(0, MVT::i32), DAG, dl);
12899 return DCI.CombineTo(N, InsV);
12900 }
12901
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012902 //===--------------------------------------------------------------------===//
12903 // Combine some shuffles into subvector extracts and inserts:
12904 //
12905
12906 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12907 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12908 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12909 DAG, dl);
12910 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12911 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12912 return DCI.CombineTo(N, InsV);
12913 }
12914
12915 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12916 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12917 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12918 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12919 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12920 return DCI.CombineTo(N, InsV);
12921 }
12922
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012923 return SDValue();
12924}
12925
12926/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012927static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012928 TargetLowering::DAGCombinerInfo &DCI,
12929 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012930 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012931 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012932
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012933 // Don't create instructions with illegal types after legalize types has run.
12934 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12935 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12936 return SDValue();
12937
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012938 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12939 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12940 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012941 return PerformShuffleCombine256(N, DAG, DCI);
12942
12943 // Only handle 128 wide vector from here on.
12944 if (VT.getSizeInBits() != 128)
12945 return SDValue();
12946
12947 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12948 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12949 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012950 SmallVector<SDValue, 16> Elts;
12951 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012952 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012953
Nate Begemanfdea31a2010-03-24 20:49:50 +000012954 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012955}
Evan Chengd880b972008-05-09 21:53:03 +000012956
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012957/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12958/// generation and convert it from being a bunch of shuffles and extracts
12959/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012960static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12961 const TargetLowering &TLI) {
12962 SDValue InputVector = N->getOperand(0);
12963
12964 // Only operate on vectors of 4 elements, where the alternative shuffling
12965 // gets to be more expensive.
12966 if (InputVector.getValueType() != MVT::v4i32)
12967 return SDValue();
12968
12969 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12970 // single use which is a sign-extend or zero-extend, and all elements are
12971 // used.
12972 SmallVector<SDNode *, 4> Uses;
12973 unsigned ExtractedElements = 0;
12974 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12975 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12976 if (UI.getUse().getResNo() != InputVector.getResNo())
12977 return SDValue();
12978
12979 SDNode *Extract = *UI;
12980 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12981 return SDValue();
12982
12983 if (Extract->getValueType(0) != MVT::i32)
12984 return SDValue();
12985 if (!Extract->hasOneUse())
12986 return SDValue();
12987 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12988 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12989 return SDValue();
12990 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12991 return SDValue();
12992
12993 // Record which element was extracted.
12994 ExtractedElements |=
12995 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12996
12997 Uses.push_back(Extract);
12998 }
12999
13000 // If not all the elements were used, this may not be worthwhile.
13001 if (ExtractedElements != 15)
13002 return SDValue();
13003
13004 // Ok, we've now decided to do the transformation.
13005 DebugLoc dl = InputVector.getDebugLoc();
13006
13007 // Store the value to a temporary stack slot.
13008 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013009 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13010 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013011
13012 // Replace each use (extract) with a load of the appropriate element.
13013 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13014 UE = Uses.end(); UI != UE; ++UI) {
13015 SDNode *Extract = *UI;
13016
Nadav Rotem86694292011-05-17 08:31:57 +000013017 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013018 SDValue Idx = Extract->getOperand(1);
13019 unsigned EltSize =
13020 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13021 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13022 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13023
Nadav Rotem86694292011-05-17 08:31:57 +000013024 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013025 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013026
13027 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013028 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013029 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013030 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013031
13032 // Replace the exact with the load.
13033 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13034 }
13035
13036 // The replacement was made in place; don't return anything.
13037 return SDValue();
13038}
13039
Duncan Sands6bcd2192011-09-17 16:49:39 +000013040/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13041/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013042static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013043 const X86Subtarget *Subtarget) {
13044 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013045 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013046 // Get the LHS/RHS of the select.
13047 SDValue LHS = N->getOperand(1);
13048 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013049 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013050
Dan Gohman670e5392009-09-21 18:03:22 +000013051 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013052 // instructions match the semantics of the common C idiom x<y?x:y but not
13053 // x<=y?x:y, because of how they handle negative zero (which can be
13054 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013055 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13056 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13057 (Subtarget->hasXMMInt() ||
13058 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013059 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013060
Chris Lattner47b4ce82009-03-11 05:48:52 +000013061 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013062 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013063 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13064 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013065 switch (CC) {
13066 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013067 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013068 // Converting this to a min would handle NaNs incorrectly, and swapping
13069 // the operands would cause it to handle comparisons between positive
13070 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013071 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013072 if (!UnsafeFPMath &&
13073 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13074 break;
13075 std::swap(LHS, RHS);
13076 }
Dan Gohman670e5392009-09-21 18:03:22 +000013077 Opcode = X86ISD::FMIN;
13078 break;
13079 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013080 // Converting this to a min would handle comparisons between positive
13081 // and negative zero incorrectly.
13082 if (!UnsafeFPMath &&
13083 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13084 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013085 Opcode = X86ISD::FMIN;
13086 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013087 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013088 // Converting this to a min would handle both negative zeros and NaNs
13089 // incorrectly, but we can swap the operands to fix both.
13090 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013091 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013092 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013093 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013094 Opcode = X86ISD::FMIN;
13095 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013096
Dan Gohman670e5392009-09-21 18:03:22 +000013097 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013098 // Converting this to a max would handle comparisons between positive
13099 // and negative zero incorrectly.
13100 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013101 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013102 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013103 Opcode = X86ISD::FMAX;
13104 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013105 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013106 // Converting this to a max would handle NaNs incorrectly, and swapping
13107 // the operands would cause it to handle comparisons between positive
13108 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013109 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013110 if (!UnsafeFPMath &&
13111 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13112 break;
13113 std::swap(LHS, RHS);
13114 }
Dan Gohman670e5392009-09-21 18:03:22 +000013115 Opcode = X86ISD::FMAX;
13116 break;
13117 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013118 // Converting this to a max would handle both negative zeros and NaNs
13119 // incorrectly, but we can swap the operands to fix both.
13120 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013121 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013122 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013123 case ISD::SETGE:
13124 Opcode = X86ISD::FMAX;
13125 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013126 }
Dan Gohman670e5392009-09-21 18:03:22 +000013127 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013128 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13129 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013130 switch (CC) {
13131 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013132 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013133 // Converting this to a min would handle comparisons between positive
13134 // and negative zero incorrectly, and swapping the operands would
13135 // cause it to handle NaNs incorrectly.
13136 if (!UnsafeFPMath &&
13137 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013138 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013139 break;
13140 std::swap(LHS, RHS);
13141 }
Dan Gohman670e5392009-09-21 18:03:22 +000013142 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013143 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013144 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013145 // Converting this to a min would handle NaNs incorrectly.
13146 if (!UnsafeFPMath &&
13147 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13148 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013149 Opcode = X86ISD::FMIN;
13150 break;
13151 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013152 // Converting this to a min would handle both negative zeros and NaNs
13153 // incorrectly, but we can swap the operands to fix both.
13154 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013155 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013156 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013157 case ISD::SETGE:
13158 Opcode = X86ISD::FMIN;
13159 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013160
Dan Gohman670e5392009-09-21 18:03:22 +000013161 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013162 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013163 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013164 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013165 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013166 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013167 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013168 // Converting this to a max would handle comparisons between positive
13169 // and negative zero incorrectly, and swapping the operands would
13170 // cause it to handle NaNs incorrectly.
13171 if (!UnsafeFPMath &&
13172 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013173 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013174 break;
13175 std::swap(LHS, RHS);
13176 }
Dan Gohman670e5392009-09-21 18:03:22 +000013177 Opcode = X86ISD::FMAX;
13178 break;
13179 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013180 // Converting this to a max would handle both negative zeros and NaNs
13181 // incorrectly, but we can swap the operands to fix both.
13182 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013183 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013184 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013185 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013186 Opcode = X86ISD::FMAX;
13187 break;
13188 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013189 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013190
Chris Lattner47b4ce82009-03-11 05:48:52 +000013191 if (Opcode)
13192 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013193 }
Eric Christopherfd179292009-08-27 18:07:15 +000013194
Chris Lattnerd1980a52009-03-12 06:52:53 +000013195 // If this is a select between two integer constants, try to do some
13196 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013197 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13198 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013199 // Don't do this for crazy integer types.
13200 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13201 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013202 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013203 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013204
Chris Lattnercee56e72009-03-13 05:53:31 +000013205 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013206 // Efficiently invertible.
13207 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13208 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13209 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13210 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013211 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013212 }
Eric Christopherfd179292009-08-27 18:07:15 +000013213
Chris Lattnerd1980a52009-03-12 06:52:53 +000013214 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013215 if (FalseC->getAPIntValue() == 0 &&
13216 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013217 if (NeedsCondInvert) // Invert the condition if needed.
13218 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13219 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013220
Chris Lattnerd1980a52009-03-12 06:52:53 +000013221 // Zero extend the condition if needed.
13222 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013223
Chris Lattnercee56e72009-03-13 05:53:31 +000013224 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013225 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013226 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013227 }
Eric Christopherfd179292009-08-27 18:07:15 +000013228
Chris Lattner97a29a52009-03-13 05:22:11 +000013229 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013230 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013231 if (NeedsCondInvert) // Invert the condition if needed.
13232 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13233 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013234
Chris Lattner97a29a52009-03-13 05:22:11 +000013235 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013236 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13237 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013238 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013239 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013240 }
Eric Christopherfd179292009-08-27 18:07:15 +000013241
Chris Lattnercee56e72009-03-13 05:53:31 +000013242 // Optimize cases that will turn into an LEA instruction. This requires
13243 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013244 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013245 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013246 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013247
Chris Lattnercee56e72009-03-13 05:53:31 +000013248 bool isFastMultiplier = false;
13249 if (Diff < 10) {
13250 switch ((unsigned char)Diff) {
13251 default: break;
13252 case 1: // result = add base, cond
13253 case 2: // result = lea base( , cond*2)
13254 case 3: // result = lea base(cond, cond*2)
13255 case 4: // result = lea base( , cond*4)
13256 case 5: // result = lea base(cond, cond*4)
13257 case 8: // result = lea base( , cond*8)
13258 case 9: // result = lea base(cond, cond*8)
13259 isFastMultiplier = true;
13260 break;
13261 }
13262 }
Eric Christopherfd179292009-08-27 18:07:15 +000013263
Chris Lattnercee56e72009-03-13 05:53:31 +000013264 if (isFastMultiplier) {
13265 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13266 if (NeedsCondInvert) // Invert the condition if needed.
13267 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13268 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013269
Chris Lattnercee56e72009-03-13 05:53:31 +000013270 // Zero extend the condition if needed.
13271 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13272 Cond);
13273 // Scale the condition by the difference.
13274 if (Diff != 1)
13275 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13276 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013277
Chris Lattnercee56e72009-03-13 05:53:31 +000013278 // Add the base if non-zero.
13279 if (FalseC->getAPIntValue() != 0)
13280 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13281 SDValue(FalseC, 0));
13282 return Cond;
13283 }
Eric Christopherfd179292009-08-27 18:07:15 +000013284 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013285 }
13286 }
Eric Christopherfd179292009-08-27 18:07:15 +000013287
Dan Gohman475871a2008-07-27 21:46:04 +000013288 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013289}
13290
Chris Lattnerd1980a52009-03-12 06:52:53 +000013291/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13292static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13293 TargetLowering::DAGCombinerInfo &DCI) {
13294 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013295
Chris Lattnerd1980a52009-03-12 06:52:53 +000013296 // If the flag operand isn't dead, don't touch this CMOV.
13297 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13298 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013299
Evan Chengb5a55d92011-05-24 01:48:22 +000013300 SDValue FalseOp = N->getOperand(0);
13301 SDValue TrueOp = N->getOperand(1);
13302 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13303 SDValue Cond = N->getOperand(3);
13304 if (CC == X86::COND_E || CC == X86::COND_NE) {
13305 switch (Cond.getOpcode()) {
13306 default: break;
13307 case X86ISD::BSR:
13308 case X86ISD::BSF:
13309 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13310 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13311 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13312 }
13313 }
13314
Chris Lattnerd1980a52009-03-12 06:52:53 +000013315 // If this is a select between two integer constants, try to do some
13316 // optimizations. Note that the operands are ordered the opposite of SELECT
13317 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013318 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13319 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013320 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13321 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013322 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13323 CC = X86::GetOppositeBranchCondition(CC);
13324 std::swap(TrueC, FalseC);
13325 }
Eric Christopherfd179292009-08-27 18:07:15 +000013326
Chris Lattnerd1980a52009-03-12 06:52:53 +000013327 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013328 // This is efficient for any integer data type (including i8/i16) and
13329 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013330 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013331 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13332 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013333
Chris Lattnerd1980a52009-03-12 06:52:53 +000013334 // Zero extend the condition if needed.
13335 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013336
Chris Lattnerd1980a52009-03-12 06:52:53 +000013337 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13338 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013339 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013340 if (N->getNumValues() == 2) // Dead flag value?
13341 return DCI.CombineTo(N, Cond, SDValue());
13342 return Cond;
13343 }
Eric Christopherfd179292009-08-27 18:07:15 +000013344
Chris Lattnercee56e72009-03-13 05:53:31 +000013345 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13346 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013347 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013348 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13349 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013350
Chris Lattner97a29a52009-03-13 05:22:11 +000013351 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013352 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13353 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013354 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13355 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013356
Chris Lattner97a29a52009-03-13 05:22:11 +000013357 if (N->getNumValues() == 2) // Dead flag value?
13358 return DCI.CombineTo(N, Cond, SDValue());
13359 return Cond;
13360 }
Eric Christopherfd179292009-08-27 18:07:15 +000013361
Chris Lattnercee56e72009-03-13 05:53:31 +000013362 // Optimize cases that will turn into an LEA instruction. This requires
13363 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013364 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013365 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013366 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013367
Chris Lattnercee56e72009-03-13 05:53:31 +000013368 bool isFastMultiplier = false;
13369 if (Diff < 10) {
13370 switch ((unsigned char)Diff) {
13371 default: break;
13372 case 1: // result = add base, cond
13373 case 2: // result = lea base( , cond*2)
13374 case 3: // result = lea base(cond, cond*2)
13375 case 4: // result = lea base( , cond*4)
13376 case 5: // result = lea base(cond, cond*4)
13377 case 8: // result = lea base( , cond*8)
13378 case 9: // result = lea base(cond, cond*8)
13379 isFastMultiplier = true;
13380 break;
13381 }
13382 }
Eric Christopherfd179292009-08-27 18:07:15 +000013383
Chris Lattnercee56e72009-03-13 05:53:31 +000013384 if (isFastMultiplier) {
13385 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013386 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13387 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013388 // Zero extend the condition if needed.
13389 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13390 Cond);
13391 // Scale the condition by the difference.
13392 if (Diff != 1)
13393 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13394 DAG.getConstant(Diff, Cond.getValueType()));
13395
13396 // Add the base if non-zero.
13397 if (FalseC->getAPIntValue() != 0)
13398 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13399 SDValue(FalseC, 0));
13400 if (N->getNumValues() == 2) // Dead flag value?
13401 return DCI.CombineTo(N, Cond, SDValue());
13402 return Cond;
13403 }
Eric Christopherfd179292009-08-27 18:07:15 +000013404 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013405 }
13406 }
13407 return SDValue();
13408}
13409
13410
Evan Cheng0b0cd912009-03-28 05:57:29 +000013411/// PerformMulCombine - Optimize a single multiply with constant into two
13412/// in order to implement it with two cheaper instructions, e.g.
13413/// LEA + SHL, LEA + LEA.
13414static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13415 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013416 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13417 return SDValue();
13418
Owen Andersone50ed302009-08-10 22:56:29 +000013419 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013420 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013421 return SDValue();
13422
13423 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13424 if (!C)
13425 return SDValue();
13426 uint64_t MulAmt = C->getZExtValue();
13427 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13428 return SDValue();
13429
13430 uint64_t MulAmt1 = 0;
13431 uint64_t MulAmt2 = 0;
13432 if ((MulAmt % 9) == 0) {
13433 MulAmt1 = 9;
13434 MulAmt2 = MulAmt / 9;
13435 } else if ((MulAmt % 5) == 0) {
13436 MulAmt1 = 5;
13437 MulAmt2 = MulAmt / 5;
13438 } else if ((MulAmt % 3) == 0) {
13439 MulAmt1 = 3;
13440 MulAmt2 = MulAmt / 3;
13441 }
13442 if (MulAmt2 &&
13443 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13444 DebugLoc DL = N->getDebugLoc();
13445
13446 if (isPowerOf2_64(MulAmt2) &&
13447 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13448 // If second multiplifer is pow2, issue it first. We want the multiply by
13449 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13450 // is an add.
13451 std::swap(MulAmt1, MulAmt2);
13452
13453 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013454 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013455 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013456 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013457 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013458 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013459 DAG.getConstant(MulAmt1, VT));
13460
Eric Christopherfd179292009-08-27 18:07:15 +000013461 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013462 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013463 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013464 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013465 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013466 DAG.getConstant(MulAmt2, VT));
13467
13468 // Do not add new nodes to DAG combiner worklist.
13469 DCI.CombineTo(N, NewMul, false);
13470 }
13471 return SDValue();
13472}
13473
Evan Chengad9c0a32009-12-15 00:53:42 +000013474static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13475 SDValue N0 = N->getOperand(0);
13476 SDValue N1 = N->getOperand(1);
13477 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13478 EVT VT = N0.getValueType();
13479
13480 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13481 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013482 if (VT.isInteger() && !VT.isVector() &&
13483 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013484 N0.getOperand(1).getOpcode() == ISD::Constant) {
13485 SDValue N00 = N0.getOperand(0);
13486 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13487 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13488 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13489 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13490 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13491 APInt ShAmt = N1C->getAPIntValue();
13492 Mask = Mask.shl(ShAmt);
13493 if (Mask != 0)
13494 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13495 N00, DAG.getConstant(Mask, VT));
13496 }
13497 }
13498
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013499
13500 // Hardware support for vector shifts is sparse which makes us scalarize the
13501 // vector operations in many cases. Also, on sandybridge ADD is faster than
13502 // shl.
13503 // (shl V, 1) -> add V,V
13504 if (isSplatVector(N1.getNode())) {
13505 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13506 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13507 // We shift all of the values by one. In many cases we do not have
13508 // hardware support for this operation. This is better expressed as an ADD
13509 // of two values.
13510 if (N1C && (1 == N1C->getZExtValue())) {
13511 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13512 }
13513 }
13514
Evan Chengad9c0a32009-12-15 00:53:42 +000013515 return SDValue();
13516}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013517
Nate Begeman740ab032009-01-26 00:52:55 +000013518/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13519/// when possible.
13520static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13521 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013522 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013523 if (N->getOpcode() == ISD::SHL) {
13524 SDValue V = PerformSHLCombine(N, DAG);
13525 if (V.getNode()) return V;
13526 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013527
Nate Begeman740ab032009-01-26 00:52:55 +000013528 // On X86 with SSE2 support, we can transform this to a vector shift if
13529 // all elements are shifted by the same amount. We can't do this in legalize
13530 // because the a constant vector is typically transformed to a constant pool
13531 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013532 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013533 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013534
Craig Topper7be5dfd2011-11-12 09:58:49 +000013535 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13536 (!Subtarget->hasAVX2() ||
13537 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013538 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013539
Mon P Wang3becd092009-01-28 08:12:05 +000013540 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013541 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013542 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013543 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013544 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13545 unsigned NumElts = VT.getVectorNumElements();
13546 unsigned i = 0;
13547 for (; i != NumElts; ++i) {
13548 SDValue Arg = ShAmtOp.getOperand(i);
13549 if (Arg.getOpcode() == ISD::UNDEF) continue;
13550 BaseShAmt = Arg;
13551 break;
13552 }
13553 for (; i != NumElts; ++i) {
13554 SDValue Arg = ShAmtOp.getOperand(i);
13555 if (Arg.getOpcode() == ISD::UNDEF) continue;
13556 if (Arg != BaseShAmt) {
13557 return SDValue();
13558 }
13559 }
13560 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013561 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013562 SDValue InVec = ShAmtOp.getOperand(0);
13563 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13564 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13565 unsigned i = 0;
13566 for (; i != NumElts; ++i) {
13567 SDValue Arg = InVec.getOperand(i);
13568 if (Arg.getOpcode() == ISD::UNDEF) continue;
13569 BaseShAmt = Arg;
13570 break;
13571 }
13572 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13573 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013574 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013575 if (C->getZExtValue() == SplatIdx)
13576 BaseShAmt = InVec.getOperand(1);
13577 }
13578 }
13579 if (BaseShAmt.getNode() == 0)
13580 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13581 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013582 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013583 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013584
Mon P Wangefa42202009-09-03 19:56:25 +000013585 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013586 if (EltVT.bitsGT(MVT::i32))
13587 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13588 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013589 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013590
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013591 // The shift amount is identical so we can do a vector shift.
13592 SDValue ValOp = N->getOperand(0);
13593 switch (N->getOpcode()) {
13594 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013595 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013596 break;
13597 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013598 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013599 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013600 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013601 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013602 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013603 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013604 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013605 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013606 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013607 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013608 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013609 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013610 if (VT == MVT::v4i64)
13611 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13612 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13613 ValOp, BaseShAmt);
13614 if (VT == MVT::v8i32)
13615 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13616 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13617 ValOp, BaseShAmt);
13618 if (VT == MVT::v16i16)
13619 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13620 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13621 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013622 break;
13623 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013624 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013625 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013626 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013627 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013628 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013629 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013630 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013631 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013632 if (VT == MVT::v8i32)
13633 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13634 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13635 ValOp, BaseShAmt);
13636 if (VT == MVT::v16i16)
13637 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13638 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13639 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013640 break;
13641 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013642 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013643 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013644 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013645 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013646 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013647 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013648 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013649 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013650 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013651 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013652 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013653 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013654 if (VT == MVT::v4i64)
13655 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13656 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13657 ValOp, BaseShAmt);
13658 if (VT == MVT::v8i32)
13659 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13660 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13661 ValOp, BaseShAmt);
13662 if (VT == MVT::v16i16)
13663 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13664 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13665 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013666 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013667 }
13668 return SDValue();
13669}
13670
Nate Begemanb65c1752010-12-17 22:55:37 +000013671
Stuart Hastings865f0932011-06-03 23:53:54 +000013672// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13673// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13674// and friends. Likewise for OR -> CMPNEQSS.
13675static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13676 TargetLowering::DAGCombinerInfo &DCI,
13677 const X86Subtarget *Subtarget) {
13678 unsigned opcode;
13679
13680 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13681 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013682 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013683 SDValue N0 = N->getOperand(0);
13684 SDValue N1 = N->getOperand(1);
13685 SDValue CMP0 = N0->getOperand(1);
13686 SDValue CMP1 = N1->getOperand(1);
13687 DebugLoc DL = N->getDebugLoc();
13688
13689 // The SETCCs should both refer to the same CMP.
13690 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13691 return SDValue();
13692
13693 SDValue CMP00 = CMP0->getOperand(0);
13694 SDValue CMP01 = CMP0->getOperand(1);
13695 EVT VT = CMP00.getValueType();
13696
13697 if (VT == MVT::f32 || VT == MVT::f64) {
13698 bool ExpectingFlags = false;
13699 // Check for any users that want flags:
13700 for (SDNode::use_iterator UI = N->use_begin(),
13701 UE = N->use_end();
13702 !ExpectingFlags && UI != UE; ++UI)
13703 switch (UI->getOpcode()) {
13704 default:
13705 case ISD::BR_CC:
13706 case ISD::BRCOND:
13707 case ISD::SELECT:
13708 ExpectingFlags = true;
13709 break;
13710 case ISD::CopyToReg:
13711 case ISD::SIGN_EXTEND:
13712 case ISD::ZERO_EXTEND:
13713 case ISD::ANY_EXTEND:
13714 break;
13715 }
13716
13717 if (!ExpectingFlags) {
13718 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13719 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13720
13721 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13722 X86::CondCode tmp = cc0;
13723 cc0 = cc1;
13724 cc1 = tmp;
13725 }
13726
13727 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13728 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13729 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13730 X86ISD::NodeType NTOperator = is64BitFP ?
13731 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13732 // FIXME: need symbolic constants for these magic numbers.
13733 // See X86ATTInstPrinter.cpp:printSSECC().
13734 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13735 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13736 DAG.getConstant(x86cc, MVT::i8));
13737 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13738 OnesOrZeroesF);
13739 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13740 DAG.getConstant(1, MVT::i32));
13741 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13742 return OneBitOfTruth;
13743 }
13744 }
13745 }
13746 }
13747 return SDValue();
13748}
13749
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013750/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13751/// so it can be folded inside ANDNP.
13752static bool CanFoldXORWithAllOnes(const SDNode *N) {
13753 EVT VT = N->getValueType(0);
13754
13755 // Match direct AllOnes for 128 and 256-bit vectors
13756 if (ISD::isBuildVectorAllOnes(N))
13757 return true;
13758
13759 // Look through a bit convert.
13760 if (N->getOpcode() == ISD::BITCAST)
13761 N = N->getOperand(0).getNode();
13762
13763 // Sometimes the operand may come from a insert_subvector building a 256-bit
13764 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013765 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013766 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13767 SDValue V1 = N->getOperand(0);
13768 SDValue V2 = N->getOperand(1);
13769
13770 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13771 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13772 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13773 ISD::isBuildVectorAllOnes(V2.getNode()))
13774 return true;
13775 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013776
13777 return false;
13778}
13779
Nate Begemanb65c1752010-12-17 22:55:37 +000013780static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13781 TargetLowering::DAGCombinerInfo &DCI,
13782 const X86Subtarget *Subtarget) {
13783 if (DCI.isBeforeLegalizeOps())
13784 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013785
Stuart Hastings865f0932011-06-03 23:53:54 +000013786 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13787 if (R.getNode())
13788 return R;
13789
Craig Topper54a11172011-10-14 07:06:56 +000013790 EVT VT = N->getValueType(0);
13791
Craig Topperb4c94572011-10-21 06:55:01 +000013792 // Create ANDN, BLSI, and BLSR instructions
13793 // BLSI is X & (-X)
13794 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013795 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13796 SDValue N0 = N->getOperand(0);
13797 SDValue N1 = N->getOperand(1);
13798 DebugLoc DL = N->getDebugLoc();
13799
13800 // Check LHS for not
13801 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13802 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13803 // Check RHS for not
13804 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13805 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13806
Craig Topperb4c94572011-10-21 06:55:01 +000013807 // Check LHS for neg
13808 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13809 isZero(N0.getOperand(0)))
13810 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13811
13812 // Check RHS for neg
13813 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13814 isZero(N1.getOperand(0)))
13815 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13816
13817 // Check LHS for X-1
13818 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13819 isAllOnes(N0.getOperand(1)))
13820 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13821
13822 // Check RHS for X-1
13823 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13824 isAllOnes(N1.getOperand(1)))
13825 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13826
Craig Topper54a11172011-10-14 07:06:56 +000013827 return SDValue();
13828 }
13829
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013830 // Want to form ANDNP nodes:
13831 // 1) In the hopes of then easily combining them with OR and AND nodes
13832 // to form PBLEND/PSIGN.
13833 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013834 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013835 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013836
Nate Begemanb65c1752010-12-17 22:55:37 +000013837 SDValue N0 = N->getOperand(0);
13838 SDValue N1 = N->getOperand(1);
13839 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013840
Nate Begemanb65c1752010-12-17 22:55:37 +000013841 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013842 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013843 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13844 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013845 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013846
13847 // Check RHS for vnot
13848 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013849 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13850 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013851 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013852
Nate Begemanb65c1752010-12-17 22:55:37 +000013853 return SDValue();
13854}
13855
Evan Cheng760d1942010-01-04 21:22:48 +000013856static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013857 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013858 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013859 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013860 return SDValue();
13861
Stuart Hastings865f0932011-06-03 23:53:54 +000013862 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13863 if (R.getNode())
13864 return R;
13865
Evan Cheng760d1942010-01-04 21:22:48 +000013866 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013867
Evan Cheng760d1942010-01-04 21:22:48 +000013868 SDValue N0 = N->getOperand(0);
13869 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013870
Nate Begemanb65c1752010-12-17 22:55:37 +000013871 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013872 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013873 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013874 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13875 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013876
Craig Topper1666cb62011-11-19 07:07:26 +000013877 // Canonicalize pandn to RHS
13878 if (N0.getOpcode() == X86ISD::ANDNP)
13879 std::swap(N0, N1);
13880 // or (and (m, x), (pandn m, y))
13881 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13882 SDValue Mask = N1.getOperand(0);
13883 SDValue X = N1.getOperand(1);
13884 SDValue Y;
13885 if (N0.getOperand(0) == Mask)
13886 Y = N0.getOperand(1);
13887 if (N0.getOperand(1) == Mask)
13888 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013889
Craig Topper1666cb62011-11-19 07:07:26 +000013890 // Check to see if the mask appeared in both the AND and ANDNP and
13891 if (!Y.getNode())
13892 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013893
Craig Topper1666cb62011-11-19 07:07:26 +000013894 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13895 if (Mask.getOpcode() != ISD::BITCAST ||
13896 X.getOpcode() != ISD::BITCAST ||
13897 Y.getOpcode() != ISD::BITCAST)
13898 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013899
Craig Topper1666cb62011-11-19 07:07:26 +000013900 // Look through mask bitcast.
13901 Mask = Mask.getOperand(0);
13902 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013903
Craig Topper1666cb62011-11-19 07:07:26 +000013904 // Validate that the Mask operand is a vector sra node. The sra node
13905 // will be an intrinsic.
13906 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13907 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013908
Craig Topper1666cb62011-11-19 07:07:26 +000013909 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13910 // there is no psrai.b
13911 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13912 case Intrinsic::x86_sse2_psrai_w:
13913 case Intrinsic::x86_sse2_psrai_d:
13914 case Intrinsic::x86_avx2_psrai_w:
13915 case Intrinsic::x86_avx2_psrai_d:
13916 break;
13917 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013918 }
Craig Topper1666cb62011-11-19 07:07:26 +000013919
13920 // Check that the SRA is all signbits.
13921 SDValue SraC = Mask.getOperand(2);
13922 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13923 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13924 if ((SraAmt + 1) != EltBits)
13925 return SDValue();
13926
13927 DebugLoc DL = N->getDebugLoc();
13928
13929 // Now we know we at least have a plendvb with the mask val. See if
13930 // we can form a psignb/w/d.
13931 // psign = x.type == y.type == mask.type && y = sub(0, x);
13932 X = X.getOperand(0);
13933 Y = Y.getOperand(0);
13934 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13935 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013936 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13937 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13938 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13939 Mask.getOperand(1));
13940 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013941 }
13942 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013943 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013944 return SDValue();
13945
13946 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13947
13948 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13949 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13950 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
13951 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, X, Y);
13952 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013953 }
13954 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013955
Craig Topper1666cb62011-11-19 07:07:26 +000013956 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13957 return SDValue();
13958
Nate Begemanb65c1752010-12-17 22:55:37 +000013959 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013960 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13961 std::swap(N0, N1);
13962 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13963 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013964 if (!N0.hasOneUse() || !N1.hasOneUse())
13965 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013966
13967 SDValue ShAmt0 = N0.getOperand(1);
13968 if (ShAmt0.getValueType() != MVT::i8)
13969 return SDValue();
13970 SDValue ShAmt1 = N1.getOperand(1);
13971 if (ShAmt1.getValueType() != MVT::i8)
13972 return SDValue();
13973 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13974 ShAmt0 = ShAmt0.getOperand(0);
13975 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13976 ShAmt1 = ShAmt1.getOperand(0);
13977
13978 DebugLoc DL = N->getDebugLoc();
13979 unsigned Opc = X86ISD::SHLD;
13980 SDValue Op0 = N0.getOperand(0);
13981 SDValue Op1 = N1.getOperand(0);
13982 if (ShAmt0.getOpcode() == ISD::SUB) {
13983 Opc = X86ISD::SHRD;
13984 std::swap(Op0, Op1);
13985 std::swap(ShAmt0, ShAmt1);
13986 }
13987
Evan Cheng8b1190a2010-04-28 01:18:01 +000013988 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013989 if (ShAmt1.getOpcode() == ISD::SUB) {
13990 SDValue Sum = ShAmt1.getOperand(0);
13991 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013992 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13993 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13994 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13995 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013996 return DAG.getNode(Opc, DL, VT,
13997 Op0, Op1,
13998 DAG.getNode(ISD::TRUNCATE, DL,
13999 MVT::i8, ShAmt0));
14000 }
14001 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14002 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14003 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014004 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014005 return DAG.getNode(Opc, DL, VT,
14006 N0.getOperand(0), N1.getOperand(0),
14007 DAG.getNode(ISD::TRUNCATE, DL,
14008 MVT::i8, ShAmt0));
14009 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014010
Evan Cheng760d1942010-01-04 21:22:48 +000014011 return SDValue();
14012}
14013
Craig Topperb4c94572011-10-21 06:55:01 +000014014static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14015 TargetLowering::DAGCombinerInfo &DCI,
14016 const X86Subtarget *Subtarget) {
14017 if (DCI.isBeforeLegalizeOps())
14018 return SDValue();
14019
14020 EVT VT = N->getValueType(0);
14021
14022 if (VT != MVT::i32 && VT != MVT::i64)
14023 return SDValue();
14024
14025 // Create BLSMSK instructions by finding X ^ (X-1)
14026 SDValue N0 = N->getOperand(0);
14027 SDValue N1 = N->getOperand(1);
14028 DebugLoc DL = N->getDebugLoc();
14029
14030 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14031 isAllOnes(N0.getOperand(1)))
14032 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14033
14034 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14035 isAllOnes(N1.getOperand(1)))
14036 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14037
14038 return SDValue();
14039}
14040
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014041/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14042static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14043 const X86Subtarget *Subtarget) {
14044 LoadSDNode *Ld = cast<LoadSDNode>(N);
14045 EVT RegVT = Ld->getValueType(0);
14046 EVT MemVT = Ld->getMemoryVT();
14047 DebugLoc dl = Ld->getDebugLoc();
14048 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14049
14050 ISD::LoadExtType Ext = Ld->getExtensionType();
14051
Nadav Rotemca6f2962011-09-18 19:00:23 +000014052 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014053 // shuffle. We need SSE4 for the shuffles.
14054 // TODO: It is possible to support ZExt by zeroing the undef values
14055 // during the shuffle phase or after the shuffle.
14056 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14057 assert(MemVT != RegVT && "Cannot extend to the same type");
14058 assert(MemVT.isVector() && "Must load a vector from memory");
14059
14060 unsigned NumElems = RegVT.getVectorNumElements();
14061 unsigned RegSz = RegVT.getSizeInBits();
14062 unsigned MemSz = MemVT.getSizeInBits();
14063 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014064 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014065 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14066
14067 // Attempt to load the original value using a single load op.
14068 // Find a scalar type which is equal to the loaded word size.
14069 MVT SclrLoadTy = MVT::i8;
14070 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14071 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14072 MVT Tp = (MVT::SimpleValueType)tp;
14073 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14074 SclrLoadTy = Tp;
14075 break;
14076 }
14077 }
14078
14079 // Proceed if a load word is found.
14080 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14081
14082 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14083 RegSz/SclrLoadTy.getSizeInBits());
14084
14085 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14086 RegSz/MemVT.getScalarType().getSizeInBits());
14087 // Can't shuffle using an illegal type.
14088 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14089
14090 // Perform a single load.
14091 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14092 Ld->getBasePtr(),
14093 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014094 Ld->isNonTemporal(), Ld->isInvariant(),
14095 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014096
14097 // Insert the word loaded into a vector.
14098 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14099 LoadUnitVecVT, ScalarLoad);
14100
14101 // Bitcast the loaded value to a vector of the original element type, in
14102 // the size of the target vector type.
14103 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14104 unsigned SizeRatio = RegSz/MemSz;
14105
14106 // Redistribute the loaded elements into the different locations.
14107 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14108 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14109
14110 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14111 DAG.getUNDEF(SlicedVec.getValueType()),
14112 ShuffleVec.data());
14113
14114 // Bitcast to the requested type.
14115 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14116 // Replace the original load with the new sequence
14117 // and return the new chain.
14118 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14119 return SDValue(ScalarLoad.getNode(), 1);
14120 }
14121
14122 return SDValue();
14123}
14124
Chris Lattner149a4e52008-02-22 02:09:43 +000014125/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014126static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014127 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014128 StoreSDNode *St = cast<StoreSDNode>(N);
14129 EVT VT = St->getValue().getValueType();
14130 EVT StVT = St->getMemoryVT();
14131 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014132 SDValue StoredVal = St->getOperand(1);
14133 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14134
14135 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014136 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14137 // 128-bit ones. If in the future the cost becomes only one memory access the
14138 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014139 if (VT.getSizeInBits() == 256 &&
14140 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14141 StoredVal.getNumOperands() == 2) {
14142
14143 SDValue Value0 = StoredVal.getOperand(0);
14144 SDValue Value1 = StoredVal.getOperand(1);
14145
14146 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14147 SDValue Ptr0 = St->getBasePtr();
14148 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14149
14150 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14151 St->getPointerInfo(), St->isVolatile(),
14152 St->isNonTemporal(), St->getAlignment());
14153 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14154 St->getPointerInfo(), St->isVolatile(),
14155 St->isNonTemporal(), St->getAlignment());
14156 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14157 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014158
14159 // Optimize trunc store (of multiple scalars) to shuffle and store.
14160 // First, pack all of the elements in one place. Next, store to memory
14161 // in fewer chunks.
14162 if (St->isTruncatingStore() && VT.isVector()) {
14163 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14164 unsigned NumElems = VT.getVectorNumElements();
14165 assert(StVT != VT && "Cannot truncate to the same type");
14166 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14167 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14168
14169 // From, To sizes and ElemCount must be pow of two
14170 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014171 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014172 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014173 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014174
Nadav Rotem614061b2011-08-10 19:30:14 +000014175 unsigned SizeRatio = FromSz / ToSz;
14176
14177 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14178
14179 // Create a type on which we perform the shuffle
14180 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14181 StVT.getScalarType(), NumElems*SizeRatio);
14182
14183 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14184
14185 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14186 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14187 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14188
14189 // Can't shuffle using an illegal type
14190 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14191
14192 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14193 DAG.getUNDEF(WideVec.getValueType()),
14194 ShuffleVec.data());
14195 // At this point all of the data is stored at the bottom of the
14196 // register. We now need to save it to mem.
14197
14198 // Find the largest store unit
14199 MVT StoreType = MVT::i8;
14200 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14201 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14202 MVT Tp = (MVT::SimpleValueType)tp;
14203 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14204 StoreType = Tp;
14205 }
14206
14207 // Bitcast the original vector into a vector of store-size units
14208 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14209 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14210 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14211 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14212 SmallVector<SDValue, 8> Chains;
14213 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14214 TLI.getPointerTy());
14215 SDValue Ptr = St->getBasePtr();
14216
14217 // Perform one or more big stores into memory.
14218 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14219 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14220 StoreType, ShuffWide,
14221 DAG.getIntPtrConstant(i));
14222 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14223 St->getPointerInfo(), St->isVolatile(),
14224 St->isNonTemporal(), St->getAlignment());
14225 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14226 Chains.push_back(Ch);
14227 }
14228
14229 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14230 Chains.size());
14231 }
14232
14233
Chris Lattner149a4e52008-02-22 02:09:43 +000014234 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14235 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014236 // A preferable solution to the general problem is to figure out the right
14237 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014238
14239 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014240 if (VT.getSizeInBits() != 64)
14241 return SDValue();
14242
Devang Patel578efa92009-06-05 21:57:13 +000014243 const Function *F = DAG.getMachineFunction().getFunction();
14244 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000014245 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014246 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014247 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014248 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014249 isa<LoadSDNode>(St->getValue()) &&
14250 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14251 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014252 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014253 LoadSDNode *Ld = 0;
14254 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014255 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014256 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014257 // Must be a store of a load. We currently handle two cases: the load
14258 // is a direct child, and it's under an intervening TokenFactor. It is
14259 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014260 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014261 Ld = cast<LoadSDNode>(St->getChain());
14262 else if (St->getValue().hasOneUse() &&
14263 ChainVal->getOpcode() == ISD::TokenFactor) {
14264 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014265 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014266 TokenFactorIndex = i;
14267 Ld = cast<LoadSDNode>(St->getValue());
14268 } else
14269 Ops.push_back(ChainVal->getOperand(i));
14270 }
14271 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014272
Evan Cheng536e6672009-03-12 05:59:15 +000014273 if (!Ld || !ISD::isNormalLoad(Ld))
14274 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014275
Evan Cheng536e6672009-03-12 05:59:15 +000014276 // If this is not the MMX case, i.e. we are just turning i64 load/store
14277 // into f64 load/store, avoid the transformation if there are multiple
14278 // uses of the loaded value.
14279 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14280 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014281
Evan Cheng536e6672009-03-12 05:59:15 +000014282 DebugLoc LdDL = Ld->getDebugLoc();
14283 DebugLoc StDL = N->getDebugLoc();
14284 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14285 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14286 // pair instead.
14287 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014288 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014289 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14290 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014291 Ld->isNonTemporal(), Ld->isInvariant(),
14292 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014293 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014294 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014295 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014296 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014297 Ops.size());
14298 }
Evan Cheng536e6672009-03-12 05:59:15 +000014299 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014300 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014301 St->isVolatile(), St->isNonTemporal(),
14302 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014303 }
Evan Cheng536e6672009-03-12 05:59:15 +000014304
14305 // Otherwise, lower to two pairs of 32-bit loads / stores.
14306 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014307 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14308 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014309
Owen Anderson825b72b2009-08-11 20:47:22 +000014310 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014311 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014312 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014313 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014314 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014315 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014316 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014317 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014318 MinAlign(Ld->getAlignment(), 4));
14319
14320 SDValue NewChain = LoLd.getValue(1);
14321 if (TokenFactorIndex != -1) {
14322 Ops.push_back(LoLd);
14323 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014324 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014325 Ops.size());
14326 }
14327
14328 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014329 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14330 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014331
14332 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014333 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014334 St->isVolatile(), St->isNonTemporal(),
14335 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014336 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014337 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014338 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014339 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014340 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014341 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014342 }
Dan Gohman475871a2008-07-27 21:46:04 +000014343 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014344}
14345
Duncan Sands17470be2011-09-22 20:15:48 +000014346/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14347/// and return the operands for the horizontal operation in LHS and RHS. A
14348/// horizontal operation performs the binary operation on successive elements
14349/// of its first operand, then on successive elements of its second operand,
14350/// returning the resulting values in a vector. For example, if
14351/// A = < float a0, float a1, float a2, float a3 >
14352/// and
14353/// B = < float b0, float b1, float b2, float b3 >
14354/// then the result of doing a horizontal operation on A and B is
14355/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14356/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14357/// A horizontal-op B, for some already available A and B, and if so then LHS is
14358/// set to A, RHS to B, and the routine returns 'true'.
14359/// Note that the binary operation should have the property that if one of the
14360/// operands is UNDEF then the result is UNDEF.
14361static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14362 // Look for the following pattern: if
14363 // A = < float a0, float a1, float a2, float a3 >
14364 // B = < float b0, float b1, float b2, float b3 >
14365 // and
14366 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14367 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14368 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14369 // which is A horizontal-op B.
14370
14371 // At least one of the operands should be a vector shuffle.
14372 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14373 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14374 return false;
14375
14376 EVT VT = LHS.getValueType();
14377 unsigned N = VT.getVectorNumElements();
14378
14379 // View LHS in the form
14380 // LHS = VECTOR_SHUFFLE A, B, LMask
14381 // If LHS is not a shuffle then pretend it is the shuffle
14382 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14383 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14384 // type VT.
14385 SDValue A, B;
14386 SmallVector<int, 8> LMask(N);
14387 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14388 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14389 A = LHS.getOperand(0);
14390 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14391 B = LHS.getOperand(1);
14392 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14393 } else {
14394 if (LHS.getOpcode() != ISD::UNDEF)
14395 A = LHS;
14396 for (unsigned i = 0; i != N; ++i)
14397 LMask[i] = i;
14398 }
14399
14400 // Likewise, view RHS in the form
14401 // RHS = VECTOR_SHUFFLE C, D, RMask
14402 SDValue C, D;
14403 SmallVector<int, 8> RMask(N);
14404 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14405 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14406 C = RHS.getOperand(0);
14407 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14408 D = RHS.getOperand(1);
14409 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14410 } else {
14411 if (RHS.getOpcode() != ISD::UNDEF)
14412 C = RHS;
14413 for (unsigned i = 0; i != N; ++i)
14414 RMask[i] = i;
14415 }
14416
14417 // Check that the shuffles are both shuffling the same vectors.
14418 if (!(A == C && B == D) && !(A == D && B == C))
14419 return false;
14420
14421 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14422 if (!A.getNode() && !B.getNode())
14423 return false;
14424
14425 // If A and B occur in reverse order in RHS, then "swap" them (which means
14426 // rewriting the mask).
14427 if (A != C)
14428 for (unsigned i = 0; i != N; ++i) {
14429 unsigned Idx = RMask[i];
14430 if (Idx < N)
14431 RMask[i] += N;
14432 else if (Idx < 2*N)
14433 RMask[i] -= N;
14434 }
14435
14436 // At this point LHS and RHS are equivalent to
14437 // LHS = VECTOR_SHUFFLE A, B, LMask
14438 // RHS = VECTOR_SHUFFLE A, B, RMask
14439 // Check that the masks correspond to performing a horizontal operation.
14440 for (unsigned i = 0; i != N; ++i) {
14441 unsigned LIdx = LMask[i], RIdx = RMask[i];
14442
14443 // Ignore any UNDEF components.
14444 if (LIdx >= 2*N || RIdx >= 2*N || (!A.getNode() && (LIdx < N || RIdx < N))
14445 || (!B.getNode() && (LIdx >= N || RIdx >= N)))
14446 continue;
14447
14448 // Check that successive elements are being operated on. If not, this is
14449 // not a horizontal operation.
14450 if (!(LIdx == 2*i && RIdx == 2*i + 1) &&
14451 !(isCommutative && LIdx == 2*i + 1 && RIdx == 2*i))
14452 return false;
14453 }
14454
14455 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14456 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14457 return true;
14458}
14459
14460/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14461static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14462 const X86Subtarget *Subtarget) {
14463 EVT VT = N->getValueType(0);
14464 SDValue LHS = N->getOperand(0);
14465 SDValue RHS = N->getOperand(1);
14466
14467 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014468 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014469 isHorizontalBinOp(LHS, RHS, true))
14470 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14471 return SDValue();
14472}
14473
14474/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14475static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14476 const X86Subtarget *Subtarget) {
14477 EVT VT = N->getValueType(0);
14478 SDValue LHS = N->getOperand(0);
14479 SDValue RHS = N->getOperand(1);
14480
14481 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014482 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014483 isHorizontalBinOp(LHS, RHS, false))
14484 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14485 return SDValue();
14486}
14487
Chris Lattner6cf73262008-01-25 06:14:17 +000014488/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14489/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014490static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014491 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14492 // F[X]OR(0.0, x) -> x
14493 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014494 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14495 if (C->getValueAPF().isPosZero())
14496 return N->getOperand(1);
14497 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14498 if (C->getValueAPF().isPosZero())
14499 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014500 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014501}
14502
14503/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014504static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014505 // FAND(0.0, x) -> 0.0
14506 // FAND(x, 0.0) -> 0.0
14507 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14508 if (C->getValueAPF().isPosZero())
14509 return N->getOperand(0);
14510 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14511 if (C->getValueAPF().isPosZero())
14512 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014513 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014514}
14515
Dan Gohmane5af2d32009-01-29 01:59:02 +000014516static SDValue PerformBTCombine(SDNode *N,
14517 SelectionDAG &DAG,
14518 TargetLowering::DAGCombinerInfo &DCI) {
14519 // BT ignores high bits in the bit index operand.
14520 SDValue Op1 = N->getOperand(1);
14521 if (Op1.hasOneUse()) {
14522 unsigned BitWidth = Op1.getValueSizeInBits();
14523 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14524 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014525 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14526 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014527 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014528 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14529 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14530 DCI.CommitTargetLoweringOpt(TLO);
14531 }
14532 return SDValue();
14533}
Chris Lattner83e6c992006-10-04 06:57:07 +000014534
Eli Friedman7a5e5552009-06-07 06:52:44 +000014535static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14536 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014537 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014538 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014539 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014540 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014541 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014542 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014543 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014544 }
14545 return SDValue();
14546}
14547
Evan Cheng2e489c42009-12-16 00:53:11 +000014548static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14549 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14550 // (and (i32 x86isd::setcc_carry), 1)
14551 // This eliminates the zext. This transformation is necessary because
14552 // ISD::SETCC is always legalized to i8.
14553 DebugLoc dl = N->getDebugLoc();
14554 SDValue N0 = N->getOperand(0);
14555 EVT VT = N->getValueType(0);
14556 if (N0.getOpcode() == ISD::AND &&
14557 N0.hasOneUse() &&
14558 N0.getOperand(0).hasOneUse()) {
14559 SDValue N00 = N0.getOperand(0);
14560 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14561 return SDValue();
14562 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14563 if (!C || C->getZExtValue() != 1)
14564 return SDValue();
14565 return DAG.getNode(ISD::AND, dl, VT,
14566 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14567 N00.getOperand(0), N00.getOperand(1)),
14568 DAG.getConstant(1, VT));
14569 }
14570
14571 return SDValue();
14572}
14573
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014574// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14575static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14576 unsigned X86CC = N->getConstantOperandVal(0);
14577 SDValue EFLAG = N->getOperand(1);
14578 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014579
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014580 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14581 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14582 // cases.
14583 if (X86CC == X86::COND_B)
14584 return DAG.getNode(ISD::AND, DL, MVT::i8,
14585 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14586 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14587 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014588
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014589 return SDValue();
14590}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014591
Benjamin Kramer1396c402011-06-18 11:09:41 +000014592static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14593 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014594 SDValue Op0 = N->getOperand(0);
14595 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14596 // a 32-bit target where SSE doesn't support i64->FP operations.
14597 if (Op0.getOpcode() == ISD::LOAD) {
14598 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14599 EVT VT = Ld->getValueType(0);
14600 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14601 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14602 !XTLI->getSubtarget()->is64Bit() &&
14603 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014604 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14605 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014606 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14607 return FILDChain;
14608 }
14609 }
14610 return SDValue();
14611}
14612
Chris Lattner23a01992010-12-20 01:37:09 +000014613// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14614static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14615 X86TargetLowering::DAGCombinerInfo &DCI) {
14616 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14617 // the result is either zero or one (depending on the input carry bit).
14618 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14619 if (X86::isZeroNode(N->getOperand(0)) &&
14620 X86::isZeroNode(N->getOperand(1)) &&
14621 // We don't have a good way to replace an EFLAGS use, so only do this when
14622 // dead right now.
14623 SDValue(N, 1).use_empty()) {
14624 DebugLoc DL = N->getDebugLoc();
14625 EVT VT = N->getValueType(0);
14626 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14627 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14628 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14629 DAG.getConstant(X86::COND_B,MVT::i8),
14630 N->getOperand(2)),
14631 DAG.getConstant(1, VT));
14632 return DCI.CombineTo(N, Res1, CarryOut);
14633 }
14634
14635 return SDValue();
14636}
14637
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014638// fold (add Y, (sete X, 0)) -> adc 0, Y
14639// (add Y, (setne X, 0)) -> sbb -1, Y
14640// (sub (sete X, 0), Y) -> sbb 0, Y
14641// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014642static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014643 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014644
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014645 // Look through ZExts.
14646 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14647 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14648 return SDValue();
14649
14650 SDValue SetCC = Ext.getOperand(0);
14651 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14652 return SDValue();
14653
14654 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14655 if (CC != X86::COND_E && CC != X86::COND_NE)
14656 return SDValue();
14657
14658 SDValue Cmp = SetCC.getOperand(1);
14659 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014660 !X86::isZeroNode(Cmp.getOperand(1)) ||
14661 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014662 return SDValue();
14663
14664 SDValue CmpOp0 = Cmp.getOperand(0);
14665 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14666 DAG.getConstant(1, CmpOp0.getValueType()));
14667
14668 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14669 if (CC == X86::COND_NE)
14670 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14671 DL, OtherVal.getValueType(), OtherVal,
14672 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14673 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14674 DL, OtherVal.getValueType(), OtherVal,
14675 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14676}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014677
Craig Topper54f952a2011-11-19 09:02:40 +000014678/// PerformADDCombine - Do target-specific dag combines on integer adds.
14679static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14680 const X86Subtarget *Subtarget) {
14681 EVT VT = N->getValueType(0);
14682 SDValue Op0 = N->getOperand(0);
14683 SDValue Op1 = N->getOperand(1);
14684
14685 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014686 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014687 isHorizontalBinOp(Op0, Op1, true))
14688 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14689
14690 return OptimizeConditionalInDecrement(N, DAG);
14691}
14692
14693static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14694 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014695 SDValue Op0 = N->getOperand(0);
14696 SDValue Op1 = N->getOperand(1);
14697
14698 // X86 can't encode an immediate LHS of a sub. See if we can push the
14699 // negation into a preceding instruction.
14700 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014701 // If the RHS of the sub is a XOR with one use and a constant, invert the
14702 // immediate. Then add one to the LHS of the sub so we can turn
14703 // X-Y -> X+~Y+1, saving one register.
14704 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14705 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014706 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014707 EVT VT = Op0.getValueType();
14708 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14709 Op1.getOperand(0),
14710 DAG.getConstant(~XorC, VT));
14711 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014712 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014713 }
14714 }
14715
Craig Topper54f952a2011-11-19 09:02:40 +000014716 // Try to synthesize horizontal adds from adds of shuffles.
14717 EVT VT = N->getValueType(0);
Craig Topperc0d82852011-11-22 00:44:41 +000014718 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014719 isHorizontalBinOp(Op0, Op1, false))
14720 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14721
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014722 return OptimizeConditionalInDecrement(N, DAG);
14723}
14724
Dan Gohman475871a2008-07-27 21:46:04 +000014725SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014726 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014727 SelectionDAG &DAG = DCI.DAG;
14728 switch (N->getOpcode()) {
14729 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014730 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014731 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014732 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014733 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014734 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014735 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14736 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014737 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014738 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014739 case ISD::SHL:
14740 case ISD::SRA:
14741 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014742 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014743 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014744 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014745 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014746 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014747 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014748 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14749 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014750 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014751 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14752 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014753 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014754 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014755 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014756 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014757 case X86ISD::SHUFPS: // Handle all target specific shuffles
14758 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014759 case X86ISD::PALIGN:
Craig Topper06cb6802011-11-26 20:47:44 +000014760 case X86ISD::PUNPCKH:
14761 case X86ISD::UNPCKHP:
14762 case X86ISD::PUNPCKL:
14763 case X86ISD::UNPCKLP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014764 case X86ISD::MOVHLPS:
14765 case X86ISD::MOVLHPS:
14766 case X86ISD::PSHUFD:
14767 case X86ISD::PSHUFHW:
14768 case X86ISD::PSHUFLW:
14769 case X86ISD::MOVSS:
14770 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014771 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014772 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000014773 case X86ISD::VPERM2F128:
Craig Topper70b883b2011-11-28 10:14:51 +000014774 case X86ISD::VPERM2I128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014775 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014776 }
14777
Dan Gohman475871a2008-07-27 21:46:04 +000014778 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014779}
14780
Evan Chenge5b51ac2010-04-17 06:13:15 +000014781/// isTypeDesirableForOp - Return true if the target has native support for
14782/// the specified value type and it is 'desirable' to use the type for the
14783/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14784/// instruction encodings are longer and some i16 instructions are slow.
14785bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14786 if (!isTypeLegal(VT))
14787 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014788 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014789 return true;
14790
14791 switch (Opc) {
14792 default:
14793 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014794 case ISD::LOAD:
14795 case ISD::SIGN_EXTEND:
14796 case ISD::ZERO_EXTEND:
14797 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014798 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014799 case ISD::SRL:
14800 case ISD::SUB:
14801 case ISD::ADD:
14802 case ISD::MUL:
14803 case ISD::AND:
14804 case ISD::OR:
14805 case ISD::XOR:
14806 return false;
14807 }
14808}
14809
14810/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014811/// beneficial for dag combiner to promote the specified node. If true, it
14812/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014813bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014814 EVT VT = Op.getValueType();
14815 if (VT != MVT::i16)
14816 return false;
14817
Evan Cheng4c26e932010-04-19 19:29:22 +000014818 bool Promote = false;
14819 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014820 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014821 default: break;
14822 case ISD::LOAD: {
14823 LoadSDNode *LD = cast<LoadSDNode>(Op);
14824 // If the non-extending load has a single use and it's not live out, then it
14825 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014826 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14827 Op.hasOneUse()*/) {
14828 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14829 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14830 // The only case where we'd want to promote LOAD (rather then it being
14831 // promoted as an operand is when it's only use is liveout.
14832 if (UI->getOpcode() != ISD::CopyToReg)
14833 return false;
14834 }
14835 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014836 Promote = true;
14837 break;
14838 }
14839 case ISD::SIGN_EXTEND:
14840 case ISD::ZERO_EXTEND:
14841 case ISD::ANY_EXTEND:
14842 Promote = true;
14843 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014844 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014845 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014846 SDValue N0 = Op.getOperand(0);
14847 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014848 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014849 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014850 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014851 break;
14852 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014853 case ISD::ADD:
14854 case ISD::MUL:
14855 case ISD::AND:
14856 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014857 case ISD::XOR:
14858 Commute = true;
14859 // fallthrough
14860 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014861 SDValue N0 = Op.getOperand(0);
14862 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014863 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014864 return false;
14865 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014866 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014867 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014868 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014869 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014870 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014871 }
14872 }
14873
14874 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014875 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014876}
14877
Evan Cheng60c07e12006-07-05 22:17:51 +000014878//===----------------------------------------------------------------------===//
14879// X86 Inline Assembly Support
14880//===----------------------------------------------------------------------===//
14881
Chris Lattnerb8105652009-07-20 17:51:36 +000014882bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14883 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014884
14885 std::string AsmStr = IA->getAsmString();
14886
14887 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014888 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014889 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014890
14891 switch (AsmPieces.size()) {
14892 default: return false;
14893 case 1:
14894 AsmStr = AsmPieces[0];
14895 AsmPieces.clear();
14896 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14897
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014898 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014899 // we will turn this bswap into something that will be lowered to logical ops
14900 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14901 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014902 // bswap $0
14903 if (AsmPieces.size() == 2 &&
14904 (AsmPieces[0] == "bswap" ||
14905 AsmPieces[0] == "bswapq" ||
14906 AsmPieces[0] == "bswapl") &&
14907 (AsmPieces[1] == "$0" ||
14908 AsmPieces[1] == "${0:q}")) {
14909 // No need to check constraints, nothing other than the equivalent of
14910 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014911 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014912 if (!Ty || Ty->getBitWidth() % 16 != 0)
14913 return false;
14914 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014915 }
14916 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014917 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014918 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014919 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014920 AsmPieces[1] == "$$8," &&
14921 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014922 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14923 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014924 const std::string &ConstraintsStr = IA->getConstraintString();
14925 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014926 std::sort(AsmPieces.begin(), AsmPieces.end());
14927 if (AsmPieces.size() == 4 &&
14928 AsmPieces[0] == "~{cc}" &&
14929 AsmPieces[1] == "~{dirflag}" &&
14930 AsmPieces[2] == "~{flags}" &&
14931 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014932 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014933 if (!Ty || Ty->getBitWidth() % 16 != 0)
14934 return false;
14935 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014936 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014937 }
14938 break;
14939 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014940 if (CI->getType()->isIntegerTy(32) &&
14941 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14942 SmallVector<StringRef, 4> Words;
14943 SplitString(AsmPieces[0], Words, " \t,");
14944 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14945 Words[2] == "${0:w}") {
14946 Words.clear();
14947 SplitString(AsmPieces[1], Words, " \t,");
14948 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14949 Words[2] == "$0") {
14950 Words.clear();
14951 SplitString(AsmPieces[2], Words, " \t,");
14952 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14953 Words[2] == "${0:w}") {
14954 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014955 const std::string &ConstraintsStr = IA->getConstraintString();
14956 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014957 std::sort(AsmPieces.begin(), AsmPieces.end());
14958 if (AsmPieces.size() == 4 &&
14959 AsmPieces[0] == "~{cc}" &&
14960 AsmPieces[1] == "~{dirflag}" &&
14961 AsmPieces[2] == "~{flags}" &&
14962 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014963 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014964 if (!Ty || Ty->getBitWidth() % 16 != 0)
14965 return false;
14966 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014967 }
14968 }
14969 }
14970 }
14971 }
Evan Cheng55d42002011-01-08 01:24:27 +000014972
14973 if (CI->getType()->isIntegerTy(64)) {
14974 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14975 if (Constraints.size() >= 2 &&
14976 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14977 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14978 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14979 SmallVector<StringRef, 4> Words;
14980 SplitString(AsmPieces[0], Words, " \t");
14981 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014982 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014983 SplitString(AsmPieces[1], Words, " \t");
14984 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14985 Words.clear();
14986 SplitString(AsmPieces[2], Words, " \t,");
14987 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14988 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014989 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014990 if (!Ty || Ty->getBitWidth() % 16 != 0)
14991 return false;
14992 return IntrinsicLowering::LowerToByteSwap(CI);
14993 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014994 }
14995 }
14996 }
14997 }
14998 break;
14999 }
15000 return false;
15001}
15002
15003
15004
Chris Lattnerf4dff842006-07-11 02:54:03 +000015005/// getConstraintType - Given a constraint letter, return the type of
15006/// constraint it is for this target.
15007X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015008X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15009 if (Constraint.size() == 1) {
15010 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015011 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015012 case 'q':
15013 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015014 case 'f':
15015 case 't':
15016 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015017 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015018 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015019 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015020 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015021 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015022 case 'a':
15023 case 'b':
15024 case 'c':
15025 case 'd':
15026 case 'S':
15027 case 'D':
15028 case 'A':
15029 return C_Register;
15030 case 'I':
15031 case 'J':
15032 case 'K':
15033 case 'L':
15034 case 'M':
15035 case 'N':
15036 case 'G':
15037 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015038 case 'e':
15039 case 'Z':
15040 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015041 default:
15042 break;
15043 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015044 }
Chris Lattner4234f572007-03-25 02:14:49 +000015045 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015046}
15047
John Thompson44ab89e2010-10-29 17:29:13 +000015048/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015049/// This object must already have been set up with the operand type
15050/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015051TargetLowering::ConstraintWeight
15052 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015053 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015054 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015055 Value *CallOperandVal = info.CallOperandVal;
15056 // If we don't have a value, we can't do a match,
15057 // but allow it at the lowest weight.
15058 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015059 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015060 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015061 // Look at the constraint type.
15062 switch (*constraint) {
15063 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015064 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15065 case 'R':
15066 case 'q':
15067 case 'Q':
15068 case 'a':
15069 case 'b':
15070 case 'c':
15071 case 'd':
15072 case 'S':
15073 case 'D':
15074 case 'A':
15075 if (CallOperandVal->getType()->isIntegerTy())
15076 weight = CW_SpecificReg;
15077 break;
15078 case 'f':
15079 case 't':
15080 case 'u':
15081 if (type->isFloatingPointTy())
15082 weight = CW_SpecificReg;
15083 break;
15084 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015085 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015086 weight = CW_SpecificReg;
15087 break;
15088 case 'x':
15089 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015090 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015091 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015092 break;
15093 case 'I':
15094 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15095 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015096 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015097 }
15098 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015099 case 'J':
15100 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15101 if (C->getZExtValue() <= 63)
15102 weight = CW_Constant;
15103 }
15104 break;
15105 case 'K':
15106 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15107 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15108 weight = CW_Constant;
15109 }
15110 break;
15111 case 'L':
15112 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15113 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15114 weight = CW_Constant;
15115 }
15116 break;
15117 case 'M':
15118 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15119 if (C->getZExtValue() <= 3)
15120 weight = CW_Constant;
15121 }
15122 break;
15123 case 'N':
15124 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15125 if (C->getZExtValue() <= 0xff)
15126 weight = CW_Constant;
15127 }
15128 break;
15129 case 'G':
15130 case 'C':
15131 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15132 weight = CW_Constant;
15133 }
15134 break;
15135 case 'e':
15136 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15137 if ((C->getSExtValue() >= -0x80000000LL) &&
15138 (C->getSExtValue() <= 0x7fffffffLL))
15139 weight = CW_Constant;
15140 }
15141 break;
15142 case 'Z':
15143 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15144 if (C->getZExtValue() <= 0xffffffff)
15145 weight = CW_Constant;
15146 }
15147 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015148 }
15149 return weight;
15150}
15151
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015152/// LowerXConstraint - try to replace an X constraint, which matches anything,
15153/// with another that has more specific requirements based on the type of the
15154/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015155const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015156LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015157 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15158 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015159 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015160 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015161 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015162 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015163 return "x";
15164 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015165
Chris Lattner5e764232008-04-26 23:02:14 +000015166 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015167}
15168
Chris Lattner48884cd2007-08-25 00:47:38 +000015169/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15170/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015171void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015172 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015173 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015174 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015175 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015176
Eric Christopher100c8332011-06-02 23:16:42 +000015177 // Only support length 1 constraints for now.
15178 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015179
Eric Christopher100c8332011-06-02 23:16:42 +000015180 char ConstraintLetter = Constraint[0];
15181 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015182 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015183 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015184 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015185 if (C->getZExtValue() <= 31) {
15186 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015187 break;
15188 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015189 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015190 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015191 case 'J':
15192 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015193 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015194 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15195 break;
15196 }
15197 }
15198 return;
15199 case 'K':
15200 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015201 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015202 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15203 break;
15204 }
15205 }
15206 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015207 case 'N':
15208 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015209 if (C->getZExtValue() <= 255) {
15210 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015211 break;
15212 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015213 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015214 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015215 case 'e': {
15216 // 32-bit signed value
15217 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015218 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15219 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015220 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015221 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015222 break;
15223 }
15224 // FIXME gcc accepts some relocatable values here too, but only in certain
15225 // memory models; it's complicated.
15226 }
15227 return;
15228 }
15229 case 'Z': {
15230 // 32-bit unsigned value
15231 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015232 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15233 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015234 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15235 break;
15236 }
15237 }
15238 // FIXME gcc accepts some relocatable values here too, but only in certain
15239 // memory models; it's complicated.
15240 return;
15241 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015242 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015243 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015244 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015245 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015246 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015247 break;
15248 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015249
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015250 // In any sort of PIC mode addresses need to be computed at runtime by
15251 // adding in a register or some sort of table lookup. These can't
15252 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015253 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015254 return;
15255
Chris Lattnerdc43a882007-05-03 16:52:29 +000015256 // If we are in non-pic codegen mode, we allow the address of a global (with
15257 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015258 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015259 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015260
Chris Lattner49921962009-05-08 18:23:14 +000015261 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15262 while (1) {
15263 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15264 Offset += GA->getOffset();
15265 break;
15266 } else if (Op.getOpcode() == ISD::ADD) {
15267 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15268 Offset += C->getZExtValue();
15269 Op = Op.getOperand(0);
15270 continue;
15271 }
15272 } else if (Op.getOpcode() == ISD::SUB) {
15273 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15274 Offset += -C->getZExtValue();
15275 Op = Op.getOperand(0);
15276 continue;
15277 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015278 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015279
Chris Lattner49921962009-05-08 18:23:14 +000015280 // Otherwise, this isn't something we can handle, reject it.
15281 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015282 }
Eric Christopherfd179292009-08-27 18:07:15 +000015283
Dan Gohman46510a72010-04-15 01:51:59 +000015284 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015285 // If we require an extra load to get this address, as in PIC mode, we
15286 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015287 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15288 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015289 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015290
Devang Patel0d881da2010-07-06 22:08:15 +000015291 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15292 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015293 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015294 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015295 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015296
Gabor Greifba36cb52008-08-28 21:40:38 +000015297 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015298 Ops.push_back(Result);
15299 return;
15300 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015301 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015302}
15303
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015304std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015305X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015306 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015307 // First, see if this is a constraint that directly corresponds to an LLVM
15308 // register class.
15309 if (Constraint.size() == 1) {
15310 // GCC Constraint Letters
15311 switch (Constraint[0]) {
15312 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015313 // TODO: Slight differences here in allocation order and leaving
15314 // RIP in the class. Do they matter any more here than they do
15315 // in the normal allocation?
15316 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15317 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015318 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015319 return std::make_pair(0U, X86::GR32RegisterClass);
15320 else if (VT == MVT::i16)
15321 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015322 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015323 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015324 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015325 return std::make_pair(0U, X86::GR64RegisterClass);
15326 break;
15327 }
15328 // 32-bit fallthrough
15329 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015330 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015331 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15332 else if (VT == MVT::i16)
15333 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015334 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015335 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15336 else if (VT == MVT::i64)
15337 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15338 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015339 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015340 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015341 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015342 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015343 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015344 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015345 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015346 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015347 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015348 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015349 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015350 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15351 if (VT == MVT::i16)
15352 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15353 if (VT == MVT::i32 || !Subtarget->is64Bit())
15354 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15355 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015356 case 'f': // FP Stack registers.
15357 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15358 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015359 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015360 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015361 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015362 return std::make_pair(0U, X86::RFP64RegisterClass);
15363 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015364 case 'y': // MMX_REGS if MMX allowed.
15365 if (!Subtarget->hasMMX()) break;
15366 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015367 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015368 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015369 // FALL THROUGH.
15370 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015371 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015372
Owen Anderson825b72b2009-08-11 20:47:22 +000015373 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015374 default: break;
15375 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015376 case MVT::f32:
15377 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015378 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015379 case MVT::f64:
15380 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015381 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015382 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015383 case MVT::v16i8:
15384 case MVT::v8i16:
15385 case MVT::v4i32:
15386 case MVT::v2i64:
15387 case MVT::v4f32:
15388 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015389 return std::make_pair(0U, X86::VR128RegisterClass);
15390 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015391 break;
15392 }
15393 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015394
Chris Lattnerf76d1802006-07-31 23:26:50 +000015395 // Use the default implementation in TargetLowering to convert the register
15396 // constraint into a member of a register class.
15397 std::pair<unsigned, const TargetRegisterClass*> Res;
15398 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015399
15400 // Not found as a standard register?
15401 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015402 // Map st(0) -> st(7) -> ST0
15403 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15404 tolower(Constraint[1]) == 's' &&
15405 tolower(Constraint[2]) == 't' &&
15406 Constraint[3] == '(' &&
15407 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15408 Constraint[5] == ')' &&
15409 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015410
Chris Lattner56d77c72009-09-13 22:41:48 +000015411 Res.first = X86::ST0+Constraint[4]-'0';
15412 Res.second = X86::RFP80RegisterClass;
15413 return Res;
15414 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015415
Chris Lattner56d77c72009-09-13 22:41:48 +000015416 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015417 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015418 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015419 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015420 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015421 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015422
15423 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015424 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015425 Res.first = X86::EFLAGS;
15426 Res.second = X86::CCRRegisterClass;
15427 return Res;
15428 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015429
Dale Johannesen330169f2008-11-13 21:52:36 +000015430 // 'A' means EAX + EDX.
15431 if (Constraint == "A") {
15432 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015433 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015434 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015435 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015436 return Res;
15437 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015438
Chris Lattnerf76d1802006-07-31 23:26:50 +000015439 // Otherwise, check to see if this is a register class of the wrong value
15440 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15441 // turn into {ax},{dx}.
15442 if (Res.second->hasType(VT))
15443 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015444
Chris Lattnerf76d1802006-07-31 23:26:50 +000015445 // All of the single-register GCC register classes map their values onto
15446 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15447 // really want an 8-bit or 32-bit register, map to the appropriate register
15448 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015449 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015450 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015451 unsigned DestReg = 0;
15452 switch (Res.first) {
15453 default: break;
15454 case X86::AX: DestReg = X86::AL; break;
15455 case X86::DX: DestReg = X86::DL; break;
15456 case X86::CX: DestReg = X86::CL; break;
15457 case X86::BX: DestReg = X86::BL; break;
15458 }
15459 if (DestReg) {
15460 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015461 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015462 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015463 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015464 unsigned DestReg = 0;
15465 switch (Res.first) {
15466 default: break;
15467 case X86::AX: DestReg = X86::EAX; break;
15468 case X86::DX: DestReg = X86::EDX; break;
15469 case X86::CX: DestReg = X86::ECX; break;
15470 case X86::BX: DestReg = X86::EBX; break;
15471 case X86::SI: DestReg = X86::ESI; break;
15472 case X86::DI: DestReg = X86::EDI; break;
15473 case X86::BP: DestReg = X86::EBP; break;
15474 case X86::SP: DestReg = X86::ESP; break;
15475 }
15476 if (DestReg) {
15477 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015478 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015479 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015480 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015481 unsigned DestReg = 0;
15482 switch (Res.first) {
15483 default: break;
15484 case X86::AX: DestReg = X86::RAX; break;
15485 case X86::DX: DestReg = X86::RDX; break;
15486 case X86::CX: DestReg = X86::RCX; break;
15487 case X86::BX: DestReg = X86::RBX; break;
15488 case X86::SI: DestReg = X86::RSI; break;
15489 case X86::DI: DestReg = X86::RDI; break;
15490 case X86::BP: DestReg = X86::RBP; break;
15491 case X86::SP: DestReg = X86::RSP; break;
15492 }
15493 if (DestReg) {
15494 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015495 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015496 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015497 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015498 } else if (Res.second == X86::FR32RegisterClass ||
15499 Res.second == X86::FR64RegisterClass ||
15500 Res.second == X86::VR128RegisterClass) {
15501 // Handle references to XMM physical registers that got mapped into the
15502 // wrong class. This can happen with constraints like {xmm0} where the
15503 // target independent register mapper will just pick the first match it can
15504 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015505 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015506 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015507 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015508 Res.second = X86::FR64RegisterClass;
15509 else if (X86::VR128RegisterClass->hasType(VT))
15510 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015511 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015512
Chris Lattnerf76d1802006-07-31 23:26:50 +000015513 return Res;
15514}