blob: 6099ba932606692defa893a415128bc923e4d8a2 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Devang Patel6a784892009-06-05 18:48:29 +0000273 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
540 else if (EnableSegmentedStacks)
541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Evan Chengc7ce29b2009-02-13 22:36:38 +0000547 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000623 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000751 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000788 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000805 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Craig Topperc0d82852011-11-22 00:44:41 +0000911 if (Subtarget->hasSSE41orAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Craig Topperc0d82852011-11-22 00:44:41 +0000983 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
David Greene9b9838d2009-06-29 16:47:10 +0000986 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
1712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001713 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
1721 const CCValAssign &VA,
1722 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001724 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001726 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001728 EVT ValVT;
1729
1730 // If value is passed by pointer we have address passed instead of the value
1731 // itself.
1732 if (VA.getLocInfo() == CCValAssign::Indirect)
1733 ValVT = VA.getLocVT();
1734 else
1735 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001736
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001737 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // In case of tail call optimization mark all arguments mutable. Since they
1740 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001741 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001742 unsigned Bytes = Flags.getByValSize();
1743 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1744 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001745 return DAG.getFrameIndex(FI, getPointerTy());
1746 } else {
1747 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001748 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1750 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001751 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001752 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001753 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 bool isVarArg,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl,
1762 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001765 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 const Function* Fn = MF.getFunction();
1769 if (Fn->hasExternalLinkage() &&
1770 Subtarget->isTargetCygMing() &&
1771 Fn->getName() == "main")
1772 FuncInfo->setForceFramePointer(true);
1773
Evan Cheng1bc78042006-04-26 01:20:17 +00001774 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Chris Lattner29689432010-03-11 00:22:57 +00001778 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1779 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Chris Lattner638402b2007-02-28 07:00:42 +00001781 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001782 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001783 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001785
1786 // Allocate shadow area for Win64
1787 if (IsWin64) {
1788 CCInfo.AllocateStack(32, 8);
1789 }
1790
Duncan Sands45907662010-10-31 13:21:44 +00001791 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Chris Lattnerf39f7712007-02-28 05:46:49 +00001793 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1796 CCValAssign &VA = ArgLocs[i];
1797 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1798 // places.
1799 assert(VA.getValNo() != LastVal &&
1800 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001801 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001802 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001806 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001815 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1816 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001818 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001819 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001820 RC = X86::VR64RegisterClass;
1821 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001822 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Devang Patel68e6bee2011-02-21 23:21:26 +00001824 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1828 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1829 // right size.
1830 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001831 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 DAG.getValueType(VA.getValVT()));
1833 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001834 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001836 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 // Handle MMX values passed in XMM regs.
1841 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001842 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1843 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 } else
1845 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001846 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 } else {
1848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001850 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851
1852 // If value is passed via pointer - do a load.
1853 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001854 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001858 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Dan Gohman61a92132008-04-21 23:59:07 +00001860 // The x86-64 ABI for returning structs by value requires that we copy
1861 // the sret argument into %rax for the return. Save the argument into
1862 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001863 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
1866 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001868 FuncInfo->setSRetReturnReg(Reg);
1869 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
1873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001875 // Align stack specially for tail calls.
1876 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001877 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001882 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1883 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001884 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001887 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1888
1889 // FIXME: We should really autogenerate these arrays
1890 static const unsigned GPR64ArgRegsWin64[] = {
1891 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 static const unsigned GPR64ArgRegs64Bit[] = {
1894 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1895 };
1896 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1898 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1899 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001900 const unsigned *GPR64ArgRegs;
1901 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
1903 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001904 // The XMM registers which might contain var arg parameters are shadowed
1905 // in their paired GPR. So we only need to save the GPR to their home
1906 // slots.
1907 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 } else {
1910 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1911 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001912
1913 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 }
1915 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1916 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917
Devang Patel578efa92009-06-05 21:57:13 +00001918 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001919 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001920 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001921 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001922 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001923 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001924 // Kernel mode asks for SSE to be disabled, so don't push them
1925 // on the stack.
1926 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001927
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001928 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001929 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001930 // Get to the caller-allocated home save location. Add 8 to account
1931 // for the return address.
1932 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001934 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001935 // Fixup to set vararg frame on shadow area (4 x i64).
1936 if (NumIntRegs < 4)
1937 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 } else {
1939 // For X86-64, if there are vararg parameters that are passed via
1940 // registers, then we must store them to their spots on the stack so they
1941 // may be loaded by deferencing the result of va_next.
1942 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1943 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1944 FuncInfo->setRegSaveFrameIndex(
1945 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001946 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1952 getPointerTy());
1953 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001955 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1956 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001957 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(
1963 FuncInfo->getRegSaveFrameIndex(), Offset),
1964 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001966 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Dan Gohmanface41a2009-08-16 21:24:25 +00001969 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1970 // Now store the XMM (fp + vector) parameter registers.
1971 SmallVector<SDValue, 11> SaveXMMOps;
1972 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001973
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001975 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1976 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1979 FuncInfo->getRegSaveFrameIndex()));
1980 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1981 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohmanface41a2009-08-16 21:24:25 +00001983 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001985 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001986 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1987 SaveXMMOps.push_back(Val);
1988 }
1989 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1990 MVT::Other,
1991 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001993
1994 if (!MemOps.empty())
1995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1996 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00002001 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002003 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002005 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002006 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002008 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 // RegSaveFrameIndex is X86-64 only.
2012 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002013 if (CallConv == CallingConv::X86_FastCall ||
2014 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 // fastcc functions can't have varargs.
2016 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Evan Cheng25caf632006-05-23 21:06:34 +00002018
Rafael Espindola76927d752011-08-30 19:39:58 +00002019 FuncInfo->setArgumentStackSize(StackSize);
2020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002022}
2023
Dan Gohman475871a2008-07-27 21:46:04 +00002024SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2026 SDValue StackPtr, SDValue Arg,
2027 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002028 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002030 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002033 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002035
2036 return DAG.getStore(Chain, dl, Arg, PtrOff,
2037 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002038 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002039}
2040
Bill Wendling64e87322009-01-16 19:25:27 +00002041/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043SDValue
2044X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002045 SDValue &OutRetAddr, SDValue Chain,
2046 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002047 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002050 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002051
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002053 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002054 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056}
2057
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002060static SDValue
2061EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002063 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 // Store the return address to the appropriate stack slot.
2065 if (!FPDiff) return Chain;
2066 // Calculate the new stack slot for the return address.
2067 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002069 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002073 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002075 return Chain;
2076}
2077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002079X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002081 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg> &Ins,
2085 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002089 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002091 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Evan Cheng5f941932010-02-05 02:21:12 +00002093 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002094 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002095 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2096 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002098
2099 // Sibcalls are automatically detected tailcalls which do not require
2100 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002101 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002102 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002103
2104 if (isTailCall)
2105 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002106 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107
Chris Lattner29689432010-03-11 00:22:57 +00002108 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2109 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110
Chris Lattner638402b2007-02-28 07:00:42 +00002111 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002113 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115
2116 // Allocate shadow area for Win64
2117 if (IsWin64) {
2118 CCInfo.AllocateStack(32, 8);
2119 }
2120
Duncan Sands45907662010-10-31 13:21:44 +00002121 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Chris Lattner423c5f42007-02-28 05:31:48 +00002123 // Get a count of how many bytes are to be pushed on the stack.
2124 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002126 // This is a sibcall. The memory operands are available in caller's
2127 // own caller's stack.
2128 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002129 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002130 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002133 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2137 FPDiff = NumBytesCallerPushed - NumBytes;
2138
2139 // Set the delta of movement of the returnaddr stackslot.
2140 // But only set if delta is greater than previous delta.
2141 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2142 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2143 }
2144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall)
2146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002149 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002150 if (isTailCall && FPDiff)
2151 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2152 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002153
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2155 SmallVector<SDValue, 8> MemOpChains;
2156 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 // Walk the register/memloc assignments, inserting copies/loads. In the case
2159 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2161 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002165 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Promote the value if needed.
2168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 case CCValAssign::Full: break;
2171 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 break;
2174 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 break;
2177 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002178 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2179 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2182 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002183 } else
2184 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2185 break;
2186 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002188 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002189 case CCValAssign::Indirect: {
2190 // Store the argument.
2191 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002192 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002193 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002195 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 Arg = SpillSlot;
2197 break;
2198 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2203 if (isVarArg && IsWin64) {
2204 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2205 // shadow reg if callee is a varargs function.
2206 unsigned ShadowReg = 0;
2207 switch (VA.getLocReg()) {
2208 case X86::XMM0: ShadowReg = X86::RCX; break;
2209 case X86::XMM1: ShadowReg = X86::RDX; break;
2210 case X86::XMM2: ShadowReg = X86::R8; break;
2211 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002212 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002213 if (ShadowReg)
2214 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002215 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002217 assert(VA.isMemLoc());
2218 if (StackPtr.getNode() == 0)
2219 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2220 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2221 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng32fe1032006-05-25 00:59:30 +00002225 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002227 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002228
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 // Build a sequence of copy-to-reg nodes chained together with token chain
2230 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Tail call byval lowering might overwrite argument registers so in case of
2233 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002237 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 InFlag = Chain.getValue(1);
2239 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002240
Chris Lattner88e1fd52009-07-09 04:24:46 +00002241 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002242 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2243 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002245 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002247 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002248 InFlag);
2249 InFlag = Chain.getValue(1);
2250 } else {
2251 // If we are tail calling and generating PIC/GOT style code load the
2252 // address of the callee into ECX. The value in ecx is used as target of
2253 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2254 // for tail calls on PIC/GOT architectures. Normally we would just put the
2255 // address of GOT into ebx and then call target@PLT. But for tail calls
2256 // ebx would be restored (since ebx is callee saved) before jumping to the
2257 // target@PLT.
2258
2259 // Note: The actual moving to ECX is done further down.
2260 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2261 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2262 !G->getGlobal()->hasProtectedVisibility())
2263 Callee = LowerGlobalAddress(Callee, DAG);
2264 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002265 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002266 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002269 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // From AMD64 ABI document:
2271 // For calls that may call functions that use varargs or stdargs
2272 // (prototype-less calls or calls to functions containing ellipsis (...) in
2273 // the declaration) %al is used as hidden argument to specify the number
2274 // of SSE registers used. The contents of %al do not need to match exactly
2275 // the number of registers, but must be an ubound on the number of SSE
2276 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002277
Gordon Henriksen86737662008-01-05 16:56:59 +00002278 // Count the number of XMM registers allocated.
2279 static const unsigned XMMArgRegs[] = {
2280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2282 };
2283 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002284 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002285 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002289 InFlag = Chain.getValue(1);
2290 }
2291
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002292
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002293 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isTailCall) {
2295 // Force all the incoming stack arguments to be loaded from the stack
2296 // before any new outgoing arguments are stored to the stack, because the
2297 // outgoing stack slots may alias the incoming argument stack slots, and
2298 // the alias isn't otherwise explicit. This is slightly more conservative
2299 // than necessary, because it means that each store effectively depends
2300 // on every argument instead of just those arguments it would clobber.
2301 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SmallVector<SDValue, 8> MemOpChains2;
2304 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002308 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2310 CCValAssign &VA = ArgLocs[i];
2311 if (VA.isRegLoc())
2312 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002313 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Create frame index.
2317 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002319 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002320 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002321
Duncan Sands276dcbd2008-03-21 09:14:45 +00002322 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002323 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002328 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2331 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002334 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002335 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002337 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002338 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002339 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 }
2341 }
2342
2343 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002345 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 // Copy arguments to their registers.
2348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002350 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 InFlag = Chain.getValue(1);
2352 }
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002354
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002357 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 }
2359
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002360 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2361 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2362 // In the 64-bit large code model, we have to make all calls
2363 // through a register, since the call instruction's 32-bit
2364 // pc-relative offset may not be large enough to hold the whole
2365 // address.
2366 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 // If the callee is a GlobalAddress node (quite common, every direct call
2368 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2369 // it.
2370
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002371 // We should use extra load for direct calls to dllimported functions in
2372 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002373 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002374 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002375 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002376 bool ExtraLoad = false;
2377 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Chris Lattner48a7d022009-07-09 05:02:21 +00002379 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2380 // external symbols most go through the PLT in PIC mode. If the symbol
2381 // has hidden or protected visibility, or if it is static or local, then
2382 // we don't need to use the PLT - we can directly call it.
2383 if (Subtarget->isTargetELF() &&
2384 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002385 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002387 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002388 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002389 (!Subtarget->getTargetTriple().isMacOSX() ||
2390 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002391 // PC-relative references to external symbols should go through $stub,
2392 // unless we're building with the leopard linker or later, which
2393 // automatically synthesizes these stubs.
2394 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002395 } else if (Subtarget->isPICStyleRIPRel() &&
2396 isa<Function>(GV) &&
2397 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2398 // If the function is marked as non-lazy, generate an indirect call
2399 // which loads from the GOT directly. This avoids runtime overhead
2400 // at the cost of eager binding (and one extra byte of encoding).
2401 OpFlags = X86II::MO_GOTPCREL;
2402 WrapperKind = X86ISD::WrapperRIP;
2403 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002404 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002405
Devang Patel0d881da2010-07-06 22:08:15 +00002406 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002407 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002408
2409 // Add a wrapper if needed.
2410 if (WrapperKind != ISD::DELETED_NODE)
2411 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2412 // Add extra indirection if needed.
2413 if (ExtraLoad)
2414 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2415 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002416 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 }
Bill Wendling056292f2008-09-16 21:48:12 +00002418 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
2420
Evan Cheng1bf891a2010-12-01 22:59:46 +00002421 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2422 // external symbols should go through the PLT.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2425 OpFlags = X86II::MO_PLT;
2426 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002433 }
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2436 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002437 }
2438
Chris Lattnerd96d0722007-02-25 06:40:16 +00002439 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002442
Evan Chengf22f9b32010-02-06 03:28:46 +00002443 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002446 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002451
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002454
Gordon Henriksen86737662008-01-05 16:56:59 +00002455 // Add argument registers to the end of the list so that they are known live
2456 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002457 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2458 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2459 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Evan Cheng586ccac2008-03-18 23:36:35 +00002461 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002463 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2464
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002465 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002468
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002470 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002473 // We used to do:
2474 //// If this is the first return lowered for this function, add the regs
2475 //// to the liveout set for the function.
2476 // This isn't right, although it's probably harmless on x86; liveouts
2477 // should be computed from returns not tail calls. Consider a void
2478 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return DAG.getNode(X86ISD::TC_RETURN, dl,
2480 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 }
2482
Dale Johannesenace16102009-02-03 19:33:06 +00002483 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002484 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002485
Chris Lattner2d297092006-05-23 18:50:38 +00002486 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002488 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002489 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002490 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002491 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002492 // pops the hidden struct pointer, so we have to push it back.
2493 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002494 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002496 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall) {
2500 Chain = DAG.getCALLSEQ_END(Chain,
2501 DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2503 true),
2504 InFlag);
2505 InFlag = Chain.getValue(1);
2506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002507
Chris Lattner3085e152007-02-25 08:59:22 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2511 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
Evan Cheng25ab6902006-09-08 06:48:29 +00002514
2515//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516// Fast Calling Convention (tail call) implementation
2517//===----------------------------------------------------------------------===//
2518
2519// Like std call, callee cleans arguments, convention except that ECX is
2520// reserved for storing the tail called function address. Only 2 registers are
2521// free for argument passing (inreg). Tail call optimization is performed
2522// provided:
2523// * tailcallopt is enabled
2524// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002525// On X86_64 architecture with GOT-style position independent code only local
2526// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002527// To keep the stack aligned according to platform abi the function
2528// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2529// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530// If a tail called function callee has more arguments than the caller the
2531// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002532// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002533// original REtADDR, but before the saved framepointer or the spilled registers
2534// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2535// stack layout:
2536// arg1
2537// arg2
2538// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002539// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002540// move area ]
2541// (possible EBP)
2542// ESI
2543// EDI
2544// local1 ..
2545
2546/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2547/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002548unsigned
2549X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2550 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002553 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002554 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002556 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002557 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002558 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2559 // Number smaller than 12 so just add the difference.
2560 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2561 } else {
2562 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Evan Cheng5f941932010-02-05 02:21:12 +00002569/// MatchingStackOffset - Return true if the given stack call argument is
2570/// already available in the same position (relatively) of the caller's
2571/// incoming argument stack.
2572static
2573bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2574 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2575 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002576 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2577 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002578 if (Arg.getOpcode() == ISD::CopyFromReg) {
2579 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002580 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002581 return false;
2582 MachineInstr *Def = MRI->getVRegDef(VR);
2583 if (!Def)
2584 return false;
2585 if (!Flags.isByVal()) {
2586 if (!TII->isLoadFromStackSlot(Def, FI))
2587 return false;
2588 } else {
2589 unsigned Opcode = Def->getOpcode();
2590 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2591 Def->getOperand(1).isFI()) {
2592 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002593 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002594 } else
2595 return false;
2596 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002597 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2598 if (Flags.isByVal())
2599 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002600 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 // define @foo(%struct.X* %A) {
2602 // tail call @bar(%struct.X* byval %A)
2603 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 SDValue Ptr = Ld->getBasePtr();
2606 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2607 if (!FINode)
2608 return false;
2609 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002610 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002611 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002612 FI = FINode->getIndex();
2613 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 } else
2615 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002616
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002618 if (!MFI->isFixedObjectIndex(FI))
2619 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002621}
2622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2624/// for tail call optimization. Targets which want to do tail call
2625/// optimization should implement this function.
2626bool
2627X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002628 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002630 bool isCalleeStructRet,
2631 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002633 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002634 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002636 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002637 CalleeCC != CallingConv::C)
2638 return false;
2639
Evan Cheng7096ae42010-01-29 06:45:59 +00002640 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002641 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002642 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002643 CallingConv::ID CallerCC = CallerF->getCallingConv();
2644 bool CCMatch = CallerCC == CalleeCC;
2645
Dan Gohman1797ed52010-02-08 20:27:50 +00002646 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002647 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002648 return true;
2649 return false;
2650 }
2651
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002652 // Look for obvious safe cases to perform tail call optimization that do not
2653 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002654
Evan Cheng2c12cb42010-03-26 16:26:03 +00002655 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2656 // emit a special epilogue.
2657 if (RegInfo->needsStackRealignment(MF))
2658 return false;
2659
Evan Chenga375d472010-03-15 18:54:48 +00002660 // Also avoid sibcall optimization if either caller or callee uses struct
2661 // return semantics.
2662 if (isCalleeStructRet || isCallerStructRet)
2663 return false;
2664
Chad Rosier2416da32011-06-24 21:15:36 +00002665 // An stdcall caller is expected to clean up its arguments; the callee
2666 // isn't going to do that.
2667 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2668 return false;
2669
Chad Rosier871f6642011-05-18 19:59:50 +00002670 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002671 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002672 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002673
2674 // Optimizing for varargs on Win64 is unlikely to be safe without
2675 // additional testing.
2676 if (Subtarget->isTargetWin64())
2677 return false;
2678
Chad Rosier871f6642011-05-18 19:59:50 +00002679 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002680 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2681 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002682
Chad Rosier871f6642011-05-18 19:59:50 +00002683 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2685 if (!ArgLocs[i].isRegLoc())
2686 return false;
2687 }
2688
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002689 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2690 // Therefore if it's not used by the call it is not safe to optimize this into
2691 // a sibcall.
2692 bool Unused = false;
2693 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2694 if (!Ins[i].Used) {
2695 Unused = true;
2696 break;
2697 }
2698 }
2699 if (Unused) {
2700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002703 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002705 CCValAssign &VA = RVLocs[i];
2706 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2707 return false;
2708 }
2709 }
2710
Evan Cheng13617962010-04-30 01:12:32 +00002711 // If the calling conventions do not match, then we'd better make sure the
2712 // results are returned in the same way as what the caller expects.
2713 if (!CCMatch) {
2714 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002717 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2718
2719 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002720 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2721 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002722 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2723
2724 if (RVLocs1.size() != RVLocs2.size())
2725 return false;
2726 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2727 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2728 return false;
2729 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2730 return false;
2731 if (RVLocs1[i].isRegLoc()) {
2732 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2733 return false;
2734 } else {
2735 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2736 return false;
2737 }
2738 }
2739 }
2740
Evan Chenga6bff982010-01-30 01:22:00 +00002741 // If the callee takes no arguments then go on to check the results of the
2742 // call.
2743 if (!Outs.empty()) {
2744 // Check if stack adjustment is needed. For now, do not do this if any
2745 // argument is passed on the stack.
2746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002749
2750 // Allocate shadow area for Win64
2751 if (Subtarget->isTargetWin64()) {
2752 CCInfo.AllocateStack(32, 8);
2753 }
2754
Duncan Sands45907662010-10-31 13:21:44 +00002755 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002756 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002757 MachineFunction &MF = DAG.getMachineFunction();
2758 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2759 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002760
2761 // Check if the arguments are already laid out in the right way as
2762 // the caller's fixed stack objects.
2763 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002764 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2765 const X86InstrInfo *TII =
2766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2768 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002770 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002771 if (VA.getLocInfo() == CCValAssign::Indirect)
2772 return false;
2773 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002774 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2775 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002776 return false;
2777 }
2778 }
2779 }
Evan Cheng9c044672010-05-29 01:35:22 +00002780
2781 // If the tailcall address may be in a register, then make sure it's
2782 // possible to register allocate for it. In 32-bit, the call address can
2783 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002784 // callee-saved registers are restored. These happen to be the same
2785 // registers used to pass 'inreg' arguments so watch out for those.
2786 if (!Subtarget->is64Bit() &&
2787 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002788 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002789 unsigned NumInRegs = 0;
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002792 if (!VA.isRegLoc())
2793 continue;
2794 unsigned Reg = VA.getLocReg();
2795 switch (Reg) {
2796 default: break;
2797 case X86::EAX: case X86::EDX: case X86::ECX:
2798 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002799 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002800 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002801 }
2802 }
2803 }
Evan Chenga6bff982010-01-30 01:22:00 +00002804 }
Evan Chengb1712452010-01-27 06:25:16 +00002805
Evan Cheng86809cc2010-02-03 03:28:02 +00002806 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002807}
2808
Dan Gohman3df24e62008-09-03 23:12:08 +00002809FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002810X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2811 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002812}
2813
2814
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002815//===----------------------------------------------------------------------===//
2816// Other Lowering Hooks
2817//===----------------------------------------------------------------------===//
2818
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002819static bool MayFoldLoad(SDValue Op) {
2820 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2821}
2822
2823static bool MayFoldIntoStore(SDValue Op) {
2824 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2825}
2826
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002827static bool isTargetShuffle(unsigned Opcode) {
2828 switch(Opcode) {
2829 default: return false;
2830 case X86ISD::PSHUFD:
2831 case X86ISD::PSHUFHW:
2832 case X86ISD::PSHUFLW:
2833 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002834 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835 case X86ISD::SHUFPS:
2836 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002837 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002838 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002839 case X86ISD::MOVLPS:
2840 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002841 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002842 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002843 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002844 case X86ISD::MOVSS:
2845 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002846 case X86ISD::UNPCKLP:
2847 case X86ISD::PUNPCKL:
2848 case X86ISD::UNPCKHP:
2849 case X86ISD::PUNPCKH:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002850 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002851 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002852 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002853 return true;
2854 }
2855 return false;
2856}
2857
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002858static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002859 SDValue V1, SelectionDAG &DAG) {
2860 switch(Opc) {
2861 default: llvm_unreachable("Unknown x86 shuffle node");
2862 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002863 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002864 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002865 return DAG.getNode(Opc, dl, VT, V1);
2866 }
2867
2868 return SDValue();
2869}
2870
2871static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002872 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002873 switch(Opc) {
2874 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002875 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002876 case X86ISD::PSHUFHW:
2877 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002878 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002879 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002880 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2881 }
2882
2883 return SDValue();
2884}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002885
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002886static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2887 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2888 switch(Opc) {
2889 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002890 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002891 case X86ISD::SHUFPD:
2892 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002893 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002894 return DAG.getNode(Opc, dl, VT, V1, V2,
2895 DAG.getConstant(TargetMask, MVT::i8));
2896 }
2897 return SDValue();
2898}
2899
2900static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2901 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2902 switch(Opc) {
2903 default: llvm_unreachable("Unknown x86 shuffle node");
2904 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002905 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002906 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002907 case X86ISD::MOVLPS:
2908 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002909 case X86ISD::MOVSS:
2910 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002911 case X86ISD::UNPCKLP:
2912 case X86ISD::PUNPCKL:
2913 case X86ISD::UNPCKHP:
2914 case X86ISD::PUNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002915 return DAG.getNode(Opc, dl, VT, V1, V2);
2916 }
2917 return SDValue();
2918}
2919
Dan Gohmand858e902010-04-17 15:26:15 +00002920SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002921 MachineFunction &MF = DAG.getMachineFunction();
2922 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2923 int ReturnAddrIndex = FuncInfo->getRAIndex();
2924
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002925 if (ReturnAddrIndex == 0) {
2926 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002927 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002928 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002929 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002930 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002931 }
2932
Evan Cheng25ab6902006-09-08 06:48:29 +00002933 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002934}
2935
2936
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002937bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2938 bool hasSymbolicDisplacement) {
2939 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002940 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002941 return false;
2942
2943 // If we don't have a symbolic displacement - we don't have any extra
2944 // restrictions.
2945 if (!hasSymbolicDisplacement)
2946 return true;
2947
2948 // FIXME: Some tweaks might be needed for medium code model.
2949 if (M != CodeModel::Small && M != CodeModel::Kernel)
2950 return false;
2951
2952 // For small code model we assume that latest object is 16MB before end of 31
2953 // bits boundary. We may also accept pretty large negative constants knowing
2954 // that all objects are in the positive half of address space.
2955 if (M == CodeModel::Small && Offset < 16*1024*1024)
2956 return true;
2957
2958 // For kernel code model we know that all object resist in the negative half
2959 // of 32bits address space. We may not accept negative offsets, since they may
2960 // be just off and we may accept pretty large positive ones.
2961 if (M == CodeModel::Kernel && Offset > 0)
2962 return true;
2963
2964 return false;
2965}
2966
Evan Chengef41ff62011-06-23 17:54:54 +00002967/// isCalleePop - Determines whether the callee is required to pop its
2968/// own arguments. Callee pop is necessary to support tail calls.
2969bool X86::isCalleePop(CallingConv::ID CallingConv,
2970 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2971 if (IsVarArg)
2972 return false;
2973
2974 switch (CallingConv) {
2975 default:
2976 return false;
2977 case CallingConv::X86_StdCall:
2978 return !is64Bit;
2979 case CallingConv::X86_FastCall:
2980 return !is64Bit;
2981 case CallingConv::X86_ThisCall:
2982 return !is64Bit;
2983 case CallingConv::Fast:
2984 return TailCallOpt;
2985 case CallingConv::GHC:
2986 return TailCallOpt;
2987 }
2988}
2989
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002990/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2991/// specific condition code, returning the condition code and the LHS/RHS of the
2992/// comparison to make.
2993static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2994 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002995 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002996 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2997 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2998 // X > -1 -> X == 0, jump !sign.
2999 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003000 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003001 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3002 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003003 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003004 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003005 // X < 1 -> X <= 0
3006 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003007 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003008 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003009 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003010
Evan Chengd9558e02006-01-06 00:43:03 +00003011 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003012 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003013 case ISD::SETEQ: return X86::COND_E;
3014 case ISD::SETGT: return X86::COND_G;
3015 case ISD::SETGE: return X86::COND_GE;
3016 case ISD::SETLT: return X86::COND_L;
3017 case ISD::SETLE: return X86::COND_LE;
3018 case ISD::SETNE: return X86::COND_NE;
3019 case ISD::SETULT: return X86::COND_B;
3020 case ISD::SETUGT: return X86::COND_A;
3021 case ISD::SETULE: return X86::COND_BE;
3022 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003023 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003024 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003025
Chris Lattner4c78e022008-12-23 23:42:27 +00003026 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003027
Chris Lattner4c78e022008-12-23 23:42:27 +00003028 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003029 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3030 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003031 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3032 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003033 }
3034
Chris Lattner4c78e022008-12-23 23:42:27 +00003035 switch (SetCCOpcode) {
3036 default: break;
3037 case ISD::SETOLT:
3038 case ISD::SETOLE:
3039 case ISD::SETUGT:
3040 case ISD::SETUGE:
3041 std::swap(LHS, RHS);
3042 break;
3043 }
3044
3045 // On a floating point condition, the flags are set as follows:
3046 // ZF PF CF op
3047 // 0 | 0 | 0 | X > Y
3048 // 0 | 0 | 1 | X < Y
3049 // 1 | 0 | 0 | X == Y
3050 // 1 | 1 | 1 | unordered
3051 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003052 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003053 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003054 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003055 case ISD::SETOLT: // flipped
3056 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003057 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003058 case ISD::SETOLE: // flipped
3059 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003060 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003061 case ISD::SETUGT: // flipped
3062 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003063 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 case ISD::SETUGE: // flipped
3065 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003067 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068 case ISD::SETNE: return X86::COND_NE;
3069 case ISD::SETUO: return X86::COND_P;
3070 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003071 case ISD::SETOEQ:
3072 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003073 }
Evan Chengd9558e02006-01-06 00:43:03 +00003074}
3075
Evan Cheng4a460802006-01-11 00:33:36 +00003076/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3077/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003078/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003079static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003080 switch (X86CC) {
3081 default:
3082 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003083 case X86::COND_B:
3084 case X86::COND_BE:
3085 case X86::COND_E:
3086 case X86::COND_P:
3087 case X86::COND_A:
3088 case X86::COND_AE:
3089 case X86::COND_NE:
3090 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003091 return true;
3092 }
3093}
3094
Evan Chengeb2f9692009-10-27 19:56:55 +00003095/// isFPImmLegal - Returns true if the target can instruction select the
3096/// specified FP immediate natively. If false, the legalizer will
3097/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003098bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003099 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3100 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3101 return true;
3102 }
3103 return false;
3104}
3105
Nate Begeman9008ca62009-04-27 18:41:29 +00003106/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3107/// the specified range (L, H].
3108static bool isUndefOrInRange(int Val, int Low, int Hi) {
3109 return (Val < 0) || (Val >= Low && Val < Hi);
3110}
3111
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003112/// isUndefOrInRange - Return true if every element in Mask, begining
3113/// from position Pos and ending in Pos+Size, falls within the specified
3114/// range (L, L+Pos]. or is undef.
3115static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3116 int Pos, int Size, int Low, int Hi) {
3117 for (int i = Pos, e = Pos+Size; i != e; ++i)
3118 if (!isUndefOrInRange(Mask[i], Low, Hi))
3119 return false;
3120 return true;
3121}
3122
Nate Begeman9008ca62009-04-27 18:41:29 +00003123/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3124/// specified value.
3125static bool isUndefOrEqual(int Val, int CmpVal) {
3126 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003127 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003129}
3130
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003131/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3132/// from position Pos and ending in Pos+Size, falls within the specified
3133/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003134static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3135 int Pos, int Size, int Low) {
3136 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3137 if (!isUndefOrEqual(Mask[i], Low))
3138 return false;
3139 return true;
3140}
3141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3143/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3144/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003145static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003146 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 return (Mask[0] < 2 && Mask[1] < 2);
3150 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003151}
3152
Nate Begeman9008ca62009-04-27 18:41:29 +00003153bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003154 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 N->getMask(M);
3156 return ::isPSHUFDMask(M, N->getValueType(0));
3157}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3160/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003161static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003163 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003164
Nate Begeman9008ca62009-04-27 18:41:29 +00003165 // Lower quadword copied in order or undef.
3166 for (int i = 0; i != 4; ++i)
3167 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003168 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003169
Evan Cheng506d3df2006-03-29 23:07:14 +00003170 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 for (int i = 4; i != 8; ++i)
3172 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003173 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003174
Evan Cheng506d3df2006-03-29 23:07:14 +00003175 return true;
3176}
3177
Nate Begeman9008ca62009-04-27 18:41:29 +00003178bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003179 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 N->getMask(M);
3181 return ::isPSHUFHWMask(M, N->getValueType(0));
3182}
Evan Cheng506d3df2006-03-29 23:07:14 +00003183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3185/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003186static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003188 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003189
Rafael Espindola15684b22009-04-24 12:40:33 +00003190 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 for (int i = 4; i != 8; ++i)
3192 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003193 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003194
Rafael Espindola15684b22009-04-24 12:40:33 +00003195 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 for (int i = 0; i != 4; ++i)
3197 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Rafael Espindola15684b22009-04-24 12:40:33 +00003200 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003201}
3202
Nate Begeman9008ca62009-04-27 18:41:29 +00003203bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003204 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 N->getMask(M);
3206 return ::isPSHUFLWMask(M, N->getValueType(0));
3207}
3208
Nate Begemana09008b2009-10-19 02:17:23 +00003209/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3210/// is suitable for input to PALIGNR.
3211static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003212 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003213 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003214 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3215 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003216
Nate Begemana09008b2009-10-19 02:17:23 +00003217 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003218 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003219 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003220
Nate Begemana09008b2009-10-19 02:17:23 +00003221 for (i = 0; i != e; ++i)
3222 if (Mask[i] >= 0)
3223 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003224
Nate Begemana09008b2009-10-19 02:17:23 +00003225 // All undef, not a palignr.
3226 if (i == e)
3227 return false;
3228
Eli Friedman63f8dde2011-07-25 21:36:45 +00003229 // Make sure we're shifting in the right direction.
3230 if (Mask[i] <= i)
3231 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003232
3233 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003234
Nate Begemana09008b2009-10-19 02:17:23 +00003235 // Check the rest of the elements to see if they are consecutive.
3236 for (++i; i != e; ++i) {
3237 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003238 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003239 return false;
3240 }
3241 return true;
3242}
3243
Craig Topper9d7025b2011-11-27 21:41:12 +00003244/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003245/// specifies a shuffle of elements that is suitable for input to 256-bit
3246/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003247static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper71c4c122011-11-28 01:14:24 +00003248 bool HasAVX) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003249 int NumElems = VT.getVectorNumElements();
3250
Craig Topper71c4c122011-11-28 01:14:24 +00003251 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003252 return false;
3253
Craig Topper9d7025b2011-11-27 21:41:12 +00003254 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003255 return false;
3256
3257 // VSHUFPSY divides the resulting vector into 4 chunks.
3258 // The sources are also splitted into 4 chunks, and each destination
3259 // chunk must come from a different source chunk.
3260 //
3261 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3262 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3263 //
3264 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3265 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3266 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003267 // VSHUFPDY divides the resulting vector into 4 chunks.
3268 // The sources are also splitted into 4 chunks, and each destination
3269 // chunk must come from a different source chunk.
3270 //
3271 // SRC1 => X3 X2 X1 X0
3272 // SRC2 => Y3 Y2 Y1 Y0
3273 //
3274 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3275 //
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003276 int QuarterSize = NumElems/4;
3277 int HalfSize = QuarterSize*2;
3278 for (int i = 0; i < QuarterSize; ++i)
3279 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3280 return false;
3281 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3282 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3283 return false;
3284
Craig Topper9d7025b2011-11-27 21:41:12 +00003285 // For VSHUFPSY, the mask of the second half must be the same as the first
3286 // but with // the appropriate offsets. This works in the same way as
3287 // VPERMILPS // works with masks.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003288 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3289 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3290 return false;
Craig Topper9d7025b2011-11-27 21:41:12 +00003291 if (NumElems == 4)
3292 continue;
3293 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003294 int FstHalfIdx = i-HalfSize;
3295 if (Mask[FstHalfIdx] < 0)
3296 continue;
3297 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3298 return false;
3299 }
3300 for (int i = QuarterSize*3; i < NumElems; ++i) {
3301 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3302 return false;
3303 int FstHalfIdx = i-HalfSize;
Craig Topper9d7025b2011-11-27 21:41:12 +00003304 if (NumElems == 4)
3305 continue;
3306 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003307 if (Mask[FstHalfIdx] < 0)
3308 continue;
3309 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3310 return false;
Craig Topper71c4c122011-11-28 01:14:24 +00003311 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003312
Craig Topper71c4c122011-11-28 01:14:24 +00003313 return true;
3314}
3315
3316/// isCommutedVSHUFP() - Returns true if the shuffle mask is exactly
3317/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3318/// half elements to come from vector 1 (which would equal the dest.) and
3319/// the upper half to come from vector 2.
3320static bool isCommutedVSHUFPY(ShuffleVectorSDNode *N, bool HasAVX) {
3321 EVT VT = N->getValueType(0);
3322 int NumElems = VT.getVectorNumElements();
3323 SmallVector<int, 8> Mask;
3324 N->getMask(Mask);
3325
3326 if (!HasAVX || VT.getSizeInBits() != 256)
3327 return false;
3328
3329 if (NumElems != 4 && NumElems != 8)
3330 return false;
3331
3332 // VSHUFPSY divides the resulting vector into 4 chunks.
3333 // The sources are also splitted into 4 chunks, and each destination
3334 // chunk must come from a different source chunk.
3335 //
3336 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3337 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3338 //
3339 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3340 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3341 //
3342 // VSHUFPDY divides the resulting vector into 4 chunks.
3343 // The sources are also splitted into 4 chunks, and each destination
3344 // chunk must come from a different source chunk.
3345 //
3346 // SRC1 => X3 X2 X1 X0
3347 // SRC2 => Y3 Y2 Y1 Y0
3348 //
3349 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3350 //
3351 int QuarterSize = NumElems/4;
3352 int HalfSize = QuarterSize*2;
3353 for (int i = 0; i < QuarterSize; ++i)
3354 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3355 return false;
3356 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3357 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3358 return false;
3359
3360 // For VSHUFPSY, the mask of the second half must be the same as the first
3361 // but with // the appropriate offsets. This works in the same way as
3362 // VPERMILPS // works with masks.
3363 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3364 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3365 return false;
3366 if (NumElems == 4)
3367 continue;
3368 // VSHUFPSY handling
3369 int FstHalfIdx = i-HalfSize;
3370 if (Mask[FstHalfIdx] < 0)
3371 continue;
3372 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3373 return false;
3374 }
3375 for (int i = QuarterSize*3; i < NumElems; ++i) {
3376 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3377 return false;
3378 if (NumElems == 4)
3379 continue;
3380 // VSHUFPSY handling
3381 int FstHalfIdx = i-HalfSize;
3382 if (Mask[FstHalfIdx] < 0)
3383 continue;
3384 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3385 return false;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003386 }
3387
3388 return true;
3389}
3390
Craig Topper9d7025b2011-11-27 21:41:12 +00003391/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3392/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3393static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003394 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3395 EVT VT = SVOp->getValueType(0);
3396 int NumElems = VT.getVectorNumElements();
3397
Craig Topper9d7025b2011-11-27 21:41:12 +00003398 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3399 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003400
3401 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003402 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003403 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003404 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003405 int Elt = SVOp->getMaskElt(i);
3406 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003407 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003408 Elt %= HalfSize;
3409 unsigned Shamt = i;
3410 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3411 if (NumElems == 8) Shamt %= HalfSize;
3412 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003413 }
3414
3415 return Mask;
3416}
3417
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003418/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3419/// the two vector operands have swapped position.
3420static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
3421 unsigned NumElems = VT.getVectorNumElements();
3422 for (unsigned i = 0; i != NumElems; ++i) {
3423 int idx = Mask[i];
3424 if (idx < 0)
3425 continue;
3426 else if (idx < (int)NumElems)
3427 Mask[i] = idx + NumElems;
3428 else
3429 Mask[i] = idx - NumElems;
3430 }
3431}
3432
Evan Cheng14aed5e2006-03-24 01:18:28 +00003433/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003434/// specifies a shuffle of elements that is suitable for input to 128-bit
3435/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003436static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003437 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003438
3439 if (VT.getSizeInBits() != 128)
3440 return false;
3441
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 if (NumElems != 2 && NumElems != 4)
3443 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003444
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 int Half = NumElems / 2;
3446 for (int i = 0; i < Half; ++i)
3447 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003448 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 for (int i = Half; i < NumElems; ++i)
3450 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003451 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003452
Evan Cheng14aed5e2006-03-24 01:18:28 +00003453 return true;
3454}
3455
Nate Begeman9008ca62009-04-27 18:41:29 +00003456bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3457 SmallVector<int, 8> M;
3458 N->getMask(M);
3459 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003460}
3461
Craig Topper71c4c122011-11-28 01:14:24 +00003462/// isCommutedSHUFPMask - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003463/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3464/// half elements to come from vector 1 (which would equal the dest.) and
3465/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003466static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003467 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003468
3469 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003471
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 int Half = NumElems / 2;
3473 for (int i = 0; i < Half; ++i)
3474 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003475 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003476 for (int i = Half; i < NumElems; ++i)
3477 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003478 return false;
3479 return true;
3480}
3481
Nate Begeman9008ca62009-04-27 18:41:29 +00003482static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3483 SmallVector<int, 8> M;
3484 N->getMask(M);
3485 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003486}
3487
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003488/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3489/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003490bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003491 EVT VT = N->getValueType(0);
3492 unsigned NumElems = VT.getVectorNumElements();
3493
3494 if (VT.getSizeInBits() != 128)
3495 return false;
3496
3497 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003498 return false;
3499
Evan Cheng2064a2b2006-03-28 06:50:32 +00003500 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003501 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3502 isUndefOrEqual(N->getMaskElt(1), 7) &&
3503 isUndefOrEqual(N->getMaskElt(2), 2) &&
3504 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003505}
3506
Nate Begeman0b10b912009-11-07 23:17:15 +00003507/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3508/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3509/// <2, 3, 2, 3>
3510bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003511 EVT VT = N->getValueType(0);
3512 unsigned NumElems = VT.getVectorNumElements();
3513
3514 if (VT.getSizeInBits() != 128)
3515 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003516
Nate Begeman0b10b912009-11-07 23:17:15 +00003517 if (NumElems != 4)
3518 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003519
Nate Begeman0b10b912009-11-07 23:17:15 +00003520 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003521 isUndefOrEqual(N->getMaskElt(1), 3) &&
3522 isUndefOrEqual(N->getMaskElt(2), 2) &&
3523 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003524}
3525
Evan Cheng5ced1d82006-04-06 23:23:56 +00003526/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3527/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003528bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3529 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003530
Evan Cheng5ced1d82006-04-06 23:23:56 +00003531 if (NumElems != 2 && NumElems != 4)
3532 return false;
3533
Evan Chengc5cdff22006-04-07 21:53:05 +00003534 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003536 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003537
Evan Chengc5cdff22006-04-07 21:53:05 +00003538 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003539 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003540 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003541
3542 return true;
3543}
3544
Nate Begeman0b10b912009-11-07 23:17:15 +00003545/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3546/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3547bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003548 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003549
David Greenea20244d2011-03-02 17:23:43 +00003550 if ((NumElems != 2 && NumElems != 4)
3551 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003552 return false;
3553
Evan Chengc5cdff22006-04-07 21:53:05 +00003554 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003556 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003557
Nate Begeman9008ca62009-04-27 18:41:29 +00003558 for (unsigned i = 0; i < NumElems/2; ++i)
3559 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003560 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003561
3562 return true;
3563}
3564
Evan Cheng0038e592006-03-28 00:39:58 +00003565/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3566/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003567static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003568 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003570
3571 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3572 "Unsupported vector type for unpckh");
3573
Craig Topper6347e862011-11-21 06:57:39 +00003574 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003575 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003576 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003577
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003578 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3579 // independently on 128-bit lanes.
3580 unsigned NumLanes = VT.getSizeInBits()/128;
3581 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003582
3583 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003584 unsigned End = NumLaneElts;
3585 for (unsigned s = 0; s < NumLanes; ++s) {
3586 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003587 i != End;
3588 i += 2, ++j) {
3589 int BitI = Mask[i];
3590 int BitI1 = Mask[i+1];
3591 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003592 return false;
David Greenea20244d2011-03-02 17:23:43 +00003593 if (V2IsSplat) {
3594 if (!isUndefOrEqual(BitI1, NumElts))
3595 return false;
3596 } else {
3597 if (!isUndefOrEqual(BitI1, j + NumElts))
3598 return false;
3599 }
Evan Cheng39623da2006-04-20 08:58:49 +00003600 }
David Greenea20244d2011-03-02 17:23:43 +00003601 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003602 Start += NumLaneElts;
3603 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003604 }
David Greenea20244d2011-03-02 17:23:43 +00003605
Evan Cheng0038e592006-03-28 00:39:58 +00003606 return true;
3607}
3608
Craig Topper6347e862011-11-21 06:57:39 +00003609bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003610 SmallVector<int, 8> M;
3611 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003612 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003613}
3614
Evan Cheng4fcb9222006-03-28 02:43:26 +00003615/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3616/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003617static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003618 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003620
3621 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3622 "Unsupported vector type for unpckh");
3623
Craig Topper6347e862011-11-21 06:57:39 +00003624 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003625 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003626 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003627
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003628 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3629 // independently on 128-bit lanes.
3630 unsigned NumLanes = VT.getSizeInBits()/128;
3631 unsigned NumLaneElts = NumElts/NumLanes;
3632
3633 unsigned Start = 0;
3634 unsigned End = NumLaneElts;
3635 for (unsigned l = 0; l != NumLanes; ++l) {
3636 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3637 i != End; i += 2, ++j) {
3638 int BitI = Mask[i];
3639 int BitI1 = Mask[i+1];
3640 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003641 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003642 if (V2IsSplat) {
3643 if (isUndefOrEqual(BitI1, NumElts))
3644 return false;
3645 } else {
3646 if (!isUndefOrEqual(BitI1, j+NumElts))
3647 return false;
3648 }
Evan Cheng39623da2006-04-20 08:58:49 +00003649 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003650 // Process the next 128 bits.
3651 Start += NumLaneElts;
3652 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003653 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003654 return true;
3655}
3656
Craig Topper6347e862011-11-21 06:57:39 +00003657bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 SmallVector<int, 8> M;
3659 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003660 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003661}
3662
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003663/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3664/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3665/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003666static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003667 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003668 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003669 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003670
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003671 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3672 // FIXME: Need a better way to get rid of this, there's no latency difference
3673 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3674 // the former later. We should also remove the "_undef" special mask.
3675 if (NumElems == 4 && VT.getSizeInBits() == 256)
3676 return false;
3677
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003678 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3679 // independently on 128-bit lanes.
3680 unsigned NumLanes = VT.getSizeInBits() / 128;
3681 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003682
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003683 for (unsigned s = 0; s < NumLanes; ++s) {
3684 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3685 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003686 i += 2, ++j) {
3687 int BitI = Mask[i];
3688 int BitI1 = Mask[i+1];
3689
3690 if (!isUndefOrEqual(BitI, j))
3691 return false;
3692 if (!isUndefOrEqual(BitI1, j))
3693 return false;
3694 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003695 }
David Greenea20244d2011-03-02 17:23:43 +00003696
Rafael Espindola15684b22009-04-24 12:40:33 +00003697 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003698}
3699
Nate Begeman9008ca62009-04-27 18:41:29 +00003700bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3701 SmallVector<int, 8> M;
3702 N->getMask(M);
3703 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3704}
3705
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003706/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3707/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3708/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003709static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003710 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003711 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3712 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003713
Nate Begeman9008ca62009-04-27 18:41:29 +00003714 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3715 int BitI = Mask[i];
3716 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003717 if (!isUndefOrEqual(BitI, j))
3718 return false;
3719 if (!isUndefOrEqual(BitI1, j))
3720 return false;
3721 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003722 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003723}
3724
Nate Begeman9008ca62009-04-27 18:41:29 +00003725bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3726 SmallVector<int, 8> M;
3727 N->getMask(M);
3728 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3729}
3730
Evan Cheng017dcc62006-04-21 01:05:10 +00003731/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3732/// specifies a shuffle of elements that is suitable for input to MOVSS,
3733/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003734static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003735 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003736 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003737
3738 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003739
Nate Begeman9008ca62009-04-27 18:41:29 +00003740 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003741 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003742
Nate Begeman9008ca62009-04-27 18:41:29 +00003743 for (int i = 1; i < NumElts; ++i)
3744 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003745 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003746
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003747 return true;
3748}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003749
Nate Begeman9008ca62009-04-27 18:41:29 +00003750bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3751 SmallVector<int, 8> M;
3752 N->getMask(M);
3753 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003754}
3755
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003756/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3757/// as permutations between 128-bit chunks or halves. As an example: this
3758/// shuffle bellow:
3759/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3760/// The first half comes from the second half of V1 and the second half from the
3761/// the second half of V2.
3762static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3763 const X86Subtarget *Subtarget) {
3764 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3765 return false;
3766
3767 // The shuffle result is divided into half A and half B. In total the two
3768 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3769 // B must come from C, D, E or F.
3770 int HalfSize = VT.getVectorNumElements()/2;
3771 bool MatchA = false, MatchB = false;
3772
3773 // Check if A comes from one of C, D, E, F.
3774 for (int Half = 0; Half < 4; ++Half) {
3775 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3776 MatchA = true;
3777 break;
3778 }
3779 }
3780
3781 // Check if B comes from one of C, D, E, F.
3782 for (int Half = 0; Half < 4; ++Half) {
3783 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3784 MatchB = true;
3785 break;
3786 }
3787 }
3788
3789 return MatchA && MatchB;
3790}
3791
3792/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3793/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3794static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3795 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3796 EVT VT = SVOp->getValueType(0);
3797
3798 int HalfSize = VT.getVectorNumElements()/2;
3799
3800 int FstHalf = 0, SndHalf = 0;
3801 for (int i = 0; i < HalfSize; ++i) {
3802 if (SVOp->getMaskElt(i) > 0) {
3803 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3804 break;
3805 }
3806 }
3807 for (int i = HalfSize; i < HalfSize*2; ++i) {
3808 if (SVOp->getMaskElt(i) > 0) {
3809 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3810 break;
3811 }
3812 }
3813
3814 return (FstHalf | (SndHalf << 4));
3815}
3816
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003817/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3818/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3819/// Note that VPERMIL mask matching is different depending whether theunderlying
3820/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3821/// to the same elements of the low, but to the higher half of the source.
3822/// In VPERMILPD the two lanes could be shuffled independently of each other
3823/// with the same restriction that lanes can't be crossed.
3824static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3825 const X86Subtarget *Subtarget) {
3826 int NumElts = VT.getVectorNumElements();
3827 int NumLanes = VT.getSizeInBits()/128;
3828
3829 if (!Subtarget->hasAVX())
3830 return false;
3831
Eli Friedmandca62d52011-10-10 22:28:47 +00003832 // Only match 256-bit with 64-bit types
3833 if (VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003834 return false;
3835
3836 // The mask on the high lane is independent of the low. Both can match
3837 // any element in inside its own lane, but can't cross.
3838 int LaneSize = NumElts/NumLanes;
3839 for (int l = 0; l < NumLanes; ++l)
3840 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3841 int LaneStart = l*LaneSize;
3842 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3843 return false;
3844 }
3845
3846 return true;
3847}
3848
3849/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3850/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3851/// Note that VPERMIL mask matching is different depending whether theunderlying
3852/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3853/// to the same elements of the low, but to the higher half of the source.
3854/// In VPERMILPD the two lanes could be shuffled independently of each other
3855/// with the same restriction that lanes can't be crossed.
3856static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3857 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003858 unsigned NumElts = VT.getVectorNumElements();
3859 unsigned NumLanes = VT.getSizeInBits()/128;
3860
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003861 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003862 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003863
Eli Friedmandca62d52011-10-10 22:28:47 +00003864 // Only match 256-bit with 32-bit types
3865 if (VT.getSizeInBits() != 256 || NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003866 return false;
3867
3868 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003869 // they can differ if any of the corresponding index in a lane is undef
3870 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003871 int LaneSize = NumElts/NumLanes;
3872 for (int i = 0; i < LaneSize; ++i) {
3873 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003874 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3875 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3876
3877 if (!HighValid || !LowValid)
3878 return false;
3879 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003880 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003881 if (Mask[HighElt]-Mask[i] != LaneSize)
3882 return false;
3883 }
3884
3885 return true;
3886}
3887
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003888/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3889/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3890static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003891 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3892 EVT VT = SVOp->getValueType(0);
3893
3894 int NumElts = VT.getVectorNumElements();
3895 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003896 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003897
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003898 // Although the mask is equal for both lanes do it twice to get the cases
3899 // where a mask will match because the same mask element is undef on the
3900 // first half but valid on the second. This would get pathological cases
3901 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003902 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003903 for (int l = 0; l < NumLanes; ++l) {
3904 for (int i = 0; i < LaneSize; ++i) {
3905 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3906 if (MaskElt < 0)
3907 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003908 if (MaskElt >= LaneSize)
3909 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003910 Mask |= MaskElt << (i*2);
3911 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003912 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003913
3914 return Mask;
3915}
3916
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003917/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3918/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3919static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3920 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3921 EVT VT = SVOp->getValueType(0);
3922
3923 int NumElts = VT.getVectorNumElements();
3924 int NumLanes = VT.getSizeInBits()/128;
3925
3926 unsigned Mask = 0;
3927 int LaneSize = NumElts/NumLanes;
3928 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003929 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3930 int MaskElt = SVOp->getMaskElt(i);
3931 if (MaskElt < 0)
3932 continue;
3933 Mask |= (MaskElt-l*LaneSize) << i;
3934 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003935
3936 return Mask;
3937}
3938
Evan Cheng017dcc62006-04-21 01:05:10 +00003939/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3940/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003941/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003942static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003943 bool V2IsSplat = false, bool V2IsUndef = false) {
3944 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003945 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003946 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003947
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003949 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003950
Nate Begeman9008ca62009-04-27 18:41:29 +00003951 for (int i = 1; i < NumOps; ++i)
3952 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3953 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3954 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003955 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003956
Evan Cheng39623da2006-04-20 08:58:49 +00003957 return true;
3958}
3959
Nate Begeman9008ca62009-04-27 18:41:29 +00003960static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003961 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 SmallVector<int, 8> M;
3963 N->getMask(M);
3964 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003965}
3966
Evan Chengd9539472006-04-14 21:59:03 +00003967/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3968/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003969/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3970bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3971 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003972 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003973 return false;
3974
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003975 // The second vector must be undef
3976 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3977 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003978
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003979 EVT VT = N->getValueType(0);
3980 unsigned NumElems = VT.getVectorNumElements();
3981
3982 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3983 (VT.getSizeInBits() == 256 && NumElems != 8))
3984 return false;
3985
3986 // "i+1" is the value the indexed mask element must have
3987 for (unsigned i = 0; i < NumElems; i += 2)
3988 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3989 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003991
3992 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003993}
3994
3995/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3996/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003997/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3998bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3999 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00004000 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00004001 return false;
4002
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004003 // The second vector must be undef
4004 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
4005 return false;
4006
4007 EVT VT = N->getValueType(0);
4008 unsigned NumElems = VT.getVectorNumElements();
4009
4010 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
4011 (VT.getSizeInBits() == 256 && NumElems != 8))
4012 return false;
4013
4014 // "i" is the value the indexed mask element must have
4015 for (unsigned i = 0; i < NumElems; i += 2)
4016 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
4017 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004019
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004020 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004021}
4022
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004023/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4024/// specifies a shuffle of elements that is suitable for input to 256-bit
4025/// version of MOVDDUP.
4026static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
4027 const X86Subtarget *Subtarget) {
4028 EVT VT = N->getValueType(0);
4029 int NumElts = VT.getVectorNumElements();
4030 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
4031
4032 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
4033 !V2IsUndef || NumElts != 4)
4034 return false;
4035
4036 for (int i = 0; i != NumElts/2; ++i)
4037 if (!isUndefOrEqual(N->getMaskElt(i), 0))
4038 return false;
4039 for (int i = NumElts/2; i != NumElts; ++i)
4040 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
4041 return false;
4042 return true;
4043}
4044
Evan Cheng0b457f02008-09-25 20:50:48 +00004045/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004046/// specifies a shuffle of elements that is suitable for input to 128-bit
4047/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00004048bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004049 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004050
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004051 if (VT.getSizeInBits() != 128)
4052 return false;
4053
4054 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 for (int i = 0; i < e; ++i)
4056 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004057 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 for (int i = 0; i < e; ++i)
4059 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004060 return false;
4061 return true;
4062}
4063
David Greenec38a03e2011-02-03 15:50:00 +00004064/// isVEXTRACTF128Index - Return true if the specified
4065/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4066/// suitable for input to VEXTRACTF128.
4067bool X86::isVEXTRACTF128Index(SDNode *N) {
4068 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4069 return false;
4070
4071 // The index should be aligned on a 128-bit boundary.
4072 uint64_t Index =
4073 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4074
4075 unsigned VL = N->getValueType(0).getVectorNumElements();
4076 unsigned VBits = N->getValueType(0).getSizeInBits();
4077 unsigned ElSize = VBits / VL;
4078 bool Result = (Index * ElSize) % 128 == 0;
4079
4080 return Result;
4081}
4082
David Greeneccacdc12011-02-04 16:08:29 +00004083/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4084/// operand specifies a subvector insert that is suitable for input to
4085/// VINSERTF128.
4086bool X86::isVINSERTF128Index(SDNode *N) {
4087 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4088 return false;
4089
4090 // The index should be aligned on a 128-bit boundary.
4091 uint64_t Index =
4092 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4093
4094 unsigned VL = N->getValueType(0).getVectorNumElements();
4095 unsigned VBits = N->getValueType(0).getSizeInBits();
4096 unsigned ElSize = VBits / VL;
4097 bool Result = (Index * ElSize) % 128 == 0;
4098
4099 return Result;
4100}
4101
Evan Cheng63d33002006-03-22 08:01:21 +00004102/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004103/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004104unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4106 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4107
Evan Chengb9df0ca2006-03-22 02:53:00 +00004108 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4109 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 for (int i = 0; i < NumOperands; ++i) {
4111 int Val = SVOp->getMaskElt(NumOperands-i-1);
4112 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004113 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004114 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004115 if (i != NumOperands - 1)
4116 Mask <<= Shift;
4117 }
Evan Cheng63d33002006-03-22 08:01:21 +00004118 return Mask;
4119}
4120
Evan Cheng506d3df2006-03-29 23:07:14 +00004121/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004122/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004123unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004125 unsigned Mask = 0;
4126 // 8 nodes, but we only care about the last 4.
4127 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004128 int Val = SVOp->getMaskElt(i);
4129 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004130 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004131 if (i != 4)
4132 Mask <<= 2;
4133 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004134 return Mask;
4135}
4136
4137/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004138/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004139unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004140 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004141 unsigned Mask = 0;
4142 // 8 nodes, but we only care about the first 4.
4143 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004144 int Val = SVOp->getMaskElt(i);
4145 if (Val >= 0)
4146 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004147 if (i != 0)
4148 Mask <<= 2;
4149 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004150 return Mask;
4151}
4152
Nate Begemana09008b2009-10-19 02:17:23 +00004153/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4154/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4155unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4156 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4157 EVT VVT = N->getValueType(0);
4158 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4159 int Val = 0;
4160
4161 unsigned i, e;
4162 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4163 Val = SVOp->getMaskElt(i);
4164 if (Val >= 0)
4165 break;
4166 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004167 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004168 return (Val - i) * EltSize;
4169}
4170
David Greenec38a03e2011-02-03 15:50:00 +00004171/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4172/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4173/// instructions.
4174unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4175 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4176 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4177
4178 uint64_t Index =
4179 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4180
4181 EVT VecVT = N->getOperand(0).getValueType();
4182 EVT ElVT = VecVT.getVectorElementType();
4183
4184 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004185 return Index / NumElemsPerChunk;
4186}
4187
David Greeneccacdc12011-02-04 16:08:29 +00004188/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4189/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4190/// instructions.
4191unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4192 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4193 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4194
4195 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004196 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004197
4198 EVT VecVT = N->getValueType(0);
4199 EVT ElVT = VecVT.getVectorElementType();
4200
4201 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004202 return Index / NumElemsPerChunk;
4203}
4204
Evan Cheng37b73872009-07-30 08:33:02 +00004205/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4206/// constant +0.0.
4207bool X86::isZeroNode(SDValue Elt) {
4208 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004209 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004210 (isa<ConstantFPSDNode>(Elt) &&
4211 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4212}
4213
Nate Begeman9008ca62009-04-27 18:41:29 +00004214/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4215/// their permute mask.
4216static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4217 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004218 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004219 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004221
Nate Begeman5a5ca152009-04-29 05:20:52 +00004222 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 int idx = SVOp->getMaskElt(i);
4224 if (idx < 0)
4225 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004226 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004228 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004230 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4232 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004233}
4234
Evan Cheng533a0aa2006-04-19 20:35:22 +00004235/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4236/// match movhlps. The lower half elements should come from upper half of
4237/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004238/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004239static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004240 EVT VT = Op->getValueType(0);
4241 if (VT.getSizeInBits() != 128)
4242 return false;
4243 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004244 return false;
4245 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004247 return false;
4248 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004250 return false;
4251 return true;
4252}
4253
Evan Cheng5ced1d82006-04-06 23:23:56 +00004254/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004255/// is promoted to a vector. It also returns the LoadSDNode by reference if
4256/// required.
4257static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004258 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4259 return false;
4260 N = N->getOperand(0).getNode();
4261 if (!ISD::isNON_EXTLoad(N))
4262 return false;
4263 if (LD)
4264 *LD = cast<LoadSDNode>(N);
4265 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004266}
4267
Dan Gohman65fd6562011-11-03 21:49:52 +00004268// Test whether the given value is a vector value which will be legalized
4269// into a load.
4270static bool WillBeConstantPoolLoad(SDNode *N) {
4271 if (N->getOpcode() != ISD::BUILD_VECTOR)
4272 return false;
4273
4274 // Check for any non-constant elements.
4275 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4276 switch (N->getOperand(i).getNode()->getOpcode()) {
4277 case ISD::UNDEF:
4278 case ISD::ConstantFP:
4279 case ISD::Constant:
4280 break;
4281 default:
4282 return false;
4283 }
4284
4285 // Vectors of all-zeros and all-ones are materialized with special
4286 // instructions rather than being loaded.
4287 return !ISD::isBuildVectorAllZeros(N) &&
4288 !ISD::isBuildVectorAllOnes(N);
4289}
4290
Evan Cheng533a0aa2006-04-19 20:35:22 +00004291/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4292/// match movlp{s|d}. The lower half elements should come from lower half of
4293/// V1 (and in order), and the upper half elements should come from the upper
4294/// half of V2 (and in order). And since V1 will become the source of the
4295/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004296static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4297 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004298 EVT VT = Op->getValueType(0);
4299 if (VT.getSizeInBits() != 128)
4300 return false;
4301
Evan Cheng466685d2006-10-09 20:57:25 +00004302 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004303 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004304 // Is V2 is a vector load, don't do this transformation. We will try to use
4305 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004306 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004307 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004308
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004309 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004310
Evan Cheng533a0aa2006-04-19 20:35:22 +00004311 if (NumElems != 2 && NumElems != 4)
4312 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004313 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004315 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004316 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004318 return false;
4319 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004320}
4321
Evan Cheng39623da2006-04-20 08:58:49 +00004322/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4323/// all the same.
4324static bool isSplatVector(SDNode *N) {
4325 if (N->getOpcode() != ISD::BUILD_VECTOR)
4326 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004327
Dan Gohman475871a2008-07-27 21:46:04 +00004328 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004329 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4330 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004331 return false;
4332 return true;
4333}
4334
Evan Cheng213d2cf2007-05-17 18:45:50 +00004335/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004336/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004337/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004338static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004339 SDValue V1 = N->getOperand(0);
4340 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004341 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4342 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004344 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004346 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4347 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004348 if (Opc != ISD::BUILD_VECTOR ||
4349 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 return false;
4351 } else if (Idx >= 0) {
4352 unsigned Opc = V1.getOpcode();
4353 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4354 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004355 if (Opc != ISD::BUILD_VECTOR ||
4356 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004357 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004358 }
4359 }
4360 return true;
4361}
4362
4363/// getZeroVector - Returns a vector of specified type with all zero elements.
4364///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004365static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004366 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004367 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004368
Dale Johannesen0488fb62010-09-30 23:57:10 +00004369 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004370 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004371 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004372 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004373 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004374 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4375 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4376 } else { // SSE1
4377 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4378 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4379 }
4380 } else if (VT.getSizeInBits() == 256) { // AVX
4381 // 256-bit logic and arithmetic instructions in AVX are
4382 // all floating-point, no support for integer ops. Default
4383 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004385 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4386 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004387 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004388 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004389}
4390
Chris Lattner8a594482007-11-25 00:24:49 +00004391/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004392/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4393/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4394/// Then bitcast to their original type, ensuring they get CSE'd.
4395static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4396 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004397 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004398 assert((VT.is128BitVector() || VT.is256BitVector())
4399 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004400
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004402 SDValue Vec;
4403 if (VT.getSizeInBits() == 256) {
4404 if (HasAVX2) { // AVX2
4405 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4406 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4407 } else { // AVX
4408 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4409 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4410 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4411 Vec = Insert128BitVector(InsV, Vec,
4412 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4413 }
4414 } else {
4415 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004416 }
4417
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004418 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004419}
4420
Evan Cheng39623da2006-04-20 08:58:49 +00004421/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4422/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004423static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004424 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004425 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004426
Evan Cheng39623da2006-04-20 08:58:49 +00004427 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004428 SmallVector<int, 8> MaskVec;
4429 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004430
Nate Begeman5a5ca152009-04-29 05:20:52 +00004431 for (unsigned i = 0; i != NumElems; ++i) {
4432 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 MaskVec[i] = NumElems;
4434 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004435 }
Evan Cheng39623da2006-04-20 08:58:49 +00004436 }
Evan Cheng39623da2006-04-20 08:58:49 +00004437 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004438 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4439 SVOp->getOperand(1), &MaskVec[0]);
4440 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004441}
4442
Evan Cheng017dcc62006-04-21 01:05:10 +00004443/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4444/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004445static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004446 SDValue V2) {
4447 unsigned NumElems = VT.getVectorNumElements();
4448 SmallVector<int, 8> Mask;
4449 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004450 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004451 Mask.push_back(i);
4452 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004453}
4454
Nate Begeman9008ca62009-04-27 18:41:29 +00004455/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004456static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 SDValue V2) {
4458 unsigned NumElems = VT.getVectorNumElements();
4459 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004460 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004461 Mask.push_back(i);
4462 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004463 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004465}
4466
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004467/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004468static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 SDValue V2) {
4470 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004471 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004473 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004474 Mask.push_back(i + Half);
4475 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004476 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004478}
4479
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004480// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004481// a generic shuffle instruction because the target has no such instructions.
4482// Generate shuffles which repeat i16 and i8 several times until they can be
4483// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004484static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004485 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004487 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004488
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 while (NumElems > 4) {
4490 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004491 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004493 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 EltNo -= NumElems/2;
4495 }
4496 NumElems >>= 1;
4497 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004498 return V;
4499}
Eric Christopherfd179292009-08-27 18:07:15 +00004500
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004501/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4502static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4503 EVT VT = V.getValueType();
4504 DebugLoc dl = V.getDebugLoc();
4505 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4506 && "Vector size not supported");
4507
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004508 if (VT.getSizeInBits() == 128) {
4509 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004510 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004511 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4512 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004513 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004514 // To use VPERMILPS to splat scalars, the second half of indicies must
4515 // refer to the higher part, which is a duplication of the lower one,
4516 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004517 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4518 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004519
4520 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4521 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4522 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004523 }
4524
4525 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4526}
4527
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004528/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004529static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4530 EVT SrcVT = SV->getValueType(0);
4531 SDValue V1 = SV->getOperand(0);
4532 DebugLoc dl = SV->getDebugLoc();
4533
4534 int EltNo = SV->getSplatIndex();
4535 int NumElems = SrcVT.getVectorNumElements();
4536 unsigned Size = SrcVT.getSizeInBits();
4537
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004538 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4539 "Unknown how to promote splat for type");
4540
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004541 // Extract the 128-bit part containing the splat element and update
4542 // the splat element index when it refers to the higher register.
4543 if (Size == 256) {
4544 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4545 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4546 if (Idx > 0)
4547 EltNo -= NumElems/2;
4548 }
4549
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004550 // All i16 and i8 vector types can't be used directly by a generic shuffle
4551 // instruction because the target has no such instruction. Generate shuffles
4552 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004553 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004554 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004555 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004556 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004557
4558 // Recreate the 256-bit vector and place the same 128-bit vector
4559 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004560 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004561 if (Size == 256) {
4562 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4563 DAG.getConstant(0, MVT::i32), DAG, dl);
4564 V1 = Insert128BitVector(InsV, V1,
4565 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4566 }
4567
4568 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004569}
4570
Evan Chengba05f722006-04-21 23:03:30 +00004571/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004572/// vector of zero or undef vector. This produces a shuffle where the low
4573/// element of V2 is swizzled into the zero/undef vector, landing at element
4574/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004575static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004576 bool isZero, bool HasXMMInt,
4577 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004578 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004579 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004580 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 unsigned NumElems = VT.getVectorNumElements();
4582 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004583 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004584 // If this is the insertion idx, put the low elt of V2 here.
4585 MaskVec.push_back(i == Idx ? NumElems : i);
4586 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004587}
4588
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004589/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4590/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004591static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4592 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004593 if (Depth == 6)
4594 return SDValue(); // Limit search depth.
4595
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004596 SDValue V = SDValue(N, 0);
4597 EVT VT = V.getValueType();
4598 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004599
4600 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4601 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4602 Index = SV->getMaskElt(Index);
4603
4604 if (Index < 0)
4605 return DAG.getUNDEF(VT.getVectorElementType());
4606
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004607 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004608 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004609 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004610 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004611
4612 // Recurse into target specific vector shuffles to find scalars.
4613 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004614 int NumElems = VT.getVectorNumElements();
4615 SmallVector<unsigned, 16> ShuffleMask;
4616 SDValue ImmN;
4617
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004618 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004619 case X86ISD::SHUFPS:
4620 case X86ISD::SHUFPD:
4621 ImmN = N->getOperand(N->getNumOperands()-1);
4622 DecodeSHUFPSMask(NumElems,
4623 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4624 ShuffleMask);
4625 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004626 case X86ISD::PUNPCKH:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004627 DecodePUNPCKHMask(NumElems, ShuffleMask);
4628 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004629 case X86ISD::UNPCKHP:
Craig Topperf7de5772011-11-22 01:57:35 +00004630 DecodeUNPCKHPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004631 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004632 case X86ISD::PUNPCKL:
David Greenec4db4e52011-02-28 19:06:56 +00004633 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004634 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004635 case X86ISD::UNPCKLP:
David Greenec4db4e52011-02-28 19:06:56 +00004636 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004637 break;
4638 case X86ISD::MOVHLPS:
4639 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4640 break;
4641 case X86ISD::MOVLHPS:
4642 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4643 break;
4644 case X86ISD::PSHUFD:
4645 ImmN = N->getOperand(N->getNumOperands()-1);
4646 DecodePSHUFMask(NumElems,
4647 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4648 ShuffleMask);
4649 break;
4650 case X86ISD::PSHUFHW:
4651 ImmN = N->getOperand(N->getNumOperands()-1);
4652 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4653 ShuffleMask);
4654 break;
4655 case X86ISD::PSHUFLW:
4656 ImmN = N->getOperand(N->getNumOperands()-1);
4657 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4658 ShuffleMask);
4659 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004660 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004661 case X86ISD::MOVSD: {
4662 // The index 0 always comes from the first element of the second source,
4663 // this is why MOVSS and MOVSD are used in the first place. The other
4664 // elements come from the other positions of the first source vector.
4665 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004666 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4667 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004668 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004669 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004670 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper38034c52011-11-26 22:55:48 +00004671 DecodeVPERMILPSMask(NumElems, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004672 ShuffleMask);
4673 break;
4674 case X86ISD::VPERMILPD:
4675 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper38034c52011-11-26 22:55:48 +00004676 DecodeVPERMILPDMask(NumElems, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004677 ShuffleMask);
4678 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004679 case X86ISD::VPERM2F128:
4680 ImmN = N->getOperand(N->getNumOperands()-1);
4681 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4682 ShuffleMask);
4683 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004684 case X86ISD::MOVDDUP:
4685 case X86ISD::MOVLHPD:
4686 case X86ISD::MOVLPD:
4687 case X86ISD::MOVLPS:
4688 case X86ISD::MOVSHDUP:
4689 case X86ISD::MOVSLDUP:
4690 case X86ISD::PALIGN:
4691 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004692 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004693 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004694 return SDValue();
4695 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004696
4697 Index = ShuffleMask[Index];
4698 if (Index < 0)
4699 return DAG.getUNDEF(VT.getVectorElementType());
4700
4701 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4702 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4703 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004704 }
4705
4706 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004707 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004708 V = V.getOperand(0);
4709 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004710 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004711
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004712 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004713 return SDValue();
4714 }
4715
4716 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4717 return (Index == 0) ? V.getOperand(0)
4718 : DAG.getUNDEF(VT.getVectorElementType());
4719
4720 if (V.getOpcode() == ISD::BUILD_VECTOR)
4721 return V.getOperand(Index);
4722
4723 return SDValue();
4724}
4725
4726/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4727/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004728/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004729static
4730unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4731 bool ZerosFromLeft, SelectionDAG &DAG) {
4732 int i = 0;
4733
4734 while (i < NumElems) {
4735 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004736 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004737 if (!(Elt.getNode() &&
4738 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4739 break;
4740 ++i;
4741 }
4742
4743 return i;
4744}
4745
4746/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4747/// MaskE correspond consecutively to elements from one of the vector operands,
4748/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4749static
4750bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4751 int OpIdx, int NumElems, unsigned &OpNum) {
4752 bool SeenV1 = false;
4753 bool SeenV2 = false;
4754
4755 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4756 int Idx = SVOp->getMaskElt(i);
4757 // Ignore undef indicies
4758 if (Idx < 0)
4759 continue;
4760
4761 if (Idx < NumElems)
4762 SeenV1 = true;
4763 else
4764 SeenV2 = true;
4765
4766 // Only accept consecutive elements from the same vector
4767 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4768 return false;
4769 }
4770
4771 OpNum = SeenV1 ? 0 : 1;
4772 return true;
4773}
4774
4775/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4776/// logical left shift of a vector.
4777static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4778 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4779 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4780 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4781 false /* check zeros from right */, DAG);
4782 unsigned OpSrc;
4783
4784 if (!NumZeros)
4785 return false;
4786
4787 // Considering the elements in the mask that are not consecutive zeros,
4788 // check if they consecutively come from only one of the source vectors.
4789 //
4790 // V1 = {X, A, B, C} 0
4791 // \ \ \ /
4792 // vector_shuffle V1, V2 <1, 2, 3, X>
4793 //
4794 if (!isShuffleMaskConsecutive(SVOp,
4795 0, // Mask Start Index
4796 NumElems-NumZeros-1, // Mask End Index
4797 NumZeros, // Where to start looking in the src vector
4798 NumElems, // Number of elements in vector
4799 OpSrc)) // Which source operand ?
4800 return false;
4801
4802 isLeft = false;
4803 ShAmt = NumZeros;
4804 ShVal = SVOp->getOperand(OpSrc);
4805 return true;
4806}
4807
4808/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4809/// logical left shift of a vector.
4810static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4811 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4812 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4813 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4814 true /* check zeros from left */, DAG);
4815 unsigned OpSrc;
4816
4817 if (!NumZeros)
4818 return false;
4819
4820 // Considering the elements in the mask that are not consecutive zeros,
4821 // check if they consecutively come from only one of the source vectors.
4822 //
4823 // 0 { A, B, X, X } = V2
4824 // / \ / /
4825 // vector_shuffle V1, V2 <X, X, 4, 5>
4826 //
4827 if (!isShuffleMaskConsecutive(SVOp,
4828 NumZeros, // Mask Start Index
4829 NumElems-1, // Mask End Index
4830 0, // Where to start looking in the src vector
4831 NumElems, // Number of elements in vector
4832 OpSrc)) // Which source operand ?
4833 return false;
4834
4835 isLeft = true;
4836 ShAmt = NumZeros;
4837 ShVal = SVOp->getOperand(OpSrc);
4838 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004839}
4840
4841/// isVectorShift - Returns true if the shuffle can be implemented as a
4842/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004843static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004844 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004845 // Although the logic below support any bitwidth size, there are no
4846 // shift instructions which handle more than 128-bit vectors.
4847 if (SVOp->getValueType(0).getSizeInBits() > 128)
4848 return false;
4849
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004850 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4851 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4852 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004853
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004854 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004855}
4856
Evan Chengc78d3b42006-04-24 18:01:45 +00004857/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4858///
Dan Gohman475871a2008-07-27 21:46:04 +00004859static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004860 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004861 SelectionDAG &DAG,
4862 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004863 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004864 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004865
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004866 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004867 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004868 bool First = true;
4869 for (unsigned i = 0; i < 16; ++i) {
4870 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4871 if (ThisIsNonZero && First) {
4872 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004874 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004876 First = false;
4877 }
4878
4879 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004880 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004881 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4882 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004883 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004884 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004885 }
4886 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4888 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4889 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004890 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004892 } else
4893 ThisElt = LastElt;
4894
Gabor Greifba36cb52008-08-28 21:40:38 +00004895 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004896 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004897 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004898 }
4899 }
4900
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004901 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004902}
4903
Bill Wendlinga348c562007-03-22 18:42:45 +00004904/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004905///
Dan Gohman475871a2008-07-27 21:46:04 +00004906static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004907 unsigned NumNonZero, unsigned NumZero,
4908 SelectionDAG &DAG,
4909 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004910 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004911 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004912
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004913 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004914 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004915 bool First = true;
4916 for (unsigned i = 0; i < 8; ++i) {
4917 bool isNonZero = (NonZeros & (1 << i)) != 0;
4918 if (isNonZero) {
4919 if (First) {
4920 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004922 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004924 First = false;
4925 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004926 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004927 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004928 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004929 }
4930 }
4931
4932 return V;
4933}
4934
Evan Chengf26ffe92008-05-29 08:22:04 +00004935/// getVShift - Return a vector logical shift node.
4936///
Owen Andersone50ed302009-08-10 22:56:29 +00004937static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004938 unsigned NumBits, SelectionDAG &DAG,
4939 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004940 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004941 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004942 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004943 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4944 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004945 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004946 DAG.getConstant(NumBits,
4947 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004948}
4949
Dan Gohman475871a2008-07-27 21:46:04 +00004950SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004951X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004952 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004953
Evan Chengc3630942009-12-09 21:00:30 +00004954 // Check if the scalar load can be widened into a vector load. And if
4955 // the address is "base + cst" see if the cst can be "absorbed" into
4956 // the shuffle mask.
4957 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4958 SDValue Ptr = LD->getBasePtr();
4959 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4960 return SDValue();
4961 EVT PVT = LD->getValueType(0);
4962 if (PVT != MVT::i32 && PVT != MVT::f32)
4963 return SDValue();
4964
4965 int FI = -1;
4966 int64_t Offset = 0;
4967 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4968 FI = FINode->getIndex();
4969 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004970 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004971 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4972 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4973 Offset = Ptr.getConstantOperandVal(1);
4974 Ptr = Ptr.getOperand(0);
4975 } else {
4976 return SDValue();
4977 }
4978
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004979 // FIXME: 256-bit vector instructions don't require a strict alignment,
4980 // improve this code to support it better.
4981 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004982 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004983 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004984 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004985 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004986 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004987 // Can't change the alignment. FIXME: It's possible to compute
4988 // the exact stack offset and reference FI + adjust offset instead.
4989 // If someone *really* cares about this. That's the way to implement it.
4990 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004991 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004992 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004993 }
4994 }
4995
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004996 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004997 // Ptr + (Offset & ~15).
4998 if (Offset < 0)
4999 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005000 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005001 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005002 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005003 if (StartOffset)
5004 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
5005 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5006
5007 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005008 int NumElems = VT.getVectorNumElements();
5009
5010 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
5011 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5012 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005013 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005014 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005015
5016 // Canonicalize it to a v4i32 or v8i32 shuffle.
5017 SmallVector<int, 8> Mask;
5018 for (int i = 0; i < NumElems; ++i)
5019 Mask.push_back(EltNo);
5020
5021 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
5022 return DAG.getNode(ISD::BITCAST, dl, NVT,
5023 DAG.getVectorShuffle(CanonVT, dl, V1,
5024 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00005025 }
5026
5027 return SDValue();
5028}
5029
Michael J. Spencerec38de22010-10-10 22:04:20 +00005030/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5031/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005032/// load which has the same value as a build_vector whose operands are 'elts'.
5033///
5034/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005035///
Nate Begeman1449f292010-03-24 22:19:06 +00005036/// FIXME: we'd also like to handle the case where the last elements are zero
5037/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5038/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005039static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00005040 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005041 EVT EltVT = VT.getVectorElementType();
5042 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005043
Nate Begemanfdea31a2010-03-24 20:49:50 +00005044 LoadSDNode *LDBase = NULL;
5045 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005046
Nate Begeman1449f292010-03-24 22:19:06 +00005047 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005048 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005049 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005050 for (unsigned i = 0; i < NumElems; ++i) {
5051 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005052
Nate Begemanfdea31a2010-03-24 20:49:50 +00005053 if (!Elt.getNode() ||
5054 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5055 return SDValue();
5056 if (!LDBase) {
5057 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5058 return SDValue();
5059 LDBase = cast<LoadSDNode>(Elt.getNode());
5060 LastLoadedElt = i;
5061 continue;
5062 }
5063 if (Elt.getOpcode() == ISD::UNDEF)
5064 continue;
5065
5066 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5067 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5068 return SDValue();
5069 LastLoadedElt = i;
5070 }
Nate Begeman1449f292010-03-24 22:19:06 +00005071
5072 // If we have found an entire vector of loads and undefs, then return a large
5073 // load of the entire vector width starting at the base pointer. If we found
5074 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005075 if (LastLoadedElt == NumElems - 1) {
5076 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005077 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005078 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005079 LDBase->isVolatile(), LDBase->isNonTemporal(),
5080 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005081 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005082 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005083 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005084 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005085 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5086 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005087 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5088 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005089 SDValue ResNode =
5090 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5091 LDBase->getPointerInfo(),
5092 LDBase->getAlignment(),
5093 false/*isVolatile*/, true/*ReadMem*/,
5094 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005095 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005096 }
5097 return SDValue();
5098}
5099
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005100/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
5101/// a vbroadcast node. We support two patterns:
5102/// 1. A splat BUILD_VECTOR which uses a single scalar load.
5103/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
5104/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005105/// The scalar load node is returned when a pattern is found,
5106/// or SDValue() otherwise.
5107static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005108 EVT VT = Op.getValueType();
5109 SDValue V = Op;
5110
5111 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
5112 V = V.getOperand(0);
5113
5114 //A suspected load to be broadcasted.
5115 SDValue Ld;
5116
5117 switch (V.getOpcode()) {
5118 default:
5119 // Unknown pattern found.
5120 return SDValue();
5121
5122 case ISD::BUILD_VECTOR: {
5123 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005124 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005125 return SDValue();
5126
5127 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005128
5129 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005130 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005131 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005132 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005133 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005134 }
5135
5136 case ISD::VECTOR_SHUFFLE: {
5137 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5138
5139 // Shuffles must have a splat mask where the first element is
5140 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005141 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005142 return SDValue();
5143
5144 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005145 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005146 return SDValue();
5147
5148 Ld = Sc.getOperand(0);
5149
5150 // The scalar_to_vector node and the suspected
5151 // load node must have exactly one user.
5152 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5153 return SDValue();
5154 break;
5155 }
5156 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005157
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005158 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005159 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005160 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005161
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005162 bool Is256 = VT.getSizeInBits() == 256;
5163 bool Is128 = VT.getSizeInBits() == 128;
5164 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5165
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005166 if (hasAVX2) {
5167 // VBroadcast to YMM
5168 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5169 ScalarSize == 32 || ScalarSize == 64 ))
5170 return Ld;
5171
5172 // VBroadcast to XMM
5173 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5174 ScalarSize == 16 || ScalarSize == 64 ))
5175 return Ld;
5176 }
5177
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005178 // VBroadcast to YMM
5179 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5180 return Ld;
5181
5182 // VBroadcast to XMM
5183 if (Is128 && (ScalarSize == 32))
5184 return Ld;
5185
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005186
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005187 // Unsupported broadcast.
5188 return SDValue();
5189}
5190
Evan Chengc3630942009-12-09 21:00:30 +00005191SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005192X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005193 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005194
David Greenef125a292011-02-08 19:04:41 +00005195 EVT VT = Op.getValueType();
5196 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005197 unsigned NumElems = Op.getNumOperands();
5198
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005199 // Vectors containing all zeros can be matched by pxor and xorps later
5200 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5201 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5202 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005203 if (Op.getValueType() == MVT::v4i32 ||
5204 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005205 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005207 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005208 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005209
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005210 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005211 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5212 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005213 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005214 if (Op.getValueType() == MVT::v4i32 ||
5215 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005216 return Op;
5217
Craig Topper745a86b2011-11-19 22:34:59 +00005218 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005219 }
5220
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005221 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005222 if (Subtarget->hasAVX() && LD.getNode())
5223 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5224
Owen Andersone50ed302009-08-10 22:56:29 +00005225 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005226
Evan Cheng0db9fe62006-04-25 20:13:52 +00005227 unsigned NumZero = 0;
5228 unsigned NumNonZero = 0;
5229 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005230 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005231 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005232 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005233 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005234 if (Elt.getOpcode() == ISD::UNDEF)
5235 continue;
5236 Values.insert(Elt);
5237 if (Elt.getOpcode() != ISD::Constant &&
5238 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005239 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005240 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005241 NumZero++;
5242 else {
5243 NonZeros |= (1 << i);
5244 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245 }
5246 }
5247
Chris Lattner97a2a562010-08-26 05:24:29 +00005248 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5249 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005250 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005251
Chris Lattner67f453a2008-03-09 05:42:06 +00005252 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005253 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005255 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Chris Lattner62098042008-03-09 01:05:04 +00005257 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5258 // the value are obviously zero, truncate the value to i32 and do the
5259 // insertion that way. Only do this if the value is non-constant or if the
5260 // value is a constant being inserted into element 0. It is cheaper to do
5261 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005263 (!IsAllConstants || Idx == 0)) {
5264 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005265 // Handle SSE only.
5266 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5267 EVT VecVT = MVT::v4i32;
5268 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
Chris Lattner62098042008-03-09 01:05:04 +00005270 // Truncate the value (which may itself be a constant) to i32, and
5271 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005273 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005274 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005275 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005276
Chris Lattner62098042008-03-09 01:05:04 +00005277 // Now we have our 32-bit value zero extended in the low element of
5278 // a vector. If Idx != 0, swizzle it into place.
5279 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 SmallVector<int, 4> Mask;
5281 Mask.push_back(Idx);
5282 for (unsigned i = 1; i != VecElts; ++i)
5283 Mask.push_back(i);
5284 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005285 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005287 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005288 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005289 }
5290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005291
Chris Lattner19f79692008-03-08 22:59:52 +00005292 // If we have a constant or non-constant insertion into the low element of
5293 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5294 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005295 // depending on what the source datatype is.
5296 if (Idx == 0) {
5297 if (NumZero == 0) {
5298 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5300 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005301 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5302 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005303 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005304 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5306 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005307 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5308 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005309 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5310 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005311 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005312 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005313 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005314 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005315
5316 // Is it a vector logical left shift?
5317 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005318 X86::isZeroNode(Op.getOperand(0)) &&
5319 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005320 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005321 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005322 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005323 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005324 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005326
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005327 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005328 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329
Chris Lattner19f79692008-03-08 22:59:52 +00005330 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5331 // is a non-constant being inserted into an element other than the low one,
5332 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5333 // movd/movss) to move this into the low element, then shuffle it into
5334 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005335 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005336 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005337
Evan Cheng0db9fe62006-04-25 20:13:52 +00005338 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005339 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005340 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005341 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005342 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005343 MaskVec.push_back(i == Idx ? 0 : 1);
5344 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345 }
5346 }
5347
Chris Lattner67f453a2008-03-09 05:42:06 +00005348 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005349 if (Values.size() == 1) {
5350 if (EVTBits == 32) {
5351 // Instead of a shuffle like this:
5352 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5353 // Check if it's possible to issue this instead.
5354 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5355 unsigned Idx = CountTrailingZeros_32(NonZeros);
5356 SDValue Item = Op.getOperand(Idx);
5357 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5358 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5359 }
Dan Gohman475871a2008-07-27 21:46:04 +00005360 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005362
Dan Gohmana3941172007-07-24 22:55:08 +00005363 // A vector full of immediates; various special cases are already
5364 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005365 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005366 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005367
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005368 // For AVX-length vectors, build the individual 128-bit pieces and use
5369 // shuffles to put them in place.
5370 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5371 SmallVector<SDValue, 32> V;
5372 for (unsigned i = 0; i < NumElems; ++i)
5373 V.push_back(Op.getOperand(i));
5374
5375 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5376
5377 // Build both the lower and upper subvector.
5378 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5379 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5380 NumElems/2);
5381
5382 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005383 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5384 DAG.getConstant(0, MVT::i32), DAG, dl);
5385 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005386 DAG, dl);
5387 }
5388
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005389 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005390 if (EVTBits == 64) {
5391 if (NumNonZero == 1) {
5392 // One half is zero or undef.
5393 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005394 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005395 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005396 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005397 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005398 }
Dan Gohman475871a2008-07-27 21:46:04 +00005399 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005400 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005401
5402 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005403 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005404 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005405 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005406 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005407 }
5408
Bill Wendling826f36f2007-03-28 00:57:11 +00005409 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005411 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005412 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005413 }
5414
5415 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005416 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005417 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005418 if (NumElems == 4 && NumZero > 0) {
5419 for (unsigned i = 0; i < 4; ++i) {
5420 bool isZero = !(NonZeros & (1 << i));
5421 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005422 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005423 else
Dale Johannesenace16102009-02-03 19:33:06 +00005424 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005425 }
5426
5427 for (unsigned i = 0; i < 2; ++i) {
5428 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5429 default: break;
5430 case 0:
5431 V[i] = V[i*2]; // Must be a zero vector.
5432 break;
5433 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005434 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005435 break;
5436 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005437 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005438 break;
5439 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005440 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005441 break;
5442 }
5443 }
5444
Nate Begeman9008ca62009-04-27 18:41:29 +00005445 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005446 bool Reverse = (NonZeros & 0x3) == 2;
5447 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005448 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005449 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5450 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005451 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5452 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005453 }
5454
Nate Begemanfdea31a2010-03-24 20:49:50 +00005455 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5456 // Check for a build vector of consecutive loads.
5457 for (unsigned i = 0; i < NumElems; ++i)
5458 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005459
Nate Begemanfdea31a2010-03-24 20:49:50 +00005460 // Check for elements which are consecutive loads.
5461 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5462 if (LD.getNode())
5463 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005464
5465 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005466 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005467 SDValue Result;
5468 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5469 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5470 else
5471 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005472
Chris Lattner24faf612010-08-28 17:59:08 +00005473 for (unsigned i = 1; i < NumElems; ++i) {
5474 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5475 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005476 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005477 }
5478 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005479 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005480
Chris Lattner6e80e442010-08-28 17:15:43 +00005481 // Otherwise, expand into a number of unpckl*, start by extending each of
5482 // our (non-undef) elements to the full vector width with the element in the
5483 // bottom slot of the vector (which generates no code for SSE).
5484 for (unsigned i = 0; i < NumElems; ++i) {
5485 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5486 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5487 else
5488 V[i] = DAG.getUNDEF(VT);
5489 }
5490
5491 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005492 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5493 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5494 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005495 unsigned EltStride = NumElems >> 1;
5496 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005497 for (unsigned i = 0; i < EltStride; ++i) {
5498 // If V[i+EltStride] is undef and this is the first round of mixing,
5499 // then it is safe to just drop this shuffle: V[i] is already in the
5500 // right place, the one element (since it's the first round) being
5501 // inserted as undef can be dropped. This isn't safe for successive
5502 // rounds because they will permute elements within both vectors.
5503 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5504 EltStride == NumElems/2)
5505 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005506
Chris Lattner6e80e442010-08-28 17:15:43 +00005507 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005508 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005509 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005510 }
5511 return V[0];
5512 }
Dan Gohman475871a2008-07-27 21:46:04 +00005513 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005514}
5515
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005516// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5517// them in a MMX register. This is better than doing a stack convert.
5518static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005519 DebugLoc dl = Op.getDebugLoc();
5520 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005521
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005522 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5523 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5524 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005525 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005526 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5527 InVec = Op.getOperand(1);
5528 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5529 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005530 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005531 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5532 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5533 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005534 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005535 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5536 Mask[0] = 0; Mask[1] = 2;
5537 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5538 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005539 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005540}
5541
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005542// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5543// to create 256-bit vectors from two other 128-bit ones.
5544static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5545 DebugLoc dl = Op.getDebugLoc();
5546 EVT ResVT = Op.getValueType();
5547
5548 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5549
5550 SDValue V1 = Op.getOperand(0);
5551 SDValue V2 = Op.getOperand(1);
5552 unsigned NumElems = ResVT.getVectorNumElements();
5553
5554 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5555 DAG.getConstant(0, MVT::i32), DAG, dl);
5556 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5557 DAG, dl);
5558}
5559
5560SDValue
5561X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005562 EVT ResVT = Op.getValueType();
5563
5564 assert(Op.getNumOperands() == 2);
5565 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5566 "Unsupported CONCAT_VECTORS for value type");
5567
5568 // We support concatenate two MMX registers and place them in a MMX register.
5569 // This is better than doing a stack convert.
5570 if (ResVT.is128BitVector())
5571 return LowerMMXCONCAT_VECTORS(Op, DAG);
5572
5573 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5574 // from two other 128-bit ones.
5575 return LowerAVXCONCAT_VECTORS(Op, DAG);
5576}
5577
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578// v8i16 shuffles - Prefer shuffles in the following order:
5579// 1. [all] pshuflw, pshufhw, optional move
5580// 2. [ssse3] 1 x pshufb
5581// 3. [ssse3] 2 x pshufb + 1 x por
5582// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005583SDValue
5584X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5585 SelectionDAG &DAG) const {
5586 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005587 SDValue V1 = SVOp->getOperand(0);
5588 SDValue V2 = SVOp->getOperand(1);
5589 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005591
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 // Determine if more than 1 of the words in each of the low and high quadwords
5593 // of the result come from the same quadword of one of the two inputs. Undef
5594 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005595 unsigned LoQuad[] = { 0, 0, 0, 0 };
5596 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 BitVector InputQuads(4);
5598 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005599 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005600 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 MaskVals.push_back(EltIdx);
5602 if (EltIdx < 0) {
5603 ++Quad[0];
5604 ++Quad[1];
5605 ++Quad[2];
5606 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005607 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 }
5609 ++Quad[EltIdx / 4];
5610 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005611 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005612
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005614 unsigned MaxQuad = 1;
5615 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 if (LoQuad[i] > MaxQuad) {
5617 BestLoQuad = i;
5618 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005619 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005620 }
5621
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005623 MaxQuad = 1;
5624 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 if (HiQuad[i] > MaxQuad) {
5626 BestHiQuad = i;
5627 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005628 }
5629 }
5630
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005632 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 // single pshufb instruction is necessary. If There are more than 2 input
5634 // quads, disable the next transformation since it does not help SSSE3.
5635 bool V1Used = InputQuads[0] || InputQuads[1];
5636 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005637 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 if (InputQuads.count() == 2 && V1Used && V2Used) {
5639 BestLoQuad = InputQuads.find_first();
5640 BestHiQuad = InputQuads.find_next(BestLoQuad);
5641 }
5642 if (InputQuads.count() > 2) {
5643 BestLoQuad = -1;
5644 BestHiQuad = -1;
5645 }
5646 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005647
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5649 // the shuffle mask. If a quad is scored as -1, that means that it contains
5650 // words from all 4 input quadwords.
5651 SDValue NewV;
5652 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005653 SmallVector<int, 8> MaskV;
5654 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5655 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005656 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005657 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5658 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5659 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005660
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5662 // source words for the shuffle, to aid later transformations.
5663 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005664 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005665 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005667 if (idx != (int)i)
5668 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005670 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 AllWordsInNewV = false;
5672 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005673 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005674
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5676 if (AllWordsInNewV) {
5677 for (int i = 0; i != 8; ++i) {
5678 int idx = MaskVals[i];
5679 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005680 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005681 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 if ((idx != i) && idx < 4)
5683 pshufhw = false;
5684 if ((idx != i) && idx > 3)
5685 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005686 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 V1 = NewV;
5688 V2Used = false;
5689 BestLoQuad = 0;
5690 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005691 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005692
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5694 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005695 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005696 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5697 unsigned TargetMask = 0;
5698 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005700 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5701 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5702 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005703 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005704 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005705 }
Eric Christopherfd179292009-08-27 18:07:15 +00005706
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 // If we have SSSE3, and all words of the result are from 1 input vector,
5708 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5709 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005710 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005712
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005714 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 // mask, and elements that come from V1 in the V2 mask, so that the two
5716 // results can be OR'd together.
5717 bool TwoInputs = V1Used && V2Used;
5718 for (unsigned i = 0; i != 8; ++i) {
5719 int EltIdx = MaskVals[i] * 2;
5720 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5722 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 continue;
5724 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005725 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5726 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005728 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005729 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005730 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005733 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005734
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 // Calculate the shuffle mask for the second input, shuffle it, and
5736 // OR it with the first shuffled input.
5737 pshufbMask.clear();
5738 for (unsigned i = 0; i != 8; ++i) {
5739 int EltIdx = MaskVals[i] * 2;
5740 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5742 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 continue;
5744 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5746 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005748 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005749 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005750 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 MVT::v16i8, &pshufbMask[0], 16));
5752 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005753 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005754 }
5755
5756 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5757 // and update MaskVals with new element order.
5758 BitVector InOrder(8);
5759 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005760 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 for (int i = 0; i != 4; ++i) {
5762 int idx = MaskVals[i];
5763 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005764 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 InOrder.set(i);
5766 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005767 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 InOrder.set(i);
5769 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005770 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 }
5772 }
5773 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005774 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005775 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005776 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005777
Craig Topperc0d82852011-11-22 00:44:41 +00005778 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005779 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5780 NewV.getOperand(0),
5781 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5782 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 }
Eric Christopherfd179292009-08-27 18:07:15 +00005784
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5786 // and update MaskVals with the new element order.
5787 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005788 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005790 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 for (unsigned i = 4; i != 8; ++i) {
5792 int idx = MaskVals[i];
5793 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005794 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 InOrder.set(i);
5796 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005797 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 InOrder.set(i);
5799 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005800 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 }
5802 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005804 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005805
Craig Topperc0d82852011-11-22 00:44:41 +00005806 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005807 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5808 NewV.getOperand(0),
5809 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5810 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 }
Eric Christopherfd179292009-08-27 18:07:15 +00005812
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 // In case BestHi & BestLo were both -1, which means each quadword has a word
5814 // from each of the four input quadwords, calculate the InOrder bitvector now
5815 // before falling through to the insert/extract cleanup.
5816 if (BestLoQuad == -1 && BestHiQuad == -1) {
5817 NewV = V1;
5818 for (int i = 0; i != 8; ++i)
5819 if (MaskVals[i] < 0 || MaskVals[i] == i)
5820 InOrder.set(i);
5821 }
Eric Christopherfd179292009-08-27 18:07:15 +00005822
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 // The other elements are put in the right place using pextrw and pinsrw.
5824 for (unsigned i = 0; i != 8; ++i) {
5825 if (InOrder[i])
5826 continue;
5827 int EltIdx = MaskVals[i];
5828 if (EltIdx < 0)
5829 continue;
5830 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005832 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005836 DAG.getIntPtrConstant(i));
5837 }
5838 return NewV;
5839}
5840
5841// v16i8 shuffles - Prefer shuffles in the following order:
5842// 1. [ssse3] 1 x pshufb
5843// 2. [ssse3] 2 x pshufb + 1 x por
5844// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5845static
Nate Begeman9008ca62009-04-27 18:41:29 +00005846SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005847 SelectionDAG &DAG,
5848 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005849 SDValue V1 = SVOp->getOperand(0);
5850 SDValue V2 = SVOp->getOperand(1);
5851 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005852 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005853 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005854
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005856 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 // present, fall back to case 3.
5858 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5859 bool V1Only = true;
5860 bool V2Only = true;
5861 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005862 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 if (EltIdx < 0)
5864 continue;
5865 if (EltIdx < 16)
5866 V2Only = false;
5867 else
5868 V1Only = false;
5869 }
Eric Christopherfd179292009-08-27 18:07:15 +00005870
Nate Begemanb9a47b82009-02-23 08:49:38 +00005871 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005872 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005873 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005874
Nate Begemanb9a47b82009-02-23 08:49:38 +00005875 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005876 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 //
5878 // Otherwise, we have elements from both input vectors, and must zero out
5879 // elements that come from V2 in the first mask, and V1 in the second mask
5880 // so that we can OR them together.
5881 bool TwoInputs = !(V1Only || V2Only);
5882 for (unsigned i = 0; i != 16; ++i) {
5883 int EltIdx = MaskVals[i];
5884 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005886 continue;
5887 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 }
5890 // If all the elements are from V2, assign it to V1 and return after
5891 // building the first pshufb.
5892 if (V2Only)
5893 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005895 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 if (!TwoInputs)
5898 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005899
Nate Begemanb9a47b82009-02-23 08:49:38 +00005900 // Calculate the shuffle mask for the second input, shuffle it, and
5901 // OR it with the first shuffled input.
5902 pshufbMask.clear();
5903 for (unsigned i = 0; i != 16; ++i) {
5904 int EltIdx = MaskVals[i];
5905 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005906 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005907 continue;
5908 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005909 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005910 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005911 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005912 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005913 MVT::v16i8, &pshufbMask[0], 16));
5914 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005915 }
Eric Christopherfd179292009-08-27 18:07:15 +00005916
Nate Begemanb9a47b82009-02-23 08:49:38 +00005917 // No SSSE3 - Calculate in place words and then fix all out of place words
5918 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5919 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005920 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5921 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005922 SDValue NewV = V2Only ? V2 : V1;
5923 for (int i = 0; i != 8; ++i) {
5924 int Elt0 = MaskVals[i*2];
5925 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005926
Nate Begemanb9a47b82009-02-23 08:49:38 +00005927 // This word of the result is all undef, skip it.
5928 if (Elt0 < 0 && Elt1 < 0)
5929 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005930
Nate Begemanb9a47b82009-02-23 08:49:38 +00005931 // This word of the result is already in the correct place, skip it.
5932 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5933 continue;
5934 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5935 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005936
Nate Begemanb9a47b82009-02-23 08:49:38 +00005937 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5938 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5939 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005940
5941 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5942 // using a single extract together, load it and store it.
5943 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005945 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005946 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005947 DAG.getIntPtrConstant(i));
5948 continue;
5949 }
5950
Nate Begemanb9a47b82009-02-23 08:49:38 +00005951 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005952 // source byte is not also odd, shift the extracted word left 8 bits
5953 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005954 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005955 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005956 DAG.getIntPtrConstant(Elt1 / 2));
5957 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005958 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005959 DAG.getConstant(8,
5960 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005961 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005962 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5963 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005964 }
5965 // If Elt0 is defined, extract it from the appropriate source. If the
5966 // source byte is not also even, shift the extracted word right 8 bits. If
5967 // Elt1 was also defined, OR the extracted values together before
5968 // inserting them in the result.
5969 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005971 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5972 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005973 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005974 DAG.getConstant(8,
5975 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005976 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5978 DAG.getConstant(0x00FF, MVT::i16));
5979 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005980 : InsElt0;
5981 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005982 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005983 DAG.getIntPtrConstant(i));
5984 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005985 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005986}
5987
Evan Cheng7a831ce2007-12-15 03:00:47 +00005988/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005989/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005990/// done when every pair / quad of shuffle mask elements point to elements in
5991/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005992/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005993static
Nate Begeman9008ca62009-04-27 18:41:29 +00005994SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005995 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005996 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005997 SDValue V1 = SVOp->getOperand(0);
5998 SDValue V2 = SVOp->getOperand(1);
5999 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00006000 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006001 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00006002 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006003 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 case MVT::v4f32: NewVT = MVT::v2f64; break;
6005 case MVT::v4i32: NewVT = MVT::v2i64; break;
6006 case MVT::v8i16: NewVT = MVT::v4i32; break;
6007 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006008 }
6009
Nate Begeman9008ca62009-04-27 18:41:29 +00006010 int Scale = NumElems / NewWidth;
6011 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00006012 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006013 int StartIdx = -1;
6014 for (int j = 0; j < Scale; ++j) {
6015 int EltIdx = SVOp->getMaskElt(i+j);
6016 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006017 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00006018 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00006019 StartIdx = EltIdx - (EltIdx % Scale);
6020 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00006021 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006022 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006023 if (StartIdx == -1)
6024 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00006025 else
Nate Begeman9008ca62009-04-27 18:41:29 +00006026 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006027 }
6028
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006029 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
6030 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00006031 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006032}
6033
Evan Chengd880b972008-05-09 21:53:03 +00006034/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006035///
Owen Andersone50ed302009-08-10 22:56:29 +00006036static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006037 SDValue SrcOp, SelectionDAG &DAG,
6038 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006039 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006040 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006041 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006042 LD = dyn_cast<LoadSDNode>(SrcOp);
6043 if (!LD) {
6044 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6045 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006046 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006047 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006048 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006049 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006050 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006051 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006052 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006053 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006054 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6055 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6056 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006057 SrcOp.getOperand(0)
6058 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006059 }
6060 }
6061 }
6062
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006063 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006064 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006065 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006066 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006067}
6068
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006069/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
6070/// shuffle node referes to only one lane in the sources.
6071static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
6072 EVT VT = SVOp->getValueType(0);
6073 int NumElems = VT.getVectorNumElements();
6074 int HalfSize = NumElems/2;
6075 SmallVector<int, 16> M;
6076 SVOp->getMask(M);
6077 bool MatchA = false, MatchB = false;
6078
6079 for (int l = 0; l < NumElems*2; l += HalfSize) {
6080 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
6081 MatchA = true;
6082 break;
6083 }
6084 }
6085
6086 for (int l = 0; l < NumElems*2; l += HalfSize) {
6087 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6088 MatchB = true;
6089 break;
6090 }
6091 }
6092
6093 return MatchA && MatchB;
6094}
6095
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006096/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6097/// which could not be matched by any known target speficic shuffle
6098static SDValue
6099LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006100 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6101 // If each half of a vector shuffle node referes to only one lane in the
6102 // source vectors, extract each used 128-bit lane and shuffle them using
6103 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6104 // the work to the legalizer.
6105 DebugLoc dl = SVOp->getDebugLoc();
6106 EVT VT = SVOp->getValueType(0);
6107 int NumElems = VT.getVectorNumElements();
6108 int HalfSize = NumElems/2;
6109
6110 // Extract the reference for each half
6111 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6112 int FstVecOpNum = 0, SndVecOpNum = 0;
6113 for (int i = 0; i < HalfSize; ++i) {
6114 int Elt = SVOp->getMaskElt(i);
6115 if (SVOp->getMaskElt(i) < 0)
6116 continue;
6117 FstVecOpNum = Elt/NumElems;
6118 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6119 break;
6120 }
6121 for (int i = HalfSize; i < NumElems; ++i) {
6122 int Elt = SVOp->getMaskElt(i);
6123 if (SVOp->getMaskElt(i) < 0)
6124 continue;
6125 SndVecOpNum = Elt/NumElems;
6126 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6127 break;
6128 }
6129
6130 // Extract the subvectors
6131 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6132 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6133 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6134 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6135
6136 // Generate 128-bit shuffles
6137 SmallVector<int, 16> MaskV1, MaskV2;
6138 for (int i = 0; i < HalfSize; ++i) {
6139 int Elt = SVOp->getMaskElt(i);
6140 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6141 }
6142 for (int i = HalfSize; i < NumElems; ++i) {
6143 int Elt = SVOp->getMaskElt(i);
6144 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6145 }
6146
6147 EVT NVT = V1.getValueType();
6148 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6149 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6150
6151 // Concatenate the result back
6152 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6153 DAG.getConstant(0, MVT::i32), DAG, dl);
6154 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6155 DAG, dl);
6156 }
6157
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006158 return SDValue();
6159}
6160
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006161/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6162/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006163static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006164LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006165 SDValue V1 = SVOp->getOperand(0);
6166 SDValue V2 = SVOp->getOperand(1);
6167 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006168 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006169
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006170 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6171
Evan Chengace3c172008-07-22 21:13:36 +00006172 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006173 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 SmallVector<int, 8> Mask1(4U, -1);
6175 SmallVector<int, 8> PermMask;
6176 SVOp->getMask(PermMask);
6177
Evan Chengace3c172008-07-22 21:13:36 +00006178 unsigned NumHi = 0;
6179 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006180 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006181 int Idx = PermMask[i];
6182 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006183 Locs[i] = std::make_pair(-1, -1);
6184 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006185 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6186 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006187 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006188 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006189 NumLo++;
6190 } else {
6191 Locs[i] = std::make_pair(1, NumHi);
6192 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006193 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006194 NumHi++;
6195 }
6196 }
6197 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006198
Evan Chengace3c172008-07-22 21:13:36 +00006199 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006200 // If no more than two elements come from either vector. This can be
6201 // implemented with two shuffles. First shuffle gather the elements.
6202 // The second shuffle, which takes the first shuffle as both of its
6203 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006204 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006205
Nate Begeman9008ca62009-04-27 18:41:29 +00006206 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006207
Evan Chengace3c172008-07-22 21:13:36 +00006208 for (unsigned i = 0; i != 4; ++i) {
6209 if (Locs[i].first == -1)
6210 continue;
6211 else {
6212 unsigned Idx = (i < 2) ? 0 : 4;
6213 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006214 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006215 }
6216 }
6217
Nate Begeman9008ca62009-04-27 18:41:29 +00006218 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006219 } else if (NumLo == 3 || NumHi == 3) {
6220 // Otherwise, we must have three elements from one vector, call it X, and
6221 // one element from the other, call it Y. First, use a shufps to build an
6222 // intermediate vector with the one element from Y and the element from X
6223 // that will be in the same half in the final destination (the indexes don't
6224 // matter). Then, use a shufps to build the final vector, taking the half
6225 // containing the element from Y from the intermediate, and the other half
6226 // from X.
6227 if (NumHi == 3) {
6228 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006229 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006230 std::swap(V1, V2);
6231 }
6232
6233 // Find the element from V2.
6234 unsigned HiIndex;
6235 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006236 int Val = PermMask[HiIndex];
6237 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006238 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006239 if (Val >= 4)
6240 break;
6241 }
6242
Nate Begeman9008ca62009-04-27 18:41:29 +00006243 Mask1[0] = PermMask[HiIndex];
6244 Mask1[1] = -1;
6245 Mask1[2] = PermMask[HiIndex^1];
6246 Mask1[3] = -1;
6247 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006248
6249 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006250 Mask1[0] = PermMask[0];
6251 Mask1[1] = PermMask[1];
6252 Mask1[2] = HiIndex & 1 ? 6 : 4;
6253 Mask1[3] = HiIndex & 1 ? 4 : 6;
6254 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006255 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006256 Mask1[0] = HiIndex & 1 ? 2 : 0;
6257 Mask1[1] = HiIndex & 1 ? 0 : 2;
6258 Mask1[2] = PermMask[2];
6259 Mask1[3] = PermMask[3];
6260 if (Mask1[2] >= 0)
6261 Mask1[2] += 4;
6262 if (Mask1[3] >= 0)
6263 Mask1[3] += 4;
6264 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006265 }
Evan Chengace3c172008-07-22 21:13:36 +00006266 }
6267
6268 // Break it into (shuffle shuffle_hi, shuffle_lo).
6269 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006270 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006271 SmallVector<int,8> LoMask(4U, -1);
6272 SmallVector<int,8> HiMask(4U, -1);
6273
6274 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006275 unsigned MaskIdx = 0;
6276 unsigned LoIdx = 0;
6277 unsigned HiIdx = 2;
6278 for (unsigned i = 0; i != 4; ++i) {
6279 if (i == 2) {
6280 MaskPtr = &HiMask;
6281 MaskIdx = 1;
6282 LoIdx = 0;
6283 HiIdx = 2;
6284 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006285 int Idx = PermMask[i];
6286 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006287 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006288 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006289 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006290 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006291 LoIdx++;
6292 } else {
6293 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006294 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006295 HiIdx++;
6296 }
6297 }
6298
Nate Begeman9008ca62009-04-27 18:41:29 +00006299 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6300 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6301 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006302 for (unsigned i = 0; i != 4; ++i) {
6303 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006304 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006305 } else {
6306 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006307 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006308 }
6309 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006310 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006311}
6312
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006313static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006314 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006315 V = V.getOperand(0);
6316 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6317 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006318 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6319 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6320 // BUILD_VECTOR (load), undef
6321 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006322 if (MayFoldLoad(V))
6323 return true;
6324 return false;
6325}
6326
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006327// FIXME: the version above should always be used. Since there's
6328// a bug where several vector shuffles can't be folded because the
6329// DAG is not updated during lowering and a node claims to have two
6330// uses while it only has one, use this version, and let isel match
6331// another instruction if the load really happens to have more than
6332// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006333// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006334static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006335 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006336 V = V.getOperand(0);
6337 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6338 V = V.getOperand(0);
6339 if (ISD::isNormalLoad(V.getNode()))
6340 return true;
6341 return false;
6342}
6343
6344/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6345/// a vector extract, and if both can be later optimized into a single load.
6346/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6347/// here because otherwise a target specific shuffle node is going to be
6348/// emitted for this shuffle, and the optimization not done.
6349/// FIXME: This is probably not the best approach, but fix the problem
6350/// until the right path is decided.
6351static
6352bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6353 const TargetLowering &TLI) {
6354 EVT VT = V.getValueType();
6355 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6356
6357 // Be sure that the vector shuffle is present in a pattern like this:
6358 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6359 if (!V.hasOneUse())
6360 return false;
6361
6362 SDNode *N = *V.getNode()->use_begin();
6363 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6364 return false;
6365
6366 SDValue EltNo = N->getOperand(1);
6367 if (!isa<ConstantSDNode>(EltNo))
6368 return false;
6369
6370 // If the bit convert changed the number of elements, it is unsafe
6371 // to examine the mask.
6372 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006373 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006374 EVT SrcVT = V.getOperand(0).getValueType();
6375 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6376 return false;
6377 V = V.getOperand(0);
6378 HasShuffleIntoBitcast = true;
6379 }
6380
6381 // Select the input vector, guarding against out of range extract vector.
6382 unsigned NumElems = VT.getVectorNumElements();
6383 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6384 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6385 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6386
6387 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006388 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006389 V = V.getOperand(0);
6390
6391 if (ISD::isNormalLoad(V.getNode())) {
6392 // Is the original load suitable?
6393 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6394
6395 // FIXME: avoid the multi-use bug that is preventing lots of
6396 // of foldings to be detected, this is still wrong of course, but
6397 // give the temporary desired behavior, and if it happens that
6398 // the load has real more uses, during isel it will not fold, and
6399 // will generate poor code.
6400 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6401 return false;
6402
6403 if (!HasShuffleIntoBitcast)
6404 return true;
6405
6406 // If there's a bitcast before the shuffle, check if the load type and
6407 // alignment is valid.
6408 unsigned Align = LN0->getAlignment();
6409 unsigned NewAlign =
6410 TLI.getTargetData()->getABITypeAlignment(
6411 VT.getTypeForEVT(*DAG.getContext()));
6412
6413 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6414 return false;
6415 }
6416
6417 return true;
6418}
6419
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006420static
Evan Cheng835580f2010-10-07 20:50:20 +00006421SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6422 EVT VT = Op.getValueType();
6423
6424 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006425 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6426 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006427 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6428 V1, DAG));
6429}
6430
6431static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006432SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006433 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006434 SDValue V1 = Op.getOperand(0);
6435 SDValue V2 = Op.getOperand(1);
6436 EVT VT = Op.getValueType();
6437
6438 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6439
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006440 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006441 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6442
Evan Cheng0899f5c2011-08-31 02:05:24 +00006443 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6444 return DAG.getNode(ISD::BITCAST, dl, VT,
6445 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6446 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6447 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006448}
6449
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006450static
6451SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6452 SDValue V1 = Op.getOperand(0);
6453 SDValue V2 = Op.getOperand(1);
6454 EVT VT = Op.getValueType();
6455
6456 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6457 "unsupported shuffle type");
6458
6459 if (V2.getOpcode() == ISD::UNDEF)
6460 V2 = V1;
6461
6462 // v4i32 or v4f32
6463 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6464}
6465
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006466static inline unsigned getSHUFPOpcode(EVT VT) {
6467 switch(VT.getSimpleVT().SimpleTy) {
6468 case MVT::v8i32: // Use fp unit for int unpack.
6469 case MVT::v8f32:
6470 case MVT::v4i32: // Use fp unit for int unpack.
6471 case MVT::v4f32: return X86ISD::SHUFPS;
6472 case MVT::v4i64: // Use fp unit for int unpack.
6473 case MVT::v4f64:
6474 case MVT::v2i64: // Use fp unit for int unpack.
6475 case MVT::v2f64: return X86ISD::SHUFPD;
6476 default:
6477 llvm_unreachable("Unknown type for shufp*");
6478 }
6479 return 0;
6480}
6481
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006482static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006483SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006484 SDValue V1 = Op.getOperand(0);
6485 SDValue V2 = Op.getOperand(1);
6486 EVT VT = Op.getValueType();
6487 unsigned NumElems = VT.getVectorNumElements();
6488
6489 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6490 // operand of these instructions is only memory, so check if there's a
6491 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6492 // same masks.
6493 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006494
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006495 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006496 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006497 CanFoldLoad = true;
6498
6499 // When V1 is a load, it can be folded later into a store in isel, example:
6500 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6501 // turns into:
6502 // (MOVLPSmr addr:$src1, VR128:$src2)
6503 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006504 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006505 CanFoldLoad = true;
6506
Dan Gohman65fd6562011-11-03 21:49:52 +00006507 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006508 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006509 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006510 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6511
6512 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006513 // If we don't care about the second element, procede to use movss.
6514 if (SVOp->getMaskElt(1) != -1)
6515 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006516 }
6517
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006518 // movl and movlp will both match v2i64, but v2i64 is never matched by
6519 // movl earlier because we make it strict to avoid messing with the movlp load
6520 // folding logic (see the code above getMOVLP call). Match it here then,
6521 // this is horrible, but will stay like this until we move all shuffle
6522 // matching to x86 specific nodes. Note that for the 1st condition all
6523 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006524 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006525 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6526 // as to remove this logic from here, as much as possible
6527 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006528 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006529 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006530 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006531
6532 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6533
6534 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006535 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006536 X86::getShuffleSHUFImmediate(SVOp), DAG);
6537}
6538
Craig Topper6347e862011-11-21 06:57:39 +00006539static inline unsigned getUNPCKLOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006540 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006541 case MVT::v32i8:
6542 case MVT::v16i8:
6543 case MVT::v16i16:
6544 case MVT::v8i16:
6545 case MVT::v4i32:
6546 case MVT::v2i64: return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006547 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006548 case MVT::v4i64:
6549 if (HasAVX2) return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006550 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006551 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006552 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006553 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006554 case MVT::v2f64: return X86ISD::UNPCKLP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006555 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006556 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006557 }
6558 return 0;
6559}
6560
Craig Topper6347e862011-11-21 06:57:39 +00006561static inline unsigned getUNPCKHOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006562 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006563 case MVT::v32i8:
6564 case MVT::v16i8:
6565 case MVT::v16i16:
6566 case MVT::v8i16:
6567 case MVT::v4i32:
6568 case MVT::v2i64: return X86ISD::PUNPCKH;
6569 case MVT::v4i64:
Craig Topper6347e862011-11-21 06:57:39 +00006570 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006571 if (HasAVX2) return X86ISD::PUNPCKH;
Craig Topper6347e862011-11-21 06:57:39 +00006572 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006573 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006574 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006575 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006576 case MVT::v2f64: return X86ISD::UNPCKHP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006577 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006578 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006579 }
6580 return 0;
6581}
6582
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006583static inline unsigned getVPERMILOpcode(EVT VT) {
6584 switch(VT.getSimpleVT().SimpleTy) {
6585 case MVT::v4i32:
Craig Topper38034c52011-11-26 22:55:48 +00006586 case MVT::v4f32:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006587 case MVT::v8i32:
Craig Topper38034c52011-11-26 22:55:48 +00006588 case MVT::v8f32: return X86ISD::VPERMILPS;
6589 case MVT::v2i64:
6590 case MVT::v2f64:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006591 case MVT::v4i64:
Craig Topper38034c52011-11-26 22:55:48 +00006592 case MVT::v4f64: return X86ISD::VPERMILPD;
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006593 default:
6594 llvm_unreachable("Unknown type for vpermil");
6595 }
6596 return 0;
6597}
6598
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006599static
6600SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006601 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006602 const X86Subtarget *Subtarget) {
6603 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6604 EVT VT = Op.getValueType();
6605 DebugLoc dl = Op.getDebugLoc();
6606 SDValue V1 = Op.getOperand(0);
6607 SDValue V2 = Op.getOperand(1);
6608
6609 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006610 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006611
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006612 // Handle splat operations
6613 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006614 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006615 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006616 // Special case, this is the only place now where it's allowed to return
6617 // a vector_shuffle operation without using a target specific node, because
6618 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6619 // this be moved to DAGCombine instead?
6620 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006621 return Op;
6622
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006623 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006624 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006625 if (Subtarget->hasAVX() && LD.getNode())
6626 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006627
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006628 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006629 if ((Size == 128 && NumElem <= 4) ||
6630 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006631 return SDValue();
6632
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006633 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006634 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006635 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006636
6637 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6638 // do it!
6639 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6640 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6641 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006642 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006643 } else if ((VT == MVT::v4i32 ||
6644 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006645 // FIXME: Figure out a cleaner way to do this.
6646 // Try to make use of movq to zero out the top part.
6647 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6648 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6649 if (NewOp.getNode()) {
6650 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6651 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6652 DAG, Subtarget, dl);
6653 }
6654 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6655 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6656 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6657 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6658 DAG, Subtarget, dl);
6659 }
6660 }
6661 return SDValue();
6662}
6663
Dan Gohman475871a2008-07-27 21:46:04 +00006664SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006665X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006666 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006667 SDValue V1 = Op.getOperand(0);
6668 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006669 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006670 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006671 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006672 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006673 bool V1IsSplat = false;
6674 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006675 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topper6347e862011-11-21 06:57:39 +00006676 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006677 MachineFunction &MF = DAG.getMachineFunction();
6678 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006679
Craig Topper3426a3e2011-11-14 06:46:21 +00006680 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006681
Craig Topper38034c52011-11-26 22:55:48 +00006682 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6683
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006684 // Vector shuffle lowering takes 3 steps:
6685 //
6686 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6687 // narrowing and commutation of operands should be handled.
6688 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6689 // shuffle nodes.
6690 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6691 // so the shuffle can be broken into other shuffles and the legalizer can
6692 // try the lowering again.
6693 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006694 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006695 // be matched during isel, all of them must be converted to a target specific
6696 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006697
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006698 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6699 // narrowing and commutation of operands should be handled. The actual code
6700 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006701 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006702 if (NewOp.getNode())
6703 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006704
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006705 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6706 // unpckh_undef). Only use pshufd if speed is more important than size.
6707 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006708 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6709 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006710 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006711 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6712 DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006713
Craig Topperc0d82852011-11-22 00:44:41 +00006714 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006715 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006716 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006717
Dale Johannesen0488fb62010-09-30 23:57:10 +00006718 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006719 return getMOVHighToLow(Op, dl, DAG);
6720
6721 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006722 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006723 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper6347e862011-11-21 06:57:39 +00006724 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6725 DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006726
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006727 if (X86::isPSHUFDMask(SVOp)) {
6728 // The actual implementation will match the mask in the if above and then
6729 // during isel it can match several different instructions, not only pshufd
6730 // as its name says, sad but true, emulate the behavior for now...
6731 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6732 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6733
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006734 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6735
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006736 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006737 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6738
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006739 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6740 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006741 }
Eric Christopherfd179292009-08-27 18:07:15 +00006742
Evan Chengf26ffe92008-05-29 08:22:04 +00006743 // Check if this can be converted into a logical shift.
6744 bool isLeft = false;
6745 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006746 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006747 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006748 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006749 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006750 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006751 EVT EltVT = VT.getVectorElementType();
6752 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006753 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006754 }
Eric Christopherfd179292009-08-27 18:07:15 +00006755
Nate Begeman9008ca62009-04-27 18:41:29 +00006756 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006757 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006758 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006759 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006760 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006761 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6762
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006763 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006764 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6765 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006766 }
Eric Christopherfd179292009-08-27 18:07:15 +00006767
Nate Begeman9008ca62009-04-27 18:41:29 +00006768 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006769 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006770 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006771
Dale Johannesen0488fb62010-09-30 23:57:10 +00006772 if (X86::isMOVHLPSMask(SVOp))
6773 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006774
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006775 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006776 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006777
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006778 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006779 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006780
Dale Johannesen0488fb62010-09-30 23:57:10 +00006781 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006782 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783
Nate Begeman9008ca62009-04-27 18:41:29 +00006784 if (ShouldXformToMOVHLPS(SVOp) ||
6785 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6786 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787
Evan Chengf26ffe92008-05-29 08:22:04 +00006788 if (isShift) {
6789 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006790 EVT EltVT = VT.getVectorElementType();
6791 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006792 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006793 }
Eric Christopherfd179292009-08-27 18:07:15 +00006794
Evan Cheng9eca5e82006-10-25 21:49:50 +00006795 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006796 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6797 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006798 V1IsSplat = isSplatVector(V1.getNode());
6799 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006800
Chris Lattner8a594482007-11-25 00:24:49 +00006801 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006802 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006803 Op = CommuteVectorShuffle(SVOp, DAG);
6804 SVOp = cast<ShuffleVectorSDNode>(Op);
6805 V1 = SVOp->getOperand(0);
6806 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006807 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006808 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006809 }
6810
Nate Begeman9008ca62009-04-27 18:41:29 +00006811 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6812 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006813 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006814 return V1;
6815 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6816 // the instruction selector will not match, so get a canonical MOVL with
6817 // swapped operands to undo the commute.
6818 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006819 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006820
Craig Topperc0d82852011-11-22 00:44:41 +00006821 if (X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006822 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V2,
6823 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006824
Craig Topperc0d82852011-11-22 00:44:41 +00006825 if (X86::isUNPCKHMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006826 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V2,
6827 DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006828
Evan Cheng9bbbb982006-10-25 20:48:19 +00006829 if (V2IsSplat) {
6830 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006831 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006832 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006833 SDValue NewMask = NormalizeMask(SVOp, DAG);
6834 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6835 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006836 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006837 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006838 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006839 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006840 }
6841 }
6842 }
6843
Evan Cheng9eca5e82006-10-25 21:49:50 +00006844 if (Commuted) {
6845 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006846 // FIXME: this seems wrong.
6847 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6848 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006849
Craig Topperc0d82852011-11-22 00:44:41 +00006850 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006851 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V2, V1,
6852 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006853
Craig Topperc0d82852011-11-22 00:44:41 +00006854 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006855 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V2, V1,
6856 DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006857 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858
Nate Begeman9008ca62009-04-27 18:41:29 +00006859 // Normalize the node to match x86 shuffle ops if needed
Craig Topper71c4c122011-11-28 01:14:24 +00006860 if (!V2IsUndef && (isCommutedSHUFP(SVOp) ||
6861 isCommutedVSHUFPY(SVOp, Subtarget->hasAVX())))
Nate Begeman9008ca62009-04-27 18:41:29 +00006862 return CommuteVectorShuffle(SVOp, DAG);
6863
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006864 // The checks below are all present in isShuffleMaskLegal, but they are
6865 // inlined here right now to enable us to directly emit target specific
6866 // nodes, and remove one by one until they don't return Op anymore.
6867 SmallVector<int, 16> M;
6868 SVOp->getMask(M);
6869
Craig Topperc0d82852011-11-22 00:44:41 +00006870 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006871 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6872 X86::getShufflePALIGNRImmediate(SVOp),
6873 DAG);
6874
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006875 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6876 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006877 if (VT == MVT::v2f64)
Craig Topper06cb6802011-11-26 20:47:44 +00006878 return getTargetShuffleNode(X86ISD::UNPCKLP, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006879 if (VT == MVT::v2i64)
Craig Topper06cb6802011-11-26 20:47:44 +00006880 return getTargetShuffleNode(X86ISD::PUNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006881 }
6882
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006883 if (isPSHUFHWMask(M, VT))
6884 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6885 X86::getShufflePSHUFHWImmediate(SVOp),
6886 DAG);
6887
6888 if (isPSHUFLWMask(M, VT))
6889 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6890 X86::getShufflePSHUFLWImmediate(SVOp),
6891 DAG);
6892
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006893 if (isSHUFPMask(M, VT))
6894 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6895 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006896
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006897 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006898 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6899 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006900 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006901 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6902 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006903
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006904 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006905 // Generate target specific nodes for 128 or 256-bit shuffles only
6906 // supported in the AVX instruction set.
6907 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006908
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006909 // Handle VMOVDDUPY permutations
6910 if (isMOVDDUPYMask(SVOp, Subtarget))
6911 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6912
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006913 // Handle VPERMILPS* permutations
6914 if (isVPERMILPSMask(M, VT, Subtarget))
6915 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6916 getShuffleVPERMILPSImmediate(SVOp), DAG);
6917
6918 // Handle VPERMILPD* permutations
6919 if (isVPERMILPDMask(M, VT, Subtarget))
6920 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6921 getShuffleVPERMILPDImmediate(SVOp), DAG);
6922
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006923 // Handle VPERM2F128 permutations
6924 if (isVPERM2F128Mask(M, VT, Subtarget))
6925 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6926 getShuffleVPERM2F128Immediate(SVOp), DAG);
6927
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006928 // Handle VSHUFPSY permutations
Craig Topper71c4c122011-11-28 01:14:24 +00006929 if (isVSHUFPYMask(M, VT, Subtarget->hasAVX()))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006930 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006931 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006932
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006933 //===--------------------------------------------------------------------===//
6934 // Since no target specific shuffle was selected for this generic one,
6935 // lower it into other known shuffles. FIXME: this isn't true yet, but
6936 // this is the plan.
6937 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006938
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006939 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6940 if (VT == MVT::v8i16) {
6941 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6942 if (NewOp.getNode())
6943 return NewOp;
6944 }
6945
6946 if (VT == MVT::v16i8) {
6947 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6948 if (NewOp.getNode())
6949 return NewOp;
6950 }
6951
6952 // Handle all 128-bit wide vectors with 4 elements, and match them with
6953 // several different shuffle types.
6954 if (NumElems == 4 && VT.getSizeInBits() == 128)
6955 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6956
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006957 // Handle general 256-bit shuffles
6958 if (VT.is256BitVector())
6959 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6960
Dan Gohman475871a2008-07-27 21:46:04 +00006961 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006962}
6963
Dan Gohman475871a2008-07-27 21:46:04 +00006964SDValue
6965X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006966 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006967 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006968 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006969
6970 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6971 return SDValue();
6972
Duncan Sands83ec4b62008-06-06 12:08:01 +00006973 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006974 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006975 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006977 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006978 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006979 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006980 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6981 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6982 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6984 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006985 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006987 Op.getOperand(0)),
6988 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006989 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006990 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006991 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006992 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006993 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006994 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006995 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6996 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006997 // result has a single use which is a store or a bitcast to i32. And in
6998 // the case of a store, it's not worth it if the index is a constant 0,
6999 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007000 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007001 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007002 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007003 if ((User->getOpcode() != ISD::STORE ||
7004 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7005 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007006 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007007 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007008 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007009 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007010 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007011 Op.getOperand(0)),
7012 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007013 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00007014 } else if (VT == MVT::i32 || VT == MVT::i64) {
7015 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007016 if (isa<ConstantSDNode>(Op.getOperand(1)))
7017 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007018 }
Dan Gohman475871a2008-07-27 21:46:04 +00007019 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007020}
7021
7022
Dan Gohman475871a2008-07-27 21:46:04 +00007023SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007024X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7025 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007027 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007028
David Greene74a579d2011-02-10 16:57:36 +00007029 SDValue Vec = Op.getOperand(0);
7030 EVT VecVT = Vec.getValueType();
7031
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007032 // If this is a 256-bit vector result, first extract the 128-bit vector and
7033 // then extract the element from the 128-bit vector.
7034 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00007035 DebugLoc dl = Op.getNode()->getDebugLoc();
7036 unsigned NumElems = VecVT.getVectorNumElements();
7037 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007038 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7039
7040 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007041 bool Upper = IdxVal >= NumElems/2;
7042 Vec = Extract128BitVector(Vec,
7043 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007044
David Greene74a579d2011-02-10 16:57:36 +00007045 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007046 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00007047 }
7048
7049 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
7050
Craig Topperc0d82852011-11-22 00:44:41 +00007051 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007052 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007053 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007054 return Res;
7055 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007056
Owen Andersone50ed302009-08-10 22:56:29 +00007057 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007058 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007059 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007060 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007061 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007062 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007063 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7065 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007066 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007067 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007068 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007069 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007070 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007071 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007072 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007073 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007074 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007075 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007076 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007077 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007078 if (Idx == 0)
7079 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007080
Evan Cheng0db9fe62006-04-25 20:13:52 +00007081 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007082 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007083 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007084 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007085 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007086 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007087 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007088 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007089 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7090 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7091 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007092 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007093 if (Idx == 0)
7094 return Op;
7095
7096 // UNPCKHPD the element to the lowest double word, then movsd.
7097 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7098 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007099 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007100 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007101 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007102 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007103 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007104 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007105 }
7106
Dan Gohman475871a2008-07-27 21:46:04 +00007107 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007108}
7109
Dan Gohman475871a2008-07-27 21:46:04 +00007110SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007111X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7112 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007113 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007114 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007115 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007116
Dan Gohman475871a2008-07-27 21:46:04 +00007117 SDValue N0 = Op.getOperand(0);
7118 SDValue N1 = Op.getOperand(1);
7119 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007120
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007121 if (VT.getSizeInBits() == 256)
7122 return SDValue();
7123
Dan Gohman8a55ce42009-09-23 21:02:20 +00007124 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007125 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007126 unsigned Opc;
7127 if (VT == MVT::v8i16)
7128 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007129 else if (VT == MVT::v16i8)
7130 Opc = X86ISD::PINSRB;
7131 else
7132 Opc = X86ISD::PINSRB;
7133
Nate Begeman14d12ca2008-02-11 04:19:36 +00007134 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7135 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007136 if (N1.getValueType() != MVT::i32)
7137 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7138 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007139 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007140 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007141 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007142 // Bits [7:6] of the constant are the source select. This will always be
7143 // zero here. The DAG Combiner may combine an extract_elt index into these
7144 // bits. For example (insert (extract, 3), 2) could be matched by putting
7145 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007146 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007147 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007148 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007149 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007150 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007151 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007153 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007154 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7155 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007156 // PINSR* works with constant index.
7157 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007158 }
Dan Gohman475871a2008-07-27 21:46:04 +00007159 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007160}
7161
Dan Gohman475871a2008-07-27 21:46:04 +00007162SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007163X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007164 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007165 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007166
David Greene6b381262011-02-09 15:32:06 +00007167 DebugLoc dl = Op.getDebugLoc();
7168 SDValue N0 = Op.getOperand(0);
7169 SDValue N1 = Op.getOperand(1);
7170 SDValue N2 = Op.getOperand(2);
7171
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007172 // If this is a 256-bit vector result, first extract the 128-bit vector,
7173 // insert the element into the extracted half and then place it back.
7174 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007175 if (!isa<ConstantSDNode>(N2))
7176 return SDValue();
7177
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007178 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007179 unsigned NumElems = VT.getVectorNumElements();
7180 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007181 bool Upper = IdxVal >= NumElems/2;
7182 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7183 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007184
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007185 // Insert the element into the desired half.
7186 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7187 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007188
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007189 // Insert the changed part back to the 256-bit vector
7190 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007191 }
7192
Craig Topperc0d82852011-11-22 00:44:41 +00007193 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007194 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7195
Dan Gohman8a55ce42009-09-23 21:02:20 +00007196 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007197 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007198
Dan Gohman8a55ce42009-09-23 21:02:20 +00007199 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007200 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7201 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007202 if (N1.getValueType() != MVT::i32)
7203 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7204 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007205 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007206 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007207 }
Dan Gohman475871a2008-07-27 21:46:04 +00007208 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007209}
7210
Dan Gohman475871a2008-07-27 21:46:04 +00007211SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007212X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007213 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007214 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007215 EVT OpVT = Op.getValueType();
7216
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007217 // If this is a 256-bit vector result, first insert into a 128-bit
7218 // vector and then insert into the 256-bit vector.
7219 if (OpVT.getSizeInBits() > 128) {
7220 // Insert into a 128-bit vector.
7221 EVT VT128 = EVT::getVectorVT(*Context,
7222 OpVT.getVectorElementType(),
7223 OpVT.getVectorNumElements() / 2);
7224
7225 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7226
7227 // Insert the 128-bit vector.
7228 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7229 DAG.getConstant(0, MVT::i32),
7230 DAG, dl);
7231 }
7232
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007233 if (Op.getValueType() == MVT::v1i64 &&
7234 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007236
Owen Anderson825b72b2009-08-11 20:47:22 +00007237 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007238 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7239 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007240 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007241 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007242}
7243
David Greene91585092011-01-26 15:38:49 +00007244// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7245// a simple subregister reference or explicit instructions to grab
7246// upper bits of a vector.
7247SDValue
7248X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7249 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007250 DebugLoc dl = Op.getNode()->getDebugLoc();
7251 SDValue Vec = Op.getNode()->getOperand(0);
7252 SDValue Idx = Op.getNode()->getOperand(1);
7253
7254 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7255 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7256 return Extract128BitVector(Vec, Idx, DAG, dl);
7257 }
David Greene91585092011-01-26 15:38:49 +00007258 }
7259 return SDValue();
7260}
7261
David Greenecfe33c42011-01-26 19:13:22 +00007262// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7263// simple superregister reference or explicit instructions to insert
7264// the upper bits of a vector.
7265SDValue
7266X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7267 if (Subtarget->hasAVX()) {
7268 DebugLoc dl = Op.getNode()->getDebugLoc();
7269 SDValue Vec = Op.getNode()->getOperand(0);
7270 SDValue SubVec = Op.getNode()->getOperand(1);
7271 SDValue Idx = Op.getNode()->getOperand(2);
7272
7273 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7274 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007275 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007276 }
7277 }
7278 return SDValue();
7279}
7280
Bill Wendling056292f2008-09-16 21:48:12 +00007281// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7282// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7283// one of the above mentioned nodes. It has to be wrapped because otherwise
7284// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7285// be used to form addressing mode. These wrapped nodes will be selected
7286// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007287SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007288X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007289 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007290
Chris Lattner41621a22009-06-26 19:22:52 +00007291 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7292 // global base reg.
7293 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007294 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007295 CodeModel::Model M = getTargetMachine().getCodeModel();
7296
Chris Lattner4f066492009-07-11 20:29:19 +00007297 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007298 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007299 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007300 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007301 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007302 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007303 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007304
Evan Cheng1606e8e2009-03-13 07:51:59 +00007305 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007306 CP->getAlignment(),
7307 CP->getOffset(), OpFlag);
7308 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007309 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007310 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007311 if (OpFlag) {
7312 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007313 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007314 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007315 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007316 }
7317
7318 return Result;
7319}
7320
Dan Gohmand858e902010-04-17 15:26:15 +00007321SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007322 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007323
Chris Lattner18c59872009-06-27 04:16:01 +00007324 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7325 // global base reg.
7326 unsigned char OpFlag = 0;
7327 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007328 CodeModel::Model M = getTargetMachine().getCodeModel();
7329
Chris Lattner4f066492009-07-11 20:29:19 +00007330 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007331 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007332 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007333 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007334 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007335 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007336 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007337
Chris Lattner18c59872009-06-27 04:16:01 +00007338 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7339 OpFlag);
7340 DebugLoc DL = JT->getDebugLoc();
7341 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007342
Chris Lattner18c59872009-06-27 04:16:01 +00007343 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007344 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007345 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7346 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007347 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007348 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007349
Chris Lattner18c59872009-06-27 04:16:01 +00007350 return Result;
7351}
7352
7353SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007354X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007355 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007356
Chris Lattner18c59872009-06-27 04:16:01 +00007357 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7358 // global base reg.
7359 unsigned char OpFlag = 0;
7360 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007361 CodeModel::Model M = getTargetMachine().getCodeModel();
7362
Chris Lattner4f066492009-07-11 20:29:19 +00007363 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007364 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7365 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7366 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007367 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007368 } else if (Subtarget->isPICStyleGOT()) {
7369 OpFlag = X86II::MO_GOT;
7370 } else if (Subtarget->isPICStyleStubPIC()) {
7371 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7372 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7373 OpFlag = X86II::MO_DARWIN_NONLAZY;
7374 }
Eric Christopherfd179292009-08-27 18:07:15 +00007375
Chris Lattner18c59872009-06-27 04:16:01 +00007376 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007377
Chris Lattner18c59872009-06-27 04:16:01 +00007378 DebugLoc DL = Op.getDebugLoc();
7379 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007380
7381
Chris Lattner18c59872009-06-27 04:16:01 +00007382 // With PIC, the address is actually $g + Offset.
7383 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007384 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007385 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7386 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007387 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007388 Result);
7389 }
Eric Christopherfd179292009-08-27 18:07:15 +00007390
Eli Friedman586272d2011-08-11 01:48:05 +00007391 // For symbols that require a load from a stub to get the address, emit the
7392 // load.
7393 if (isGlobalStubReference(OpFlag))
7394 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007395 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007396
Chris Lattner18c59872009-06-27 04:16:01 +00007397 return Result;
7398}
7399
Dan Gohman475871a2008-07-27 21:46:04 +00007400SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007401X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007402 // Create the TargetBlockAddressAddress node.
7403 unsigned char OpFlags =
7404 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007405 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007406 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007407 DebugLoc dl = Op.getDebugLoc();
7408 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7409 /*isTarget=*/true, OpFlags);
7410
Dan Gohmanf705adb2009-10-30 01:28:02 +00007411 if (Subtarget->isPICStyleRIPRel() &&
7412 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007413 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7414 else
7415 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007416
Dan Gohman29cbade2009-11-20 23:18:13 +00007417 // With PIC, the address is actually $g + Offset.
7418 if (isGlobalRelativeToPICBase(OpFlags)) {
7419 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7420 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7421 Result);
7422 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007423
7424 return Result;
7425}
7426
7427SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007428X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007429 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007430 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007431 // Create the TargetGlobalAddress node, folding in the constant
7432 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007433 unsigned char OpFlags =
7434 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007435 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007436 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007437 if (OpFlags == X86II::MO_NO_FLAG &&
7438 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007439 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007440 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007441 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007442 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007443 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007444 }
Eric Christopherfd179292009-08-27 18:07:15 +00007445
Chris Lattner4f066492009-07-11 20:29:19 +00007446 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007447 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007448 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7449 else
7450 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007451
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007452 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007453 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007454 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7455 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007456 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007458
Chris Lattner36c25012009-07-10 07:34:39 +00007459 // For globals that require a load from a stub to get the address, emit the
7460 // load.
7461 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007462 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007463 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007464
Dan Gohman6520e202008-10-18 02:06:02 +00007465 // If there was a non-zero offset that we didn't fold, create an explicit
7466 // addition for it.
7467 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007468 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007469 DAG.getConstant(Offset, getPointerTy()));
7470
Evan Cheng0db9fe62006-04-25 20:13:52 +00007471 return Result;
7472}
7473
Evan Chengda43bcf2008-09-24 00:05:32 +00007474SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007475X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007476 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007477 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007478 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007479}
7480
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007481static SDValue
7482GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007483 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007484 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007485 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007486 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007487 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007488 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007489 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007490 GA->getOffset(),
7491 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007492 if (InFlag) {
7493 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007494 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007495 } else {
7496 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007497 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007498 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007499
7500 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007501 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007502
Rafael Espindola15f1b662009-04-24 12:59:40 +00007503 SDValue Flag = Chain.getValue(1);
7504 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007505}
7506
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007507// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007508static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007509LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007510 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007511 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007512 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7513 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007514 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007515 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007516 InFlag = Chain.getValue(1);
7517
Chris Lattnerb903bed2009-06-26 21:20:29 +00007518 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007519}
7520
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007521// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007522static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007523LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007524 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007525 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7526 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007527}
7528
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007529// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7530// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007531static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007532 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007533 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007534 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007535
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007536 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7537 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7538 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007539
Michael J. Spencerec38de22010-10-10 22:04:20 +00007540 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007541 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007542 MachinePointerInfo(Ptr),
7543 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007544
Chris Lattnerb903bed2009-06-26 21:20:29 +00007545 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007546 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7547 // initialexec.
7548 unsigned WrapperKind = X86ISD::Wrapper;
7549 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007550 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007551 } else if (is64Bit) {
7552 assert(model == TLSModel::InitialExec);
7553 OperandFlags = X86II::MO_GOTTPOFF;
7554 WrapperKind = X86ISD::WrapperRIP;
7555 } else {
7556 assert(model == TLSModel::InitialExec);
7557 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007558 }
Eric Christopherfd179292009-08-27 18:07:15 +00007559
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007560 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7561 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007562 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007563 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007564 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007565 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007566
Rafael Espindola9a580232009-02-27 13:37:18 +00007567 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007568 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007569 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007570
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007571 // The address of the thread local variable is the add of the thread
7572 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007573 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007574}
7575
Dan Gohman475871a2008-07-27 21:46:04 +00007576SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007577X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007578
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007579 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007580 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007581
Eric Christopher30ef0e52010-06-03 04:07:48 +00007582 if (Subtarget->isTargetELF()) {
7583 // TODO: implement the "local dynamic" model
7584 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007585
Eric Christopher30ef0e52010-06-03 04:07:48 +00007586 // If GV is an alias then use the aliasee for determining
7587 // thread-localness.
7588 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7589 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007590
7591 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007592 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007593
Eric Christopher30ef0e52010-06-03 04:07:48 +00007594 switch (model) {
7595 case TLSModel::GeneralDynamic:
7596 case TLSModel::LocalDynamic: // not implemented
7597 if (Subtarget->is64Bit())
7598 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7599 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007600
Eric Christopher30ef0e52010-06-03 04:07:48 +00007601 case TLSModel::InitialExec:
7602 case TLSModel::LocalExec:
7603 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7604 Subtarget->is64Bit());
7605 }
7606 } else if (Subtarget->isTargetDarwin()) {
7607 // Darwin only has one model of TLS. Lower to that.
7608 unsigned char OpFlag = 0;
7609 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7610 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007611
Eric Christopher30ef0e52010-06-03 04:07:48 +00007612 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7613 // global base reg.
7614 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7615 !Subtarget->is64Bit();
7616 if (PIC32)
7617 OpFlag = X86II::MO_TLVP_PIC_BASE;
7618 else
7619 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007620 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007621 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007622 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007623 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007624 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007625
Eric Christopher30ef0e52010-06-03 04:07:48 +00007626 // With PIC32, the address is actually $g + Offset.
7627 if (PIC32)
7628 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7629 DAG.getNode(X86ISD::GlobalBaseReg,
7630 DebugLoc(), getPointerTy()),
7631 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007632
Eric Christopher30ef0e52010-06-03 04:07:48 +00007633 // Lowering the machine isd will make sure everything is in the right
7634 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007635 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007636 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007637 SDValue Args[] = { Chain, Offset };
7638 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007639
Eric Christopher30ef0e52010-06-03 04:07:48 +00007640 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7641 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7642 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007643
Eric Christopher30ef0e52010-06-03 04:07:48 +00007644 // And our return value (tls address) is in the standard call return value
7645 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007646 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007647 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7648 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007649 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007650
Eric Christopher30ef0e52010-06-03 04:07:48 +00007651 assert(false &&
7652 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007653
Torok Edwinc23197a2009-07-14 16:55:14 +00007654 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007655 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007656}
7657
Evan Cheng0db9fe62006-04-25 20:13:52 +00007658
Nadav Rotem43012222011-05-11 08:12:09 +00007659/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007660/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007661SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007662 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007663 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007664 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007665 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007666 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007667 SDValue ShOpLo = Op.getOperand(0);
7668 SDValue ShOpHi = Op.getOperand(1);
7669 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007670 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007672 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007673
Dan Gohman475871a2008-07-27 21:46:04 +00007674 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007675 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007676 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7677 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007678 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007679 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7680 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007681 }
Evan Chenge3413162006-01-09 18:33:28 +00007682
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7684 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007685 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007686 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007687
Dan Gohman475871a2008-07-27 21:46:04 +00007688 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007690 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7691 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007692
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007693 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007694 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7695 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007696 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007697 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7698 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007699 }
7700
Dan Gohman475871a2008-07-27 21:46:04 +00007701 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007702 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007703}
Evan Chenga3195e82006-01-12 22:54:21 +00007704
Dan Gohmand858e902010-04-17 15:26:15 +00007705SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7706 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007707 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007708
Dale Johannesen0488fb62010-09-30 23:57:10 +00007709 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007710 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007711
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007713 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007714
Eli Friedman36df4992009-05-27 00:47:34 +00007715 // These are really Legal; return the operand so the caller accepts it as
7716 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007718 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007720 Subtarget->is64Bit()) {
7721 return Op;
7722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007723
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007724 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007725 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007726 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007727 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007728 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007729 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007730 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007731 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007732 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007733 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7734}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007735
Owen Andersone50ed302009-08-10 22:56:29 +00007736SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007737 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007738 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007739 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007740 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007741 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007742 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007743 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007744 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007745 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007746 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007747
Chris Lattner492a43e2010-09-22 01:28:21 +00007748 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007749
Stuart Hastings84be9582011-06-02 15:57:11 +00007750 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7751 MachineMemOperand *MMO;
7752 if (FI) {
7753 int SSFI = FI->getIndex();
7754 MMO =
7755 DAG.getMachineFunction()
7756 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7757 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7758 } else {
7759 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7760 StackSlot = StackSlot.getOperand(1);
7761 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007762 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007763 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7764 X86ISD::FILD, DL,
7765 Tys, Ops, array_lengthof(Ops),
7766 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007767
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007768 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007769 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007770 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007771
7772 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7773 // shouldn't be necessary except that RFP cannot be live across
7774 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007775 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007776 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7777 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007778 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007779 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007780 SDValue Ops[] = {
7781 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7782 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007783 MachineMemOperand *MMO =
7784 DAG.getMachineFunction()
7785 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007786 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007787
Chris Lattner492a43e2010-09-22 01:28:21 +00007788 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7789 Ops, array_lengthof(Ops),
7790 Op.getValueType(), MMO);
7791 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007792 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007793 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007794 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007795
Evan Cheng0db9fe62006-04-25 20:13:52 +00007796 return Result;
7797}
7798
Bill Wendling8b8a6362009-01-17 03:56:04 +00007799// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007800SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7801 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007802 // This algorithm is not obvious. Here it is in C code, more or less:
7803 /*
7804 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7805 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7806 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007807
Bill Wendling8b8a6362009-01-17 03:56:04 +00007808 // Copy ints to xmm registers.
7809 __m128i xh = _mm_cvtsi32_si128( hi );
7810 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007811
Bill Wendling8b8a6362009-01-17 03:56:04 +00007812 // Combine into low half of a single xmm register.
7813 __m128i x = _mm_unpacklo_epi32( xh, xl );
7814 __m128d d;
7815 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007816
Bill Wendling8b8a6362009-01-17 03:56:04 +00007817 // Merge in appropriate exponents to give the integer bits the right
7818 // magnitude.
7819 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007820
Bill Wendling8b8a6362009-01-17 03:56:04 +00007821 // Subtract away the biases to deal with the IEEE-754 double precision
7822 // implicit 1.
7823 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007824
Bill Wendling8b8a6362009-01-17 03:56:04 +00007825 // All conversions up to here are exact. The correctly rounded result is
7826 // calculated using the current rounding mode using the following
7827 // horizontal add.
7828 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7829 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7830 // store doesn't really need to be here (except
7831 // maybe to zero the other double)
7832 return sd;
7833 }
7834 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007835
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007836 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007837 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007838
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007839 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007840 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007841 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7842 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7843 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7844 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007845 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007846 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007847
Bill Wendling8b8a6362009-01-17 03:56:04 +00007848 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007849 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007850 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007851 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007852 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007853 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007854 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007855
Owen Anderson825b72b2009-08-11 20:47:22 +00007856 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7857 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007858 Op.getOperand(0),
7859 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7861 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007862 Op.getOperand(0),
7863 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007864 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7865 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007866 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007867 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007868 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007869 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007870 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007871 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007872 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007873 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007874
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007875 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007876 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007877 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7878 DAG.getUNDEF(MVT::v2f64), ShufMask);
7879 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7880 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007881 DAG.getIntPtrConstant(0));
7882}
7883
Bill Wendling8b8a6362009-01-17 03:56:04 +00007884// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007885SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7886 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007887 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007888 // FP constant to bias correct the final result.
7889 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007890 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007891
7892 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007893 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007894 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007895
Eli Friedmanf3704762011-08-29 21:15:46 +00007896 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007897 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7898 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007899
Owen Anderson825b72b2009-08-11 20:47:22 +00007900 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007901 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007902 DAG.getIntPtrConstant(0));
7903
7904 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007905 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007906 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007907 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007908 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007909 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007910 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 MVT::v2f64, Bias)));
7912 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007913 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007914 DAG.getIntPtrConstant(0));
7915
7916 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007917 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007918
7919 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007920 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007921
Owen Anderson825b72b2009-08-11 20:47:22 +00007922 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007923 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007924 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007925 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007926 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007927 }
7928
7929 // Handle final rounding.
7930 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007931}
7932
Dan Gohmand858e902010-04-17 15:26:15 +00007933SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7934 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007935 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007936 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007937
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007938 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007939 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7940 // the optimization here.
7941 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007942 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007943
Owen Andersone50ed302009-08-10 22:56:29 +00007944 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007945 EVT DstVT = Op.getValueType();
7946 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007947 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007948 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007949 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007950
7951 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007952 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007953 if (SrcVT == MVT::i32) {
7954 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7955 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7956 getPointerTy(), StackSlot, WordOff);
7957 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007958 StackSlot, MachinePointerInfo(),
7959 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007960 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007961 OffsetSlot, MachinePointerInfo(),
7962 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007963 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7964 return Fild;
7965 }
7966
7967 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7968 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007969 StackSlot, MachinePointerInfo(),
7970 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007971 // For i64 source, we need to add the appropriate power of 2 if the input
7972 // was negative. This is the same as the optimization in
7973 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7974 // we must be careful to do the computation in x87 extended precision, not
7975 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007976 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7977 MachineMemOperand *MMO =
7978 DAG.getMachineFunction()
7979 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7980 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007981
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007982 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7983 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007984 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7985 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007986
7987 APInt FF(32, 0x5F800000ULL);
7988
7989 // Check whether the sign bit is set.
7990 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7991 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7992 ISD::SETLT);
7993
7994 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7995 SDValue FudgePtr = DAG.getConstantPool(
7996 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7997 getPointerTy());
7998
7999 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8000 SDValue Zero = DAG.getIntPtrConstant(0);
8001 SDValue Four = DAG.getIntPtrConstant(4);
8002 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8003 Zero, Four);
8004 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8005
8006 // Load the value out, extending it from f32 to f80.
8007 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008008 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008009 FudgePtr, MachinePointerInfo::getConstantPool(),
8010 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008011 // Extend everything to 80 bits to force it to be done on x87.
8012 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8013 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008014}
8015
Dan Gohman475871a2008-07-27 21:46:04 +00008016std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00008017FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00008018 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00008019
Owen Andersone50ed302009-08-10 22:56:29 +00008020 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008021
8022 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008023 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8024 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008025 }
8026
Owen Anderson825b72b2009-08-11 20:47:22 +00008027 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8028 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00008029 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008030
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008031 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008032 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008033 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008034 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008035 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008036 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008037 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008038 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008039
Evan Cheng87c89352007-10-15 20:11:21 +00008040 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
8041 // stack slot.
8042 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008043 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008044 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008045 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008046
Michael J. Spencerec38de22010-10-10 22:04:20 +00008047
8048
Evan Cheng0db9fe62006-04-25 20:13:52 +00008049 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00008050 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008051 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008052 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8053 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8054 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008055 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008056
Dan Gohman475871a2008-07-27 21:46:04 +00008057 SDValue Chain = DAG.getEntryNode();
8058 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008059 EVT TheVT = Op.getOperand(0).getValueType();
8060 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008061 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008062 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008063 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008064 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008065 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008066 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008067 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008068 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008069
Chris Lattner492a43e2010-09-22 01:28:21 +00008070 MachineMemOperand *MMO =
8071 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8072 MachineMemOperand::MOLoad, MemSize, MemSize);
8073 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8074 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008075 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008076 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008077 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8078 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008079
Chris Lattner07290932010-09-22 01:05:16 +00008080 MachineMemOperand *MMO =
8081 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8082 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008083
Evan Cheng0db9fe62006-04-25 20:13:52 +00008084 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008085 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008086 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8087 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008088
Chris Lattner27a6c732007-11-24 07:07:01 +00008089 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008090}
8091
Dan Gohmand858e902010-04-17 15:26:15 +00008092SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8093 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008094 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008095 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008096
Eli Friedman948e95a2009-05-23 09:59:16 +00008097 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008098 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008099 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8100 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008101
Chris Lattner27a6c732007-11-24 07:07:01 +00008102 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008103 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008104 FIST, StackSlot, MachinePointerInfo(),
8105 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008106}
8107
Dan Gohmand858e902010-04-17 15:26:15 +00008108SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8109 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008110 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8111 SDValue FIST = Vals.first, StackSlot = Vals.second;
8112 assert(FIST.getNode() && "Unexpected failure");
8113
8114 // Load the result.
8115 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008116 FIST, StackSlot, MachinePointerInfo(),
8117 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008118}
8119
Dan Gohmand858e902010-04-17 15:26:15 +00008120SDValue X86TargetLowering::LowerFABS(SDValue Op,
8121 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008122 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008123 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008124 EVT VT = Op.getValueType();
8125 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008126 if (VT.isVector())
8127 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008128 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008129 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008130 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008131 CV.push_back(C);
8132 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008133 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008134 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008135 CV.push_back(C);
8136 CV.push_back(C);
8137 CV.push_back(C);
8138 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008139 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008140 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008141 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008142 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008143 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008144 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008145 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008146}
8147
Dan Gohmand858e902010-04-17 15:26:15 +00008148SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008149 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008150 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008151 EVT VT = Op.getValueType();
8152 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008153 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008154 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008155 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008156 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008157 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008158 CV.push_back(C);
8159 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008160 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008161 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008162 CV.push_back(C);
8163 CV.push_back(C);
8164 CV.push_back(C);
8165 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008166 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008167 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008168 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008169 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008170 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008171 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008172 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008173 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008174 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008175 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008176 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008177 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008178 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008179 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008180 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008181}
8182
Dan Gohmand858e902010-04-17 15:26:15 +00008183SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008184 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008185 SDValue Op0 = Op.getOperand(0);
8186 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008187 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008188 EVT VT = Op.getValueType();
8189 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008190
8191 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008192 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008193 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008194 SrcVT = VT;
8195 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008196 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008197 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008198 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008199 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008200 }
8201
8202 // At this point the operands and the result should have the same
8203 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008204
Evan Cheng68c47cb2007-01-05 07:55:56 +00008205 // First get the sign bit of second operand.
8206 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008207 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008208 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8209 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008210 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008211 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8212 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8213 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8214 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008215 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008216 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008217 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008218 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008219 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008220 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008221 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008222
8223 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008224 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008225 // Op0 is MVT::f32, Op1 is MVT::f64.
8226 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8227 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8228 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008229 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008230 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008231 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008232 }
8233
Evan Cheng73d6cf12007-01-05 21:37:56 +00008234 // Clear first operand sign bit.
8235 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008236 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008237 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8238 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008239 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008240 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8241 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8242 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8243 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008244 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008245 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008246 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008247 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008248 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008249 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008250 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008251
8252 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008253 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008254}
8255
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008256SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8257 SDValue N0 = Op.getOperand(0);
8258 DebugLoc dl = Op.getDebugLoc();
8259 EVT VT = Op.getValueType();
8260
8261 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8262 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8263 DAG.getConstant(1, VT));
8264 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8265}
8266
Dan Gohman076aee32009-03-04 19:44:21 +00008267/// Emit nodes that will be selected as "test Op0,Op0", or something
8268/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008269SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008270 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008271 DebugLoc dl = Op.getDebugLoc();
8272
Dan Gohman31125812009-03-07 01:58:32 +00008273 // CF and OF aren't always set the way we want. Determine which
8274 // of these we need.
8275 bool NeedCF = false;
8276 bool NeedOF = false;
8277 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008278 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008279 case X86::COND_A: case X86::COND_AE:
8280 case X86::COND_B: case X86::COND_BE:
8281 NeedCF = true;
8282 break;
8283 case X86::COND_G: case X86::COND_GE:
8284 case X86::COND_L: case X86::COND_LE:
8285 case X86::COND_O: case X86::COND_NO:
8286 NeedOF = true;
8287 break;
Dan Gohman31125812009-03-07 01:58:32 +00008288 }
8289
Dan Gohman076aee32009-03-04 19:44:21 +00008290 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008291 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8292 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008293 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8294 // Emit a CMP with 0, which is the TEST pattern.
8295 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8296 DAG.getConstant(0, Op.getValueType()));
8297
8298 unsigned Opcode = 0;
8299 unsigned NumOperands = 0;
8300 switch (Op.getNode()->getOpcode()) {
8301 case ISD::ADD:
8302 // Due to an isel shortcoming, be conservative if this add is likely to be
8303 // selected as part of a load-modify-store instruction. When the root node
8304 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8305 // uses of other nodes in the match, such as the ADD in this case. This
8306 // leads to the ADD being left around and reselected, with the result being
8307 // two adds in the output. Alas, even if none our users are stores, that
8308 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8309 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8310 // climbing the DAG back to the root, and it doesn't seem to be worth the
8311 // effort.
8312 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008313 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8314 if (UI->getOpcode() != ISD::CopyToReg &&
8315 UI->getOpcode() != ISD::SETCC &&
8316 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008317 goto default_case;
8318
8319 if (ConstantSDNode *C =
8320 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8321 // An add of one will be selected as an INC.
8322 if (C->getAPIntValue() == 1) {
8323 Opcode = X86ISD::INC;
8324 NumOperands = 1;
8325 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008326 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008327
8328 // An add of negative one (subtract of one) will be selected as a DEC.
8329 if (C->getAPIntValue().isAllOnesValue()) {
8330 Opcode = X86ISD::DEC;
8331 NumOperands = 1;
8332 break;
8333 }
Dan Gohman076aee32009-03-04 19:44:21 +00008334 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008335
8336 // Otherwise use a regular EFLAGS-setting add.
8337 Opcode = X86ISD::ADD;
8338 NumOperands = 2;
8339 break;
8340 case ISD::AND: {
8341 // If the primary and result isn't used, don't bother using X86ISD::AND,
8342 // because a TEST instruction will be better.
8343 bool NonFlagUse = false;
8344 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8345 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8346 SDNode *User = *UI;
8347 unsigned UOpNo = UI.getOperandNo();
8348 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8349 // Look pass truncate.
8350 UOpNo = User->use_begin().getOperandNo();
8351 User = *User->use_begin();
8352 }
8353
8354 if (User->getOpcode() != ISD::BRCOND &&
8355 User->getOpcode() != ISD::SETCC &&
8356 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8357 NonFlagUse = true;
8358 break;
8359 }
Dan Gohman076aee32009-03-04 19:44:21 +00008360 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008361
8362 if (!NonFlagUse)
8363 break;
8364 }
8365 // FALL THROUGH
8366 case ISD::SUB:
8367 case ISD::OR:
8368 case ISD::XOR:
8369 // Due to the ISEL shortcoming noted above, be conservative if this op is
8370 // likely to be selected as part of a load-modify-store instruction.
8371 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8372 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8373 if (UI->getOpcode() == ISD::STORE)
8374 goto default_case;
8375
8376 // Otherwise use a regular EFLAGS-setting instruction.
8377 switch (Op.getNode()->getOpcode()) {
8378 default: llvm_unreachable("unexpected operator!");
8379 case ISD::SUB: Opcode = X86ISD::SUB; break;
8380 case ISD::OR: Opcode = X86ISD::OR; break;
8381 case ISD::XOR: Opcode = X86ISD::XOR; break;
8382 case ISD::AND: Opcode = X86ISD::AND; break;
8383 }
8384
8385 NumOperands = 2;
8386 break;
8387 case X86ISD::ADD:
8388 case X86ISD::SUB:
8389 case X86ISD::INC:
8390 case X86ISD::DEC:
8391 case X86ISD::OR:
8392 case X86ISD::XOR:
8393 case X86ISD::AND:
8394 return SDValue(Op.getNode(), 1);
8395 default:
8396 default_case:
8397 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008398 }
8399
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008400 if (Opcode == 0)
8401 // Emit a CMP with 0, which is the TEST pattern.
8402 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8403 DAG.getConstant(0, Op.getValueType()));
8404
8405 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8406 SmallVector<SDValue, 4> Ops;
8407 for (unsigned i = 0; i != NumOperands; ++i)
8408 Ops.push_back(Op.getOperand(i));
8409
8410 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8411 DAG.ReplaceAllUsesWith(Op, New);
8412 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008413}
8414
8415/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8416/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008417SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008418 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008419 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8420 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008421 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008422
8423 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008424 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008425}
8426
Evan Chengd40d03e2010-01-06 19:38:29 +00008427/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8428/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008429SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8430 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008431 SDValue Op0 = And.getOperand(0);
8432 SDValue Op1 = And.getOperand(1);
8433 if (Op0.getOpcode() == ISD::TRUNCATE)
8434 Op0 = Op0.getOperand(0);
8435 if (Op1.getOpcode() == ISD::TRUNCATE)
8436 Op1 = Op1.getOperand(0);
8437
Evan Chengd40d03e2010-01-06 19:38:29 +00008438 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008439 if (Op1.getOpcode() == ISD::SHL)
8440 std::swap(Op0, Op1);
8441 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008442 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8443 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008444 // If we looked past a truncate, check that it's only truncating away
8445 // known zeros.
8446 unsigned BitWidth = Op0.getValueSizeInBits();
8447 unsigned AndBitWidth = And.getValueSizeInBits();
8448 if (BitWidth > AndBitWidth) {
8449 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8450 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8451 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8452 return SDValue();
8453 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008454 LHS = Op1;
8455 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008456 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008457 } else if (Op1.getOpcode() == ISD::Constant) {
8458 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008459 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008460 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008461
8462 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008463 LHS = AndLHS.getOperand(0);
8464 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008465 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008466
8467 // Use BT if the immediate can't be encoded in a TEST instruction.
8468 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8469 LHS = AndLHS;
8470 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8471 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008472 }
Evan Cheng0488db92007-09-25 01:57:46 +00008473
Evan Chengd40d03e2010-01-06 19:38:29 +00008474 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008475 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008476 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008477 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008478 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008479 // Also promote i16 to i32 for performance / code size reason.
8480 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008481 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008482 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008483
Evan Chengd40d03e2010-01-06 19:38:29 +00008484 // If the operand types disagree, extend the shift amount to match. Since
8485 // BT ignores high bits (like shifts) we can use anyextend.
8486 if (LHS.getValueType() != RHS.getValueType())
8487 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008488
Evan Chengd40d03e2010-01-06 19:38:29 +00008489 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8490 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8491 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8492 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008493 }
8494
Evan Cheng54de3ea2010-01-05 06:52:31 +00008495 return SDValue();
8496}
8497
Dan Gohmand858e902010-04-17 15:26:15 +00008498SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008499
8500 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8501
Evan Cheng54de3ea2010-01-05 06:52:31 +00008502 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8503 SDValue Op0 = Op.getOperand(0);
8504 SDValue Op1 = Op.getOperand(1);
8505 DebugLoc dl = Op.getDebugLoc();
8506 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8507
8508 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008509 // Lower (X & (1 << N)) == 0 to BT(X, N).
8510 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8511 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008512 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008513 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008514 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008515 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8516 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8517 if (NewSetCC.getNode())
8518 return NewSetCC;
8519 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008520
Chris Lattner481eebc2010-12-19 21:23:48 +00008521 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8522 // these.
8523 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008524 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008525 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8526 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008527
Chris Lattner481eebc2010-12-19 21:23:48 +00008528 // If the input is a setcc, then reuse the input setcc or use a new one with
8529 // the inverted condition.
8530 if (Op0.getOpcode() == X86ISD::SETCC) {
8531 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8532 bool Invert = (CC == ISD::SETNE) ^
8533 cast<ConstantSDNode>(Op1)->isNullValue();
8534 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008535
Evan Cheng2c755ba2010-02-27 07:36:59 +00008536 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008537 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8538 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8539 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008540 }
8541
Evan Chenge5b51ac2010-04-17 06:13:15 +00008542 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008543 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008544 if (X86CC == X86::COND_INVALID)
8545 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008546
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008547 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008548 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008549 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008550}
8551
Craig Topper89af15e2011-09-18 08:03:58 +00008552// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008553// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008554static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008555 EVT VT = Op.getValueType();
8556
Duncan Sands28b77e92011-09-06 19:07:46 +00008557 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008558 "Unsupported value type for operation");
8559
8560 int NumElems = VT.getVectorNumElements();
8561 DebugLoc dl = Op.getDebugLoc();
8562 SDValue CC = Op.getOperand(2);
8563 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8564 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8565
8566 // Extract the LHS vectors
8567 SDValue LHS = Op.getOperand(0);
8568 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8569 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8570
8571 // Extract the RHS vectors
8572 SDValue RHS = Op.getOperand(1);
8573 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8574 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8575
8576 // Issue the operation on the smaller types and concatenate the result back
8577 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8578 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8579 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8580 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8581 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8582}
8583
8584
Dan Gohmand858e902010-04-17 15:26:15 +00008585SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008586 SDValue Cond;
8587 SDValue Op0 = Op.getOperand(0);
8588 SDValue Op1 = Op.getOperand(1);
8589 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008590 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008591 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8592 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008593 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008594
8595 if (isFP) {
8596 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008597 EVT EltVT = Op0.getValueType().getVectorElementType();
8598 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8599
8600 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008601 bool Swap = false;
8602
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008603 // SSE Condition code mapping:
8604 // 0 - EQ
8605 // 1 - LT
8606 // 2 - LE
8607 // 3 - UNORD
8608 // 4 - NEQ
8609 // 5 - NLT
8610 // 6 - NLE
8611 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008612 switch (SetCCOpcode) {
8613 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008614 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008615 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008616 case ISD::SETOGT:
8617 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008618 case ISD::SETLT:
8619 case ISD::SETOLT: SSECC = 1; break;
8620 case ISD::SETOGE:
8621 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008622 case ISD::SETLE:
8623 case ISD::SETOLE: SSECC = 2; break;
8624 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008625 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008626 case ISD::SETNE: SSECC = 4; break;
8627 case ISD::SETULE: Swap = true;
8628 case ISD::SETUGE: SSECC = 5; break;
8629 case ISD::SETULT: Swap = true;
8630 case ISD::SETUGT: SSECC = 6; break;
8631 case ISD::SETO: SSECC = 7; break;
8632 }
8633 if (Swap)
8634 std::swap(Op0, Op1);
8635
Nate Begemanfb8ead02008-07-25 19:05:58 +00008636 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008637 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008638 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008639 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008640 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8641 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008642 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008643 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008644 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008645 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8646 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008647 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008648 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008649 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008650 }
8651 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008652 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008653 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008654
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008655 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008656 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008657 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008658
Nate Begeman30a0de92008-07-17 16:51:19 +00008659 // We are handling one of the integer comparisons here. Since SSE only has
8660 // GT and EQ comparisons for integer, swapping operands and multiple
8661 // operations may be required for some comparisons.
8662 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8663 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008664
Craig Topper0a150352011-11-09 08:06:13 +00008665 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008666 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008667 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8668 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8669 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8670 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008671 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008672
Nate Begeman30a0de92008-07-17 16:51:19 +00008673 switch (SetCCOpcode) {
8674 default: break;
8675 case ISD::SETNE: Invert = true;
8676 case ISD::SETEQ: Opc = EQOpc; break;
8677 case ISD::SETLT: Swap = true;
8678 case ISD::SETGT: Opc = GTOpc; break;
8679 case ISD::SETGE: Swap = true;
8680 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8681 case ISD::SETULT: Swap = true;
8682 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8683 case ISD::SETUGE: Swap = true;
8684 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8685 }
8686 if (Swap)
8687 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008688
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008689 // Check that the operation in question is available (most are plain SSE2,
8690 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008691 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008692 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008693 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008694 return SDValue();
8695
Nate Begeman30a0de92008-07-17 16:51:19 +00008696 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8697 // bits of the inputs before performing those operations.
8698 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008699 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008700 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8701 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008702 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008703 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8704 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008705 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8706 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008708
Dale Johannesenace16102009-02-03 19:33:06 +00008709 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008710
8711 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008712 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008713 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008714
Nate Begeman30a0de92008-07-17 16:51:19 +00008715 return Result;
8716}
Evan Cheng0488db92007-09-25 01:57:46 +00008717
Evan Cheng370e5342008-12-03 08:38:43 +00008718// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008719static bool isX86LogicalCmp(SDValue Op) {
8720 unsigned Opc = Op.getNode()->getOpcode();
8721 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8722 return true;
8723 if (Op.getResNo() == 1 &&
8724 (Opc == X86ISD::ADD ||
8725 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008726 Opc == X86ISD::ADC ||
8727 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008728 Opc == X86ISD::SMUL ||
8729 Opc == X86ISD::UMUL ||
8730 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008731 Opc == X86ISD::DEC ||
8732 Opc == X86ISD::OR ||
8733 Opc == X86ISD::XOR ||
8734 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008735 return true;
8736
Chris Lattner9637d5b2010-12-05 07:49:54 +00008737 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8738 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008739
Dan Gohman076aee32009-03-04 19:44:21 +00008740 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008741}
8742
Chris Lattnera2b56002010-12-05 01:23:24 +00008743static bool isZero(SDValue V) {
8744 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8745 return C && C->isNullValue();
8746}
8747
Chris Lattner96908b12010-12-05 02:00:51 +00008748static bool isAllOnes(SDValue V) {
8749 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8750 return C && C->isAllOnesValue();
8751}
8752
Dan Gohmand858e902010-04-17 15:26:15 +00008753SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008754 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008755 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008756 SDValue Op1 = Op.getOperand(1);
8757 SDValue Op2 = Op.getOperand(2);
8758 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008759 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008760
Dan Gohman1a492952009-10-20 16:22:37 +00008761 if (Cond.getOpcode() == ISD::SETCC) {
8762 SDValue NewCond = LowerSETCC(Cond, DAG);
8763 if (NewCond.getNode())
8764 Cond = NewCond;
8765 }
Evan Cheng734503b2006-09-11 02:19:56 +00008766
Chris Lattnera2b56002010-12-05 01:23:24 +00008767 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008768 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008769 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008770 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008771 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008772 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8773 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008774 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008775
Chris Lattnera2b56002010-12-05 01:23:24 +00008776 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008777
8778 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008779 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8780 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008781
8782 SDValue CmpOp0 = Cmp.getOperand(0);
8783 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8784 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008785
Chris Lattner96908b12010-12-05 02:00:51 +00008786 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008787 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8788 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008789
Chris Lattner96908b12010-12-05 02:00:51 +00008790 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8791 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008792
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008793 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008794 if (N2C == 0 || !N2C->isNullValue())
8795 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8796 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008797 }
8798 }
8799
Chris Lattnera2b56002010-12-05 01:23:24 +00008800 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008801 if (Cond.getOpcode() == ISD::AND &&
8802 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8803 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008804 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008805 Cond = Cond.getOperand(0);
8806 }
8807
Evan Cheng3f41d662007-10-08 22:16:29 +00008808 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8809 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008810 unsigned CondOpcode = Cond.getOpcode();
8811 if (CondOpcode == X86ISD::SETCC ||
8812 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008813 CC = Cond.getOperand(0);
8814
Dan Gohman475871a2008-07-27 21:46:04 +00008815 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008816 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008817 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008818
Evan Cheng3f41d662007-10-08 22:16:29 +00008819 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008820 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008821 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008822 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008823
Chris Lattnerd1980a52009-03-12 06:52:53 +00008824 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8825 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008826 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008827 addTest = false;
8828 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008829 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8830 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8831 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8832 Cond.getOperand(0).getValueType() != MVT::i8)) {
8833 SDValue LHS = Cond.getOperand(0);
8834 SDValue RHS = Cond.getOperand(1);
8835 unsigned X86Opcode;
8836 unsigned X86Cond;
8837 SDVTList VTs;
8838 switch (CondOpcode) {
8839 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8840 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8841 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8842 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8843 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8844 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8845 default: llvm_unreachable("unexpected overflowing operator");
8846 }
8847 if (CondOpcode == ISD::UMULO)
8848 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8849 MVT::i32);
8850 else
8851 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8852
8853 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8854
8855 if (CondOpcode == ISD::UMULO)
8856 Cond = X86Op.getValue(2);
8857 else
8858 Cond = X86Op.getValue(1);
8859
8860 CC = DAG.getConstant(X86Cond, MVT::i8);
8861 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008862 }
8863
8864 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008865 // Look pass the truncate.
8866 if (Cond.getOpcode() == ISD::TRUNCATE)
8867 Cond = Cond.getOperand(0);
8868
8869 // We know the result of AND is compared against zero. Try to match
8870 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008871 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008872 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008873 if (NewSetCC.getNode()) {
8874 CC = NewSetCC.getOperand(0);
8875 Cond = NewSetCC.getOperand(1);
8876 addTest = false;
8877 }
8878 }
8879 }
8880
8881 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008882 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008883 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008884 }
8885
Benjamin Kramere915ff32010-12-22 23:09:28 +00008886 // a < b ? -1 : 0 -> RES = ~setcc_carry
8887 // a < b ? 0 : -1 -> RES = setcc_carry
8888 // a >= b ? -1 : 0 -> RES = setcc_carry
8889 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8890 if (Cond.getOpcode() == X86ISD::CMP) {
8891 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8892
8893 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8894 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8895 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8896 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8897 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8898 return DAG.getNOT(DL, Res, Res.getValueType());
8899 return Res;
8900 }
8901 }
8902
Evan Cheng0488db92007-09-25 01:57:46 +00008903 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8904 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008905 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008906 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008907 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008908}
8909
Evan Cheng370e5342008-12-03 08:38:43 +00008910// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8911// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8912// from the AND / OR.
8913static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8914 Opc = Op.getOpcode();
8915 if (Opc != ISD::OR && Opc != ISD::AND)
8916 return false;
8917 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8918 Op.getOperand(0).hasOneUse() &&
8919 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8920 Op.getOperand(1).hasOneUse());
8921}
8922
Evan Cheng961d6d42009-02-02 08:19:07 +00008923// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8924// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008925static bool isXor1OfSetCC(SDValue Op) {
8926 if (Op.getOpcode() != ISD::XOR)
8927 return false;
8928 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8929 if (N1C && N1C->getAPIntValue() == 1) {
8930 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8931 Op.getOperand(0).hasOneUse();
8932 }
8933 return false;
8934}
8935
Dan Gohmand858e902010-04-17 15:26:15 +00008936SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008937 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008938 SDValue Chain = Op.getOperand(0);
8939 SDValue Cond = Op.getOperand(1);
8940 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008941 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008942 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008943 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008944
Dan Gohman1a492952009-10-20 16:22:37 +00008945 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008946 // Check for setcc([su]{add,sub,mul}o == 0).
8947 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8948 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8949 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8950 Cond.getOperand(0).getResNo() == 1 &&
8951 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8952 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8953 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8954 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8955 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8956 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8957 Inverted = true;
8958 Cond = Cond.getOperand(0);
8959 } else {
8960 SDValue NewCond = LowerSETCC(Cond, DAG);
8961 if (NewCond.getNode())
8962 Cond = NewCond;
8963 }
Dan Gohman1a492952009-10-20 16:22:37 +00008964 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008965#if 0
8966 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008967 else if (Cond.getOpcode() == X86ISD::ADD ||
8968 Cond.getOpcode() == X86ISD::SUB ||
8969 Cond.getOpcode() == X86ISD::SMUL ||
8970 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008971 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008972#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008973
Evan Chengad9c0a32009-12-15 00:53:42 +00008974 // Look pass (and (setcc_carry (cmp ...)), 1).
8975 if (Cond.getOpcode() == ISD::AND &&
8976 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8977 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008978 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008979 Cond = Cond.getOperand(0);
8980 }
8981
Evan Cheng3f41d662007-10-08 22:16:29 +00008982 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8983 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008984 unsigned CondOpcode = Cond.getOpcode();
8985 if (CondOpcode == X86ISD::SETCC ||
8986 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008987 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008988
Dan Gohman475871a2008-07-27 21:46:04 +00008989 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008990 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008991 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008992 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008993 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008994 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008995 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008996 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008997 default: break;
8998 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008999 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009000 // These can only come from an arithmetic instruction with overflow,
9001 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009002 Cond = Cond.getNode()->getOperand(1);
9003 addTest = false;
9004 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009005 }
Evan Cheng0488db92007-09-25 01:57:46 +00009006 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009007 }
9008 CondOpcode = Cond.getOpcode();
9009 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9010 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9011 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9012 Cond.getOperand(0).getValueType() != MVT::i8)) {
9013 SDValue LHS = Cond.getOperand(0);
9014 SDValue RHS = Cond.getOperand(1);
9015 unsigned X86Opcode;
9016 unsigned X86Cond;
9017 SDVTList VTs;
9018 switch (CondOpcode) {
9019 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9020 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9021 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9022 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9023 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9024 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9025 default: llvm_unreachable("unexpected overflowing operator");
9026 }
9027 if (Inverted)
9028 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9029 if (CondOpcode == ISD::UMULO)
9030 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9031 MVT::i32);
9032 else
9033 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9034
9035 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9036
9037 if (CondOpcode == ISD::UMULO)
9038 Cond = X86Op.getValue(2);
9039 else
9040 Cond = X86Op.getValue(1);
9041
9042 CC = DAG.getConstant(X86Cond, MVT::i8);
9043 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009044 } else {
9045 unsigned CondOpc;
9046 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9047 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009048 if (CondOpc == ISD::OR) {
9049 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9050 // two branches instead of an explicit OR instruction with a
9051 // separate test.
9052 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009053 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009054 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009055 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009056 Chain, Dest, CC, Cmp);
9057 CC = Cond.getOperand(1).getOperand(0);
9058 Cond = Cmp;
9059 addTest = false;
9060 }
9061 } else { // ISD::AND
9062 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9063 // two branches instead of an explicit AND instruction with a
9064 // separate test. However, we only do this if this block doesn't
9065 // have a fall-through edge, because this requires an explicit
9066 // jmp when the condition is false.
9067 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009068 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009069 Op.getNode()->hasOneUse()) {
9070 X86::CondCode CCode =
9071 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9072 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009073 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009074 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009075 // Look for an unconditional branch following this conditional branch.
9076 // We need this because we need to reverse the successors in order
9077 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009078 if (User->getOpcode() == ISD::BR) {
9079 SDValue FalseBB = User->getOperand(1);
9080 SDNode *NewBR =
9081 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009082 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009083 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009084 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009085
Dale Johannesene4d209d2009-02-03 20:21:25 +00009086 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009087 Chain, Dest, CC, Cmp);
9088 X86::CondCode CCode =
9089 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9090 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009092 Cond = Cmp;
9093 addTest = false;
9094 }
9095 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009096 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009097 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9098 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9099 // It should be transformed during dag combiner except when the condition
9100 // is set by a arithmetics with overflow node.
9101 X86::CondCode CCode =
9102 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9103 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009104 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009105 Cond = Cond.getOperand(0).getOperand(1);
9106 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009107 } else if (Cond.getOpcode() == ISD::SETCC &&
9108 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9109 // For FCMP_OEQ, we can emit
9110 // two branches instead of an explicit AND instruction with a
9111 // separate test. However, we only do this if this block doesn't
9112 // have a fall-through edge, because this requires an explicit
9113 // jmp when the condition is false.
9114 if (Op.getNode()->hasOneUse()) {
9115 SDNode *User = *Op.getNode()->use_begin();
9116 // Look for an unconditional branch following this conditional branch.
9117 // We need this because we need to reverse the successors in order
9118 // to implement FCMP_OEQ.
9119 if (User->getOpcode() == ISD::BR) {
9120 SDValue FalseBB = User->getOperand(1);
9121 SDNode *NewBR =
9122 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9123 assert(NewBR == User);
9124 (void)NewBR;
9125 Dest = FalseBB;
9126
9127 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9128 Cond.getOperand(0), Cond.getOperand(1));
9129 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9130 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9131 Chain, Dest, CC, Cmp);
9132 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9133 Cond = Cmp;
9134 addTest = false;
9135 }
9136 }
9137 } else if (Cond.getOpcode() == ISD::SETCC &&
9138 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9139 // For FCMP_UNE, we can emit
9140 // two branches instead of an explicit AND instruction with a
9141 // separate test. However, we only do this if this block doesn't
9142 // have a fall-through edge, because this requires an explicit
9143 // jmp when the condition is false.
9144 if (Op.getNode()->hasOneUse()) {
9145 SDNode *User = *Op.getNode()->use_begin();
9146 // Look for an unconditional branch following this conditional branch.
9147 // We need this because we need to reverse the successors in order
9148 // to implement FCMP_UNE.
9149 if (User->getOpcode() == ISD::BR) {
9150 SDValue FalseBB = User->getOperand(1);
9151 SDNode *NewBR =
9152 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9153 assert(NewBR == User);
9154 (void)NewBR;
9155
9156 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9157 Cond.getOperand(0), Cond.getOperand(1));
9158 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9159 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9160 Chain, Dest, CC, Cmp);
9161 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9162 Cond = Cmp;
9163 addTest = false;
9164 Dest = FalseBB;
9165 }
9166 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009167 }
Evan Cheng0488db92007-09-25 01:57:46 +00009168 }
9169
9170 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009171 // Look pass the truncate.
9172 if (Cond.getOpcode() == ISD::TRUNCATE)
9173 Cond = Cond.getOperand(0);
9174
9175 // We know the result of AND is compared against zero. Try to match
9176 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009177 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009178 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9179 if (NewSetCC.getNode()) {
9180 CC = NewSetCC.getOperand(0);
9181 Cond = NewSetCC.getOperand(1);
9182 addTest = false;
9183 }
9184 }
9185 }
9186
9187 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009188 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009189 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009190 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009191 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009192 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009193}
9194
Anton Korobeynikove060b532007-04-17 19:34:00 +00009195
9196// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9197// Calls to _alloca is needed to probe the stack when allocating more than 4k
9198// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9199// that the guard pages used by the OS virtual memory manager are allocated in
9200// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009201SDValue
9202X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009203 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009204 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
9205 EnableSegmentedStacks) &&
9206 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009207 "are being used");
9208 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009209 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009210
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009211 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009212 SDValue Chain = Op.getOperand(0);
9213 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009214 // FIXME: Ensure alignment here
9215
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009216 bool Is64Bit = Subtarget->is64Bit();
9217 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009218
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009219 if (EnableSegmentedStacks) {
9220 MachineFunction &MF = DAG.getMachineFunction();
9221 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009222
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009223 if (Is64Bit) {
9224 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009225 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009226 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009227
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009228 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9229 I != E; I++)
9230 if (I->hasNestAttr())
9231 report_fatal_error("Cannot use segmented stacks with functions that "
9232 "have nested arguments.");
9233 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009234
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009235 const TargetRegisterClass *AddrRegClass =
9236 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9237 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9238 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9239 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9240 DAG.getRegister(Vreg, SPTy));
9241 SDValue Ops1[2] = { Value, Chain };
9242 return DAG.getMergeValues(Ops1, 2, dl);
9243 } else {
9244 SDValue Flag;
9245 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009246
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009247 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9248 Flag = Chain.getValue(1);
9249 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009250
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009251 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9252 Flag = Chain.getValue(1);
9253
9254 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9255
9256 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9257 return DAG.getMergeValues(Ops1, 2, dl);
9258 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009259}
9260
Dan Gohmand858e902010-04-17 15:26:15 +00009261SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009262 MachineFunction &MF = DAG.getMachineFunction();
9263 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9264
Dan Gohman69de1932008-02-06 22:27:42 +00009265 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009266 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009267
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009268 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009269 // vastart just stores the address of the VarArgsFrameIndex slot into the
9270 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009271 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9272 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009273 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9274 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009275 }
9276
9277 // __va_list_tag:
9278 // gp_offset (0 - 6 * 8)
9279 // fp_offset (48 - 48 + 8 * 16)
9280 // overflow_arg_area (point to parameters coming in memory).
9281 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009282 SmallVector<SDValue, 8> MemOps;
9283 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009284 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009285 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009286 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9287 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009288 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009289 MemOps.push_back(Store);
9290
9291 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009292 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009293 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009294 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009295 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9296 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009297 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009298 MemOps.push_back(Store);
9299
9300 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009301 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009302 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009303 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9304 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009305 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9306 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009307 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009308 MemOps.push_back(Store);
9309
9310 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009311 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009312 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009313 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9314 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009315 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9316 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009317 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009318 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009319 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009320}
9321
Dan Gohmand858e902010-04-17 15:26:15 +00009322SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009323 assert(Subtarget->is64Bit() &&
9324 "LowerVAARG only handles 64-bit va_arg!");
9325 assert((Subtarget->isTargetLinux() ||
9326 Subtarget->isTargetDarwin()) &&
9327 "Unhandled target in LowerVAARG");
9328 assert(Op.getNode()->getNumOperands() == 4);
9329 SDValue Chain = Op.getOperand(0);
9330 SDValue SrcPtr = Op.getOperand(1);
9331 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9332 unsigned Align = Op.getConstantOperandVal(3);
9333 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009334
Dan Gohman320afb82010-10-12 18:00:49 +00009335 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009336 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009337 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9338 uint8_t ArgMode;
9339
9340 // Decide which area this value should be read from.
9341 // TODO: Implement the AMD64 ABI in its entirety. This simple
9342 // selection mechanism works only for the basic types.
9343 if (ArgVT == MVT::f80) {
9344 llvm_unreachable("va_arg for f80 not yet implemented");
9345 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9346 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9347 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9348 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9349 } else {
9350 llvm_unreachable("Unhandled argument type in LowerVAARG");
9351 }
9352
9353 if (ArgMode == 2) {
9354 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009355 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009356 !(DAG.getMachineFunction()
9357 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009358 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009359 }
9360
9361 // Insert VAARG_64 node into the DAG
9362 // VAARG_64 returns two values: Variable Argument Address, Chain
9363 SmallVector<SDValue, 11> InstOps;
9364 InstOps.push_back(Chain);
9365 InstOps.push_back(SrcPtr);
9366 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9367 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9368 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9369 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9370 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9371 VTs, &InstOps[0], InstOps.size(),
9372 MVT::i64,
9373 MachinePointerInfo(SV),
9374 /*Align=*/0,
9375 /*Volatile=*/false,
9376 /*ReadMem=*/true,
9377 /*WriteMem=*/true);
9378 Chain = VAARG.getValue(1);
9379
9380 // Load the next argument and return it
9381 return DAG.getLoad(ArgVT, dl,
9382 Chain,
9383 VAARG,
9384 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009385 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009386}
9387
Dan Gohmand858e902010-04-17 15:26:15 +00009388SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009389 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009390 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009391 SDValue Chain = Op.getOperand(0);
9392 SDValue DstPtr = Op.getOperand(1);
9393 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009394 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9395 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009396 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009397
Chris Lattnere72f2022010-09-21 05:40:29 +00009398 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009399 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009400 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009401 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009402}
9403
Dan Gohman475871a2008-07-27 21:46:04 +00009404SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009405X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009406 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009407 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009408 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009409 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009410 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009411 case Intrinsic::x86_sse_comieq_ss:
9412 case Intrinsic::x86_sse_comilt_ss:
9413 case Intrinsic::x86_sse_comile_ss:
9414 case Intrinsic::x86_sse_comigt_ss:
9415 case Intrinsic::x86_sse_comige_ss:
9416 case Intrinsic::x86_sse_comineq_ss:
9417 case Intrinsic::x86_sse_ucomieq_ss:
9418 case Intrinsic::x86_sse_ucomilt_ss:
9419 case Intrinsic::x86_sse_ucomile_ss:
9420 case Intrinsic::x86_sse_ucomigt_ss:
9421 case Intrinsic::x86_sse_ucomige_ss:
9422 case Intrinsic::x86_sse_ucomineq_ss:
9423 case Intrinsic::x86_sse2_comieq_sd:
9424 case Intrinsic::x86_sse2_comilt_sd:
9425 case Intrinsic::x86_sse2_comile_sd:
9426 case Intrinsic::x86_sse2_comigt_sd:
9427 case Intrinsic::x86_sse2_comige_sd:
9428 case Intrinsic::x86_sse2_comineq_sd:
9429 case Intrinsic::x86_sse2_ucomieq_sd:
9430 case Intrinsic::x86_sse2_ucomilt_sd:
9431 case Intrinsic::x86_sse2_ucomile_sd:
9432 case Intrinsic::x86_sse2_ucomigt_sd:
9433 case Intrinsic::x86_sse2_ucomige_sd:
9434 case Intrinsic::x86_sse2_ucomineq_sd: {
9435 unsigned Opc = 0;
9436 ISD::CondCode CC = ISD::SETCC_INVALID;
9437 switch (IntNo) {
9438 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009439 case Intrinsic::x86_sse_comieq_ss:
9440 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009441 Opc = X86ISD::COMI;
9442 CC = ISD::SETEQ;
9443 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009444 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009445 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009446 Opc = X86ISD::COMI;
9447 CC = ISD::SETLT;
9448 break;
9449 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009450 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009451 Opc = X86ISD::COMI;
9452 CC = ISD::SETLE;
9453 break;
9454 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009455 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009456 Opc = X86ISD::COMI;
9457 CC = ISD::SETGT;
9458 break;
9459 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009460 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009461 Opc = X86ISD::COMI;
9462 CC = ISD::SETGE;
9463 break;
9464 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009465 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009466 Opc = X86ISD::COMI;
9467 CC = ISD::SETNE;
9468 break;
9469 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009470 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009471 Opc = X86ISD::UCOMI;
9472 CC = ISD::SETEQ;
9473 break;
9474 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009475 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009476 Opc = X86ISD::UCOMI;
9477 CC = ISD::SETLT;
9478 break;
9479 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009480 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009481 Opc = X86ISD::UCOMI;
9482 CC = ISD::SETLE;
9483 break;
9484 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009485 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009486 Opc = X86ISD::UCOMI;
9487 CC = ISD::SETGT;
9488 break;
9489 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009490 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009491 Opc = X86ISD::UCOMI;
9492 CC = ISD::SETGE;
9493 break;
9494 case Intrinsic::x86_sse_ucomineq_ss:
9495 case Intrinsic::x86_sse2_ucomineq_sd:
9496 Opc = X86ISD::UCOMI;
9497 CC = ISD::SETNE;
9498 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009499 }
Evan Cheng734503b2006-09-11 02:19:56 +00009500
Dan Gohman475871a2008-07-27 21:46:04 +00009501 SDValue LHS = Op.getOperand(1);
9502 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009503 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009504 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009505 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9506 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9507 DAG.getConstant(X86CC, MVT::i8), Cond);
9508 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009509 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009510 // Arithmetic intrinsics.
9511 case Intrinsic::x86_sse3_hadd_ps:
9512 case Intrinsic::x86_sse3_hadd_pd:
9513 case Intrinsic::x86_avx_hadd_ps_256:
9514 case Intrinsic::x86_avx_hadd_pd_256:
9515 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9516 Op.getOperand(1), Op.getOperand(2));
9517 case Intrinsic::x86_sse3_hsub_ps:
9518 case Intrinsic::x86_sse3_hsub_pd:
9519 case Intrinsic::x86_avx_hsub_ps_256:
9520 case Intrinsic::x86_avx_hsub_pd_256:
9521 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9522 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009523 case Intrinsic::x86_avx2_psllv_d:
9524 case Intrinsic::x86_avx2_psllv_q:
9525 case Intrinsic::x86_avx2_psllv_d_256:
9526 case Intrinsic::x86_avx2_psllv_q_256:
9527 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9528 Op.getOperand(1), Op.getOperand(2));
9529 case Intrinsic::x86_avx2_psrlv_d:
9530 case Intrinsic::x86_avx2_psrlv_q:
9531 case Intrinsic::x86_avx2_psrlv_d_256:
9532 case Intrinsic::x86_avx2_psrlv_q_256:
9533 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9534 Op.getOperand(1), Op.getOperand(2));
9535 case Intrinsic::x86_avx2_psrav_d:
9536 case Intrinsic::x86_avx2_psrav_d_256:
9537 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9538 Op.getOperand(1), Op.getOperand(2));
9539
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009540 // ptest and testp intrinsics. The intrinsic these come from are designed to
9541 // return an integer value, not just an instruction so lower it to the ptest
9542 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009543 case Intrinsic::x86_sse41_ptestz:
9544 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009545 case Intrinsic::x86_sse41_ptestnzc:
9546 case Intrinsic::x86_avx_ptestz_256:
9547 case Intrinsic::x86_avx_ptestc_256:
9548 case Intrinsic::x86_avx_ptestnzc_256:
9549 case Intrinsic::x86_avx_vtestz_ps:
9550 case Intrinsic::x86_avx_vtestc_ps:
9551 case Intrinsic::x86_avx_vtestnzc_ps:
9552 case Intrinsic::x86_avx_vtestz_pd:
9553 case Intrinsic::x86_avx_vtestc_pd:
9554 case Intrinsic::x86_avx_vtestnzc_pd:
9555 case Intrinsic::x86_avx_vtestz_ps_256:
9556 case Intrinsic::x86_avx_vtestc_ps_256:
9557 case Intrinsic::x86_avx_vtestnzc_ps_256:
9558 case Intrinsic::x86_avx_vtestz_pd_256:
9559 case Intrinsic::x86_avx_vtestc_pd_256:
9560 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9561 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009562 unsigned X86CC = 0;
9563 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009564 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009565 case Intrinsic::x86_avx_vtestz_ps:
9566 case Intrinsic::x86_avx_vtestz_pd:
9567 case Intrinsic::x86_avx_vtestz_ps_256:
9568 case Intrinsic::x86_avx_vtestz_pd_256:
9569 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009570 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009571 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009572 // ZF = 1
9573 X86CC = X86::COND_E;
9574 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009575 case Intrinsic::x86_avx_vtestc_ps:
9576 case Intrinsic::x86_avx_vtestc_pd:
9577 case Intrinsic::x86_avx_vtestc_ps_256:
9578 case Intrinsic::x86_avx_vtestc_pd_256:
9579 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009580 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009581 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009582 // CF = 1
9583 X86CC = X86::COND_B;
9584 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009585 case Intrinsic::x86_avx_vtestnzc_ps:
9586 case Intrinsic::x86_avx_vtestnzc_pd:
9587 case Intrinsic::x86_avx_vtestnzc_ps_256:
9588 case Intrinsic::x86_avx_vtestnzc_pd_256:
9589 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009590 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009591 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009592 // ZF and CF = 0
9593 X86CC = X86::COND_A;
9594 break;
9595 }
Eric Christopherfd179292009-08-27 18:07:15 +00009596
Eric Christopher71c67532009-07-29 00:28:05 +00009597 SDValue LHS = Op.getOperand(1);
9598 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009599 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9600 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9602 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9603 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009604 }
Evan Cheng5759f972008-05-04 09:15:50 +00009605
9606 // Fix vector shift instructions where the last operand is a non-immediate
9607 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009608 case Intrinsic::x86_avx2_pslli_w:
9609 case Intrinsic::x86_avx2_pslli_d:
9610 case Intrinsic::x86_avx2_pslli_q:
9611 case Intrinsic::x86_avx2_psrli_w:
9612 case Intrinsic::x86_avx2_psrli_d:
9613 case Intrinsic::x86_avx2_psrli_q:
9614 case Intrinsic::x86_avx2_psrai_w:
9615 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009616 case Intrinsic::x86_sse2_pslli_w:
9617 case Intrinsic::x86_sse2_pslli_d:
9618 case Intrinsic::x86_sse2_pslli_q:
9619 case Intrinsic::x86_sse2_psrli_w:
9620 case Intrinsic::x86_sse2_psrli_d:
9621 case Intrinsic::x86_sse2_psrli_q:
9622 case Intrinsic::x86_sse2_psrai_w:
9623 case Intrinsic::x86_sse2_psrai_d:
9624 case Intrinsic::x86_mmx_pslli_w:
9625 case Intrinsic::x86_mmx_pslli_d:
9626 case Intrinsic::x86_mmx_pslli_q:
9627 case Intrinsic::x86_mmx_psrli_w:
9628 case Intrinsic::x86_mmx_psrli_d:
9629 case Intrinsic::x86_mmx_psrli_q:
9630 case Intrinsic::x86_mmx_psrai_w:
9631 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009632 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009633 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009634 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009635
9636 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009637 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009638 switch (IntNo) {
9639 case Intrinsic::x86_sse2_pslli_w:
9640 NewIntNo = Intrinsic::x86_sse2_psll_w;
9641 break;
9642 case Intrinsic::x86_sse2_pslli_d:
9643 NewIntNo = Intrinsic::x86_sse2_psll_d;
9644 break;
9645 case Intrinsic::x86_sse2_pslli_q:
9646 NewIntNo = Intrinsic::x86_sse2_psll_q;
9647 break;
9648 case Intrinsic::x86_sse2_psrli_w:
9649 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9650 break;
9651 case Intrinsic::x86_sse2_psrli_d:
9652 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9653 break;
9654 case Intrinsic::x86_sse2_psrli_q:
9655 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9656 break;
9657 case Intrinsic::x86_sse2_psrai_w:
9658 NewIntNo = Intrinsic::x86_sse2_psra_w;
9659 break;
9660 case Intrinsic::x86_sse2_psrai_d:
9661 NewIntNo = Intrinsic::x86_sse2_psra_d;
9662 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009663 case Intrinsic::x86_avx2_pslli_w:
9664 NewIntNo = Intrinsic::x86_avx2_psll_w;
9665 break;
9666 case Intrinsic::x86_avx2_pslli_d:
9667 NewIntNo = Intrinsic::x86_avx2_psll_d;
9668 break;
9669 case Intrinsic::x86_avx2_pslli_q:
9670 NewIntNo = Intrinsic::x86_avx2_psll_q;
9671 break;
9672 case Intrinsic::x86_avx2_psrli_w:
9673 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9674 break;
9675 case Intrinsic::x86_avx2_psrli_d:
9676 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9677 break;
9678 case Intrinsic::x86_avx2_psrli_q:
9679 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9680 break;
9681 case Intrinsic::x86_avx2_psrai_w:
9682 NewIntNo = Intrinsic::x86_avx2_psra_w;
9683 break;
9684 case Intrinsic::x86_avx2_psrai_d:
9685 NewIntNo = Intrinsic::x86_avx2_psra_d;
9686 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009687 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009688 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009689 switch (IntNo) {
9690 case Intrinsic::x86_mmx_pslli_w:
9691 NewIntNo = Intrinsic::x86_mmx_psll_w;
9692 break;
9693 case Intrinsic::x86_mmx_pslli_d:
9694 NewIntNo = Intrinsic::x86_mmx_psll_d;
9695 break;
9696 case Intrinsic::x86_mmx_pslli_q:
9697 NewIntNo = Intrinsic::x86_mmx_psll_q;
9698 break;
9699 case Intrinsic::x86_mmx_psrli_w:
9700 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9701 break;
9702 case Intrinsic::x86_mmx_psrli_d:
9703 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9704 break;
9705 case Intrinsic::x86_mmx_psrli_q:
9706 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9707 break;
9708 case Intrinsic::x86_mmx_psrai_w:
9709 NewIntNo = Intrinsic::x86_mmx_psra_w;
9710 break;
9711 case Intrinsic::x86_mmx_psrai_d:
9712 NewIntNo = Intrinsic::x86_mmx_psra_d;
9713 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009714 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009715 }
9716 break;
9717 }
9718 }
Mon P Wangefa42202009-09-03 19:56:25 +00009719
9720 // The vector shift intrinsics with scalars uses 32b shift amounts but
9721 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9722 // to be zero.
9723 SDValue ShOps[4];
9724 ShOps[0] = ShAmt;
9725 ShOps[1] = DAG.getConstant(0, MVT::i32);
9726 if (ShAmtVT == MVT::v4i32) {
9727 ShOps[2] = DAG.getUNDEF(MVT::i32);
9728 ShOps[3] = DAG.getUNDEF(MVT::i32);
9729 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9730 } else {
9731 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009732// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009733 }
9734
Owen Andersone50ed302009-08-10 22:56:29 +00009735 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009736 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009737 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009738 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009739 Op.getOperand(1), ShAmt);
9740 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009741 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009742}
Evan Cheng72261582005-12-20 06:22:03 +00009743
Dan Gohmand858e902010-04-17 15:26:15 +00009744SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9745 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009746 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9747 MFI->setReturnAddressIsTaken(true);
9748
Bill Wendling64e87322009-01-16 19:25:27 +00009749 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009750 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009751
9752 if (Depth > 0) {
9753 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9754 SDValue Offset =
9755 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009756 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009757 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009758 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009759 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009760 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009761 }
9762
9763 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009764 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009765 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009766 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009767}
9768
Dan Gohmand858e902010-04-17 15:26:15 +00009769SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009770 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9771 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009772
Owen Andersone50ed302009-08-10 22:56:29 +00009773 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009774 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009775 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9776 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009777 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009778 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009779 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9780 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009781 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009782 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009783}
9784
Dan Gohman475871a2008-07-27 21:46:04 +00009785SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009786 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009787 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009788}
9789
Dan Gohmand858e902010-04-17 15:26:15 +00009790SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009791 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009792 SDValue Chain = Op.getOperand(0);
9793 SDValue Offset = Op.getOperand(1);
9794 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009795 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009796
Dan Gohmand8816272010-08-11 18:14:00 +00009797 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9798 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9799 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009800 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009801
Dan Gohmand8816272010-08-11 18:14:00 +00009802 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9803 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009804 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009805 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9806 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009807 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009808 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009809
Dale Johannesene4d209d2009-02-03 20:21:25 +00009810 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009811 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009812 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009813}
9814
Duncan Sands4a544a72011-09-06 13:37:06 +00009815SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9816 SelectionDAG &DAG) const {
9817 return Op.getOperand(0);
9818}
9819
9820SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9821 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009822 SDValue Root = Op.getOperand(0);
9823 SDValue Trmp = Op.getOperand(1); // trampoline
9824 SDValue FPtr = Op.getOperand(2); // nested function
9825 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009826 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009827
Dan Gohman69de1932008-02-06 22:27:42 +00009828 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009829
9830 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009831 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009832
9833 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009834 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9835 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009836
Evan Cheng0e6a0522011-07-18 20:57:22 +00009837 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9838 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009839
9840 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9841
9842 // Load the pointer to the nested function into R11.
9843 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009844 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009845 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009846 Addr, MachinePointerInfo(TrmpAddr),
9847 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009848
Owen Anderson825b72b2009-08-11 20:47:22 +00009849 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9850 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009851 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9852 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009853 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009854
9855 // Load the 'nest' parameter value into R10.
9856 // R10 is specified in X86CallingConv.td
9857 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009858 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9859 DAG.getConstant(10, MVT::i64));
9860 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009861 Addr, MachinePointerInfo(TrmpAddr, 10),
9862 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009863
Owen Anderson825b72b2009-08-11 20:47:22 +00009864 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9865 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009866 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9867 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009868 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009869
9870 // Jump to the nested function.
9871 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009872 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9873 DAG.getConstant(20, MVT::i64));
9874 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009875 Addr, MachinePointerInfo(TrmpAddr, 20),
9876 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009877
9878 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9880 DAG.getConstant(22, MVT::i64));
9881 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009882 MachinePointerInfo(TrmpAddr, 22),
9883 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009884
Duncan Sands4a544a72011-09-06 13:37:06 +00009885 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009886 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009887 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009888 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009889 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009890 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009891
9892 switch (CC) {
9893 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009894 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009895 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009896 case CallingConv::X86_StdCall: {
9897 // Pass 'nest' parameter in ECX.
9898 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009899 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009900
9901 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009902 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009903 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009904
Chris Lattner58d74912008-03-12 17:45:29 +00009905 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009906 unsigned InRegCount = 0;
9907 unsigned Idx = 1;
9908
9909 for (FunctionType::param_iterator I = FTy->param_begin(),
9910 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009911 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009912 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009913 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009914
9915 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009916 report_fatal_error("Nest register in use - reduce number of inreg"
9917 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918 }
9919 }
9920 break;
9921 }
9922 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009923 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009924 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009925 // Pass 'nest' parameter in EAX.
9926 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009927 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009928 break;
9929 }
9930
Dan Gohman475871a2008-07-27 21:46:04 +00009931 SDValue OutChains[4];
9932 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009933
Owen Anderson825b72b2009-08-11 20:47:22 +00009934 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9935 DAG.getConstant(10, MVT::i32));
9936 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009937
Chris Lattnera62fe662010-02-05 19:20:30 +00009938 // This is storing the opcode for MOV32ri.
9939 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009940 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009941 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009942 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009943 Trmp, MachinePointerInfo(TrmpAddr),
9944 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009945
Owen Anderson825b72b2009-08-11 20:47:22 +00009946 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9947 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009948 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9949 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009950 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009951
Chris Lattnera62fe662010-02-05 19:20:30 +00009952 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009953 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9954 DAG.getConstant(5, MVT::i32));
9955 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009956 MachinePointerInfo(TrmpAddr, 5),
9957 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009958
Owen Anderson825b72b2009-08-11 20:47:22 +00009959 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9960 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009961 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9962 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009963 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009964
Duncan Sands4a544a72011-09-06 13:37:06 +00009965 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009966 }
9967}
9968
Dan Gohmand858e902010-04-17 15:26:15 +00009969SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9970 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009971 /*
9972 The rounding mode is in bits 11:10 of FPSR, and has the following
9973 settings:
9974 00 Round to nearest
9975 01 Round to -inf
9976 10 Round to +inf
9977 11 Round to 0
9978
9979 FLT_ROUNDS, on the other hand, expects the following:
9980 -1 Undefined
9981 0 Round to 0
9982 1 Round to nearest
9983 2 Round to +inf
9984 3 Round to -inf
9985
9986 To perform the conversion, we do:
9987 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9988 */
9989
9990 MachineFunction &MF = DAG.getMachineFunction();
9991 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009992 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009993 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009994 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009995 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009996
9997 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009998 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009999 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010000
Michael J. Spencerec38de22010-10-10 22:04:20 +000010001
Chris Lattner2156b792010-09-22 01:11:26 +000010002 MachineMemOperand *MMO =
10003 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10004 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010005
Chris Lattner2156b792010-09-22 01:11:26 +000010006 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10007 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10008 DAG.getVTList(MVT::Other),
10009 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010010
10011 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010012 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010013 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010014
10015 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010016 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010017 DAG.getNode(ISD::SRL, DL, MVT::i16,
10018 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010019 CWD, DAG.getConstant(0x800, MVT::i16)),
10020 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010021 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010022 DAG.getNode(ISD::SRL, DL, MVT::i16,
10023 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010024 CWD, DAG.getConstant(0x400, MVT::i16)),
10025 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010026
Dan Gohman475871a2008-07-27 21:46:04 +000010027 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010028 DAG.getNode(ISD::AND, DL, MVT::i16,
10029 DAG.getNode(ISD::ADD, DL, MVT::i16,
10030 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010031 DAG.getConstant(1, MVT::i16)),
10032 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010033
10034
Duncan Sands83ec4b62008-06-06 12:08:01 +000010035 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010036 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010037}
10038
Dan Gohmand858e902010-04-17 15:26:15 +000010039SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010040 EVT VT = Op.getValueType();
10041 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010042 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010043 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010044
10045 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010047 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010048 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010049 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010050 }
Evan Cheng18efe262007-12-14 02:13:44 +000010051
Evan Cheng152804e2007-12-14 08:30:15 +000010052 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010054 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010055
10056 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010057 SDValue Ops[] = {
10058 Op,
10059 DAG.getConstant(NumBits+NumBits-1, OpVT),
10060 DAG.getConstant(X86::COND_E, MVT::i8),
10061 Op.getValue(1)
10062 };
10063 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010064
10065 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010066 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010067
Owen Anderson825b72b2009-08-11 20:47:22 +000010068 if (VT == MVT::i8)
10069 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010070 return Op;
10071}
10072
Dan Gohmand858e902010-04-17 15:26:15 +000010073SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010074 EVT VT = Op.getValueType();
10075 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010076 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010077 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010078
10079 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010080 if (VT == MVT::i8) {
10081 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010082 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010083 }
Evan Cheng152804e2007-12-14 08:30:15 +000010084
10085 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010086 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010087 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010088
10089 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010090 SDValue Ops[] = {
10091 Op,
10092 DAG.getConstant(NumBits, OpVT),
10093 DAG.getConstant(X86::COND_E, MVT::i8),
10094 Op.getValue(1)
10095 };
10096 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010097
Owen Anderson825b72b2009-08-11 20:47:22 +000010098 if (VT == MVT::i8)
10099 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010100 return Op;
10101}
10102
Craig Topper13894fa2011-08-24 06:14:18 +000010103// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10104// ones, and then concatenate the result back.
10105static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010106 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010107
10108 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10109 "Unsupported value type for operation");
10110
10111 int NumElems = VT.getVectorNumElements();
10112 DebugLoc dl = Op.getDebugLoc();
10113 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10114 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10115
10116 // Extract the LHS vectors
10117 SDValue LHS = Op.getOperand(0);
10118 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10119 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10120
10121 // Extract the RHS vectors
10122 SDValue RHS = Op.getOperand(1);
10123 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10124 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10125
10126 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10127 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10128
10129 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10130 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10131 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10132}
10133
10134SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10135 assert(Op.getValueType().getSizeInBits() == 256 &&
10136 Op.getValueType().isInteger() &&
10137 "Only handle AVX 256-bit vector integer operation");
10138 return Lower256IntArith(Op, DAG);
10139}
10140
10141SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10142 assert(Op.getValueType().getSizeInBits() == 256 &&
10143 Op.getValueType().isInteger() &&
10144 "Only handle AVX 256-bit vector integer operation");
10145 return Lower256IntArith(Op, DAG);
10146}
10147
10148SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10149 EVT VT = Op.getValueType();
10150
10151 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010152 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010153 return Lower256IntArith(Op, DAG);
10154
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010155 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010156
Craig Topperaaa643c2011-11-09 07:28:55 +000010157 SDValue A = Op.getOperand(0);
10158 SDValue B = Op.getOperand(1);
10159
10160 if (VT == MVT::v4i64) {
10161 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10162
10163 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10164 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10165 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10166 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10167 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10168 //
10169 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10170 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10171 // return AloBlo + AloBhi + AhiBlo;
10172
10173 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10174 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10175 A, DAG.getConstant(32, MVT::i32));
10176 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10177 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10178 B, DAG.getConstant(32, MVT::i32));
10179 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10180 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10181 A, B);
10182 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10183 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10184 A, Bhi);
10185 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10186 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10187 Ahi, B);
10188 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10189 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10190 AloBhi, DAG.getConstant(32, MVT::i32));
10191 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10192 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10193 AhiBlo, DAG.getConstant(32, MVT::i32));
10194 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10195 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10196 return Res;
10197 }
10198
10199 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10200
Mon P Wangaf9b9522008-12-18 21:42:19 +000010201 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10202 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10203 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10204 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10205 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10206 //
10207 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10208 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10209 // return AloBlo + AloBhi + AhiBlo;
10210
Dale Johannesene4d209d2009-02-03 20:21:25 +000010211 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010212 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10213 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010214 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010215 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10216 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010217 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010218 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010219 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010220 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010221 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010222 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010223 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010224 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010225 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010226 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010227 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10228 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010229 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010230 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10231 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010232 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10233 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010234 return Res;
10235}
10236
Nadav Rotem43012222011-05-11 08:12:09 +000010237SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10238
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010239 EVT VT = Op.getValueType();
10240 DebugLoc dl = Op.getDebugLoc();
10241 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010242 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010243 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010244
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010245 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010246 return SDValue();
10247
Nadav Rotem43012222011-05-11 08:12:09 +000010248 // Optimize shl/srl/sra with constant shift amount.
10249 if (isSplatVector(Amt.getNode())) {
10250 SDValue SclrAmt = Amt->getOperand(0);
10251 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10252 uint64_t ShiftAmt = C->getZExtValue();
10253
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010254 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10255 // Make a large shift.
10256 SDValue SHL =
10257 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10258 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10259 R, DAG.getConstant(ShiftAmt, MVT::i32));
10260 // Zero out the rightmost bits.
10261 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10262 MVT::i8));
10263 return DAG.getNode(ISD::AND, dl, VT, SHL,
10264 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10265 }
10266
Nadav Rotem43012222011-05-11 08:12:09 +000010267 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10268 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10269 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10270 R, DAG.getConstant(ShiftAmt, MVT::i32));
10271
10272 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10273 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10274 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10275 R, DAG.getConstant(ShiftAmt, MVT::i32));
10276
10277 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10278 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10279 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10280 R, DAG.getConstant(ShiftAmt, MVT::i32));
10281
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010282 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10283 // Make a large shift.
10284 SDValue SRL =
10285 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10286 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10287 R, DAG.getConstant(ShiftAmt, MVT::i32));
10288 // Zero out the leftmost bits.
10289 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10290 MVT::i8));
10291 return DAG.getNode(ISD::AND, dl, VT, SRL,
10292 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10293 }
10294
Nadav Rotem43012222011-05-11 08:12:09 +000010295 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10296 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10297 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10298 R, DAG.getConstant(ShiftAmt, MVT::i32));
10299
10300 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10301 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10302 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10303 R, DAG.getConstant(ShiftAmt, MVT::i32));
10304
10305 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10306 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10307 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10308 R, DAG.getConstant(ShiftAmt, MVT::i32));
10309
10310 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10311 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10312 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10313 R, DAG.getConstant(ShiftAmt, MVT::i32));
10314
10315 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10316 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10317 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10318 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010319
10320 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10321 if (ShiftAmt == 7) {
10322 // R s>> 7 === R s< 0
10323 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10324 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10325 }
10326
10327 // R s>> a === ((R u>> a) ^ m) - m
10328 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10329 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10330 MVT::i8));
10331 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10332 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10333 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10334 return Res;
10335 }
Craig Topper46154eb2011-11-11 07:39:23 +000010336
Craig Topper0d86d462011-11-20 00:12:05 +000010337 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10338 if (Op.getOpcode() == ISD::SHL) {
10339 // Make a large shift.
10340 SDValue SHL =
10341 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10342 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10343 R, DAG.getConstant(ShiftAmt, MVT::i32));
10344 // Zero out the rightmost bits.
10345 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10346 MVT::i8));
10347 return DAG.getNode(ISD::AND, dl, VT, SHL,
10348 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010349 }
Craig Topper0d86d462011-11-20 00:12:05 +000010350 if (Op.getOpcode() == ISD::SRL) {
10351 // Make a large shift.
10352 SDValue SRL =
10353 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10354 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10355 R, DAG.getConstant(ShiftAmt, MVT::i32));
10356 // Zero out the leftmost bits.
10357 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10358 MVT::i8));
10359 return DAG.getNode(ISD::AND, dl, VT, SRL,
10360 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10361 }
10362 if (Op.getOpcode() == ISD::SRA) {
10363 if (ShiftAmt == 7) {
10364 // R s>> 7 === R s< 0
10365 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10366 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10367 }
10368
10369 // R s>> a === ((R u>> a) ^ m) - m
10370 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10371 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10372 MVT::i8));
10373 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10374 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10375 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10376 return Res;
10377 }
10378 }
Nadav Rotem43012222011-05-11 08:12:09 +000010379 }
10380 }
10381
10382 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010383 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010384 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10385 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10386 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10387
10388 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010389
Nate Begeman51409212010-07-28 00:21:48 +000010390 std::vector<Constant*> CV(4, CI);
10391 Constant *C = ConstantVector::get(CV);
10392 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10393 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010394 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010395 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010396
10397 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010398 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010399 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10400 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10401 }
Nadav Rotem43012222011-05-11 08:12:09 +000010402 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010403 // a = a << 5;
10404 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10405 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10406 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10407
10408 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10409 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10410
10411 std::vector<Constant*> CVM1(16, CM1);
10412 std::vector<Constant*> CVM2(16, CM2);
10413 Constant *C = ConstantVector::get(CVM1);
10414 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10415 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010416 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010417 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010418
10419 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10420 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10421 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10422 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10423 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010424 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010425 // a += a
10426 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010427
Nate Begeman51409212010-07-28 00:21:48 +000010428 C = ConstantVector::get(CVM2);
10429 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10430 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010431 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010432 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010433
Nate Begeman51409212010-07-28 00:21:48 +000010434 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10435 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10436 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10437 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10438 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010439 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010440 // a += a
10441 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010442
Nate Begeman51409212010-07-28 00:21:48 +000010443 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010444 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10445 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010446 return R;
10447 }
Craig Topper46154eb2011-11-11 07:39:23 +000010448
10449 // Decompose 256-bit shifts into smaller 128-bit shifts.
10450 if (VT.getSizeInBits() == 256) {
10451 int NumElems = VT.getVectorNumElements();
10452 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10453 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10454
10455 // Extract the two vectors
10456 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10457 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10458 DAG, dl);
10459
10460 // Recreate the shift amount vectors
10461 SDValue Amt1, Amt2;
10462 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10463 // Constant shift amount
10464 SmallVector<SDValue, 4> Amt1Csts;
10465 SmallVector<SDValue, 4> Amt2Csts;
10466 for (int i = 0; i < NumElems/2; ++i)
10467 Amt1Csts.push_back(Amt->getOperand(i));
10468 for (int i = NumElems/2; i < NumElems; ++i)
10469 Amt2Csts.push_back(Amt->getOperand(i));
10470
10471 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10472 &Amt1Csts[0], NumElems/2);
10473 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10474 &Amt2Csts[0], NumElems/2);
10475 } else {
10476 // Variable shift amount
10477 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10478 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10479 DAG, dl);
10480 }
10481
10482 // Issue new vector shifts for the smaller types
10483 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10484 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10485
10486 // Concatenate the result back
10487 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10488 }
10489
Nate Begeman51409212010-07-28 00:21:48 +000010490 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010491}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010492
Dan Gohmand858e902010-04-17 15:26:15 +000010493SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010494 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10495 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010496 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10497 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010498 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010499 SDValue LHS = N->getOperand(0);
10500 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010501 unsigned BaseOp = 0;
10502 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010503 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010504 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010505 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010506 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010507 // A subtract of one will be selected as a INC. Note that INC doesn't
10508 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010509 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10510 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010511 BaseOp = X86ISD::INC;
10512 Cond = X86::COND_O;
10513 break;
10514 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010515 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010516 Cond = X86::COND_O;
10517 break;
10518 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010519 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010520 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010521 break;
10522 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010523 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10524 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010525 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10526 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010527 BaseOp = X86ISD::DEC;
10528 Cond = X86::COND_O;
10529 break;
10530 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010531 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010532 Cond = X86::COND_O;
10533 break;
10534 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010535 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010536 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010537 break;
10538 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010539 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010540 Cond = X86::COND_O;
10541 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010542 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10543 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10544 MVT::i32);
10545 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010546
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010547 SDValue SetCC =
10548 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10549 DAG.getConstant(X86::COND_O, MVT::i32),
10550 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010551
Dan Gohman6e5fda22011-07-22 18:45:15 +000010552 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010553 }
Bill Wendling74c37652008-12-09 22:08:41 +000010554 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010555
Bill Wendling61edeb52008-12-02 01:06:39 +000010556 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010557 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010558 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010559
Bill Wendling61edeb52008-12-02 01:06:39 +000010560 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010561 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10562 DAG.getConstant(Cond, MVT::i32),
10563 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010564
Dan Gohman6e5fda22011-07-22 18:45:15 +000010565 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010566}
10567
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010568SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10569 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010570 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10571 EVT VT = Op.getValueType();
10572
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010573 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010574 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10575 ExtraVT.getScalarType().getSizeInBits();
10576 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10577
10578 unsigned SHLIntrinsicsID = 0;
10579 unsigned SRAIntrinsicsID = 0;
10580 switch (VT.getSimpleVT().SimpleTy) {
10581 default:
10582 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010583 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010584 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10585 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10586 break;
Craig Toppera124f942011-11-21 01:12:36 +000010587 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010588 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10589 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10590 break;
Craig Toppera124f942011-11-21 01:12:36 +000010591 case MVT::v8i32:
10592 case MVT::v16i16:
10593 if (!Subtarget->hasAVX())
10594 return SDValue();
10595 if (!Subtarget->hasAVX2()) {
10596 // needs to be split
10597 int NumElems = VT.getVectorNumElements();
10598 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10599 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10600
10601 // Extract the LHS vectors
10602 SDValue LHS = Op.getOperand(0);
10603 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10604 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10605
10606 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10607 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10608
10609 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10610 int ExtraNumElems = ExtraVT.getVectorNumElements();
10611 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10612 ExtraNumElems/2);
10613 SDValue Extra = DAG.getValueType(ExtraVT);
10614
10615 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10616 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10617
10618 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10619 }
10620 if (VT == MVT::v8i32) {
10621 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10622 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10623 } else {
10624 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10625 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10626 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010627 }
10628
10629 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10630 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010631 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010632
Nadav Rotema7934dd2011-10-10 19:31:45 +000010633 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10634 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10635 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010636 }
10637
10638 return SDValue();
10639}
10640
10641
Eric Christopher9a9d2752010-07-22 02:48:34 +000010642SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10643 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010644
Eric Christopher77ed1352011-07-08 00:04:56 +000010645 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10646 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010647 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010648 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010649 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010650 SDValue Ops[] = {
10651 DAG.getRegister(X86::ESP, MVT::i32), // Base
10652 DAG.getTargetConstant(1, MVT::i8), // Scale
10653 DAG.getRegister(0, MVT::i32), // Index
10654 DAG.getTargetConstant(0, MVT::i32), // Disp
10655 DAG.getRegister(0, MVT::i32), // Segment.
10656 Zero,
10657 Chain
10658 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010659 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010660 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10661 array_lengthof(Ops));
10662 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010663 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010664
Eric Christopher9a9d2752010-07-22 02:48:34 +000010665 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010666 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010667 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010668
Chris Lattner132929a2010-08-14 17:26:09 +000010669 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10670 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10671 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10672 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010673
Chris Lattner132929a2010-08-14 17:26:09 +000010674 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10675 if (!Op1 && !Op2 && !Op3 && Op4)
10676 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010677
Chris Lattner132929a2010-08-14 17:26:09 +000010678 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10679 if (Op1 && !Op2 && !Op3 && !Op4)
10680 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010681
10682 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010683 // (MFENCE)>;
10684 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010685}
10686
Eli Friedman14648462011-07-27 22:21:52 +000010687SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10688 SelectionDAG &DAG) const {
10689 DebugLoc dl = Op.getDebugLoc();
10690 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10691 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10692 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10693 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10694
10695 // The only fence that needs an instruction is a sequentially-consistent
10696 // cross-thread fence.
10697 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10698 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10699 // no-sse2). There isn't any reason to disable it if the target processor
10700 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010701 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010702 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10703
10704 SDValue Chain = Op.getOperand(0);
10705 SDValue Zero = DAG.getConstant(0, MVT::i32);
10706 SDValue Ops[] = {
10707 DAG.getRegister(X86::ESP, MVT::i32), // Base
10708 DAG.getTargetConstant(1, MVT::i8), // Scale
10709 DAG.getRegister(0, MVT::i32), // Index
10710 DAG.getTargetConstant(0, MVT::i32), // Disp
10711 DAG.getRegister(0, MVT::i32), // Segment.
10712 Zero,
10713 Chain
10714 };
10715 SDNode *Res =
10716 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10717 array_lengthof(Ops));
10718 return SDValue(Res, 0);
10719 }
10720
10721 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10722 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10723}
10724
10725
Dan Gohmand858e902010-04-17 15:26:15 +000010726SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010727 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010728 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010729 unsigned Reg = 0;
10730 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010731 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010732 default:
10733 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010734 case MVT::i8: Reg = X86::AL; size = 1; break;
10735 case MVT::i16: Reg = X86::AX; size = 2; break;
10736 case MVT::i32: Reg = X86::EAX; size = 4; break;
10737 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010738 assert(Subtarget->is64Bit() && "Node not type legal!");
10739 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010740 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010741 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010742 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010743 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010744 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010745 Op.getOperand(1),
10746 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010747 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010748 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010749 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010750 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10751 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10752 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010753 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010754 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010755 return cpOut;
10756}
10757
Duncan Sands1607f052008-12-01 11:39:25 +000010758SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010759 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010760 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010761 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010762 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010763 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010764 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010765 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10766 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010767 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010768 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10769 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010770 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010771 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010772 rdx.getValue(1)
10773 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010774 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010775}
10776
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010777SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010778 SelectionDAG &DAG) const {
10779 EVT SrcVT = Op.getOperand(0).getValueType();
10780 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010781 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010782 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010783 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010784 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010785 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010786 // i64 <=> MMX conversions are Legal.
10787 if (SrcVT==MVT::i64 && DstVT.isVector())
10788 return Op;
10789 if (DstVT==MVT::i64 && SrcVT.isVector())
10790 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010791 // MMX <=> MMX conversions are Legal.
10792 if (SrcVT.isVector() && DstVT.isVector())
10793 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010794 // All other conversions need to be expanded.
10795 return SDValue();
10796}
Chris Lattner5b856542010-12-20 00:59:46 +000010797
Dan Gohmand858e902010-04-17 15:26:15 +000010798SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010799 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010800 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010801 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010802 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010803 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010804 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010805 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010806 Node->getOperand(0),
10807 Node->getOperand(1), negOp,
10808 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010809 cast<AtomicSDNode>(Node)->getAlignment(),
10810 cast<AtomicSDNode>(Node)->getOrdering(),
10811 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010812}
10813
Eli Friedman327236c2011-08-24 20:50:09 +000010814static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10815 SDNode *Node = Op.getNode();
10816 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010817 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010818
10819 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010820 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10821 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10822 // (The only way to get a 16-byte store is cmpxchg16b)
10823 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10824 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10825 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010826 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10827 cast<AtomicSDNode>(Node)->getMemoryVT(),
10828 Node->getOperand(0),
10829 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010830 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010831 cast<AtomicSDNode>(Node)->getOrdering(),
10832 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010833 return Swap.getValue(1);
10834 }
10835 // Other atomic stores have a simple pattern.
10836 return Op;
10837}
10838
Chris Lattner5b856542010-12-20 00:59:46 +000010839static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10840 EVT VT = Op.getNode()->getValueType(0);
10841
10842 // Let legalize expand this if it isn't a legal type yet.
10843 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10844 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010845
Chris Lattner5b856542010-12-20 00:59:46 +000010846 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010847
Chris Lattner5b856542010-12-20 00:59:46 +000010848 unsigned Opc;
10849 bool ExtraOp = false;
10850 switch (Op.getOpcode()) {
10851 default: assert(0 && "Invalid code");
10852 case ISD::ADDC: Opc = X86ISD::ADD; break;
10853 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10854 case ISD::SUBC: Opc = X86ISD::SUB; break;
10855 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10856 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010857
Chris Lattner5b856542010-12-20 00:59:46 +000010858 if (!ExtraOp)
10859 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10860 Op.getOperand(1));
10861 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10862 Op.getOperand(1), Op.getOperand(2));
10863}
10864
Evan Cheng0db9fe62006-04-25 20:13:52 +000010865/// LowerOperation - Provide custom lowering hooks for some operations.
10866///
Dan Gohmand858e902010-04-17 15:26:15 +000010867SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010868 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010869 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010870 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010871 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010872 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010873 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10874 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010875 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010876 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010877 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010878 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10879 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10880 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010881 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010882 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010883 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10884 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10885 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010886 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010887 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010888 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010889 case ISD::SHL_PARTS:
10890 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010891 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010892 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010893 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010894 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010895 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010896 case ISD::FABS: return LowerFABS(Op, DAG);
10897 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010898 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010899 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010900 case ISD::SETCC: return LowerSETCC(Op, DAG);
10901 case ISD::SELECT: return LowerSELECT(Op, DAG);
10902 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010903 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010904 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010905 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010906 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010907 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010908 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10909 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010910 case ISD::FRAME_TO_ARGS_OFFSET:
10911 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010912 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010913 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010914 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10915 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010916 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010917 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10918 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010919 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010920 case ISD::SRA:
10921 case ISD::SRL:
10922 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010923 case ISD::SADDO:
10924 case ISD::UADDO:
10925 case ISD::SSUBO:
10926 case ISD::USUBO:
10927 case ISD::SMULO:
10928 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010929 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010930 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010931 case ISD::ADDC:
10932 case ISD::ADDE:
10933 case ISD::SUBC:
10934 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010935 case ISD::ADD: return LowerADD(Op, DAG);
10936 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010937 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010938}
10939
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010940static void ReplaceATOMIC_LOAD(SDNode *Node,
10941 SmallVectorImpl<SDValue> &Results,
10942 SelectionDAG &DAG) {
10943 DebugLoc dl = Node->getDebugLoc();
10944 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10945
10946 // Convert wide load -> cmpxchg8b/cmpxchg16b
10947 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10948 // (The only way to get a 16-byte load is cmpxchg16b)
10949 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010950 SDValue Zero = DAG.getConstant(0, VT);
10951 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010952 Node->getOperand(0),
10953 Node->getOperand(1), Zero, Zero,
10954 cast<AtomicSDNode>(Node)->getMemOperand(),
10955 cast<AtomicSDNode>(Node)->getOrdering(),
10956 cast<AtomicSDNode>(Node)->getSynchScope());
10957 Results.push_back(Swap.getValue(0));
10958 Results.push_back(Swap.getValue(1));
10959}
10960
Duncan Sands1607f052008-12-01 11:39:25 +000010961void X86TargetLowering::
10962ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010963 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010964 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010965 assert (Node->getValueType(0) == MVT::i64 &&
10966 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010967
10968 SDValue Chain = Node->getOperand(0);
10969 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010970 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010971 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010972 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010973 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010974 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010975 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010976 SDValue Result =
10977 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10978 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010979 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010980 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010981 Results.push_back(Result.getValue(2));
10982}
10983
Duncan Sands126d9072008-07-04 11:47:58 +000010984/// ReplaceNodeResults - Replace a node with an illegal result type
10985/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010986void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10987 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010988 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010989 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010990 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010991 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010992 assert(false && "Do not know how to custom type legalize this operation!");
10993 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010994 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010995 case ISD::ADDC:
10996 case ISD::ADDE:
10997 case ISD::SUBC:
10998 case ISD::SUBE:
10999 // We don't want to expand or promote these.
11000 return;
Duncan Sands1607f052008-12-01 11:39:25 +000011001 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000011002 std::pair<SDValue,SDValue> Vals =
11003 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000011004 SDValue FIST = Vals.first, StackSlot = Vals.second;
11005 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011006 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011007 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000011008 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000011009 MachinePointerInfo(),
11010 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000011011 }
11012 return;
11013 }
11014 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011015 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011016 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011017 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011018 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011019 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011020 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011021 eax.getValue(2));
11022 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11023 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011024 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011025 Results.push_back(edx.getValue(1));
11026 return;
11027 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011028 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011029 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011030 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011031 bool Regs64bit = T == MVT::i128;
11032 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011033 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011034 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11035 DAG.getConstant(0, HalfT));
11036 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11037 DAG.getConstant(1, HalfT));
11038 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11039 Regs64bit ? X86::RAX : X86::EAX,
11040 cpInL, SDValue());
11041 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11042 Regs64bit ? X86::RDX : X86::EDX,
11043 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011044 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011045 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11046 DAG.getConstant(0, HalfT));
11047 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11048 DAG.getConstant(1, HalfT));
11049 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11050 Regs64bit ? X86::RBX : X86::EBX,
11051 swapInL, cpInH.getValue(1));
11052 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11053 Regs64bit ? X86::RCX : X86::ECX,
11054 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011055 SDValue Ops[] = { swapInH.getValue(0),
11056 N->getOperand(1),
11057 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011058 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011059 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011060 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11061 X86ISD::LCMPXCHG8_DAG;
11062 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011063 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011064 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11065 Regs64bit ? X86::RAX : X86::EAX,
11066 HalfT, Result.getValue(1));
11067 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11068 Regs64bit ? X86::RDX : X86::EDX,
11069 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011070 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011071 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011072 Results.push_back(cpOutH.getValue(1));
11073 return;
11074 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011075 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011076 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11077 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011078 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011079 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11080 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011081 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011082 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11083 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011084 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011085 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11086 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011087 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011088 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11089 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011090 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011091 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11092 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011093 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011094 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11095 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011096 case ISD::ATOMIC_LOAD:
11097 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011098 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011099}
11100
Evan Cheng72261582005-12-20 06:22:03 +000011101const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11102 switch (Opcode) {
11103 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011104 case X86ISD::BSF: return "X86ISD::BSF";
11105 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011106 case X86ISD::SHLD: return "X86ISD::SHLD";
11107 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011108 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011109 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011110 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011111 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011112 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011113 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011114 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11115 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11116 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011117 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011118 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011119 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011120 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011121 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011122 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011123 case X86ISD::COMI: return "X86ISD::COMI";
11124 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011125 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011126 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011127 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11128 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011129 case X86ISD::CMOV: return "X86ISD::CMOV";
11130 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011131 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011132 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11133 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011134 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011135 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011136 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011137 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011138 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011139 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11140 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011141 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011142 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011143 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011144 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011145 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11146 case X86ISD::FHADD: return "X86ISD::FHADD";
11147 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011148 case X86ISD::FMAX: return "X86ISD::FMAX";
11149 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011150 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11151 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011152 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011153 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011154 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011155 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011156 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011157 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11158 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011159 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11160 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11161 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11162 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11163 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11164 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011165 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11166 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011167 case X86ISD::VSHL: return "X86ISD::VSHL";
11168 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011169 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11170 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11171 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11172 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11173 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11174 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11175 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11176 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11177 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11178 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011179 case X86ISD::ADD: return "X86ISD::ADD";
11180 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011181 case X86ISD::ADC: return "X86ISD::ADC";
11182 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011183 case X86ISD::SMUL: return "X86ISD::SMUL";
11184 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011185 case X86ISD::INC: return "X86ISD::INC";
11186 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011187 case X86ISD::OR: return "X86ISD::OR";
11188 case X86ISD::XOR: return "X86ISD::XOR";
11189 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011190 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011191 case X86ISD::BLSI: return "X86ISD::BLSI";
11192 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11193 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011194 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011195 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011196 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011197 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11198 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11199 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11200 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11201 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11202 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11203 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11204 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11205 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011206 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011207 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011208 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011209 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11210 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011211 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11212 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11213 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11214 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11215 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11216 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11217 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper06cb6802011-11-26 20:47:44 +000011218 case X86ISD::UNPCKLP: return "X86ISD::UNPCKLP";
11219 case X86ISD::UNPCKHP: return "X86ISD::UNPCKHP";
11220 case X86ISD::PUNPCKL: return "X86ISD::PUNPCKL";
11221 case X86ISD::PUNPCKH: return "X86ISD::PUNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011222 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011223 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011224 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000011225 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011226 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011227 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011228 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011229 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011230 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011231 }
11232}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011233
Chris Lattnerc9addb72007-03-30 23:15:24 +000011234// isLegalAddressingMode - Return true if the addressing mode represented
11235// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011236bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011237 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011238 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011239 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011240 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011241
Chris Lattnerc9addb72007-03-30 23:15:24 +000011242 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011243 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011244 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011245
Chris Lattnerc9addb72007-03-30 23:15:24 +000011246 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011247 unsigned GVFlags =
11248 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011249
Chris Lattnerdfed4132009-07-10 07:38:24 +000011250 // If a reference to this global requires an extra load, we can't fold it.
11251 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011252 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011253
Chris Lattnerdfed4132009-07-10 07:38:24 +000011254 // If BaseGV requires a register for the PIC base, we cannot also have a
11255 // BaseReg specified.
11256 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011257 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011258
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011259 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011260 if ((M != CodeModel::Small || R != Reloc::Static) &&
11261 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011262 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011263 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011264
Chris Lattnerc9addb72007-03-30 23:15:24 +000011265 switch (AM.Scale) {
11266 case 0:
11267 case 1:
11268 case 2:
11269 case 4:
11270 case 8:
11271 // These scales always work.
11272 break;
11273 case 3:
11274 case 5:
11275 case 9:
11276 // These scales are formed with basereg+scalereg. Only accept if there is
11277 // no basereg yet.
11278 if (AM.HasBaseReg)
11279 return false;
11280 break;
11281 default: // Other stuff never works.
11282 return false;
11283 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011284
Chris Lattnerc9addb72007-03-30 23:15:24 +000011285 return true;
11286}
11287
11288
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011289bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011290 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011291 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011292 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11293 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011294 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011295 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011296 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011297}
11298
Owen Andersone50ed302009-08-10 22:56:29 +000011299bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011300 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011301 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011302 unsigned NumBits1 = VT1.getSizeInBits();
11303 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011304 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011305 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011306 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011307}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011308
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011309bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011310 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011311 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011312}
11313
Owen Andersone50ed302009-08-10 22:56:29 +000011314bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011315 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011316 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011317}
11318
Owen Andersone50ed302009-08-10 22:56:29 +000011319bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011320 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011321 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011322}
11323
Evan Cheng60c07e12006-07-05 22:17:51 +000011324/// isShuffleMaskLegal - Targets can use this to indicate that they only
11325/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11326/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11327/// are assumed to be legal.
11328bool
Eric Christopherfd179292009-08-27 18:07:15 +000011329X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011330 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011331 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011332 if (VT.getSizeInBits() == 64)
Craig Topperc0d82852011-11-22 00:44:41 +000011333 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011334
Nate Begemana09008b2009-10-19 02:17:23 +000011335 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011336 return (VT.getVectorNumElements() == 2 ||
11337 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11338 isMOVLMask(M, VT) ||
11339 isSHUFPMask(M, VT) ||
11340 isPSHUFDMask(M, VT) ||
11341 isPSHUFHWMask(M, VT) ||
11342 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011343 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011344 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11345 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011346 isUNPCKL_v_undef_Mask(M, VT) ||
11347 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011348}
11349
Dan Gohman7d8143f2008-04-09 20:09:42 +000011350bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011351X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011352 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011353 unsigned NumElts = VT.getVectorNumElements();
11354 // FIXME: This collection of masks seems suspect.
11355 if (NumElts == 2)
11356 return true;
11357 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11358 return (isMOVLMask(Mask, VT) ||
11359 isCommutedMOVLMask(Mask, VT, true) ||
11360 isSHUFPMask(Mask, VT) ||
11361 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011362 }
11363 return false;
11364}
11365
11366//===----------------------------------------------------------------------===//
11367// X86 Scheduler Hooks
11368//===----------------------------------------------------------------------===//
11369
Mon P Wang63307c32008-05-05 19:05:59 +000011370// private utility function
11371MachineBasicBlock *
11372X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11373 MachineBasicBlock *MBB,
11374 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011375 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011376 unsigned LoadOpc,
11377 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011378 unsigned notOpc,
11379 unsigned EAXreg,
11380 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011381 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011382 // For the atomic bitwise operator, we generate
11383 // thisMBB:
11384 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011385 // ld t1 = [bitinstr.addr]
11386 // op t2 = t1, [bitinstr.val]
11387 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011388 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11389 // bz newMBB
11390 // fallthrough -->nextMBB
11391 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11392 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011393 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011394 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011395
Mon P Wang63307c32008-05-05 19:05:59 +000011396 /// First build the CFG
11397 MachineFunction *F = MBB->getParent();
11398 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011399 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11400 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11401 F->insert(MBBIter, newMBB);
11402 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011403
Dan Gohman14152b42010-07-06 20:24:04 +000011404 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11405 nextMBB->splice(nextMBB->begin(), thisMBB,
11406 llvm::next(MachineBasicBlock::iterator(bInstr)),
11407 thisMBB->end());
11408 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011409
Mon P Wang63307c32008-05-05 19:05:59 +000011410 // Update thisMBB to fall through to newMBB
11411 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011412
Mon P Wang63307c32008-05-05 19:05:59 +000011413 // newMBB jumps to itself and fall through to nextMBB
11414 newMBB->addSuccessor(nextMBB);
11415 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011416
Mon P Wang63307c32008-05-05 19:05:59 +000011417 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011418 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011419 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011420 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011421 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011422 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011423 int numArgs = bInstr->getNumOperands() - 1;
11424 for (int i=0; i < numArgs; ++i)
11425 argOpers[i] = &bInstr->getOperand(i+1);
11426
11427 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011428 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011429 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011430
Dale Johannesen140be2d2008-08-19 18:47:28 +000011431 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011432 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011433 for (int i=0; i <= lastAddrIndx; ++i)
11434 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011435
Dale Johannesen140be2d2008-08-19 18:47:28 +000011436 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011437 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011438 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011439 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011440 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011441 tt = t1;
11442
Dale Johannesen140be2d2008-08-19 18:47:28 +000011443 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011444 assert((argOpers[valArgIndx]->isReg() ||
11445 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011446 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011447 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011448 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011449 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011450 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011451 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011452 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011453
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011454 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011455 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011456
Dale Johannesene4d209d2009-02-03 20:21:25 +000011457 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011458 for (int i=0; i <= lastAddrIndx; ++i)
11459 (*MIB).addOperand(*argOpers[i]);
11460 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011461 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011462 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11463 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011464
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011465 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011466 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011467
Mon P Wang63307c32008-05-05 19:05:59 +000011468 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011469 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011470
Dan Gohman14152b42010-07-06 20:24:04 +000011471 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011472 return nextMBB;
11473}
11474
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011475// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011476MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011477X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11478 MachineBasicBlock *MBB,
11479 unsigned regOpcL,
11480 unsigned regOpcH,
11481 unsigned immOpcL,
11482 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011483 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011484 // For the atomic bitwise operator, we generate
11485 // thisMBB (instructions are in pairs, except cmpxchg8b)
11486 // ld t1,t2 = [bitinstr.addr]
11487 // newMBB:
11488 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11489 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011490 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011491 // mov ECX, EBX <- t5, t6
11492 // mov EAX, EDX <- t1, t2
11493 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11494 // mov t3, t4 <- EAX, EDX
11495 // bz newMBB
11496 // result in out1, out2
11497 // fallthrough -->nextMBB
11498
11499 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11500 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011501 const unsigned NotOpc = X86::NOT32r;
11502 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11503 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11504 MachineFunction::iterator MBBIter = MBB;
11505 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011506
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011507 /// First build the CFG
11508 MachineFunction *F = MBB->getParent();
11509 MachineBasicBlock *thisMBB = MBB;
11510 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11511 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11512 F->insert(MBBIter, newMBB);
11513 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011514
Dan Gohman14152b42010-07-06 20:24:04 +000011515 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11516 nextMBB->splice(nextMBB->begin(), thisMBB,
11517 llvm::next(MachineBasicBlock::iterator(bInstr)),
11518 thisMBB->end());
11519 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011520
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011521 // Update thisMBB to fall through to newMBB
11522 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011523
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011524 // newMBB jumps to itself and fall through to nextMBB
11525 newMBB->addSuccessor(nextMBB);
11526 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Dale Johannesene4d209d2009-02-03 20:21:25 +000011528 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011529 // Insert instructions into newMBB based on incoming instruction
11530 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011531 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011532 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011533 MachineOperand& dest1Oper = bInstr->getOperand(0);
11534 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011535 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11536 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 argOpers[i] = &bInstr->getOperand(i+2);
11538
Dan Gohman71ea4e52010-05-14 21:01:44 +000011539 // We use some of the operands multiple times, so conservatively just
11540 // clear any kill flags that might be present.
11541 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11542 argOpers[i]->setIsKill(false);
11543 }
11544
Evan Chengad5b52f2010-01-08 19:14:57 +000011545 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011546 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011547
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011548 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011549 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011550 for (int i=0; i <= lastAddrIndx; ++i)
11551 (*MIB).addOperand(*argOpers[i]);
11552 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011553 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011554 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011555 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011556 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011557 MachineOperand newOp3 = *(argOpers[3]);
11558 if (newOp3.isImm())
11559 newOp3.setImm(newOp3.getImm()+4);
11560 else
11561 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011562 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011563 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011564
11565 // t3/4 are defined later, at the bottom of the loop
11566 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11567 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011568 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011569 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011570 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011571 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11572
Evan Cheng306b4ca2010-01-08 23:41:50 +000011573 // The subsequent operations should be using the destination registers of
11574 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011575 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011576 t1 = F->getRegInfo().createVirtualRegister(RC);
11577 t2 = F->getRegInfo().createVirtualRegister(RC);
11578 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11579 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011580 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011581 t1 = dest1Oper.getReg();
11582 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011583 }
11584
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011585 int valArgIndx = lastAddrIndx + 1;
11586 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011587 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011588 "invalid operand");
11589 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11590 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011591 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011592 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011593 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011594 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011595 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011596 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011597 (*MIB).addOperand(*argOpers[valArgIndx]);
11598 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011599 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011600 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011601 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011602 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011603 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011604 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011605 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011606 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011607 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011608 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011609
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011610 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011611 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011612 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011613 MIB.addReg(t2);
11614
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011615 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011616 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011617 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011618 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011619
Dale Johannesene4d209d2009-02-03 20:21:25 +000011620 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011621 for (int i=0; i <= lastAddrIndx; ++i)
11622 (*MIB).addOperand(*argOpers[i]);
11623
11624 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011625 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11626 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011627
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011628 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011629 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011630 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011631 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011632
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011633 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011634 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011635
Dan Gohman14152b42010-07-06 20:24:04 +000011636 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011637 return nextMBB;
11638}
11639
11640// private utility function
11641MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011642X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11643 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011644 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011645 // For the atomic min/max operator, we generate
11646 // thisMBB:
11647 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011648 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011649 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011650 // cmp t1, t2
11651 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011652 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011653 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11654 // bz newMBB
11655 // fallthrough -->nextMBB
11656 //
11657 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11658 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011659 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011660 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011661
Mon P Wang63307c32008-05-05 19:05:59 +000011662 /// First build the CFG
11663 MachineFunction *F = MBB->getParent();
11664 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011665 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11666 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11667 F->insert(MBBIter, newMBB);
11668 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011669
Dan Gohman14152b42010-07-06 20:24:04 +000011670 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11671 nextMBB->splice(nextMBB->begin(), thisMBB,
11672 llvm::next(MachineBasicBlock::iterator(mInstr)),
11673 thisMBB->end());
11674 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011675
Mon P Wang63307c32008-05-05 19:05:59 +000011676 // Update thisMBB to fall through to newMBB
11677 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011678
Mon P Wang63307c32008-05-05 19:05:59 +000011679 // newMBB jumps to newMBB and fall through to nextMBB
11680 newMBB->addSuccessor(nextMBB);
11681 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011682
Dale Johannesene4d209d2009-02-03 20:21:25 +000011683 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011684 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011685 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011686 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011687 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011688 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011689 int numArgs = mInstr->getNumOperands() - 1;
11690 for (int i=0; i < numArgs; ++i)
11691 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011692
Mon P Wang63307c32008-05-05 19:05:59 +000011693 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011694 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011695 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011696
Mon P Wangab3e7472008-05-05 22:56:23 +000011697 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011698 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011699 for (int i=0; i <= lastAddrIndx; ++i)
11700 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011701
Mon P Wang63307c32008-05-05 19:05:59 +000011702 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011703 assert((argOpers[valArgIndx]->isReg() ||
11704 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011705 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011706
11707 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011708 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011709 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011710 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011711 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011712 (*MIB).addOperand(*argOpers[valArgIndx]);
11713
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011714 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011715 MIB.addReg(t1);
11716
Dale Johannesene4d209d2009-02-03 20:21:25 +000011717 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011718 MIB.addReg(t1);
11719 MIB.addReg(t2);
11720
11721 // Generate movc
11722 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011723 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011724 MIB.addReg(t2);
11725 MIB.addReg(t1);
11726
11727 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011728 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011729 for (int i=0; i <= lastAddrIndx; ++i)
11730 (*MIB).addOperand(*argOpers[i]);
11731 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011732 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011733 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11734 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011735
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011736 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011737 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011738
Mon P Wang63307c32008-05-05 19:05:59 +000011739 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011740 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011741
Dan Gohman14152b42010-07-06 20:24:04 +000011742 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011743 return nextMBB;
11744}
11745
Eric Christopherf83a5de2009-08-27 18:08:16 +000011746// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011747// or XMM0_V32I8 in AVX all of this code can be replaced with that
11748// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011749MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011750X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011751 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011752 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011753 "Target must have SSE4.2 or AVX features enabled");
11754
Eric Christopherb120ab42009-08-18 22:50:32 +000011755 DebugLoc dl = MI->getDebugLoc();
11756 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011757 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011758 if (!Subtarget->hasAVX()) {
11759 if (memArg)
11760 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11761 else
11762 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11763 } else {
11764 if (memArg)
11765 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11766 else
11767 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11768 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011769
Eric Christopher41c902f2010-11-30 08:20:21 +000011770 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011771 for (unsigned i = 0; i < numArgs; ++i) {
11772 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011773 if (!(Op.isReg() && Op.isImplicit()))
11774 MIB.addOperand(Op);
11775 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011776 BuildMI(*BB, MI, dl,
11777 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11778 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011779 .addReg(X86::XMM0);
11780
Dan Gohman14152b42010-07-06 20:24:04 +000011781 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011782 return BB;
11783}
11784
11785MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011786X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011787 DebugLoc dl = MI->getDebugLoc();
11788 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011789
Eric Christopher228232b2010-11-30 07:20:12 +000011790 // Address into RAX/EAX, other two args into ECX, EDX.
11791 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11792 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11793 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11794 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011795 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011796
Eric Christopher228232b2010-11-30 07:20:12 +000011797 unsigned ValOps = X86::AddrNumOperands;
11798 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11799 .addReg(MI->getOperand(ValOps).getReg());
11800 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11801 .addReg(MI->getOperand(ValOps+1).getReg());
11802
11803 // The instruction doesn't actually take any operands though.
11804 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011805
Eric Christopher228232b2010-11-30 07:20:12 +000011806 MI->eraseFromParent(); // The pseudo is gone now.
11807 return BB;
11808}
11809
11810MachineBasicBlock *
11811X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011812 DebugLoc dl = MI->getDebugLoc();
11813 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011814
Eric Christopher228232b2010-11-30 07:20:12 +000011815 // First arg in ECX, the second in EAX.
11816 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11817 .addReg(MI->getOperand(0).getReg());
11818 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11819 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011820
Eric Christopher228232b2010-11-30 07:20:12 +000011821 // The instruction doesn't actually take any operands though.
11822 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011823
Eric Christopher228232b2010-11-30 07:20:12 +000011824 MI->eraseFromParent(); // The pseudo is gone now.
11825 return BB;
11826}
11827
11828MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011829X86TargetLowering::EmitVAARG64WithCustomInserter(
11830 MachineInstr *MI,
11831 MachineBasicBlock *MBB) const {
11832 // Emit va_arg instruction on X86-64.
11833
11834 // Operands to this pseudo-instruction:
11835 // 0 ) Output : destination address (reg)
11836 // 1-5) Input : va_list address (addr, i64mem)
11837 // 6 ) ArgSize : Size (in bytes) of vararg type
11838 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11839 // 8 ) Align : Alignment of type
11840 // 9 ) EFLAGS (implicit-def)
11841
11842 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11843 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11844
11845 unsigned DestReg = MI->getOperand(0).getReg();
11846 MachineOperand &Base = MI->getOperand(1);
11847 MachineOperand &Scale = MI->getOperand(2);
11848 MachineOperand &Index = MI->getOperand(3);
11849 MachineOperand &Disp = MI->getOperand(4);
11850 MachineOperand &Segment = MI->getOperand(5);
11851 unsigned ArgSize = MI->getOperand(6).getImm();
11852 unsigned ArgMode = MI->getOperand(7).getImm();
11853 unsigned Align = MI->getOperand(8).getImm();
11854
11855 // Memory Reference
11856 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11857 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11858 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11859
11860 // Machine Information
11861 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11862 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11863 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11864 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11865 DebugLoc DL = MI->getDebugLoc();
11866
11867 // struct va_list {
11868 // i32 gp_offset
11869 // i32 fp_offset
11870 // i64 overflow_area (address)
11871 // i64 reg_save_area (address)
11872 // }
11873 // sizeof(va_list) = 24
11874 // alignment(va_list) = 8
11875
11876 unsigned TotalNumIntRegs = 6;
11877 unsigned TotalNumXMMRegs = 8;
11878 bool UseGPOffset = (ArgMode == 1);
11879 bool UseFPOffset = (ArgMode == 2);
11880 unsigned MaxOffset = TotalNumIntRegs * 8 +
11881 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11882
11883 /* Align ArgSize to a multiple of 8 */
11884 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11885 bool NeedsAlign = (Align > 8);
11886
11887 MachineBasicBlock *thisMBB = MBB;
11888 MachineBasicBlock *overflowMBB;
11889 MachineBasicBlock *offsetMBB;
11890 MachineBasicBlock *endMBB;
11891
11892 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11893 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11894 unsigned OffsetReg = 0;
11895
11896 if (!UseGPOffset && !UseFPOffset) {
11897 // If we only pull from the overflow region, we don't create a branch.
11898 // We don't need to alter control flow.
11899 OffsetDestReg = 0; // unused
11900 OverflowDestReg = DestReg;
11901
11902 offsetMBB = NULL;
11903 overflowMBB = thisMBB;
11904 endMBB = thisMBB;
11905 } else {
11906 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11907 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11908 // If not, pull from overflow_area. (branch to overflowMBB)
11909 //
11910 // thisMBB
11911 // | .
11912 // | .
11913 // offsetMBB overflowMBB
11914 // | .
11915 // | .
11916 // endMBB
11917
11918 // Registers for the PHI in endMBB
11919 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11920 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11921
11922 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11923 MachineFunction *MF = MBB->getParent();
11924 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11925 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11926 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11927
11928 MachineFunction::iterator MBBIter = MBB;
11929 ++MBBIter;
11930
11931 // Insert the new basic blocks
11932 MF->insert(MBBIter, offsetMBB);
11933 MF->insert(MBBIter, overflowMBB);
11934 MF->insert(MBBIter, endMBB);
11935
11936 // Transfer the remainder of MBB and its successor edges to endMBB.
11937 endMBB->splice(endMBB->begin(), thisMBB,
11938 llvm::next(MachineBasicBlock::iterator(MI)),
11939 thisMBB->end());
11940 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11941
11942 // Make offsetMBB and overflowMBB successors of thisMBB
11943 thisMBB->addSuccessor(offsetMBB);
11944 thisMBB->addSuccessor(overflowMBB);
11945
11946 // endMBB is a successor of both offsetMBB and overflowMBB
11947 offsetMBB->addSuccessor(endMBB);
11948 overflowMBB->addSuccessor(endMBB);
11949
11950 // Load the offset value into a register
11951 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11952 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11953 .addOperand(Base)
11954 .addOperand(Scale)
11955 .addOperand(Index)
11956 .addDisp(Disp, UseFPOffset ? 4 : 0)
11957 .addOperand(Segment)
11958 .setMemRefs(MMOBegin, MMOEnd);
11959
11960 // Check if there is enough room left to pull this argument.
11961 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11962 .addReg(OffsetReg)
11963 .addImm(MaxOffset + 8 - ArgSizeA8);
11964
11965 // Branch to "overflowMBB" if offset >= max
11966 // Fall through to "offsetMBB" otherwise
11967 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11968 .addMBB(overflowMBB);
11969 }
11970
11971 // In offsetMBB, emit code to use the reg_save_area.
11972 if (offsetMBB) {
11973 assert(OffsetReg != 0);
11974
11975 // Read the reg_save_area address.
11976 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11977 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11978 .addOperand(Base)
11979 .addOperand(Scale)
11980 .addOperand(Index)
11981 .addDisp(Disp, 16)
11982 .addOperand(Segment)
11983 .setMemRefs(MMOBegin, MMOEnd);
11984
11985 // Zero-extend the offset
11986 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11987 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11988 .addImm(0)
11989 .addReg(OffsetReg)
11990 .addImm(X86::sub_32bit);
11991
11992 // Add the offset to the reg_save_area to get the final address.
11993 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11994 .addReg(OffsetReg64)
11995 .addReg(RegSaveReg);
11996
11997 // Compute the offset for the next argument
11998 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11999 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12000 .addReg(OffsetReg)
12001 .addImm(UseFPOffset ? 16 : 8);
12002
12003 // Store it back into the va_list.
12004 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12005 .addOperand(Base)
12006 .addOperand(Scale)
12007 .addOperand(Index)
12008 .addDisp(Disp, UseFPOffset ? 4 : 0)
12009 .addOperand(Segment)
12010 .addReg(NextOffsetReg)
12011 .setMemRefs(MMOBegin, MMOEnd);
12012
12013 // Jump to endMBB
12014 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12015 .addMBB(endMBB);
12016 }
12017
12018 //
12019 // Emit code to use overflow area
12020 //
12021
12022 // Load the overflow_area address into a register.
12023 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12024 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12025 .addOperand(Base)
12026 .addOperand(Scale)
12027 .addOperand(Index)
12028 .addDisp(Disp, 8)
12029 .addOperand(Segment)
12030 .setMemRefs(MMOBegin, MMOEnd);
12031
12032 // If we need to align it, do so. Otherwise, just copy the address
12033 // to OverflowDestReg.
12034 if (NeedsAlign) {
12035 // Align the overflow address
12036 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12037 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12038
12039 // aligned_addr = (addr + (align-1)) & ~(align-1)
12040 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12041 .addReg(OverflowAddrReg)
12042 .addImm(Align-1);
12043
12044 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12045 .addReg(TmpReg)
12046 .addImm(~(uint64_t)(Align-1));
12047 } else {
12048 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12049 .addReg(OverflowAddrReg);
12050 }
12051
12052 // Compute the next overflow address after this argument.
12053 // (the overflow address should be kept 8-byte aligned)
12054 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12055 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12056 .addReg(OverflowDestReg)
12057 .addImm(ArgSizeA8);
12058
12059 // Store the new overflow address.
12060 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12061 .addOperand(Base)
12062 .addOperand(Scale)
12063 .addOperand(Index)
12064 .addDisp(Disp, 8)
12065 .addOperand(Segment)
12066 .addReg(NextAddrReg)
12067 .setMemRefs(MMOBegin, MMOEnd);
12068
12069 // If we branched, emit the PHI to the front of endMBB.
12070 if (offsetMBB) {
12071 BuildMI(*endMBB, endMBB->begin(), DL,
12072 TII->get(X86::PHI), DestReg)
12073 .addReg(OffsetDestReg).addMBB(offsetMBB)
12074 .addReg(OverflowDestReg).addMBB(overflowMBB);
12075 }
12076
12077 // Erase the pseudo instruction
12078 MI->eraseFromParent();
12079
12080 return endMBB;
12081}
12082
12083MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012084X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12085 MachineInstr *MI,
12086 MachineBasicBlock *MBB) const {
12087 // Emit code to save XMM registers to the stack. The ABI says that the
12088 // number of registers to save is given in %al, so it's theoretically
12089 // possible to do an indirect jump trick to avoid saving all of them,
12090 // however this code takes a simpler approach and just executes all
12091 // of the stores if %al is non-zero. It's less code, and it's probably
12092 // easier on the hardware branch predictor, and stores aren't all that
12093 // expensive anyway.
12094
12095 // Create the new basic blocks. One block contains all the XMM stores,
12096 // and one block is the final destination regardless of whether any
12097 // stores were performed.
12098 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12099 MachineFunction *F = MBB->getParent();
12100 MachineFunction::iterator MBBIter = MBB;
12101 ++MBBIter;
12102 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12103 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12104 F->insert(MBBIter, XMMSaveMBB);
12105 F->insert(MBBIter, EndMBB);
12106
Dan Gohman14152b42010-07-06 20:24:04 +000012107 // Transfer the remainder of MBB and its successor edges to EndMBB.
12108 EndMBB->splice(EndMBB->begin(), MBB,
12109 llvm::next(MachineBasicBlock::iterator(MI)),
12110 MBB->end());
12111 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12112
Dan Gohmand6708ea2009-08-15 01:38:56 +000012113 // The original block will now fall through to the XMM save block.
12114 MBB->addSuccessor(XMMSaveMBB);
12115 // The XMMSaveMBB will fall through to the end block.
12116 XMMSaveMBB->addSuccessor(EndMBB);
12117
12118 // Now add the instructions.
12119 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12120 DebugLoc DL = MI->getDebugLoc();
12121
12122 unsigned CountReg = MI->getOperand(0).getReg();
12123 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12124 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12125
12126 if (!Subtarget->isTargetWin64()) {
12127 // If %al is 0, branch around the XMM save block.
12128 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012129 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012130 MBB->addSuccessor(EndMBB);
12131 }
12132
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012133 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012134 // In the XMM save block, save all the XMM argument registers.
12135 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12136 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012137 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012138 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012139 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012140 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012141 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012142 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012143 .addFrameIndex(RegSaveFrameIndex)
12144 .addImm(/*Scale=*/1)
12145 .addReg(/*IndexReg=*/0)
12146 .addImm(/*Disp=*/Offset)
12147 .addReg(/*Segment=*/0)
12148 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012149 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012150 }
12151
Dan Gohman14152b42010-07-06 20:24:04 +000012152 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012153
12154 return EndMBB;
12155}
Mon P Wang63307c32008-05-05 19:05:59 +000012156
Evan Cheng60c07e12006-07-05 22:17:51 +000012157MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012158X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012159 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012160 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12161 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012162
Chris Lattner52600972009-09-02 05:57:00 +000012163 // To "insert" a SELECT_CC instruction, we actually have to insert the
12164 // diamond control-flow pattern. The incoming instruction knows the
12165 // destination vreg to set, the condition code register to branch on, the
12166 // true/false values to select between, and a branch opcode to use.
12167 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12168 MachineFunction::iterator It = BB;
12169 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012170
Chris Lattner52600972009-09-02 05:57:00 +000012171 // thisMBB:
12172 // ...
12173 // TrueVal = ...
12174 // cmpTY ccX, r1, r2
12175 // bCC copy1MBB
12176 // fallthrough --> copy0MBB
12177 MachineBasicBlock *thisMBB = BB;
12178 MachineFunction *F = BB->getParent();
12179 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12180 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012181 F->insert(It, copy0MBB);
12182 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012183
Bill Wendling730c07e2010-06-25 20:48:10 +000012184 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12185 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012186 if (!MI->killsRegister(X86::EFLAGS)) {
12187 copy0MBB->addLiveIn(X86::EFLAGS);
12188 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012189 }
12190
Dan Gohman14152b42010-07-06 20:24:04 +000012191 // Transfer the remainder of BB and its successor edges to sinkMBB.
12192 sinkMBB->splice(sinkMBB->begin(), BB,
12193 llvm::next(MachineBasicBlock::iterator(MI)),
12194 BB->end());
12195 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12196
12197 // Add the true and fallthrough blocks as its successors.
12198 BB->addSuccessor(copy0MBB);
12199 BB->addSuccessor(sinkMBB);
12200
12201 // Create the conditional branch instruction.
12202 unsigned Opc =
12203 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12204 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12205
Chris Lattner52600972009-09-02 05:57:00 +000012206 // copy0MBB:
12207 // %FalseValue = ...
12208 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012209 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012210
Chris Lattner52600972009-09-02 05:57:00 +000012211 // sinkMBB:
12212 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12213 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012214 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12215 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012216 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12217 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12218
Dan Gohman14152b42010-07-06 20:24:04 +000012219 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012220 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012221}
12222
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012223MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012224X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12225 bool Is64Bit) const {
12226 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12227 DebugLoc DL = MI->getDebugLoc();
12228 MachineFunction *MF = BB->getParent();
12229 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12230
12231 assert(EnableSegmentedStacks);
12232
12233 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12234 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12235
12236 // BB:
12237 // ... [Till the alloca]
12238 // If stacklet is not large enough, jump to mallocMBB
12239 //
12240 // bumpMBB:
12241 // Allocate by subtracting from RSP
12242 // Jump to continueMBB
12243 //
12244 // mallocMBB:
12245 // Allocate by call to runtime
12246 //
12247 // continueMBB:
12248 // ...
12249 // [rest of original BB]
12250 //
12251
12252 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12253 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12254 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12255
12256 MachineRegisterInfo &MRI = MF->getRegInfo();
12257 const TargetRegisterClass *AddrRegClass =
12258 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12259
12260 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12261 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12262 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012263 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012264 sizeVReg = MI->getOperand(1).getReg(),
12265 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12266
12267 MachineFunction::iterator MBBIter = BB;
12268 ++MBBIter;
12269
12270 MF->insert(MBBIter, bumpMBB);
12271 MF->insert(MBBIter, mallocMBB);
12272 MF->insert(MBBIter, continueMBB);
12273
12274 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12275 (MachineBasicBlock::iterator(MI)), BB->end());
12276 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12277
12278 // Add code to the main basic block to check if the stack limit has been hit,
12279 // and if so, jump to mallocMBB otherwise to bumpMBB.
12280 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012281 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012282 .addReg(tmpSPVReg).addReg(sizeVReg);
12283 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12284 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012285 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012286 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12287
12288 // bumpMBB simply decreases the stack pointer, since we know the current
12289 // stacklet has enough space.
12290 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012291 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012292 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012293 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012294 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12295
12296 // Calls into a routine in libgcc to allocate more space from the heap.
12297 if (Is64Bit) {
12298 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12299 .addReg(sizeVReg);
12300 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12301 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12302 } else {
12303 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12304 .addImm(12);
12305 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12306 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12307 .addExternalSymbol("__morestack_allocate_stack_space");
12308 }
12309
12310 if (!Is64Bit)
12311 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12312 .addImm(16);
12313
12314 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12315 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12316 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12317
12318 // Set up the CFG correctly.
12319 BB->addSuccessor(bumpMBB);
12320 BB->addSuccessor(mallocMBB);
12321 mallocMBB->addSuccessor(continueMBB);
12322 bumpMBB->addSuccessor(continueMBB);
12323
12324 // Take care of the PHI nodes.
12325 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12326 MI->getOperand(0).getReg())
12327 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12328 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12329
12330 // Delete the original pseudo instruction.
12331 MI->eraseFromParent();
12332
12333 // And we're done.
12334 return continueMBB;
12335}
12336
12337MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012338X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012339 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012340 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12341 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012342
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012343 assert(!Subtarget->isTargetEnvMacho());
12344
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012345 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12346 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012347
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012348 if (Subtarget->isTargetWin64()) {
12349 if (Subtarget->isTargetCygMing()) {
12350 // ___chkstk(Mingw64):
12351 // Clobbers R10, R11, RAX and EFLAGS.
12352 // Updates RSP.
12353 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12354 .addExternalSymbol("___chkstk")
12355 .addReg(X86::RAX, RegState::Implicit)
12356 .addReg(X86::RSP, RegState::Implicit)
12357 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12358 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12359 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12360 } else {
12361 // __chkstk(MSVCRT): does not update stack pointer.
12362 // Clobbers R10, R11 and EFLAGS.
12363 // FIXME: RAX(allocated size) might be reused and not killed.
12364 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12365 .addExternalSymbol("__chkstk")
12366 .addReg(X86::RAX, RegState::Implicit)
12367 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12368 // RAX has the offset to subtracted from RSP.
12369 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12370 .addReg(X86::RSP)
12371 .addReg(X86::RAX);
12372 }
12373 } else {
12374 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012375 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12376
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012377 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12378 .addExternalSymbol(StackProbeSymbol)
12379 .addReg(X86::EAX, RegState::Implicit)
12380 .addReg(X86::ESP, RegState::Implicit)
12381 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12382 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12383 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12384 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012385
Dan Gohman14152b42010-07-06 20:24:04 +000012386 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012387 return BB;
12388}
Chris Lattner52600972009-09-02 05:57:00 +000012389
12390MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012391X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12392 MachineBasicBlock *BB) const {
12393 // This is pretty easy. We're taking the value that we received from
12394 // our load from the relocation, sticking it in either RDI (x86-64)
12395 // or EAX and doing an indirect call. The return value will then
12396 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012397 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012398 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012399 DebugLoc DL = MI->getDebugLoc();
12400 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012401
12402 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012403 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012404
Eric Christopher30ef0e52010-06-03 04:07:48 +000012405 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012406 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12407 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012408 .addReg(X86::RIP)
12409 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012410 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012411 MI->getOperand(3).getTargetFlags())
12412 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012413 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012414 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012415 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012416 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12417 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012418 .addReg(0)
12419 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012420 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012421 MI->getOperand(3).getTargetFlags())
12422 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012423 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012424 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012425 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012426 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12427 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012428 .addReg(TII->getGlobalBaseReg(F))
12429 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012430 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012431 MI->getOperand(3).getTargetFlags())
12432 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012433 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012434 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012435 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012436
Dan Gohman14152b42010-07-06 20:24:04 +000012437 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012438 return BB;
12439}
12440
12441MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012442X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012443 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012444 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012445 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012446 case X86::TAILJMPd64:
12447 case X86::TAILJMPr64:
12448 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012449 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012450 case X86::TCRETURNdi64:
12451 case X86::TCRETURNri64:
12452 case X86::TCRETURNmi64:
12453 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12454 // On AMD64, additional defs should be added before register allocation.
12455 if (!Subtarget->isTargetWin64()) {
12456 MI->addRegisterDefined(X86::RSI);
12457 MI->addRegisterDefined(X86::RDI);
12458 MI->addRegisterDefined(X86::XMM6);
12459 MI->addRegisterDefined(X86::XMM7);
12460 MI->addRegisterDefined(X86::XMM8);
12461 MI->addRegisterDefined(X86::XMM9);
12462 MI->addRegisterDefined(X86::XMM10);
12463 MI->addRegisterDefined(X86::XMM11);
12464 MI->addRegisterDefined(X86::XMM12);
12465 MI->addRegisterDefined(X86::XMM13);
12466 MI->addRegisterDefined(X86::XMM14);
12467 MI->addRegisterDefined(X86::XMM15);
12468 }
12469 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012470 case X86::WIN_ALLOCA:
12471 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012472 case X86::SEG_ALLOCA_32:
12473 return EmitLoweredSegAlloca(MI, BB, false);
12474 case X86::SEG_ALLOCA_64:
12475 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012476 case X86::TLSCall_32:
12477 case X86::TLSCall_64:
12478 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012479 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012480 case X86::CMOV_FR32:
12481 case X86::CMOV_FR64:
12482 case X86::CMOV_V4F32:
12483 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012484 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012485 case X86::CMOV_V8F32:
12486 case X86::CMOV_V4F64:
12487 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012488 case X86::CMOV_GR16:
12489 case X86::CMOV_GR32:
12490 case X86::CMOV_RFP32:
12491 case X86::CMOV_RFP64:
12492 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012493 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012494
Dale Johannesen849f2142007-07-03 00:53:03 +000012495 case X86::FP32_TO_INT16_IN_MEM:
12496 case X86::FP32_TO_INT32_IN_MEM:
12497 case X86::FP32_TO_INT64_IN_MEM:
12498 case X86::FP64_TO_INT16_IN_MEM:
12499 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012500 case X86::FP64_TO_INT64_IN_MEM:
12501 case X86::FP80_TO_INT16_IN_MEM:
12502 case X86::FP80_TO_INT32_IN_MEM:
12503 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012504 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12505 DebugLoc DL = MI->getDebugLoc();
12506
Evan Cheng60c07e12006-07-05 22:17:51 +000012507 // Change the floating point control register to use "round towards zero"
12508 // mode when truncating to an integer value.
12509 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012510 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012511 addFrameReference(BuildMI(*BB, MI, DL,
12512 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012513
12514 // Load the old value of the high byte of the control word...
12515 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012516 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012517 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012518 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012519
12520 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012521 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012522 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012523
12524 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012525 addFrameReference(BuildMI(*BB, MI, DL,
12526 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012527
12528 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012529 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012530 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012531
12532 // Get the X86 opcode to use.
12533 unsigned Opc;
12534 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012535 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012536 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12537 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12538 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12539 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12540 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12541 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012542 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12543 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12544 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012545 }
12546
12547 X86AddressMode AM;
12548 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012549 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012550 AM.BaseType = X86AddressMode::RegBase;
12551 AM.Base.Reg = Op.getReg();
12552 } else {
12553 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012554 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012555 }
12556 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012557 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012558 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012559 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012560 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012561 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012562 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012563 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012564 AM.GV = Op.getGlobal();
12565 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012566 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012567 }
Dan Gohman14152b42010-07-06 20:24:04 +000012568 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012569 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012570
12571 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012572 addFrameReference(BuildMI(*BB, MI, DL,
12573 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012574
Dan Gohman14152b42010-07-06 20:24:04 +000012575 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012576 return BB;
12577 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012578 // String/text processing lowering.
12579 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012580 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012581 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12582 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012583 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012584 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12585 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012586 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012587 return EmitPCMP(MI, BB, 5, false /* in mem */);
12588 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012589 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012590 return EmitPCMP(MI, BB, 5, true /* in mem */);
12591
Eric Christopher228232b2010-11-30 07:20:12 +000012592 // Thread synchronization.
12593 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012594 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012595 case X86::MWAIT:
12596 return EmitMwait(MI, BB);
12597
Eric Christopherb120ab42009-08-18 22:50:32 +000012598 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012599 case X86::ATOMAND32:
12600 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012601 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012602 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012603 X86::NOT32r, X86::EAX,
12604 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012605 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012606 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12607 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012608 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012609 X86::NOT32r, X86::EAX,
12610 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012611 case X86::ATOMXOR32:
12612 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012613 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012614 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012615 X86::NOT32r, X86::EAX,
12616 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012617 case X86::ATOMNAND32:
12618 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012619 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012620 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012621 X86::NOT32r, X86::EAX,
12622 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012623 case X86::ATOMMIN32:
12624 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12625 case X86::ATOMMAX32:
12626 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12627 case X86::ATOMUMIN32:
12628 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12629 case X86::ATOMUMAX32:
12630 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012631
12632 case X86::ATOMAND16:
12633 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12634 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012635 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012636 X86::NOT16r, X86::AX,
12637 X86::GR16RegisterClass);
12638 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012639 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012640 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012641 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012642 X86::NOT16r, X86::AX,
12643 X86::GR16RegisterClass);
12644 case X86::ATOMXOR16:
12645 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12646 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012647 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012648 X86::NOT16r, X86::AX,
12649 X86::GR16RegisterClass);
12650 case X86::ATOMNAND16:
12651 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12652 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012653 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012654 X86::NOT16r, X86::AX,
12655 X86::GR16RegisterClass, true);
12656 case X86::ATOMMIN16:
12657 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12658 case X86::ATOMMAX16:
12659 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12660 case X86::ATOMUMIN16:
12661 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12662 case X86::ATOMUMAX16:
12663 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12664
12665 case X86::ATOMAND8:
12666 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12667 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012668 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012669 X86::NOT8r, X86::AL,
12670 X86::GR8RegisterClass);
12671 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012672 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012673 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012674 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012675 X86::NOT8r, X86::AL,
12676 X86::GR8RegisterClass);
12677 case X86::ATOMXOR8:
12678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12679 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012680 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012681 X86::NOT8r, X86::AL,
12682 X86::GR8RegisterClass);
12683 case X86::ATOMNAND8:
12684 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12685 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012686 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012687 X86::NOT8r, X86::AL,
12688 X86::GR8RegisterClass, true);
12689 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012690 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012691 case X86::ATOMAND64:
12692 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012693 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012694 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012695 X86::NOT64r, X86::RAX,
12696 X86::GR64RegisterClass);
12697 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012698 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12699 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012700 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012701 X86::NOT64r, X86::RAX,
12702 X86::GR64RegisterClass);
12703 case X86::ATOMXOR64:
12704 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012705 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012706 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012707 X86::NOT64r, X86::RAX,
12708 X86::GR64RegisterClass);
12709 case X86::ATOMNAND64:
12710 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12711 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012712 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012713 X86::NOT64r, X86::RAX,
12714 X86::GR64RegisterClass, true);
12715 case X86::ATOMMIN64:
12716 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12717 case X86::ATOMMAX64:
12718 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12719 case X86::ATOMUMIN64:
12720 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12721 case X86::ATOMUMAX64:
12722 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012723
12724 // This group does 64-bit operations on a 32-bit host.
12725 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012726 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012727 X86::AND32rr, X86::AND32rr,
12728 X86::AND32ri, X86::AND32ri,
12729 false);
12730 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012731 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012732 X86::OR32rr, X86::OR32rr,
12733 X86::OR32ri, X86::OR32ri,
12734 false);
12735 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012736 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012737 X86::XOR32rr, X86::XOR32rr,
12738 X86::XOR32ri, X86::XOR32ri,
12739 false);
12740 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012741 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012742 X86::AND32rr, X86::AND32rr,
12743 X86::AND32ri, X86::AND32ri,
12744 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012745 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012746 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012747 X86::ADD32rr, X86::ADC32rr,
12748 X86::ADD32ri, X86::ADC32ri,
12749 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012750 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012751 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012752 X86::SUB32rr, X86::SBB32rr,
12753 X86::SUB32ri, X86::SBB32ri,
12754 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012755 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012756 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012757 X86::MOV32rr, X86::MOV32rr,
12758 X86::MOV32ri, X86::MOV32ri,
12759 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012760 case X86::VASTART_SAVE_XMM_REGS:
12761 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012762
12763 case X86::VAARG_64:
12764 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012765 }
12766}
12767
12768//===----------------------------------------------------------------------===//
12769// X86 Optimization Hooks
12770//===----------------------------------------------------------------------===//
12771
Dan Gohman475871a2008-07-27 21:46:04 +000012772void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012773 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012774 APInt &KnownZero,
12775 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012776 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012777 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012778 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012779 assert((Opc >= ISD::BUILTIN_OP_END ||
12780 Opc == ISD::INTRINSIC_WO_CHAIN ||
12781 Opc == ISD::INTRINSIC_W_CHAIN ||
12782 Opc == ISD::INTRINSIC_VOID) &&
12783 "Should use MaskedValueIsZero if you don't know whether Op"
12784 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012785
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012786 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012787 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012788 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012789 case X86ISD::ADD:
12790 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012791 case X86ISD::ADC:
12792 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012793 case X86ISD::SMUL:
12794 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012795 case X86ISD::INC:
12796 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012797 case X86ISD::OR:
12798 case X86ISD::XOR:
12799 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012800 // These nodes' second result is a boolean.
12801 if (Op.getResNo() == 0)
12802 break;
12803 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012804 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012805 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12806 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012807 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012808 case ISD::INTRINSIC_WO_CHAIN: {
12809 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12810 unsigned NumLoBits = 0;
12811 switch (IntId) {
12812 default: break;
12813 case Intrinsic::x86_sse_movmsk_ps:
12814 case Intrinsic::x86_avx_movmsk_ps_256:
12815 case Intrinsic::x86_sse2_movmsk_pd:
12816 case Intrinsic::x86_avx_movmsk_pd_256:
12817 case Intrinsic::x86_mmx_pmovmskb:
12818 case Intrinsic::x86_sse2_pmovmskb_128: {
12819 // High bits of movmskp{s|d}, pmovmskb are known zero.
12820 switch (IntId) {
12821 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12822 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12823 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12824 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12825 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12826 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12827 }
12828 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12829 Mask.getBitWidth() - NumLoBits);
12830 break;
12831 }
12832 }
12833 break;
12834 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012835 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012836}
Chris Lattner259e97c2006-01-31 19:43:35 +000012837
Owen Andersonbc146b02010-09-21 20:42:50 +000012838unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12839 unsigned Depth) const {
12840 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12841 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12842 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012843
Owen Andersonbc146b02010-09-21 20:42:50 +000012844 // Fallback case.
12845 return 1;
12846}
12847
Evan Cheng206ee9d2006-07-07 08:33:52 +000012848/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012849/// node is a GlobalAddress + offset.
12850bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012851 const GlobalValue* &GA,
12852 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012853 if (N->getOpcode() == X86ISD::Wrapper) {
12854 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012855 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012856 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012857 return true;
12858 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012859 }
Evan Chengad4196b2008-05-12 19:56:52 +000012860 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012861}
12862
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012863/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12864/// same as extracting the high 128-bit part of 256-bit vector and then
12865/// inserting the result into the low part of a new 256-bit vector
12866static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12867 EVT VT = SVOp->getValueType(0);
12868 int NumElems = VT.getVectorNumElements();
12869
12870 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12871 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12872 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12873 SVOp->getMaskElt(j) >= 0)
12874 return false;
12875
12876 return true;
12877}
12878
12879/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12880/// same as extracting the low 128-bit part of 256-bit vector and then
12881/// inserting the result into the high part of a new 256-bit vector
12882static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12883 EVT VT = SVOp->getValueType(0);
12884 int NumElems = VT.getVectorNumElements();
12885
12886 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12887 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12888 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12889 SVOp->getMaskElt(j) >= 0)
12890 return false;
12891
12892 return true;
12893}
12894
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012895/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12896static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12897 TargetLowering::DAGCombinerInfo &DCI) {
12898 DebugLoc dl = N->getDebugLoc();
12899 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12900 SDValue V1 = SVOp->getOperand(0);
12901 SDValue V2 = SVOp->getOperand(1);
12902 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012903 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012904
12905 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12906 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12907 //
12908 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012909 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012910 // V UNDEF BUILD_VECTOR UNDEF
12911 // \ / \ /
12912 // CONCAT_VECTOR CONCAT_VECTOR
12913 // \ /
12914 // \ /
12915 // RESULT: V + zero extended
12916 //
12917 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12918 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12919 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12920 return SDValue();
12921
12922 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12923 return SDValue();
12924
12925 // To match the shuffle mask, the first half of the mask should
12926 // be exactly the first vector, and all the rest a splat with the
12927 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012928 for (int i = 0; i < NumElems/2; ++i)
12929 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12930 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12931 return SDValue();
12932
12933 // Emit a zeroed vector and insert the desired subvector on its
12934 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012935 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012936 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12937 DAG.getConstant(0, MVT::i32), DAG, dl);
12938 return DCI.CombineTo(N, InsV);
12939 }
12940
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012941 //===--------------------------------------------------------------------===//
12942 // Combine some shuffles into subvector extracts and inserts:
12943 //
12944
12945 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12946 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12947 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12948 DAG, dl);
12949 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12950 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12951 return DCI.CombineTo(N, InsV);
12952 }
12953
12954 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12955 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12956 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12957 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12958 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12959 return DCI.CombineTo(N, InsV);
12960 }
12961
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012962 return SDValue();
12963}
12964
12965/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012966static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012967 TargetLowering::DAGCombinerInfo &DCI,
12968 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012969 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012970 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012971
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012972 // Don't create instructions with illegal types after legalize types has run.
12973 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12974 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12975 return SDValue();
12976
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012977 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12978 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12979 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012980 return PerformShuffleCombine256(N, DAG, DCI);
12981
12982 // Only handle 128 wide vector from here on.
12983 if (VT.getSizeInBits() != 128)
12984 return SDValue();
12985
12986 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12987 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12988 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012989 SmallVector<SDValue, 16> Elts;
12990 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012991 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012992
Nate Begemanfdea31a2010-03-24 20:49:50 +000012993 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012994}
Evan Chengd880b972008-05-09 21:53:03 +000012995
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012996/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12997/// generation and convert it from being a bunch of shuffles and extracts
12998/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012999static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
13000 const TargetLowering &TLI) {
13001 SDValue InputVector = N->getOperand(0);
13002
13003 // Only operate on vectors of 4 elements, where the alternative shuffling
13004 // gets to be more expensive.
13005 if (InputVector.getValueType() != MVT::v4i32)
13006 return SDValue();
13007
13008 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13009 // single use which is a sign-extend or zero-extend, and all elements are
13010 // used.
13011 SmallVector<SDNode *, 4> Uses;
13012 unsigned ExtractedElements = 0;
13013 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13014 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13015 if (UI.getUse().getResNo() != InputVector.getResNo())
13016 return SDValue();
13017
13018 SDNode *Extract = *UI;
13019 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13020 return SDValue();
13021
13022 if (Extract->getValueType(0) != MVT::i32)
13023 return SDValue();
13024 if (!Extract->hasOneUse())
13025 return SDValue();
13026 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13027 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13028 return SDValue();
13029 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13030 return SDValue();
13031
13032 // Record which element was extracted.
13033 ExtractedElements |=
13034 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13035
13036 Uses.push_back(Extract);
13037 }
13038
13039 // If not all the elements were used, this may not be worthwhile.
13040 if (ExtractedElements != 15)
13041 return SDValue();
13042
13043 // Ok, we've now decided to do the transformation.
13044 DebugLoc dl = InputVector.getDebugLoc();
13045
13046 // Store the value to a temporary stack slot.
13047 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013048 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13049 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013050
13051 // Replace each use (extract) with a load of the appropriate element.
13052 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13053 UE = Uses.end(); UI != UE; ++UI) {
13054 SDNode *Extract = *UI;
13055
Nadav Rotem86694292011-05-17 08:31:57 +000013056 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013057 SDValue Idx = Extract->getOperand(1);
13058 unsigned EltSize =
13059 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13060 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13061 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13062
Nadav Rotem86694292011-05-17 08:31:57 +000013063 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013064 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013065
13066 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013067 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013068 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013069 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013070
13071 // Replace the exact with the load.
13072 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13073 }
13074
13075 // The replacement was made in place; don't return anything.
13076 return SDValue();
13077}
13078
Duncan Sands6bcd2192011-09-17 16:49:39 +000013079/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13080/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013081static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013082 const X86Subtarget *Subtarget) {
13083 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013084 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013085 // Get the LHS/RHS of the select.
13086 SDValue LHS = N->getOperand(1);
13087 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013088 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013089
Dan Gohman670e5392009-09-21 18:03:22 +000013090 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013091 // instructions match the semantics of the common C idiom x<y?x:y but not
13092 // x<=y?x:y, because of how they handle negative zero (which can be
13093 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013094 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13095 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13096 (Subtarget->hasXMMInt() ||
13097 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013098 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013099
Chris Lattner47b4ce82009-03-11 05:48:52 +000013100 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013101 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013102 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13103 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013104 switch (CC) {
13105 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013106 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013107 // Converting this to a min would handle NaNs incorrectly, and swapping
13108 // the operands would cause it to handle comparisons between positive
13109 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013110 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013111 if (!UnsafeFPMath &&
13112 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13113 break;
13114 std::swap(LHS, RHS);
13115 }
Dan Gohman670e5392009-09-21 18:03:22 +000013116 Opcode = X86ISD::FMIN;
13117 break;
13118 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013119 // Converting this to a min would handle comparisons between positive
13120 // and negative zero incorrectly.
13121 if (!UnsafeFPMath &&
13122 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13123 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013124 Opcode = X86ISD::FMIN;
13125 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013126 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013127 // Converting this to a min would handle both negative zeros and NaNs
13128 // incorrectly, but we can swap the operands to fix both.
13129 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013130 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013131 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013132 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013133 Opcode = X86ISD::FMIN;
13134 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013135
Dan Gohman670e5392009-09-21 18:03:22 +000013136 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013137 // Converting this to a max would handle comparisons between positive
13138 // and negative zero incorrectly.
13139 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013140 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013141 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013142 Opcode = X86ISD::FMAX;
13143 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013144 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013145 // Converting this to a max would handle NaNs incorrectly, and swapping
13146 // the operands would cause it to handle comparisons between positive
13147 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013148 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013149 if (!UnsafeFPMath &&
13150 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13151 break;
13152 std::swap(LHS, RHS);
13153 }
Dan Gohman670e5392009-09-21 18:03:22 +000013154 Opcode = X86ISD::FMAX;
13155 break;
13156 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013157 // Converting this to a max would handle both negative zeros and NaNs
13158 // incorrectly, but we can swap the operands to fix both.
13159 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013160 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013161 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013162 case ISD::SETGE:
13163 Opcode = X86ISD::FMAX;
13164 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013165 }
Dan Gohman670e5392009-09-21 18:03:22 +000013166 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013167 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13168 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013169 switch (CC) {
13170 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013171 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013172 // Converting this to a min would handle comparisons between positive
13173 // and negative zero incorrectly, and swapping the operands would
13174 // cause it to handle NaNs incorrectly.
13175 if (!UnsafeFPMath &&
13176 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013177 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013178 break;
13179 std::swap(LHS, RHS);
13180 }
Dan Gohman670e5392009-09-21 18:03:22 +000013181 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013182 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013183 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013184 // Converting this to a min would handle NaNs incorrectly.
13185 if (!UnsafeFPMath &&
13186 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13187 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013188 Opcode = X86ISD::FMIN;
13189 break;
13190 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013191 // Converting this to a min would handle both negative zeros and NaNs
13192 // incorrectly, but we can swap the operands to fix both.
13193 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013194 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013195 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013196 case ISD::SETGE:
13197 Opcode = X86ISD::FMIN;
13198 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013199
Dan Gohman670e5392009-09-21 18:03:22 +000013200 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013201 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013202 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013203 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013204 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013205 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013206 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013207 // Converting this to a max would handle comparisons between positive
13208 // and negative zero incorrectly, and swapping the operands would
13209 // cause it to handle NaNs incorrectly.
13210 if (!UnsafeFPMath &&
13211 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013212 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013213 break;
13214 std::swap(LHS, RHS);
13215 }
Dan Gohman670e5392009-09-21 18:03:22 +000013216 Opcode = X86ISD::FMAX;
13217 break;
13218 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013219 // Converting this to a max would handle both negative zeros and NaNs
13220 // incorrectly, but we can swap the operands to fix both.
13221 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013222 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013223 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013224 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013225 Opcode = X86ISD::FMAX;
13226 break;
13227 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013228 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013229
Chris Lattner47b4ce82009-03-11 05:48:52 +000013230 if (Opcode)
13231 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013232 }
Eric Christopherfd179292009-08-27 18:07:15 +000013233
Chris Lattnerd1980a52009-03-12 06:52:53 +000013234 // If this is a select between two integer constants, try to do some
13235 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013236 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13237 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013238 // Don't do this for crazy integer types.
13239 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13240 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013241 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013242 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013243
Chris Lattnercee56e72009-03-13 05:53:31 +000013244 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013245 // Efficiently invertible.
13246 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13247 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13248 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13249 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013250 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013251 }
Eric Christopherfd179292009-08-27 18:07:15 +000013252
Chris Lattnerd1980a52009-03-12 06:52:53 +000013253 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013254 if (FalseC->getAPIntValue() == 0 &&
13255 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013256 if (NeedsCondInvert) // Invert the condition if needed.
13257 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13258 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013259
Chris Lattnerd1980a52009-03-12 06:52:53 +000013260 // Zero extend the condition if needed.
13261 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013262
Chris Lattnercee56e72009-03-13 05:53:31 +000013263 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013264 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013265 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013266 }
Eric Christopherfd179292009-08-27 18:07:15 +000013267
Chris Lattner97a29a52009-03-13 05:22:11 +000013268 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013269 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013270 if (NeedsCondInvert) // Invert the condition if needed.
13271 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13272 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013273
Chris Lattner97a29a52009-03-13 05:22:11 +000013274 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013275 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13276 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013277 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013278 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013279 }
Eric Christopherfd179292009-08-27 18:07:15 +000013280
Chris Lattnercee56e72009-03-13 05:53:31 +000013281 // Optimize cases that will turn into an LEA instruction. This requires
13282 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013283 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013284 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013285 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013286
Chris Lattnercee56e72009-03-13 05:53:31 +000013287 bool isFastMultiplier = false;
13288 if (Diff < 10) {
13289 switch ((unsigned char)Diff) {
13290 default: break;
13291 case 1: // result = add base, cond
13292 case 2: // result = lea base( , cond*2)
13293 case 3: // result = lea base(cond, cond*2)
13294 case 4: // result = lea base( , cond*4)
13295 case 5: // result = lea base(cond, cond*4)
13296 case 8: // result = lea base( , cond*8)
13297 case 9: // result = lea base(cond, cond*8)
13298 isFastMultiplier = true;
13299 break;
13300 }
13301 }
Eric Christopherfd179292009-08-27 18:07:15 +000013302
Chris Lattnercee56e72009-03-13 05:53:31 +000013303 if (isFastMultiplier) {
13304 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13305 if (NeedsCondInvert) // Invert the condition if needed.
13306 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13307 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013308
Chris Lattnercee56e72009-03-13 05:53:31 +000013309 // Zero extend the condition if needed.
13310 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13311 Cond);
13312 // Scale the condition by the difference.
13313 if (Diff != 1)
13314 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13315 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013316
Chris Lattnercee56e72009-03-13 05:53:31 +000013317 // Add the base if non-zero.
13318 if (FalseC->getAPIntValue() != 0)
13319 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13320 SDValue(FalseC, 0));
13321 return Cond;
13322 }
Eric Christopherfd179292009-08-27 18:07:15 +000013323 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013324 }
13325 }
Eric Christopherfd179292009-08-27 18:07:15 +000013326
Dan Gohman475871a2008-07-27 21:46:04 +000013327 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013328}
13329
Chris Lattnerd1980a52009-03-12 06:52:53 +000013330/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13331static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13332 TargetLowering::DAGCombinerInfo &DCI) {
13333 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013334
Chris Lattnerd1980a52009-03-12 06:52:53 +000013335 // If the flag operand isn't dead, don't touch this CMOV.
13336 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13337 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013338
Evan Chengb5a55d92011-05-24 01:48:22 +000013339 SDValue FalseOp = N->getOperand(0);
13340 SDValue TrueOp = N->getOperand(1);
13341 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13342 SDValue Cond = N->getOperand(3);
13343 if (CC == X86::COND_E || CC == X86::COND_NE) {
13344 switch (Cond.getOpcode()) {
13345 default: break;
13346 case X86ISD::BSR:
13347 case X86ISD::BSF:
13348 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13349 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13350 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13351 }
13352 }
13353
Chris Lattnerd1980a52009-03-12 06:52:53 +000013354 // If this is a select between two integer constants, try to do some
13355 // optimizations. Note that the operands are ordered the opposite of SELECT
13356 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013357 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13358 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013359 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13360 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013361 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13362 CC = X86::GetOppositeBranchCondition(CC);
13363 std::swap(TrueC, FalseC);
13364 }
Eric Christopherfd179292009-08-27 18:07:15 +000013365
Chris Lattnerd1980a52009-03-12 06:52:53 +000013366 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013367 // This is efficient for any integer data type (including i8/i16) and
13368 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013369 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013370 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13371 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013372
Chris Lattnerd1980a52009-03-12 06:52:53 +000013373 // Zero extend the condition if needed.
13374 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013375
Chris Lattnerd1980a52009-03-12 06:52:53 +000013376 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13377 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013378 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013379 if (N->getNumValues() == 2) // Dead flag value?
13380 return DCI.CombineTo(N, Cond, SDValue());
13381 return Cond;
13382 }
Eric Christopherfd179292009-08-27 18:07:15 +000013383
Chris Lattnercee56e72009-03-13 05:53:31 +000013384 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13385 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013386 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013387 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13388 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013389
Chris Lattner97a29a52009-03-13 05:22:11 +000013390 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013391 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13392 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013393 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13394 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013395
Chris Lattner97a29a52009-03-13 05:22:11 +000013396 if (N->getNumValues() == 2) // Dead flag value?
13397 return DCI.CombineTo(N, Cond, SDValue());
13398 return Cond;
13399 }
Eric Christopherfd179292009-08-27 18:07:15 +000013400
Chris Lattnercee56e72009-03-13 05:53:31 +000013401 // Optimize cases that will turn into an LEA instruction. This requires
13402 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013403 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013404 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013405 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013406
Chris Lattnercee56e72009-03-13 05:53:31 +000013407 bool isFastMultiplier = false;
13408 if (Diff < 10) {
13409 switch ((unsigned char)Diff) {
13410 default: break;
13411 case 1: // result = add base, cond
13412 case 2: // result = lea base( , cond*2)
13413 case 3: // result = lea base(cond, cond*2)
13414 case 4: // result = lea base( , cond*4)
13415 case 5: // result = lea base(cond, cond*4)
13416 case 8: // result = lea base( , cond*8)
13417 case 9: // result = lea base(cond, cond*8)
13418 isFastMultiplier = true;
13419 break;
13420 }
13421 }
Eric Christopherfd179292009-08-27 18:07:15 +000013422
Chris Lattnercee56e72009-03-13 05:53:31 +000013423 if (isFastMultiplier) {
13424 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013425 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13426 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013427 // Zero extend the condition if needed.
13428 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13429 Cond);
13430 // Scale the condition by the difference.
13431 if (Diff != 1)
13432 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13433 DAG.getConstant(Diff, Cond.getValueType()));
13434
13435 // Add the base if non-zero.
13436 if (FalseC->getAPIntValue() != 0)
13437 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13438 SDValue(FalseC, 0));
13439 if (N->getNumValues() == 2) // Dead flag value?
13440 return DCI.CombineTo(N, Cond, SDValue());
13441 return Cond;
13442 }
Eric Christopherfd179292009-08-27 18:07:15 +000013443 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013444 }
13445 }
13446 return SDValue();
13447}
13448
13449
Evan Cheng0b0cd912009-03-28 05:57:29 +000013450/// PerformMulCombine - Optimize a single multiply with constant into two
13451/// in order to implement it with two cheaper instructions, e.g.
13452/// LEA + SHL, LEA + LEA.
13453static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13454 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013455 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13456 return SDValue();
13457
Owen Andersone50ed302009-08-10 22:56:29 +000013458 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013459 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013460 return SDValue();
13461
13462 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13463 if (!C)
13464 return SDValue();
13465 uint64_t MulAmt = C->getZExtValue();
13466 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13467 return SDValue();
13468
13469 uint64_t MulAmt1 = 0;
13470 uint64_t MulAmt2 = 0;
13471 if ((MulAmt % 9) == 0) {
13472 MulAmt1 = 9;
13473 MulAmt2 = MulAmt / 9;
13474 } else if ((MulAmt % 5) == 0) {
13475 MulAmt1 = 5;
13476 MulAmt2 = MulAmt / 5;
13477 } else if ((MulAmt % 3) == 0) {
13478 MulAmt1 = 3;
13479 MulAmt2 = MulAmt / 3;
13480 }
13481 if (MulAmt2 &&
13482 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13483 DebugLoc DL = N->getDebugLoc();
13484
13485 if (isPowerOf2_64(MulAmt2) &&
13486 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13487 // If second multiplifer is pow2, issue it first. We want the multiply by
13488 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13489 // is an add.
13490 std::swap(MulAmt1, MulAmt2);
13491
13492 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013493 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013494 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013495 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013496 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013497 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013498 DAG.getConstant(MulAmt1, VT));
13499
Eric Christopherfd179292009-08-27 18:07:15 +000013500 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013501 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013502 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013503 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013504 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013505 DAG.getConstant(MulAmt2, VT));
13506
13507 // Do not add new nodes to DAG combiner worklist.
13508 DCI.CombineTo(N, NewMul, false);
13509 }
13510 return SDValue();
13511}
13512
Evan Chengad9c0a32009-12-15 00:53:42 +000013513static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13514 SDValue N0 = N->getOperand(0);
13515 SDValue N1 = N->getOperand(1);
13516 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13517 EVT VT = N0.getValueType();
13518
13519 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13520 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013521 if (VT.isInteger() && !VT.isVector() &&
13522 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013523 N0.getOperand(1).getOpcode() == ISD::Constant) {
13524 SDValue N00 = N0.getOperand(0);
13525 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13526 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13527 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13528 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13529 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13530 APInt ShAmt = N1C->getAPIntValue();
13531 Mask = Mask.shl(ShAmt);
13532 if (Mask != 0)
13533 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13534 N00, DAG.getConstant(Mask, VT));
13535 }
13536 }
13537
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013538
13539 // Hardware support for vector shifts is sparse which makes us scalarize the
13540 // vector operations in many cases. Also, on sandybridge ADD is faster than
13541 // shl.
13542 // (shl V, 1) -> add V,V
13543 if (isSplatVector(N1.getNode())) {
13544 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13545 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13546 // We shift all of the values by one. In many cases we do not have
13547 // hardware support for this operation. This is better expressed as an ADD
13548 // of two values.
13549 if (N1C && (1 == N1C->getZExtValue())) {
13550 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13551 }
13552 }
13553
Evan Chengad9c0a32009-12-15 00:53:42 +000013554 return SDValue();
13555}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013556
Nate Begeman740ab032009-01-26 00:52:55 +000013557/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13558/// when possible.
13559static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13560 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013561 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013562 if (N->getOpcode() == ISD::SHL) {
13563 SDValue V = PerformSHLCombine(N, DAG);
13564 if (V.getNode()) return V;
13565 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013566
Nate Begeman740ab032009-01-26 00:52:55 +000013567 // On X86 with SSE2 support, we can transform this to a vector shift if
13568 // all elements are shifted by the same amount. We can't do this in legalize
13569 // because the a constant vector is typically transformed to a constant pool
13570 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013571 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013572 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013573
Craig Topper7be5dfd2011-11-12 09:58:49 +000013574 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13575 (!Subtarget->hasAVX2() ||
13576 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013577 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013578
Mon P Wang3becd092009-01-28 08:12:05 +000013579 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013580 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013581 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013582 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013583 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13584 unsigned NumElts = VT.getVectorNumElements();
13585 unsigned i = 0;
13586 for (; i != NumElts; ++i) {
13587 SDValue Arg = ShAmtOp.getOperand(i);
13588 if (Arg.getOpcode() == ISD::UNDEF) continue;
13589 BaseShAmt = Arg;
13590 break;
13591 }
13592 for (; i != NumElts; ++i) {
13593 SDValue Arg = ShAmtOp.getOperand(i);
13594 if (Arg.getOpcode() == ISD::UNDEF) continue;
13595 if (Arg != BaseShAmt) {
13596 return SDValue();
13597 }
13598 }
13599 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013600 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013601 SDValue InVec = ShAmtOp.getOperand(0);
13602 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13603 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13604 unsigned i = 0;
13605 for (; i != NumElts; ++i) {
13606 SDValue Arg = InVec.getOperand(i);
13607 if (Arg.getOpcode() == ISD::UNDEF) continue;
13608 BaseShAmt = Arg;
13609 break;
13610 }
13611 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13612 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013613 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013614 if (C->getZExtValue() == SplatIdx)
13615 BaseShAmt = InVec.getOperand(1);
13616 }
13617 }
13618 if (BaseShAmt.getNode() == 0)
13619 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13620 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013621 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013622 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013623
Mon P Wangefa42202009-09-03 19:56:25 +000013624 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013625 if (EltVT.bitsGT(MVT::i32))
13626 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13627 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013628 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013629
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013630 // The shift amount is identical so we can do a vector shift.
13631 SDValue ValOp = N->getOperand(0);
13632 switch (N->getOpcode()) {
13633 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013634 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013635 break;
13636 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013637 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013638 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013639 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013640 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013641 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013642 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013643 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013644 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013645 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013646 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013647 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013648 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013649 if (VT == MVT::v4i64)
13650 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13651 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13652 ValOp, BaseShAmt);
13653 if (VT == MVT::v8i32)
13654 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13655 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13656 ValOp, BaseShAmt);
13657 if (VT == MVT::v16i16)
13658 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13659 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13660 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013661 break;
13662 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013663 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013664 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013665 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013666 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013667 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013668 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013669 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013670 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013671 if (VT == MVT::v8i32)
13672 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13673 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13674 ValOp, BaseShAmt);
13675 if (VT == MVT::v16i16)
13676 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13677 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13678 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013679 break;
13680 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013681 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013682 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013683 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013684 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013685 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013686 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013687 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013688 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013689 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013690 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013691 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013692 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013693 if (VT == MVT::v4i64)
13694 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13695 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13696 ValOp, BaseShAmt);
13697 if (VT == MVT::v8i32)
13698 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13699 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13700 ValOp, BaseShAmt);
13701 if (VT == MVT::v16i16)
13702 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13703 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13704 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013705 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013706 }
13707 return SDValue();
13708}
13709
Nate Begemanb65c1752010-12-17 22:55:37 +000013710
Stuart Hastings865f0932011-06-03 23:53:54 +000013711// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13712// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13713// and friends. Likewise for OR -> CMPNEQSS.
13714static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13715 TargetLowering::DAGCombinerInfo &DCI,
13716 const X86Subtarget *Subtarget) {
13717 unsigned opcode;
13718
13719 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13720 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013721 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013722 SDValue N0 = N->getOperand(0);
13723 SDValue N1 = N->getOperand(1);
13724 SDValue CMP0 = N0->getOperand(1);
13725 SDValue CMP1 = N1->getOperand(1);
13726 DebugLoc DL = N->getDebugLoc();
13727
13728 // The SETCCs should both refer to the same CMP.
13729 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13730 return SDValue();
13731
13732 SDValue CMP00 = CMP0->getOperand(0);
13733 SDValue CMP01 = CMP0->getOperand(1);
13734 EVT VT = CMP00.getValueType();
13735
13736 if (VT == MVT::f32 || VT == MVT::f64) {
13737 bool ExpectingFlags = false;
13738 // Check for any users that want flags:
13739 for (SDNode::use_iterator UI = N->use_begin(),
13740 UE = N->use_end();
13741 !ExpectingFlags && UI != UE; ++UI)
13742 switch (UI->getOpcode()) {
13743 default:
13744 case ISD::BR_CC:
13745 case ISD::BRCOND:
13746 case ISD::SELECT:
13747 ExpectingFlags = true;
13748 break;
13749 case ISD::CopyToReg:
13750 case ISD::SIGN_EXTEND:
13751 case ISD::ZERO_EXTEND:
13752 case ISD::ANY_EXTEND:
13753 break;
13754 }
13755
13756 if (!ExpectingFlags) {
13757 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13758 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13759
13760 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13761 X86::CondCode tmp = cc0;
13762 cc0 = cc1;
13763 cc1 = tmp;
13764 }
13765
13766 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13767 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13768 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13769 X86ISD::NodeType NTOperator = is64BitFP ?
13770 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13771 // FIXME: need symbolic constants for these magic numbers.
13772 // See X86ATTInstPrinter.cpp:printSSECC().
13773 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13774 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13775 DAG.getConstant(x86cc, MVT::i8));
13776 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13777 OnesOrZeroesF);
13778 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13779 DAG.getConstant(1, MVT::i32));
13780 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13781 return OneBitOfTruth;
13782 }
13783 }
13784 }
13785 }
13786 return SDValue();
13787}
13788
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013789/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13790/// so it can be folded inside ANDNP.
13791static bool CanFoldXORWithAllOnes(const SDNode *N) {
13792 EVT VT = N->getValueType(0);
13793
13794 // Match direct AllOnes for 128 and 256-bit vectors
13795 if (ISD::isBuildVectorAllOnes(N))
13796 return true;
13797
13798 // Look through a bit convert.
13799 if (N->getOpcode() == ISD::BITCAST)
13800 N = N->getOperand(0).getNode();
13801
13802 // Sometimes the operand may come from a insert_subvector building a 256-bit
13803 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013804 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013805 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13806 SDValue V1 = N->getOperand(0);
13807 SDValue V2 = N->getOperand(1);
13808
13809 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13810 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13811 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13812 ISD::isBuildVectorAllOnes(V2.getNode()))
13813 return true;
13814 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013815
13816 return false;
13817}
13818
Nate Begemanb65c1752010-12-17 22:55:37 +000013819static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13820 TargetLowering::DAGCombinerInfo &DCI,
13821 const X86Subtarget *Subtarget) {
13822 if (DCI.isBeforeLegalizeOps())
13823 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013824
Stuart Hastings865f0932011-06-03 23:53:54 +000013825 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13826 if (R.getNode())
13827 return R;
13828
Craig Topper54a11172011-10-14 07:06:56 +000013829 EVT VT = N->getValueType(0);
13830
Craig Topperb4c94572011-10-21 06:55:01 +000013831 // Create ANDN, BLSI, and BLSR instructions
13832 // BLSI is X & (-X)
13833 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013834 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13835 SDValue N0 = N->getOperand(0);
13836 SDValue N1 = N->getOperand(1);
13837 DebugLoc DL = N->getDebugLoc();
13838
13839 // Check LHS for not
13840 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13841 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13842 // Check RHS for not
13843 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13844 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13845
Craig Topperb4c94572011-10-21 06:55:01 +000013846 // Check LHS for neg
13847 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13848 isZero(N0.getOperand(0)))
13849 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13850
13851 // Check RHS for neg
13852 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13853 isZero(N1.getOperand(0)))
13854 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13855
13856 // Check LHS for X-1
13857 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13858 isAllOnes(N0.getOperand(1)))
13859 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13860
13861 // Check RHS for X-1
13862 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13863 isAllOnes(N1.getOperand(1)))
13864 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13865
Craig Topper54a11172011-10-14 07:06:56 +000013866 return SDValue();
13867 }
13868
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013869 // Want to form ANDNP nodes:
13870 // 1) In the hopes of then easily combining them with OR and AND nodes
13871 // to form PBLEND/PSIGN.
13872 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013873 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013874 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013875
Nate Begemanb65c1752010-12-17 22:55:37 +000013876 SDValue N0 = N->getOperand(0);
13877 SDValue N1 = N->getOperand(1);
13878 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013879
Nate Begemanb65c1752010-12-17 22:55:37 +000013880 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013881 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013882 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13883 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013884 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013885
13886 // Check RHS for vnot
13887 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013888 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13889 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013890 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013891
Nate Begemanb65c1752010-12-17 22:55:37 +000013892 return SDValue();
13893}
13894
Evan Cheng760d1942010-01-04 21:22:48 +000013895static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013896 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013897 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013898 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013899 return SDValue();
13900
Stuart Hastings865f0932011-06-03 23:53:54 +000013901 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13902 if (R.getNode())
13903 return R;
13904
Evan Cheng760d1942010-01-04 21:22:48 +000013905 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013906
Evan Cheng760d1942010-01-04 21:22:48 +000013907 SDValue N0 = N->getOperand(0);
13908 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013909
Nate Begemanb65c1752010-12-17 22:55:37 +000013910 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013911 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013912 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013913 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13914 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013915
Craig Topper1666cb62011-11-19 07:07:26 +000013916 // Canonicalize pandn to RHS
13917 if (N0.getOpcode() == X86ISD::ANDNP)
13918 std::swap(N0, N1);
13919 // or (and (m, x), (pandn m, y))
13920 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13921 SDValue Mask = N1.getOperand(0);
13922 SDValue X = N1.getOperand(1);
13923 SDValue Y;
13924 if (N0.getOperand(0) == Mask)
13925 Y = N0.getOperand(1);
13926 if (N0.getOperand(1) == Mask)
13927 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013928
Craig Topper1666cb62011-11-19 07:07:26 +000013929 // Check to see if the mask appeared in both the AND and ANDNP and
13930 if (!Y.getNode())
13931 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013932
Craig Topper1666cb62011-11-19 07:07:26 +000013933 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13934 if (Mask.getOpcode() != ISD::BITCAST ||
13935 X.getOpcode() != ISD::BITCAST ||
13936 Y.getOpcode() != ISD::BITCAST)
13937 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013938
Craig Topper1666cb62011-11-19 07:07:26 +000013939 // Look through mask bitcast.
13940 Mask = Mask.getOperand(0);
13941 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013942
Craig Topper1666cb62011-11-19 07:07:26 +000013943 // Validate that the Mask operand is a vector sra node. The sra node
13944 // will be an intrinsic.
13945 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13946 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013947
Craig Topper1666cb62011-11-19 07:07:26 +000013948 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13949 // there is no psrai.b
13950 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13951 case Intrinsic::x86_sse2_psrai_w:
13952 case Intrinsic::x86_sse2_psrai_d:
13953 case Intrinsic::x86_avx2_psrai_w:
13954 case Intrinsic::x86_avx2_psrai_d:
13955 break;
13956 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013957 }
Craig Topper1666cb62011-11-19 07:07:26 +000013958
13959 // Check that the SRA is all signbits.
13960 SDValue SraC = Mask.getOperand(2);
13961 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13962 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13963 if ((SraAmt + 1) != EltBits)
13964 return SDValue();
13965
13966 DebugLoc DL = N->getDebugLoc();
13967
13968 // Now we know we at least have a plendvb with the mask val. See if
13969 // we can form a psignb/w/d.
13970 // psign = x.type == y.type == mask.type && y = sub(0, x);
13971 X = X.getOperand(0);
13972 Y = Y.getOperand(0);
13973 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13974 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013975 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13976 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13977 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13978 Mask.getOperand(1));
13979 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013980 }
13981 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013982 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013983 return SDValue();
13984
13985 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13986
13987 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13988 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13989 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
13990 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, X, Y);
13991 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013992 }
13993 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013994
Craig Topper1666cb62011-11-19 07:07:26 +000013995 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13996 return SDValue();
13997
Nate Begemanb65c1752010-12-17 22:55:37 +000013998 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013999 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14000 std::swap(N0, N1);
14001 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14002 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014003 if (!N0.hasOneUse() || !N1.hasOneUse())
14004 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014005
14006 SDValue ShAmt0 = N0.getOperand(1);
14007 if (ShAmt0.getValueType() != MVT::i8)
14008 return SDValue();
14009 SDValue ShAmt1 = N1.getOperand(1);
14010 if (ShAmt1.getValueType() != MVT::i8)
14011 return SDValue();
14012 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14013 ShAmt0 = ShAmt0.getOperand(0);
14014 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14015 ShAmt1 = ShAmt1.getOperand(0);
14016
14017 DebugLoc DL = N->getDebugLoc();
14018 unsigned Opc = X86ISD::SHLD;
14019 SDValue Op0 = N0.getOperand(0);
14020 SDValue Op1 = N1.getOperand(0);
14021 if (ShAmt0.getOpcode() == ISD::SUB) {
14022 Opc = X86ISD::SHRD;
14023 std::swap(Op0, Op1);
14024 std::swap(ShAmt0, ShAmt1);
14025 }
14026
Evan Cheng8b1190a2010-04-28 01:18:01 +000014027 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014028 if (ShAmt1.getOpcode() == ISD::SUB) {
14029 SDValue Sum = ShAmt1.getOperand(0);
14030 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014031 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14032 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14033 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14034 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014035 return DAG.getNode(Opc, DL, VT,
14036 Op0, Op1,
14037 DAG.getNode(ISD::TRUNCATE, DL,
14038 MVT::i8, ShAmt0));
14039 }
14040 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14041 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14042 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014043 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014044 return DAG.getNode(Opc, DL, VT,
14045 N0.getOperand(0), N1.getOperand(0),
14046 DAG.getNode(ISD::TRUNCATE, DL,
14047 MVT::i8, ShAmt0));
14048 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014049
Evan Cheng760d1942010-01-04 21:22:48 +000014050 return SDValue();
14051}
14052
Craig Topperb4c94572011-10-21 06:55:01 +000014053static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14054 TargetLowering::DAGCombinerInfo &DCI,
14055 const X86Subtarget *Subtarget) {
14056 if (DCI.isBeforeLegalizeOps())
14057 return SDValue();
14058
14059 EVT VT = N->getValueType(0);
14060
14061 if (VT != MVT::i32 && VT != MVT::i64)
14062 return SDValue();
14063
14064 // Create BLSMSK instructions by finding X ^ (X-1)
14065 SDValue N0 = N->getOperand(0);
14066 SDValue N1 = N->getOperand(1);
14067 DebugLoc DL = N->getDebugLoc();
14068
14069 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14070 isAllOnes(N0.getOperand(1)))
14071 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14072
14073 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14074 isAllOnes(N1.getOperand(1)))
14075 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14076
14077 return SDValue();
14078}
14079
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014080/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14081static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14082 const X86Subtarget *Subtarget) {
14083 LoadSDNode *Ld = cast<LoadSDNode>(N);
14084 EVT RegVT = Ld->getValueType(0);
14085 EVT MemVT = Ld->getMemoryVT();
14086 DebugLoc dl = Ld->getDebugLoc();
14087 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14088
14089 ISD::LoadExtType Ext = Ld->getExtensionType();
14090
Nadav Rotemca6f2962011-09-18 19:00:23 +000014091 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014092 // shuffle. We need SSE4 for the shuffles.
14093 // TODO: It is possible to support ZExt by zeroing the undef values
14094 // during the shuffle phase or after the shuffle.
14095 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14096 assert(MemVT != RegVT && "Cannot extend to the same type");
14097 assert(MemVT.isVector() && "Must load a vector from memory");
14098
14099 unsigned NumElems = RegVT.getVectorNumElements();
14100 unsigned RegSz = RegVT.getSizeInBits();
14101 unsigned MemSz = MemVT.getSizeInBits();
14102 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014103 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014104 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14105
14106 // Attempt to load the original value using a single load op.
14107 // Find a scalar type which is equal to the loaded word size.
14108 MVT SclrLoadTy = MVT::i8;
14109 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14110 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14111 MVT Tp = (MVT::SimpleValueType)tp;
14112 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14113 SclrLoadTy = Tp;
14114 break;
14115 }
14116 }
14117
14118 // Proceed if a load word is found.
14119 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14120
14121 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14122 RegSz/SclrLoadTy.getSizeInBits());
14123
14124 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14125 RegSz/MemVT.getScalarType().getSizeInBits());
14126 // Can't shuffle using an illegal type.
14127 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14128
14129 // Perform a single load.
14130 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14131 Ld->getBasePtr(),
14132 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014133 Ld->isNonTemporal(), Ld->isInvariant(),
14134 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014135
14136 // Insert the word loaded into a vector.
14137 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14138 LoadUnitVecVT, ScalarLoad);
14139
14140 // Bitcast the loaded value to a vector of the original element type, in
14141 // the size of the target vector type.
14142 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14143 unsigned SizeRatio = RegSz/MemSz;
14144
14145 // Redistribute the loaded elements into the different locations.
14146 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14147 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14148
14149 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14150 DAG.getUNDEF(SlicedVec.getValueType()),
14151 ShuffleVec.data());
14152
14153 // Bitcast to the requested type.
14154 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14155 // Replace the original load with the new sequence
14156 // and return the new chain.
14157 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14158 return SDValue(ScalarLoad.getNode(), 1);
14159 }
14160
14161 return SDValue();
14162}
14163
Chris Lattner149a4e52008-02-22 02:09:43 +000014164/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014165static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014166 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014167 StoreSDNode *St = cast<StoreSDNode>(N);
14168 EVT VT = St->getValue().getValueType();
14169 EVT StVT = St->getMemoryVT();
14170 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014171 SDValue StoredVal = St->getOperand(1);
14172 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14173
14174 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014175 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14176 // 128-bit ones. If in the future the cost becomes only one memory access the
14177 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014178 if (VT.getSizeInBits() == 256 &&
14179 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14180 StoredVal.getNumOperands() == 2) {
14181
14182 SDValue Value0 = StoredVal.getOperand(0);
14183 SDValue Value1 = StoredVal.getOperand(1);
14184
14185 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14186 SDValue Ptr0 = St->getBasePtr();
14187 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14188
14189 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14190 St->getPointerInfo(), St->isVolatile(),
14191 St->isNonTemporal(), St->getAlignment());
14192 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14193 St->getPointerInfo(), St->isVolatile(),
14194 St->isNonTemporal(), St->getAlignment());
14195 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14196 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014197
14198 // Optimize trunc store (of multiple scalars) to shuffle and store.
14199 // First, pack all of the elements in one place. Next, store to memory
14200 // in fewer chunks.
14201 if (St->isTruncatingStore() && VT.isVector()) {
14202 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14203 unsigned NumElems = VT.getVectorNumElements();
14204 assert(StVT != VT && "Cannot truncate to the same type");
14205 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14206 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14207
14208 // From, To sizes and ElemCount must be pow of two
14209 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014210 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014211 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014212 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014213
Nadav Rotem614061b2011-08-10 19:30:14 +000014214 unsigned SizeRatio = FromSz / ToSz;
14215
14216 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14217
14218 // Create a type on which we perform the shuffle
14219 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14220 StVT.getScalarType(), NumElems*SizeRatio);
14221
14222 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14223
14224 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14225 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14226 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14227
14228 // Can't shuffle using an illegal type
14229 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14230
14231 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14232 DAG.getUNDEF(WideVec.getValueType()),
14233 ShuffleVec.data());
14234 // At this point all of the data is stored at the bottom of the
14235 // register. We now need to save it to mem.
14236
14237 // Find the largest store unit
14238 MVT StoreType = MVT::i8;
14239 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14240 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14241 MVT Tp = (MVT::SimpleValueType)tp;
14242 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14243 StoreType = Tp;
14244 }
14245
14246 // Bitcast the original vector into a vector of store-size units
14247 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14248 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14249 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14250 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14251 SmallVector<SDValue, 8> Chains;
14252 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14253 TLI.getPointerTy());
14254 SDValue Ptr = St->getBasePtr();
14255
14256 // Perform one or more big stores into memory.
14257 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14258 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14259 StoreType, ShuffWide,
14260 DAG.getIntPtrConstant(i));
14261 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14262 St->getPointerInfo(), St->isVolatile(),
14263 St->isNonTemporal(), St->getAlignment());
14264 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14265 Chains.push_back(Ch);
14266 }
14267
14268 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14269 Chains.size());
14270 }
14271
14272
Chris Lattner149a4e52008-02-22 02:09:43 +000014273 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14274 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014275 // A preferable solution to the general problem is to figure out the right
14276 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014277
14278 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014279 if (VT.getSizeInBits() != 64)
14280 return SDValue();
14281
Devang Patel578efa92009-06-05 21:57:13 +000014282 const Function *F = DAG.getMachineFunction().getFunction();
14283 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000014284 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014285 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014286 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014287 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014288 isa<LoadSDNode>(St->getValue()) &&
14289 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14290 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014291 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014292 LoadSDNode *Ld = 0;
14293 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014294 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014295 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014296 // Must be a store of a load. We currently handle two cases: the load
14297 // is a direct child, and it's under an intervening TokenFactor. It is
14298 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014299 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014300 Ld = cast<LoadSDNode>(St->getChain());
14301 else if (St->getValue().hasOneUse() &&
14302 ChainVal->getOpcode() == ISD::TokenFactor) {
14303 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014304 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014305 TokenFactorIndex = i;
14306 Ld = cast<LoadSDNode>(St->getValue());
14307 } else
14308 Ops.push_back(ChainVal->getOperand(i));
14309 }
14310 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014311
Evan Cheng536e6672009-03-12 05:59:15 +000014312 if (!Ld || !ISD::isNormalLoad(Ld))
14313 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014314
Evan Cheng536e6672009-03-12 05:59:15 +000014315 // If this is not the MMX case, i.e. we are just turning i64 load/store
14316 // into f64 load/store, avoid the transformation if there are multiple
14317 // uses of the loaded value.
14318 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14319 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014320
Evan Cheng536e6672009-03-12 05:59:15 +000014321 DebugLoc LdDL = Ld->getDebugLoc();
14322 DebugLoc StDL = N->getDebugLoc();
14323 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14324 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14325 // pair instead.
14326 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014327 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014328 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14329 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014330 Ld->isNonTemporal(), Ld->isInvariant(),
14331 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014332 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014333 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014334 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014335 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014336 Ops.size());
14337 }
Evan Cheng536e6672009-03-12 05:59:15 +000014338 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014339 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014340 St->isVolatile(), St->isNonTemporal(),
14341 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014342 }
Evan Cheng536e6672009-03-12 05:59:15 +000014343
14344 // Otherwise, lower to two pairs of 32-bit loads / stores.
14345 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014346 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14347 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014348
Owen Anderson825b72b2009-08-11 20:47:22 +000014349 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014350 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014351 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014352 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014353 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014354 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014355 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014356 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014357 MinAlign(Ld->getAlignment(), 4));
14358
14359 SDValue NewChain = LoLd.getValue(1);
14360 if (TokenFactorIndex != -1) {
14361 Ops.push_back(LoLd);
14362 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014363 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014364 Ops.size());
14365 }
14366
14367 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014368 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14369 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014370
14371 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014372 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014373 St->isVolatile(), St->isNonTemporal(),
14374 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014375 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014376 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014377 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014378 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014379 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014380 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014381 }
Dan Gohman475871a2008-07-27 21:46:04 +000014382 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014383}
14384
Duncan Sands17470be2011-09-22 20:15:48 +000014385/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14386/// and return the operands for the horizontal operation in LHS and RHS. A
14387/// horizontal operation performs the binary operation on successive elements
14388/// of its first operand, then on successive elements of its second operand,
14389/// returning the resulting values in a vector. For example, if
14390/// A = < float a0, float a1, float a2, float a3 >
14391/// and
14392/// B = < float b0, float b1, float b2, float b3 >
14393/// then the result of doing a horizontal operation on A and B is
14394/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14395/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14396/// A horizontal-op B, for some already available A and B, and if so then LHS is
14397/// set to A, RHS to B, and the routine returns 'true'.
14398/// Note that the binary operation should have the property that if one of the
14399/// operands is UNDEF then the result is UNDEF.
14400static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14401 // Look for the following pattern: if
14402 // A = < float a0, float a1, float a2, float a3 >
14403 // B = < float b0, float b1, float b2, float b3 >
14404 // and
14405 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14406 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14407 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14408 // which is A horizontal-op B.
14409
14410 // At least one of the operands should be a vector shuffle.
14411 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14412 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14413 return false;
14414
14415 EVT VT = LHS.getValueType();
14416 unsigned N = VT.getVectorNumElements();
14417
14418 // View LHS in the form
14419 // LHS = VECTOR_SHUFFLE A, B, LMask
14420 // If LHS is not a shuffle then pretend it is the shuffle
14421 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14422 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14423 // type VT.
14424 SDValue A, B;
14425 SmallVector<int, 8> LMask(N);
14426 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14427 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14428 A = LHS.getOperand(0);
14429 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14430 B = LHS.getOperand(1);
14431 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14432 } else {
14433 if (LHS.getOpcode() != ISD::UNDEF)
14434 A = LHS;
14435 for (unsigned i = 0; i != N; ++i)
14436 LMask[i] = i;
14437 }
14438
14439 // Likewise, view RHS in the form
14440 // RHS = VECTOR_SHUFFLE C, D, RMask
14441 SDValue C, D;
14442 SmallVector<int, 8> RMask(N);
14443 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14444 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14445 C = RHS.getOperand(0);
14446 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14447 D = RHS.getOperand(1);
14448 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14449 } else {
14450 if (RHS.getOpcode() != ISD::UNDEF)
14451 C = RHS;
14452 for (unsigned i = 0; i != N; ++i)
14453 RMask[i] = i;
14454 }
14455
14456 // Check that the shuffles are both shuffling the same vectors.
14457 if (!(A == C && B == D) && !(A == D && B == C))
14458 return false;
14459
14460 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14461 if (!A.getNode() && !B.getNode())
14462 return false;
14463
14464 // If A and B occur in reverse order in RHS, then "swap" them (which means
14465 // rewriting the mask).
14466 if (A != C)
14467 for (unsigned i = 0; i != N; ++i) {
14468 unsigned Idx = RMask[i];
14469 if (Idx < N)
14470 RMask[i] += N;
14471 else if (Idx < 2*N)
14472 RMask[i] -= N;
14473 }
14474
14475 // At this point LHS and RHS are equivalent to
14476 // LHS = VECTOR_SHUFFLE A, B, LMask
14477 // RHS = VECTOR_SHUFFLE A, B, RMask
14478 // Check that the masks correspond to performing a horizontal operation.
14479 for (unsigned i = 0; i != N; ++i) {
14480 unsigned LIdx = LMask[i], RIdx = RMask[i];
14481
14482 // Ignore any UNDEF components.
14483 if (LIdx >= 2*N || RIdx >= 2*N || (!A.getNode() && (LIdx < N || RIdx < N))
14484 || (!B.getNode() && (LIdx >= N || RIdx >= N)))
14485 continue;
14486
14487 // Check that successive elements are being operated on. If not, this is
14488 // not a horizontal operation.
14489 if (!(LIdx == 2*i && RIdx == 2*i + 1) &&
14490 !(isCommutative && LIdx == 2*i + 1 && RIdx == 2*i))
14491 return false;
14492 }
14493
14494 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14495 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14496 return true;
14497}
14498
14499/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14500static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14501 const X86Subtarget *Subtarget) {
14502 EVT VT = N->getValueType(0);
14503 SDValue LHS = N->getOperand(0);
14504 SDValue RHS = N->getOperand(1);
14505
14506 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014507 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014508 isHorizontalBinOp(LHS, RHS, true))
14509 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14510 return SDValue();
14511}
14512
14513/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14514static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14515 const X86Subtarget *Subtarget) {
14516 EVT VT = N->getValueType(0);
14517 SDValue LHS = N->getOperand(0);
14518 SDValue RHS = N->getOperand(1);
14519
14520 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014521 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014522 isHorizontalBinOp(LHS, RHS, false))
14523 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14524 return SDValue();
14525}
14526
Chris Lattner6cf73262008-01-25 06:14:17 +000014527/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14528/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014529static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014530 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14531 // F[X]OR(0.0, x) -> x
14532 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014533 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14534 if (C->getValueAPF().isPosZero())
14535 return N->getOperand(1);
14536 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14537 if (C->getValueAPF().isPosZero())
14538 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014539 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014540}
14541
14542/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014543static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014544 // FAND(0.0, x) -> 0.0
14545 // FAND(x, 0.0) -> 0.0
14546 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14547 if (C->getValueAPF().isPosZero())
14548 return N->getOperand(0);
14549 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14550 if (C->getValueAPF().isPosZero())
14551 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014552 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014553}
14554
Dan Gohmane5af2d32009-01-29 01:59:02 +000014555static SDValue PerformBTCombine(SDNode *N,
14556 SelectionDAG &DAG,
14557 TargetLowering::DAGCombinerInfo &DCI) {
14558 // BT ignores high bits in the bit index operand.
14559 SDValue Op1 = N->getOperand(1);
14560 if (Op1.hasOneUse()) {
14561 unsigned BitWidth = Op1.getValueSizeInBits();
14562 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14563 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014564 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14565 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014566 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014567 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14568 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14569 DCI.CommitTargetLoweringOpt(TLO);
14570 }
14571 return SDValue();
14572}
Chris Lattner83e6c992006-10-04 06:57:07 +000014573
Eli Friedman7a5e5552009-06-07 06:52:44 +000014574static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14575 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014576 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014577 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014578 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014579 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014580 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014581 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014582 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014583 }
14584 return SDValue();
14585}
14586
Evan Cheng2e489c42009-12-16 00:53:11 +000014587static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14588 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14589 // (and (i32 x86isd::setcc_carry), 1)
14590 // This eliminates the zext. This transformation is necessary because
14591 // ISD::SETCC is always legalized to i8.
14592 DebugLoc dl = N->getDebugLoc();
14593 SDValue N0 = N->getOperand(0);
14594 EVT VT = N->getValueType(0);
14595 if (N0.getOpcode() == ISD::AND &&
14596 N0.hasOneUse() &&
14597 N0.getOperand(0).hasOneUse()) {
14598 SDValue N00 = N0.getOperand(0);
14599 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14600 return SDValue();
14601 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14602 if (!C || C->getZExtValue() != 1)
14603 return SDValue();
14604 return DAG.getNode(ISD::AND, dl, VT,
14605 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14606 N00.getOperand(0), N00.getOperand(1)),
14607 DAG.getConstant(1, VT));
14608 }
14609
14610 return SDValue();
14611}
14612
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014613// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14614static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14615 unsigned X86CC = N->getConstantOperandVal(0);
14616 SDValue EFLAG = N->getOperand(1);
14617 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014618
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014619 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14620 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14621 // cases.
14622 if (X86CC == X86::COND_B)
14623 return DAG.getNode(ISD::AND, DL, MVT::i8,
14624 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14625 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14626 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014627
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014628 return SDValue();
14629}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014630
Benjamin Kramer1396c402011-06-18 11:09:41 +000014631static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14632 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014633 SDValue Op0 = N->getOperand(0);
14634 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14635 // a 32-bit target where SSE doesn't support i64->FP operations.
14636 if (Op0.getOpcode() == ISD::LOAD) {
14637 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14638 EVT VT = Ld->getValueType(0);
14639 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14640 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14641 !XTLI->getSubtarget()->is64Bit() &&
14642 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014643 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14644 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014645 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14646 return FILDChain;
14647 }
14648 }
14649 return SDValue();
14650}
14651
Chris Lattner23a01992010-12-20 01:37:09 +000014652// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14653static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14654 X86TargetLowering::DAGCombinerInfo &DCI) {
14655 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14656 // the result is either zero or one (depending on the input carry bit).
14657 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14658 if (X86::isZeroNode(N->getOperand(0)) &&
14659 X86::isZeroNode(N->getOperand(1)) &&
14660 // We don't have a good way to replace an EFLAGS use, so only do this when
14661 // dead right now.
14662 SDValue(N, 1).use_empty()) {
14663 DebugLoc DL = N->getDebugLoc();
14664 EVT VT = N->getValueType(0);
14665 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14666 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14667 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14668 DAG.getConstant(X86::COND_B,MVT::i8),
14669 N->getOperand(2)),
14670 DAG.getConstant(1, VT));
14671 return DCI.CombineTo(N, Res1, CarryOut);
14672 }
14673
14674 return SDValue();
14675}
14676
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014677// fold (add Y, (sete X, 0)) -> adc 0, Y
14678// (add Y, (setne X, 0)) -> sbb -1, Y
14679// (sub (sete X, 0), Y) -> sbb 0, Y
14680// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014681static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014682 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014683
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014684 // Look through ZExts.
14685 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14686 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14687 return SDValue();
14688
14689 SDValue SetCC = Ext.getOperand(0);
14690 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14691 return SDValue();
14692
14693 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14694 if (CC != X86::COND_E && CC != X86::COND_NE)
14695 return SDValue();
14696
14697 SDValue Cmp = SetCC.getOperand(1);
14698 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014699 !X86::isZeroNode(Cmp.getOperand(1)) ||
14700 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014701 return SDValue();
14702
14703 SDValue CmpOp0 = Cmp.getOperand(0);
14704 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14705 DAG.getConstant(1, CmpOp0.getValueType()));
14706
14707 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14708 if (CC == X86::COND_NE)
14709 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14710 DL, OtherVal.getValueType(), OtherVal,
14711 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14712 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14713 DL, OtherVal.getValueType(), OtherVal,
14714 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14715}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014716
Craig Topper54f952a2011-11-19 09:02:40 +000014717/// PerformADDCombine - Do target-specific dag combines on integer adds.
14718static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14719 const X86Subtarget *Subtarget) {
14720 EVT VT = N->getValueType(0);
14721 SDValue Op0 = N->getOperand(0);
14722 SDValue Op1 = N->getOperand(1);
14723
14724 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014725 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014726 isHorizontalBinOp(Op0, Op1, true))
14727 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14728
14729 return OptimizeConditionalInDecrement(N, DAG);
14730}
14731
14732static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14733 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014734 SDValue Op0 = N->getOperand(0);
14735 SDValue Op1 = N->getOperand(1);
14736
14737 // X86 can't encode an immediate LHS of a sub. See if we can push the
14738 // negation into a preceding instruction.
14739 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014740 // If the RHS of the sub is a XOR with one use and a constant, invert the
14741 // immediate. Then add one to the LHS of the sub so we can turn
14742 // X-Y -> X+~Y+1, saving one register.
14743 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14744 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014745 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014746 EVT VT = Op0.getValueType();
14747 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14748 Op1.getOperand(0),
14749 DAG.getConstant(~XorC, VT));
14750 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014751 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014752 }
14753 }
14754
Craig Topper54f952a2011-11-19 09:02:40 +000014755 // Try to synthesize horizontal adds from adds of shuffles.
14756 EVT VT = N->getValueType(0);
Craig Topperc0d82852011-11-22 00:44:41 +000014757 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014758 isHorizontalBinOp(Op0, Op1, false))
14759 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14760
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014761 return OptimizeConditionalInDecrement(N, DAG);
14762}
14763
Dan Gohman475871a2008-07-27 21:46:04 +000014764SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014765 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014766 SelectionDAG &DAG = DCI.DAG;
14767 switch (N->getOpcode()) {
14768 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014769 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014770 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014771 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014772 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014773 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014774 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14775 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014776 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014777 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014778 case ISD::SHL:
14779 case ISD::SRA:
14780 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014781 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014782 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014783 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014784 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014785 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014786 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014787 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14788 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014789 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014790 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14791 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014792 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014793 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014794 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014795 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014796 case X86ISD::SHUFPS: // Handle all target specific shuffles
14797 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014798 case X86ISD::PALIGN:
Craig Topper06cb6802011-11-26 20:47:44 +000014799 case X86ISD::PUNPCKH:
14800 case X86ISD::UNPCKHP:
14801 case X86ISD::PUNPCKL:
14802 case X86ISD::UNPCKLP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014803 case X86ISD::MOVHLPS:
14804 case X86ISD::MOVLHPS:
14805 case X86ISD::PSHUFD:
14806 case X86ISD::PSHUFHW:
14807 case X86ISD::PSHUFLW:
14808 case X86ISD::MOVSS:
14809 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014810 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014811 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000014812 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014813 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014814 }
14815
Dan Gohman475871a2008-07-27 21:46:04 +000014816 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014817}
14818
Evan Chenge5b51ac2010-04-17 06:13:15 +000014819/// isTypeDesirableForOp - Return true if the target has native support for
14820/// the specified value type and it is 'desirable' to use the type for the
14821/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14822/// instruction encodings are longer and some i16 instructions are slow.
14823bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14824 if (!isTypeLegal(VT))
14825 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014826 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014827 return true;
14828
14829 switch (Opc) {
14830 default:
14831 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014832 case ISD::LOAD:
14833 case ISD::SIGN_EXTEND:
14834 case ISD::ZERO_EXTEND:
14835 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014836 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014837 case ISD::SRL:
14838 case ISD::SUB:
14839 case ISD::ADD:
14840 case ISD::MUL:
14841 case ISD::AND:
14842 case ISD::OR:
14843 case ISD::XOR:
14844 return false;
14845 }
14846}
14847
14848/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014849/// beneficial for dag combiner to promote the specified node. If true, it
14850/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014851bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014852 EVT VT = Op.getValueType();
14853 if (VT != MVT::i16)
14854 return false;
14855
Evan Cheng4c26e932010-04-19 19:29:22 +000014856 bool Promote = false;
14857 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014858 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014859 default: break;
14860 case ISD::LOAD: {
14861 LoadSDNode *LD = cast<LoadSDNode>(Op);
14862 // If the non-extending load has a single use and it's not live out, then it
14863 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014864 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14865 Op.hasOneUse()*/) {
14866 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14867 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14868 // The only case where we'd want to promote LOAD (rather then it being
14869 // promoted as an operand is when it's only use is liveout.
14870 if (UI->getOpcode() != ISD::CopyToReg)
14871 return false;
14872 }
14873 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014874 Promote = true;
14875 break;
14876 }
14877 case ISD::SIGN_EXTEND:
14878 case ISD::ZERO_EXTEND:
14879 case ISD::ANY_EXTEND:
14880 Promote = true;
14881 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014882 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014883 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014884 SDValue N0 = Op.getOperand(0);
14885 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014886 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014887 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014888 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014889 break;
14890 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014891 case ISD::ADD:
14892 case ISD::MUL:
14893 case ISD::AND:
14894 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014895 case ISD::XOR:
14896 Commute = true;
14897 // fallthrough
14898 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014899 SDValue N0 = Op.getOperand(0);
14900 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014901 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014902 return false;
14903 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014904 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014905 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014906 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014907 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014908 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014909 }
14910 }
14911
14912 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014913 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014914}
14915
Evan Cheng60c07e12006-07-05 22:17:51 +000014916//===----------------------------------------------------------------------===//
14917// X86 Inline Assembly Support
14918//===----------------------------------------------------------------------===//
14919
Chris Lattnerb8105652009-07-20 17:51:36 +000014920bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14921 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014922
14923 std::string AsmStr = IA->getAsmString();
14924
14925 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014926 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014927 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014928
14929 switch (AsmPieces.size()) {
14930 default: return false;
14931 case 1:
14932 AsmStr = AsmPieces[0];
14933 AsmPieces.clear();
14934 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14935
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014936 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014937 // we will turn this bswap into something that will be lowered to logical ops
14938 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14939 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014940 // bswap $0
14941 if (AsmPieces.size() == 2 &&
14942 (AsmPieces[0] == "bswap" ||
14943 AsmPieces[0] == "bswapq" ||
14944 AsmPieces[0] == "bswapl") &&
14945 (AsmPieces[1] == "$0" ||
14946 AsmPieces[1] == "${0:q}")) {
14947 // No need to check constraints, nothing other than the equivalent of
14948 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014949 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014950 if (!Ty || Ty->getBitWidth() % 16 != 0)
14951 return false;
14952 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014953 }
14954 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014955 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014956 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014957 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014958 AsmPieces[1] == "$$8," &&
14959 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014960 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14961 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014962 const std::string &ConstraintsStr = IA->getConstraintString();
14963 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014964 std::sort(AsmPieces.begin(), AsmPieces.end());
14965 if (AsmPieces.size() == 4 &&
14966 AsmPieces[0] == "~{cc}" &&
14967 AsmPieces[1] == "~{dirflag}" &&
14968 AsmPieces[2] == "~{flags}" &&
14969 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014970 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014971 if (!Ty || Ty->getBitWidth() % 16 != 0)
14972 return false;
14973 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014974 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014975 }
14976 break;
14977 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014978 if (CI->getType()->isIntegerTy(32) &&
14979 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14980 SmallVector<StringRef, 4> Words;
14981 SplitString(AsmPieces[0], Words, " \t,");
14982 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14983 Words[2] == "${0:w}") {
14984 Words.clear();
14985 SplitString(AsmPieces[1], Words, " \t,");
14986 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14987 Words[2] == "$0") {
14988 Words.clear();
14989 SplitString(AsmPieces[2], Words, " \t,");
14990 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14991 Words[2] == "${0:w}") {
14992 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014993 const std::string &ConstraintsStr = IA->getConstraintString();
14994 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014995 std::sort(AsmPieces.begin(), AsmPieces.end());
14996 if (AsmPieces.size() == 4 &&
14997 AsmPieces[0] == "~{cc}" &&
14998 AsmPieces[1] == "~{dirflag}" &&
14999 AsmPieces[2] == "~{flags}" &&
15000 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015001 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015002 if (!Ty || Ty->getBitWidth() % 16 != 0)
15003 return false;
15004 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015005 }
15006 }
15007 }
15008 }
15009 }
Evan Cheng55d42002011-01-08 01:24:27 +000015010
15011 if (CI->getType()->isIntegerTy(64)) {
15012 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15013 if (Constraints.size() >= 2 &&
15014 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15015 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15016 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
15017 SmallVector<StringRef, 4> Words;
15018 SplitString(AsmPieces[0], Words, " \t");
15019 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000015020 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015021 SplitString(AsmPieces[1], Words, " \t");
15022 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
15023 Words.clear();
15024 SplitString(AsmPieces[2], Words, " \t,");
15025 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
15026 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015027 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015028 if (!Ty || Ty->getBitWidth() % 16 != 0)
15029 return false;
15030 return IntrinsicLowering::LowerToByteSwap(CI);
15031 }
Chris Lattnerb8105652009-07-20 17:51:36 +000015032 }
15033 }
15034 }
15035 }
15036 break;
15037 }
15038 return false;
15039}
15040
15041
15042
Chris Lattnerf4dff842006-07-11 02:54:03 +000015043/// getConstraintType - Given a constraint letter, return the type of
15044/// constraint it is for this target.
15045X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015046X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15047 if (Constraint.size() == 1) {
15048 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015049 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015050 case 'q':
15051 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015052 case 'f':
15053 case 't':
15054 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015055 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015056 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015057 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015058 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015059 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015060 case 'a':
15061 case 'b':
15062 case 'c':
15063 case 'd':
15064 case 'S':
15065 case 'D':
15066 case 'A':
15067 return C_Register;
15068 case 'I':
15069 case 'J':
15070 case 'K':
15071 case 'L':
15072 case 'M':
15073 case 'N':
15074 case 'G':
15075 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015076 case 'e':
15077 case 'Z':
15078 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015079 default:
15080 break;
15081 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015082 }
Chris Lattner4234f572007-03-25 02:14:49 +000015083 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015084}
15085
John Thompson44ab89e2010-10-29 17:29:13 +000015086/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015087/// This object must already have been set up with the operand type
15088/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015089TargetLowering::ConstraintWeight
15090 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015091 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015092 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015093 Value *CallOperandVal = info.CallOperandVal;
15094 // If we don't have a value, we can't do a match,
15095 // but allow it at the lowest weight.
15096 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015097 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015098 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015099 // Look at the constraint type.
15100 switch (*constraint) {
15101 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015102 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15103 case 'R':
15104 case 'q':
15105 case 'Q':
15106 case 'a':
15107 case 'b':
15108 case 'c':
15109 case 'd':
15110 case 'S':
15111 case 'D':
15112 case 'A':
15113 if (CallOperandVal->getType()->isIntegerTy())
15114 weight = CW_SpecificReg;
15115 break;
15116 case 'f':
15117 case 't':
15118 case 'u':
15119 if (type->isFloatingPointTy())
15120 weight = CW_SpecificReg;
15121 break;
15122 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015123 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015124 weight = CW_SpecificReg;
15125 break;
15126 case 'x':
15127 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015128 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015129 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015130 break;
15131 case 'I':
15132 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15133 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015134 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015135 }
15136 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015137 case 'J':
15138 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15139 if (C->getZExtValue() <= 63)
15140 weight = CW_Constant;
15141 }
15142 break;
15143 case 'K':
15144 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15145 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15146 weight = CW_Constant;
15147 }
15148 break;
15149 case 'L':
15150 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15151 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15152 weight = CW_Constant;
15153 }
15154 break;
15155 case 'M':
15156 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15157 if (C->getZExtValue() <= 3)
15158 weight = CW_Constant;
15159 }
15160 break;
15161 case 'N':
15162 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15163 if (C->getZExtValue() <= 0xff)
15164 weight = CW_Constant;
15165 }
15166 break;
15167 case 'G':
15168 case 'C':
15169 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15170 weight = CW_Constant;
15171 }
15172 break;
15173 case 'e':
15174 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15175 if ((C->getSExtValue() >= -0x80000000LL) &&
15176 (C->getSExtValue() <= 0x7fffffffLL))
15177 weight = CW_Constant;
15178 }
15179 break;
15180 case 'Z':
15181 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15182 if (C->getZExtValue() <= 0xffffffff)
15183 weight = CW_Constant;
15184 }
15185 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015186 }
15187 return weight;
15188}
15189
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015190/// LowerXConstraint - try to replace an X constraint, which matches anything,
15191/// with another that has more specific requirements based on the type of the
15192/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015193const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015194LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015195 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15196 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015197 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015198 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015199 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015200 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015201 return "x";
15202 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015203
Chris Lattner5e764232008-04-26 23:02:14 +000015204 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015205}
15206
Chris Lattner48884cd2007-08-25 00:47:38 +000015207/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15208/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015209void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015210 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015211 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015212 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015213 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015214
Eric Christopher100c8332011-06-02 23:16:42 +000015215 // Only support length 1 constraints for now.
15216 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015217
Eric Christopher100c8332011-06-02 23:16:42 +000015218 char ConstraintLetter = Constraint[0];
15219 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015220 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015221 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015222 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015223 if (C->getZExtValue() <= 31) {
15224 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015225 break;
15226 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015227 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015228 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015229 case 'J':
15230 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015231 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015232 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15233 break;
15234 }
15235 }
15236 return;
15237 case 'K':
15238 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015239 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015240 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15241 break;
15242 }
15243 }
15244 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015245 case 'N':
15246 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015247 if (C->getZExtValue() <= 255) {
15248 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015249 break;
15250 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015251 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015252 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015253 case 'e': {
15254 // 32-bit signed value
15255 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015256 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15257 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015258 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015259 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015260 break;
15261 }
15262 // FIXME gcc accepts some relocatable values here too, but only in certain
15263 // memory models; it's complicated.
15264 }
15265 return;
15266 }
15267 case 'Z': {
15268 // 32-bit unsigned value
15269 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015270 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15271 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015272 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15273 break;
15274 }
15275 }
15276 // FIXME gcc accepts some relocatable values here too, but only in certain
15277 // memory models; it's complicated.
15278 return;
15279 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015280 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015281 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015282 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015283 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015284 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015285 break;
15286 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015287
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015288 // In any sort of PIC mode addresses need to be computed at runtime by
15289 // adding in a register or some sort of table lookup. These can't
15290 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015291 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015292 return;
15293
Chris Lattnerdc43a882007-05-03 16:52:29 +000015294 // If we are in non-pic codegen mode, we allow the address of a global (with
15295 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015296 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015297 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015298
Chris Lattner49921962009-05-08 18:23:14 +000015299 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15300 while (1) {
15301 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15302 Offset += GA->getOffset();
15303 break;
15304 } else if (Op.getOpcode() == ISD::ADD) {
15305 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15306 Offset += C->getZExtValue();
15307 Op = Op.getOperand(0);
15308 continue;
15309 }
15310 } else if (Op.getOpcode() == ISD::SUB) {
15311 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15312 Offset += -C->getZExtValue();
15313 Op = Op.getOperand(0);
15314 continue;
15315 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015316 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015317
Chris Lattner49921962009-05-08 18:23:14 +000015318 // Otherwise, this isn't something we can handle, reject it.
15319 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015320 }
Eric Christopherfd179292009-08-27 18:07:15 +000015321
Dan Gohman46510a72010-04-15 01:51:59 +000015322 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015323 // If we require an extra load to get this address, as in PIC mode, we
15324 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015325 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15326 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015327 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015328
Devang Patel0d881da2010-07-06 22:08:15 +000015329 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15330 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015331 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015332 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015333 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015334
Gabor Greifba36cb52008-08-28 21:40:38 +000015335 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015336 Ops.push_back(Result);
15337 return;
15338 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015339 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015340}
15341
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015342std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015343X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015344 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015345 // First, see if this is a constraint that directly corresponds to an LLVM
15346 // register class.
15347 if (Constraint.size() == 1) {
15348 // GCC Constraint Letters
15349 switch (Constraint[0]) {
15350 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015351 // TODO: Slight differences here in allocation order and leaving
15352 // RIP in the class. Do they matter any more here than they do
15353 // in the normal allocation?
15354 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15355 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015356 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015357 return std::make_pair(0U, X86::GR32RegisterClass);
15358 else if (VT == MVT::i16)
15359 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015360 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015361 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015362 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015363 return std::make_pair(0U, X86::GR64RegisterClass);
15364 break;
15365 }
15366 // 32-bit fallthrough
15367 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015368 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015369 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15370 else if (VT == MVT::i16)
15371 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015372 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015373 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15374 else if (VT == MVT::i64)
15375 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15376 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015377 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015378 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015379 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015380 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015381 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015382 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015383 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015384 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015385 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015386 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015387 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015388 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15389 if (VT == MVT::i16)
15390 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15391 if (VT == MVT::i32 || !Subtarget->is64Bit())
15392 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15393 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015394 case 'f': // FP Stack registers.
15395 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15396 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015397 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015398 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015399 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015400 return std::make_pair(0U, X86::RFP64RegisterClass);
15401 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015402 case 'y': // MMX_REGS if MMX allowed.
15403 if (!Subtarget->hasMMX()) break;
15404 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015405 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015406 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015407 // FALL THROUGH.
15408 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015409 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015410
Owen Anderson825b72b2009-08-11 20:47:22 +000015411 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015412 default: break;
15413 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015414 case MVT::f32:
15415 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015416 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015417 case MVT::f64:
15418 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015419 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015420 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015421 case MVT::v16i8:
15422 case MVT::v8i16:
15423 case MVT::v4i32:
15424 case MVT::v2i64:
15425 case MVT::v4f32:
15426 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015427 return std::make_pair(0U, X86::VR128RegisterClass);
15428 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015429 break;
15430 }
15431 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015432
Chris Lattnerf76d1802006-07-31 23:26:50 +000015433 // Use the default implementation in TargetLowering to convert the register
15434 // constraint into a member of a register class.
15435 std::pair<unsigned, const TargetRegisterClass*> Res;
15436 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015437
15438 // Not found as a standard register?
15439 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015440 // Map st(0) -> st(7) -> ST0
15441 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15442 tolower(Constraint[1]) == 's' &&
15443 tolower(Constraint[2]) == 't' &&
15444 Constraint[3] == '(' &&
15445 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15446 Constraint[5] == ')' &&
15447 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015448
Chris Lattner56d77c72009-09-13 22:41:48 +000015449 Res.first = X86::ST0+Constraint[4]-'0';
15450 Res.second = X86::RFP80RegisterClass;
15451 return Res;
15452 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015453
Chris Lattner56d77c72009-09-13 22:41:48 +000015454 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015455 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015456 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015457 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015458 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015459 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015460
15461 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015462 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015463 Res.first = X86::EFLAGS;
15464 Res.second = X86::CCRRegisterClass;
15465 return Res;
15466 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015467
Dale Johannesen330169f2008-11-13 21:52:36 +000015468 // 'A' means EAX + EDX.
15469 if (Constraint == "A") {
15470 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015471 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015472 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015473 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015474 return Res;
15475 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015476
Chris Lattnerf76d1802006-07-31 23:26:50 +000015477 // Otherwise, check to see if this is a register class of the wrong value
15478 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15479 // turn into {ax},{dx}.
15480 if (Res.second->hasType(VT))
15481 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015482
Chris Lattnerf76d1802006-07-31 23:26:50 +000015483 // All of the single-register GCC register classes map their values onto
15484 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15485 // really want an 8-bit or 32-bit register, map to the appropriate register
15486 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015487 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015488 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015489 unsigned DestReg = 0;
15490 switch (Res.first) {
15491 default: break;
15492 case X86::AX: DestReg = X86::AL; break;
15493 case X86::DX: DestReg = X86::DL; break;
15494 case X86::CX: DestReg = X86::CL; break;
15495 case X86::BX: DestReg = X86::BL; break;
15496 }
15497 if (DestReg) {
15498 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015499 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015500 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015501 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015502 unsigned DestReg = 0;
15503 switch (Res.first) {
15504 default: break;
15505 case X86::AX: DestReg = X86::EAX; break;
15506 case X86::DX: DestReg = X86::EDX; break;
15507 case X86::CX: DestReg = X86::ECX; break;
15508 case X86::BX: DestReg = X86::EBX; break;
15509 case X86::SI: DestReg = X86::ESI; break;
15510 case X86::DI: DestReg = X86::EDI; break;
15511 case X86::BP: DestReg = X86::EBP; break;
15512 case X86::SP: DestReg = X86::ESP; break;
15513 }
15514 if (DestReg) {
15515 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015516 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015517 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015518 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015519 unsigned DestReg = 0;
15520 switch (Res.first) {
15521 default: break;
15522 case X86::AX: DestReg = X86::RAX; break;
15523 case X86::DX: DestReg = X86::RDX; break;
15524 case X86::CX: DestReg = X86::RCX; break;
15525 case X86::BX: DestReg = X86::RBX; break;
15526 case X86::SI: DestReg = X86::RSI; break;
15527 case X86::DI: DestReg = X86::RDI; break;
15528 case X86::BP: DestReg = X86::RBP; break;
15529 case X86::SP: DestReg = X86::RSP; break;
15530 }
15531 if (DestReg) {
15532 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015533 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015534 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015535 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015536 } else if (Res.second == X86::FR32RegisterClass ||
15537 Res.second == X86::FR64RegisterClass ||
15538 Res.second == X86::VR128RegisterClass) {
15539 // Handle references to XMM physical registers that got mapped into the
15540 // wrong class. This can happen with constraints like {xmm0} where the
15541 // target independent register mapper will just pick the first match it can
15542 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015543 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015544 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015545 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015546 Res.second = X86::FR64RegisterClass;
15547 else if (X86::VR128RegisterClass->hasType(VT))
15548 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015549 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015550
Chris Lattnerf76d1802006-07-31 23:26:50 +000015551 return Res;
15552}