blob: 74b8b388773ac22ad48af5be9b6a97c1a96c2d20 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Jesse Barnes79e53942008-11-07 14:24:08 -0800104typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800106} intel_range_t;
107
108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int dot_limit;
110 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800111} intel_p2_t;
112
Ma Lingd4906092009-03-18 20:13:27 +0800113typedef struct intel_limit intel_limit_t;
114struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 intel_range_t dot, vco, n, m, m1, m2, p, p1;
116 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Daniel Vetterd2acd212012-10-20 20:57:43 +0200119int
120intel_pch_rawclk(struct drm_device *dev)
121{
122 struct drm_i915_private *dev_priv = dev->dev_private;
123
124 WARN_ON(!HAS_PCH_SPLIT(dev));
125
126 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
127}
128
Chris Wilson021357a2010-09-07 20:54:59 +0100129static inline u32 /* units of 100MHz */
130intel_fdi_link_freq(struct drm_device *dev)
131{
Chris Wilson8b99e682010-10-13 09:59:17 +0100132 if (IS_GEN5(dev)) {
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
135 } else
136 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100137}
138
Daniel Vetter5d536e22013-07-06 12:52:06 +0200139static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200141 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200142 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .m = { .min = 96, .max = 140 },
144 .m1 = { .min = 18, .max = 26 },
145 .m2 = { .min = 6, .max = 16 },
146 .p = { .min = 4, .max = 128 },
147 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 165000,
149 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dvo = {
153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 4 },
163};
164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
Eric Anholt273e27c2011-03-30 13:01:10 -0700177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 20000, .max = 400000 },
180 .vco = { .min = 1400000, .max = 2800000 },
181 .n = { .min = 1, .max = 6 },
182 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100183 .m1 = { .min = 8, .max = 18 },
184 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 200000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 7, .max = 98 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 112000,
201 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
Eric Anholt273e27c2011-03-30 13:01:10 -0700204
Keith Packarde4b36692009-06-05 19:22:17 -0700205static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 25000, .max = 270000 },
207 .vco = { .min = 1750000, .max = 3500000},
208 .n = { .min = 1, .max = 4 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 10, .max = 30 },
213 .p1 = { .min = 1, .max = 3},
214 .p2 = { .dot_limit = 270000,
215 .p2_slow = 10,
216 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
220static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700221 .dot = { .min = 22000, .max = 400000 },
222 .vco = { .min = 1750000, .max = 3500000},
223 .n = { .min = 1, .max = 4 },
224 .m = { .min = 104, .max = 138 },
225 .m1 = { .min = 16, .max = 23 },
226 .m2 = { .min = 5, .max = 11 },
227 .p = { .min = 5, .max = 80 },
228 .p1 = { .min = 1, .max = 8},
229 .p2 = { .dot_limit = 165000,
230 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 20000, .max = 115000 },
235 .vco = { .min = 1750000, .max = 3500000 },
236 .n = { .min = 1, .max = 3 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 17, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 28, .max = 112 },
241 .p1 = { .min = 2, .max = 8 },
242 .p2 = { .dot_limit = 0,
243 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800244 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
247static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 80000, .max = 224000 },
249 .vco = { .min = 1750000, .max = 3500000 },
250 .n = { .min = 1, .max = 3 },
251 .m = { .min = 104, .max = 138 },
252 .m1 = { .min = 17, .max = 23 },
253 .m2 = { .min = 5, .max = 11 },
254 .p = { .min = 14, .max = 42 },
255 .p1 = { .min = 2, .max = 6 },
256 .p2 = { .dot_limit = 0,
257 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800258 },
Keith Packarde4b36692009-06-05 19:22:17 -0700259};
260
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500261static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 20000, .max = 400000},
263 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .n = { .min = 3, .max = 6 },
266 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 5, .max = 80 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 200000,
273 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1700000, .max = 3500000 },
279 .n = { .min = 3, .max = 6 },
280 .m = { .min = 2, .max = 256 },
281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 7, .max = 112 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 112000,
286 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* Ironlake / Sandybridge
290 *
291 * We calculate clock using (register_value + 2) for N/M1/M2, so here
292 * the range value for them is (actual_value - 2).
293 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800294static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 350000 },
296 .vco = { .min = 1760000, .max = 3510000 },
297 .n = { .min = 1, .max = 5 },
298 .m = { .min = 79, .max = 127 },
299 .m1 = { .min = 12, .max = 22 },
300 .m2 = { .min = 5, .max = 9 },
301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
303 .p2 = { .dot_limit = 225000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 3 },
311 .m = { .min = 79, .max = 118 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 28, .max = 112 },
315 .p1 = { .min = 2, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
Eric Anholt273e27c2011-03-30 13:01:10 -0700333/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 2 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358};
359
Ville Syrjälädc730512013-09-24 21:26:30 +0300360static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300361 /*
362 * These are the data rate limits (measured in fast clocks)
363 * since those are the strictest limits we have. The fast
364 * clock and actual rate limits are more relaxed, so checking
365 * them would make no difference.
366 */
367 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200368 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700369 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700370 .m1 = { .min = 2, .max = 3 },
371 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300372 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300373 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700374};
375
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300376static const intel_limit_t intel_limits_chv = {
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 540000 * 5},
384 .vco = { .min = 4860000, .max = 6700000 },
385 .n = { .min = 1, .max = 1 },
386 .m1 = { .min = 2, .max = 2 },
387 .m2 = { .min = 24 << 22, .max = 175 << 22 },
388 .p1 = { .min = 2, .max = 4 },
389 .p2 = { .p2_slow = 1, .p2_fast = 14 },
390};
391
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300392static void vlv_clock(int refclk, intel_clock_t *clock)
393{
394 clock->m = clock->m1 * clock->m2;
395 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200396 if (WARN_ON(clock->n == 0 || clock->p == 0))
397 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300398 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
399 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400}
401
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300402/**
403 * Returns whether any output on the specified pipe is of the specified type
404 */
405static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
406{
407 struct drm_device *dev = crtc->dev;
408 struct intel_encoder *encoder;
409
410 for_each_encoder_on_crtc(dev, crtc, encoder)
411 if (encoder->type == type)
412 return true;
413
414 return false;
415}
416
Chris Wilson1b894b52010-12-14 20:04:54 +0000417static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
418 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100424 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000425 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 limit = &intel_limits_ironlake_dual_lvds_100m;
427 else
428 limit = &intel_limits_ironlake_dual_lvds;
429 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000430 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431 limit = &intel_limits_ironlake_single_lvds_100m;
432 else
433 limit = &intel_limits_ironlake_single_lvds;
434 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200435 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800437
438 return limit;
439}
440
Ma Ling044c7c42009-03-18 20:13:23 +0800441static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
442{
443 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800444 const intel_limit_t *limit;
445
446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100447 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700448 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800449 else
Keith Packarde4b36692009-06-05 19:22:17 -0700450 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
452 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700453 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800454 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800458
459 return limit;
460}
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
464 struct drm_device *dev = crtc->dev;
465 const intel_limit_t *limit;
466
Eric Anholtbad720f2009-10-22 16:11:14 -0700467 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000468 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800470 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800474 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300476 } else if (IS_CHERRYVIEW(dev)) {
477 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700478 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300479 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 } else if (!IS_GEN2(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
482 limit = &intel_limits_i9xx_lvds;
483 else
484 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 } else {
486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700487 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700489 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200490 else
491 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 }
493 return limit;
494}
495
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500496/* m1 is reserved as 0 in Pineview, n is a ring counter */
497static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
Shaohua Li21778322009-02-23 15:19:16 +0800499 clock->m = clock->m2 + 2;
500 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200501 if (WARN_ON(clock->n == 0 || clock->p == 0))
502 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300503 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
504 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800505}
506
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200507static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
508{
509 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
510}
511
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200512static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800513{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200516 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
517 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520}
521
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300522static void chv_clock(int refclk, intel_clock_t *clock)
523{
524 clock->m = clock->m1 * clock->m2;
525 clock->p = clock->p1 * clock->p2;
526 if (WARN_ON(clock->n == 0 || clock->p == 0))
527 return;
528 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
529 clock->n << 22);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
531}
532
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800533#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534/**
535 * Returns whether the given set of divisors are valid for a given refclk with
536 * the given connectors.
537 */
538
Chris Wilson1b894b52010-12-14 20:04:54 +0000539static bool intel_PLL_is_valid(struct drm_device *dev,
540 const intel_limit_t *limit,
541 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300543 if (clock->n < limit->n.min || limit->n.max < clock->n)
544 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400548 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551
552 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
553 if (clock->m1 <= clock->m2)
554 INTELPllInvalid("m1 <= m2\n");
555
556 if (!IS_VALLEYVIEW(dev)) {
557 if (clock->p < limit->p.min || limit->p.max < clock->p)
558 INTELPllInvalid("p out of range\n");
559 if (clock->m < limit->m.min || limit->m.max < clock->m)
560 INTELPllInvalid("m out of range\n");
561 }
562
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400564 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
566 * connector, etc., rather than just a single range.
567 */
568 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570
571 return true;
572}
573
Ma Lingd4906092009-03-18 20:13:27 +0800574static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200575i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800576 int target, int refclk, intel_clock_t *match_clock,
577 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 int err = target;
582
Daniel Vettera210b022012-11-26 17:22:08 +0100583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100585 * For LVDS just rely on its current settings for dual-channel.
586 * We haven't figured out how to reliably set up different
587 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100589 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 clock.p2 = limit->p2.p2_fast;
591 else
592 clock.p2 = limit->p2.p2_slow;
593 } else {
594 if (target < limit->p2.dot_limit)
595 clock.p2 = limit->p2.p2_slow;
596 else
597 clock.p2 = limit->p2.p2_fast;
598 }
599
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
Zhao Yakui42158662009-11-20 11:24:18 +0800602 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
603 clock.m1++) {
604 for (clock.m2 = limit->m2.min;
605 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200606 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800607 break;
608 for (clock.n = limit->n.min;
609 clock.n <= limit->n.max; clock.n++) {
610 for (clock.p1 = limit->p1.min;
611 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 int this_err;
613
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200614 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000615 if (!intel_PLL_is_valid(dev, limit,
616 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800618 if (match_clock &&
619 clock.p != match_clock->p)
620 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 this_err = abs(clock.dot - target);
623 if (this_err < err) {
624 *best_clock = clock;
625 err = this_err;
626 }
627 }
628 }
629 }
630 }
631
632 return (err != target);
633}
634
Ma Lingd4906092009-03-18 20:13:27 +0800635static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200636pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
637 int target, int refclk, intel_clock_t *match_clock,
638 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200639{
640 struct drm_device *dev = crtc->dev;
641 intel_clock_t clock;
642 int err = target;
643
644 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
645 /*
646 * For LVDS just rely on its current settings for dual-channel.
647 * We haven't figured out how to reliably set up different
648 * single/dual channel state, if we even can.
649 */
650 if (intel_is_dual_link_lvds(dev))
651 clock.p2 = limit->p2.p2_fast;
652 else
653 clock.p2 = limit->p2.p2_slow;
654 } else {
655 if (target < limit->p2.dot_limit)
656 clock.p2 = limit->p2.p2_slow;
657 else
658 clock.p2 = limit->p2.p2_fast;
659 }
660
661 memset(best_clock, 0, sizeof(*best_clock));
662
663 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
664 clock.m1++) {
665 for (clock.m2 = limit->m2.min;
666 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 for (clock.n = limit->n.min;
668 clock.n <= limit->n.max; clock.n++) {
669 for (clock.p1 = limit->p1.min;
670 clock.p1 <= limit->p1.max; clock.p1++) {
671 int this_err;
672
673 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 if (!intel_PLL_is_valid(dev, limit,
675 &clock))
676 continue;
677 if (match_clock &&
678 clock.p != match_clock->p)
679 continue;
680
681 this_err = abs(clock.dot - target);
682 if (this_err < err) {
683 *best_clock = clock;
684 err = this_err;
685 }
686 }
687 }
688 }
689 }
690
691 return (err != target);
692}
693
Ma Lingd4906092009-03-18 20:13:27 +0800694static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200695g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
696 int target, int refclk, intel_clock_t *match_clock,
697 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800698{
699 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800700 intel_clock_t clock;
701 int max_n;
702 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400703 /* approximately equals target * 0.00585 */
704 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800705 found = false;
706
707 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200732 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000736
737 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800738 if (this_err < err_most) {
739 *best_clock = clock;
740 err_most = this_err;
741 max_n = clock.n;
742 found = true;
743 }
744 }
745 }
746 }
747 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800748 return found;
749}
Ma Lingd4906092009-03-18 20:13:27 +0800750
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200752vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
753 int target, int refclk, intel_clock_t *match_clock,
754 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700755{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300756 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300757 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300758 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300759 /* min update 19.2 MHz */
760 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300761 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 target *= 5; /* fast clock */
764
765 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700766
767 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300769 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300770 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300771 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700773 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300774 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300775 unsigned int ppm, diff;
776
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300777 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
778 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300779
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 vlv_clock(refclk, &clock);
781
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300782 if (!intel_PLL_is_valid(dev, limit,
783 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300784 continue;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 diff = abs(clock.dot - target);
787 ppm = div_u64(1000000ULL * diff, target);
788
789 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300791 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300792 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794
Ville Syrjäläc6861222013-09-24 21:26:21 +0300795 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300796 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700799 }
800 }
801 }
802 }
803 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700804
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300808static bool
809chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
815 uint64_t m2;
816 int found = false;
817
818 memset(best_clock, 0, sizeof(*best_clock));
819
820 /*
821 * Based on hardware doc, the n always set to 1, and m1 always
822 * set to 2. If requires to support 200Mhz refclk, we need to
823 * revisit this because n may not 1 anymore.
824 */
825 clock.n = 1, clock.m1 = 2;
826 target *= 5; /* fast clock */
827
828 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
829 for (clock.p2 = limit->p2.p2_fast;
830 clock.p2 >= limit->p2.p2_slow;
831 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
832
833 clock.p = clock.p1 * clock.p2;
834
835 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
836 clock.n) << 22, refclk * clock.m1);
837
838 if (m2 > INT_MAX/clock.m1)
839 continue;
840
841 clock.m2 = m2;
842
843 chv_clock(refclk, &clock);
844
845 if (!intel_PLL_is_valid(dev, limit, &clock))
846 continue;
847
848 /* based on hardware requirement, prefer bigger p
849 */
850 if (clock.p > best_clock->p) {
851 *best_clock = clock;
852 found = true;
853 }
854 }
855 }
856
857 return found;
858}
859
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300860bool intel_crtc_active(struct drm_crtc *crtc)
861{
862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
863
864 /* Be paranoid as we can arrive here with only partial
865 * state retrieved from the hardware during setup.
866 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868 * as Haswell has gained clock readout/fastboot support.
869 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000870 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300871 * properly reconstruct framebuffers.
872 */
Matt Roperf4510a22014-04-01 15:22:40 -0700873 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875}
876
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200877enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Daniel Vetter3b117c82013-04-17 20:15:07 +0200883 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884}
885
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200886static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200889 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300890
891 frame = I915_READ(frame_reg);
892
893 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700894 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300895}
896
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700897/**
898 * intel_wait_for_vblank - wait for vblank on a given pipe
899 * @dev: drm device
900 * @pipe: pipe to wait for
901 *
902 * Wait for vblank to occur on a given pipe. Needed for various bits of
903 * mode setting code.
904 */
905void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800906{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800908 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
911 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300912 return;
913 }
914
Chris Wilson300387c2010-09-05 20:25:43 +0100915 /* Clear existing vblank status. Note this will clear any other
916 * sticky status fields as well.
917 *
918 * This races with i915_driver_irq_handler() with the result
919 * that either function could miss a vblank event. Here it is not
920 * fatal, as we will either wait upon the next vblank interrupt or
921 * timeout. Generally speaking intel_wait_for_vblank() is only
922 * called during modeset at which time the GPU should be idle and
923 * should *not* be performing page flips and thus not waiting on
924 * vblanks...
925 * Currently, the result of us stealing a vblank from the irq
926 * handler is that a single frame will be skipped during swapbuffers.
927 */
928 I915_WRITE(pipestat_reg,
929 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
930
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100932 if (wait_for(I915_READ(pipestat_reg) &
933 PIPE_VBLANK_INTERRUPT_STATUS,
934 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 DRM_DEBUG_KMS("vblank wait timed out\n");
936}
937
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300938static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 reg = PIPEDSL(pipe);
942 u32 line1, line2;
943 u32 line_mask;
944
945 if (IS_GEN2(dev))
946 line_mask = DSL_LINEMASK_GEN2;
947 else
948 line_mask = DSL_LINEMASK_GEN3;
949
950 line1 = I915_READ(reg) & line_mask;
951 mdelay(5);
952 line2 = I915_READ(reg) & line_mask;
953
954 return line1 == line2;
955}
956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957/*
958 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959 * @dev: drm device
960 * @pipe: pipe to wait for
961 *
962 * After disabling a pipe, we can't wait for vblank in the usual way,
963 * spinning on the vblank interrupt status bit, since we won't actually
964 * see an interrupt when the pipe is disabled.
965 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 * On Gen4 and above:
967 * wait for the pipe register state bit to turn off
968 *
969 * Otherwise:
970 * wait for the display line value to settle (it usually
971 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100972 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700973 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100974void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
978 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200981 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100984 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
985 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200986 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700987 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300989 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200990 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800992}
993
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000994/*
995 * ibx_digital_port_connected - is the specified port connected?
996 * @dev_priv: i915 private structure
997 * @port: the port to test
998 *
999 * Returns true if @port is connected, false otherwise.
1000 */
1001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port)
1003{
1004 u32 bit;
1005
Damien Lespiauc36346e2012-12-13 16:09:03 +00001006 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001007 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 case PORT_B:
1009 bit = SDE_PORTB_HOTPLUG;
1010 break;
1011 case PORT_C:
1012 bit = SDE_PORTC_HOTPLUG;
1013 break;
1014 case PORT_D:
1015 bit = SDE_PORTD_HOTPLUG;
1016 break;
1017 default:
1018 return true;
1019 }
1020 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001021 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001022 case PORT_B:
1023 bit = SDE_PORTB_HOTPLUG_CPT;
1024 break;
1025 case PORT_C:
1026 bit = SDE_PORTC_HOTPLUG_CPT;
1027 break;
1028 case PORT_D:
1029 bit = SDE_PORTD_HOTPLUG_CPT;
1030 break;
1031 default:
1032 return true;
1033 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001034 }
1035
1036 return I915_READ(SDEISR) & bit;
1037}
1038
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039static const char *state_string(bool enabled)
1040{
1041 return enabled ? "on" : "off";
1042}
1043
1044/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047{
1048 int reg;
1049 u32 val;
1050 bool cur_state;
1051
1052 reg = DPLL(pipe);
1053 val = I915_READ(reg);
1054 cur_state = !!(val & DPLL_VCO_ENABLE);
1055 WARN(cur_state != state,
1056 "PLL state assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
1058}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059
Jani Nikula23538ef2013-08-27 15:12:22 +03001060/* XXX: the dsi pll is shared between MIPI DSI ports */
1061static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1062{
1063 u32 val;
1064 bool cur_state;
1065
1066 mutex_lock(&dev_priv->dpio_lock);
1067 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1068 mutex_unlock(&dev_priv->dpio_lock);
1069
1070 cur_state = val & DSI_PLL_VCO_EN;
1071 WARN(cur_state != state,
1072 "DSI PLL state assertion failure (expected %s, current %s)\n",
1073 state_string(state), state_string(cur_state));
1074}
1075#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1076#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1077
Daniel Vetter55607e82013-06-16 21:42:39 +02001078struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001079intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Daniel Vettere2b78262013-06-07 23:10:03 +02001081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1082
Daniel Vettera43f6e02013-06-07 23:10:32 +02001083 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001084 return NULL;
1085
Daniel Vettera43f6e02013-06-07 23:10:32 +02001086 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001095 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001096
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001097 if (HAS_PCH_LPT(dev_priv->dev)) {
1098 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1099 return;
1100 }
1101
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001103 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001104 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001105
Daniel Vetter53589012013-06-05 13:34:16 +02001106 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001107 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001108 "%s assertion failure (expected %s, current %s)\n",
1109 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Jesse Barnes040484a2011-01-03 12:14:26 -08001111
1112static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001121 if (HAS_DDI(dev_priv->dev)) {
1122 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001124 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 } else {
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 cur_state = !!(val & FDI_TX_ENABLE);
1130 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 WARN(cur_state != state,
1132 "FDI TX state assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
1134}
1135#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1136#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1137
1138static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
1140{
1141 int reg;
1142 u32 val;
1143 bool cur_state;
1144
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001145 reg = FDI_RX_CTL(pipe);
1146 val = I915_READ(reg);
1147 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 WARN(cur_state != state,
1149 "FDI RX state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1153#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1154
1155static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe)
1157{
1158 int reg;
1159 u32 val;
1160
1161 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001162 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 return;
1164
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001165 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 return;
1168
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 reg = FDI_TX_CTL(pipe);
1170 val = I915_READ(reg);
1171 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1172}
1173
Daniel Vetter55607e82013-06-16 21:42:39 +02001174void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1175 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001176{
1177 int reg;
1178 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001179 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
1181 reg = FDI_RX_CTL(pipe);
1182 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1184 WARN(cur_state != state,
1185 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1186 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
1188
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int pp_reg, lvds_reg;
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
1197 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1198 pp_reg = PCH_PP_CONTROL;
1199 lvds_reg = PCH_LVDS;
1200 } else {
1201 pp_reg = PP_CONTROL;
1202 lvds_reg = LVDS;
1203 }
1204
1205 val = I915_READ(pp_reg);
1206 if (!(val & PANEL_POWER_ON) ||
1207 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1208 locked = false;
1209
1210 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1211 panel_pipe = PIPE_B;
1212
1213 WARN(panel_pipe == pipe && locked,
1214 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001215 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216}
1217
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001218static void assert_cursor(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
1220{
1221 struct drm_device *dev = dev_priv->dev;
1222 bool cur_state;
1223
Paulo Zanonid9d82082014-02-27 16:30:56 -03001224 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001225 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001226 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001227 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228
1229 WARN(cur_state != state,
1230 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1231 pipe_name(pipe), state_string(state), state_string(cur_state));
1232}
1233#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1234#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1235
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001236void assert_pipe(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
1239 int reg;
1240 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001241 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001242 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1243 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Daniel Vetter8e636782012-01-22 01:36:48 +01001245 /* if we need the pipe A quirk it must be always on */
1246 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1247 state = true;
1248
Imre Deakda7e29b2014-02-18 00:02:02 +02001249 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001250 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001251 cur_state = false;
1252 } else {
1253 reg = PIPECONF(cpu_transcoder);
1254 val = I915_READ(reg);
1255 cur_state = !!(val & PIPECONF_ENABLE);
1256 }
1257
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001258 WARN(cur_state != state,
1259 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001260 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261}
1262
Chris Wilson931872f2012-01-16 23:01:13 +00001263static void assert_plane(struct drm_i915_private *dev_priv,
1264 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001268 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269
1270 reg = DSPCNTR(plane);
1271 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001272 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1273 WARN(cur_state != state,
1274 "plane %c assertion failure (expected %s, current %s)\n",
1275 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1279#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1280
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe)
1283{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001284 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 int reg, i;
1286 u32 val;
1287 int cur_pipe;
1288
Ville Syrjälä653e1022013-06-04 13:49:05 +03001289 /* Primary planes are fixed to pipes on gen4+ */
1290 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001291 reg = DSPCNTR(pipe);
1292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001294 "plane %c assertion failure, should be disabled but not\n",
1295 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001296 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001297 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001300 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301 reg = DSPCNTR(i);
1302 val = I915_READ(reg);
1303 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1304 DISPPLANE_SEL_PIPE_SHIFT;
1305 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1307 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 }
1309}
1310
Jesse Barnes19332d72013-03-28 09:55:38 -07001311static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1312 enum pipe pipe)
1313{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 u32 val;
1317
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 for_each_sprite(pipe, sprite) {
1320 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001322 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001323 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001324 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 }
1326 } else if (INTEL_INFO(dev)->gen >= 7) {
1327 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001329 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001330 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 plane_name(pipe), pipe_name(pipe));
1332 } else if (INTEL_INFO(dev)->gen >= 5) {
1333 reg = DVSCNTR(pipe);
1334 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001335 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1337 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001338 }
1339}
1340
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001341static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001342{
1343 u32 val;
1344 bool enabled;
1345
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001346 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001347
Jesse Barnes92f25842011-01-04 15:09:34 -08001348 val = I915_READ(PCH_DREF_CONTROL);
1349 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1350 DREF_SUPERSPREAD_SOURCE_MASK));
1351 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1352}
1353
Daniel Vetterab9412b2013-05-03 11:49:46 +02001354static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
1357 int reg;
1358 u32 val;
1359 bool enabled;
1360
Daniel Vetterab9412b2013-05-03 11:49:46 +02001361 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 val = I915_READ(reg);
1363 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 WARN(enabled,
1365 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1366 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001367}
1368
Keith Packard4e634382011-08-06 10:39:45 -07001369static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001371{
1372 if ((val & DP_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1377 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1378 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1379 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001380 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1381 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1382 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001383 } else {
1384 if ((val & DP_PIPE_MASK) != (pipe << 30))
1385 return false;
1386 }
1387 return true;
1388}
1389
Keith Packard1519b992011-08-06 10:35:34 -07001390static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe, u32 val)
1392{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
1395
1396 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001399 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1400 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1401 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001402 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001403 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001404 return false;
1405 }
1406 return true;
1407}
1408
1409static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, u32 val)
1411{
1412 if ((val & LVDS_PORT_EN) == 0)
1413 return false;
1414
1415 if (HAS_PCH_CPT(dev_priv->dev)) {
1416 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1417 return false;
1418 } else {
1419 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1420 return false;
1421 }
1422 return true;
1423}
1424
1425static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, u32 val)
1427{
1428 if ((val & ADPA_DAC_ENABLE) == 0)
1429 return false;
1430 if (HAS_PCH_CPT(dev_priv->dev)) {
1431 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1432 return false;
1433 } else {
1434 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1435 return false;
1436 }
1437 return true;
1438}
1439
Jesse Barnes291906f2011-02-02 12:28:03 -08001440static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001441 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001442{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001444 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1449 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
1453static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, int reg)
1455{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001457 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001458 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001459 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001461 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001462 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001464}
1465
1466static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe)
1468{
1469 int reg;
1470 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
Keith Packardf0575e92011-07-25 22:12:43 -07001472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_ADPA;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
1482 reg = PCH_LVDS;
1483 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001484 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001493static void intel_init_dpio(struct drm_device *dev)
1494{
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496
1497 if (!IS_VALLEYVIEW(dev))
1498 return;
1499
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001500 /*
1501 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1502 * CHV x1 PHY (DP/HDMI D)
1503 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1504 */
1505 if (IS_CHERRYVIEW(dev)) {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1507 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1508 } else {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1510 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001511}
1512
1513static void intel_reset_dpio(struct drm_device *dev)
1514{
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001517 if (IS_CHERRYVIEW(dev)) {
1518 enum dpio_phy phy;
1519 u32 val;
1520
1521 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1522 /* Poll for phypwrgood signal */
1523 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1524 PHY_POWERGOOD(phy), 1))
1525 DRM_ERROR("Display PHY %d is not power up\n", phy);
1526
1527 /*
1528 * Deassert common lane reset for PHY.
1529 *
1530 * This should only be done on init and resume from S3
1531 * with both PLLs disabled, or we risk losing DPIO and
1532 * PLL synchronization.
1533 */
1534 val = I915_READ(DISPLAY_PHY_CONTROL);
1535 I915_WRITE(DISPLAY_PHY_CONTROL,
1536 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1537 }
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001538 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001539}
1540
Daniel Vetter426115c2013-07-11 22:13:42 +02001541static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542{
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 struct drm_device *dev = crtc->base.dev;
1544 struct drm_i915_private *dev_priv = dev->dev_private;
1545 int reg = DPLL(crtc->pipe);
1546 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001547
Daniel Vetter426115c2013-07-11 22:13:42 +02001548 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001549
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001551 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1552
1553 /* PLL is protected by panel, make sure we can write it */
1554 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001555 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001556
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 I915_WRITE(reg, dpll);
1558 POSTING_READ(reg);
1559 udelay(150);
1560
1561 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1562 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1563
1564 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1565 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001566
1567 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001568 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001569 POSTING_READ(reg);
1570 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001572 POSTING_READ(reg);
1573 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001574 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001575 POSTING_READ(reg);
1576 udelay(150); /* wait for warmup */
1577}
1578
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579static void chv_enable_pll(struct intel_crtc *crtc)
1580{
1581 struct drm_device *dev = crtc->base.dev;
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 int pipe = crtc->pipe;
1584 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 u32 tmp;
1586
1587 assert_pipe_disabled(dev_priv, crtc->pipe);
1588
1589 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1590
1591 mutex_lock(&dev_priv->dpio_lock);
1592
1593 /* Enable back the 10bit clock to display controller */
1594 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1595 tmp |= DPIO_DCLKP_EN;
1596 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1597
1598 /*
1599 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1600 */
1601 udelay(1);
1602
1603 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001604 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001605
1606 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001607 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608 DRM_ERROR("PLL %d failed to lock\n", pipe);
1609
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001610 /* not sure when this should be written */
1611 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1612 POSTING_READ(DPLL_MD(pipe));
1613
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001614 mutex_unlock(&dev_priv->dpio_lock);
1615}
1616
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001618{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001619 struct drm_device *dev = crtc->base.dev;
1620 struct drm_i915_private *dev_priv = dev->dev_private;
1621 int reg = DPLL(crtc->pipe);
1622 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625
1626 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001627 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628
1629 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001630 if (IS_MOBILE(dev) && !IS_I830(dev))
1631 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001633 I915_WRITE(reg, dpll);
1634
1635 /* Wait for the clocks to stabilize. */
1636 POSTING_READ(reg);
1637 udelay(150);
1638
1639 if (INTEL_INFO(dev)->gen >= 4) {
1640 I915_WRITE(DPLL_MD(crtc->pipe),
1641 crtc->config.dpll_hw_state.dpll_md);
1642 } else {
1643 /* The pixel multiplier can only be updated once the
1644 * DPLL is enabled and the clocks are stable.
1645 *
1646 * So write it again.
1647 */
1648 I915_WRITE(reg, dpll);
1649 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650
1651 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 POSTING_READ(reg);
1657 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
1661}
1662
1663/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001664 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 * @dev_priv: i915 private structure
1666 * @pipe: pipe PLL to disable
1667 *
1668 * Disable the PLL for @pipe, making sure the pipe is off first.
1669 *
1670 * Note! This is for pre-ILK only.
1671 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001672static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674 /* Don't disable pipe A or pipe A PLLs if needed */
1675 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1676 return;
1677
1678 /* Make sure the pipe isn't still relying on us */
1679 assert_pipe_disabled(dev_priv, pipe);
1680
Daniel Vetter50b44a42013-06-05 13:34:33 +02001681 I915_WRITE(DPLL(pipe), 0);
1682 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001683}
1684
Jesse Barnesf6071162013-10-01 10:41:38 -07001685static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1686{
1687 u32 val = 0;
1688
1689 /* Make sure the pipe isn't still relying on us */
1690 assert_pipe_disabled(dev_priv, pipe);
1691
Imre Deake5cbfbf2014-01-09 17:08:16 +02001692 /*
1693 * Leave integrated clock source and reference clock enabled for pipe B.
1694 * The latter is needed for VGA hotplug / manual detection.
1695 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001696 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001697 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001698 I915_WRITE(DPLL(pipe), val);
1699 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001700
1701}
1702
1703static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1704{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001705 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706 u32 val;
1707
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001708 /* Make sure the pipe isn't still relying on us */
1709 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001710
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001711 /* Set PLL en = 0 */
1712 val = DPLL_SSC_REF_CLOCK_CHV;
1713 if (pipe != PIPE_A)
1714 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1715 I915_WRITE(DPLL(pipe), val);
1716 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001717
1718 mutex_lock(&dev_priv->dpio_lock);
1719
1720 /* Disable 10bit clock to display controller */
1721 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1722 val &= ~DPIO_DCLKP_EN;
1723 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1724
Ville Syrjälä61407f62014-05-27 16:32:55 +03001725 /* disable left/right clock distribution */
1726 if (pipe != PIPE_B) {
1727 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1728 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1729 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1730 } else {
1731 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1732 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1733 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1734 }
1735
Ville Syrjäläd7520482014-04-09 13:28:59 +03001736 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001737}
1738
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001739void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1740 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001741{
1742 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001743 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745 switch (dport->port) {
1746 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001748 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001749 break;
1750 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001751 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 dpll_reg = DPLL(0);
1753 break;
1754 case PORT_D:
1755 port_mask = DPLL_PORTD_READY_MASK;
1756 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001757 break;
1758 default:
1759 BUG();
1760 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001761
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001762 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001763 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001765}
1766
Daniel Vetterb14b1052014-04-24 23:55:13 +02001767static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1768{
1769 struct drm_device *dev = crtc->base.dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1772
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001773 if (WARN_ON(pll == NULL))
1774 return;
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776 WARN_ON(!pll->refcount);
1777 if (pll->active == 0) {
1778 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1779 WARN_ON(pll->on);
1780 assert_shared_dpll_disabled(dev_priv, pll);
1781
1782 pll->mode_set(dev_priv, pll);
1783 }
1784}
1785
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001786/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001787 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001788 * @dev_priv: i915 private structure
1789 * @pipe: pipe PLL to enable
1790 *
1791 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1792 * drives the transcoder clock.
1793 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001794static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001795{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001796 struct drm_device *dev = crtc->base.dev;
1797 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001798 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001799
Daniel Vetter87a875b2013-06-05 13:34:19 +02001800 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001801 return;
1802
1803 if (WARN_ON(pll->refcount == 0))
1804 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001805
Daniel Vetter46edb022013-06-05 13:34:12 +02001806 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1807 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001808 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001809
Daniel Vettercdbd2312013-06-05 13:34:03 +02001810 if (pll->active++) {
1811 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001812 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813 return;
1814 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001815 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001816
Daniel Vetter46edb022013-06-05 13:34:12 +02001817 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001818 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001820}
1821
Daniel Vettere2b78262013-06-07 23:10:03 +02001822static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001823{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001824 struct drm_device *dev = crtc->base.dev;
1825 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001826 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001827
Jesse Barnes92f25842011-01-04 15:09:34 -08001828 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001829 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001830 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001831 return;
1832
Chris Wilson48da64a2012-05-13 20:16:12 +01001833 if (WARN_ON(pll->refcount == 0))
1834 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001835
Daniel Vetter46edb022013-06-05 13:34:12 +02001836 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1837 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001838 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839
Chris Wilson48da64a2012-05-13 20:16:12 +01001840 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001841 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 return;
1843 }
1844
Daniel Vettere9d69442013-06-05 13:34:15 +02001845 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001846 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001847 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001848 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Daniel Vetter46edb022013-06-05 13:34:12 +02001850 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001851 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001852 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001853}
1854
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001855static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1856 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001857{
Daniel Vetter23670b322012-11-01 09:15:30 +01001858 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001859 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001861 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001862
1863 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001864 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001865
1866 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001867 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001868 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001869
1870 /* FDI must be feeding us bits for PCH ports */
1871 assert_fdi_tx_enabled(dev_priv, pipe);
1872 assert_fdi_rx_enabled(dev_priv, pipe);
1873
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 if (HAS_PCH_CPT(dev)) {
1875 /* Workaround: Set the timing override bit before enabling the
1876 * pch transcoder. */
1877 reg = TRANS_CHICKEN2(pipe);
1878 val = I915_READ(reg);
1879 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1880 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001881 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001882
Daniel Vetterab9412b2013-05-03 11:49:46 +02001883 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001884 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001885 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001886
1887 if (HAS_PCH_IBX(dev_priv->dev)) {
1888 /*
1889 * make the BPC in transcoder be consistent with
1890 * that in pipeconf reg.
1891 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001892 val &= ~PIPECONF_BPC_MASK;
1893 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001894 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895
1896 val &= ~TRANS_INTERLACE_MASK;
1897 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001898 if (HAS_PCH_IBX(dev_priv->dev) &&
1899 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1900 val |= TRANS_LEGACY_INTERLACED_ILK;
1901 else
1902 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001903 else
1904 val |= TRANS_PROGRESSIVE;
1905
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 I915_WRITE(reg, val | TRANS_ENABLE);
1907 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001908 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001909}
1910
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001912 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001913{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915
1916 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001917 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001919 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001920 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001921 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001923 /* Workaround: set timing override bit. */
1924 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001926 I915_WRITE(_TRANSA_CHICKEN2, val);
1927
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001928 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001929 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001930
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001931 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1932 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001933 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934 else
1935 val |= TRANS_PROGRESSIVE;
1936
Daniel Vetterab9412b2013-05-03 11:49:46 +02001937 I915_WRITE(LPT_TRANSCONF, val);
1938 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940}
1941
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001942static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1943 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001944{
Daniel Vetter23670b322012-11-01 09:15:30 +01001945 struct drm_device *dev = dev_priv->dev;
1946 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001947
1948 /* FDI relies on the transcoder */
1949 assert_fdi_tx_disabled(dev_priv, pipe);
1950 assert_fdi_rx_disabled(dev_priv, pipe);
1951
Jesse Barnes291906f2011-02-02 12:28:03 -08001952 /* Ports must be off as well */
1953 assert_pch_ports_disabled(dev_priv, pipe);
1954
Daniel Vetterab9412b2013-05-03 11:49:46 +02001955 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001956 val = I915_READ(reg);
1957 val &= ~TRANS_ENABLE;
1958 I915_WRITE(reg, val);
1959 /* wait for PCH transcoder off, transcoder state */
1960 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001961 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001962
1963 if (!HAS_PCH_IBX(dev)) {
1964 /* Workaround: Clear the timing override chicken bit again. */
1965 reg = TRANS_CHICKEN2(pipe);
1966 val = I915_READ(reg);
1967 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1968 I915_WRITE(reg, val);
1969 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001970}
1971
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001972static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001973{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001974 u32 val;
1975
Daniel Vetterab9412b2013-05-03 11:49:46 +02001976 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001977 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001979 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001980 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001981 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001982
1983 /* Workaround: clear timing override bit. */
1984 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001985 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001986 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001987}
1988
1989/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001990 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001991 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001992 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001993 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001994 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001996static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001997{
Paulo Zanoni03722642014-01-17 13:51:09 -02001998 struct drm_device *dev = crtc->base.dev;
1999 struct drm_i915_private *dev_priv = dev->dev_private;
2000 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002001 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2002 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002003 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 int reg;
2005 u32 val;
2006
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002007 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002008 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002009 assert_sprites_disabled(dev_priv, pipe);
2010
Paulo Zanoni681e5812012-12-06 11:12:38 -02002011 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002012 pch_transcoder = TRANSCODER_A;
2013 else
2014 pch_transcoder = pipe;
2015
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 /*
2017 * A pipe without a PLL won't actually be able to drive bits from
2018 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2019 * need the check.
2020 */
2021 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002022 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002023 assert_dsi_pll_enabled(dev_priv);
2024 else
2025 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002026 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002027 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002028 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002029 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002030 assert_fdi_tx_pll_enabled(dev_priv,
2031 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002032 }
2033 /* FIXME: assert CPU port conditions for SNB+ */
2034 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002036 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002037 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002038 if (val & PIPECONF_ENABLE) {
2039 WARN_ON(!(pipe == PIPE_A &&
2040 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002041 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002042 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002043
2044 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002045 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046}
2047
2048/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002049 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 * @dev_priv: i915 private structure
2051 * @pipe: pipe to disable
2052 *
2053 * Disable @pipe, making sure that various hardware specific requirements
2054 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2055 *
2056 * @pipe should be %PIPE_A or %PIPE_B.
2057 *
2058 * Will wait until the pipe has shut down before returning.
2059 */
2060static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2061 enum pipe pipe)
2062{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002063 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2064 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 int reg;
2066 u32 val;
2067
2068 /*
2069 * Make sure planes won't keep trying to pump pixels to us,
2070 * or we might hang the display.
2071 */
2072 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002073 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002074 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075
2076 /* Don't disable pipe A or pipe A PLLs if needed */
2077 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2078 return;
2079
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002080 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002081 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002082 if ((val & PIPECONF_ENABLE) == 0)
2083 return;
2084
2085 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2087}
2088
Keith Packardd74362c2011-07-28 14:47:14 -07002089/*
2090 * Plane regs are double buffered, going from enabled->disabled needs a
2091 * trigger in order to latch. The display address reg provides this.
2092 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002093void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002095{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002096 struct drm_device *dev = dev_priv->dev;
2097 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002098
2099 I915_WRITE(reg, I915_READ(reg));
2100 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002101}
2102
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002104 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 * @dev_priv: i915 private structure
2106 * @plane: plane to enable
2107 * @pipe: pipe being fed
2108 *
2109 * Enable @plane on @pipe, making sure that @pipe is running first.
2110 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002111static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2112 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002114 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002115 struct intel_crtc *intel_crtc =
2116 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 int reg;
2118 u32 val;
2119
2120 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2121 assert_pipe_enabled(dev_priv, pipe);
2122
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002123 if (intel_crtc->primary_enabled)
2124 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002125
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002126 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002127
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 reg = DSPCNTR(plane);
2129 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002130 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002131
2132 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002133 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002134
2135 /*
2136 * BDW signals flip done immediately if the plane
2137 * is disabled, even if the plane enable is already
2138 * armed to occur at the next vblank :(
2139 */
2140 if (IS_BROADWELL(dev))
2141 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142}
2143
Jesse Barnesb24e7172011-01-04 15:09:30 -08002144/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002145 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146 * @dev_priv: i915 private structure
2147 * @plane: plane to disable
2148 * @pipe: pipe consuming the data
2149 *
2150 * Disable @plane; should be an independent operation.
2151 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002152static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2153 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002155 struct intel_crtc *intel_crtc =
2156 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157 int reg;
2158 u32 val;
2159
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002160 if (!intel_crtc->primary_enabled)
2161 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002162
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002163 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002164
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165 reg = DSPCNTR(plane);
2166 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002167 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002168
2169 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002170 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171}
2172
Chris Wilson693db182013-03-05 14:52:39 +00002173static bool need_vtd_wa(struct drm_device *dev)
2174{
2175#ifdef CONFIG_INTEL_IOMMU
2176 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2177 return true;
2178#endif
2179 return false;
2180}
2181
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002182static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2183{
2184 int tile_height;
2185
2186 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2187 return ALIGN(height, tile_height);
2188}
2189
Chris Wilson127bd2a2010-07-23 23:32:05 +01002190int
Chris Wilson48b956c2010-09-14 12:50:34 +01002191intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002192 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002193 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002194{
Chris Wilsonce453d82011-02-21 14:43:56 +00002195 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002196 u32 alignment;
2197 int ret;
2198
Chris Wilson05394f32010-11-08 19:18:58 +00002199 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002200 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002201 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2202 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002203 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002204 alignment = 4 * 1024;
2205 else
2206 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002207 break;
2208 case I915_TILING_X:
2209 /* pin() will align the object as required by fence */
2210 alignment = 0;
2211 break;
2212 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002213 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002214 return -EINVAL;
2215 default:
2216 BUG();
2217 }
2218
Chris Wilson693db182013-03-05 14:52:39 +00002219 /* Note that the w/a also requires 64 PTE of padding following the
2220 * bo. We currently fill all unused PTE with the shadow page and so
2221 * we should always have valid PTE following the scanout preventing
2222 * the VT-d warning.
2223 */
2224 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2225 alignment = 256 * 1024;
2226
Chris Wilsonce453d82011-02-21 14:43:56 +00002227 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002228 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002229 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002230 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002231
2232 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2233 * fence, whereas 965+ only requires a fence if using
2234 * framebuffer compression. For simplicity, we always install
2235 * a fence as the cost is not that onerous.
2236 */
Chris Wilson06d98132012-04-17 15:31:24 +01002237 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002238 if (ret)
2239 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002240
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002241 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002242
Chris Wilsonce453d82011-02-21 14:43:56 +00002243 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002244 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002245
2246err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002247 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002248err_interruptible:
2249 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002250 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002251}
2252
Chris Wilson1690e1e2011-12-14 13:57:08 +01002253void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2254{
2255 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002256 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002257}
2258
Daniel Vetterc2c75132012-07-05 12:17:30 +02002259/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2260 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002261unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2262 unsigned int tiling_mode,
2263 unsigned int cpp,
2264 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002265{
Chris Wilsonbc752862013-02-21 20:04:31 +00002266 if (tiling_mode != I915_TILING_NONE) {
2267 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002268
Chris Wilsonbc752862013-02-21 20:04:31 +00002269 tile_rows = *y / 8;
2270 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002271
Chris Wilsonbc752862013-02-21 20:04:31 +00002272 tiles = *x / (512/cpp);
2273 *x %= 512/cpp;
2274
2275 return tile_rows * pitch * 8 + tiles * 4096;
2276 } else {
2277 unsigned int offset;
2278
2279 offset = *y * pitch + *x * cpp;
2280 *y = 0;
2281 *x = (offset & 4095) / cpp;
2282 return offset & -4096;
2283 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002284}
2285
Jesse Barnes46f297f2014-03-07 08:57:48 -08002286int intel_format_to_fourcc(int format)
2287{
2288 switch (format) {
2289 case DISPPLANE_8BPP:
2290 return DRM_FORMAT_C8;
2291 case DISPPLANE_BGRX555:
2292 return DRM_FORMAT_XRGB1555;
2293 case DISPPLANE_BGRX565:
2294 return DRM_FORMAT_RGB565;
2295 default:
2296 case DISPPLANE_BGRX888:
2297 return DRM_FORMAT_XRGB8888;
2298 case DISPPLANE_RGBX888:
2299 return DRM_FORMAT_XBGR8888;
2300 case DISPPLANE_BGRX101010:
2301 return DRM_FORMAT_XRGB2101010;
2302 case DISPPLANE_RGBX101010:
2303 return DRM_FORMAT_XBGR2101010;
2304 }
2305}
2306
Jesse Barnes484b41d2014-03-07 08:57:55 -08002307static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002308 struct intel_plane_config *plane_config)
2309{
2310 struct drm_device *dev = crtc->base.dev;
2311 struct drm_i915_gem_object *obj = NULL;
2312 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2313 u32 base = plane_config->base;
2314
Chris Wilsonff2652e2014-03-10 08:07:02 +00002315 if (plane_config->size == 0)
2316 return false;
2317
Jesse Barnes46f297f2014-03-07 08:57:48 -08002318 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2319 plane_config->size);
2320 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002321 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002322
2323 if (plane_config->tiled) {
2324 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002325 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326 }
2327
Dave Airlie66e514c2014-04-03 07:51:54 +10002328 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2329 mode_cmd.width = crtc->base.primary->fb->width;
2330 mode_cmd.height = crtc->base.primary->fb->height;
2331 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002332
2333 mutex_lock(&dev->struct_mutex);
2334
Dave Airlie66e514c2014-04-03 07:51:54 +10002335 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002336 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337 DRM_DEBUG_KMS("intel fb init failed\n");
2338 goto out_unref_obj;
2339 }
2340
Daniel Vettera071fa02014-06-18 23:28:09 +02002341 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002342 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002343
2344 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2345 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002346
2347out_unref_obj:
2348 drm_gem_object_unreference(&obj->base);
2349 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002350 return false;
2351}
2352
2353static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2354 struct intel_plane_config *plane_config)
2355{
2356 struct drm_device *dev = intel_crtc->base.dev;
2357 struct drm_crtc *c;
2358 struct intel_crtc *i;
2359 struct intel_framebuffer *fb;
2360
Dave Airlie66e514c2014-04-03 07:51:54 +10002361 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002362 return;
2363
2364 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2365 return;
2366
Dave Airlie66e514c2014-04-03 07:51:54 +10002367 kfree(intel_crtc->base.primary->fb);
2368 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002369
2370 /*
2371 * Failed to alloc the obj, check to see if we should share
2372 * an fb with another CRTC instead
2373 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002374 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002375 i = to_intel_crtc(c);
2376
2377 if (c == &intel_crtc->base)
2378 continue;
2379
Dave Airlie66e514c2014-04-03 07:51:54 +10002380 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002381 continue;
2382
Dave Airlie66e514c2014-04-03 07:51:54 +10002383 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002384 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002385 drm_framebuffer_reference(c->primary->fb);
2386 intel_crtc->base.primary->fb = c->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002387 fb->obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002388 break;
2389 }
2390 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002391}
2392
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002393static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2394 struct drm_framebuffer *fb,
2395 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002396{
2397 struct drm_device *dev = crtc->dev;
2398 struct drm_i915_private *dev_priv = dev->dev_private;
2399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2400 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002401 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002402 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002403 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002404 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002405 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002406
Jesse Barnes81255562010-08-02 12:07:50 -07002407 intel_fb = to_intel_framebuffer(fb);
2408 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002409
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 reg = DSPCNTR(plane);
2411 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002412 /* Mask out pixel format bits in case we change it */
2413 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002414 switch (fb->pixel_format) {
2415 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002416 dspcntr |= DISPPLANE_8BPP;
2417 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002418 case DRM_FORMAT_XRGB1555:
2419 case DRM_FORMAT_ARGB1555:
2420 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002421 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002422 case DRM_FORMAT_RGB565:
2423 dspcntr |= DISPPLANE_BGRX565;
2424 break;
2425 case DRM_FORMAT_XRGB8888:
2426 case DRM_FORMAT_ARGB8888:
2427 dspcntr |= DISPPLANE_BGRX888;
2428 break;
2429 case DRM_FORMAT_XBGR8888:
2430 case DRM_FORMAT_ABGR8888:
2431 dspcntr |= DISPPLANE_RGBX888;
2432 break;
2433 case DRM_FORMAT_XRGB2101010:
2434 case DRM_FORMAT_ARGB2101010:
2435 dspcntr |= DISPPLANE_BGRX101010;
2436 break;
2437 case DRM_FORMAT_XBGR2101010:
2438 case DRM_FORMAT_ABGR2101010:
2439 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002440 break;
2441 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002442 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002443 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002444
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002445 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002446 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002447 dspcntr |= DISPPLANE_TILED;
2448 else
2449 dspcntr &= ~DISPPLANE_TILED;
2450 }
2451
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002452 if (IS_G4X(dev))
2453 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2454
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002456
Daniel Vettere506a0c2012-07-05 12:17:29 +02002457 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002458
Daniel Vetterc2c75132012-07-05 12:17:30 +02002459 if (INTEL_INFO(dev)->gen >= 4) {
2460 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002461 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2462 fb->bits_per_pixel / 8,
2463 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464 linear_offset -= intel_crtc->dspaddr_offset;
2465 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002466 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002467 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002468
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002469 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2470 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2471 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002472 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002473 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002474 I915_WRITE(DSPSURF(plane),
2475 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002476 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002477 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002479 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002481}
2482
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002483static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2484 struct drm_framebuffer *fb,
2485 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002486{
2487 struct drm_device *dev = crtc->dev;
2488 struct drm_i915_private *dev_priv = dev->dev_private;
2489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2490 struct intel_framebuffer *intel_fb;
2491 struct drm_i915_gem_object *obj;
2492 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002493 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002494 u32 dspcntr;
2495 u32 reg;
2496
Jesse Barnes17638cd2011-06-24 12:19:23 -07002497 intel_fb = to_intel_framebuffer(fb);
2498 obj = intel_fb->obj;
2499
2500 reg = DSPCNTR(plane);
2501 dspcntr = I915_READ(reg);
2502 /* Mask out pixel format bits in case we change it */
2503 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002504 switch (fb->pixel_format) {
2505 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002506 dspcntr |= DISPPLANE_8BPP;
2507 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002508 case DRM_FORMAT_RGB565:
2509 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002510 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002511 case DRM_FORMAT_XRGB8888:
2512 case DRM_FORMAT_ARGB8888:
2513 dspcntr |= DISPPLANE_BGRX888;
2514 break;
2515 case DRM_FORMAT_XBGR8888:
2516 case DRM_FORMAT_ABGR8888:
2517 dspcntr |= DISPPLANE_RGBX888;
2518 break;
2519 case DRM_FORMAT_XRGB2101010:
2520 case DRM_FORMAT_ARGB2101010:
2521 dspcntr |= DISPPLANE_BGRX101010;
2522 break;
2523 case DRM_FORMAT_XBGR2101010:
2524 case DRM_FORMAT_ABGR2101010:
2525 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002526 break;
2527 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002528 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002529 }
2530
2531 if (obj->tiling_mode != I915_TILING_NONE)
2532 dspcntr |= DISPPLANE_TILED;
2533 else
2534 dspcntr &= ~DISPPLANE_TILED;
2535
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002536 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002537 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2538 else
2539 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002540
2541 I915_WRITE(reg, dspcntr);
2542
Daniel Vettere506a0c2012-07-05 12:17:29 +02002543 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002544 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002545 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2546 fb->bits_per_pixel / 8,
2547 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002548 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002549
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002550 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2551 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2552 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002553 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002554 I915_WRITE(DSPSURF(plane),
2555 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002556 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002557 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2558 } else {
2559 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2560 I915_WRITE(DSPLINOFF(plane), linear_offset);
2561 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002562 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002563}
2564
2565/* Assume fb object is pinned & idle & fenced and just update base pointers */
2566static int
2567intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2568 int x, int y, enum mode_set_atomic state)
2569{
2570 struct drm_device *dev = crtc->dev;
2571 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002572
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002573 if (dev_priv->display.disable_fbc)
2574 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002575 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002576
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002577 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2578
2579 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002580}
2581
Ville Syrjälä96a02912013-02-18 19:08:49 +02002582void intel_display_handle_reset(struct drm_device *dev)
2583{
2584 struct drm_i915_private *dev_priv = dev->dev_private;
2585 struct drm_crtc *crtc;
2586
2587 /*
2588 * Flips in the rings have been nuked by the reset,
2589 * so complete all pending flips so that user space
2590 * will get its events and not get stuck.
2591 *
2592 * Also update the base address of all primary
2593 * planes to the the last fb to make sure we're
2594 * showing the correct fb after a reset.
2595 *
2596 * Need to make two loops over the crtcs so that we
2597 * don't try to grab a crtc mutex before the
2598 * pending_flip_queue really got woken up.
2599 */
2600
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002601 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2603 enum plane plane = intel_crtc->plane;
2604
2605 intel_prepare_page_flip(dev, plane);
2606 intel_finish_page_flip_plane(dev, plane);
2607 }
2608
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002609 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2611
Rob Clark51fd3712013-11-19 12:10:12 -05002612 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002613 /*
2614 * FIXME: Once we have proper support for primary planes (and
2615 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002616 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002617 */
Matt Roperf4510a22014-04-01 15:22:40 -07002618 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002619 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002620 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002621 crtc->x,
2622 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002623 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002624 }
2625}
2626
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002627static int
Chris Wilson14667a42012-04-03 17:58:35 +01002628intel_finish_fb(struct drm_framebuffer *old_fb)
2629{
2630 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2631 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2632 bool was_interruptible = dev_priv->mm.interruptible;
2633 int ret;
2634
Chris Wilson14667a42012-04-03 17:58:35 +01002635 /* Big Hammer, we also need to ensure that any pending
2636 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2637 * current scanout is retired before unpinning the old
2638 * framebuffer.
2639 *
2640 * This should only fail upon a hung GPU, in which case we
2641 * can safely continue.
2642 */
2643 dev_priv->mm.interruptible = false;
2644 ret = i915_gem_object_finish_gpu(obj);
2645 dev_priv->mm.interruptible = was_interruptible;
2646
2647 return ret;
2648}
2649
Chris Wilson7d5e3792014-03-04 13:15:08 +00002650static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2651{
2652 struct drm_device *dev = crtc->dev;
2653 struct drm_i915_private *dev_priv = dev->dev_private;
2654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2655 unsigned long flags;
2656 bool pending;
2657
2658 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2659 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2660 return false;
2661
2662 spin_lock_irqsave(&dev->event_lock, flags);
2663 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2664 spin_unlock_irqrestore(&dev->event_lock, flags);
2665
2666 return pending;
2667}
2668
Chris Wilson14667a42012-04-03 17:58:35 +01002669static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002670intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002671 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002672{
2673 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002676 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002677 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002678 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Matt Roper91565c82014-06-24 17:05:02 -07002679 struct drm_i915_gem_object *old_obj;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002680 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002681
Chris Wilson7d5e3792014-03-04 13:15:08 +00002682 if (intel_crtc_has_pending_flip(crtc)) {
2683 DRM_ERROR("pipe is still busy with an old pageflip\n");
2684 return -EBUSY;
2685 }
2686
Jesse Barnes79e53942008-11-07 14:24:08 -08002687 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002688 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002689 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002690 return 0;
2691 }
2692
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002693 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002694 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2695 plane_name(intel_crtc->plane),
2696 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002697 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002698 }
2699
Daniel Vettera071fa02014-06-18 23:28:09 +02002700 old_fb = crtc->primary->fb;
Matt Roper91565c82014-06-24 17:05:02 -07002701 old_obj = old_fb ? to_intel_framebuffer(old_fb)->obj : NULL;
Daniel Vettera071fa02014-06-18 23:28:09 +02002702
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002703 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002704 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2705 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002706 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002707 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002708 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002709 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002710 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002711 return ret;
2712 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002713
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002714 /*
2715 * Update pipe size and adjust fitter if needed: the reason for this is
2716 * that in compute_mode_changes we check the native mode (not the pfit
2717 * mode) to see if we can flip rather than do a full mode set. In the
2718 * fastboot case, we'll flip, but if we don't update the pipesrc and
2719 * pfit state, we'll end up with a big fb scanned out into the wrong
2720 * sized surface.
2721 *
2722 * To fix this properly, we need to hoist the checks up into
2723 * compute_mode_changes (or above), check the actual pfit state and
2724 * whether the platform allows pfit disable with pipe active, and only
2725 * then update the pipesrc and pfit state, even on the flip path.
2726 */
Jani Nikulad330a952014-01-21 11:24:25 +02002727 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002728 const struct drm_display_mode *adjusted_mode =
2729 &intel_crtc->config.adjusted_mode;
2730
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002731 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002732 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2733 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002734 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002735 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2736 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2737 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2738 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2739 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2740 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002741 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2742 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002743 }
2744
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002745 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002746
Daniel Vetterf99d7062014-06-19 16:01:59 +02002747 if (intel_crtc->active)
2748 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2749
Matt Roperf4510a22014-04-01 15:22:40 -07002750 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002751 crtc->x = x;
2752 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002753
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002754 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002755 if (intel_crtc->active && old_fb != fb)
2756 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002757 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002758 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002759 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002760 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002761
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002762 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002763 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002764 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002765
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002766 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002767}
2768
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002769static void intel_fdi_normal_train(struct drm_crtc *crtc)
2770{
2771 struct drm_device *dev = crtc->dev;
2772 struct drm_i915_private *dev_priv = dev->dev_private;
2773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2774 int pipe = intel_crtc->pipe;
2775 u32 reg, temp;
2776
2777 /* enable normal train */
2778 reg = FDI_TX_CTL(pipe);
2779 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002780 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002781 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2782 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002783 } else {
2784 temp &= ~FDI_LINK_TRAIN_NONE;
2785 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002786 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002787 I915_WRITE(reg, temp);
2788
2789 reg = FDI_RX_CTL(pipe);
2790 temp = I915_READ(reg);
2791 if (HAS_PCH_CPT(dev)) {
2792 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2793 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2794 } else {
2795 temp &= ~FDI_LINK_TRAIN_NONE;
2796 temp |= FDI_LINK_TRAIN_NONE;
2797 }
2798 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2799
2800 /* wait one idle pattern time */
2801 POSTING_READ(reg);
2802 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002803
2804 /* IVB wants error correction enabled */
2805 if (IS_IVYBRIDGE(dev))
2806 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2807 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002808}
2809
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002810static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002811{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002812 return crtc->base.enabled && crtc->active &&
2813 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002814}
2815
Daniel Vetter01a415f2012-10-27 15:58:40 +02002816static void ivb_modeset_global_resources(struct drm_device *dev)
2817{
2818 struct drm_i915_private *dev_priv = dev->dev_private;
2819 struct intel_crtc *pipe_B_crtc =
2820 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2821 struct intel_crtc *pipe_C_crtc =
2822 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2823 uint32_t temp;
2824
Daniel Vetter1e833f42013-02-19 22:31:57 +01002825 /*
2826 * When everything is off disable fdi C so that we could enable fdi B
2827 * with all lanes. Note that we don't care about enabled pipes without
2828 * an enabled pch encoder.
2829 */
2830 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2831 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002832 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2833 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2834
2835 temp = I915_READ(SOUTH_CHICKEN1);
2836 temp &= ~FDI_BC_BIFURCATION_SELECT;
2837 DRM_DEBUG_KMS("disabling fdi C rx\n");
2838 I915_WRITE(SOUTH_CHICKEN1, temp);
2839 }
2840}
2841
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002842/* The FDI link training functions for ILK/Ibexpeak. */
2843static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2844{
2845 struct drm_device *dev = crtc->dev;
2846 struct drm_i915_private *dev_priv = dev->dev_private;
2847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2848 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002850
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002851 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002852 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002853
Adam Jacksone1a44742010-06-25 15:32:14 -04002854 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2855 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002856 reg = FDI_RX_IMR(pipe);
2857 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002858 temp &= ~FDI_RX_SYMBOL_LOCK;
2859 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002860 I915_WRITE(reg, temp);
2861 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002862 udelay(150);
2863
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002864 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002865 reg = FDI_TX_CTL(pipe);
2866 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002867 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2868 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002869 temp &= ~FDI_LINK_TRAIN_NONE;
2870 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002871 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002872
Chris Wilson5eddb702010-09-11 13:48:45 +01002873 reg = FDI_RX_CTL(pipe);
2874 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002875 temp &= ~FDI_LINK_TRAIN_NONE;
2876 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002877 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2878
2879 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002880 udelay(150);
2881
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002882 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002883 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2884 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2885 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002886
Chris Wilson5eddb702010-09-11 13:48:45 +01002887 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002888 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002890 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2891
2892 if ((temp & FDI_RX_BIT_LOCK)) {
2893 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002895 break;
2896 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002897 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002898 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002899 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002900
2901 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002902 reg = FDI_TX_CTL(pipe);
2903 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002904 temp &= ~FDI_LINK_TRAIN_NONE;
2905 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002906 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002907
Chris Wilson5eddb702010-09-11 13:48:45 +01002908 reg = FDI_RX_CTL(pipe);
2909 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002910 temp &= ~FDI_LINK_TRAIN_NONE;
2911 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002912 I915_WRITE(reg, temp);
2913
2914 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002915 udelay(150);
2916
Chris Wilson5eddb702010-09-11 13:48:45 +01002917 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002918 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002919 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2921
2922 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002923 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002924 DRM_DEBUG_KMS("FDI train 2 done.\n");
2925 break;
2926 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002927 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002928 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002929 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930
2931 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002932
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002933}
2934
Akshay Joshi0206e352011-08-16 15:34:10 -04002935static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002936 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2937 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2938 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2939 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2940};
2941
2942/* The FDI link training functions for SNB/Cougarpoint. */
2943static void gen6_fdi_link_train(struct drm_crtc *crtc)
2944{
2945 struct drm_device *dev = crtc->dev;
2946 struct drm_i915_private *dev_priv = dev->dev_private;
2947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2948 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002949 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002950
Adam Jacksone1a44742010-06-25 15:32:14 -04002951 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2952 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002953 reg = FDI_RX_IMR(pipe);
2954 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002955 temp &= ~FDI_RX_SYMBOL_LOCK;
2956 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 I915_WRITE(reg, temp);
2958
2959 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002960 udelay(150);
2961
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 reg = FDI_TX_CTL(pipe);
2964 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002965 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2966 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002967 temp &= ~FDI_LINK_TRAIN_NONE;
2968 temp |= FDI_LINK_TRAIN_PATTERN_1;
2969 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2970 /* SNB-B */
2971 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002972 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002973
Daniel Vetterd74cf322012-10-26 10:58:13 +02002974 I915_WRITE(FDI_RX_MISC(pipe),
2975 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2976
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 reg = FDI_RX_CTL(pipe);
2978 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002979 if (HAS_PCH_CPT(dev)) {
2980 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2981 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2982 } else {
2983 temp &= ~FDI_LINK_TRAIN_NONE;
2984 temp |= FDI_LINK_TRAIN_PATTERN_1;
2985 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2987
2988 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002989 udelay(150);
2990
Akshay Joshi0206e352011-08-16 15:34:10 -04002991 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002992 reg = FDI_TX_CTL(pipe);
2993 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002994 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2995 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002996 I915_WRITE(reg, temp);
2997
2998 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002999 udelay(500);
3000
Sean Paulfa37d392012-03-02 12:53:39 -05003001 for (retry = 0; retry < 5; retry++) {
3002 reg = FDI_RX_IIR(pipe);
3003 temp = I915_READ(reg);
3004 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3005 if (temp & FDI_RX_BIT_LOCK) {
3006 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3007 DRM_DEBUG_KMS("FDI train 1 done.\n");
3008 break;
3009 }
3010 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003011 }
Sean Paulfa37d392012-03-02 12:53:39 -05003012 if (retry < 5)
3013 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003014 }
3015 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003016 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017
3018 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 reg = FDI_TX_CTL(pipe);
3020 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003021 temp &= ~FDI_LINK_TRAIN_NONE;
3022 temp |= FDI_LINK_TRAIN_PATTERN_2;
3023 if (IS_GEN6(dev)) {
3024 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3025 /* SNB-B */
3026 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3027 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003029
Chris Wilson5eddb702010-09-11 13:48:45 +01003030 reg = FDI_RX_CTL(pipe);
3031 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003032 if (HAS_PCH_CPT(dev)) {
3033 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3034 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3035 } else {
3036 temp &= ~FDI_LINK_TRAIN_NONE;
3037 temp |= FDI_LINK_TRAIN_PATTERN_2;
3038 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 I915_WRITE(reg, temp);
3040
3041 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003042 udelay(150);
3043
Akshay Joshi0206e352011-08-16 15:34:10 -04003044 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003045 reg = FDI_TX_CTL(pipe);
3046 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003047 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3048 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003049 I915_WRITE(reg, temp);
3050
3051 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003052 udelay(500);
3053
Sean Paulfa37d392012-03-02 12:53:39 -05003054 for (retry = 0; retry < 5; retry++) {
3055 reg = FDI_RX_IIR(pipe);
3056 temp = I915_READ(reg);
3057 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3058 if (temp & FDI_RX_SYMBOL_LOCK) {
3059 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3060 DRM_DEBUG_KMS("FDI train 2 done.\n");
3061 break;
3062 }
3063 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003064 }
Sean Paulfa37d392012-03-02 12:53:39 -05003065 if (retry < 5)
3066 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003067 }
3068 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003069 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003070
3071 DRM_DEBUG_KMS("FDI train done.\n");
3072}
3073
Jesse Barnes357555c2011-04-28 15:09:55 -07003074/* Manual link training for Ivy Bridge A0 parts */
3075static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3076{
3077 struct drm_device *dev = crtc->dev;
3078 struct drm_i915_private *dev_priv = dev->dev_private;
3079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3080 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003081 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003082
3083 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3084 for train result */
3085 reg = FDI_RX_IMR(pipe);
3086 temp = I915_READ(reg);
3087 temp &= ~FDI_RX_SYMBOL_LOCK;
3088 temp &= ~FDI_RX_BIT_LOCK;
3089 I915_WRITE(reg, temp);
3090
3091 POSTING_READ(reg);
3092 udelay(150);
3093
Daniel Vetter01a415f2012-10-27 15:58:40 +02003094 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3095 I915_READ(FDI_RX_IIR(pipe)));
3096
Jesse Barnes139ccd32013-08-19 11:04:55 -07003097 /* Try each vswing and preemphasis setting twice before moving on */
3098 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3099 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003100 reg = FDI_TX_CTL(pipe);
3101 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003102 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3103 temp &= ~FDI_TX_ENABLE;
3104 I915_WRITE(reg, temp);
3105
3106 reg = FDI_RX_CTL(pipe);
3107 temp = I915_READ(reg);
3108 temp &= ~FDI_LINK_TRAIN_AUTO;
3109 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3110 temp &= ~FDI_RX_ENABLE;
3111 I915_WRITE(reg, temp);
3112
3113 /* enable CPU FDI TX and PCH FDI RX */
3114 reg = FDI_TX_CTL(pipe);
3115 temp = I915_READ(reg);
3116 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3117 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3118 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003119 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003120 temp |= snb_b_fdi_train_param[j/2];
3121 temp |= FDI_COMPOSITE_SYNC;
3122 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3123
3124 I915_WRITE(FDI_RX_MISC(pipe),
3125 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3126
3127 reg = FDI_RX_CTL(pipe);
3128 temp = I915_READ(reg);
3129 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3130 temp |= FDI_COMPOSITE_SYNC;
3131 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3132
3133 POSTING_READ(reg);
3134 udelay(1); /* should be 0.5us */
3135
3136 for (i = 0; i < 4; i++) {
3137 reg = FDI_RX_IIR(pipe);
3138 temp = I915_READ(reg);
3139 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3140
3141 if (temp & FDI_RX_BIT_LOCK ||
3142 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3143 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3144 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3145 i);
3146 break;
3147 }
3148 udelay(1); /* should be 0.5us */
3149 }
3150 if (i == 4) {
3151 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3152 continue;
3153 }
3154
3155 /* Train 2 */
3156 reg = FDI_TX_CTL(pipe);
3157 temp = I915_READ(reg);
3158 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3159 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3160 I915_WRITE(reg, temp);
3161
3162 reg = FDI_RX_CTL(pipe);
3163 temp = I915_READ(reg);
3164 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3165 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003166 I915_WRITE(reg, temp);
3167
3168 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003169 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003170
Jesse Barnes139ccd32013-08-19 11:04:55 -07003171 for (i = 0; i < 4; i++) {
3172 reg = FDI_RX_IIR(pipe);
3173 temp = I915_READ(reg);
3174 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003175
Jesse Barnes139ccd32013-08-19 11:04:55 -07003176 if (temp & FDI_RX_SYMBOL_LOCK ||
3177 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3178 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3179 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3180 i);
3181 goto train_done;
3182 }
3183 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003184 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003185 if (i == 4)
3186 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003187 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003188
Jesse Barnes139ccd32013-08-19 11:04:55 -07003189train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003190 DRM_DEBUG_KMS("FDI train done.\n");
3191}
3192
Daniel Vetter88cefb62012-08-12 19:27:14 +02003193static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003194{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003195 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003197 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003199
Jesse Barnesc64e3112010-09-10 11:27:03 -07003200
Jesse Barnes0e23b992010-09-10 11:10:00 -07003201 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003202 reg = FDI_RX_CTL(pipe);
3203 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003204 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3205 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003206 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3208
3209 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003210 udelay(200);
3211
3212 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003213 temp = I915_READ(reg);
3214 I915_WRITE(reg, temp | FDI_PCDCLK);
3215
3216 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003217 udelay(200);
3218
Paulo Zanoni20749732012-11-23 15:30:38 -02003219 /* Enable CPU FDI TX PLL, always on for Ironlake */
3220 reg = FDI_TX_CTL(pipe);
3221 temp = I915_READ(reg);
3222 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3223 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003224
Paulo Zanoni20749732012-11-23 15:30:38 -02003225 POSTING_READ(reg);
3226 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003227 }
3228}
3229
Daniel Vetter88cefb62012-08-12 19:27:14 +02003230static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3231{
3232 struct drm_device *dev = intel_crtc->base.dev;
3233 struct drm_i915_private *dev_priv = dev->dev_private;
3234 int pipe = intel_crtc->pipe;
3235 u32 reg, temp;
3236
3237 /* Switch from PCDclk to Rawclk */
3238 reg = FDI_RX_CTL(pipe);
3239 temp = I915_READ(reg);
3240 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3241
3242 /* Disable CPU FDI TX PLL */
3243 reg = FDI_TX_CTL(pipe);
3244 temp = I915_READ(reg);
3245 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3246
3247 POSTING_READ(reg);
3248 udelay(100);
3249
3250 reg = FDI_RX_CTL(pipe);
3251 temp = I915_READ(reg);
3252 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3253
3254 /* Wait for the clocks to turn off. */
3255 POSTING_READ(reg);
3256 udelay(100);
3257}
3258
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003259static void ironlake_fdi_disable(struct drm_crtc *crtc)
3260{
3261 struct drm_device *dev = crtc->dev;
3262 struct drm_i915_private *dev_priv = dev->dev_private;
3263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3264 int pipe = intel_crtc->pipe;
3265 u32 reg, temp;
3266
3267 /* disable CPU FDI tx and PCH FDI rx */
3268 reg = FDI_TX_CTL(pipe);
3269 temp = I915_READ(reg);
3270 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3271 POSTING_READ(reg);
3272
3273 reg = FDI_RX_CTL(pipe);
3274 temp = I915_READ(reg);
3275 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003276 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003277 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3278
3279 POSTING_READ(reg);
3280 udelay(100);
3281
3282 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003283 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003284 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003285
3286 /* still set train pattern 1 */
3287 reg = FDI_TX_CTL(pipe);
3288 temp = I915_READ(reg);
3289 temp &= ~FDI_LINK_TRAIN_NONE;
3290 temp |= FDI_LINK_TRAIN_PATTERN_1;
3291 I915_WRITE(reg, temp);
3292
3293 reg = FDI_RX_CTL(pipe);
3294 temp = I915_READ(reg);
3295 if (HAS_PCH_CPT(dev)) {
3296 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3297 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3298 } else {
3299 temp &= ~FDI_LINK_TRAIN_NONE;
3300 temp |= FDI_LINK_TRAIN_PATTERN_1;
3301 }
3302 /* BPC in FDI rx is consistent with that in PIPECONF */
3303 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003304 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003305 I915_WRITE(reg, temp);
3306
3307 POSTING_READ(reg);
3308 udelay(100);
3309}
3310
Chris Wilson5dce5b932014-01-20 10:17:36 +00003311bool intel_has_pending_fb_unpin(struct drm_device *dev)
3312{
3313 struct intel_crtc *crtc;
3314
3315 /* Note that we don't need to be called with mode_config.lock here
3316 * as our list of CRTC objects is static for the lifetime of the
3317 * device and so cannot disappear as we iterate. Similarly, we can
3318 * happily treat the predicates as racy, atomic checks as userspace
3319 * cannot claim and pin a new fb without at least acquring the
3320 * struct_mutex and so serialising with us.
3321 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003322 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003323 if (atomic_read(&crtc->unpin_work_count) == 0)
3324 continue;
3325
3326 if (crtc->unpin_work)
3327 intel_wait_for_vblank(dev, crtc->pipe);
3328
3329 return true;
3330 }
3331
3332 return false;
3333}
3334
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003335void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003336{
Chris Wilson0f911282012-04-17 10:05:38 +01003337 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003338 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003339
Matt Roperf4510a22014-04-01 15:22:40 -07003340 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003341 return;
3342
Daniel Vetter2c10d572012-12-20 21:24:07 +01003343 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3344
Daniel Vettereed6d672014-05-19 16:09:35 +02003345 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3346 !intel_crtc_has_pending_flip(crtc),
3347 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003348
Chris Wilson0f911282012-04-17 10:05:38 +01003349 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003350 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003351 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003352}
3353
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003354/* Program iCLKIP clock to the desired frequency */
3355static void lpt_program_iclkip(struct drm_crtc *crtc)
3356{
3357 struct drm_device *dev = crtc->dev;
3358 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003359 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003360 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3361 u32 temp;
3362
Daniel Vetter09153002012-12-12 14:06:44 +01003363 mutex_lock(&dev_priv->dpio_lock);
3364
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003365 /* It is necessary to ungate the pixclk gate prior to programming
3366 * the divisors, and gate it back when it is done.
3367 */
3368 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3369
3370 /* Disable SSCCTL */
3371 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003372 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3373 SBI_SSCCTL_DISABLE,
3374 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003375
3376 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003377 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003378 auxdiv = 1;
3379 divsel = 0x41;
3380 phaseinc = 0x20;
3381 } else {
3382 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003383 * but the adjusted_mode->crtc_clock in in KHz. To get the
3384 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003385 * convert the virtual clock precision to KHz here for higher
3386 * precision.
3387 */
3388 u32 iclk_virtual_root_freq = 172800 * 1000;
3389 u32 iclk_pi_range = 64;
3390 u32 desired_divisor, msb_divisor_value, pi_value;
3391
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003392 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003393 msb_divisor_value = desired_divisor / iclk_pi_range;
3394 pi_value = desired_divisor % iclk_pi_range;
3395
3396 auxdiv = 0;
3397 divsel = msb_divisor_value - 2;
3398 phaseinc = pi_value;
3399 }
3400
3401 /* This should not happen with any sane values */
3402 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3403 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3404 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3405 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3406
3407 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003408 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003409 auxdiv,
3410 divsel,
3411 phasedir,
3412 phaseinc);
3413
3414 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003415 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003416 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3417 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3418 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3419 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3420 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3421 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003422 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003423
3424 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003425 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003426 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3427 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003428 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003429
3430 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003431 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003432 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003433 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003434
3435 /* Wait for initialization time */
3436 udelay(24);
3437
3438 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003439
3440 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003441}
3442
Daniel Vetter275f01b22013-05-03 11:49:47 +02003443static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3444 enum pipe pch_transcoder)
3445{
3446 struct drm_device *dev = crtc->base.dev;
3447 struct drm_i915_private *dev_priv = dev->dev_private;
3448 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3449
3450 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3451 I915_READ(HTOTAL(cpu_transcoder)));
3452 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3453 I915_READ(HBLANK(cpu_transcoder)));
3454 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3455 I915_READ(HSYNC(cpu_transcoder)));
3456
3457 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3458 I915_READ(VTOTAL(cpu_transcoder)));
3459 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3460 I915_READ(VBLANK(cpu_transcoder)));
3461 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3462 I915_READ(VSYNC(cpu_transcoder)));
3463 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3464 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3465}
3466
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003467static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3468{
3469 struct drm_i915_private *dev_priv = dev->dev_private;
3470 uint32_t temp;
3471
3472 temp = I915_READ(SOUTH_CHICKEN1);
3473 if (temp & FDI_BC_BIFURCATION_SELECT)
3474 return;
3475
3476 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3478
3479 temp |= FDI_BC_BIFURCATION_SELECT;
3480 DRM_DEBUG_KMS("enabling fdi C rx\n");
3481 I915_WRITE(SOUTH_CHICKEN1, temp);
3482 POSTING_READ(SOUTH_CHICKEN1);
3483}
3484
3485static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3486{
3487 struct drm_device *dev = intel_crtc->base.dev;
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489
3490 switch (intel_crtc->pipe) {
3491 case PIPE_A:
3492 break;
3493 case PIPE_B:
3494 if (intel_crtc->config.fdi_lanes > 2)
3495 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3496 else
3497 cpt_enable_fdi_bc_bifurcation(dev);
3498
3499 break;
3500 case PIPE_C:
3501 cpt_enable_fdi_bc_bifurcation(dev);
3502
3503 break;
3504 default:
3505 BUG();
3506 }
3507}
3508
Jesse Barnesf67a5592011-01-05 10:31:48 -08003509/*
3510 * Enable PCH resources required for PCH ports:
3511 * - PCH PLLs
3512 * - FDI training & RX/TX
3513 * - update transcoder timings
3514 * - DP transcoding bits
3515 * - transcoder
3516 */
3517static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003518{
3519 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003520 struct drm_i915_private *dev_priv = dev->dev_private;
3521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3522 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003523 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524
Daniel Vetterab9412b2013-05-03 11:49:46 +02003525 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003526
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003527 if (IS_IVYBRIDGE(dev))
3528 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3529
Daniel Vettercd986ab2012-10-26 10:58:12 +02003530 /* Write the TU size bits before fdi link training, so that error
3531 * detection works. */
3532 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3533 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3534
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003535 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003536 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003537
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003538 /* We need to program the right clock selection before writing the pixel
3539 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003540 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003541 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003542
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003543 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003544 temp |= TRANS_DPLL_ENABLE(pipe);
3545 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003546 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003547 temp |= sel;
3548 else
3549 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003550 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003551 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003552
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003553 /* XXX: pch pll's can be enabled any time before we enable the PCH
3554 * transcoder, and we actually should do this to not upset any PCH
3555 * transcoder that already use the clock when we share it.
3556 *
3557 * Note that enable_shared_dpll tries to do the right thing, but
3558 * get_shared_dpll unconditionally resets the pll - we need that to have
3559 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003560 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003561
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003562 /* set transcoder timing, panel must allow it */
3563 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003564 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003565
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003566 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003567
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003568 /* For PCH DP, enable TRANS_DP_CTL */
3569 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003570 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3571 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003572 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003573 reg = TRANS_DP_CTL(pipe);
3574 temp = I915_READ(reg);
3575 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003576 TRANS_DP_SYNC_MASK |
3577 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 temp |= (TRANS_DP_OUTPUT_ENABLE |
3579 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003580 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003581
3582 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003584 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003586
3587 switch (intel_trans_dp_port_sel(crtc)) {
3588 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003590 break;
3591 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003593 break;
3594 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003596 break;
3597 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003598 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003599 }
3600
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003602 }
3603
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003604 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003605}
3606
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003607static void lpt_pch_enable(struct drm_crtc *crtc)
3608{
3609 struct drm_device *dev = crtc->dev;
3610 struct drm_i915_private *dev_priv = dev->dev_private;
3611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003612 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003613
Daniel Vetterab9412b2013-05-03 11:49:46 +02003614 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003615
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003616 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003617
Paulo Zanoni0540e482012-10-31 18:12:40 -02003618 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003619 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003620
Paulo Zanoni937bb612012-10-31 18:12:47 -02003621 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003622}
3623
Daniel Vettere2b78262013-06-07 23:10:03 +02003624static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003625{
Daniel Vettere2b78262013-06-07 23:10:03 +02003626 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003627
3628 if (pll == NULL)
3629 return;
3630
3631 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003632 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003633 return;
3634 }
3635
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003636 if (--pll->refcount == 0) {
3637 WARN_ON(pll->on);
3638 WARN_ON(pll->active);
3639 }
3640
Daniel Vettera43f6e02013-06-07 23:10:32 +02003641 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003642}
3643
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003644static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645{
Daniel Vettere2b78262013-06-07 23:10:03 +02003646 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3647 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3648 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003649
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003650 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003651 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3652 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003653 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003654 }
3655
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003656 if (HAS_PCH_IBX(dev_priv->dev)) {
3657 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003658 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003659 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003660
Daniel Vetter46edb022013-06-05 13:34:12 +02003661 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3662 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003663
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003664 WARN_ON(pll->refcount);
3665
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003666 goto found;
3667 }
3668
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003669 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3670 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003671
3672 /* Only want to check enabled timings first */
3673 if (pll->refcount == 0)
3674 continue;
3675
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003676 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3677 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003678 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003679 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003680 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003681
3682 goto found;
3683 }
3684 }
3685
3686 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003687 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3688 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003689 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003690 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3691 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003692 goto found;
3693 }
3694 }
3695
3696 return NULL;
3697
3698found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003699 if (pll->refcount == 0)
3700 pll->hw_state = crtc->config.dpll_hw_state;
3701
Daniel Vettera43f6e02013-06-07 23:10:32 +02003702 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003703 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3704 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003705
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003706 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003707
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003708 return pll;
3709}
3710
Daniel Vettera1520312013-05-03 11:49:50 +02003711static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003712{
3713 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003714 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003715 u32 temp;
3716
3717 temp = I915_READ(dslreg);
3718 udelay(500);
3719 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003720 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003721 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003722 }
3723}
3724
Jesse Barnesb074cec2013-04-25 12:55:02 -07003725static void ironlake_pfit_enable(struct intel_crtc *crtc)
3726{
3727 struct drm_device *dev = crtc->base.dev;
3728 struct drm_i915_private *dev_priv = dev->dev_private;
3729 int pipe = crtc->pipe;
3730
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003731 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003732 /* Force use of hard-coded filter coefficients
3733 * as some pre-programmed values are broken,
3734 * e.g. x201.
3735 */
3736 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3737 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3738 PF_PIPE_SEL_IVB(pipe));
3739 else
3740 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3741 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3742 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003743 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003744}
3745
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003746static void intel_enable_planes(struct drm_crtc *crtc)
3747{
3748 struct drm_device *dev = crtc->dev;
3749 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003750 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003751 struct intel_plane *intel_plane;
3752
Matt Roperaf2b6532014-04-01 15:22:32 -07003753 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3754 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003755 if (intel_plane->pipe == pipe)
3756 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003757 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003758}
3759
3760static void intel_disable_planes(struct drm_crtc *crtc)
3761{
3762 struct drm_device *dev = crtc->dev;
3763 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003764 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003765 struct intel_plane *intel_plane;
3766
Matt Roperaf2b6532014-04-01 15:22:32 -07003767 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3768 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003769 if (intel_plane->pipe == pipe)
3770 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003771 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003772}
3773
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003774void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003775{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003776 struct drm_device *dev = crtc->base.dev;
3777 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003778
3779 if (!crtc->config.ips_enabled)
3780 return;
3781
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003782 /* We can only enable IPS after we enable a plane and wait for a vblank */
3783 intel_wait_for_vblank(dev, crtc->pipe);
3784
Paulo Zanonid77e4532013-09-24 13:52:55 -03003785 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003786 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003787 mutex_lock(&dev_priv->rps.hw_lock);
3788 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3789 mutex_unlock(&dev_priv->rps.hw_lock);
3790 /* Quoting Art Runyan: "its not safe to expect any particular
3791 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003792 * mailbox." Moreover, the mailbox may return a bogus state,
3793 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003794 */
3795 } else {
3796 I915_WRITE(IPS_CTL, IPS_ENABLE);
3797 /* The bit only becomes 1 in the next vblank, so this wait here
3798 * is essentially intel_wait_for_vblank. If we don't have this
3799 * and don't wait for vblanks until the end of crtc_enable, then
3800 * the HW state readout code will complain that the expected
3801 * IPS_CTL value is not the one we read. */
3802 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3803 DRM_ERROR("Timed out waiting for IPS enable\n");
3804 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003805}
3806
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003807void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003808{
3809 struct drm_device *dev = crtc->base.dev;
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811
3812 if (!crtc->config.ips_enabled)
3813 return;
3814
3815 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003816 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003817 mutex_lock(&dev_priv->rps.hw_lock);
3818 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3819 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003820 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3821 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3822 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003823 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003824 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003825 POSTING_READ(IPS_CTL);
3826 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003827
3828 /* We need to wait for a vblank before we can disable the plane. */
3829 intel_wait_for_vblank(dev, crtc->pipe);
3830}
3831
3832/** Loads the palette/gamma unit for the CRTC with the prepared values */
3833static void intel_crtc_load_lut(struct drm_crtc *crtc)
3834{
3835 struct drm_device *dev = crtc->dev;
3836 struct drm_i915_private *dev_priv = dev->dev_private;
3837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3838 enum pipe pipe = intel_crtc->pipe;
3839 int palreg = PALETTE(pipe);
3840 int i;
3841 bool reenable_ips = false;
3842
3843 /* The clocks have to be on to load the palette. */
3844 if (!crtc->enabled || !intel_crtc->active)
3845 return;
3846
3847 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3848 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3849 assert_dsi_pll_enabled(dev_priv);
3850 else
3851 assert_pll_enabled(dev_priv, pipe);
3852 }
3853
3854 /* use legacy palette for Ironlake */
3855 if (HAS_PCH_SPLIT(dev))
3856 palreg = LGC_PALETTE(pipe);
3857
3858 /* Workaround : Do not read or write the pipe palette/gamma data while
3859 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3860 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003861 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003862 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3863 GAMMA_MODE_MODE_SPLIT)) {
3864 hsw_disable_ips(intel_crtc);
3865 reenable_ips = true;
3866 }
3867
3868 for (i = 0; i < 256; i++) {
3869 I915_WRITE(palreg + 4 * i,
3870 (intel_crtc->lut_r[i] << 16) |
3871 (intel_crtc->lut_g[i] << 8) |
3872 intel_crtc->lut_b[i]);
3873 }
3874
3875 if (reenable_ips)
3876 hsw_enable_ips(intel_crtc);
3877}
3878
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003879static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3880{
3881 if (!enable && intel_crtc->overlay) {
3882 struct drm_device *dev = intel_crtc->base.dev;
3883 struct drm_i915_private *dev_priv = dev->dev_private;
3884
3885 mutex_lock(&dev->struct_mutex);
3886 dev_priv->mm.interruptible = false;
3887 (void) intel_overlay_switch_off(intel_crtc->overlay);
3888 dev_priv->mm.interruptible = true;
3889 mutex_unlock(&dev->struct_mutex);
3890 }
3891
3892 /* Let userspace switch the overlay on again. In most cases userspace
3893 * has to recompute where to put it anyway.
3894 */
3895}
3896
3897/**
3898 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3899 * cursor plane briefly if not already running after enabling the display
3900 * plane.
3901 * This workaround avoids occasional blank screens when self refresh is
3902 * enabled.
3903 */
3904static void
3905g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3906{
3907 u32 cntl = I915_READ(CURCNTR(pipe));
3908
3909 if ((cntl & CURSOR_MODE) == 0) {
3910 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3911
3912 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3913 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3914 intel_wait_for_vblank(dev_priv->dev, pipe);
3915 I915_WRITE(CURCNTR(pipe), cntl);
3916 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3917 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3918 }
3919}
3920
3921static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003922{
3923 struct drm_device *dev = crtc->dev;
3924 struct drm_i915_private *dev_priv = dev->dev_private;
3925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3926 int pipe = intel_crtc->pipe;
3927 int plane = intel_crtc->plane;
3928
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003929 drm_vblank_on(dev, pipe);
3930
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003931 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3932 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003933 /* The fixup needs to happen before cursor is enabled */
3934 if (IS_G4X(dev))
3935 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003936 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003937 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003938
3939 hsw_enable_ips(intel_crtc);
3940
3941 mutex_lock(&dev->struct_mutex);
3942 intel_update_fbc(dev);
3943 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003944
3945 /*
3946 * FIXME: Once we grow proper nuclear flip support out of this we need
3947 * to compute the mask of flip planes precisely. For the time being
3948 * consider this a flip from a NULL plane.
3949 */
3950 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003951}
3952
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003953static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003954{
3955 struct drm_device *dev = crtc->dev;
3956 struct drm_i915_private *dev_priv = dev->dev_private;
3957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3958 int pipe = intel_crtc->pipe;
3959 int plane = intel_crtc->plane;
3960
3961 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003962
3963 if (dev_priv->fbc.plane == plane)
3964 intel_disable_fbc(dev);
3965
3966 hsw_disable_ips(intel_crtc);
3967
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003968 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003969 intel_crtc_update_cursor(crtc, false);
3970 intel_disable_planes(crtc);
3971 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003972
Daniel Vetterf99d7062014-06-19 16:01:59 +02003973 /*
3974 * FIXME: Once we grow proper nuclear flip support out of this we need
3975 * to compute the mask of flip planes precisely. For the time being
3976 * consider this a flip to a NULL plane.
3977 */
3978 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3979
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003980 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003981}
3982
Jesse Barnesf67a5592011-01-05 10:31:48 -08003983static void ironlake_crtc_enable(struct drm_crtc *crtc)
3984{
3985 struct drm_device *dev = crtc->dev;
3986 struct drm_i915_private *dev_priv = dev->dev_private;
3987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003988 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003989 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003990 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003991
Daniel Vetter08a48462012-07-02 11:43:47 +02003992 WARN_ON(!crtc->enabled);
3993
Jesse Barnesf67a5592011-01-05 10:31:48 -08003994 if (intel_crtc->active)
3995 return;
3996
Daniel Vetterb14b1052014-04-24 23:55:13 +02003997 if (intel_crtc->config.has_pch_encoder)
3998 intel_prepare_shared_dpll(intel_crtc);
3999
Daniel Vetter29407aa2014-04-24 23:55:08 +02004000 if (intel_crtc->config.has_dp_encoder)
4001 intel_dp_set_m_n(intel_crtc);
4002
4003 intel_set_pipe_timings(intel_crtc);
4004
4005 if (intel_crtc->config.has_pch_encoder) {
4006 intel_cpu_transcoder_set_m_n(intel_crtc,
4007 &intel_crtc->config.fdi_m_n);
4008 }
4009
4010 ironlake_set_pipeconf(crtc);
4011
4012 /* Set up the display plane register */
4013 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
4014 POSTING_READ(DSPCNTR(plane));
4015
4016 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4017 crtc->x, crtc->y);
4018
Jesse Barnesf67a5592011-01-05 10:31:48 -08004019 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004020
4021 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4022 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4023
Daniel Vetterf6736a12013-06-05 13:34:30 +02004024 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004025 if (encoder->pre_enable)
4026 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004027
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004028 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004029 /* Note: FDI PLL enabling _must_ be done before we enable the
4030 * cpu pipes, hence this is separate from all the other fdi/pch
4031 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004032 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004033 } else {
4034 assert_fdi_tx_disabled(dev_priv, pipe);
4035 assert_fdi_rx_disabled(dev_priv, pipe);
4036 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004037
Jesse Barnesb074cec2013-04-25 12:55:02 -07004038 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004039
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004040 /*
4041 * On ILK+ LUT must be loaded before the pipe is running but with
4042 * clocks enabled
4043 */
4044 intel_crtc_load_lut(crtc);
4045
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004046 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004047 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004048
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004049 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004050 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004051
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004052 for_each_encoder_on_crtc(dev, crtc, encoder)
4053 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004054
4055 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004056 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004057
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004058 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004059}
4060
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004061/* IPS only exists on ULT machines and is tied to pipe A. */
4062static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4063{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004064 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004065}
4066
Paulo Zanonie4916942013-09-20 16:21:19 -03004067/*
4068 * This implements the workaround described in the "notes" section of the mode
4069 * set sequence documentation. When going from no pipes or single pipe to
4070 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4071 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4072 */
4073static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4074{
4075 struct drm_device *dev = crtc->base.dev;
4076 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4077
4078 /* We want to get the other_active_crtc only if there's only 1 other
4079 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004080 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004081 if (!crtc_it->active || crtc_it == crtc)
4082 continue;
4083
4084 if (other_active_crtc)
4085 return;
4086
4087 other_active_crtc = crtc_it;
4088 }
4089 if (!other_active_crtc)
4090 return;
4091
4092 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4093 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4094}
4095
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004096static void haswell_crtc_enable(struct drm_crtc *crtc)
4097{
4098 struct drm_device *dev = crtc->dev;
4099 struct drm_i915_private *dev_priv = dev->dev_private;
4100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4101 struct intel_encoder *encoder;
4102 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004103 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004104
4105 WARN_ON(!crtc->enabled);
4106
4107 if (intel_crtc->active)
4108 return;
4109
Daniel Vetter229fca92014-04-24 23:55:09 +02004110 if (intel_crtc->config.has_dp_encoder)
4111 intel_dp_set_m_n(intel_crtc);
4112
4113 intel_set_pipe_timings(intel_crtc);
4114
4115 if (intel_crtc->config.has_pch_encoder) {
4116 intel_cpu_transcoder_set_m_n(intel_crtc,
4117 &intel_crtc->config.fdi_m_n);
4118 }
4119
4120 haswell_set_pipeconf(crtc);
4121
4122 intel_set_pipe_csc(crtc);
4123
4124 /* Set up the display plane register */
4125 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4126 POSTING_READ(DSPCNTR(plane));
4127
4128 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4129 crtc->x, crtc->y);
4130
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004131 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004132
4133 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4134 if (intel_crtc->config.has_pch_encoder)
4135 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4136
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004137 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004138 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004139
4140 for_each_encoder_on_crtc(dev, crtc, encoder)
4141 if (encoder->pre_enable)
4142 encoder->pre_enable(encoder);
4143
Paulo Zanoni1f544382012-10-24 11:32:00 -02004144 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004145
Jesse Barnesb074cec2013-04-25 12:55:02 -07004146 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004147
4148 /*
4149 * On ILK+ LUT must be loaded before the pipe is running but with
4150 * clocks enabled
4151 */
4152 intel_crtc_load_lut(crtc);
4153
Paulo Zanoni1f544382012-10-24 11:32:00 -02004154 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004155 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004156
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004157 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004158 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004159
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004160 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004161 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004162
Jani Nikula8807e552013-08-30 19:40:32 +03004163 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004164 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004165 intel_opregion_notify_encoder(encoder, true);
4166 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004167
Paulo Zanonie4916942013-09-20 16:21:19 -03004168 /* If we change the relative order between pipe/planes enabling, we need
4169 * to change the workaround. */
4170 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004171 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004172}
4173
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004174static void ironlake_pfit_disable(struct intel_crtc *crtc)
4175{
4176 struct drm_device *dev = crtc->base.dev;
4177 struct drm_i915_private *dev_priv = dev->dev_private;
4178 int pipe = crtc->pipe;
4179
4180 /* To avoid upsetting the power well on haswell only disable the pfit if
4181 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004182 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004183 I915_WRITE(PF_CTL(pipe), 0);
4184 I915_WRITE(PF_WIN_POS(pipe), 0);
4185 I915_WRITE(PF_WIN_SZ(pipe), 0);
4186 }
4187}
4188
Jesse Barnes6be4a602010-09-10 10:26:01 -07004189static void ironlake_crtc_disable(struct drm_crtc *crtc)
4190{
4191 struct drm_device *dev = crtc->dev;
4192 struct drm_i915_private *dev_priv = dev->dev_private;
4193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004194 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004195 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004196 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004197
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004198 if (!intel_crtc->active)
4199 return;
4200
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004201 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004202
Daniel Vetterea9d7582012-07-10 10:42:52 +02004203 for_each_encoder_on_crtc(dev, crtc, encoder)
4204 encoder->disable(encoder);
4205
Daniel Vetterd925c592013-06-05 13:34:04 +02004206 if (intel_crtc->config.has_pch_encoder)
4207 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4208
Jesse Barnesb24e7172011-01-04 15:09:30 -08004209 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004210
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004211 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004212
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004213 for_each_encoder_on_crtc(dev, crtc, encoder)
4214 if (encoder->post_disable)
4215 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004216
Daniel Vetterd925c592013-06-05 13:34:04 +02004217 if (intel_crtc->config.has_pch_encoder) {
4218 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004219
Daniel Vetterd925c592013-06-05 13:34:04 +02004220 ironlake_disable_pch_transcoder(dev_priv, pipe);
4221 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004222
Daniel Vetterd925c592013-06-05 13:34:04 +02004223 if (HAS_PCH_CPT(dev)) {
4224 /* disable TRANS_DP_CTL */
4225 reg = TRANS_DP_CTL(pipe);
4226 temp = I915_READ(reg);
4227 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4228 TRANS_DP_PORT_SEL_MASK);
4229 temp |= TRANS_DP_PORT_SEL_NONE;
4230 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004231
Daniel Vetterd925c592013-06-05 13:34:04 +02004232 /* disable DPLL_SEL */
4233 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004234 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004235 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004236 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004237
4238 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004239 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004240
4241 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004242 }
4243
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004244 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004245 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004246
4247 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004248 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004249 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004250}
4251
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004252static void haswell_crtc_disable(struct drm_crtc *crtc)
4253{
4254 struct drm_device *dev = crtc->dev;
4255 struct drm_i915_private *dev_priv = dev->dev_private;
4256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4257 struct intel_encoder *encoder;
4258 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004259 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004260
4261 if (!intel_crtc->active)
4262 return;
4263
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004264 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004265
Jani Nikula8807e552013-08-30 19:40:32 +03004266 for_each_encoder_on_crtc(dev, crtc, encoder) {
4267 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004268 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004269 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004270
Paulo Zanoni86642812013-04-12 17:57:57 -03004271 if (intel_crtc->config.has_pch_encoder)
4272 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004273 intel_disable_pipe(dev_priv, pipe);
4274
Paulo Zanoniad80a812012-10-24 16:06:19 -02004275 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004276
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004277 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004278
Paulo Zanoni1f544382012-10-24 11:32:00 -02004279 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004280
4281 for_each_encoder_on_crtc(dev, crtc, encoder)
4282 if (encoder->post_disable)
4283 encoder->post_disable(encoder);
4284
Daniel Vetter88adfff2013-03-28 10:42:01 +01004285 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004286 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004287 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004288 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004289 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004290
4291 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004292 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004293
4294 mutex_lock(&dev->struct_mutex);
4295 intel_update_fbc(dev);
4296 mutex_unlock(&dev->struct_mutex);
4297}
4298
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004299static void ironlake_crtc_off(struct drm_crtc *crtc)
4300{
4301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004302 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004303}
4304
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004305static void haswell_crtc_off(struct drm_crtc *crtc)
4306{
4307 intel_ddi_put_crtc_pll(crtc);
4308}
4309
Jesse Barnes2dd24552013-04-25 12:55:01 -07004310static void i9xx_pfit_enable(struct intel_crtc *crtc)
4311{
4312 struct drm_device *dev = crtc->base.dev;
4313 struct drm_i915_private *dev_priv = dev->dev_private;
4314 struct intel_crtc_config *pipe_config = &crtc->config;
4315
Daniel Vetter328d8e82013-05-08 10:36:31 +02004316 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004317 return;
4318
Daniel Vetterc0b03412013-05-28 12:05:54 +02004319 /*
4320 * The panel fitter should only be adjusted whilst the pipe is disabled,
4321 * according to register description and PRM.
4322 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004323 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4324 assert_pipe_disabled(dev_priv, crtc->pipe);
4325
Jesse Barnesb074cec2013-04-25 12:55:02 -07004326 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4327 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004328
4329 /* Border color in case we don't scale up to the full screen. Black by
4330 * default, change to something else for debugging. */
4331 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004332}
4333
Imre Deak77d22dc2014-03-05 16:20:52 +02004334#define for_each_power_domain(domain, mask) \
4335 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4336 if ((1 << (domain)) & (mask))
4337
Imre Deak319be8a2014-03-04 19:22:57 +02004338enum intel_display_power_domain
4339intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004340{
Imre Deak319be8a2014-03-04 19:22:57 +02004341 struct drm_device *dev = intel_encoder->base.dev;
4342 struct intel_digital_port *intel_dig_port;
4343
4344 switch (intel_encoder->type) {
4345 case INTEL_OUTPUT_UNKNOWN:
4346 /* Only DDI platforms should ever use this output type */
4347 WARN_ON_ONCE(!HAS_DDI(dev));
4348 case INTEL_OUTPUT_DISPLAYPORT:
4349 case INTEL_OUTPUT_HDMI:
4350 case INTEL_OUTPUT_EDP:
4351 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4352 switch (intel_dig_port->port) {
4353 case PORT_A:
4354 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4355 case PORT_B:
4356 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4357 case PORT_C:
4358 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4359 case PORT_D:
4360 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4361 default:
4362 WARN_ON_ONCE(1);
4363 return POWER_DOMAIN_PORT_OTHER;
4364 }
4365 case INTEL_OUTPUT_ANALOG:
4366 return POWER_DOMAIN_PORT_CRT;
4367 case INTEL_OUTPUT_DSI:
4368 return POWER_DOMAIN_PORT_DSI;
4369 default:
4370 return POWER_DOMAIN_PORT_OTHER;
4371 }
4372}
4373
4374static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4375{
4376 struct drm_device *dev = crtc->dev;
4377 struct intel_encoder *intel_encoder;
4378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4379 enum pipe pipe = intel_crtc->pipe;
4380 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004381 unsigned long mask;
4382 enum transcoder transcoder;
4383
4384 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4385
4386 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4387 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4388 if (pfit_enabled)
4389 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4390
Imre Deak319be8a2014-03-04 19:22:57 +02004391 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4392 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4393
Imre Deak77d22dc2014-03-05 16:20:52 +02004394 return mask;
4395}
4396
4397void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4398 bool enable)
4399{
4400 if (dev_priv->power_domains.init_power_on == enable)
4401 return;
4402
4403 if (enable)
4404 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4405 else
4406 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4407
4408 dev_priv->power_domains.init_power_on = enable;
4409}
4410
4411static void modeset_update_crtc_power_domains(struct drm_device *dev)
4412{
4413 struct drm_i915_private *dev_priv = dev->dev_private;
4414 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4415 struct intel_crtc *crtc;
4416
4417 /*
4418 * First get all needed power domains, then put all unneeded, to avoid
4419 * any unnecessary toggling of the power wells.
4420 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004421 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004422 enum intel_display_power_domain domain;
4423
4424 if (!crtc->base.enabled)
4425 continue;
4426
Imre Deak319be8a2014-03-04 19:22:57 +02004427 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004428
4429 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4430 intel_display_power_get(dev_priv, domain);
4431 }
4432
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004433 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004434 enum intel_display_power_domain domain;
4435
4436 for_each_power_domain(domain, crtc->enabled_power_domains)
4437 intel_display_power_put(dev_priv, domain);
4438
4439 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4440 }
4441
4442 intel_display_set_init_power(dev_priv, false);
4443}
4444
Ville Syrjälädfcab172014-06-13 13:37:47 +03004445/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004446static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004447{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004448 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004449
Jesse Barnes586f49d2013-11-04 16:06:59 -08004450 /* Obtain SKU information */
4451 mutex_lock(&dev_priv->dpio_lock);
4452 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4453 CCK_FUSE_HPLL_FREQ_MASK;
4454 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004455
Ville Syrjälädfcab172014-06-13 13:37:47 +03004456 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004457}
4458
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004459static void vlv_update_cdclk(struct drm_device *dev)
4460{
4461 struct drm_i915_private *dev_priv = dev->dev_private;
4462
4463 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4464 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4465 dev_priv->vlv_cdclk_freq);
4466
4467 /*
4468 * Program the gmbus_freq based on the cdclk frequency.
4469 * BSpec erroneously claims we should aim for 4MHz, but
4470 * in fact 1MHz is the correct frequency.
4471 */
4472 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4473}
4474
Jesse Barnes30a970c2013-11-04 13:48:12 -08004475/* Adjust CDclk dividers to allow high res or save power if possible */
4476static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4477{
4478 struct drm_i915_private *dev_priv = dev->dev_private;
4479 u32 val, cmd;
4480
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004481 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004482
Ville Syrjälädfcab172014-06-13 13:37:47 +03004483 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004484 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004485 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004486 cmd = 1;
4487 else
4488 cmd = 0;
4489
4490 mutex_lock(&dev_priv->rps.hw_lock);
4491 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4492 val &= ~DSPFREQGUAR_MASK;
4493 val |= (cmd << DSPFREQGUAR_SHIFT);
4494 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4495 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4496 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4497 50)) {
4498 DRM_ERROR("timed out waiting for CDclk change\n");
4499 }
4500 mutex_unlock(&dev_priv->rps.hw_lock);
4501
Ville Syrjälädfcab172014-06-13 13:37:47 +03004502 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004503 u32 divider, vco;
4504
4505 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004506 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004507
4508 mutex_lock(&dev_priv->dpio_lock);
4509 /* adjust cdclk divider */
4510 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004511 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004512 val |= divider;
4513 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004514
4515 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4516 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4517 50))
4518 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004519 mutex_unlock(&dev_priv->dpio_lock);
4520 }
4521
4522 mutex_lock(&dev_priv->dpio_lock);
4523 /* adjust self-refresh exit latency value */
4524 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4525 val &= ~0x7f;
4526
4527 /*
4528 * For high bandwidth configs, we set a higher latency in the bunit
4529 * so that the core display fetch happens in time to avoid underruns.
4530 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004531 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004532 val |= 4500 / 250; /* 4.5 usec */
4533 else
4534 val |= 3000 / 250; /* 3.0 usec */
4535 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4536 mutex_unlock(&dev_priv->dpio_lock);
4537
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004538 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004539}
4540
Jesse Barnes30a970c2013-11-04 13:48:12 -08004541static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4542 int max_pixclk)
4543{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004544 int vco = valleyview_get_vco(dev_priv);
4545 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4546
Jesse Barnes30a970c2013-11-04 13:48:12 -08004547 /*
4548 * Really only a few cases to deal with, as only 4 CDclks are supported:
4549 * 200MHz
4550 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004551 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004552 * 400MHz
4553 * So we check to see whether we're above 90% of the lower bin and
4554 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004555 *
4556 * We seem to get an unstable or solid color picture at 200MHz.
4557 * Not sure what's wrong. For now use 200MHz only when all pipes
4558 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004559 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004560 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004561 return 400000;
4562 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004563 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004564 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004565 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004566 else
4567 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004568}
4569
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004570/* compute the max pixel clock for new configuration */
4571static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004572{
4573 struct drm_device *dev = dev_priv->dev;
4574 struct intel_crtc *intel_crtc;
4575 int max_pixclk = 0;
4576
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004577 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004578 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004579 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004580 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004581 }
4582
4583 return max_pixclk;
4584}
4585
4586static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004587 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004588{
4589 struct drm_i915_private *dev_priv = dev->dev_private;
4590 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004591 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004592
Imre Deakd60c4472014-03-27 17:45:10 +02004593 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4594 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004595 return;
4596
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004597 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004598 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004599 if (intel_crtc->base.enabled)
4600 *prepare_pipes |= (1 << intel_crtc->pipe);
4601}
4602
4603static void valleyview_modeset_global_resources(struct drm_device *dev)
4604{
4605 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004606 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004607 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4608
Imre Deakd60c4472014-03-27 17:45:10 +02004609 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004610 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004611 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004612}
4613
Jesse Barnes89b667f2013-04-18 14:51:36 -07004614static void valleyview_crtc_enable(struct drm_crtc *crtc)
4615{
4616 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004617 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4619 struct intel_encoder *encoder;
4620 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004621 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004622 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004623 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004624
4625 WARN_ON(!crtc->enabled);
4626
4627 if (intel_crtc->active)
4628 return;
4629
Shobhit Kumar8525a232014-06-25 12:20:39 +05304630 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4631
4632 if (!is_dsi && !IS_CHERRYVIEW(dev))
4633 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004634
Daniel Vetter5b18e572014-04-24 23:55:06 +02004635 /* Set up the display plane register */
4636 dspcntr = DISPPLANE_GAMMA_ENABLE;
4637
4638 if (intel_crtc->config.has_dp_encoder)
4639 intel_dp_set_m_n(intel_crtc);
4640
4641 intel_set_pipe_timings(intel_crtc);
4642
4643 /* pipesrc and dspsize control the size that is scaled from,
4644 * which should always be the user's requested size.
4645 */
4646 I915_WRITE(DSPSIZE(plane),
4647 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4648 (intel_crtc->config.pipe_src_w - 1));
4649 I915_WRITE(DSPPOS(plane), 0);
4650
4651 i9xx_set_pipeconf(intel_crtc);
4652
4653 I915_WRITE(DSPCNTR(plane), dspcntr);
4654 POSTING_READ(DSPCNTR(plane));
4655
4656 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4657 crtc->x, crtc->y);
4658
Jesse Barnes89b667f2013-04-18 14:51:36 -07004659 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004660
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004661 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4662
Jesse Barnes89b667f2013-04-18 14:51:36 -07004663 for_each_encoder_on_crtc(dev, crtc, encoder)
4664 if (encoder->pre_pll_enable)
4665 encoder->pre_pll_enable(encoder);
4666
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004667 if (!is_dsi) {
4668 if (IS_CHERRYVIEW(dev))
4669 chv_enable_pll(intel_crtc);
4670 else
4671 vlv_enable_pll(intel_crtc);
4672 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004673
4674 for_each_encoder_on_crtc(dev, crtc, encoder)
4675 if (encoder->pre_enable)
4676 encoder->pre_enable(encoder);
4677
Jesse Barnes2dd24552013-04-25 12:55:01 -07004678 i9xx_pfit_enable(intel_crtc);
4679
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004680 intel_crtc_load_lut(crtc);
4681
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004682 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004683 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004684
Jani Nikula50049452013-07-30 12:20:32 +03004685 for_each_encoder_on_crtc(dev, crtc, encoder)
4686 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004687
4688 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004689
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004690 /* Underruns don't raise interrupts, so check manually. */
4691 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004692}
4693
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004694static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4695{
4696 struct drm_device *dev = crtc->base.dev;
4697 struct drm_i915_private *dev_priv = dev->dev_private;
4698
4699 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4700 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4701}
4702
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004703static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004704{
4705 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004706 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004708 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004709 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004710 int plane = intel_crtc->plane;
4711 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004712
Daniel Vetter08a48462012-07-02 11:43:47 +02004713 WARN_ON(!crtc->enabled);
4714
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004715 if (intel_crtc->active)
4716 return;
4717
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004718 i9xx_set_pll_dividers(intel_crtc);
4719
Daniel Vetter5b18e572014-04-24 23:55:06 +02004720 /* Set up the display plane register */
4721 dspcntr = DISPPLANE_GAMMA_ENABLE;
4722
4723 if (pipe == 0)
4724 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4725 else
4726 dspcntr |= DISPPLANE_SEL_PIPE_B;
4727
4728 if (intel_crtc->config.has_dp_encoder)
4729 intel_dp_set_m_n(intel_crtc);
4730
4731 intel_set_pipe_timings(intel_crtc);
4732
4733 /* pipesrc and dspsize control the size that is scaled from,
4734 * which should always be the user's requested size.
4735 */
4736 I915_WRITE(DSPSIZE(plane),
4737 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4738 (intel_crtc->config.pipe_src_w - 1));
4739 I915_WRITE(DSPPOS(plane), 0);
4740
4741 i9xx_set_pipeconf(intel_crtc);
4742
4743 I915_WRITE(DSPCNTR(plane), dspcntr);
4744 POSTING_READ(DSPCNTR(plane));
4745
4746 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4747 crtc->x, crtc->y);
4748
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004749 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004750
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004751 if (!IS_GEN2(dev))
4752 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4753
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004754 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004755 if (encoder->pre_enable)
4756 encoder->pre_enable(encoder);
4757
Daniel Vetterf6736a12013-06-05 13:34:30 +02004758 i9xx_enable_pll(intel_crtc);
4759
Jesse Barnes2dd24552013-04-25 12:55:01 -07004760 i9xx_pfit_enable(intel_crtc);
4761
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004762 intel_crtc_load_lut(crtc);
4763
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004764 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004765 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004766
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004767 for_each_encoder_on_crtc(dev, crtc, encoder)
4768 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004769
4770 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004771
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004772 /*
4773 * Gen2 reports pipe underruns whenever all planes are disabled.
4774 * So don't enable underrun reporting before at least some planes
4775 * are enabled.
4776 * FIXME: Need to fix the logic to work when we turn off all planes
4777 * but leave the pipe running.
4778 */
4779 if (IS_GEN2(dev))
4780 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4781
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004782 /* Underruns don't raise interrupts, so check manually. */
4783 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004784}
4785
Daniel Vetter87476d62013-04-11 16:29:06 +02004786static void i9xx_pfit_disable(struct intel_crtc *crtc)
4787{
4788 struct drm_device *dev = crtc->base.dev;
4789 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004790
4791 if (!crtc->config.gmch_pfit.control)
4792 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004793
4794 assert_pipe_disabled(dev_priv, crtc->pipe);
4795
Daniel Vetter328d8e82013-05-08 10:36:31 +02004796 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4797 I915_READ(PFIT_CONTROL));
4798 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004799}
4800
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004801static void i9xx_crtc_disable(struct drm_crtc *crtc)
4802{
4803 struct drm_device *dev = crtc->dev;
4804 struct drm_i915_private *dev_priv = dev->dev_private;
4805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004806 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004807 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004808
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004809 if (!intel_crtc->active)
4810 return;
4811
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004812 /*
4813 * Gen2 reports pipe underruns whenever all planes are disabled.
4814 * So diasble underrun reporting before all the planes get disabled.
4815 * FIXME: Need to fix the logic to work when we turn off all planes
4816 * but leave the pipe running.
4817 */
4818 if (IS_GEN2(dev))
4819 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4820
Imre Deak564ed192014-06-13 14:54:21 +03004821 /*
4822 * Vblank time updates from the shadow to live plane control register
4823 * are blocked if the memory self-refresh mode is active at that
4824 * moment. So to make sure the plane gets truly disabled, disable
4825 * first the self-refresh mode. The self-refresh enable bit in turn
4826 * will be checked/applied by the HW only at the next frame start
4827 * event which is after the vblank start event, so we need to have a
4828 * wait-for-vblank between disabling the plane and the pipe.
4829 */
4830 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004831 intel_crtc_disable_planes(crtc);
4832
Daniel Vetterea9d7582012-07-10 10:42:52 +02004833 for_each_encoder_on_crtc(dev, crtc, encoder)
4834 encoder->disable(encoder);
4835
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004836 /*
4837 * On gen2 planes are double buffered but the pipe isn't, so we must
4838 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004839 * We also need to wait on all gmch platforms because of the
4840 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004841 */
Imre Deak564ed192014-06-13 14:54:21 +03004842 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004843
Jesse Barnesb24e7172011-01-04 15:09:30 -08004844 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004845
Daniel Vetter87476d62013-04-11 16:29:06 +02004846 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004847
Jesse Barnes89b667f2013-04-18 14:51:36 -07004848 for_each_encoder_on_crtc(dev, crtc, encoder)
4849 if (encoder->post_disable)
4850 encoder->post_disable(encoder);
4851
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004852 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4853 if (IS_CHERRYVIEW(dev))
4854 chv_disable_pll(dev_priv, pipe);
4855 else if (IS_VALLEYVIEW(dev))
4856 vlv_disable_pll(dev_priv, pipe);
4857 else
4858 i9xx_disable_pll(dev_priv, pipe);
4859 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004860
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004861 if (!IS_GEN2(dev))
4862 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4863
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004864 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004865 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004866
Daniel Vetterefa96242014-04-24 23:55:02 +02004867 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004868 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004869 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004870}
4871
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004872static void i9xx_crtc_off(struct drm_crtc *crtc)
4873{
4874}
4875
Daniel Vetter976f8a22012-07-08 22:34:21 +02004876static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4877 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004878{
4879 struct drm_device *dev = crtc->dev;
4880 struct drm_i915_master_private *master_priv;
4881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4882 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004883
4884 if (!dev->primary->master)
4885 return;
4886
4887 master_priv = dev->primary->master->driver_priv;
4888 if (!master_priv->sarea_priv)
4889 return;
4890
Jesse Barnes79e53942008-11-07 14:24:08 -08004891 switch (pipe) {
4892 case 0:
4893 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4894 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4895 break;
4896 case 1:
4897 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4898 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4899 break;
4900 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004901 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004902 break;
4903 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004904}
4905
Daniel Vetter976f8a22012-07-08 22:34:21 +02004906/**
4907 * Sets the power management mode of the pipe and plane.
4908 */
4909void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004910{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004911 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004912 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004914 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004915 enum intel_display_power_domain domain;
4916 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004917 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004918
Daniel Vetter976f8a22012-07-08 22:34:21 +02004919 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4920 enable |= intel_encoder->connectors_active;
4921
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004922 if (enable) {
4923 if (!intel_crtc->active) {
4924 /*
4925 * FIXME: DDI plls and relevant code isn't converted
4926 * yet, so do runtime PM for DPMS only for all other
4927 * platforms for now.
4928 */
4929 if (!HAS_DDI(dev)) {
4930 domains = get_crtc_power_domains(crtc);
4931 for_each_power_domain(domain, domains)
4932 intel_display_power_get(dev_priv, domain);
4933 intel_crtc->enabled_power_domains = domains;
4934 }
4935
4936 dev_priv->display.crtc_enable(crtc);
4937 }
4938 } else {
4939 if (intel_crtc->active) {
4940 dev_priv->display.crtc_disable(crtc);
4941
4942 if (!HAS_DDI(dev)) {
4943 domains = intel_crtc->enabled_power_domains;
4944 for_each_power_domain(domain, domains)
4945 intel_display_power_put(dev_priv, domain);
4946 intel_crtc->enabled_power_domains = 0;
4947 }
4948 }
4949 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004950
4951 intel_crtc_update_sarea(crtc, enable);
4952}
4953
Daniel Vetter976f8a22012-07-08 22:34:21 +02004954static void intel_crtc_disable(struct drm_crtc *crtc)
4955{
4956 struct drm_device *dev = crtc->dev;
4957 struct drm_connector *connector;
4958 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettera071fa02014-06-18 23:28:09 +02004959 struct drm_i915_gem_object *old_obj;
4960 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004961
4962 /* crtc should still be enabled when we disable it. */
4963 WARN_ON(!crtc->enabled);
4964
4965 dev_priv->display.crtc_disable(crtc);
4966 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004967 dev_priv->display.off(crtc);
4968
Chris Wilson931872f2012-01-16 23:01:13 +00004969 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004970 assert_cursor_disabled(dev_priv, pipe);
4971 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004972
Matt Roperf4510a22014-04-01 15:22:40 -07004973 if (crtc->primary->fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +02004974 old_obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004975 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004976 intel_unpin_fb_obj(old_obj);
4977 i915_gem_track_fb(old_obj, NULL,
4978 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004979 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004980 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004981 }
4982
4983 /* Update computed state. */
4984 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4985 if (!connector->encoder || !connector->encoder->crtc)
4986 continue;
4987
4988 if (connector->encoder->crtc != crtc)
4989 continue;
4990
4991 connector->dpms = DRM_MODE_DPMS_OFF;
4992 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004993 }
4994}
4995
Chris Wilsonea5b2132010-08-04 13:50:23 +01004996void intel_encoder_destroy(struct drm_encoder *encoder)
4997{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004998 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004999
Chris Wilsonea5b2132010-08-04 13:50:23 +01005000 drm_encoder_cleanup(encoder);
5001 kfree(intel_encoder);
5002}
5003
Damien Lespiau92373292013-08-08 22:28:57 +01005004/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005005 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5006 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005007static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005008{
5009 if (mode == DRM_MODE_DPMS_ON) {
5010 encoder->connectors_active = true;
5011
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005012 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005013 } else {
5014 encoder->connectors_active = false;
5015
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005016 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005017 }
5018}
5019
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005020/* Cross check the actual hw state with our own modeset state tracking (and it's
5021 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005022static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005023{
5024 if (connector->get_hw_state(connector)) {
5025 struct intel_encoder *encoder = connector->encoder;
5026 struct drm_crtc *crtc;
5027 bool encoder_enabled;
5028 enum pipe pipe;
5029
5030 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5031 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005032 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005033
5034 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5035 "wrong connector dpms state\n");
5036 WARN(connector->base.encoder != &encoder->base,
5037 "active connector not linked to encoder\n");
5038 WARN(!encoder->connectors_active,
5039 "encoder->connectors_active not set\n");
5040
5041 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5042 WARN(!encoder_enabled, "encoder not enabled\n");
5043 if (WARN_ON(!encoder->base.crtc))
5044 return;
5045
5046 crtc = encoder->base.crtc;
5047
5048 WARN(!crtc->enabled, "crtc not enabled\n");
5049 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5050 WARN(pipe != to_intel_crtc(crtc)->pipe,
5051 "encoder active on the wrong pipe\n");
5052 }
5053}
5054
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005055/* Even simpler default implementation, if there's really no special case to
5056 * consider. */
5057void intel_connector_dpms(struct drm_connector *connector, int mode)
5058{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005059 /* All the simple cases only support two dpms states. */
5060 if (mode != DRM_MODE_DPMS_ON)
5061 mode = DRM_MODE_DPMS_OFF;
5062
5063 if (mode == connector->dpms)
5064 return;
5065
5066 connector->dpms = mode;
5067
5068 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005069 if (connector->encoder)
5070 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005071
Daniel Vetterb9805142012-08-31 17:37:33 +02005072 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005073}
5074
Daniel Vetterf0947c32012-07-02 13:10:34 +02005075/* Simple connector->get_hw_state implementation for encoders that support only
5076 * one connector and no cloning and hence the encoder state determines the state
5077 * of the connector. */
5078bool intel_connector_get_hw_state(struct intel_connector *connector)
5079{
Daniel Vetter24929352012-07-02 20:28:59 +02005080 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005081 struct intel_encoder *encoder = connector->encoder;
5082
5083 return encoder->get_hw_state(encoder, &pipe);
5084}
5085
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005086static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5087 struct intel_crtc_config *pipe_config)
5088{
5089 struct drm_i915_private *dev_priv = dev->dev_private;
5090 struct intel_crtc *pipe_B_crtc =
5091 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5092
5093 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5094 pipe_name(pipe), pipe_config->fdi_lanes);
5095 if (pipe_config->fdi_lanes > 4) {
5096 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5097 pipe_name(pipe), pipe_config->fdi_lanes);
5098 return false;
5099 }
5100
Paulo Zanonibafb6552013-11-02 21:07:44 -07005101 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005102 if (pipe_config->fdi_lanes > 2) {
5103 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5104 pipe_config->fdi_lanes);
5105 return false;
5106 } else {
5107 return true;
5108 }
5109 }
5110
5111 if (INTEL_INFO(dev)->num_pipes == 2)
5112 return true;
5113
5114 /* Ivybridge 3 pipe is really complicated */
5115 switch (pipe) {
5116 case PIPE_A:
5117 return true;
5118 case PIPE_B:
5119 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5120 pipe_config->fdi_lanes > 2) {
5121 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5122 pipe_name(pipe), pipe_config->fdi_lanes);
5123 return false;
5124 }
5125 return true;
5126 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005127 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005128 pipe_B_crtc->config.fdi_lanes <= 2) {
5129 if (pipe_config->fdi_lanes > 2) {
5130 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5131 pipe_name(pipe), pipe_config->fdi_lanes);
5132 return false;
5133 }
5134 } else {
5135 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5136 return false;
5137 }
5138 return true;
5139 default:
5140 BUG();
5141 }
5142}
5143
Daniel Vettere29c22c2013-02-21 00:00:16 +01005144#define RETRY 1
5145static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5146 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005147{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005148 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005149 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005150 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005151 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005152
Daniel Vettere29c22c2013-02-21 00:00:16 +01005153retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005154 /* FDI is a binary signal running at ~2.7GHz, encoding
5155 * each output octet as 10 bits. The actual frequency
5156 * is stored as a divider into a 100MHz clock, and the
5157 * mode pixel clock is stored in units of 1KHz.
5158 * Hence the bw of each lane in terms of the mode signal
5159 * is:
5160 */
5161 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5162
Damien Lespiau241bfc32013-09-25 16:45:37 +01005163 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005164
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005165 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005166 pipe_config->pipe_bpp);
5167
5168 pipe_config->fdi_lanes = lane;
5169
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005170 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005171 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005172
Daniel Vettere29c22c2013-02-21 00:00:16 +01005173 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5174 intel_crtc->pipe, pipe_config);
5175 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5176 pipe_config->pipe_bpp -= 2*3;
5177 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5178 pipe_config->pipe_bpp);
5179 needs_recompute = true;
5180 pipe_config->bw_constrained = true;
5181
5182 goto retry;
5183 }
5184
5185 if (needs_recompute)
5186 return RETRY;
5187
5188 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005189}
5190
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005191static void hsw_compute_ips_config(struct intel_crtc *crtc,
5192 struct intel_crtc_config *pipe_config)
5193{
Jani Nikulad330a952014-01-21 11:24:25 +02005194 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005195 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005196 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005197}
5198
Daniel Vettera43f6e02013-06-07 23:10:32 +02005199static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005200 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005201{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005202 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005203 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005204
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005205 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005206 if (INTEL_INFO(dev)->gen < 4) {
5207 struct drm_i915_private *dev_priv = dev->dev_private;
5208 int clock_limit =
5209 dev_priv->display.get_display_clock_speed(dev);
5210
5211 /*
5212 * Enable pixel doubling when the dot clock
5213 * is > 90% of the (display) core speed.
5214 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005215 * GDG double wide on either pipe,
5216 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005217 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005218 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005219 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005220 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005221 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005222 }
5223
Damien Lespiau241bfc32013-09-25 16:45:37 +01005224 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005225 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005226 }
Chris Wilson89749352010-09-12 18:25:19 +01005227
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005228 /*
5229 * Pipe horizontal size must be even in:
5230 * - DVO ganged mode
5231 * - LVDS dual channel mode
5232 * - Double wide pipe
5233 */
5234 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5235 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5236 pipe_config->pipe_src_w &= ~1;
5237
Damien Lespiau8693a822013-05-03 18:48:11 +01005238 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5239 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005240 */
5241 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5242 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005243 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005244
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005245 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005246 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005247 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005248 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5249 * for lvds. */
5250 pipe_config->pipe_bpp = 8*3;
5251 }
5252
Damien Lespiauf5adf942013-06-24 18:29:34 +01005253 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005254 hsw_compute_ips_config(crtc, pipe_config);
5255
5256 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5257 * clock survives for now. */
5258 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5259 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005260
Daniel Vetter877d48d2013-04-19 11:24:43 +02005261 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005262 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005263
Daniel Vettere29c22c2013-02-21 00:00:16 +01005264 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005265}
5266
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005267static int valleyview_get_display_clock_speed(struct drm_device *dev)
5268{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005269 struct drm_i915_private *dev_priv = dev->dev_private;
5270 int vco = valleyview_get_vco(dev_priv);
5271 u32 val;
5272 int divider;
5273
5274 mutex_lock(&dev_priv->dpio_lock);
5275 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5276 mutex_unlock(&dev_priv->dpio_lock);
5277
5278 divider = val & DISPLAY_FREQUENCY_VALUES;
5279
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005280 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5281 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5282 "cdclk change in progress\n");
5283
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005284 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005285}
5286
Jesse Barnese70236a2009-09-21 10:42:27 -07005287static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005288{
Jesse Barnese70236a2009-09-21 10:42:27 -07005289 return 400000;
5290}
Jesse Barnes79e53942008-11-07 14:24:08 -08005291
Jesse Barnese70236a2009-09-21 10:42:27 -07005292static int i915_get_display_clock_speed(struct drm_device *dev)
5293{
5294 return 333000;
5295}
Jesse Barnes79e53942008-11-07 14:24:08 -08005296
Jesse Barnese70236a2009-09-21 10:42:27 -07005297static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5298{
5299 return 200000;
5300}
Jesse Barnes79e53942008-11-07 14:24:08 -08005301
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005302static int pnv_get_display_clock_speed(struct drm_device *dev)
5303{
5304 u16 gcfgc = 0;
5305
5306 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5307
5308 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5309 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5310 return 267000;
5311 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5312 return 333000;
5313 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5314 return 444000;
5315 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5316 return 200000;
5317 default:
5318 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5319 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5320 return 133000;
5321 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5322 return 167000;
5323 }
5324}
5325
Jesse Barnese70236a2009-09-21 10:42:27 -07005326static int i915gm_get_display_clock_speed(struct drm_device *dev)
5327{
5328 u16 gcfgc = 0;
5329
5330 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5331
5332 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005333 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005334 else {
5335 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5336 case GC_DISPLAY_CLOCK_333_MHZ:
5337 return 333000;
5338 default:
5339 case GC_DISPLAY_CLOCK_190_200_MHZ:
5340 return 190000;
5341 }
5342 }
5343}
Jesse Barnes79e53942008-11-07 14:24:08 -08005344
Jesse Barnese70236a2009-09-21 10:42:27 -07005345static int i865_get_display_clock_speed(struct drm_device *dev)
5346{
5347 return 266000;
5348}
5349
5350static int i855_get_display_clock_speed(struct drm_device *dev)
5351{
5352 u16 hpllcc = 0;
5353 /* Assume that the hardware is in the high speed state. This
5354 * should be the default.
5355 */
5356 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5357 case GC_CLOCK_133_200:
5358 case GC_CLOCK_100_200:
5359 return 200000;
5360 case GC_CLOCK_166_250:
5361 return 250000;
5362 case GC_CLOCK_100_133:
5363 return 133000;
5364 }
5365
5366 /* Shouldn't happen */
5367 return 0;
5368}
5369
5370static int i830_get_display_clock_speed(struct drm_device *dev)
5371{
5372 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005373}
5374
Zhenyu Wang2c072452009-06-05 15:38:42 +08005375static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005376intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005377{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005378 while (*num > DATA_LINK_M_N_MASK ||
5379 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005380 *num >>= 1;
5381 *den >>= 1;
5382 }
5383}
5384
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005385static void compute_m_n(unsigned int m, unsigned int n,
5386 uint32_t *ret_m, uint32_t *ret_n)
5387{
5388 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5389 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5390 intel_reduce_m_n_ratio(ret_m, ret_n);
5391}
5392
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005393void
5394intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5395 int pixel_clock, int link_clock,
5396 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005397{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005398 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005399
5400 compute_m_n(bits_per_pixel * pixel_clock,
5401 link_clock * nlanes * 8,
5402 &m_n->gmch_m, &m_n->gmch_n);
5403
5404 compute_m_n(pixel_clock, link_clock,
5405 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005406}
5407
Chris Wilsona7615032011-01-12 17:04:08 +00005408static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5409{
Jani Nikulad330a952014-01-21 11:24:25 +02005410 if (i915.panel_use_ssc >= 0)
5411 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005412 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005413 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005414}
5415
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005416static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5417{
5418 struct drm_device *dev = crtc->dev;
5419 struct drm_i915_private *dev_priv = dev->dev_private;
5420 int refclk;
5421
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005422 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005423 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005424 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005425 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005426 refclk = dev_priv->vbt.lvds_ssc_freq;
5427 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005428 } else if (!IS_GEN2(dev)) {
5429 refclk = 96000;
5430 } else {
5431 refclk = 48000;
5432 }
5433
5434 return refclk;
5435}
5436
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005437static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005438{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005439 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005440}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005441
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005442static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5443{
5444 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005445}
5446
Daniel Vetterf47709a2013-03-28 10:42:02 +01005447static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005448 intel_clock_t *reduced_clock)
5449{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005450 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005451 u32 fp, fp2 = 0;
5452
5453 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005454 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005455 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005456 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005457 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005458 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005459 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005460 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005461 }
5462
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005463 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005464
Daniel Vetterf47709a2013-03-28 10:42:02 +01005465 crtc->lowfreq_avail = false;
5466 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005467 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005468 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005469 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005470 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005471 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005472 }
5473}
5474
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005475static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5476 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005477{
5478 u32 reg_val;
5479
5480 /*
5481 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5482 * and set it to a reasonable value instead.
5483 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005484 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005485 reg_val &= 0xffffff00;
5486 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005487 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005488
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005489 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005490 reg_val &= 0x8cffffff;
5491 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005492 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005493
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005494 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005495 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005496 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005497
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005498 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005499 reg_val &= 0x00ffffff;
5500 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005501 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005502}
5503
Daniel Vetterb5518422013-05-03 11:49:48 +02005504static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5505 struct intel_link_m_n *m_n)
5506{
5507 struct drm_device *dev = crtc->base.dev;
5508 struct drm_i915_private *dev_priv = dev->dev_private;
5509 int pipe = crtc->pipe;
5510
Daniel Vettere3b95f12013-05-03 11:49:49 +02005511 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5512 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5513 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5514 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005515}
5516
5517static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5518 struct intel_link_m_n *m_n)
5519{
5520 struct drm_device *dev = crtc->base.dev;
5521 struct drm_i915_private *dev_priv = dev->dev_private;
5522 int pipe = crtc->pipe;
5523 enum transcoder transcoder = crtc->config.cpu_transcoder;
5524
5525 if (INTEL_INFO(dev)->gen >= 5) {
5526 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5527 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5528 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5529 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5530 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005531 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5532 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5533 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5534 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005535 }
5536}
5537
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005538static void intel_dp_set_m_n(struct intel_crtc *crtc)
5539{
5540 if (crtc->config.has_pch_encoder)
5541 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5542 else
5543 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5544}
5545
Daniel Vetterf47709a2013-03-28 10:42:02 +01005546static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005547{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005548 u32 dpll, dpll_md;
5549
5550 /*
5551 * Enable DPIO clock input. We should never disable the reference
5552 * clock for pipe B, since VGA hotplug / manual detection depends
5553 * on it.
5554 */
5555 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5556 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5557 /* We should never disable this, set it here for state tracking */
5558 if (crtc->pipe == PIPE_B)
5559 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5560 dpll |= DPLL_VCO_ENABLE;
5561 crtc->config.dpll_hw_state.dpll = dpll;
5562
5563 dpll_md = (crtc->config.pixel_multiplier - 1)
5564 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5565 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5566}
5567
5568static void vlv_prepare_pll(struct intel_crtc *crtc)
5569{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005570 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005571 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005572 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005573 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005574 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005575 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005576
Daniel Vetter09153002012-12-12 14:06:44 +01005577 mutex_lock(&dev_priv->dpio_lock);
5578
Daniel Vetterf47709a2013-03-28 10:42:02 +01005579 bestn = crtc->config.dpll.n;
5580 bestm1 = crtc->config.dpll.m1;
5581 bestm2 = crtc->config.dpll.m2;
5582 bestp1 = crtc->config.dpll.p1;
5583 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005584
Jesse Barnes89b667f2013-04-18 14:51:36 -07005585 /* See eDP HDMI DPIO driver vbios notes doc */
5586
5587 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005588 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005589 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005590
5591 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005592 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005593
5594 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005595 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005596 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005597 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005598
5599 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005600 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005601
5602 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005603 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5604 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5605 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005606 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005607
5608 /*
5609 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5610 * but we don't support that).
5611 * Note: don't use the DAC post divider as it seems unstable.
5612 */
5613 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005614 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005615
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005616 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005618
Jesse Barnes89b667f2013-04-18 14:51:36 -07005619 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005620 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005621 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005622 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005623 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005624 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005625 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005626 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005627 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005628
Jesse Barnes89b667f2013-04-18 14:51:36 -07005629 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5630 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5631 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005632 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005633 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005634 0x0df40000);
5635 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005636 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005637 0x0df70000);
5638 } else { /* HDMI or VGA */
5639 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005640 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005641 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005642 0x0df70000);
5643 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005644 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005645 0x0df40000);
5646 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005647
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005648 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005649 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5650 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5651 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5652 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005653 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005654
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005655 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005656 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005657}
5658
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005659static void chv_update_pll(struct intel_crtc *crtc)
5660{
5661 struct drm_device *dev = crtc->base.dev;
5662 struct drm_i915_private *dev_priv = dev->dev_private;
5663 int pipe = crtc->pipe;
5664 int dpll_reg = DPLL(crtc->pipe);
5665 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005666 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005667 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5668 int refclk;
5669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005670 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5671 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5672 DPLL_VCO_ENABLE;
5673 if (pipe != PIPE_A)
5674 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5675
5676 crtc->config.dpll_hw_state.dpll_md =
5677 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005678
5679 bestn = crtc->config.dpll.n;
5680 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5681 bestm1 = crtc->config.dpll.m1;
5682 bestm2 = crtc->config.dpll.m2 >> 22;
5683 bestp1 = crtc->config.dpll.p1;
5684 bestp2 = crtc->config.dpll.p2;
5685
5686 /*
5687 * Enable Refclk and SSC
5688 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005689 I915_WRITE(dpll_reg,
5690 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5691
5692 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005693
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005694 /* p1 and p2 divider */
5695 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5696 5 << DPIO_CHV_S1_DIV_SHIFT |
5697 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5698 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5699 1 << DPIO_CHV_K_DIV_SHIFT);
5700
5701 /* Feedback post-divider - m2 */
5702 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5703
5704 /* Feedback refclk divider - n and m1 */
5705 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5706 DPIO_CHV_M1_DIV_BY_2 |
5707 1 << DPIO_CHV_N_DIV_SHIFT);
5708
5709 /* M2 fraction division */
5710 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5711
5712 /* M2 fraction division enable */
5713 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5714 DPIO_CHV_FRAC_DIV_EN |
5715 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5716
5717 /* Loop filter */
5718 refclk = i9xx_get_refclk(&crtc->base, 0);
5719 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5720 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5721 if (refclk == 100000)
5722 intcoeff = 11;
5723 else if (refclk == 38400)
5724 intcoeff = 10;
5725 else
5726 intcoeff = 9;
5727 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5728 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5729
5730 /* AFC Recal */
5731 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5732 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5733 DPIO_AFC_RECAL);
5734
5735 mutex_unlock(&dev_priv->dpio_lock);
5736}
5737
Daniel Vetterf47709a2013-03-28 10:42:02 +01005738static void i9xx_update_pll(struct intel_crtc *crtc,
5739 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005740 int num_connectors)
5741{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005742 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005743 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005744 u32 dpll;
5745 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005746 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005747
Daniel Vetterf47709a2013-03-28 10:42:02 +01005748 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305749
Daniel Vetterf47709a2013-03-28 10:42:02 +01005750 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5751 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005752
5753 dpll = DPLL_VGA_MODE_DIS;
5754
Daniel Vetterf47709a2013-03-28 10:42:02 +01005755 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005756 dpll |= DPLLB_MODE_LVDS;
5757 else
5758 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005759
Daniel Vetteref1b4602013-06-01 17:17:04 +02005760 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005761 dpll |= (crtc->config.pixel_multiplier - 1)
5762 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005763 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005764
5765 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005766 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005767
Daniel Vetterf47709a2013-03-28 10:42:02 +01005768 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005769 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005770
5771 /* compute bitmask from p1 value */
5772 if (IS_PINEVIEW(dev))
5773 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5774 else {
5775 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5776 if (IS_G4X(dev) && reduced_clock)
5777 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5778 }
5779 switch (clock->p2) {
5780 case 5:
5781 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5782 break;
5783 case 7:
5784 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5785 break;
5786 case 10:
5787 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5788 break;
5789 case 14:
5790 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5791 break;
5792 }
5793 if (INTEL_INFO(dev)->gen >= 4)
5794 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5795
Daniel Vetter09ede542013-04-30 14:01:45 +02005796 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005797 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005798 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005799 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5800 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5801 else
5802 dpll |= PLL_REF_INPUT_DREFCLK;
5803
5804 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005805 crtc->config.dpll_hw_state.dpll = dpll;
5806
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005807 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005808 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5809 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005810 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005811 }
5812}
5813
Daniel Vetterf47709a2013-03-28 10:42:02 +01005814static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005815 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005816 int num_connectors)
5817{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005818 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005819 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005820 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005821 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005822
Daniel Vetterf47709a2013-03-28 10:42:02 +01005823 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305824
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005825 dpll = DPLL_VGA_MODE_DIS;
5826
Daniel Vetterf47709a2013-03-28 10:42:02 +01005827 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005828 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5829 } else {
5830 if (clock->p1 == 2)
5831 dpll |= PLL_P1_DIVIDE_BY_TWO;
5832 else
5833 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5834 if (clock->p2 == 4)
5835 dpll |= PLL_P2_DIVIDE_BY_4;
5836 }
5837
Daniel Vetter4a33e482013-07-06 12:52:05 +02005838 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5839 dpll |= DPLL_DVO_2X_MODE;
5840
Daniel Vetterf47709a2013-03-28 10:42:02 +01005841 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005842 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5843 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5844 else
5845 dpll |= PLL_REF_INPUT_DREFCLK;
5846
5847 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005848 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005849}
5850
Daniel Vetter8a654f32013-06-01 17:16:22 +02005851static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005852{
5853 struct drm_device *dev = intel_crtc->base.dev;
5854 struct drm_i915_private *dev_priv = dev->dev_private;
5855 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005856 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005857 struct drm_display_mode *adjusted_mode =
5858 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005859 uint32_t crtc_vtotal, crtc_vblank_end;
5860 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005861
5862 /* We need to be careful not to changed the adjusted mode, for otherwise
5863 * the hw state checker will get angry at the mismatch. */
5864 crtc_vtotal = adjusted_mode->crtc_vtotal;
5865 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005866
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005867 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005868 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005869 crtc_vtotal -= 1;
5870 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005871
5872 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5873 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5874 else
5875 vsyncshift = adjusted_mode->crtc_hsync_start -
5876 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005877 if (vsyncshift < 0)
5878 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005879 }
5880
5881 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005882 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005883
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005884 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005885 (adjusted_mode->crtc_hdisplay - 1) |
5886 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005887 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005888 (adjusted_mode->crtc_hblank_start - 1) |
5889 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005890 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005891 (adjusted_mode->crtc_hsync_start - 1) |
5892 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5893
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005894 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005895 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005896 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005897 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005898 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005899 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005900 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005901 (adjusted_mode->crtc_vsync_start - 1) |
5902 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5903
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005904 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5905 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5906 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5907 * bits. */
5908 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5909 (pipe == PIPE_B || pipe == PIPE_C))
5910 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5911
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005912 /* pipesrc controls the size that is scaled from, which should
5913 * always be the user's requested size.
5914 */
5915 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005916 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5917 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005918}
5919
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005920static void intel_get_pipe_timings(struct intel_crtc *crtc,
5921 struct intel_crtc_config *pipe_config)
5922{
5923 struct drm_device *dev = crtc->base.dev;
5924 struct drm_i915_private *dev_priv = dev->dev_private;
5925 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5926 uint32_t tmp;
5927
5928 tmp = I915_READ(HTOTAL(cpu_transcoder));
5929 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5930 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5931 tmp = I915_READ(HBLANK(cpu_transcoder));
5932 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5933 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5934 tmp = I915_READ(HSYNC(cpu_transcoder));
5935 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5936 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5937
5938 tmp = I915_READ(VTOTAL(cpu_transcoder));
5939 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5940 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5941 tmp = I915_READ(VBLANK(cpu_transcoder));
5942 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5943 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5944 tmp = I915_READ(VSYNC(cpu_transcoder));
5945 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5946 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5947
5948 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5949 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5950 pipe_config->adjusted_mode.crtc_vtotal += 1;
5951 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5952 }
5953
5954 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005955 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5956 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5957
5958 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5959 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005960}
5961
Daniel Vetterf6a83282014-02-11 15:28:57 -08005962void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5963 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005964{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005965 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5966 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5967 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5968 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005969
Daniel Vetterf6a83282014-02-11 15:28:57 -08005970 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5971 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5972 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5973 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005974
Daniel Vetterf6a83282014-02-11 15:28:57 -08005975 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005976
Daniel Vetterf6a83282014-02-11 15:28:57 -08005977 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5978 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005979}
5980
Daniel Vetter84b046f2013-02-19 18:48:54 +01005981static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5982{
5983 struct drm_device *dev = intel_crtc->base.dev;
5984 struct drm_i915_private *dev_priv = dev->dev_private;
5985 uint32_t pipeconf;
5986
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005987 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005988
Daniel Vetter67c72a12013-09-24 11:46:14 +02005989 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5990 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5991 pipeconf |= PIPECONF_ENABLE;
5992
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005993 if (intel_crtc->config.double_wide)
5994 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005995
Daniel Vetterff9ce462013-04-24 14:57:17 +02005996 /* only g4x and later have fancy bpc/dither controls */
5997 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005998 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5999 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6000 pipeconf |= PIPECONF_DITHER_EN |
6001 PIPECONF_DITHER_TYPE_SP;
6002
6003 switch (intel_crtc->config.pipe_bpp) {
6004 case 18:
6005 pipeconf |= PIPECONF_6BPC;
6006 break;
6007 case 24:
6008 pipeconf |= PIPECONF_8BPC;
6009 break;
6010 case 30:
6011 pipeconf |= PIPECONF_10BPC;
6012 break;
6013 default:
6014 /* Case prevented by intel_choose_pipe_bpp_dither. */
6015 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006016 }
6017 }
6018
6019 if (HAS_PIPE_CXSR(dev)) {
6020 if (intel_crtc->lowfreq_avail) {
6021 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6022 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6023 } else {
6024 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006025 }
6026 }
6027
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006028 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6029 if (INTEL_INFO(dev)->gen < 4 ||
6030 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6031 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6032 else
6033 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6034 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006035 pipeconf |= PIPECONF_PROGRESSIVE;
6036
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006037 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6038 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006039
Daniel Vetter84b046f2013-02-19 18:48:54 +01006040 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6041 POSTING_READ(PIPECONF(intel_crtc->pipe));
6042}
6043
Eric Anholtf564048e2011-03-30 13:01:02 -07006044static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006045 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006046 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006047{
6048 struct drm_device *dev = crtc->dev;
6049 struct drm_i915_private *dev_priv = dev->dev_private;
6050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006051 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006052 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006053 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006054 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006055 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006056 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006057
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006058 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006059 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006060 case INTEL_OUTPUT_LVDS:
6061 is_lvds = true;
6062 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006063 case INTEL_OUTPUT_DSI:
6064 is_dsi = true;
6065 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006066 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006067
Eric Anholtc751ce42010-03-25 11:48:48 -07006068 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006069 }
6070
Jani Nikulaf2335332013-09-13 11:03:09 +03006071 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006072 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006073
Jani Nikulaf2335332013-09-13 11:03:09 +03006074 if (!intel_crtc->config.clock_set) {
6075 refclk = i9xx_get_refclk(crtc, num_connectors);
6076
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006077 /*
6078 * Returns a set of divisors for the desired target clock with
6079 * the given refclk, or FALSE. The returned values represent
6080 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6081 * 2) / p1 / p2.
6082 */
6083 limit = intel_limit(crtc, refclk);
6084 ok = dev_priv->display.find_dpll(limit, crtc,
6085 intel_crtc->config.port_clock,
6086 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006087 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006088 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6089 return -EINVAL;
6090 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006091
Jani Nikulaf2335332013-09-13 11:03:09 +03006092 if (is_lvds && dev_priv->lvds_downclock_avail) {
6093 /*
6094 * Ensure we match the reduced clock's P to the target
6095 * clock. If the clocks don't match, we can't switch
6096 * the display clock by using the FP0/FP1. In such case
6097 * we will disable the LVDS downclock feature.
6098 */
6099 has_reduced_clock =
6100 dev_priv->display.find_dpll(limit, crtc,
6101 dev_priv->lvds_downclock,
6102 refclk, &clock,
6103 &reduced_clock);
6104 }
6105 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006106 intel_crtc->config.dpll.n = clock.n;
6107 intel_crtc->config.dpll.m1 = clock.m1;
6108 intel_crtc->config.dpll.m2 = clock.m2;
6109 intel_crtc->config.dpll.p1 = clock.p1;
6110 intel_crtc->config.dpll.p2 = clock.p2;
6111 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006112
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006113 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006114 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306115 has_reduced_clock ? &reduced_clock : NULL,
6116 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006117 } else if (IS_CHERRYVIEW(dev)) {
6118 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006119 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006120 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006121 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006122 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006123 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006124 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006125 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006126
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006127 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006128}
6129
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006130static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6131 struct intel_crtc_config *pipe_config)
6132{
6133 struct drm_device *dev = crtc->base.dev;
6134 struct drm_i915_private *dev_priv = dev->dev_private;
6135 uint32_t tmp;
6136
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006137 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6138 return;
6139
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006140 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006141 if (!(tmp & PFIT_ENABLE))
6142 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006143
Daniel Vetter06922822013-07-11 13:35:40 +02006144 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006145 if (INTEL_INFO(dev)->gen < 4) {
6146 if (crtc->pipe != PIPE_B)
6147 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006148 } else {
6149 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6150 return;
6151 }
6152
Daniel Vetter06922822013-07-11 13:35:40 +02006153 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006154 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6155 if (INTEL_INFO(dev)->gen < 5)
6156 pipe_config->gmch_pfit.lvds_border_bits =
6157 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6158}
6159
Jesse Barnesacbec812013-09-20 11:29:32 -07006160static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6161 struct intel_crtc_config *pipe_config)
6162{
6163 struct drm_device *dev = crtc->base.dev;
6164 struct drm_i915_private *dev_priv = dev->dev_private;
6165 int pipe = pipe_config->cpu_transcoder;
6166 intel_clock_t clock;
6167 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006168 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006169
6170 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006171 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006172 mutex_unlock(&dev_priv->dpio_lock);
6173
6174 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6175 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6176 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6177 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6178 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6179
Ville Syrjäläf6466282013-10-14 14:50:31 +03006180 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006181
Ville Syrjäläf6466282013-10-14 14:50:31 +03006182 /* clock.dot is the fast clock */
6183 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006184}
6185
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006186static void i9xx_get_plane_config(struct intel_crtc *crtc,
6187 struct intel_plane_config *plane_config)
6188{
6189 struct drm_device *dev = crtc->base.dev;
6190 struct drm_i915_private *dev_priv = dev->dev_private;
6191 u32 val, base, offset;
6192 int pipe = crtc->pipe, plane = crtc->plane;
6193 int fourcc, pixel_format;
6194 int aligned_height;
6195
Dave Airlie66e514c2014-04-03 07:51:54 +10006196 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6197 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006198 DRM_DEBUG_KMS("failed to alloc fb\n");
6199 return;
6200 }
6201
6202 val = I915_READ(DSPCNTR(plane));
6203
6204 if (INTEL_INFO(dev)->gen >= 4)
6205 if (val & DISPPLANE_TILED)
6206 plane_config->tiled = true;
6207
6208 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6209 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006210 crtc->base.primary->fb->pixel_format = fourcc;
6211 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006212 drm_format_plane_cpp(fourcc, 0) * 8;
6213
6214 if (INTEL_INFO(dev)->gen >= 4) {
6215 if (plane_config->tiled)
6216 offset = I915_READ(DSPTILEOFF(plane));
6217 else
6218 offset = I915_READ(DSPLINOFF(plane));
6219 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6220 } else {
6221 base = I915_READ(DSPADDR(plane));
6222 }
6223 plane_config->base = base;
6224
6225 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006226 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6227 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006228
6229 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006230 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006231
Dave Airlie66e514c2014-04-03 07:51:54 +10006232 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006233 plane_config->tiled);
6234
Fabian Frederick1267a262014-07-01 20:39:41 +02006235 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6236 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006237
6238 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006239 pipe, plane, crtc->base.primary->fb->width,
6240 crtc->base.primary->fb->height,
6241 crtc->base.primary->fb->bits_per_pixel, base,
6242 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006243 plane_config->size);
6244
6245}
6246
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006247static void chv_crtc_clock_get(struct intel_crtc *crtc,
6248 struct intel_crtc_config *pipe_config)
6249{
6250 struct drm_device *dev = crtc->base.dev;
6251 struct drm_i915_private *dev_priv = dev->dev_private;
6252 int pipe = pipe_config->cpu_transcoder;
6253 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6254 intel_clock_t clock;
6255 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6256 int refclk = 100000;
6257
6258 mutex_lock(&dev_priv->dpio_lock);
6259 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6260 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6261 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6262 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6263 mutex_unlock(&dev_priv->dpio_lock);
6264
6265 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6266 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6267 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6268 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6269 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6270
6271 chv_clock(refclk, &clock);
6272
6273 /* clock.dot is the fast clock */
6274 pipe_config->port_clock = clock.dot / 5;
6275}
6276
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006277static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6278 struct intel_crtc_config *pipe_config)
6279{
6280 struct drm_device *dev = crtc->base.dev;
6281 struct drm_i915_private *dev_priv = dev->dev_private;
6282 uint32_t tmp;
6283
Imre Deakb5482bd2014-03-05 16:20:55 +02006284 if (!intel_display_power_enabled(dev_priv,
6285 POWER_DOMAIN_PIPE(crtc->pipe)))
6286 return false;
6287
Daniel Vettere143a212013-07-04 12:01:15 +02006288 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006289 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006290
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006291 tmp = I915_READ(PIPECONF(crtc->pipe));
6292 if (!(tmp & PIPECONF_ENABLE))
6293 return false;
6294
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006295 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6296 switch (tmp & PIPECONF_BPC_MASK) {
6297 case PIPECONF_6BPC:
6298 pipe_config->pipe_bpp = 18;
6299 break;
6300 case PIPECONF_8BPC:
6301 pipe_config->pipe_bpp = 24;
6302 break;
6303 case PIPECONF_10BPC:
6304 pipe_config->pipe_bpp = 30;
6305 break;
6306 default:
6307 break;
6308 }
6309 }
6310
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006311 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6312 pipe_config->limited_color_range = true;
6313
Ville Syrjälä282740f2013-09-04 18:30:03 +03006314 if (INTEL_INFO(dev)->gen < 4)
6315 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6316
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006317 intel_get_pipe_timings(crtc, pipe_config);
6318
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006319 i9xx_get_pfit_config(crtc, pipe_config);
6320
Daniel Vetter6c49f242013-06-06 12:45:25 +02006321 if (INTEL_INFO(dev)->gen >= 4) {
6322 tmp = I915_READ(DPLL_MD(crtc->pipe));
6323 pipe_config->pixel_multiplier =
6324 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6325 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006326 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006327 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6328 tmp = I915_READ(DPLL(crtc->pipe));
6329 pipe_config->pixel_multiplier =
6330 ((tmp & SDVO_MULTIPLIER_MASK)
6331 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6332 } else {
6333 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6334 * port and will be fixed up in the encoder->get_config
6335 * function. */
6336 pipe_config->pixel_multiplier = 1;
6337 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006338 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6339 if (!IS_VALLEYVIEW(dev)) {
6340 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6341 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006342 } else {
6343 /* Mask out read-only status bits. */
6344 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6345 DPLL_PORTC_READY_MASK |
6346 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006347 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006348
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006349 if (IS_CHERRYVIEW(dev))
6350 chv_crtc_clock_get(crtc, pipe_config);
6351 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006352 vlv_crtc_clock_get(crtc, pipe_config);
6353 else
6354 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006355
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006356 return true;
6357}
6358
Paulo Zanonidde86e22012-12-01 12:04:25 -02006359static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006360{
6361 struct drm_i915_private *dev_priv = dev->dev_private;
6362 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006363 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006364 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006365 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006366 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006367 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006368 bool has_ck505 = false;
6369 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006370
6371 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006372 list_for_each_entry(encoder, &mode_config->encoder_list,
6373 base.head) {
6374 switch (encoder->type) {
6375 case INTEL_OUTPUT_LVDS:
6376 has_panel = true;
6377 has_lvds = true;
6378 break;
6379 case INTEL_OUTPUT_EDP:
6380 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006381 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006382 has_cpu_edp = true;
6383 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006384 }
6385 }
6386
Keith Packard99eb6a02011-09-26 14:29:12 -07006387 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006388 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006389 can_ssc = has_ck505;
6390 } else {
6391 has_ck505 = false;
6392 can_ssc = true;
6393 }
6394
Imre Deak2de69052013-05-08 13:14:04 +03006395 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6396 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006397
6398 /* Ironlake: try to setup display ref clock before DPLL
6399 * enabling. This is only under driver's control after
6400 * PCH B stepping, previous chipset stepping should be
6401 * ignoring this setting.
6402 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006403 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006404
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006405 /* As we must carefully and slowly disable/enable each source in turn,
6406 * compute the final state we want first and check if we need to
6407 * make any changes at all.
6408 */
6409 final = val;
6410 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006411 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006412 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006413 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006414 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6415
6416 final &= ~DREF_SSC_SOURCE_MASK;
6417 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6418 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006419
Keith Packard199e5d72011-09-22 12:01:57 -07006420 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006421 final |= DREF_SSC_SOURCE_ENABLE;
6422
6423 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6424 final |= DREF_SSC1_ENABLE;
6425
6426 if (has_cpu_edp) {
6427 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6428 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6429 else
6430 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6431 } else
6432 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6433 } else {
6434 final |= DREF_SSC_SOURCE_DISABLE;
6435 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6436 }
6437
6438 if (final == val)
6439 return;
6440
6441 /* Always enable nonspread source */
6442 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6443
6444 if (has_ck505)
6445 val |= DREF_NONSPREAD_CK505_ENABLE;
6446 else
6447 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6448
6449 if (has_panel) {
6450 val &= ~DREF_SSC_SOURCE_MASK;
6451 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006452
Keith Packard199e5d72011-09-22 12:01:57 -07006453 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006454 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006455 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006456 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006457 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006458 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006459
6460 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006461 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006462 POSTING_READ(PCH_DREF_CONTROL);
6463 udelay(200);
6464
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006465 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006466
6467 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006468 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006469 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006470 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006471 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006472 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006473 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006474 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006475 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006476
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006477 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006478 POSTING_READ(PCH_DREF_CONTROL);
6479 udelay(200);
6480 } else {
6481 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6482
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006483 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006484
6485 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006486 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006487
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006488 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006489 POSTING_READ(PCH_DREF_CONTROL);
6490 udelay(200);
6491
6492 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006493 val &= ~DREF_SSC_SOURCE_MASK;
6494 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006495
6496 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006497 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006498
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006499 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006500 POSTING_READ(PCH_DREF_CONTROL);
6501 udelay(200);
6502 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006503
6504 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006505}
6506
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006507static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006508{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006509 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006510
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006511 tmp = I915_READ(SOUTH_CHICKEN2);
6512 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6513 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006514
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006515 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6516 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6517 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006518
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006519 tmp = I915_READ(SOUTH_CHICKEN2);
6520 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6521 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006522
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006523 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6524 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6525 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006526}
6527
6528/* WaMPhyProgramming:hsw */
6529static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6530{
6531 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006532
6533 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6534 tmp &= ~(0xFF << 24);
6535 tmp |= (0x12 << 24);
6536 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6537
Paulo Zanonidde86e22012-12-01 12:04:25 -02006538 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6539 tmp |= (1 << 11);
6540 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6541
6542 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6543 tmp |= (1 << 11);
6544 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6545
Paulo Zanonidde86e22012-12-01 12:04:25 -02006546 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6547 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6548 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6549
6550 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6551 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6552 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6553
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006554 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6555 tmp &= ~(7 << 13);
6556 tmp |= (5 << 13);
6557 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006558
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006559 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6560 tmp &= ~(7 << 13);
6561 tmp |= (5 << 13);
6562 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006563
6564 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6565 tmp &= ~0xFF;
6566 tmp |= 0x1C;
6567 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6568
6569 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6570 tmp &= ~0xFF;
6571 tmp |= 0x1C;
6572 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6573
6574 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6575 tmp &= ~(0xFF << 16);
6576 tmp |= (0x1C << 16);
6577 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6578
6579 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6580 tmp &= ~(0xFF << 16);
6581 tmp |= (0x1C << 16);
6582 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6583
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006584 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6585 tmp |= (1 << 27);
6586 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006587
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006588 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6589 tmp |= (1 << 27);
6590 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006591
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006592 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6593 tmp &= ~(0xF << 28);
6594 tmp |= (4 << 28);
6595 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006596
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006597 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6598 tmp &= ~(0xF << 28);
6599 tmp |= (4 << 28);
6600 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006601}
6602
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006603/* Implements 3 different sequences from BSpec chapter "Display iCLK
6604 * Programming" based on the parameters passed:
6605 * - Sequence to enable CLKOUT_DP
6606 * - Sequence to enable CLKOUT_DP without spread
6607 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6608 */
6609static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6610 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006611{
6612 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006613 uint32_t reg, tmp;
6614
6615 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6616 with_spread = true;
6617 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6618 with_fdi, "LP PCH doesn't have FDI\n"))
6619 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006620
6621 mutex_lock(&dev_priv->dpio_lock);
6622
6623 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6624 tmp &= ~SBI_SSCCTL_DISABLE;
6625 tmp |= SBI_SSCCTL_PATHALT;
6626 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6627
6628 udelay(24);
6629
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006630 if (with_spread) {
6631 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6632 tmp &= ~SBI_SSCCTL_PATHALT;
6633 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006634
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006635 if (with_fdi) {
6636 lpt_reset_fdi_mphy(dev_priv);
6637 lpt_program_fdi_mphy(dev_priv);
6638 }
6639 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006640
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006641 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6642 SBI_GEN0 : SBI_DBUFF0;
6643 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6644 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6645 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006646
6647 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006648}
6649
Paulo Zanoni47701c32013-07-23 11:19:25 -03006650/* Sequence to disable CLKOUT_DP */
6651static void lpt_disable_clkout_dp(struct drm_device *dev)
6652{
6653 struct drm_i915_private *dev_priv = dev->dev_private;
6654 uint32_t reg, tmp;
6655
6656 mutex_lock(&dev_priv->dpio_lock);
6657
6658 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6659 SBI_GEN0 : SBI_DBUFF0;
6660 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6661 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6662 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6663
6664 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6665 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6666 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6667 tmp |= SBI_SSCCTL_PATHALT;
6668 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6669 udelay(32);
6670 }
6671 tmp |= SBI_SSCCTL_DISABLE;
6672 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6673 }
6674
6675 mutex_unlock(&dev_priv->dpio_lock);
6676}
6677
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006678static void lpt_init_pch_refclk(struct drm_device *dev)
6679{
6680 struct drm_mode_config *mode_config = &dev->mode_config;
6681 struct intel_encoder *encoder;
6682 bool has_vga = false;
6683
6684 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6685 switch (encoder->type) {
6686 case INTEL_OUTPUT_ANALOG:
6687 has_vga = true;
6688 break;
6689 }
6690 }
6691
Paulo Zanoni47701c32013-07-23 11:19:25 -03006692 if (has_vga)
6693 lpt_enable_clkout_dp(dev, true, true);
6694 else
6695 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006696}
6697
Paulo Zanonidde86e22012-12-01 12:04:25 -02006698/*
6699 * Initialize reference clocks when the driver loads
6700 */
6701void intel_init_pch_refclk(struct drm_device *dev)
6702{
6703 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6704 ironlake_init_pch_refclk(dev);
6705 else if (HAS_PCH_LPT(dev))
6706 lpt_init_pch_refclk(dev);
6707}
6708
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006709static int ironlake_get_refclk(struct drm_crtc *crtc)
6710{
6711 struct drm_device *dev = crtc->dev;
6712 struct drm_i915_private *dev_priv = dev->dev_private;
6713 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006714 int num_connectors = 0;
6715 bool is_lvds = false;
6716
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006717 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006718 switch (encoder->type) {
6719 case INTEL_OUTPUT_LVDS:
6720 is_lvds = true;
6721 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006722 }
6723 num_connectors++;
6724 }
6725
6726 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006727 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006728 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006729 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006730 }
6731
6732 return 120000;
6733}
6734
Daniel Vetter6ff93602013-04-19 11:24:36 +02006735static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006736{
6737 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6739 int pipe = intel_crtc->pipe;
6740 uint32_t val;
6741
Daniel Vetter78114072013-06-13 00:54:57 +02006742 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006743
Daniel Vetter965e0c42013-03-27 00:44:57 +01006744 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006745 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006746 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006747 break;
6748 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006749 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006750 break;
6751 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006752 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006753 break;
6754 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006755 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006756 break;
6757 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006758 /* Case prevented by intel_choose_pipe_bpp_dither. */
6759 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006760 }
6761
Daniel Vetterd8b32242013-04-25 17:54:44 +02006762 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006763 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6764
Daniel Vetter6ff93602013-04-19 11:24:36 +02006765 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006766 val |= PIPECONF_INTERLACED_ILK;
6767 else
6768 val |= PIPECONF_PROGRESSIVE;
6769
Daniel Vetter50f3b012013-03-27 00:44:56 +01006770 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006771 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006772
Paulo Zanonic8203562012-09-12 10:06:29 -03006773 I915_WRITE(PIPECONF(pipe), val);
6774 POSTING_READ(PIPECONF(pipe));
6775}
6776
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006777/*
6778 * Set up the pipe CSC unit.
6779 *
6780 * Currently only full range RGB to limited range RGB conversion
6781 * is supported, but eventually this should handle various
6782 * RGB<->YCbCr scenarios as well.
6783 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006784static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006785{
6786 struct drm_device *dev = crtc->dev;
6787 struct drm_i915_private *dev_priv = dev->dev_private;
6788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6789 int pipe = intel_crtc->pipe;
6790 uint16_t coeff = 0x7800; /* 1.0 */
6791
6792 /*
6793 * TODO: Check what kind of values actually come out of the pipe
6794 * with these coeff/postoff values and adjust to get the best
6795 * accuracy. Perhaps we even need to take the bpc value into
6796 * consideration.
6797 */
6798
Daniel Vetter50f3b012013-03-27 00:44:56 +01006799 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006800 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6801
6802 /*
6803 * GY/GU and RY/RU should be the other way around according
6804 * to BSpec, but reality doesn't agree. Just set them up in
6805 * a way that results in the correct picture.
6806 */
6807 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6808 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6809
6810 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6811 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6812
6813 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6814 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6815
6816 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6817 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6818 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6819
6820 if (INTEL_INFO(dev)->gen > 6) {
6821 uint16_t postoff = 0;
6822
Daniel Vetter50f3b012013-03-27 00:44:56 +01006823 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006824 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006825
6826 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6827 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6828 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6829
6830 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6831 } else {
6832 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6833
Daniel Vetter50f3b012013-03-27 00:44:56 +01006834 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006835 mode |= CSC_BLACK_SCREEN_OFFSET;
6836
6837 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6838 }
6839}
6840
Daniel Vetter6ff93602013-04-19 11:24:36 +02006841static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006842{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006843 struct drm_device *dev = crtc->dev;
6844 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006846 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006847 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006848 uint32_t val;
6849
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006850 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006851
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006852 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006853 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6854
Daniel Vetter6ff93602013-04-19 11:24:36 +02006855 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006856 val |= PIPECONF_INTERLACED_ILK;
6857 else
6858 val |= PIPECONF_PROGRESSIVE;
6859
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006860 I915_WRITE(PIPECONF(cpu_transcoder), val);
6861 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006862
6863 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6864 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006865
6866 if (IS_BROADWELL(dev)) {
6867 val = 0;
6868
6869 switch (intel_crtc->config.pipe_bpp) {
6870 case 18:
6871 val |= PIPEMISC_DITHER_6_BPC;
6872 break;
6873 case 24:
6874 val |= PIPEMISC_DITHER_8_BPC;
6875 break;
6876 case 30:
6877 val |= PIPEMISC_DITHER_10_BPC;
6878 break;
6879 case 36:
6880 val |= PIPEMISC_DITHER_12_BPC;
6881 break;
6882 default:
6883 /* Case prevented by pipe_config_set_bpp. */
6884 BUG();
6885 }
6886
6887 if (intel_crtc->config.dither)
6888 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6889
6890 I915_WRITE(PIPEMISC(pipe), val);
6891 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006892}
6893
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006894static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006895 intel_clock_t *clock,
6896 bool *has_reduced_clock,
6897 intel_clock_t *reduced_clock)
6898{
6899 struct drm_device *dev = crtc->dev;
6900 struct drm_i915_private *dev_priv = dev->dev_private;
6901 struct intel_encoder *intel_encoder;
6902 int refclk;
6903 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006904 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006905
6906 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6907 switch (intel_encoder->type) {
6908 case INTEL_OUTPUT_LVDS:
6909 is_lvds = true;
6910 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006911 }
6912 }
6913
6914 refclk = ironlake_get_refclk(crtc);
6915
6916 /*
6917 * Returns a set of divisors for the desired target clock with the given
6918 * refclk, or FALSE. The returned values represent the clock equation:
6919 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6920 */
6921 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006922 ret = dev_priv->display.find_dpll(limit, crtc,
6923 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006924 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006925 if (!ret)
6926 return false;
6927
6928 if (is_lvds && dev_priv->lvds_downclock_avail) {
6929 /*
6930 * Ensure we match the reduced clock's P to the target clock.
6931 * If the clocks don't match, we can't switch the display clock
6932 * by using the FP0/FP1. In such case we will disable the LVDS
6933 * downclock feature.
6934 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006935 *has_reduced_clock =
6936 dev_priv->display.find_dpll(limit, crtc,
6937 dev_priv->lvds_downclock,
6938 refclk, clock,
6939 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006940 }
6941
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006942 return true;
6943}
6944
Paulo Zanonid4b19312012-11-29 11:29:32 -02006945int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6946{
6947 /*
6948 * Account for spread spectrum to avoid
6949 * oversubscribing the link. Max center spread
6950 * is 2.5%; use 5% for safety's sake.
6951 */
6952 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006953 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006954}
6955
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006956static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006957{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006958 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006959}
6960
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006961static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006962 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006963 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006964{
6965 struct drm_crtc *crtc = &intel_crtc->base;
6966 struct drm_device *dev = crtc->dev;
6967 struct drm_i915_private *dev_priv = dev->dev_private;
6968 struct intel_encoder *intel_encoder;
6969 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006970 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006971 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006972
6973 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6974 switch (intel_encoder->type) {
6975 case INTEL_OUTPUT_LVDS:
6976 is_lvds = true;
6977 break;
6978 case INTEL_OUTPUT_SDVO:
6979 case INTEL_OUTPUT_HDMI:
6980 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006981 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006982 }
6983
6984 num_connectors++;
6985 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006986
Chris Wilsonc1858122010-12-03 21:35:48 +00006987 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006988 factor = 21;
6989 if (is_lvds) {
6990 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006991 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006992 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006993 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006994 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006995 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006996
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006997 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006998 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006999
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007000 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7001 *fp2 |= FP_CB_TUNE;
7002
Chris Wilson5eddb702010-09-11 13:48:45 +01007003 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007004
Eric Anholta07d6782011-03-30 13:01:08 -07007005 if (is_lvds)
7006 dpll |= DPLLB_MODE_LVDS;
7007 else
7008 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007009
Daniel Vetteref1b4602013-06-01 17:17:04 +02007010 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7011 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007012
7013 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007014 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007015 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007016 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007017
Eric Anholta07d6782011-03-30 13:01:08 -07007018 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007019 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007020 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007021 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007022
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007023 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007024 case 5:
7025 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7026 break;
7027 case 7:
7028 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7029 break;
7030 case 10:
7031 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7032 break;
7033 case 14:
7034 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7035 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007036 }
7037
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007038 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007039 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007040 else
7041 dpll |= PLL_REF_INPUT_DREFCLK;
7042
Daniel Vetter959e16d2013-06-05 13:34:21 +02007043 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007044}
7045
Jesse Barnes79e53942008-11-07 14:24:08 -08007046static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007047 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007048 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007049{
7050 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007052 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007053 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007054 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007055 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007056 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007057 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007058 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007059
7060 for_each_encoder_on_crtc(dev, crtc, encoder) {
7061 switch (encoder->type) {
7062 case INTEL_OUTPUT_LVDS:
7063 is_lvds = true;
7064 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007065 }
7066
7067 num_connectors++;
7068 }
7069
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007070 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7071 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7072
Daniel Vetterff9a6752013-06-01 17:16:21 +02007073 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007074 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007075 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007076 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7077 return -EINVAL;
7078 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007079 /* Compat-code for transition, will disappear. */
7080 if (!intel_crtc->config.clock_set) {
7081 intel_crtc->config.dpll.n = clock.n;
7082 intel_crtc->config.dpll.m1 = clock.m1;
7083 intel_crtc->config.dpll.m2 = clock.m2;
7084 intel_crtc->config.dpll.p1 = clock.p1;
7085 intel_crtc->config.dpll.p2 = clock.p2;
7086 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007087
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007088 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007089 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007090 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007091 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007092 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007093
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007094 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007095 &fp, &reduced_clock,
7096 has_reduced_clock ? &fp2 : NULL);
7097
Daniel Vetter959e16d2013-06-05 13:34:21 +02007098 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007099 intel_crtc->config.dpll_hw_state.fp0 = fp;
7100 if (has_reduced_clock)
7101 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7102 else
7103 intel_crtc->config.dpll_hw_state.fp1 = fp;
7104
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007105 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007106 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007107 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007108 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007109 return -EINVAL;
7110 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007111 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007112 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007113
Jani Nikulad330a952014-01-21 11:24:25 +02007114 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007115 intel_crtc->lowfreq_avail = true;
7116 else
7117 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007118
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007119 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007120}
7121
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007122static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7123 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007124{
7125 struct drm_device *dev = crtc->base.dev;
7126 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007127 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007128
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007129 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7130 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7131 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7132 & ~TU_SIZE_MASK;
7133 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7134 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7135 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7136}
7137
7138static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7139 enum transcoder transcoder,
7140 struct intel_link_m_n *m_n)
7141{
7142 struct drm_device *dev = crtc->base.dev;
7143 struct drm_i915_private *dev_priv = dev->dev_private;
7144 enum pipe pipe = crtc->pipe;
7145
7146 if (INTEL_INFO(dev)->gen >= 5) {
7147 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7148 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7149 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7150 & ~TU_SIZE_MASK;
7151 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7152 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7153 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7154 } else {
7155 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7156 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7157 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7158 & ~TU_SIZE_MASK;
7159 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7160 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7161 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7162 }
7163}
7164
7165void intel_dp_get_m_n(struct intel_crtc *crtc,
7166 struct intel_crtc_config *pipe_config)
7167{
7168 if (crtc->config.has_pch_encoder)
7169 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7170 else
7171 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7172 &pipe_config->dp_m_n);
7173}
7174
Daniel Vetter72419202013-04-04 13:28:53 +02007175static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7176 struct intel_crtc_config *pipe_config)
7177{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007178 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7179 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007180}
7181
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007182static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7183 struct intel_crtc_config *pipe_config)
7184{
7185 struct drm_device *dev = crtc->base.dev;
7186 struct drm_i915_private *dev_priv = dev->dev_private;
7187 uint32_t tmp;
7188
7189 tmp = I915_READ(PF_CTL(crtc->pipe));
7190
7191 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007192 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007193 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7194 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007195
7196 /* We currently do not free assignements of panel fitters on
7197 * ivb/hsw (since we don't use the higher upscaling modes which
7198 * differentiates them) so just WARN about this case for now. */
7199 if (IS_GEN7(dev)) {
7200 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7201 PF_PIPE_SEL_IVB(crtc->pipe));
7202 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007203 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007204}
7205
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007206static void ironlake_get_plane_config(struct intel_crtc *crtc,
7207 struct intel_plane_config *plane_config)
7208{
7209 struct drm_device *dev = crtc->base.dev;
7210 struct drm_i915_private *dev_priv = dev->dev_private;
7211 u32 val, base, offset;
7212 int pipe = crtc->pipe, plane = crtc->plane;
7213 int fourcc, pixel_format;
7214 int aligned_height;
7215
Dave Airlie66e514c2014-04-03 07:51:54 +10007216 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7217 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007218 DRM_DEBUG_KMS("failed to alloc fb\n");
7219 return;
7220 }
7221
7222 val = I915_READ(DSPCNTR(plane));
7223
7224 if (INTEL_INFO(dev)->gen >= 4)
7225 if (val & DISPPLANE_TILED)
7226 plane_config->tiled = true;
7227
7228 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7229 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007230 crtc->base.primary->fb->pixel_format = fourcc;
7231 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007232 drm_format_plane_cpp(fourcc, 0) * 8;
7233
7234 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7235 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7236 offset = I915_READ(DSPOFFSET(plane));
7237 } else {
7238 if (plane_config->tiled)
7239 offset = I915_READ(DSPTILEOFF(plane));
7240 else
7241 offset = I915_READ(DSPLINOFF(plane));
7242 }
7243 plane_config->base = base;
7244
7245 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007246 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7247 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007248
7249 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007250 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007251
Dave Airlie66e514c2014-04-03 07:51:54 +10007252 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007253 plane_config->tiled);
7254
Fabian Frederick1267a262014-07-01 20:39:41 +02007255 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7256 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007257
7258 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007259 pipe, plane, crtc->base.primary->fb->width,
7260 crtc->base.primary->fb->height,
7261 crtc->base.primary->fb->bits_per_pixel, base,
7262 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007263 plane_config->size);
7264}
7265
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007266static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7267 struct intel_crtc_config *pipe_config)
7268{
7269 struct drm_device *dev = crtc->base.dev;
7270 struct drm_i915_private *dev_priv = dev->dev_private;
7271 uint32_t tmp;
7272
Daniel Vettere143a212013-07-04 12:01:15 +02007273 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007274 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007275
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007276 tmp = I915_READ(PIPECONF(crtc->pipe));
7277 if (!(tmp & PIPECONF_ENABLE))
7278 return false;
7279
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007280 switch (tmp & PIPECONF_BPC_MASK) {
7281 case PIPECONF_6BPC:
7282 pipe_config->pipe_bpp = 18;
7283 break;
7284 case PIPECONF_8BPC:
7285 pipe_config->pipe_bpp = 24;
7286 break;
7287 case PIPECONF_10BPC:
7288 pipe_config->pipe_bpp = 30;
7289 break;
7290 case PIPECONF_12BPC:
7291 pipe_config->pipe_bpp = 36;
7292 break;
7293 default:
7294 break;
7295 }
7296
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007297 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7298 pipe_config->limited_color_range = true;
7299
Daniel Vetterab9412b2013-05-03 11:49:46 +02007300 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007301 struct intel_shared_dpll *pll;
7302
Daniel Vetter88adfff2013-03-28 10:42:01 +01007303 pipe_config->has_pch_encoder = true;
7304
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007305 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7306 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7307 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007308
7309 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007310
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007311 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007312 pipe_config->shared_dpll =
7313 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007314 } else {
7315 tmp = I915_READ(PCH_DPLL_SEL);
7316 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7317 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7318 else
7319 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7320 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007321
7322 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7323
7324 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7325 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007326
7327 tmp = pipe_config->dpll_hw_state.dpll;
7328 pipe_config->pixel_multiplier =
7329 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7330 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007331
7332 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007333 } else {
7334 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007335 }
7336
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007337 intel_get_pipe_timings(crtc, pipe_config);
7338
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007339 ironlake_get_pfit_config(crtc, pipe_config);
7340
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007341 return true;
7342}
7343
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007344static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7345{
7346 struct drm_device *dev = dev_priv->dev;
7347 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7348 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007349
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007350 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007351 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007352 pipe_name(crtc->pipe));
7353
7354 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7355 WARN(plls->spll_refcount, "SPLL enabled\n");
7356 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7357 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7358 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7359 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7360 "CPU PWM1 enabled\n");
7361 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7362 "CPU PWM2 enabled\n");
7363 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7364 "PCH PWM1 enabled\n");
7365 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7366 "Utility pin enabled\n");
7367 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7368
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007369 /*
7370 * In theory we can still leave IRQs enabled, as long as only the HPD
7371 * interrupts remain enabled. We used to check for that, but since it's
7372 * gen-specific and since we only disable LCPLL after we fully disable
7373 * the interrupts, the check below should be enough.
7374 */
7375 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007376}
7377
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007378static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7379{
7380 struct drm_device *dev = dev_priv->dev;
7381
7382 if (IS_HASWELL(dev)) {
7383 mutex_lock(&dev_priv->rps.hw_lock);
7384 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7385 val))
7386 DRM_ERROR("Failed to disable D_COMP\n");
7387 mutex_unlock(&dev_priv->rps.hw_lock);
7388 } else {
7389 I915_WRITE(D_COMP, val);
7390 }
7391 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007392}
7393
7394/*
7395 * This function implements pieces of two sequences from BSpec:
7396 * - Sequence for display software to disable LCPLL
7397 * - Sequence for display software to allow package C8+
7398 * The steps implemented here are just the steps that actually touch the LCPLL
7399 * register. Callers should take care of disabling all the display engine
7400 * functions, doing the mode unset, fixing interrupts, etc.
7401 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007402static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7403 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007404{
7405 uint32_t val;
7406
7407 assert_can_disable_lcpll(dev_priv);
7408
7409 val = I915_READ(LCPLL_CTL);
7410
7411 if (switch_to_fclk) {
7412 val |= LCPLL_CD_SOURCE_FCLK;
7413 I915_WRITE(LCPLL_CTL, val);
7414
7415 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7416 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7417 DRM_ERROR("Switching to FCLK failed\n");
7418
7419 val = I915_READ(LCPLL_CTL);
7420 }
7421
7422 val |= LCPLL_PLL_DISABLE;
7423 I915_WRITE(LCPLL_CTL, val);
7424 POSTING_READ(LCPLL_CTL);
7425
7426 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7427 DRM_ERROR("LCPLL still locked\n");
7428
7429 val = I915_READ(D_COMP);
7430 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007431 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007432 ndelay(100);
7433
7434 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7435 DRM_ERROR("D_COMP RCOMP still in progress\n");
7436
7437 if (allow_power_down) {
7438 val = I915_READ(LCPLL_CTL);
7439 val |= LCPLL_POWER_DOWN_ALLOW;
7440 I915_WRITE(LCPLL_CTL, val);
7441 POSTING_READ(LCPLL_CTL);
7442 }
7443}
7444
7445/*
7446 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7447 * source.
7448 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007449static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007450{
7451 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007452 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007453
7454 val = I915_READ(LCPLL_CTL);
7455
7456 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7457 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7458 return;
7459
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007460 /*
7461 * Make sure we're not on PC8 state before disabling PC8, otherwise
7462 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7463 *
7464 * The other problem is that hsw_restore_lcpll() is called as part of
7465 * the runtime PM resume sequence, so we can't just call
7466 * gen6_gt_force_wake_get() because that function calls
7467 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7468 * while we are on the resume sequence. So to solve this problem we have
7469 * to call special forcewake code that doesn't touch runtime PM and
7470 * doesn't enable the forcewake delayed work.
7471 */
7472 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7473 if (dev_priv->uncore.forcewake_count++ == 0)
7474 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7475 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007476
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007477 if (val & LCPLL_POWER_DOWN_ALLOW) {
7478 val &= ~LCPLL_POWER_DOWN_ALLOW;
7479 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007480 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007481 }
7482
7483 val = I915_READ(D_COMP);
7484 val |= D_COMP_COMP_FORCE;
7485 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007486 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007487
7488 val = I915_READ(LCPLL_CTL);
7489 val &= ~LCPLL_PLL_DISABLE;
7490 I915_WRITE(LCPLL_CTL, val);
7491
7492 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7493 DRM_ERROR("LCPLL not locked yet\n");
7494
7495 if (val & LCPLL_CD_SOURCE_FCLK) {
7496 val = I915_READ(LCPLL_CTL);
7497 val &= ~LCPLL_CD_SOURCE_FCLK;
7498 I915_WRITE(LCPLL_CTL, val);
7499
7500 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7501 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7502 DRM_ERROR("Switching back to LCPLL failed\n");
7503 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007504
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007505 /* See the big comment above. */
7506 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7507 if (--dev_priv->uncore.forcewake_count == 0)
7508 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7509 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007510}
7511
Paulo Zanoni765dab62014-03-07 20:08:18 -03007512/*
7513 * Package states C8 and deeper are really deep PC states that can only be
7514 * reached when all the devices on the system allow it, so even if the graphics
7515 * device allows PC8+, it doesn't mean the system will actually get to these
7516 * states. Our driver only allows PC8+ when going into runtime PM.
7517 *
7518 * The requirements for PC8+ are that all the outputs are disabled, the power
7519 * well is disabled and most interrupts are disabled, and these are also
7520 * requirements for runtime PM. When these conditions are met, we manually do
7521 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7522 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7523 * hang the machine.
7524 *
7525 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7526 * the state of some registers, so when we come back from PC8+ we need to
7527 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7528 * need to take care of the registers kept by RC6. Notice that this happens even
7529 * if we don't put the device in PCI D3 state (which is what currently happens
7530 * because of the runtime PM support).
7531 *
7532 * For more, read "Display Sequences for Package C8" on the hardware
7533 * documentation.
7534 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007535void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007536{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007537 struct drm_device *dev = dev_priv->dev;
7538 uint32_t val;
7539
Paulo Zanonic67a4702013-08-19 13:18:09 -03007540 DRM_DEBUG_KMS("Enabling package C8+\n");
7541
Paulo Zanonic67a4702013-08-19 13:18:09 -03007542 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7543 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7544 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7545 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7546 }
7547
7548 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007549 hsw_disable_lcpll(dev_priv, true, true);
7550}
7551
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007552void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007553{
7554 struct drm_device *dev = dev_priv->dev;
7555 uint32_t val;
7556
Paulo Zanonic67a4702013-08-19 13:18:09 -03007557 DRM_DEBUG_KMS("Disabling package C8+\n");
7558
7559 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007560 lpt_init_pch_refclk(dev);
7561
7562 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7563 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7564 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7565 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7566 }
7567
7568 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007569}
7570
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007571static void snb_modeset_global_resources(struct drm_device *dev)
7572{
7573 modeset_update_crtc_power_domains(dev);
7574}
7575
Imre Deak4f074122013-10-16 17:25:51 +03007576static void haswell_modeset_global_resources(struct drm_device *dev)
7577{
Paulo Zanonida723562013-12-19 11:54:51 -02007578 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007579}
7580
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007581static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007582 int x, int y,
7583 struct drm_framebuffer *fb)
7584{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007586
Paulo Zanoni566b7342013-11-25 15:27:08 -02007587 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007588 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007589 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007590
Daniel Vetter644cef32014-04-24 23:55:07 +02007591 intel_crtc->lowfreq_avail = false;
7592
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007593 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007594}
7595
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007596static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7597 struct intel_crtc_config *pipe_config)
7598{
7599 struct drm_device *dev = crtc->base.dev;
7600 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007601 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007602 uint32_t tmp;
7603
Imre Deakb5482bd2014-03-05 16:20:55 +02007604 if (!intel_display_power_enabled(dev_priv,
7605 POWER_DOMAIN_PIPE(crtc->pipe)))
7606 return false;
7607
Daniel Vettere143a212013-07-04 12:01:15 +02007608 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007609 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7610
Daniel Vettereccb1402013-05-22 00:50:22 +02007611 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7612 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7613 enum pipe trans_edp_pipe;
7614 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7615 default:
7616 WARN(1, "unknown pipe linked to edp transcoder\n");
7617 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7618 case TRANS_DDI_EDP_INPUT_A_ON:
7619 trans_edp_pipe = PIPE_A;
7620 break;
7621 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7622 trans_edp_pipe = PIPE_B;
7623 break;
7624 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7625 trans_edp_pipe = PIPE_C;
7626 break;
7627 }
7628
7629 if (trans_edp_pipe == crtc->pipe)
7630 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7631 }
7632
Imre Deakda7e29b2014-02-18 00:02:02 +02007633 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007634 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007635 return false;
7636
Daniel Vettereccb1402013-05-22 00:50:22 +02007637 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007638 if (!(tmp & PIPECONF_ENABLE))
7639 return false;
7640
Daniel Vetter88adfff2013-03-28 10:42:01 +01007641 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007642 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007643 * DDI E. So just check whether this pipe is wired to DDI E and whether
7644 * the PCH transcoder is on.
7645 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007646 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007647 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007648 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007649 pipe_config->has_pch_encoder = true;
7650
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007651 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7652 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7653 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007654
7655 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007656 }
7657
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007658 intel_get_pipe_timings(crtc, pipe_config);
7659
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007660 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007661 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007662 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007663
Jesse Barnese59150d2014-01-07 13:30:45 -08007664 if (IS_HASWELL(dev))
7665 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7666 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007667
Daniel Vetter6c49f242013-06-06 12:45:25 +02007668 pipe_config->pixel_multiplier = 1;
7669
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007670 return true;
7671}
7672
Jani Nikula1a915102013-10-16 12:34:48 +03007673static struct {
7674 int clock;
7675 u32 config;
7676} hdmi_audio_clock[] = {
7677 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7678 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7679 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7680 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7681 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7682 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7683 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7684 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7685 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7686 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7687};
7688
7689/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7690static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7691{
7692 int i;
7693
7694 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7695 if (mode->clock == hdmi_audio_clock[i].clock)
7696 break;
7697 }
7698
7699 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7700 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7701 i = 1;
7702 }
7703
7704 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7705 hdmi_audio_clock[i].clock,
7706 hdmi_audio_clock[i].config);
7707
7708 return hdmi_audio_clock[i].config;
7709}
7710
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007711static bool intel_eld_uptodate(struct drm_connector *connector,
7712 int reg_eldv, uint32_t bits_eldv,
7713 int reg_elda, uint32_t bits_elda,
7714 int reg_edid)
7715{
7716 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7717 uint8_t *eld = connector->eld;
7718 uint32_t i;
7719
7720 i = I915_READ(reg_eldv);
7721 i &= bits_eldv;
7722
7723 if (!eld[0])
7724 return !i;
7725
7726 if (!i)
7727 return false;
7728
7729 i = I915_READ(reg_elda);
7730 i &= ~bits_elda;
7731 I915_WRITE(reg_elda, i);
7732
7733 for (i = 0; i < eld[2]; i++)
7734 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7735 return false;
7736
7737 return true;
7738}
7739
Wu Fengguange0dac652011-09-05 14:25:34 +08007740static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007741 struct drm_crtc *crtc,
7742 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007743{
7744 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7745 uint8_t *eld = connector->eld;
7746 uint32_t eldv;
7747 uint32_t len;
7748 uint32_t i;
7749
7750 i = I915_READ(G4X_AUD_VID_DID);
7751
7752 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7753 eldv = G4X_ELDV_DEVCL_DEVBLC;
7754 else
7755 eldv = G4X_ELDV_DEVCTG;
7756
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007757 if (intel_eld_uptodate(connector,
7758 G4X_AUD_CNTL_ST, eldv,
7759 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7760 G4X_HDMIW_HDMIEDID))
7761 return;
7762
Wu Fengguange0dac652011-09-05 14:25:34 +08007763 i = I915_READ(G4X_AUD_CNTL_ST);
7764 i &= ~(eldv | G4X_ELD_ADDR);
7765 len = (i >> 9) & 0x1f; /* ELD buffer size */
7766 I915_WRITE(G4X_AUD_CNTL_ST, i);
7767
7768 if (!eld[0])
7769 return;
7770
7771 len = min_t(uint8_t, eld[2], len);
7772 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7773 for (i = 0; i < len; i++)
7774 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7775
7776 i = I915_READ(G4X_AUD_CNTL_ST);
7777 i |= eldv;
7778 I915_WRITE(G4X_AUD_CNTL_ST, i);
7779}
7780
Wang Xingchao83358c852012-08-16 22:43:37 +08007781static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007782 struct drm_crtc *crtc,
7783 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007784{
7785 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7786 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007787 uint32_t eldv;
7788 uint32_t i;
7789 int len;
7790 int pipe = to_intel_crtc(crtc)->pipe;
7791 int tmp;
7792
7793 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7794 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7795 int aud_config = HSW_AUD_CFG(pipe);
7796 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7797
Wang Xingchao83358c852012-08-16 22:43:37 +08007798 /* Audio output enable */
7799 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7800 tmp = I915_READ(aud_cntrl_st2);
7801 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7802 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007803 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007804
Daniel Vetterc7905792014-04-16 16:56:09 +02007805 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007806
7807 /* Set ELD valid state */
7808 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007809 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007810 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7811 I915_WRITE(aud_cntrl_st2, tmp);
7812 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007813 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007814
7815 /* Enable HDMI mode */
7816 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007817 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007818 /* clear N_programing_enable and N_value_index */
7819 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7820 I915_WRITE(aud_config, tmp);
7821
7822 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7823
7824 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7825
7826 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7827 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7828 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7829 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007830 } else {
7831 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7832 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007833
7834 if (intel_eld_uptodate(connector,
7835 aud_cntrl_st2, eldv,
7836 aud_cntl_st, IBX_ELD_ADDRESS,
7837 hdmiw_hdmiedid))
7838 return;
7839
7840 i = I915_READ(aud_cntrl_st2);
7841 i &= ~eldv;
7842 I915_WRITE(aud_cntrl_st2, i);
7843
7844 if (!eld[0])
7845 return;
7846
7847 i = I915_READ(aud_cntl_st);
7848 i &= ~IBX_ELD_ADDRESS;
7849 I915_WRITE(aud_cntl_st, i);
7850 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7851 DRM_DEBUG_DRIVER("port num:%d\n", i);
7852
7853 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7854 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7855 for (i = 0; i < len; i++)
7856 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7857
7858 i = I915_READ(aud_cntrl_st2);
7859 i |= eldv;
7860 I915_WRITE(aud_cntrl_st2, i);
7861
7862}
7863
Wu Fengguange0dac652011-09-05 14:25:34 +08007864static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007865 struct drm_crtc *crtc,
7866 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007867{
7868 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7869 uint8_t *eld = connector->eld;
7870 uint32_t eldv;
7871 uint32_t i;
7872 int len;
7873 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007874 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007875 int aud_cntl_st;
7876 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007877 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007878
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007879 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007880 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7881 aud_config = IBX_AUD_CFG(pipe);
7882 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007883 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007884 } else if (IS_VALLEYVIEW(connector->dev)) {
7885 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7886 aud_config = VLV_AUD_CFG(pipe);
7887 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7888 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007889 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007890 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7891 aud_config = CPT_AUD_CFG(pipe);
7892 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007893 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007894 }
7895
Wang Xingchao9b138a82012-08-09 16:52:18 +08007896 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007897
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007898 if (IS_VALLEYVIEW(connector->dev)) {
7899 struct intel_encoder *intel_encoder;
7900 struct intel_digital_port *intel_dig_port;
7901
7902 intel_encoder = intel_attached_encoder(connector);
7903 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7904 i = intel_dig_port->port;
7905 } else {
7906 i = I915_READ(aud_cntl_st);
7907 i = (i >> 29) & DIP_PORT_SEL_MASK;
7908 /* DIP_Port_Select, 0x1 = PortB */
7909 }
7910
Wu Fengguange0dac652011-09-05 14:25:34 +08007911 if (!i) {
7912 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7913 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007914 eldv = IBX_ELD_VALIDB;
7915 eldv |= IBX_ELD_VALIDB << 4;
7916 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007917 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007918 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007919 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007920 }
7921
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007922 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7923 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7924 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007925 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007926 } else {
7927 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7928 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007929
7930 if (intel_eld_uptodate(connector,
7931 aud_cntrl_st2, eldv,
7932 aud_cntl_st, IBX_ELD_ADDRESS,
7933 hdmiw_hdmiedid))
7934 return;
7935
Wu Fengguange0dac652011-09-05 14:25:34 +08007936 i = I915_READ(aud_cntrl_st2);
7937 i &= ~eldv;
7938 I915_WRITE(aud_cntrl_st2, i);
7939
7940 if (!eld[0])
7941 return;
7942
Wu Fengguange0dac652011-09-05 14:25:34 +08007943 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007944 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007945 I915_WRITE(aud_cntl_st, i);
7946
7947 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7948 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7949 for (i = 0; i < len; i++)
7950 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7951
7952 i = I915_READ(aud_cntrl_st2);
7953 i |= eldv;
7954 I915_WRITE(aud_cntrl_st2, i);
7955}
7956
7957void intel_write_eld(struct drm_encoder *encoder,
7958 struct drm_display_mode *mode)
7959{
7960 struct drm_crtc *crtc = encoder->crtc;
7961 struct drm_connector *connector;
7962 struct drm_device *dev = encoder->dev;
7963 struct drm_i915_private *dev_priv = dev->dev_private;
7964
7965 connector = drm_select_eld(encoder, mode);
7966 if (!connector)
7967 return;
7968
7969 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7970 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007971 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007972 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03007973 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007974
7975 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7976
7977 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007978 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007979}
7980
Chris Wilson560b85b2010-08-07 11:01:38 +01007981static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7982{
7983 struct drm_device *dev = crtc->dev;
7984 struct drm_i915_private *dev_priv = dev->dev_private;
7985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007986 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007987
Chris Wilson4b0e3332014-05-30 16:35:26 +03007988 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01007989 /* On these chipsets we can only modify the base whilst
7990 * the cursor is disabled.
7991 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03007992 if (intel_crtc->cursor_cntl) {
7993 I915_WRITE(_CURACNTR, 0);
7994 POSTING_READ(_CURACNTR);
7995 intel_crtc->cursor_cntl = 0;
7996 }
7997
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007998 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007999 POSTING_READ(_CURABASE);
8000 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008001
Chris Wilson4b0e3332014-05-30 16:35:26 +03008002 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8003 cntl = 0;
8004 if (base)
8005 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01008006 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03008007 CURSOR_FORMAT_ARGB);
8008 if (intel_crtc->cursor_cntl != cntl) {
8009 I915_WRITE(_CURACNTR, cntl);
8010 POSTING_READ(_CURACNTR);
8011 intel_crtc->cursor_cntl = cntl;
8012 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008013}
8014
8015static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8016{
8017 struct drm_device *dev = crtc->dev;
8018 struct drm_i915_private *dev_priv = dev->dev_private;
8019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8020 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008021 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008022
Chris Wilson4b0e3332014-05-30 16:35:26 +03008023 cntl = 0;
8024 if (base) {
8025 cntl = MCURSOR_GAMMA_ENABLE;
8026 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308027 case 64:
8028 cntl |= CURSOR_MODE_64_ARGB_AX;
8029 break;
8030 case 128:
8031 cntl |= CURSOR_MODE_128_ARGB_AX;
8032 break;
8033 case 256:
8034 cntl |= CURSOR_MODE_256_ARGB_AX;
8035 break;
8036 default:
8037 WARN_ON(1);
8038 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008039 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008040 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008041 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008042 if (intel_crtc->cursor_cntl != cntl) {
8043 I915_WRITE(CURCNTR(pipe), cntl);
8044 POSTING_READ(CURCNTR(pipe));
8045 intel_crtc->cursor_cntl = cntl;
8046 }
8047
Chris Wilson560b85b2010-08-07 11:01:38 +01008048 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008049 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008050 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008051}
8052
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008053static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8054{
8055 struct drm_device *dev = crtc->dev;
8056 struct drm_i915_private *dev_priv = dev->dev_private;
8057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8058 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008059 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008060
Chris Wilson4b0e3332014-05-30 16:35:26 +03008061 cntl = 0;
8062 if (base) {
8063 cntl = MCURSOR_GAMMA_ENABLE;
8064 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308065 case 64:
8066 cntl |= CURSOR_MODE_64_ARGB_AX;
8067 break;
8068 case 128:
8069 cntl |= CURSOR_MODE_128_ARGB_AX;
8070 break;
8071 case 256:
8072 cntl |= CURSOR_MODE_256_ARGB_AX;
8073 break;
8074 default:
8075 WARN_ON(1);
8076 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008077 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008078 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008079 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8080 cntl |= CURSOR_PIPE_CSC_ENABLE;
8081
8082 if (intel_crtc->cursor_cntl != cntl) {
8083 I915_WRITE(CURCNTR(pipe), cntl);
8084 POSTING_READ(CURCNTR(pipe));
8085 intel_crtc->cursor_cntl = cntl;
8086 }
8087
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008088 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008089 I915_WRITE(CURBASE(pipe), base);
8090 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008091}
8092
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008093/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008094static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8095 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008096{
8097 struct drm_device *dev = crtc->dev;
8098 struct drm_i915_private *dev_priv = dev->dev_private;
8099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8100 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008101 int x = crtc->cursor_x;
8102 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008103 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008104
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008105 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008106 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008107
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008108 if (x >= intel_crtc->config.pipe_src_w)
8109 base = 0;
8110
8111 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008112 base = 0;
8113
8114 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008115 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008116 base = 0;
8117
8118 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8119 x = -x;
8120 }
8121 pos |= x << CURSOR_X_SHIFT;
8122
8123 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008124 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008125 base = 0;
8126
8127 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8128 y = -y;
8129 }
8130 pos |= y << CURSOR_Y_SHIFT;
8131
Chris Wilson4b0e3332014-05-30 16:35:26 +03008132 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008133 return;
8134
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008135 I915_WRITE(CURPOS(pipe), pos);
8136
8137 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008138 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008139 else if (IS_845G(dev) || IS_I865G(dev))
8140 i845_update_cursor(crtc, base);
8141 else
8142 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008143 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008144}
8145
Matt Ropere3287952014-06-10 08:28:12 -07008146/*
8147 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8148 *
8149 * Note that the object's reference will be consumed if the update fails. If
8150 * the update succeeds, the reference of the old object (if any) will be
8151 * consumed.
8152 */
8153static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8154 struct drm_i915_gem_object *obj,
8155 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008156{
8157 struct drm_device *dev = crtc->dev;
8158 struct drm_i915_private *dev_priv = dev->dev_private;
8159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008160 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008161 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008162 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008163 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008164
Jesse Barnes79e53942008-11-07 14:24:08 -08008165 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008166 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008167 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008168 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008169 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008170 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008171 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008172 }
8173
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308174 /* Check for which cursor types we support */
8175 if (!((width == 64 && height == 64) ||
8176 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8177 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8178 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008179 return -EINVAL;
8180 }
8181
Chris Wilson05394f32010-11-08 19:18:58 +00008182 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008183 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008184 ret = -ENOMEM;
8185 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008186 }
8187
Dave Airlie71acb5e2008-12-30 20:31:46 +10008188 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008189 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008190 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008191 unsigned alignment;
8192
Chris Wilsond9e86c02010-11-10 16:40:20 +00008193 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008194 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008195 ret = -EINVAL;
8196 goto fail_locked;
8197 }
8198
Chris Wilson693db182013-03-05 14:52:39 +00008199 /* Note that the w/a also requires 2 PTE of padding following
8200 * the bo. We currently fill all unused PTE with the shadow
8201 * page and so we should always have valid PTE following the
8202 * cursor preventing the VT-d warning.
8203 */
8204 alignment = 0;
8205 if (need_vtd_wa(dev))
8206 alignment = 64*1024;
8207
8208 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008209 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008210 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008211 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008212 }
8213
Chris Wilsond9e86c02010-11-10 16:40:20 +00008214 ret = i915_gem_object_put_fence(obj);
8215 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008216 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008217 goto fail_unpin;
8218 }
8219
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008220 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008221 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008222 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008223 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008224 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008225 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008226 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008227 }
Chris Wilson00731152014-05-21 12:42:56 +01008228 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008229 }
8230
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008231 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008232 I915_WRITE(CURSIZE, (height << 12) | width);
8233
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008234 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008235 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008236 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008237 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008238 }
Jesse Barnes80824002009-09-10 15:28:06 -07008239
Daniel Vettera071fa02014-06-18 23:28:09 +02008240 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8241 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008242 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008243
Chris Wilson64f962e2014-03-26 12:38:15 +00008244 old_width = intel_crtc->cursor_width;
8245
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008246 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008247 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008248 intel_crtc->cursor_width = width;
8249 intel_crtc->cursor_height = height;
8250
Chris Wilson64f962e2014-03-26 12:38:15 +00008251 if (intel_crtc->active) {
8252 if (old_width != width)
8253 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008254 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008255 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008256
Daniel Vetterf99d7062014-06-19 16:01:59 +02008257 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8258
Jesse Barnes79e53942008-11-07 14:24:08 -08008259 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008260fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008261 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008262fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008263 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008264fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008265 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008266 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008267}
8268
Jesse Barnes79e53942008-11-07 14:24:08 -08008269static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008270 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008271{
James Simmons72034252010-08-03 01:33:19 +01008272 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008274
James Simmons72034252010-08-03 01:33:19 +01008275 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008276 intel_crtc->lut_r[i] = red[i] >> 8;
8277 intel_crtc->lut_g[i] = green[i] >> 8;
8278 intel_crtc->lut_b[i] = blue[i] >> 8;
8279 }
8280
8281 intel_crtc_load_lut(crtc);
8282}
8283
Jesse Barnes79e53942008-11-07 14:24:08 -08008284/* VESA 640x480x72Hz mode to set on the pipe */
8285static struct drm_display_mode load_detect_mode = {
8286 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8287 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8288};
8289
Daniel Vettera8bb6812014-02-10 18:00:39 +01008290struct drm_framebuffer *
8291__intel_framebuffer_create(struct drm_device *dev,
8292 struct drm_mode_fb_cmd2 *mode_cmd,
8293 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008294{
8295 struct intel_framebuffer *intel_fb;
8296 int ret;
8297
8298 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8299 if (!intel_fb) {
8300 drm_gem_object_unreference_unlocked(&obj->base);
8301 return ERR_PTR(-ENOMEM);
8302 }
8303
8304 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008305 if (ret)
8306 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008307
8308 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008309err:
8310 drm_gem_object_unreference_unlocked(&obj->base);
8311 kfree(intel_fb);
8312
8313 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008314}
8315
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008316static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008317intel_framebuffer_create(struct drm_device *dev,
8318 struct drm_mode_fb_cmd2 *mode_cmd,
8319 struct drm_i915_gem_object *obj)
8320{
8321 struct drm_framebuffer *fb;
8322 int ret;
8323
8324 ret = i915_mutex_lock_interruptible(dev);
8325 if (ret)
8326 return ERR_PTR(ret);
8327 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8328 mutex_unlock(&dev->struct_mutex);
8329
8330 return fb;
8331}
8332
Chris Wilsond2dff872011-04-19 08:36:26 +01008333static u32
8334intel_framebuffer_pitch_for_width(int width, int bpp)
8335{
8336 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8337 return ALIGN(pitch, 64);
8338}
8339
8340static u32
8341intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8342{
8343 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008344 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008345}
8346
8347static struct drm_framebuffer *
8348intel_framebuffer_create_for_mode(struct drm_device *dev,
8349 struct drm_display_mode *mode,
8350 int depth, int bpp)
8351{
8352 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008353 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008354
8355 obj = i915_gem_alloc_object(dev,
8356 intel_framebuffer_size_for_mode(mode, bpp));
8357 if (obj == NULL)
8358 return ERR_PTR(-ENOMEM);
8359
8360 mode_cmd.width = mode->hdisplay;
8361 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008362 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8363 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008364 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008365
8366 return intel_framebuffer_create(dev, &mode_cmd, obj);
8367}
8368
8369static struct drm_framebuffer *
8370mode_fits_in_fbdev(struct drm_device *dev,
8371 struct drm_display_mode *mode)
8372{
Daniel Vetter4520f532013-10-09 09:18:51 +02008373#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008374 struct drm_i915_private *dev_priv = dev->dev_private;
8375 struct drm_i915_gem_object *obj;
8376 struct drm_framebuffer *fb;
8377
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008378 if (!dev_priv->fbdev)
8379 return NULL;
8380
8381 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008382 return NULL;
8383
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008384 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008385 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008386
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008387 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008388 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8389 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008390 return NULL;
8391
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008392 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008393 return NULL;
8394
8395 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008396#else
8397 return NULL;
8398#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008399}
8400
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008401bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008402 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008403 struct intel_load_detect_pipe *old,
8404 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008405{
8406 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008407 struct intel_encoder *intel_encoder =
8408 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008409 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008410 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008411 struct drm_crtc *crtc = NULL;
8412 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008413 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008414 struct drm_mode_config *config = &dev->mode_config;
8415 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008416
Chris Wilsond2dff872011-04-19 08:36:26 +01008417 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008418 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008419 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008420
Rob Clark51fd3712013-11-19 12:10:12 -05008421 drm_modeset_acquire_init(ctx, 0);
8422
8423retry:
8424 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8425 if (ret)
8426 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008427
Jesse Barnes79e53942008-11-07 14:24:08 -08008428 /*
8429 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008430 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008431 * - if the connector already has an assigned crtc, use it (but make
8432 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008433 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008434 * - try to find the first unused crtc that can drive this connector,
8435 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008436 */
8437
8438 /* See if we already have a CRTC for this connector */
8439 if (encoder->crtc) {
8440 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008441
Rob Clark51fd3712013-11-19 12:10:12 -05008442 ret = drm_modeset_lock(&crtc->mutex, ctx);
8443 if (ret)
8444 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008445
Daniel Vetter24218aa2012-08-12 19:27:11 +02008446 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008447 old->load_detect_temp = false;
8448
8449 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008450 if (connector->dpms != DRM_MODE_DPMS_ON)
8451 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008452
Chris Wilson71731882011-04-19 23:10:58 +01008453 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008454 }
8455
8456 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008457 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008458 i++;
8459 if (!(encoder->possible_crtcs & (1 << i)))
8460 continue;
8461 if (!possible_crtc->enabled) {
8462 crtc = possible_crtc;
8463 break;
8464 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008465 }
8466
8467 /*
8468 * If we didn't find an unused CRTC, don't use any.
8469 */
8470 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008471 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008472 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008473 }
8474
Rob Clark51fd3712013-11-19 12:10:12 -05008475 ret = drm_modeset_lock(&crtc->mutex, ctx);
8476 if (ret)
8477 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008478 intel_encoder->new_crtc = to_intel_crtc(crtc);
8479 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008480
8481 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008482 intel_crtc->new_enabled = true;
8483 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008484 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008485 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008486 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008487
Chris Wilson64927112011-04-20 07:25:26 +01008488 if (!mode)
8489 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008490
Chris Wilsond2dff872011-04-19 08:36:26 +01008491 /* We need a framebuffer large enough to accommodate all accesses
8492 * that the plane may generate whilst we perform load detection.
8493 * We can not rely on the fbcon either being present (we get called
8494 * during its initialisation to detect all boot displays, or it may
8495 * not even exist) or that it is large enough to satisfy the
8496 * requested mode.
8497 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008498 fb = mode_fits_in_fbdev(dev, mode);
8499 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008500 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008501 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8502 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008503 } else
8504 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008505 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008506 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008507 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008508 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008509
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008510 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008511 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008512 if (old->release_fb)
8513 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008514 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008515 }
Chris Wilson71731882011-04-19 23:10:58 +01008516
Jesse Barnes79e53942008-11-07 14:24:08 -08008517 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008518 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008519 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008520
8521 fail:
8522 intel_crtc->new_enabled = crtc->enabled;
8523 if (intel_crtc->new_enabled)
8524 intel_crtc->new_config = &intel_crtc->config;
8525 else
8526 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008527fail_unlock:
8528 if (ret == -EDEADLK) {
8529 drm_modeset_backoff(ctx);
8530 goto retry;
8531 }
8532
8533 drm_modeset_drop_locks(ctx);
8534 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008535
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008536 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008537}
8538
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008539void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008540 struct intel_load_detect_pipe *old,
8541 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008542{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008543 struct intel_encoder *intel_encoder =
8544 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008545 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008546 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008548
Chris Wilsond2dff872011-04-19 08:36:26 +01008549 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008550 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008551 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008552
Chris Wilson8261b192011-04-19 23:18:09 +01008553 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008554 to_intel_connector(connector)->new_encoder = NULL;
8555 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008556 intel_crtc->new_enabled = false;
8557 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008558 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008559
Daniel Vetter36206362012-12-10 20:42:17 +01008560 if (old->release_fb) {
8561 drm_framebuffer_unregister_private(old->release_fb);
8562 drm_framebuffer_unreference(old->release_fb);
8563 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008564
Rob Clark51fd3712013-11-19 12:10:12 -05008565 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008566 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008567 }
8568
Eric Anholtc751ce42010-03-25 11:48:48 -07008569 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008570 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8571 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008572
Rob Clark51fd3712013-11-19 12:10:12 -05008573unlock:
8574 drm_modeset_drop_locks(ctx);
8575 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008576}
8577
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008578static int i9xx_pll_refclk(struct drm_device *dev,
8579 const struct intel_crtc_config *pipe_config)
8580{
8581 struct drm_i915_private *dev_priv = dev->dev_private;
8582 u32 dpll = pipe_config->dpll_hw_state.dpll;
8583
8584 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008585 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008586 else if (HAS_PCH_SPLIT(dev))
8587 return 120000;
8588 else if (!IS_GEN2(dev))
8589 return 96000;
8590 else
8591 return 48000;
8592}
8593
Jesse Barnes79e53942008-11-07 14:24:08 -08008594/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008595static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8596 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008597{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008598 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008599 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008600 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008601 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008602 u32 fp;
8603 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008604 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008605
8606 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008607 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008608 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008609 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008610
8611 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008612 if (IS_PINEVIEW(dev)) {
8613 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8614 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008615 } else {
8616 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8617 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8618 }
8619
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008620 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008621 if (IS_PINEVIEW(dev))
8622 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8623 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008624 else
8625 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008626 DPLL_FPA01_P1_POST_DIV_SHIFT);
8627
8628 switch (dpll & DPLL_MODE_MASK) {
8629 case DPLLB_MODE_DAC_SERIAL:
8630 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8631 5 : 10;
8632 break;
8633 case DPLLB_MODE_LVDS:
8634 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8635 7 : 14;
8636 break;
8637 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008638 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008639 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008640 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008641 }
8642
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008643 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008644 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008645 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008646 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008647 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008648 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008649 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008650
8651 if (is_lvds) {
8652 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8653 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008654
8655 if (lvds & LVDS_CLKB_POWER_UP)
8656 clock.p2 = 7;
8657 else
8658 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008659 } else {
8660 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8661 clock.p1 = 2;
8662 else {
8663 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8664 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8665 }
8666 if (dpll & PLL_P2_DIVIDE_BY_4)
8667 clock.p2 = 4;
8668 else
8669 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008670 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008671
8672 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008673 }
8674
Ville Syrjälä18442d02013-09-13 16:00:08 +03008675 /*
8676 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008677 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008678 * encoder's get_config() function.
8679 */
8680 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008681}
8682
Ville Syrjälä6878da02013-09-13 15:59:11 +03008683int intel_dotclock_calculate(int link_freq,
8684 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008685{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008686 /*
8687 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008688 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008689 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008690 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008691 *
8692 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008693 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008694 */
8695
Ville Syrjälä6878da02013-09-13 15:59:11 +03008696 if (!m_n->link_n)
8697 return 0;
8698
8699 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8700}
8701
Ville Syrjälä18442d02013-09-13 16:00:08 +03008702static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8703 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008704{
8705 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008706
8707 /* read out port_clock from the DPLL */
8708 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008709
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008710 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008711 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008712 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008713 * agree once we know their relationship in the encoder's
8714 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008715 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008716 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008717 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8718 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008719}
8720
8721/** Returns the currently programmed mode of the given pipe. */
8722struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8723 struct drm_crtc *crtc)
8724{
Jesse Barnes548f2452011-02-17 10:40:53 -08008725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008727 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008728 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008729 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008730 int htot = I915_READ(HTOTAL(cpu_transcoder));
8731 int hsync = I915_READ(HSYNC(cpu_transcoder));
8732 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8733 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008734 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008735
8736 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8737 if (!mode)
8738 return NULL;
8739
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008740 /*
8741 * Construct a pipe_config sufficient for getting the clock info
8742 * back out of crtc_clock_get.
8743 *
8744 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8745 * to use a real value here instead.
8746 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008747 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008748 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008749 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8750 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8751 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008752 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8753
Ville Syrjälä773ae032013-09-23 17:48:20 +03008754 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008755 mode->hdisplay = (htot & 0xffff) + 1;
8756 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8757 mode->hsync_start = (hsync & 0xffff) + 1;
8758 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8759 mode->vdisplay = (vtot & 0xffff) + 1;
8760 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8761 mode->vsync_start = (vsync & 0xffff) + 1;
8762 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8763
8764 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008765
8766 return mode;
8767}
8768
Daniel Vettercc365132014-06-18 13:59:13 +02008769static void intel_increase_pllclock(struct drm_device *dev,
8770 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008771{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008773 int dpll_reg = DPLL(pipe);
8774 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008775
Eric Anholtbad720f2009-10-22 16:11:14 -07008776 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008777 return;
8778
8779 if (!dev_priv->lvds_downclock_avail)
8780 return;
8781
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008782 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008783 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008784 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008785
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008786 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008787
8788 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8789 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008790 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008791
Jesse Barnes652c3932009-08-17 13:31:43 -07008792 dpll = I915_READ(dpll_reg);
8793 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008794 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008795 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008796}
8797
8798static void intel_decrease_pllclock(struct drm_crtc *crtc)
8799{
8800 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008801 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008803
Eric Anholtbad720f2009-10-22 16:11:14 -07008804 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008805 return;
8806
8807 if (!dev_priv->lvds_downclock_avail)
8808 return;
8809
8810 /*
8811 * Since this is called by a timer, we should never get here in
8812 * the manual case.
8813 */
8814 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008815 int pipe = intel_crtc->pipe;
8816 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008817 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008818
Zhao Yakui44d98a62009-10-09 11:39:40 +08008819 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008820
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008821 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008822
Chris Wilson074b5e12012-05-02 12:07:06 +01008823 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008824 dpll |= DISPLAY_RATE_SELECT_FPA1;
8825 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008826 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008827 dpll = I915_READ(dpll_reg);
8828 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008829 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008830 }
8831
8832}
8833
Chris Wilsonf047e392012-07-21 12:31:41 +01008834void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008835{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008836 struct drm_i915_private *dev_priv = dev->dev_private;
8837
Chris Wilsonf62a0072014-02-21 17:55:39 +00008838 if (dev_priv->mm.busy)
8839 return;
8840
Paulo Zanoni43694d62014-03-07 20:08:08 -03008841 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008842 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008843 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008844}
8845
8846void intel_mark_idle(struct drm_device *dev)
8847{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008849 struct drm_crtc *crtc;
8850
Chris Wilsonf62a0072014-02-21 17:55:39 +00008851 if (!dev_priv->mm.busy)
8852 return;
8853
8854 dev_priv->mm.busy = false;
8855
Jani Nikulad330a952014-01-21 11:24:25 +02008856 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008857 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008858
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008859 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008860 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008861 continue;
8862
8863 intel_decrease_pllclock(crtc);
8864 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008865
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008866 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008867 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008868
8869out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008870 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008871}
8872
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008873
Daniel Vetterf99d7062014-06-19 16:01:59 +02008874/**
8875 * intel_mark_fb_busy - mark given planes as busy
8876 * @dev: DRM device
8877 * @frontbuffer_bits: bits for the affected planes
8878 * @ring: optional ring for asynchronous commands
8879 *
8880 * This function gets called every time the screen contents change. It can be
8881 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8882 */
8883static void intel_mark_fb_busy(struct drm_device *dev,
8884 unsigned frontbuffer_bits,
8885 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008886{
Daniel Vettercc365132014-06-18 13:59:13 +02008887 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008888
Jani Nikulad330a952014-01-21 11:24:25 +02008889 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008890 return;
8891
Daniel Vettercc365132014-06-18 13:59:13 +02008892 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008893 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008894 continue;
8895
Daniel Vettercc365132014-06-18 13:59:13 +02008896 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008897 if (ring && intel_fbc_enabled(dev))
8898 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008899 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008900}
8901
Daniel Vetterf99d7062014-06-19 16:01:59 +02008902/**
8903 * intel_fb_obj_invalidate - invalidate frontbuffer object
8904 * @obj: GEM object to invalidate
8905 * @ring: set for asynchronous rendering
8906 *
8907 * This function gets called every time rendering on the given object starts and
8908 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8909 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8910 * until the rendering completes or a flip on this frontbuffer plane is
8911 * scheduled.
8912 */
8913void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8914 struct intel_engine_cs *ring)
8915{
8916 struct drm_device *dev = obj->base.dev;
8917 struct drm_i915_private *dev_priv = dev->dev_private;
8918
8919 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8920
8921 if (!obj->frontbuffer_bits)
8922 return;
8923
8924 if (ring) {
8925 mutex_lock(&dev_priv->fb_tracking.lock);
8926 dev_priv->fb_tracking.busy_bits
8927 |= obj->frontbuffer_bits;
8928 dev_priv->fb_tracking.flip_bits
8929 &= ~obj->frontbuffer_bits;
8930 mutex_unlock(&dev_priv->fb_tracking.lock);
8931 }
8932
8933 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8934
8935 intel_edp_psr_exit(dev);
8936}
8937
8938/**
8939 * intel_frontbuffer_flush - flush frontbuffer
8940 * @dev: DRM device
8941 * @frontbuffer_bits: frontbuffer plane tracking bits
8942 *
8943 * This function gets called every time rendering on the given planes has
8944 * completed and frontbuffer caching can be started again. Flushes will get
8945 * delayed if they're blocked by some oustanding asynchronous rendering.
8946 *
8947 * Can be called without any locks held.
8948 */
8949void intel_frontbuffer_flush(struct drm_device *dev,
8950 unsigned frontbuffer_bits)
8951{
8952 struct drm_i915_private *dev_priv = dev->dev_private;
8953
8954 /* Delay flushing when rings are still busy.*/
8955 mutex_lock(&dev_priv->fb_tracking.lock);
8956 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8957 mutex_unlock(&dev_priv->fb_tracking.lock);
8958
8959 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8960
8961 intel_edp_psr_exit(dev);
8962}
8963
8964/**
8965 * intel_fb_obj_flush - flush frontbuffer object
8966 * @obj: GEM object to flush
8967 * @retire: set when retiring asynchronous rendering
8968 *
8969 * This function gets called every time rendering on the given object has
8970 * completed and frontbuffer caching can be started again. If @retire is true
8971 * then any delayed flushes will be unblocked.
8972 */
8973void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
8974 bool retire)
8975{
8976 struct drm_device *dev = obj->base.dev;
8977 struct drm_i915_private *dev_priv = dev->dev_private;
8978 unsigned frontbuffer_bits;
8979
8980 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8981
8982 if (!obj->frontbuffer_bits)
8983 return;
8984
8985 frontbuffer_bits = obj->frontbuffer_bits;
8986
8987 if (retire) {
8988 mutex_lock(&dev_priv->fb_tracking.lock);
8989 /* Filter out new bits since rendering started. */
8990 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
8991
8992 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
8993 mutex_unlock(&dev_priv->fb_tracking.lock);
8994 }
8995
8996 intel_frontbuffer_flush(dev, frontbuffer_bits);
8997}
8998
8999/**
9000 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9001 * @dev: DRM device
9002 * @frontbuffer_bits: frontbuffer plane tracking bits
9003 *
9004 * This function gets called after scheduling a flip on @obj. The actual
9005 * frontbuffer flushing will be delayed until completion is signalled with
9006 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9007 * flush will be cancelled.
9008 *
9009 * Can be called without any locks held.
9010 */
9011void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9012 unsigned frontbuffer_bits)
9013{
9014 struct drm_i915_private *dev_priv = dev->dev_private;
9015
9016 mutex_lock(&dev_priv->fb_tracking.lock);
9017 dev_priv->fb_tracking.flip_bits
9018 |= frontbuffer_bits;
9019 mutex_unlock(&dev_priv->fb_tracking.lock);
9020}
9021
9022/**
9023 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9024 * @dev: DRM device
9025 * @frontbuffer_bits: frontbuffer plane tracking bits
9026 *
9027 * This function gets called after the flip has been latched and will complete
9028 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9029 *
9030 * Can be called without any locks held.
9031 */
9032void intel_frontbuffer_flip_complete(struct drm_device *dev,
9033 unsigned frontbuffer_bits)
9034{
9035 struct drm_i915_private *dev_priv = dev->dev_private;
9036
9037 mutex_lock(&dev_priv->fb_tracking.lock);
9038 /* Mask any cancelled flips. */
9039 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9040 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9041 mutex_unlock(&dev_priv->fb_tracking.lock);
9042
9043 intel_frontbuffer_flush(dev, frontbuffer_bits);
9044}
9045
Jesse Barnes79e53942008-11-07 14:24:08 -08009046static void intel_crtc_destroy(struct drm_crtc *crtc)
9047{
9048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009049 struct drm_device *dev = crtc->dev;
9050 struct intel_unpin_work *work;
9051 unsigned long flags;
9052
9053 spin_lock_irqsave(&dev->event_lock, flags);
9054 work = intel_crtc->unpin_work;
9055 intel_crtc->unpin_work = NULL;
9056 spin_unlock_irqrestore(&dev->event_lock, flags);
9057
9058 if (work) {
9059 cancel_work_sync(&work->work);
9060 kfree(work);
9061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009062
9063 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009064
Jesse Barnes79e53942008-11-07 14:24:08 -08009065 kfree(intel_crtc);
9066}
9067
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009068static void intel_unpin_work_fn(struct work_struct *__work)
9069{
9070 struct intel_unpin_work *work =
9071 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009072 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009073 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009074
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009075 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009076 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009077 drm_gem_object_unreference(&work->pending_flip_obj->base);
9078 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009079
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009080 intel_update_fbc(dev);
9081 mutex_unlock(&dev->struct_mutex);
9082
Daniel Vetterf99d7062014-06-19 16:01:59 +02009083 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9084
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009085 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9086 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9087
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009088 kfree(work);
9089}
9090
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009091static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009092 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009093{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009094 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9096 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009097 unsigned long flags;
9098
9099 /* Ignore early vblank irqs */
9100 if (intel_crtc == NULL)
9101 return;
9102
9103 spin_lock_irqsave(&dev->event_lock, flags);
9104 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009105
9106 /* Ensure we don't miss a work->pending update ... */
9107 smp_rmb();
9108
9109 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009110 spin_unlock_irqrestore(&dev->event_lock, flags);
9111 return;
9112 }
9113
Chris Wilsone7d841c2012-12-03 11:36:30 +00009114 /* and that the unpin work is consistent wrt ->pending. */
9115 smp_rmb();
9116
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009117 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009118
Rob Clark45a066e2012-10-08 14:50:40 -05009119 if (work->event)
9120 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009121
Daniel Vetter87b6b102014-05-15 15:33:46 +02009122 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009123
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009124 spin_unlock_irqrestore(&dev->event_lock, flags);
9125
Daniel Vetter2c10d572012-12-20 21:24:07 +01009126 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009127
9128 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009129
9130 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009131}
9132
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009133void intel_finish_page_flip(struct drm_device *dev, int pipe)
9134{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009135 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009136 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9137
Mario Kleiner49b14a52010-12-09 07:00:07 +01009138 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009139}
9140
9141void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9142{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009143 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009144 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9145
Mario Kleiner49b14a52010-12-09 07:00:07 +01009146 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009147}
9148
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009149/* Is 'a' after or equal to 'b'? */
9150static bool g4x_flip_count_after_eq(u32 a, u32 b)
9151{
9152 return !((a - b) & 0x80000000);
9153}
9154
9155static bool page_flip_finished(struct intel_crtc *crtc)
9156{
9157 struct drm_device *dev = crtc->base.dev;
9158 struct drm_i915_private *dev_priv = dev->dev_private;
9159
9160 /*
9161 * The relevant registers doen't exist on pre-ctg.
9162 * As the flip done interrupt doesn't trigger for mmio
9163 * flips on gmch platforms, a flip count check isn't
9164 * really needed there. But since ctg has the registers,
9165 * include it in the check anyway.
9166 */
9167 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9168 return true;
9169
9170 /*
9171 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9172 * used the same base address. In that case the mmio flip might
9173 * have completed, but the CS hasn't even executed the flip yet.
9174 *
9175 * A flip count check isn't enough as the CS might have updated
9176 * the base address just after start of vblank, but before we
9177 * managed to process the interrupt. This means we'd complete the
9178 * CS flip too soon.
9179 *
9180 * Combining both checks should get us a good enough result. It may
9181 * still happen that the CS flip has been executed, but has not
9182 * yet actually completed. But in case the base address is the same
9183 * anyway, we don't really care.
9184 */
9185 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9186 crtc->unpin_work->gtt_offset &&
9187 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9188 crtc->unpin_work->flip_count);
9189}
9190
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009191void intel_prepare_page_flip(struct drm_device *dev, int plane)
9192{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009193 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009194 struct intel_crtc *intel_crtc =
9195 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9196 unsigned long flags;
9197
Chris Wilsone7d841c2012-12-03 11:36:30 +00009198 /* NB: An MMIO update of the plane base pointer will also
9199 * generate a page-flip completion irq, i.e. every modeset
9200 * is also accompanied by a spurious intel_prepare_page_flip().
9201 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009202 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009203 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009204 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009205 spin_unlock_irqrestore(&dev->event_lock, flags);
9206}
9207
Robin Schroereba905b2014-05-18 02:24:50 +02009208static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009209{
9210 /* Ensure that the work item is consistent when activating it ... */
9211 smp_wmb();
9212 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9213 /* and that it is marked active as soon as the irq could fire. */
9214 smp_wmb();
9215}
9216
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009217static int intel_gen2_queue_flip(struct drm_device *dev,
9218 struct drm_crtc *crtc,
9219 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009220 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009221 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009222 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009223{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009225 u32 flip_mask;
9226 int ret;
9227
Daniel Vetter6d90c952012-04-26 23:28:05 +02009228 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009229 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009230 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009231
9232 /* Can't queue multiple flips, so wait for the previous
9233 * one to finish before executing the next.
9234 */
9235 if (intel_crtc->plane)
9236 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9237 else
9238 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009239 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9240 intel_ring_emit(ring, MI_NOOP);
9241 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9242 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9243 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009244 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009245 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009246
9247 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009248 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009249 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009250}
9251
9252static int intel_gen3_queue_flip(struct drm_device *dev,
9253 struct drm_crtc *crtc,
9254 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009255 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009256 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009257 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009258{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009260 u32 flip_mask;
9261 int ret;
9262
Daniel Vetter6d90c952012-04-26 23:28:05 +02009263 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009264 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009265 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009266
9267 if (intel_crtc->plane)
9268 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9269 else
9270 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009271 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9272 intel_ring_emit(ring, MI_NOOP);
9273 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9274 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9275 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009276 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009277 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009278
Chris Wilsone7d841c2012-12-03 11:36:30 +00009279 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009280 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009281 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009282}
9283
9284static int intel_gen4_queue_flip(struct drm_device *dev,
9285 struct drm_crtc *crtc,
9286 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009287 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009288 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009289 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009290{
9291 struct drm_i915_private *dev_priv = dev->dev_private;
9292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9293 uint32_t pf, pipesrc;
9294 int ret;
9295
Daniel Vetter6d90c952012-04-26 23:28:05 +02009296 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009297 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009298 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009299
9300 /* i965+ uses the linear or tiled offsets from the
9301 * Display Registers (which do not change across a page-flip)
9302 * so we need only reprogram the base address.
9303 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009304 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9305 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9306 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009307 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009308 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009309
9310 /* XXX Enabling the panel-fitter across page-flip is so far
9311 * untested on non-native modes, so ignore it for now.
9312 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9313 */
9314 pf = 0;
9315 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009316 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009317
9318 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009319 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009320 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009321}
9322
9323static int intel_gen6_queue_flip(struct drm_device *dev,
9324 struct drm_crtc *crtc,
9325 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009326 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009327 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009328 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009329{
9330 struct drm_i915_private *dev_priv = dev->dev_private;
9331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9332 uint32_t pf, pipesrc;
9333 int ret;
9334
Daniel Vetter6d90c952012-04-26 23:28:05 +02009335 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009336 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009337 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009338
Daniel Vetter6d90c952012-04-26 23:28:05 +02009339 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9340 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9341 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009342 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009343
Chris Wilson99d9acd2012-04-17 20:37:00 +01009344 /* Contrary to the suggestions in the documentation,
9345 * "Enable Panel Fitter" does not seem to be required when page
9346 * flipping with a non-native mode, and worse causes a normal
9347 * modeset to fail.
9348 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9349 */
9350 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009351 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009352 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009353
9354 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009355 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009356 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009357}
9358
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009359static int intel_gen7_queue_flip(struct drm_device *dev,
9360 struct drm_crtc *crtc,
9361 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009362 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009363 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009364 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009365{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009367 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009368 int len, ret;
9369
Robin Schroereba905b2014-05-18 02:24:50 +02009370 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009371 case PLANE_A:
9372 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9373 break;
9374 case PLANE_B:
9375 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9376 break;
9377 case PLANE_C:
9378 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9379 break;
9380 default:
9381 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009382 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009383 }
9384
Chris Wilsonffe74d72013-08-26 20:58:12 +01009385 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009386 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009387 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009388 /*
9389 * On Gen 8, SRM is now taking an extra dword to accommodate
9390 * 48bits addresses, and we need a NOOP for the batch size to
9391 * stay even.
9392 */
9393 if (IS_GEN8(dev))
9394 len += 2;
9395 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009396
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009397 /*
9398 * BSpec MI_DISPLAY_FLIP for IVB:
9399 * "The full packet must be contained within the same cache line."
9400 *
9401 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9402 * cacheline, if we ever start emitting more commands before
9403 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9404 * then do the cacheline alignment, and finally emit the
9405 * MI_DISPLAY_FLIP.
9406 */
9407 ret = intel_ring_cacheline_align(ring);
9408 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009409 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009410
Chris Wilsonffe74d72013-08-26 20:58:12 +01009411 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009412 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009413 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009414
Chris Wilsonffe74d72013-08-26 20:58:12 +01009415 /* Unmask the flip-done completion message. Note that the bspec says that
9416 * we should do this for both the BCS and RCS, and that we must not unmask
9417 * more than one flip event at any time (or ensure that one flip message
9418 * can be sent by waiting for flip-done prior to queueing new flips).
9419 * Experimentation says that BCS works despite DERRMR masking all
9420 * flip-done completion events and that unmasking all planes at once
9421 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9422 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9423 */
9424 if (ring->id == RCS) {
9425 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9426 intel_ring_emit(ring, DERRMR);
9427 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9428 DERRMR_PIPEB_PRI_FLIP_DONE |
9429 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009430 if (IS_GEN8(dev))
9431 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9432 MI_SRM_LRM_GLOBAL_GTT);
9433 else
9434 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9435 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009436 intel_ring_emit(ring, DERRMR);
9437 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009438 if (IS_GEN8(dev)) {
9439 intel_ring_emit(ring, 0);
9440 intel_ring_emit(ring, MI_NOOP);
9441 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009442 }
9443
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009444 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009445 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009446 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009447 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009448
9449 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009450 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009451 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009452}
9453
Sourab Gupta84c33a62014-06-02 16:47:17 +05309454static bool use_mmio_flip(struct intel_engine_cs *ring,
9455 struct drm_i915_gem_object *obj)
9456{
9457 /*
9458 * This is not being used for older platforms, because
9459 * non-availability of flip done interrupt forces us to use
9460 * CS flips. Older platforms derive flip done using some clever
9461 * tricks involving the flip_pending status bits and vblank irqs.
9462 * So using MMIO flips there would disrupt this mechanism.
9463 */
9464
9465 if (INTEL_INFO(ring->dev)->gen < 5)
9466 return false;
9467
9468 if (i915.use_mmio_flip < 0)
9469 return false;
9470 else if (i915.use_mmio_flip > 0)
9471 return true;
9472 else
9473 return ring != obj->ring;
9474}
9475
9476static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9477{
9478 struct drm_device *dev = intel_crtc->base.dev;
9479 struct drm_i915_private *dev_priv = dev->dev_private;
9480 struct intel_framebuffer *intel_fb =
9481 to_intel_framebuffer(intel_crtc->base.primary->fb);
9482 struct drm_i915_gem_object *obj = intel_fb->obj;
9483 u32 dspcntr;
9484 u32 reg;
9485
9486 intel_mark_page_flip_active(intel_crtc);
9487
9488 reg = DSPCNTR(intel_crtc->plane);
9489 dspcntr = I915_READ(reg);
9490
9491 if (INTEL_INFO(dev)->gen >= 4) {
9492 if (obj->tiling_mode != I915_TILING_NONE)
9493 dspcntr |= DISPPLANE_TILED;
9494 else
9495 dspcntr &= ~DISPPLANE_TILED;
9496 }
9497 I915_WRITE(reg, dspcntr);
9498
9499 I915_WRITE(DSPSURF(intel_crtc->plane),
9500 intel_crtc->unpin_work->gtt_offset);
9501 POSTING_READ(DSPSURF(intel_crtc->plane));
9502}
9503
9504static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9505{
9506 struct intel_engine_cs *ring;
9507 int ret;
9508
9509 lockdep_assert_held(&obj->base.dev->struct_mutex);
9510
9511 if (!obj->last_write_seqno)
9512 return 0;
9513
9514 ring = obj->ring;
9515
9516 if (i915_seqno_passed(ring->get_seqno(ring, true),
9517 obj->last_write_seqno))
9518 return 0;
9519
9520 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9521 if (ret)
9522 return ret;
9523
9524 if (WARN_ON(!ring->irq_get(ring)))
9525 return 0;
9526
9527 return 1;
9528}
9529
9530void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9531{
9532 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9533 struct intel_crtc *intel_crtc;
9534 unsigned long irq_flags;
9535 u32 seqno;
9536
9537 seqno = ring->get_seqno(ring, false);
9538
9539 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9540 for_each_intel_crtc(ring->dev, intel_crtc) {
9541 struct intel_mmio_flip *mmio_flip;
9542
9543 mmio_flip = &intel_crtc->mmio_flip;
9544 if (mmio_flip->seqno == 0)
9545 continue;
9546
9547 if (ring->id != mmio_flip->ring_id)
9548 continue;
9549
9550 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9551 intel_do_mmio_flip(intel_crtc);
9552 mmio_flip->seqno = 0;
9553 ring->irq_put(ring);
9554 }
9555 }
9556 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9557}
9558
9559static int intel_queue_mmio_flip(struct drm_device *dev,
9560 struct drm_crtc *crtc,
9561 struct drm_framebuffer *fb,
9562 struct drm_i915_gem_object *obj,
9563 struct intel_engine_cs *ring,
9564 uint32_t flags)
9565{
9566 struct drm_i915_private *dev_priv = dev->dev_private;
9567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9568 unsigned long irq_flags;
9569 int ret;
9570
9571 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9572 return -EBUSY;
9573
9574 ret = intel_postpone_flip(obj);
9575 if (ret < 0)
9576 return ret;
9577 if (ret == 0) {
9578 intel_do_mmio_flip(intel_crtc);
9579 return 0;
9580 }
9581
9582 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9583 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9584 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9585 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9586
9587 /*
9588 * Double check to catch cases where irq fired before
9589 * mmio flip data was ready
9590 */
9591 intel_notify_mmio_flip(obj->ring);
9592 return 0;
9593}
9594
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009595static int intel_default_queue_flip(struct drm_device *dev,
9596 struct drm_crtc *crtc,
9597 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009598 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009599 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009600 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009601{
9602 return -ENODEV;
9603}
9604
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009605static int intel_crtc_page_flip(struct drm_crtc *crtc,
9606 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009607 struct drm_pending_vblank_event *event,
9608 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009609{
9610 struct drm_device *dev = crtc->dev;
9611 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009612 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009613 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009615 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009616 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009617 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009618 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009619 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009620
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009621 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009622 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009623 return -EINVAL;
9624
9625 /*
9626 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9627 * Note that pitch changes could also affect these register.
9628 */
9629 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009630 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9631 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009632 return -EINVAL;
9633
Chris Wilsonf900db42014-02-20 09:26:13 +00009634 if (i915_terminally_wedged(&dev_priv->gpu_error))
9635 goto out_hang;
9636
Daniel Vetterb14c5672013-09-19 12:18:32 +02009637 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009638 if (work == NULL)
9639 return -ENOMEM;
9640
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009641 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009642 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009643 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009644 INIT_WORK(&work->work, intel_unpin_work_fn);
9645
Daniel Vetter87b6b102014-05-15 15:33:46 +02009646 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009647 if (ret)
9648 goto free_work;
9649
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009650 /* We borrow the event spin lock for protecting unpin_work */
9651 spin_lock_irqsave(&dev->event_lock, flags);
9652 if (intel_crtc->unpin_work) {
9653 spin_unlock_irqrestore(&dev->event_lock, flags);
9654 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009655 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009656
9657 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009658 return -EBUSY;
9659 }
9660 intel_crtc->unpin_work = work;
9661 spin_unlock_irqrestore(&dev->event_lock, flags);
9662
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009663 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9664 flush_workqueue(dev_priv->wq);
9665
Chris Wilson79158102012-05-23 11:13:58 +01009666 ret = i915_mutex_lock_interruptible(dev);
9667 if (ret)
9668 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009669
Jesse Barnes75dfca82010-02-10 15:09:44 -08009670 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009671 drm_gem_object_reference(&work->old_fb_obj->base);
9672 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009673
Matt Roperf4510a22014-04-01 15:22:40 -07009674 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009675
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009676 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009677
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009678 work->enable_stall_check = true;
9679
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009680 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009681 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009682
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009683 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009684 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009685
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009686 if (IS_VALLEYVIEW(dev)) {
9687 ring = &dev_priv->ring[BCS];
9688 } else if (INTEL_INFO(dev)->gen >= 7) {
9689 ring = obj->ring;
9690 if (ring == NULL || ring->id != RCS)
9691 ring = &dev_priv->ring[BCS];
9692 } else {
9693 ring = &dev_priv->ring[RCS];
9694 }
9695
9696 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009697 if (ret)
9698 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009699
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009700 work->gtt_offset =
9701 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9702
Sourab Gupta84c33a62014-06-02 16:47:17 +05309703 if (use_mmio_flip(ring, obj))
9704 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9705 page_flip_flags);
9706 else
9707 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9708 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009709 if (ret)
9710 goto cleanup_unpin;
9711
Daniel Vettera071fa02014-06-18 23:28:09 +02009712 i915_gem_track_fb(work->old_fb_obj, obj,
9713 INTEL_FRONTBUFFER_PRIMARY(pipe));
9714
Chris Wilson7782de32011-07-08 12:22:41 +01009715 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009716 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009717 mutex_unlock(&dev->struct_mutex);
9718
Jesse Barnese5510fa2010-07-01 16:48:37 -07009719 trace_i915_flip_request(intel_crtc->plane, obj);
9720
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009721 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009722
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009723cleanup_unpin:
9724 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009725cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009726 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009727 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009728 drm_gem_object_unreference(&work->old_fb_obj->base);
9729 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009730 mutex_unlock(&dev->struct_mutex);
9731
Chris Wilson79158102012-05-23 11:13:58 +01009732cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009733 spin_lock_irqsave(&dev->event_lock, flags);
9734 intel_crtc->unpin_work = NULL;
9735 spin_unlock_irqrestore(&dev->event_lock, flags);
9736
Daniel Vetter87b6b102014-05-15 15:33:46 +02009737 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009738free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009739 kfree(work);
9740
Chris Wilsonf900db42014-02-20 09:26:13 +00009741 if (ret == -EIO) {
9742out_hang:
9743 intel_crtc_wait_for_pending_flips(crtc);
9744 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9745 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009746 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009747 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009748 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009749}
9750
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009751static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009752 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9753 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009754};
9755
Daniel Vetter9a935852012-07-05 22:34:27 +02009756/**
9757 * intel_modeset_update_staged_output_state
9758 *
9759 * Updates the staged output configuration state, e.g. after we've read out the
9760 * current hw state.
9761 */
9762static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9763{
Ville Syrjälä76688512014-01-10 11:28:06 +02009764 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009765 struct intel_encoder *encoder;
9766 struct intel_connector *connector;
9767
9768 list_for_each_entry(connector, &dev->mode_config.connector_list,
9769 base.head) {
9770 connector->new_encoder =
9771 to_intel_encoder(connector->base.encoder);
9772 }
9773
9774 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9775 base.head) {
9776 encoder->new_crtc =
9777 to_intel_crtc(encoder->base.crtc);
9778 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009779
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009780 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009781 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009782
9783 if (crtc->new_enabled)
9784 crtc->new_config = &crtc->config;
9785 else
9786 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009787 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009788}
9789
9790/**
9791 * intel_modeset_commit_output_state
9792 *
9793 * This function copies the stage display pipe configuration to the real one.
9794 */
9795static void intel_modeset_commit_output_state(struct drm_device *dev)
9796{
Ville Syrjälä76688512014-01-10 11:28:06 +02009797 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009798 struct intel_encoder *encoder;
9799 struct intel_connector *connector;
9800
9801 list_for_each_entry(connector, &dev->mode_config.connector_list,
9802 base.head) {
9803 connector->base.encoder = &connector->new_encoder->base;
9804 }
9805
9806 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9807 base.head) {
9808 encoder->base.crtc = &encoder->new_crtc->base;
9809 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009810
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009811 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009812 crtc->base.enabled = crtc->new_enabled;
9813 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009814}
9815
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009816static void
Robin Schroereba905b2014-05-18 02:24:50 +02009817connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009818 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009819{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009820 int bpp = pipe_config->pipe_bpp;
9821
9822 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9823 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009824 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009825
9826 /* Don't use an invalid EDID bpc value */
9827 if (connector->base.display_info.bpc &&
9828 connector->base.display_info.bpc * 3 < bpp) {
9829 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9830 bpp, connector->base.display_info.bpc*3);
9831 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9832 }
9833
9834 /* Clamp bpp to 8 on screens without EDID 1.4 */
9835 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9836 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9837 bpp);
9838 pipe_config->pipe_bpp = 24;
9839 }
9840}
9841
9842static int
9843compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9844 struct drm_framebuffer *fb,
9845 struct intel_crtc_config *pipe_config)
9846{
9847 struct drm_device *dev = crtc->base.dev;
9848 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009849 int bpp;
9850
Daniel Vetterd42264b2013-03-28 16:38:08 +01009851 switch (fb->pixel_format) {
9852 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009853 bpp = 8*3; /* since we go through a colormap */
9854 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009855 case DRM_FORMAT_XRGB1555:
9856 case DRM_FORMAT_ARGB1555:
9857 /* checked in intel_framebuffer_init already */
9858 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9859 return -EINVAL;
9860 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009861 bpp = 6*3; /* min is 18bpp */
9862 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009863 case DRM_FORMAT_XBGR8888:
9864 case DRM_FORMAT_ABGR8888:
9865 /* checked in intel_framebuffer_init already */
9866 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9867 return -EINVAL;
9868 case DRM_FORMAT_XRGB8888:
9869 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009870 bpp = 8*3;
9871 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009872 case DRM_FORMAT_XRGB2101010:
9873 case DRM_FORMAT_ARGB2101010:
9874 case DRM_FORMAT_XBGR2101010:
9875 case DRM_FORMAT_ABGR2101010:
9876 /* checked in intel_framebuffer_init already */
9877 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009878 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009879 bpp = 10*3;
9880 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009881 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009882 default:
9883 DRM_DEBUG_KMS("unsupported depth\n");
9884 return -EINVAL;
9885 }
9886
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009887 pipe_config->pipe_bpp = bpp;
9888
9889 /* Clamp display bpp to EDID value */
9890 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009891 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009892 if (!connector->new_encoder ||
9893 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009894 continue;
9895
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009896 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009897 }
9898
9899 return bpp;
9900}
9901
Daniel Vetter644db712013-09-19 14:53:58 +02009902static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9903{
9904 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9905 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009906 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009907 mode->crtc_hdisplay, mode->crtc_hsync_start,
9908 mode->crtc_hsync_end, mode->crtc_htotal,
9909 mode->crtc_vdisplay, mode->crtc_vsync_start,
9910 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9911}
9912
Daniel Vetterc0b03412013-05-28 12:05:54 +02009913static void intel_dump_pipe_config(struct intel_crtc *crtc,
9914 struct intel_crtc_config *pipe_config,
9915 const char *context)
9916{
9917 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9918 context, pipe_name(crtc->pipe));
9919
9920 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9921 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9922 pipe_config->pipe_bpp, pipe_config->dither);
9923 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9924 pipe_config->has_pch_encoder,
9925 pipe_config->fdi_lanes,
9926 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9927 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9928 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009929 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9930 pipe_config->has_dp_encoder,
9931 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9932 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9933 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009934 DRM_DEBUG_KMS("requested mode:\n");
9935 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9936 DRM_DEBUG_KMS("adjusted mode:\n");
9937 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009938 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009939 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009940 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9941 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009942 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9943 pipe_config->gmch_pfit.control,
9944 pipe_config->gmch_pfit.pgm_ratios,
9945 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009946 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009947 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009948 pipe_config->pch_pfit.size,
9949 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009950 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009951 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009952}
9953
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009954static bool encoders_cloneable(const struct intel_encoder *a,
9955 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009956{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009957 /* masks could be asymmetric, so check both ways */
9958 return a == b || (a->cloneable & (1 << b->type) &&
9959 b->cloneable & (1 << a->type));
9960}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009961
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009962static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9963 struct intel_encoder *encoder)
9964{
9965 struct drm_device *dev = crtc->base.dev;
9966 struct intel_encoder *source_encoder;
9967
9968 list_for_each_entry(source_encoder,
9969 &dev->mode_config.encoder_list, base.head) {
9970 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009971 continue;
9972
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009973 if (!encoders_cloneable(encoder, source_encoder))
9974 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009975 }
9976
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009977 return true;
9978}
9979
9980static bool check_encoder_cloning(struct intel_crtc *crtc)
9981{
9982 struct drm_device *dev = crtc->base.dev;
9983 struct intel_encoder *encoder;
9984
9985 list_for_each_entry(encoder,
9986 &dev->mode_config.encoder_list, base.head) {
9987 if (encoder->new_crtc != crtc)
9988 continue;
9989
9990 if (!check_single_encoder_cloning(crtc, encoder))
9991 return false;
9992 }
9993
9994 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009995}
9996
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009997static struct intel_crtc_config *
9998intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009999 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010000 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010001{
10002 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010003 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010004 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010005 int plane_bpp, ret = -EINVAL;
10006 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010007
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010008 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010009 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10010 return ERR_PTR(-EINVAL);
10011 }
10012
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010013 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10014 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010015 return ERR_PTR(-ENOMEM);
10016
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010017 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10018 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010019
Daniel Vettere143a212013-07-04 12:01:15 +020010020 pipe_config->cpu_transcoder =
10021 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010022 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010023
Imre Deak2960bc92013-07-30 13:36:32 +030010024 /*
10025 * Sanitize sync polarity flags based on requested ones. If neither
10026 * positive or negative polarity is requested, treat this as meaning
10027 * negative polarity.
10028 */
10029 if (!(pipe_config->adjusted_mode.flags &
10030 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10031 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10032
10033 if (!(pipe_config->adjusted_mode.flags &
10034 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10035 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10036
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010037 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10038 * plane pixel format and any sink constraints into account. Returns the
10039 * source plane bpp so that dithering can be selected on mismatches
10040 * after encoders and crtc also have had their say. */
10041 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10042 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010043 if (plane_bpp < 0)
10044 goto fail;
10045
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010046 /*
10047 * Determine the real pipe dimensions. Note that stereo modes can
10048 * increase the actual pipe size due to the frame doubling and
10049 * insertion of additional space for blanks between the frame. This
10050 * is stored in the crtc timings. We use the requested mode to do this
10051 * computation to clearly distinguish it from the adjusted mode, which
10052 * can be changed by the connectors in the below retry loop.
10053 */
10054 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10055 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10056 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10057
Daniel Vettere29c22c2013-02-21 00:00:16 +010010058encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010059 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010060 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010061 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010062
Daniel Vetter135c81b2013-07-21 21:37:09 +020010063 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010064 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010065
Daniel Vetter7758a112012-07-08 19:40:39 +020010066 /* Pass our mode to the connectors and the CRTC to give them a chance to
10067 * adjust it according to limitations or connector properties, and also
10068 * a chance to reject the mode entirely.
10069 */
10070 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10071 base.head) {
10072
10073 if (&encoder->new_crtc->base != crtc)
10074 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010075
Daniel Vetterefea6e82013-07-21 21:36:59 +020010076 if (!(encoder->compute_config(encoder, pipe_config))) {
10077 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010078 goto fail;
10079 }
10080 }
10081
Daniel Vetterff9a6752013-06-01 17:16:21 +020010082 /* Set default port clock if not overwritten by the encoder. Needs to be
10083 * done afterwards in case the encoder adjusts the mode. */
10084 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010085 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10086 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010087
Daniel Vettera43f6e02013-06-07 23:10:32 +020010088 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010089 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010090 DRM_DEBUG_KMS("CRTC fixup failed\n");
10091 goto fail;
10092 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010093
10094 if (ret == RETRY) {
10095 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10096 ret = -EINVAL;
10097 goto fail;
10098 }
10099
10100 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10101 retry = false;
10102 goto encoder_retry;
10103 }
10104
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010105 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10106 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10107 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10108
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010109 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010110fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010111 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010112 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010113}
10114
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010115/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10116 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10117static void
10118intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10119 unsigned *prepare_pipes, unsigned *disable_pipes)
10120{
10121 struct intel_crtc *intel_crtc;
10122 struct drm_device *dev = crtc->dev;
10123 struct intel_encoder *encoder;
10124 struct intel_connector *connector;
10125 struct drm_crtc *tmp_crtc;
10126
10127 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10128
10129 /* Check which crtcs have changed outputs connected to them, these need
10130 * to be part of the prepare_pipes mask. We don't (yet) support global
10131 * modeset across multiple crtcs, so modeset_pipes will only have one
10132 * bit set at most. */
10133 list_for_each_entry(connector, &dev->mode_config.connector_list,
10134 base.head) {
10135 if (connector->base.encoder == &connector->new_encoder->base)
10136 continue;
10137
10138 if (connector->base.encoder) {
10139 tmp_crtc = connector->base.encoder->crtc;
10140
10141 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10142 }
10143
10144 if (connector->new_encoder)
10145 *prepare_pipes |=
10146 1 << connector->new_encoder->new_crtc->pipe;
10147 }
10148
10149 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10150 base.head) {
10151 if (encoder->base.crtc == &encoder->new_crtc->base)
10152 continue;
10153
10154 if (encoder->base.crtc) {
10155 tmp_crtc = encoder->base.crtc;
10156
10157 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10158 }
10159
10160 if (encoder->new_crtc)
10161 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10162 }
10163
Ville Syrjälä76688512014-01-10 11:28:06 +020010164 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010165 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010166 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010167 continue;
10168
Ville Syrjälä76688512014-01-10 11:28:06 +020010169 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010170 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010171 else
10172 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010173 }
10174
10175
10176 /* set_mode is also used to update properties on life display pipes. */
10177 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010178 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010179 *prepare_pipes |= 1 << intel_crtc->pipe;
10180
Daniel Vetterb6c51642013-04-12 18:48:43 +020010181 /*
10182 * For simplicity do a full modeset on any pipe where the output routing
10183 * changed. We could be more clever, but that would require us to be
10184 * more careful with calling the relevant encoder->mode_set functions.
10185 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010186 if (*prepare_pipes)
10187 *modeset_pipes = *prepare_pipes;
10188
10189 /* ... and mask these out. */
10190 *modeset_pipes &= ~(*disable_pipes);
10191 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010192
10193 /*
10194 * HACK: We don't (yet) fully support global modesets. intel_set_config
10195 * obies this rule, but the modeset restore mode of
10196 * intel_modeset_setup_hw_state does not.
10197 */
10198 *modeset_pipes &= 1 << intel_crtc->pipe;
10199 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010200
10201 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10202 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010203}
10204
Daniel Vetterea9d7582012-07-10 10:42:52 +020010205static bool intel_crtc_in_use(struct drm_crtc *crtc)
10206{
10207 struct drm_encoder *encoder;
10208 struct drm_device *dev = crtc->dev;
10209
10210 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10211 if (encoder->crtc == crtc)
10212 return true;
10213
10214 return false;
10215}
10216
10217static void
10218intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10219{
10220 struct intel_encoder *intel_encoder;
10221 struct intel_crtc *intel_crtc;
10222 struct drm_connector *connector;
10223
10224 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10225 base.head) {
10226 if (!intel_encoder->base.crtc)
10227 continue;
10228
10229 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10230
10231 if (prepare_pipes & (1 << intel_crtc->pipe))
10232 intel_encoder->connectors_active = false;
10233 }
10234
10235 intel_modeset_commit_output_state(dev);
10236
Ville Syrjälä76688512014-01-10 11:28:06 +020010237 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010238 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010239 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010240 WARN_ON(intel_crtc->new_config &&
10241 intel_crtc->new_config != &intel_crtc->config);
10242 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010243 }
10244
10245 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10246 if (!connector->encoder || !connector->encoder->crtc)
10247 continue;
10248
10249 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10250
10251 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010252 struct drm_property *dpms_property =
10253 dev->mode_config.dpms_property;
10254
Daniel Vetterea9d7582012-07-10 10:42:52 +020010255 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010256 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010257 dpms_property,
10258 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010259
10260 intel_encoder = to_intel_encoder(connector->encoder);
10261 intel_encoder->connectors_active = true;
10262 }
10263 }
10264
10265}
10266
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010267static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010268{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010269 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010270
10271 if (clock1 == clock2)
10272 return true;
10273
10274 if (!clock1 || !clock2)
10275 return false;
10276
10277 diff = abs(clock1 - clock2);
10278
10279 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10280 return true;
10281
10282 return false;
10283}
10284
Daniel Vetter25c5b262012-07-08 22:08:04 +020010285#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10286 list_for_each_entry((intel_crtc), \
10287 &(dev)->mode_config.crtc_list, \
10288 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010289 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010290
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010291static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010292intel_pipe_config_compare(struct drm_device *dev,
10293 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010294 struct intel_crtc_config *pipe_config)
10295{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010296#define PIPE_CONF_CHECK_X(name) \
10297 if (current_config->name != pipe_config->name) { \
10298 DRM_ERROR("mismatch in " #name " " \
10299 "(expected 0x%08x, found 0x%08x)\n", \
10300 current_config->name, \
10301 pipe_config->name); \
10302 return false; \
10303 }
10304
Daniel Vetter08a24032013-04-19 11:25:34 +020010305#define PIPE_CONF_CHECK_I(name) \
10306 if (current_config->name != pipe_config->name) { \
10307 DRM_ERROR("mismatch in " #name " " \
10308 "(expected %i, found %i)\n", \
10309 current_config->name, \
10310 pipe_config->name); \
10311 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010312 }
10313
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010314#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10315 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010316 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010317 "(expected %i, found %i)\n", \
10318 current_config->name & (mask), \
10319 pipe_config->name & (mask)); \
10320 return false; \
10321 }
10322
Ville Syrjälä5e550652013-09-06 23:29:07 +030010323#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10324 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10325 DRM_ERROR("mismatch in " #name " " \
10326 "(expected %i, found %i)\n", \
10327 current_config->name, \
10328 pipe_config->name); \
10329 return false; \
10330 }
10331
Daniel Vetterbb760062013-06-06 14:55:52 +020010332#define PIPE_CONF_QUIRK(quirk) \
10333 ((current_config->quirks | pipe_config->quirks) & (quirk))
10334
Daniel Vettereccb1402013-05-22 00:50:22 +020010335 PIPE_CONF_CHECK_I(cpu_transcoder);
10336
Daniel Vetter08a24032013-04-19 11:25:34 +020010337 PIPE_CONF_CHECK_I(has_pch_encoder);
10338 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010339 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10340 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10341 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10342 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10343 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010344
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010345 PIPE_CONF_CHECK_I(has_dp_encoder);
10346 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10347 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10348 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10349 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10350 PIPE_CONF_CHECK_I(dp_m_n.tu);
10351
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10358
10359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10362 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10363 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10364 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10365
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010366 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010367 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010368 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10369 IS_VALLEYVIEW(dev))
10370 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010371
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010372 PIPE_CONF_CHECK_I(has_audio);
10373
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010374 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10375 DRM_MODE_FLAG_INTERLACE);
10376
Daniel Vetterbb760062013-06-06 14:55:52 +020010377 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10378 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10379 DRM_MODE_FLAG_PHSYNC);
10380 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10381 DRM_MODE_FLAG_NHSYNC);
10382 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10383 DRM_MODE_FLAG_PVSYNC);
10384 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10385 DRM_MODE_FLAG_NVSYNC);
10386 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010387
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010388 PIPE_CONF_CHECK_I(pipe_src_w);
10389 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010390
Daniel Vetter99535992014-04-13 12:00:33 +020010391 /*
10392 * FIXME: BIOS likes to set up a cloned config with lvds+external
10393 * screen. Since we don't yet re-compute the pipe config when moving
10394 * just the lvds port away to another pipe the sw tracking won't match.
10395 *
10396 * Proper atomic modesets with recomputed global state will fix this.
10397 * Until then just don't check gmch state for inherited modes.
10398 */
10399 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10400 PIPE_CONF_CHECK_I(gmch_pfit.control);
10401 /* pfit ratios are autocomputed by the hw on gen4+ */
10402 if (INTEL_INFO(dev)->gen < 4)
10403 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10404 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10405 }
10406
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010407 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10408 if (current_config->pch_pfit.enabled) {
10409 PIPE_CONF_CHECK_I(pch_pfit.pos);
10410 PIPE_CONF_CHECK_I(pch_pfit.size);
10411 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010412
Jesse Barnese59150d2014-01-07 13:30:45 -080010413 /* BDW+ don't expose a synchronous way to read the state */
10414 if (IS_HASWELL(dev))
10415 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010416
Ville Syrjälä282740f2013-09-04 18:30:03 +030010417 PIPE_CONF_CHECK_I(double_wide);
10418
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010419 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010420 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010421 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010422 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10423 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010424
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010425 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10426 PIPE_CONF_CHECK_I(pipe_bpp);
10427
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010428 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10429 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010430
Daniel Vetter66e985c2013-06-05 13:34:20 +020010431#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010432#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010433#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010434#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010435#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010436
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010437 return true;
10438}
10439
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010440static void
10441check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010442{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010443 struct intel_connector *connector;
10444
10445 list_for_each_entry(connector, &dev->mode_config.connector_list,
10446 base.head) {
10447 /* This also checks the encoder/connector hw state with the
10448 * ->get_hw_state callbacks. */
10449 intel_connector_check_state(connector);
10450
10451 WARN(&connector->new_encoder->base != connector->base.encoder,
10452 "connector's staged encoder doesn't match current encoder\n");
10453 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010454}
10455
10456static void
10457check_encoder_state(struct drm_device *dev)
10458{
10459 struct intel_encoder *encoder;
10460 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010461
10462 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10463 base.head) {
10464 bool enabled = false;
10465 bool active = false;
10466 enum pipe pipe, tracked_pipe;
10467
10468 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10469 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010470 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010471
10472 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10473 "encoder's stage crtc doesn't match current crtc\n");
10474 WARN(encoder->connectors_active && !encoder->base.crtc,
10475 "encoder's active_connectors set, but no crtc\n");
10476
10477 list_for_each_entry(connector, &dev->mode_config.connector_list,
10478 base.head) {
10479 if (connector->base.encoder != &encoder->base)
10480 continue;
10481 enabled = true;
10482 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10483 active = true;
10484 }
10485 WARN(!!encoder->base.crtc != enabled,
10486 "encoder's enabled state mismatch "
10487 "(expected %i, found %i)\n",
10488 !!encoder->base.crtc, enabled);
10489 WARN(active && !encoder->base.crtc,
10490 "active encoder with no crtc\n");
10491
10492 WARN(encoder->connectors_active != active,
10493 "encoder's computed active state doesn't match tracked active state "
10494 "(expected %i, found %i)\n", active, encoder->connectors_active);
10495
10496 active = encoder->get_hw_state(encoder, &pipe);
10497 WARN(active != encoder->connectors_active,
10498 "encoder's hw state doesn't match sw tracking "
10499 "(expected %i, found %i)\n",
10500 encoder->connectors_active, active);
10501
10502 if (!encoder->base.crtc)
10503 continue;
10504
10505 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10506 WARN(active && pipe != tracked_pipe,
10507 "active encoder's pipe doesn't match"
10508 "(expected %i, found %i)\n",
10509 tracked_pipe, pipe);
10510
10511 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010512}
10513
10514static void
10515check_crtc_state(struct drm_device *dev)
10516{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010517 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010518 struct intel_crtc *crtc;
10519 struct intel_encoder *encoder;
10520 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010521
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010522 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010523 bool enabled = false;
10524 bool active = false;
10525
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010526 memset(&pipe_config, 0, sizeof(pipe_config));
10527
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010528 DRM_DEBUG_KMS("[CRTC:%d]\n",
10529 crtc->base.base.id);
10530
10531 WARN(crtc->active && !crtc->base.enabled,
10532 "active crtc, but not enabled in sw tracking\n");
10533
10534 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10535 base.head) {
10536 if (encoder->base.crtc != &crtc->base)
10537 continue;
10538 enabled = true;
10539 if (encoder->connectors_active)
10540 active = true;
10541 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010542
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010543 WARN(active != crtc->active,
10544 "crtc's computed active state doesn't match tracked active state "
10545 "(expected %i, found %i)\n", active, crtc->active);
10546 WARN(enabled != crtc->base.enabled,
10547 "crtc's computed enabled state doesn't match tracked enabled state "
10548 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10549
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010550 active = dev_priv->display.get_pipe_config(crtc,
10551 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010552
10553 /* hw state is inconsistent with the pipe A quirk */
10554 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10555 active = crtc->active;
10556
Daniel Vetter6c49f242013-06-06 12:45:25 +020010557 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10558 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010559 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010560 if (encoder->base.crtc != &crtc->base)
10561 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010562 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010563 encoder->get_config(encoder, &pipe_config);
10564 }
10565
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010566 WARN(crtc->active != active,
10567 "crtc active state doesn't match with hw state "
10568 "(expected %i, found %i)\n", crtc->active, active);
10569
Daniel Vetterc0b03412013-05-28 12:05:54 +020010570 if (active &&
10571 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10572 WARN(1, "pipe state doesn't match!\n");
10573 intel_dump_pipe_config(crtc, &pipe_config,
10574 "[hw state]");
10575 intel_dump_pipe_config(crtc, &crtc->config,
10576 "[sw state]");
10577 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010578 }
10579}
10580
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010581static void
10582check_shared_dpll_state(struct drm_device *dev)
10583{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010584 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010585 struct intel_crtc *crtc;
10586 struct intel_dpll_hw_state dpll_hw_state;
10587 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010588
10589 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10590 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10591 int enabled_crtcs = 0, active_crtcs = 0;
10592 bool active;
10593
10594 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10595
10596 DRM_DEBUG_KMS("%s\n", pll->name);
10597
10598 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10599
10600 WARN(pll->active > pll->refcount,
10601 "more active pll users than references: %i vs %i\n",
10602 pll->active, pll->refcount);
10603 WARN(pll->active && !pll->on,
10604 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010605 WARN(pll->on && !pll->active,
10606 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010607 WARN(pll->on != active,
10608 "pll on state mismatch (expected %i, found %i)\n",
10609 pll->on, active);
10610
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010611 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010612 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10613 enabled_crtcs++;
10614 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10615 active_crtcs++;
10616 }
10617 WARN(pll->active != active_crtcs,
10618 "pll active crtcs mismatch (expected %i, found %i)\n",
10619 pll->active, active_crtcs);
10620 WARN(pll->refcount != enabled_crtcs,
10621 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10622 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010623
10624 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10625 sizeof(dpll_hw_state)),
10626 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010627 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010628}
10629
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010630void
10631intel_modeset_check_state(struct drm_device *dev)
10632{
10633 check_connector_state(dev);
10634 check_encoder_state(dev);
10635 check_crtc_state(dev);
10636 check_shared_dpll_state(dev);
10637}
10638
Ville Syrjälä18442d02013-09-13 16:00:08 +030010639void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10640 int dotclock)
10641{
10642 /*
10643 * FDI already provided one idea for the dotclock.
10644 * Yell if the encoder disagrees.
10645 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010646 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010647 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010648 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010649}
10650
Ville Syrjälä80715b22014-05-15 20:23:23 +030010651static void update_scanline_offset(struct intel_crtc *crtc)
10652{
10653 struct drm_device *dev = crtc->base.dev;
10654
10655 /*
10656 * The scanline counter increments at the leading edge of hsync.
10657 *
10658 * On most platforms it starts counting from vtotal-1 on the
10659 * first active line. That means the scanline counter value is
10660 * always one less than what we would expect. Ie. just after
10661 * start of vblank, which also occurs at start of hsync (on the
10662 * last active line), the scanline counter will read vblank_start-1.
10663 *
10664 * On gen2 the scanline counter starts counting from 1 instead
10665 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10666 * to keep the value positive), instead of adding one.
10667 *
10668 * On HSW+ the behaviour of the scanline counter depends on the output
10669 * type. For DP ports it behaves like most other platforms, but on HDMI
10670 * there's an extra 1 line difference. So we need to add two instead of
10671 * one to the value.
10672 */
10673 if (IS_GEN2(dev)) {
10674 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10675 int vtotal;
10676
10677 vtotal = mode->crtc_vtotal;
10678 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10679 vtotal /= 2;
10680
10681 crtc->scanline_offset = vtotal - 1;
10682 } else if (HAS_DDI(dev) &&
10683 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10684 crtc->scanline_offset = 2;
10685 } else
10686 crtc->scanline_offset = 1;
10687}
10688
Daniel Vetterf30da182013-04-11 20:22:50 +020010689static int __intel_set_mode(struct drm_crtc *crtc,
10690 struct drm_display_mode *mode,
10691 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010692{
10693 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010694 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010695 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010696 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010697 struct intel_crtc *intel_crtc;
10698 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010699 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010700
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010701 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010702 if (!saved_mode)
10703 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010704
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010705 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010706 &prepare_pipes, &disable_pipes);
10707
Tim Gardner3ac18232012-12-07 07:54:26 -070010708 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010709
Daniel Vetter25c5b262012-07-08 22:08:04 +020010710 /* Hack: Because we don't (yet) support global modeset on multiple
10711 * crtcs, we don't keep track of the new mode for more than one crtc.
10712 * Hence simply check whether any bit is set in modeset_pipes in all the
10713 * pieces of code that are not yet converted to deal with mutliple crtcs
10714 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010715 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010716 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010717 if (IS_ERR(pipe_config)) {
10718 ret = PTR_ERR(pipe_config);
10719 pipe_config = NULL;
10720
Tim Gardner3ac18232012-12-07 07:54:26 -070010721 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010722 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010723 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10724 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010725 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010726 }
10727
Jesse Barnes30a970c2013-11-04 13:48:12 -080010728 /*
10729 * See if the config requires any additional preparation, e.g.
10730 * to adjust global state with pipes off. We need to do this
10731 * here so we can get the modeset_pipe updated config for the new
10732 * mode set on this crtc. For other crtcs we need to use the
10733 * adjusted_mode bits in the crtc directly.
10734 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010735 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010736 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010737
Ville Syrjäläc164f832013-11-05 22:34:12 +020010738 /* may have added more to prepare_pipes than we should */
10739 prepare_pipes &= ~disable_pipes;
10740 }
10741
Daniel Vetter460da9162013-03-27 00:44:51 +010010742 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10743 intel_crtc_disable(&intel_crtc->base);
10744
Daniel Vetterea9d7582012-07-10 10:42:52 +020010745 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10746 if (intel_crtc->base.enabled)
10747 dev_priv->display.crtc_disable(&intel_crtc->base);
10748 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010749
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010750 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10751 * to set it here already despite that we pass it down the callchain.
10752 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010753 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010754 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010755 /* mode_set/enable/disable functions rely on a correct pipe
10756 * config. */
10757 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010758 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010759
10760 /*
10761 * Calculate and store various constants which
10762 * are later needed by vblank and swap-completion
10763 * timestamping. They are derived from true hwmode.
10764 */
10765 drm_calc_timestamping_constants(crtc,
10766 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010767 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010768
Daniel Vetterea9d7582012-07-10 10:42:52 +020010769 /* Only after disabling all output pipelines that will be changed can we
10770 * update the the output configuration. */
10771 intel_modeset_update_state(dev, prepare_pipes);
10772
Daniel Vetter47fab732012-10-26 10:58:18 +020010773 if (dev_priv->display.modeset_global_resources)
10774 dev_priv->display.modeset_global_resources(dev);
10775
Daniel Vettera6778b32012-07-02 09:56:42 +020010776 /* Set up the DPLL and any encoders state that needs to adjust or depend
10777 * on the DPLL.
10778 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010779 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4c107942014-04-24 23:55:05 +020010780 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010781 struct drm_i915_gem_object *old_obj = NULL;
10782 struct drm_i915_gem_object *obj =
10783 to_intel_framebuffer(fb)->obj;
Daniel Vetter4c107942014-04-24 23:55:05 +020010784
10785 mutex_lock(&dev->struct_mutex);
10786 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010787 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010788 NULL);
10789 if (ret != 0) {
10790 DRM_ERROR("pin & fence failed\n");
10791 mutex_unlock(&dev->struct_mutex);
10792 goto done;
10793 }
10794 old_fb = crtc->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010795 if (old_fb) {
10796 old_obj = to_intel_framebuffer(old_fb)->obj;
10797 intel_unpin_fb_obj(old_obj);
10798 }
10799 i915_gem_track_fb(old_obj, obj,
10800 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010801 mutex_unlock(&dev->struct_mutex);
10802
10803 crtc->primary->fb = fb;
10804 crtc->x = x;
10805 crtc->y = y;
10806
Daniel Vetter4271b752014-04-24 23:55:00 +020010807 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10808 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010809 if (ret)
10810 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010811 }
10812
10813 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010814 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10815 update_scanline_offset(intel_crtc);
10816
Daniel Vetter25c5b262012-07-08 22:08:04 +020010817 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010818 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010819
Daniel Vettera6778b32012-07-02 09:56:42 +020010820 /* FIXME: add subpixel order */
10821done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010822 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010823 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010824
Tim Gardner3ac18232012-12-07 07:54:26 -070010825out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010826 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010827 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010828 return ret;
10829}
10830
Damien Lespiaue7457a92013-08-08 22:28:59 +010010831static int intel_set_mode(struct drm_crtc *crtc,
10832 struct drm_display_mode *mode,
10833 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010834{
10835 int ret;
10836
10837 ret = __intel_set_mode(crtc, mode, x, y, fb);
10838
10839 if (ret == 0)
10840 intel_modeset_check_state(crtc->dev);
10841
10842 return ret;
10843}
10844
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010845void intel_crtc_restore_mode(struct drm_crtc *crtc)
10846{
Matt Roperf4510a22014-04-01 15:22:40 -070010847 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010848}
10849
Daniel Vetter25c5b262012-07-08 22:08:04 +020010850#undef for_each_intel_crtc_masked
10851
Daniel Vetterd9e55602012-07-04 22:16:09 +020010852static void intel_set_config_free(struct intel_set_config *config)
10853{
10854 if (!config)
10855 return;
10856
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010857 kfree(config->save_connector_encoders);
10858 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010859 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010860 kfree(config);
10861}
10862
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010863static int intel_set_config_save_state(struct drm_device *dev,
10864 struct intel_set_config *config)
10865{
Ville Syrjälä76688512014-01-10 11:28:06 +020010866 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010867 struct drm_encoder *encoder;
10868 struct drm_connector *connector;
10869 int count;
10870
Ville Syrjälä76688512014-01-10 11:28:06 +020010871 config->save_crtc_enabled =
10872 kcalloc(dev->mode_config.num_crtc,
10873 sizeof(bool), GFP_KERNEL);
10874 if (!config->save_crtc_enabled)
10875 return -ENOMEM;
10876
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010877 config->save_encoder_crtcs =
10878 kcalloc(dev->mode_config.num_encoder,
10879 sizeof(struct drm_crtc *), GFP_KERNEL);
10880 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010881 return -ENOMEM;
10882
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010883 config->save_connector_encoders =
10884 kcalloc(dev->mode_config.num_connector,
10885 sizeof(struct drm_encoder *), GFP_KERNEL);
10886 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010887 return -ENOMEM;
10888
10889 /* Copy data. Note that driver private data is not affected.
10890 * Should anything bad happen only the expected state is
10891 * restored, not the drivers personal bookkeeping.
10892 */
10893 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010894 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010895 config->save_crtc_enabled[count++] = crtc->enabled;
10896 }
10897
10898 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010899 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010900 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010901 }
10902
10903 count = 0;
10904 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010905 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010906 }
10907
10908 return 0;
10909}
10910
10911static void intel_set_config_restore_state(struct drm_device *dev,
10912 struct intel_set_config *config)
10913{
Ville Syrjälä76688512014-01-10 11:28:06 +020010914 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010915 struct intel_encoder *encoder;
10916 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010917 int count;
10918
10919 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010920 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010921 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010922
10923 if (crtc->new_enabled)
10924 crtc->new_config = &crtc->config;
10925 else
10926 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010927 }
10928
10929 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010930 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10931 encoder->new_crtc =
10932 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010933 }
10934
10935 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010936 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10937 connector->new_encoder =
10938 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010939 }
10940}
10941
Imre Deake3de42b2013-05-03 19:44:07 +020010942static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010943is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010944{
10945 int i;
10946
Chris Wilson2e57f472013-07-17 12:14:40 +010010947 if (set->num_connectors == 0)
10948 return false;
10949
10950 if (WARN_ON(set->connectors == NULL))
10951 return false;
10952
10953 for (i = 0; i < set->num_connectors; i++)
10954 if (set->connectors[i]->encoder &&
10955 set->connectors[i]->encoder->crtc == set->crtc &&
10956 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010957 return true;
10958
10959 return false;
10960}
10961
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010962static void
10963intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10964 struct intel_set_config *config)
10965{
10966
10967 /* We should be able to check here if the fb has the same properties
10968 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010969 if (is_crtc_connector_off(set)) {
10970 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010971 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070010972 /*
10973 * If we have no fb, we can only flip as long as the crtc is
10974 * active, otherwise we need a full mode set. The crtc may
10975 * be active if we've only disabled the primary plane, or
10976 * in fastboot situations.
10977 */
Matt Roperf4510a22014-04-01 15:22:40 -070010978 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010979 struct intel_crtc *intel_crtc =
10980 to_intel_crtc(set->crtc);
10981
Matt Roper3b150f02014-05-29 08:06:53 -070010982 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010983 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10984 config->fb_changed = true;
10985 } else {
10986 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10987 config->mode_changed = true;
10988 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010989 } else if (set->fb == NULL) {
10990 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010991 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010992 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010993 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010994 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010995 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010996 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010997 }
10998
Daniel Vetter835c5872012-07-10 18:11:08 +020010999 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011000 config->fb_changed = true;
11001
11002 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11003 DRM_DEBUG_KMS("modes are different, full mode set\n");
11004 drm_mode_debug_printmodeline(&set->crtc->mode);
11005 drm_mode_debug_printmodeline(set->mode);
11006 config->mode_changed = true;
11007 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011008
11009 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11010 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011011}
11012
Daniel Vetter2e431052012-07-04 22:42:15 +020011013static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011014intel_modeset_stage_output_state(struct drm_device *dev,
11015 struct drm_mode_set *set,
11016 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011017{
Daniel Vetter9a935852012-07-05 22:34:27 +020011018 struct intel_connector *connector;
11019 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011020 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011021 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011022
Damien Lespiau9abdda72013-02-13 13:29:23 +000011023 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011024 * of connectors. For paranoia, double-check this. */
11025 WARN_ON(!set->fb && (set->num_connectors != 0));
11026 WARN_ON(set->fb && (set->num_connectors == 0));
11027
Daniel Vetter9a935852012-07-05 22:34:27 +020011028 list_for_each_entry(connector, &dev->mode_config.connector_list,
11029 base.head) {
11030 /* Otherwise traverse passed in connector list and get encoders
11031 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011032 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011033 if (set->connectors[ro] == &connector->base) {
11034 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020011035 break;
11036 }
11037 }
11038
Daniel Vetter9a935852012-07-05 22:34:27 +020011039 /* If we disable the crtc, disable all its connectors. Also, if
11040 * the connector is on the changing crtc but not on the new
11041 * connector list, disable it. */
11042 if ((!set->fb || ro == set->num_connectors) &&
11043 connector->base.encoder &&
11044 connector->base.encoder->crtc == set->crtc) {
11045 connector->new_encoder = NULL;
11046
11047 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11048 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011049 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011050 }
11051
11052
11053 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011054 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011055 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011056 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011057 }
11058 /* connector->new_encoder is now updated for all connectors. */
11059
11060 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011061 list_for_each_entry(connector, &dev->mode_config.connector_list,
11062 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011063 struct drm_crtc *new_crtc;
11064
Daniel Vetter9a935852012-07-05 22:34:27 +020011065 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011066 continue;
11067
Daniel Vetter9a935852012-07-05 22:34:27 +020011068 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011069
11070 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011071 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011072 new_crtc = set->crtc;
11073 }
11074
11075 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011076 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11077 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011078 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011079 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011080 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
11081
11082 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11083 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011084 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011085 new_crtc->base.id);
11086 }
11087
11088 /* Check for any encoders that needs to be disabled. */
11089 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11090 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011091 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011092 list_for_each_entry(connector,
11093 &dev->mode_config.connector_list,
11094 base.head) {
11095 if (connector->new_encoder == encoder) {
11096 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011097 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011098 }
11099 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011100
11101 if (num_connectors == 0)
11102 encoder->new_crtc = NULL;
11103 else if (num_connectors > 1)
11104 return -EINVAL;
11105
Daniel Vetter9a935852012-07-05 22:34:27 +020011106 /* Only now check for crtc changes so we don't miss encoders
11107 * that will be disabled. */
11108 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011109 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011110 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011111 }
11112 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011113 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011114
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011115 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011116 crtc->new_enabled = false;
11117
11118 list_for_each_entry(encoder,
11119 &dev->mode_config.encoder_list,
11120 base.head) {
11121 if (encoder->new_crtc == crtc) {
11122 crtc->new_enabled = true;
11123 break;
11124 }
11125 }
11126
11127 if (crtc->new_enabled != crtc->base.enabled) {
11128 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11129 crtc->new_enabled ? "en" : "dis");
11130 config->mode_changed = true;
11131 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011132
11133 if (crtc->new_enabled)
11134 crtc->new_config = &crtc->config;
11135 else
11136 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011137 }
11138
Daniel Vetter2e431052012-07-04 22:42:15 +020011139 return 0;
11140}
11141
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011142static void disable_crtc_nofb(struct intel_crtc *crtc)
11143{
11144 struct drm_device *dev = crtc->base.dev;
11145 struct intel_encoder *encoder;
11146 struct intel_connector *connector;
11147
11148 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11149 pipe_name(crtc->pipe));
11150
11151 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11152 if (connector->new_encoder &&
11153 connector->new_encoder->new_crtc == crtc)
11154 connector->new_encoder = NULL;
11155 }
11156
11157 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11158 if (encoder->new_crtc == crtc)
11159 encoder->new_crtc = NULL;
11160 }
11161
11162 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011163 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011164}
11165
Daniel Vetter2e431052012-07-04 22:42:15 +020011166static int intel_crtc_set_config(struct drm_mode_set *set)
11167{
11168 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011169 struct drm_mode_set save_set;
11170 struct intel_set_config *config;
11171 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011172
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011173 BUG_ON(!set);
11174 BUG_ON(!set->crtc);
11175 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011176
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011177 /* Enforce sane interface api - has been abused by the fb helper. */
11178 BUG_ON(!set->mode && set->fb);
11179 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011180
Daniel Vetter2e431052012-07-04 22:42:15 +020011181 if (set->fb) {
11182 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11183 set->crtc->base.id, set->fb->base.id,
11184 (int)set->num_connectors, set->x, set->y);
11185 } else {
11186 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011187 }
11188
11189 dev = set->crtc->dev;
11190
11191 ret = -ENOMEM;
11192 config = kzalloc(sizeof(*config), GFP_KERNEL);
11193 if (!config)
11194 goto out_config;
11195
11196 ret = intel_set_config_save_state(dev, config);
11197 if (ret)
11198 goto out_config;
11199
11200 save_set.crtc = set->crtc;
11201 save_set.mode = &set->crtc->mode;
11202 save_set.x = set->crtc->x;
11203 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011204 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011205
11206 /* Compute whether we need a full modeset, only an fb base update or no
11207 * change at all. In the future we might also check whether only the
11208 * mode changed, e.g. for LVDS where we only change the panel fitter in
11209 * such cases. */
11210 intel_set_config_compute_mode_changes(set, config);
11211
Daniel Vetter9a935852012-07-05 22:34:27 +020011212 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011213 if (ret)
11214 goto fail;
11215
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011216 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011217 ret = intel_set_mode(set->crtc, set->mode,
11218 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011219 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011220 struct drm_i915_private *dev_priv = dev->dev_private;
11221 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11222
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011223 intel_crtc_wait_for_pending_flips(set->crtc);
11224
Daniel Vetter4f660f42012-07-02 09:47:37 +020011225 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011226 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011227
11228 /*
11229 * We need to make sure the primary plane is re-enabled if it
11230 * has previously been turned off.
11231 */
11232 if (!intel_crtc->primary_enabled && ret == 0) {
11233 WARN_ON(!intel_crtc->active);
11234 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11235 intel_crtc->pipe);
11236 }
11237
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011238 /*
11239 * In the fastboot case this may be our only check of the
11240 * state after boot. It would be better to only do it on
11241 * the first update, but we don't have a nice way of doing that
11242 * (and really, set_config isn't used much for high freq page
11243 * flipping, so increasing its cost here shouldn't be a big
11244 * deal).
11245 */
Jani Nikulad330a952014-01-21 11:24:25 +020011246 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011247 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011248 }
11249
Chris Wilson2d05eae2013-05-03 17:36:25 +010011250 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011251 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11252 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011253fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011254 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011255
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011256 /*
11257 * HACK: if the pipe was on, but we didn't have a framebuffer,
11258 * force the pipe off to avoid oopsing in the modeset code
11259 * due to fb==NULL. This should only happen during boot since
11260 * we don't yet reconstruct the FB from the hardware state.
11261 */
11262 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11263 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11264
Chris Wilson2d05eae2013-05-03 17:36:25 +010011265 /* Try to restore the config */
11266 if (config->mode_changed &&
11267 intel_set_mode(save_set.crtc, save_set.mode,
11268 save_set.x, save_set.y, save_set.fb))
11269 DRM_ERROR("failed to restore config after modeset failure\n");
11270 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011271
Daniel Vetterd9e55602012-07-04 22:16:09 +020011272out_config:
11273 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011274 return ret;
11275}
11276
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011277static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011278 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011279 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011280 .destroy = intel_crtc_destroy,
11281 .page_flip = intel_crtc_page_flip,
11282};
11283
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011284static void intel_cpu_pll_init(struct drm_device *dev)
11285{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011286 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011287 intel_ddi_pll_init(dev);
11288}
11289
Daniel Vetter53589012013-06-05 13:34:16 +020011290static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11291 struct intel_shared_dpll *pll,
11292 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011293{
Daniel Vetter53589012013-06-05 13:34:16 +020011294 uint32_t val;
11295
11296 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011297 hw_state->dpll = val;
11298 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11299 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011300
11301 return val & DPLL_VCO_ENABLE;
11302}
11303
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011304static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11305 struct intel_shared_dpll *pll)
11306{
11307 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11308 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11309}
11310
Daniel Vettere7b903d2013-06-05 13:34:14 +020011311static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11312 struct intel_shared_dpll *pll)
11313{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011314 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011315 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011316
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011317 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11318
11319 /* Wait for the clocks to stabilize. */
11320 POSTING_READ(PCH_DPLL(pll->id));
11321 udelay(150);
11322
11323 /* The pixel multiplier can only be updated once the
11324 * DPLL is enabled and the clocks are stable.
11325 *
11326 * So write it again.
11327 */
11328 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11329 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011330 udelay(200);
11331}
11332
11333static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11334 struct intel_shared_dpll *pll)
11335{
11336 struct drm_device *dev = dev_priv->dev;
11337 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011338
11339 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011340 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011341 if (intel_crtc_to_shared_dpll(crtc) == pll)
11342 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11343 }
11344
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011345 I915_WRITE(PCH_DPLL(pll->id), 0);
11346 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011347 udelay(200);
11348}
11349
Daniel Vetter46edb022013-06-05 13:34:12 +020011350static char *ibx_pch_dpll_names[] = {
11351 "PCH DPLL A",
11352 "PCH DPLL B",
11353};
11354
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011355static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011356{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011357 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011358 int i;
11359
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011360 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011361
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011362 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011363 dev_priv->shared_dplls[i].id = i;
11364 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011365 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011366 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11367 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011368 dev_priv->shared_dplls[i].get_hw_state =
11369 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011370 }
11371}
11372
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011373static void intel_shared_dpll_init(struct drm_device *dev)
11374{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011375 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011376
11377 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
11378 ibx_pch_dpll_init(dev);
11379 else
11380 dev_priv->num_shared_dpll = 0;
11381
11382 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011383}
11384
Matt Roper465c1202014-05-29 08:06:54 -070011385static int
11386intel_primary_plane_disable(struct drm_plane *plane)
11387{
11388 struct drm_device *dev = plane->dev;
11389 struct drm_i915_private *dev_priv = dev->dev_private;
11390 struct intel_plane *intel_plane = to_intel_plane(plane);
11391 struct intel_crtc *intel_crtc;
11392
11393 if (!plane->fb)
11394 return 0;
11395
11396 BUG_ON(!plane->crtc);
11397
11398 intel_crtc = to_intel_crtc(plane->crtc);
11399
11400 /*
11401 * Even though we checked plane->fb above, it's still possible that
11402 * the primary plane has been implicitly disabled because the crtc
11403 * coordinates given weren't visible, or because we detected
11404 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11405 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11406 * In either case, we need to unpin the FB and let the fb pointer get
11407 * updated, but otherwise we don't need to touch the hardware.
11408 */
11409 if (!intel_crtc->primary_enabled)
11410 goto disable_unpin;
11411
11412 intel_crtc_wait_for_pending_flips(plane->crtc);
11413 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11414 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011415disable_unpin:
Daniel Vettera071fa02014-06-18 23:28:09 +020011416 i915_gem_track_fb(to_intel_framebuffer(plane->fb)->obj, NULL,
11417 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011418 intel_unpin_fb_obj(to_intel_framebuffer(plane->fb)->obj);
11419 plane->fb = NULL;
11420
11421 return 0;
11422}
11423
11424static int
11425intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11426 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11427 unsigned int crtc_w, unsigned int crtc_h,
11428 uint32_t src_x, uint32_t src_y,
11429 uint32_t src_w, uint32_t src_h)
11430{
11431 struct drm_device *dev = crtc->dev;
11432 struct drm_i915_private *dev_priv = dev->dev_private;
11433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11434 struct intel_plane *intel_plane = to_intel_plane(plane);
Daniel Vettera071fa02014-06-18 23:28:09 +020011435 struct drm_i915_gem_object *obj, *old_obj = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011436 struct drm_rect dest = {
11437 /* integer pixels */
11438 .x1 = crtc_x,
11439 .y1 = crtc_y,
11440 .x2 = crtc_x + crtc_w,
11441 .y2 = crtc_y + crtc_h,
11442 };
11443 struct drm_rect src = {
11444 /* 16.16 fixed point */
11445 .x1 = src_x,
11446 .y1 = src_y,
11447 .x2 = src_x + src_w,
11448 .y2 = src_y + src_h,
11449 };
11450 const struct drm_rect clip = {
11451 /* integer pixels */
11452 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11453 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11454 };
11455 bool visible;
11456 int ret;
11457
11458 ret = drm_plane_helper_check_update(plane, crtc, fb,
11459 &src, &dest, &clip,
11460 DRM_PLANE_HELPER_NO_SCALING,
11461 DRM_PLANE_HELPER_NO_SCALING,
11462 false, true, &visible);
11463
11464 if (ret)
11465 return ret;
11466
Daniel Vettera071fa02014-06-18 23:28:09 +020011467 if (plane->fb)
11468 old_obj = to_intel_framebuffer(plane->fb)->obj;
11469 obj = to_intel_framebuffer(fb)->obj;
11470
Matt Roper465c1202014-05-29 08:06:54 -070011471 /*
11472 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11473 * updating the fb pointer, and returning without touching the
11474 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11475 * turn on the display with all planes setup as desired.
11476 */
11477 if (!crtc->enabled) {
11478 /*
11479 * If we already called setplane while the crtc was disabled,
11480 * we may have an fb pinned; unpin it.
11481 */
11482 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011483 intel_unpin_fb_obj(old_obj);
11484
11485 i915_gem_track_fb(old_obj, obj,
11486 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011487
11488 /* Pin and return without programming hardware */
Daniel Vettera071fa02014-06-18 23:28:09 +020011489 return intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011490 }
11491
11492 intel_crtc_wait_for_pending_flips(crtc);
11493
11494 /*
11495 * If clipping results in a non-visible primary plane, we'll disable
11496 * the primary plane. Note that this is a bit different than what
11497 * happens if userspace explicitly disables the plane by passing fb=0
11498 * because plane->fb still gets set and pinned.
11499 */
11500 if (!visible) {
11501 /*
11502 * Try to pin the new fb first so that we can bail out if we
11503 * fail.
11504 */
11505 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011506 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011507 if (ret)
11508 return ret;
11509 }
11510
Daniel Vettera071fa02014-06-18 23:28:09 +020011511 i915_gem_track_fb(old_obj, obj,
11512 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11513
Matt Roper465c1202014-05-29 08:06:54 -070011514 if (intel_crtc->primary_enabled)
11515 intel_disable_primary_hw_plane(dev_priv,
11516 intel_plane->plane,
11517 intel_plane->pipe);
11518
11519
11520 if (plane->fb != fb)
11521 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011522 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011523
11524 return 0;
11525 }
11526
11527 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11528 if (ret)
11529 return ret;
11530
11531 if (!intel_crtc->primary_enabled)
11532 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11533 intel_crtc->pipe);
11534
11535 return 0;
11536}
11537
Matt Roper3d7d6512014-06-10 08:28:13 -070011538/* Common destruction function for both primary and cursor planes */
11539static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011540{
11541 struct intel_plane *intel_plane = to_intel_plane(plane);
11542 drm_plane_cleanup(plane);
11543 kfree(intel_plane);
11544}
11545
11546static const struct drm_plane_funcs intel_primary_plane_funcs = {
11547 .update_plane = intel_primary_plane_setplane,
11548 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011549 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011550};
11551
11552static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11553 int pipe)
11554{
11555 struct intel_plane *primary;
11556 const uint32_t *intel_primary_formats;
11557 int num_formats;
11558
11559 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11560 if (primary == NULL)
11561 return NULL;
11562
11563 primary->can_scale = false;
11564 primary->max_downscale = 1;
11565 primary->pipe = pipe;
11566 primary->plane = pipe;
11567 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11568 primary->plane = !pipe;
11569
11570 if (INTEL_INFO(dev)->gen <= 3) {
11571 intel_primary_formats = intel_primary_formats_gen2;
11572 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11573 } else {
11574 intel_primary_formats = intel_primary_formats_gen4;
11575 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11576 }
11577
11578 drm_universal_plane_init(dev, &primary->base, 0,
11579 &intel_primary_plane_funcs,
11580 intel_primary_formats, num_formats,
11581 DRM_PLANE_TYPE_PRIMARY);
11582 return &primary->base;
11583}
11584
Matt Roper3d7d6512014-06-10 08:28:13 -070011585static int
11586intel_cursor_plane_disable(struct drm_plane *plane)
11587{
11588 if (!plane->fb)
11589 return 0;
11590
11591 BUG_ON(!plane->crtc);
11592
11593 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11594}
11595
11596static int
11597intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11598 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11599 unsigned int crtc_w, unsigned int crtc_h,
11600 uint32_t src_x, uint32_t src_y,
11601 uint32_t src_w, uint32_t src_h)
11602{
11603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11604 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11605 struct drm_i915_gem_object *obj = intel_fb->obj;
11606 struct drm_rect dest = {
11607 /* integer pixels */
11608 .x1 = crtc_x,
11609 .y1 = crtc_y,
11610 .x2 = crtc_x + crtc_w,
11611 .y2 = crtc_y + crtc_h,
11612 };
11613 struct drm_rect src = {
11614 /* 16.16 fixed point */
11615 .x1 = src_x,
11616 .y1 = src_y,
11617 .x2 = src_x + src_w,
11618 .y2 = src_y + src_h,
11619 };
11620 const struct drm_rect clip = {
11621 /* integer pixels */
11622 .x2 = intel_crtc->config.pipe_src_w,
11623 .y2 = intel_crtc->config.pipe_src_h,
11624 };
11625 bool visible;
11626 int ret;
11627
11628 ret = drm_plane_helper_check_update(plane, crtc, fb,
11629 &src, &dest, &clip,
11630 DRM_PLANE_HELPER_NO_SCALING,
11631 DRM_PLANE_HELPER_NO_SCALING,
11632 true, true, &visible);
11633 if (ret)
11634 return ret;
11635
11636 crtc->cursor_x = crtc_x;
11637 crtc->cursor_y = crtc_y;
11638 if (fb != crtc->cursor->fb) {
11639 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11640 } else {
11641 intel_crtc_update_cursor(crtc, visible);
11642 return 0;
11643 }
11644}
11645static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11646 .update_plane = intel_cursor_plane_update,
11647 .disable_plane = intel_cursor_plane_disable,
11648 .destroy = intel_plane_destroy,
11649};
11650
11651static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11652 int pipe)
11653{
11654 struct intel_plane *cursor;
11655
11656 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11657 if (cursor == NULL)
11658 return NULL;
11659
11660 cursor->can_scale = false;
11661 cursor->max_downscale = 1;
11662 cursor->pipe = pipe;
11663 cursor->plane = pipe;
11664
11665 drm_universal_plane_init(dev, &cursor->base, 0,
11666 &intel_cursor_plane_funcs,
11667 intel_cursor_formats,
11668 ARRAY_SIZE(intel_cursor_formats),
11669 DRM_PLANE_TYPE_CURSOR);
11670 return &cursor->base;
11671}
11672
Hannes Ederb358d0a2008-12-18 21:18:47 +010011673static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011674{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011675 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011676 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011677 struct drm_plane *primary = NULL;
11678 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011679 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011680
Daniel Vetter955382f2013-09-19 14:05:45 +020011681 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011682 if (intel_crtc == NULL)
11683 return;
11684
Matt Roper465c1202014-05-29 08:06:54 -070011685 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011686 if (!primary)
11687 goto fail;
11688
11689 cursor = intel_cursor_plane_create(dev, pipe);
11690 if (!cursor)
11691 goto fail;
11692
Matt Roper465c1202014-05-29 08:06:54 -070011693 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011694 cursor, &intel_crtc_funcs);
11695 if (ret)
11696 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011697
11698 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011699 for (i = 0; i < 256; i++) {
11700 intel_crtc->lut_r[i] = i;
11701 intel_crtc->lut_g[i] = i;
11702 intel_crtc->lut_b[i] = i;
11703 }
11704
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011705 /*
11706 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011707 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011708 */
Jesse Barnes80824002009-09-10 15:28:06 -070011709 intel_crtc->pipe = pipe;
11710 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011711 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011712 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011713 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011714 }
11715
Chris Wilson4b0e3332014-05-30 16:35:26 +030011716 intel_crtc->cursor_base = ~0;
11717 intel_crtc->cursor_cntl = ~0;
11718
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011719 init_waitqueue_head(&intel_crtc->vbl_wait);
11720
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011721 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11722 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11723 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11724 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11725
Jesse Barnes79e53942008-11-07 14:24:08 -080011726 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011727
11728 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011729 return;
11730
11731fail:
11732 if (primary)
11733 drm_plane_cleanup(primary);
11734 if (cursor)
11735 drm_plane_cleanup(cursor);
11736 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011737}
11738
Jesse Barnes752aa882013-10-31 18:55:49 +020011739enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11740{
11741 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011742 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011743
Rob Clark51fd3712013-11-19 12:10:12 -050011744 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011745
11746 if (!encoder)
11747 return INVALID_PIPE;
11748
11749 return to_intel_crtc(encoder->crtc)->pipe;
11750}
11751
Carl Worth08d7b3d2009-04-29 14:43:54 -070011752int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011753 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011754{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011755 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011756 struct drm_mode_object *drmmode_obj;
11757 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011758
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011759 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11760 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011761
Daniel Vetterc05422d2009-08-11 16:05:30 +020011762 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
11763 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011764
Daniel Vetterc05422d2009-08-11 16:05:30 +020011765 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011766 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011767 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011768 }
11769
Daniel Vetterc05422d2009-08-11 16:05:30 +020011770 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
11771 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011772
Daniel Vetterc05422d2009-08-11 16:05:30 +020011773 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011774}
11775
Daniel Vetter66a92782012-07-12 20:08:18 +020011776static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011777{
Daniel Vetter66a92782012-07-12 20:08:18 +020011778 struct drm_device *dev = encoder->base.dev;
11779 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011780 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011781 int entry = 0;
11782
Daniel Vetter66a92782012-07-12 20:08:18 +020011783 list_for_each_entry(source_encoder,
11784 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011785 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011786 index_mask |= (1 << entry);
11787
Jesse Barnes79e53942008-11-07 14:24:08 -080011788 entry++;
11789 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011790
Jesse Barnes79e53942008-11-07 14:24:08 -080011791 return index_mask;
11792}
11793
Chris Wilson4d302442010-12-14 19:21:29 +000011794static bool has_edp_a(struct drm_device *dev)
11795{
11796 struct drm_i915_private *dev_priv = dev->dev_private;
11797
11798 if (!IS_MOBILE(dev))
11799 return false;
11800
11801 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11802 return false;
11803
Damien Lespiaue3589902014-02-07 19:12:50 +000011804 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011805 return false;
11806
11807 return true;
11808}
11809
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011810const char *intel_output_name(int output)
11811{
11812 static const char *names[] = {
11813 [INTEL_OUTPUT_UNUSED] = "Unused",
11814 [INTEL_OUTPUT_ANALOG] = "Analog",
11815 [INTEL_OUTPUT_DVO] = "DVO",
11816 [INTEL_OUTPUT_SDVO] = "SDVO",
11817 [INTEL_OUTPUT_LVDS] = "LVDS",
11818 [INTEL_OUTPUT_TVOUT] = "TV",
11819 [INTEL_OUTPUT_HDMI] = "HDMI",
11820 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11821 [INTEL_OUTPUT_EDP] = "eDP",
11822 [INTEL_OUTPUT_DSI] = "DSI",
11823 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11824 };
11825
11826 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11827 return "Invalid";
11828
11829 return names[output];
11830}
11831
Jesse Barnes84b4e042014-06-25 08:24:29 -070011832static bool intel_crt_present(struct drm_device *dev)
11833{
11834 struct drm_i915_private *dev_priv = dev->dev_private;
11835
11836 if (IS_ULT(dev))
11837 return false;
11838
11839 if (IS_CHERRYVIEW(dev))
11840 return false;
11841
11842 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11843 return false;
11844
11845 return true;
11846}
11847
Jesse Barnes79e53942008-11-07 14:24:08 -080011848static void intel_setup_outputs(struct drm_device *dev)
11849{
Eric Anholt725e30a2009-01-22 13:01:02 -080011850 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011851 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011852 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011853
Daniel Vetterc9093352013-06-06 22:22:47 +020011854 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011855
Jesse Barnes84b4e042014-06-25 08:24:29 -070011856 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011857 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011858
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011859 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011860 int found;
11861
11862 /* Haswell uses DDI functions to detect digital outputs */
11863 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11864 /* DDI A only supports eDP */
11865 if (found)
11866 intel_ddi_init(dev, PORT_A);
11867
11868 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11869 * register */
11870 found = I915_READ(SFUSE_STRAP);
11871
11872 if (found & SFUSE_STRAP_DDIB_DETECTED)
11873 intel_ddi_init(dev, PORT_B);
11874 if (found & SFUSE_STRAP_DDIC_DETECTED)
11875 intel_ddi_init(dev, PORT_C);
11876 if (found & SFUSE_STRAP_DDID_DETECTED)
11877 intel_ddi_init(dev, PORT_D);
11878 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011879 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011880 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011881
11882 if (has_edp_a(dev))
11883 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011884
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011885 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011886 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011887 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011888 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011889 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011890 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011891 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011892 }
11893
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011894 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011895 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011896
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011897 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011898 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011899
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011900 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011901 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011902
Daniel Vetter270b3042012-10-27 15:52:05 +020011903 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011904 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011905 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011906 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11907 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11908 PORT_B);
11909 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11910 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11911 }
11912
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011913 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11914 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11915 PORT_C);
11916 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011917 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011918 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011919
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011920 if (IS_CHERRYVIEW(dev)) {
11921 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11922 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11923 PORT_D);
11924 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11925 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11926 }
11927 }
11928
Jani Nikula3cfca972013-08-27 15:12:26 +030011929 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011930 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011931 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011932
Paulo Zanonie2debe92013-02-18 19:00:27 -030011933 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011934 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011935 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011936 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11937 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011938 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011939 }
Ma Ling27185ae2009-08-24 13:50:23 +080011940
Imre Deake7281ea2013-05-08 13:14:08 +030011941 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011942 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011943 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011944
11945 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011946
Paulo Zanonie2debe92013-02-18 19:00:27 -030011947 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011948 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011949 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011950 }
Ma Ling27185ae2009-08-24 13:50:23 +080011951
Paulo Zanonie2debe92013-02-18 19:00:27 -030011952 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011953
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011954 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11955 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011956 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011957 }
Imre Deake7281ea2013-05-08 13:14:08 +030011958 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011959 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011960 }
Ma Ling27185ae2009-08-24 13:50:23 +080011961
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011962 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011963 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011964 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011965 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011966 intel_dvo_init(dev);
11967
Zhenyu Wang103a1962009-11-27 11:44:36 +080011968 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011969 intel_tv_init(dev);
11970
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070011971 intel_edp_psr_init(dev);
11972
Chris Wilson4ef69c72010-09-09 15:14:28 +010011973 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11974 encoder->base.possible_crtcs = encoder->crtc_mask;
11975 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011976 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011977 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011978
Paulo Zanonidde86e22012-12-01 12:04:25 -020011979 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011980
11981 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011982}
11983
11984static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11985{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011986 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080011987 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011988
Daniel Vetteref2d6332014-02-10 18:00:38 +010011989 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011990 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010011991 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011992 drm_gem_object_unreference(&intel_fb->obj->base);
11993 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011994 kfree(intel_fb);
11995}
11996
11997static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011998 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011999 unsigned int *handle)
12000{
12001 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012002 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012003
Chris Wilson05394f32010-11-08 19:18:58 +000012004 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012005}
12006
12007static const struct drm_framebuffer_funcs intel_fb_funcs = {
12008 .destroy = intel_user_framebuffer_destroy,
12009 .create_handle = intel_user_framebuffer_create_handle,
12010};
12011
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012012static int intel_framebuffer_init(struct drm_device *dev,
12013 struct intel_framebuffer *intel_fb,
12014 struct drm_mode_fb_cmd2 *mode_cmd,
12015 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012016{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012017 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012018 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012019 int ret;
12020
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012021 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12022
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012023 if (obj->tiling_mode == I915_TILING_Y) {
12024 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012025 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012026 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012027
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012028 if (mode_cmd->pitches[0] & 63) {
12029 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12030 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012031 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012032 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012033
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012034 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12035 pitch_limit = 32*1024;
12036 } else if (INTEL_INFO(dev)->gen >= 4) {
12037 if (obj->tiling_mode)
12038 pitch_limit = 16*1024;
12039 else
12040 pitch_limit = 32*1024;
12041 } else if (INTEL_INFO(dev)->gen >= 3) {
12042 if (obj->tiling_mode)
12043 pitch_limit = 8*1024;
12044 else
12045 pitch_limit = 16*1024;
12046 } else
12047 /* XXX DSPC is limited to 4k tiled */
12048 pitch_limit = 8*1024;
12049
12050 if (mode_cmd->pitches[0] > pitch_limit) {
12051 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12052 obj->tiling_mode ? "tiled" : "linear",
12053 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012054 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012055 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012056
12057 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012058 mode_cmd->pitches[0] != obj->stride) {
12059 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12060 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012061 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012062 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012063
Ville Syrjälä57779d02012-10-31 17:50:14 +020012064 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012065 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012066 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012067 case DRM_FORMAT_RGB565:
12068 case DRM_FORMAT_XRGB8888:
12069 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012070 break;
12071 case DRM_FORMAT_XRGB1555:
12072 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012073 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012074 DRM_DEBUG("unsupported pixel format: %s\n",
12075 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012076 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012077 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012078 break;
12079 case DRM_FORMAT_XBGR8888:
12080 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012081 case DRM_FORMAT_XRGB2101010:
12082 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012083 case DRM_FORMAT_XBGR2101010:
12084 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012085 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012086 DRM_DEBUG("unsupported pixel format: %s\n",
12087 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012088 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012089 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012090 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012091 case DRM_FORMAT_YUYV:
12092 case DRM_FORMAT_UYVY:
12093 case DRM_FORMAT_YVYU:
12094 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012095 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012096 DRM_DEBUG("unsupported pixel format: %s\n",
12097 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012098 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012099 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012100 break;
12101 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012102 DRM_DEBUG("unsupported pixel format: %s\n",
12103 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012104 return -EINVAL;
12105 }
12106
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012107 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12108 if (mode_cmd->offsets[0] != 0)
12109 return -EINVAL;
12110
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012111 aligned_height = intel_align_height(dev, mode_cmd->height,
12112 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012113 /* FIXME drm helper for size checks (especially planar formats)? */
12114 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12115 return -EINVAL;
12116
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012117 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12118 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012119 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012120
Jesse Barnes79e53942008-11-07 14:24:08 -080012121 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12122 if (ret) {
12123 DRM_ERROR("framebuffer init failed %d\n", ret);
12124 return ret;
12125 }
12126
Jesse Barnes79e53942008-11-07 14:24:08 -080012127 return 0;
12128}
12129
Jesse Barnes79e53942008-11-07 14:24:08 -080012130static struct drm_framebuffer *
12131intel_user_framebuffer_create(struct drm_device *dev,
12132 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012133 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012134{
Chris Wilson05394f32010-11-08 19:18:58 +000012135 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012136
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012137 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12138 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012139 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012140 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012141
Chris Wilsond2dff872011-04-19 08:36:26 +010012142 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012143}
12144
Daniel Vetter4520f532013-10-09 09:18:51 +020012145#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012146static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012147{
12148}
12149#endif
12150
Jesse Barnes79e53942008-11-07 14:24:08 -080012151static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012152 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012153 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012154};
12155
Jesse Barnese70236a2009-09-21 10:42:27 -070012156/* Set up chip specific display functions */
12157static void intel_init_display(struct drm_device *dev)
12158{
12159 struct drm_i915_private *dev_priv = dev->dev_private;
12160
Daniel Vetteree9300b2013-06-03 22:40:22 +020012161 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12162 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012163 else if (IS_CHERRYVIEW(dev))
12164 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012165 else if (IS_VALLEYVIEW(dev))
12166 dev_priv->display.find_dpll = vlv_find_best_dpll;
12167 else if (IS_PINEVIEW(dev))
12168 dev_priv->display.find_dpll = pnv_find_best_dpll;
12169 else
12170 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12171
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012172 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012173 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012174 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012175 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012176 dev_priv->display.crtc_enable = haswell_crtc_enable;
12177 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012178 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012179 dev_priv->display.update_primary_plane =
12180 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012181 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012182 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012183 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012184 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012185 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12186 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012187 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012188 dev_priv->display.update_primary_plane =
12189 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012190 } else if (IS_VALLEYVIEW(dev)) {
12191 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012192 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012193 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12194 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12195 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12196 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012197 dev_priv->display.update_primary_plane =
12198 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012199 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012200 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012201 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012202 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012203 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12204 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012205 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012206 dev_priv->display.update_primary_plane =
12207 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012208 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012209
Jesse Barnese70236a2009-09-21 10:42:27 -070012210 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012211 if (IS_VALLEYVIEW(dev))
12212 dev_priv->display.get_display_clock_speed =
12213 valleyview_get_display_clock_speed;
12214 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012215 dev_priv->display.get_display_clock_speed =
12216 i945_get_display_clock_speed;
12217 else if (IS_I915G(dev))
12218 dev_priv->display.get_display_clock_speed =
12219 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012220 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012221 dev_priv->display.get_display_clock_speed =
12222 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012223 else if (IS_PINEVIEW(dev))
12224 dev_priv->display.get_display_clock_speed =
12225 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012226 else if (IS_I915GM(dev))
12227 dev_priv->display.get_display_clock_speed =
12228 i915gm_get_display_clock_speed;
12229 else if (IS_I865G(dev))
12230 dev_priv->display.get_display_clock_speed =
12231 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012232 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012233 dev_priv->display.get_display_clock_speed =
12234 i855_get_display_clock_speed;
12235 else /* 852, 830 */
12236 dev_priv->display.get_display_clock_speed =
12237 i830_get_display_clock_speed;
12238
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012239 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012240 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012241 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012242 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012243 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012244 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012245 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012246 dev_priv->display.modeset_global_resources =
12247 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012248 } else if (IS_IVYBRIDGE(dev)) {
12249 /* FIXME: detect B0+ stepping and use auto training */
12250 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012251 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012252 dev_priv->display.modeset_global_resources =
12253 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012254 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012255 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012256 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012257 dev_priv->display.modeset_global_resources =
12258 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012259 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012260 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012261 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012262 } else if (IS_VALLEYVIEW(dev)) {
12263 dev_priv->display.modeset_global_resources =
12264 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012265 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012266 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012267
12268 /* Default just returns -ENODEV to indicate unsupported */
12269 dev_priv->display.queue_flip = intel_default_queue_flip;
12270
12271 switch (INTEL_INFO(dev)->gen) {
12272 case 2:
12273 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12274 break;
12275
12276 case 3:
12277 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12278 break;
12279
12280 case 4:
12281 case 5:
12282 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12283 break;
12284
12285 case 6:
12286 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12287 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012288 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012289 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012290 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12291 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012292 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012293
12294 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012295}
12296
Jesse Barnesb690e962010-07-19 13:53:12 -070012297/*
12298 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12299 * resume, or other times. This quirk makes sure that's the case for
12300 * affected systems.
12301 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012302static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012303{
12304 struct drm_i915_private *dev_priv = dev->dev_private;
12305
12306 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012307 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012308}
12309
Keith Packard435793d2011-07-12 14:56:22 -070012310/*
12311 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12312 */
12313static void quirk_ssc_force_disable(struct drm_device *dev)
12314{
12315 struct drm_i915_private *dev_priv = dev->dev_private;
12316 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012317 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012318}
12319
Carsten Emde4dca20e2012-03-15 15:56:26 +010012320/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012321 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12322 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012323 */
12324static void quirk_invert_brightness(struct drm_device *dev)
12325{
12326 struct drm_i915_private *dev_priv = dev->dev_private;
12327 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012328 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012329}
12330
12331struct intel_quirk {
12332 int device;
12333 int subsystem_vendor;
12334 int subsystem_device;
12335 void (*hook)(struct drm_device *dev);
12336};
12337
Egbert Eich5f85f1762012-10-14 15:46:38 +020012338/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12339struct intel_dmi_quirk {
12340 void (*hook)(struct drm_device *dev);
12341 const struct dmi_system_id (*dmi_id_list)[];
12342};
12343
12344static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12345{
12346 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12347 return 1;
12348}
12349
12350static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12351 {
12352 .dmi_id_list = &(const struct dmi_system_id[]) {
12353 {
12354 .callback = intel_dmi_reverse_brightness,
12355 .ident = "NCR Corporation",
12356 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12357 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12358 },
12359 },
12360 { } /* terminating entry */
12361 },
12362 .hook = quirk_invert_brightness,
12363 },
12364};
12365
Ben Widawskyc43b5632012-04-16 14:07:40 -070012366static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012367 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012368 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012369
Jesse Barnesb690e962010-07-19 13:53:12 -070012370 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12371 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12372
Jesse Barnesb690e962010-07-19 13:53:12 -070012373 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12374 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12375
Keith Packard435793d2011-07-12 14:56:22 -070012376 /* Lenovo U160 cannot use SSC on LVDS */
12377 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012378
12379 /* Sony Vaio Y cannot use SSC on LVDS */
12380 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012381
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012382 /* Acer Aspire 5734Z must invert backlight brightness */
12383 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12384
12385 /* Acer/eMachines G725 */
12386 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12387
12388 /* Acer/eMachines e725 */
12389 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12390
12391 /* Acer/Packard Bell NCL20 */
12392 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12393
12394 /* Acer Aspire 4736Z */
12395 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012396
12397 /* Acer Aspire 5336 */
12398 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012399};
12400
12401static void intel_init_quirks(struct drm_device *dev)
12402{
12403 struct pci_dev *d = dev->pdev;
12404 int i;
12405
12406 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12407 struct intel_quirk *q = &intel_quirks[i];
12408
12409 if (d->device == q->device &&
12410 (d->subsystem_vendor == q->subsystem_vendor ||
12411 q->subsystem_vendor == PCI_ANY_ID) &&
12412 (d->subsystem_device == q->subsystem_device ||
12413 q->subsystem_device == PCI_ANY_ID))
12414 q->hook(dev);
12415 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012416 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12417 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12418 intel_dmi_quirks[i].hook(dev);
12419 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012420}
12421
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012422/* Disable the VGA plane that we never use */
12423static void i915_disable_vga(struct drm_device *dev)
12424{
12425 struct drm_i915_private *dev_priv = dev->dev_private;
12426 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012427 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012428
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012429 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012430 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012431 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012432 sr1 = inb(VGA_SR_DATA);
12433 outb(sr1 | 1<<5, VGA_SR_DATA);
12434 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12435 udelay(300);
12436
12437 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12438 POSTING_READ(vga_reg);
12439}
12440
Daniel Vetterf8175862012-04-10 15:50:11 +020012441void intel_modeset_init_hw(struct drm_device *dev)
12442{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012443 intel_prepare_ddi(dev);
12444
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012445 if (IS_VALLEYVIEW(dev))
12446 vlv_update_cdclk(dev);
12447
Daniel Vetterf8175862012-04-10 15:50:11 +020012448 intel_init_clock_gating(dev);
12449
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012450 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012451
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012452 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012453}
12454
Imre Deak7d708ee2013-04-17 14:04:50 +030012455void intel_modeset_suspend_hw(struct drm_device *dev)
12456{
12457 intel_suspend_hw(dev);
12458}
12459
Jesse Barnes79e53942008-11-07 14:24:08 -080012460void intel_modeset_init(struct drm_device *dev)
12461{
Jesse Barnes652c3932009-08-17 13:31:43 -070012462 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012463 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012464 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012465 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012466
12467 drm_mode_config_init(dev);
12468
12469 dev->mode_config.min_width = 0;
12470 dev->mode_config.min_height = 0;
12471
Dave Airlie019d96c2011-09-29 16:20:42 +010012472 dev->mode_config.preferred_depth = 24;
12473 dev->mode_config.prefer_shadow = 1;
12474
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012475 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012476
Jesse Barnesb690e962010-07-19 13:53:12 -070012477 intel_init_quirks(dev);
12478
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012479 intel_init_pm(dev);
12480
Ben Widawskye3c74752013-04-05 13:12:39 -070012481 if (INTEL_INFO(dev)->num_pipes == 0)
12482 return;
12483
Jesse Barnese70236a2009-09-21 10:42:27 -070012484 intel_init_display(dev);
12485
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012486 if (IS_GEN2(dev)) {
12487 dev->mode_config.max_width = 2048;
12488 dev->mode_config.max_height = 2048;
12489 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012490 dev->mode_config.max_width = 4096;
12491 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012492 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012493 dev->mode_config.max_width = 8192;
12494 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012495 }
Damien Lespiau068be562014-03-28 14:17:49 +000012496
12497 if (IS_GEN2(dev)) {
12498 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12499 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12500 } else {
12501 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12502 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12503 }
12504
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012505 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012506
Zhao Yakui28c97732009-10-09 11:39:41 +080012507 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012508 INTEL_INFO(dev)->num_pipes,
12509 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012510
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012511 for_each_pipe(pipe) {
12512 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012513 for_each_sprite(pipe, sprite) {
12514 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012515 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012516 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012517 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012518 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012519 }
12520
Jesse Barnesf42bb702013-12-16 16:34:23 -080012521 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012522 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012523
Paulo Zanoni79f689a2012-10-05 12:05:52 -030012524 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012525 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012526
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012527 /* Just disable it once at startup */
12528 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012529 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012530
12531 /* Just in case the BIOS is doing something questionable. */
12532 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012533
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012534 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012535 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012536 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012537
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012538 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012539 if (!crtc->active)
12540 continue;
12541
Jesse Barnes46f297f2014-03-07 08:57:48 -080012542 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012543 * Note that reserving the BIOS fb up front prevents us
12544 * from stuffing other stolen allocations like the ring
12545 * on top. This prevents some ugliness at boot time, and
12546 * can even allow for smooth boot transitions if the BIOS
12547 * fb is large enough for the active pipe configuration.
12548 */
12549 if (dev_priv->display.get_plane_config) {
12550 dev_priv->display.get_plane_config(crtc,
12551 &crtc->plane_config);
12552 /*
12553 * If the fb is shared between multiple heads, we'll
12554 * just get the first one.
12555 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012556 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012557 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012558 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012559}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012560
Daniel Vetter7fad7982012-07-04 17:51:47 +020012561static void intel_enable_pipe_a(struct drm_device *dev)
12562{
12563 struct intel_connector *connector;
12564 struct drm_connector *crt = NULL;
12565 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012566 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012567
12568 /* We can't just switch on the pipe A, we need to set things up with a
12569 * proper mode and output configuration. As a gross hack, enable pipe A
12570 * by enabling the load detect pipe once. */
12571 list_for_each_entry(connector,
12572 &dev->mode_config.connector_list,
12573 base.head) {
12574 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12575 crt = &connector->base;
12576 break;
12577 }
12578 }
12579
12580 if (!crt)
12581 return;
12582
Rob Clark51fd3712013-11-19 12:10:12 -050012583 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12584 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012585
12586
12587}
12588
Daniel Vetterfa555832012-10-10 23:14:00 +020012589static bool
12590intel_check_plane_mapping(struct intel_crtc *crtc)
12591{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012592 struct drm_device *dev = crtc->base.dev;
12593 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012594 u32 reg, val;
12595
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012596 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012597 return true;
12598
12599 reg = DSPCNTR(!crtc->plane);
12600 val = I915_READ(reg);
12601
12602 if ((val & DISPLAY_PLANE_ENABLE) &&
12603 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12604 return false;
12605
12606 return true;
12607}
12608
Daniel Vetter24929352012-07-02 20:28:59 +020012609static void intel_sanitize_crtc(struct intel_crtc *crtc)
12610{
12611 struct drm_device *dev = crtc->base.dev;
12612 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012613 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012614
Daniel Vetter24929352012-07-02 20:28:59 +020012615 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012616 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012617 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12618
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012619 /* restore vblank interrupts to correct state */
12620 if (crtc->active)
12621 drm_vblank_on(dev, crtc->pipe);
12622 else
12623 drm_vblank_off(dev, crtc->pipe);
12624
Daniel Vetter24929352012-07-02 20:28:59 +020012625 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012626 * disable the crtc (and hence change the state) if it is wrong. Note
12627 * that gen4+ has a fixed plane -> pipe mapping. */
12628 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012629 struct intel_connector *connector;
12630 bool plane;
12631
Daniel Vetter24929352012-07-02 20:28:59 +020012632 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12633 crtc->base.base.id);
12634
12635 /* Pipe has the wrong plane attached and the plane is active.
12636 * Temporarily change the plane mapping and disable everything
12637 * ... */
12638 plane = crtc->plane;
12639 crtc->plane = !plane;
12640 dev_priv->display.crtc_disable(&crtc->base);
12641 crtc->plane = plane;
12642
12643 /* ... and break all links. */
12644 list_for_each_entry(connector, &dev->mode_config.connector_list,
12645 base.head) {
12646 if (connector->encoder->base.crtc != &crtc->base)
12647 continue;
12648
Egbert Eich7f1950f2014-04-25 10:56:22 +020012649 connector->base.dpms = DRM_MODE_DPMS_OFF;
12650 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012651 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012652 /* multiple connectors may have the same encoder:
12653 * handle them and break crtc link separately */
12654 list_for_each_entry(connector, &dev->mode_config.connector_list,
12655 base.head)
12656 if (connector->encoder->base.crtc == &crtc->base) {
12657 connector->encoder->base.crtc = NULL;
12658 connector->encoder->connectors_active = false;
12659 }
Daniel Vetter24929352012-07-02 20:28:59 +020012660
12661 WARN_ON(crtc->active);
12662 crtc->base.enabled = false;
12663 }
Daniel Vetter24929352012-07-02 20:28:59 +020012664
Daniel Vetter7fad7982012-07-04 17:51:47 +020012665 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12666 crtc->pipe == PIPE_A && !crtc->active) {
12667 /* BIOS forgot to enable pipe A, this mostly happens after
12668 * resume. Force-enable the pipe to fix this, the update_dpms
12669 * call below we restore the pipe to the right state, but leave
12670 * the required bits on. */
12671 intel_enable_pipe_a(dev);
12672 }
12673
Daniel Vetter24929352012-07-02 20:28:59 +020012674 /* Adjust the state of the output pipe according to whether we
12675 * have active connectors/encoders. */
12676 intel_crtc_update_dpms(&crtc->base);
12677
12678 if (crtc->active != crtc->base.enabled) {
12679 struct intel_encoder *encoder;
12680
12681 /* This can happen either due to bugs in the get_hw_state
12682 * functions or because the pipe is force-enabled due to the
12683 * pipe A quirk. */
12684 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12685 crtc->base.base.id,
12686 crtc->base.enabled ? "enabled" : "disabled",
12687 crtc->active ? "enabled" : "disabled");
12688
12689 crtc->base.enabled = crtc->active;
12690
12691 /* Because we only establish the connector -> encoder ->
12692 * crtc links if something is active, this means the
12693 * crtc is now deactivated. Break the links. connector
12694 * -> encoder links are only establish when things are
12695 * actually up, hence no need to break them. */
12696 WARN_ON(crtc->active);
12697
12698 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12699 WARN_ON(encoder->connectors_active);
12700 encoder->base.crtc = NULL;
12701 }
12702 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012703
12704 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012705 /*
12706 * We start out with underrun reporting disabled to avoid races.
12707 * For correct bookkeeping mark this on active crtcs.
12708 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012709 * Also on gmch platforms we dont have any hardware bits to
12710 * disable the underrun reporting. Which means we need to start
12711 * out with underrun reporting disabled also on inactive pipes,
12712 * since otherwise we'll complain about the garbage we read when
12713 * e.g. coming up after runtime pm.
12714 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012715 * No protection against concurrent access is required - at
12716 * worst a fifo underrun happens which also sets this to false.
12717 */
12718 crtc->cpu_fifo_underrun_disabled = true;
12719 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012720
12721 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012722 }
Daniel Vetter24929352012-07-02 20:28:59 +020012723}
12724
12725static void intel_sanitize_encoder(struct intel_encoder *encoder)
12726{
12727 struct intel_connector *connector;
12728 struct drm_device *dev = encoder->base.dev;
12729
12730 /* We need to check both for a crtc link (meaning that the
12731 * encoder is active and trying to read from a pipe) and the
12732 * pipe itself being active. */
12733 bool has_active_crtc = encoder->base.crtc &&
12734 to_intel_crtc(encoder->base.crtc)->active;
12735
12736 if (encoder->connectors_active && !has_active_crtc) {
12737 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12738 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012739 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012740
12741 /* Connector is active, but has no active pipe. This is
12742 * fallout from our resume register restoring. Disable
12743 * the encoder manually again. */
12744 if (encoder->base.crtc) {
12745 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12746 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012747 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012748 encoder->disable(encoder);
12749 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012750 encoder->base.crtc = NULL;
12751 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012752
12753 /* Inconsistent output/port/pipe state happens presumably due to
12754 * a bug in one of the get_hw_state functions. Or someplace else
12755 * in our code, like the register restore mess on resume. Clamp
12756 * things to off as a safer default. */
12757 list_for_each_entry(connector,
12758 &dev->mode_config.connector_list,
12759 base.head) {
12760 if (connector->encoder != encoder)
12761 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012762 connector->base.dpms = DRM_MODE_DPMS_OFF;
12763 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012764 }
12765 }
12766 /* Enabled encoders without active connectors will be fixed in
12767 * the crtc fixup. */
12768}
12769
Imre Deak04098752014-02-18 00:02:16 +020012770void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012771{
12772 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012773 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012774
Imre Deak04098752014-02-18 00:02:16 +020012775 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12776 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12777 i915_disable_vga(dev);
12778 }
12779}
12780
12781void i915_redisable_vga(struct drm_device *dev)
12782{
12783 struct drm_i915_private *dev_priv = dev->dev_private;
12784
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012785 /* This function can be called both from intel_modeset_setup_hw_state or
12786 * at a very early point in our resume sequence, where the power well
12787 * structures are not yet restored. Since this function is at a very
12788 * paranoid "someone might have enabled VGA while we were not looking"
12789 * level, just check if the power well is enabled instead of trying to
12790 * follow the "don't touch the power well if we don't need it" policy
12791 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012792 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012793 return;
12794
Imre Deak04098752014-02-18 00:02:16 +020012795 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012796}
12797
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012798static bool primary_get_hw_state(struct intel_crtc *crtc)
12799{
12800 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12801
12802 if (!crtc->active)
12803 return false;
12804
12805 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12806}
12807
Daniel Vetter30e984d2013-06-05 13:34:17 +020012808static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012809{
12810 struct drm_i915_private *dev_priv = dev->dev_private;
12811 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012812 struct intel_crtc *crtc;
12813 struct intel_encoder *encoder;
12814 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012815 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012816
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012817 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012818 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012819
Daniel Vetter99535992014-04-13 12:00:33 +020012820 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12821
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012822 crtc->active = dev_priv->display.get_pipe_config(crtc,
12823 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012824
12825 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012826 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012827
12828 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12829 crtc->base.base.id,
12830 crtc->active ? "enabled" : "disabled");
12831 }
12832
Daniel Vetter53589012013-06-05 13:34:16 +020012833 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012834 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012835 intel_ddi_setup_hw_pll_state(dev);
12836
Daniel Vetter53589012013-06-05 13:34:16 +020012837 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12838 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12839
12840 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12841 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012842 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012843 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12844 pll->active++;
12845 }
12846 pll->refcount = pll->active;
12847
Daniel Vetter35c95372013-07-17 06:55:04 +020012848 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12849 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020012850 }
12851
Daniel Vetter24929352012-07-02 20:28:59 +020012852 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12853 base.head) {
12854 pipe = 0;
12855
12856 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012857 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12858 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012859 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012860 } else {
12861 encoder->base.crtc = NULL;
12862 }
12863
12864 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012865 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012866 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012867 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012868 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012869 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012870 }
12871
12872 list_for_each_entry(connector, &dev->mode_config.connector_list,
12873 base.head) {
12874 if (connector->get_hw_state(connector)) {
12875 connector->base.dpms = DRM_MODE_DPMS_ON;
12876 connector->encoder->connectors_active = true;
12877 connector->base.encoder = &connector->encoder->base;
12878 } else {
12879 connector->base.dpms = DRM_MODE_DPMS_OFF;
12880 connector->base.encoder = NULL;
12881 }
12882 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12883 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012884 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012885 connector->base.encoder ? "enabled" : "disabled");
12886 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012887}
12888
12889/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12890 * and i915 state tracking structures. */
12891void intel_modeset_setup_hw_state(struct drm_device *dev,
12892 bool force_restore)
12893{
12894 struct drm_i915_private *dev_priv = dev->dev_private;
12895 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012896 struct intel_crtc *crtc;
12897 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012898 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012899
12900 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012901
Jesse Barnesbabea612013-06-26 18:57:38 +030012902 /*
12903 * Now that we have the config, copy it to each CRTC struct
12904 * Note that this could go away if we move to using crtc_config
12905 * checking everywhere.
12906 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012907 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012908 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012909 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012910 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12911 crtc->base.base.id);
12912 drm_mode_debug_printmodeline(&crtc->base.mode);
12913 }
12914 }
12915
Daniel Vetter24929352012-07-02 20:28:59 +020012916 /* HW state is read out, now we need to sanitize this mess. */
12917 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12918 base.head) {
12919 intel_sanitize_encoder(encoder);
12920 }
12921
12922 for_each_pipe(pipe) {
12923 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12924 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012925 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012926 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012927
Daniel Vetter35c95372013-07-17 06:55:04 +020012928 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12929 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12930
12931 if (!pll->on || pll->active)
12932 continue;
12933
12934 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12935
12936 pll->disable(dev_priv, pll);
12937 pll->on = false;
12938 }
12939
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012940 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012941 ilk_wm_get_hw_state(dev);
12942
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012943 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012944 i915_redisable_vga(dev);
12945
Daniel Vetterf30da182013-04-11 20:22:50 +020012946 /*
12947 * We need to use raw interfaces for restoring state to avoid
12948 * checking (bogus) intermediate states.
12949 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012950 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012951 struct drm_crtc *crtc =
12952 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012953
12954 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012955 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012956 }
12957 } else {
12958 intel_modeset_update_staged_output_state(dev);
12959 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012960
12961 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012962}
12963
12964void intel_modeset_gem_init(struct drm_device *dev)
12965{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012966 struct drm_crtc *c;
12967 struct intel_framebuffer *fb;
12968
Imre Deakae484342014-03-31 15:10:44 +030012969 mutex_lock(&dev->struct_mutex);
12970 intel_init_gt_powersave(dev);
12971 mutex_unlock(&dev->struct_mutex);
12972
Chris Wilson1833b132012-05-09 11:56:28 +010012973 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012974
12975 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012976
12977 /*
12978 * Make sure any fbs we allocated at startup are properly
12979 * pinned & fenced. When we do the allocation it's too early
12980 * for this.
12981 */
12982 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012983 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012984 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012985 continue;
12986
Dave Airlie66e514c2014-04-03 07:51:54 +100012987 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012988 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12989 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12990 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012991 drm_framebuffer_unreference(c->primary->fb);
12992 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012993 }
12994 }
12995 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012996}
12997
Imre Deak4932e2c2014-02-11 17:12:48 +020012998void intel_connector_unregister(struct intel_connector *intel_connector)
12999{
13000 struct drm_connector *connector = &intel_connector->base;
13001
13002 intel_panel_destroy_backlight(connector);
13003 drm_sysfs_connector_remove(connector);
13004}
13005
Jesse Barnes79e53942008-11-07 14:24:08 -080013006void intel_modeset_cleanup(struct drm_device *dev)
13007{
Jesse Barnes652c3932009-08-17 13:31:43 -070013008 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013009 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013010
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013011 /*
13012 * Interrupts and polling as the first thing to avoid creating havoc.
13013 * Too much stuff here (turning of rps, connectors, ...) would
13014 * experience fancy races otherwise.
13015 */
13016 drm_irq_uninstall(dev);
13017 cancel_work_sync(&dev_priv->hotplug_work);
13018 /*
13019 * Due to the hpd irq storm handling the hotplug work can re-arm the
13020 * poll handlers. Hence disable polling after hpd handling is shut down.
13021 */
Keith Packardf87ea762010-10-03 19:36:26 -070013022 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013023
Jesse Barnes652c3932009-08-17 13:31:43 -070013024 mutex_lock(&dev->struct_mutex);
13025
Jesse Barnes723bfd72010-10-07 16:01:13 -070013026 intel_unregister_dsm_handler();
13027
Chris Wilson973d04f2011-07-08 12:22:37 +010013028 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013029
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013030 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013031
Daniel Vetter930ebb42012-06-29 23:32:16 +020013032 ironlake_teardown_rc6(dev);
13033
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013034 mutex_unlock(&dev->struct_mutex);
13035
Chris Wilson1630fe72011-07-08 12:22:42 +010013036 /* flush any delayed tasks or pending work */
13037 flush_scheduled_work();
13038
Jani Nikuladb31af12013-11-08 16:48:53 +020013039 /* destroy the backlight and sysfs files before encoders/connectors */
13040 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013041 struct intel_connector *intel_connector;
13042
13043 intel_connector = to_intel_connector(connector);
13044 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013045 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013046
Jesse Barnes79e53942008-11-07 14:24:08 -080013047 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013048
13049 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013050
13051 mutex_lock(&dev->struct_mutex);
13052 intel_cleanup_gt_powersave(dev);
13053 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013054}
13055
Dave Airlie28d52042009-09-21 14:33:58 +100013056/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013057 * Return which encoder is currently attached for connector.
13058 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013059struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013060{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013061 return &intel_attached_encoder(connector)->base;
13062}
Jesse Barnes79e53942008-11-07 14:24:08 -080013063
Chris Wilsondf0e9242010-09-09 16:20:55 +010013064void intel_connector_attach_encoder(struct intel_connector *connector,
13065 struct intel_encoder *encoder)
13066{
13067 connector->encoder = encoder;
13068 drm_mode_connector_attach_encoder(&connector->base,
13069 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013070}
Dave Airlie28d52042009-09-21 14:33:58 +100013071
13072/*
13073 * set vga decode state - true == enable VGA decode
13074 */
13075int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13076{
13077 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013078 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013079 u16 gmch_ctrl;
13080
Chris Wilson75fa0412014-02-07 18:37:02 -020013081 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13082 DRM_ERROR("failed to read control word\n");
13083 return -EIO;
13084 }
13085
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013086 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13087 return 0;
13088
Dave Airlie28d52042009-09-21 14:33:58 +100013089 if (state)
13090 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13091 else
13092 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013093
13094 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13095 DRM_ERROR("failed to write control word\n");
13096 return -EIO;
13097 }
13098
Dave Airlie28d52042009-09-21 14:33:58 +100013099 return 0;
13100}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013101
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013102struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013103
13104 u32 power_well_driver;
13105
Chris Wilson63b66e52013-08-08 15:12:06 +020013106 int num_transcoders;
13107
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013108 struct intel_cursor_error_state {
13109 u32 control;
13110 u32 position;
13111 u32 base;
13112 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013113 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013114
13115 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013116 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013117 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013118 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013119 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013120
13121 struct intel_plane_error_state {
13122 u32 control;
13123 u32 stride;
13124 u32 size;
13125 u32 pos;
13126 u32 addr;
13127 u32 surface;
13128 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013129 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013130
13131 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013132 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013133 enum transcoder cpu_transcoder;
13134
13135 u32 conf;
13136
13137 u32 htotal;
13138 u32 hblank;
13139 u32 hsync;
13140 u32 vtotal;
13141 u32 vblank;
13142 u32 vsync;
13143 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013144};
13145
13146struct intel_display_error_state *
13147intel_display_capture_error_state(struct drm_device *dev)
13148{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013149 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013150 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013151 int transcoders[] = {
13152 TRANSCODER_A,
13153 TRANSCODER_B,
13154 TRANSCODER_C,
13155 TRANSCODER_EDP,
13156 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013157 int i;
13158
Chris Wilson63b66e52013-08-08 15:12:06 +020013159 if (INTEL_INFO(dev)->num_pipes == 0)
13160 return NULL;
13161
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013162 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013163 if (error == NULL)
13164 return NULL;
13165
Imre Deak190be112013-11-25 17:15:31 +020013166 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013167 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13168
Damien Lespiau52331302012-08-15 19:23:25 +010013169 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013170 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013171 intel_display_power_enabled_unlocked(dev_priv,
13172 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013173 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013174 continue;
13175
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013176 error->cursor[i].control = I915_READ(CURCNTR(i));
13177 error->cursor[i].position = I915_READ(CURPOS(i));
13178 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013179
13180 error->plane[i].control = I915_READ(DSPCNTR(i));
13181 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013182 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013183 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013184 error->plane[i].pos = I915_READ(DSPPOS(i));
13185 }
Paulo Zanonica291362013-03-06 20:03:14 -030013186 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13187 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013188 if (INTEL_INFO(dev)->gen >= 4) {
13189 error->plane[i].surface = I915_READ(DSPSURF(i));
13190 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13191 }
13192
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013193 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013194
13195 if (!HAS_PCH_SPLIT(dev))
13196 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013197 }
13198
13199 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13200 if (HAS_DDI(dev_priv->dev))
13201 error->num_transcoders++; /* Account for eDP. */
13202
13203 for (i = 0; i < error->num_transcoders; i++) {
13204 enum transcoder cpu_transcoder = transcoders[i];
13205
Imre Deakddf9c532013-11-27 22:02:02 +020013206 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013207 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013208 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013209 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013210 continue;
13211
Chris Wilson63b66e52013-08-08 15:12:06 +020013212 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13213
13214 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13215 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13216 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13217 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13218 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13219 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13220 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013221 }
13222
13223 return error;
13224}
13225
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013226#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13227
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013228void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013229intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013230 struct drm_device *dev,
13231 struct intel_display_error_state *error)
13232{
13233 int i;
13234
Chris Wilson63b66e52013-08-08 15:12:06 +020013235 if (!error)
13236 return;
13237
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013238 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013239 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013240 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013241 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013242 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013243 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013244 err_printf(m, " Power: %s\n",
13245 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013246 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013247 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013248
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013249 err_printf(m, "Plane [%d]:\n", i);
13250 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13251 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013252 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013253 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13254 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013255 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013256 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013257 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013258 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013259 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13260 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013261 }
13262
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013263 err_printf(m, "Cursor [%d]:\n", i);
13264 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13265 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13266 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013267 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013268
13269 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013270 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013271 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013272 err_printf(m, " Power: %s\n",
13273 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013274 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13275 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13276 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13277 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13278 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13279 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13280 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13281 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013282}