blob: aa8607a9e49c2dfa76a346221cb16673b1add3a7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter3eebaec2014-10-24 16:45:21 +020058#define DRIVER_DATE "20141024"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
61#define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
Jesse Barnes317c35d2008-08-25 15:11:06 -070063enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020064 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070065 PIPE_A = 0,
66 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020068 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070070};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080071#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070072
Paulo Zanonia5c961d2012-10-24 15:59:34 -020073enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020077 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020079};
80#define transcoder_name(t) ((t) + 'A')
81
Damien Lespiau84139d12014-03-28 00:18:32 +053082/*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88#define I915_MAX_PLANES 3
89
Jesse Barnes80824002009-09-10 15:28:06 -070090enum plane {
91 PLANE_A = 0,
92 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080093 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070094};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080095#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080096
Damien Lespiaud615a162014-03-03 17:31:48 +000097#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030098
Eugeni Dodonov2b139522012-03-29 12:32:22 -030099enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106};
107#define port_name(p) ((p) + 'A')
108
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300109#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800110
111enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114};
115
116enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119};
120
Paulo Zanonib97186f2013-05-03 12:15:36 -0300121enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300131 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300143 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200144 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300145 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300146 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300147
148 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300149};
150
151#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300154#define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300157
Egbert Eich1d843f92013-02-25 12:06:49 -0500158enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169};
170
Chris Wilson2a2d5482012-12-03 11:49:06 +0000171#define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700177
Damien Lespiau055e3932014-08-18 13:49:10 +0100178#define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100180#define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000182#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800183
Damien Lespiaud79b8142014-05-13 23:32:23 +0100184#define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
Damien Lespiaud063ae42014-05-13 23:32:21 +0100187#define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
Damien Lespiaub2784e12014-08-05 11:29:37 +0100190#define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200195#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800199#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
Borun Fub04c5bd2014-07-12 10:02:27 +0530203#define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
Daniel Vettere7b903d2013-06-05 13:34:14 +0200207struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100208struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100209struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200210
Daniel Vettere2b78262013-06-07 23:10:03 +0200211enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
216 DPLL_ID_WRPLL1 = 0,
217 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200218};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100219#define I915_NUM_PLLS 2
220
Daniel Vetter53589012013-06-05 13:34:16 +0200221struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100222 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200223 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200224 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200225 uint32_t fp0;
226 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100227
228 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300229 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200230};
231
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200232struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200233 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200234 struct intel_dpll_hw_state hw_state;
235};
236
237struct intel_shared_dpll {
238 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200239 struct intel_shared_dpll_config *new_config;
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 int active; /* count of number of active CRTCs (i.e. DPMS on) */
242 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200243 const char *name;
244 /* should match the index in the dev_priv->shared_dplls array */
245 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300246 /* The mode_set hook is optional and should be used together with the
247 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200248 void (*mode_set)(struct drm_i915_private *dev_priv,
249 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200250 void (*enable)(struct drm_i915_private *dev_priv,
251 struct intel_shared_dpll *pll);
252 void (*disable)(struct drm_i915_private *dev_priv,
253 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200254 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
255 struct intel_shared_dpll *pll,
256 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100259/* Used by dp and fdi links */
260struct intel_link_m_n {
261 uint32_t tu;
262 uint32_t gmch_m;
263 uint32_t gmch_n;
264 uint32_t link_m;
265 uint32_t link_n;
266};
267
268void intel_link_compute_m_n(int bpp, int nlanes,
269 int pixel_clock, int link_clock,
270 struct intel_link_m_n *m_n);
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272/* Interface history:
273 *
274 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100275 * 1.2: Add Power Management
276 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100277 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000278 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000279 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
280 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 */
282#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000283#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284#define DRIVER_PATCHLEVEL 0
285
Chris Wilson23bc5982010-09-29 16:10:57 +0100286#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700287
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700288struct opregion_header;
289struct opregion_acpi;
290struct opregion_swsci;
291struct opregion_asle;
292
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100293struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700294 struct opregion_header __iomem *header;
295 struct opregion_acpi __iomem *acpi;
296 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300297 u32 swsci_gbda_sub_functions;
298 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700299 struct opregion_asle __iomem *asle;
300 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000301 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200302 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100303};
Chris Wilson44834a62010-08-19 16:09:23 +0100304#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100305
Chris Wilson6ef3d422010-08-04 20:26:07 +0100306struct intel_overlay;
307struct intel_overlay_error_state;
308
Daniel Vetterba8286f2014-09-11 07:43:25 +0200309struct drm_local_map;
310
Dave Airlie7c1c2872008-11-28 14:22:24 +1000311struct drm_i915_master_private {
Daniel Vetterba8286f2014-09-11 07:43:25 +0200312 struct drm_local_map *sarea;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000313 struct _drm_i915_sarea *sarea_priv;
314};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800315#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300316#define I915_MAX_NUM_FENCES 32
317/* 32 fences + sign bit for FENCE_REG_NONE */
318#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800319
320struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200321 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000322 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100323 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800324};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000325
yakui_zhao9b9d1722009-05-31 17:17:17 +0800326struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100327 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800328 u8 dvo_port;
329 u8 slave_addr;
330 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100331 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400332 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800333};
334
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000335struct intel_display_error_state;
336
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700337struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200338 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800339 struct timeval time;
340
Mika Kuoppalacb383002014-02-25 17:11:25 +0200341 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200342 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200343 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200344
Ben Widawsky585b0282014-01-30 00:19:37 -0800345 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700346 u32 eir;
347 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700348 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700349 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700350 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000351 u32 derrmr;
352 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800353 u32 error; /* gen6+ */
354 u32 err_int; /* gen7 */
355 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800356 u32 gac_eco;
357 u32 gam_ecochk;
358 u32 gab_ctl;
359 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800360 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800361 u64 fence[I915_MAX_NUM_FENCES];
362 struct intel_overlay_error_state *overlay;
363 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700364 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800365
Chris Wilson52d39a22012-02-15 11:25:37 +0000366 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000367 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800368 /* Software tracked state */
369 bool waiting;
370 int hangcheck_score;
371 enum intel_ring_hangcheck_action hangcheck_action;
372 int num_requests;
373
374 /* our own tracking of ring head and tail */
375 u32 cpu_ring_head;
376 u32 cpu_ring_tail;
377
378 u32 semaphore_seqno[I915_NUM_RINGS - 1];
379
380 /* Register state */
381 u32 tail;
382 u32 head;
383 u32 ctl;
384 u32 hws;
385 u32 ipeir;
386 u32 ipehr;
387 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800388 u32 bbstate;
389 u32 instpm;
390 u32 instps;
391 u32 seqno;
392 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000393 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800394 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700395 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800396 u32 rc_psmi; /* sleep state */
397 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
398
Chris Wilson52d39a22012-02-15 11:25:37 +0000399 struct drm_i915_error_object {
400 int page_count;
401 u32 gtt_offset;
402 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200403 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800404
Chris Wilson52d39a22012-02-15 11:25:37 +0000405 struct drm_i915_error_request {
406 long jiffies;
407 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000408 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000409 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800410
411 struct {
412 u32 gfx_mode;
413 union {
414 u64 pdp[4];
415 u32 pp_dir_base;
416 };
417 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200418
419 pid_t pid;
420 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000421 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100422
Chris Wilson9df30792010-02-18 10:24:56 +0000423 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000424 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000425 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100426 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000427 u32 gtt_offset;
428 u32 read_domains;
429 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200430 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000431 s32 pinned:2;
432 u32 tiling:2;
433 u32 dirty:1;
434 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100435 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100436 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100437 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700438 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800439
Ben Widawsky95f53012013-07-31 17:00:15 -0700440 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100441 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700442};
443
Jani Nikula7bd688c2013-11-08 16:48:56 +0200444struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200445struct intel_encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100446struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800447struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100448struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200449struct intel_limit;
450struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100451
Jesse Barnese70236a2009-09-21 10:42:27 -0700452struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400453 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200454 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700455 void (*disable_fbc)(struct drm_device *dev);
456 int (*get_display_clock_speed)(struct drm_device *dev);
457 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200458 /**
459 * find_dpll() - Find the best values for the PLL
460 * @limit: limits for the PLL
461 * @crtc: current CRTC
462 * @target: target frequency in kHz
463 * @refclk: reference clock frequency in kHz
464 * @match_clock: if provided, @best_clock P divider must
465 * match the P divider from @match_clock
466 * used for LVDS downclocking
467 * @best_clock: best PLL values found
468 *
469 * Returns true on success, false on failure.
470 */
471 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300472 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200473 int target, int refclk,
474 struct dpll *match_clock,
475 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300476 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300477 void (*update_sprite_wm)(struct drm_plane *plane,
478 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200479 uint32_t sprite_width, uint32_t sprite_height,
480 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200481 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100482 /* Returns the active state of the crtc, and if the crtc is active,
483 * fills out the pipe-config with the hw state. */
484 bool (*get_pipe_config)(struct intel_crtc *,
485 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800486 void (*get_plane_config)(struct intel_crtc *,
487 struct intel_plane_config *);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200488 int (*crtc_compute_clock)(struct intel_crtc *crtc);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200489 void (*crtc_enable)(struct drm_crtc *crtc);
490 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100491 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200492 void (*audio_codec_enable)(struct drm_connector *connector,
493 struct intel_encoder *encoder,
494 struct drm_display_mode *mode);
495 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700496 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700497 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700498 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
499 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700500 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100501 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700502 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200503 void (*update_primary_plane)(struct drm_crtc *crtc,
504 struct drm_framebuffer *fb,
505 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100506 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700507 /* clock updates for mode set */
508 /* cursor updates */
509 /* render clock increase/decrease */
510 /* display clock increase/decrease */
511 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200512
513 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200514 uint32_t (*get_backlight)(struct intel_connector *connector);
515 void (*set_backlight)(struct intel_connector *connector,
516 uint32_t level);
517 void (*disable_backlight)(struct intel_connector *connector);
518 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700519};
520
Chris Wilson907b28c2013-07-19 20:36:52 +0100521struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530522 void (*force_wake_get)(struct drm_i915_private *dev_priv,
523 int fw_engine);
524 void (*force_wake_put)(struct drm_i915_private *dev_priv,
525 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700526
527 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
528 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
529 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
530 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
531
532 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
533 uint8_t val, bool trace);
534 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
535 uint16_t val, bool trace);
536 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
537 uint32_t val, bool trace);
538 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
539 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300540};
541
Chris Wilson907b28c2013-07-19 20:36:52 +0100542struct intel_uncore {
543 spinlock_t lock; /** lock is also taken in irq contexts. */
544
545 struct intel_uncore_funcs funcs;
546
547 unsigned fifo_count;
548 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100549
Deepak S940aece2013-11-23 14:55:43 +0530550 unsigned fw_rendercount;
551 unsigned fw_mediacount;
552
Chris Wilson82326442014-03-05 12:00:39 +0000553 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100554};
555
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100556#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
557 func(is_mobile) sep \
558 func(is_i85x) sep \
559 func(is_i915g) sep \
560 func(is_i945gm) sep \
561 func(is_g33) sep \
562 func(need_gfx_hws) sep \
563 func(is_g4x) sep \
564 func(is_pineview) sep \
565 func(is_broadwater) sep \
566 func(is_crestline) sep \
567 func(is_ivybridge) sep \
568 func(is_valleyview) sep \
569 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530570 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700571 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100572 func(has_fbc) sep \
573 func(has_pipe_cxsr) sep \
574 func(has_hotplug) sep \
575 func(cursor_needs_physical) sep \
576 func(has_overlay) sep \
577 func(overlay_needs_physical) sep \
578 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100579 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100580 func(has_ddi) sep \
581 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200582
Damien Lespiaua587f772013-04-22 18:40:38 +0100583#define DEFINE_FLAG(name) u8 name:1
584#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200585
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500586struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200587 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100588 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700589 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000590 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000591 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700592 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100593 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200594 /* Register offsets for the various display pipes and transcoders */
595 int pipe_offsets[I915_MAX_TRANSCODERS];
596 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200597 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300598 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500599};
600
Damien Lespiaua587f772013-04-22 18:40:38 +0100601#undef DEFINE_FLAG
602#undef SEP_SEMICOLON
603
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800604enum i915_cache_level {
605 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100606 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
607 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
608 caches, eg sampler/render caches, and the
609 large Last-Level-Cache. LLC is coherent with
610 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100611 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800612};
613
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300614struct i915_ctx_hang_stats {
615 /* This context had batch pending when hang was declared */
616 unsigned batch_pending;
617
618 /* This context had batch active when hang was declared */
619 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300620
621 /* Time when this context was last blamed for a GPU reset */
622 unsigned long guilty_ts;
623
624 /* This context is banned to submit more work */
625 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300626};
Ben Widawsky40521052012-06-04 14:42:43 -0700627
628/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100629#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100630/**
631 * struct intel_context - as the name implies, represents a context.
632 * @ref: reference count.
633 * @user_handle: userspace tracking identity for this context.
634 * @remap_slice: l3 row remapping information.
635 * @file_priv: filp associated with this context (NULL for global default
636 * context).
637 * @hang_stats: information about the role of this context in possible GPU
638 * hangs.
639 * @vm: virtual memory space used by this context.
640 * @legacy_hw_ctx: render context backing object and whether it is correctly
641 * initialized (legacy ring submission mechanism only).
642 * @link: link in the global list of contexts.
643 *
644 * Contexts are memory images used by the hardware to store copies of their
645 * internal state.
646 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100647struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300648 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100649 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700650 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700651 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300652 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200653 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700654
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100655 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100656 struct {
657 struct drm_i915_gem_object *rcs_state;
658 bool initialized;
659 } legacy_hw_ctx;
660
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100661 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100662 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100663 struct {
664 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100665 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100666 } engine[I915_NUM_RINGS];
667
Ben Widawskya33afea2013-09-17 21:12:45 -0700668 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700669};
670
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700671struct i915_fbc {
672 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700673 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700674 unsigned int fb_id;
675 enum plane plane;
676 int y;
677
Ben Widawskyc4213882014-06-19 12:06:10 -0700678 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700679 struct drm_mm_node *compressed_llb;
680
Rodrigo Vivida46f932014-08-01 02:04:45 -0700681 bool false_color;
682
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300683 /* Tracks whether the HW is actually enabled, not whether the feature is
684 * possible. */
685 bool enabled;
686
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400687 /* On gen8 some rings cannont perform fbc clean operation so for now
688 * we are doing this on SW with mmio.
689 * This variable works in the opposite information direction
690 * of ring->fbc_dirty telling software on frontbuffer tracking
691 * to perform the cache clean on sw side.
692 */
693 bool need_sw_cache_clean;
694
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700695 struct intel_fbc_work {
696 struct delayed_work work;
697 struct drm_crtc *crtc;
698 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700699 } *fbc_work;
700
Chris Wilson29ebf902013-07-27 17:23:55 +0100701 enum no_fbc_reason {
702 FBC_OK, /* FBC is enabled */
703 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700704 FBC_NO_OUTPUT, /* no outputs enabled to compress */
705 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
706 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
707 FBC_MODE_TOO_LARGE, /* mode too large for compression */
708 FBC_BAD_PLANE, /* fbc not supported on plane */
709 FBC_NOT_TILED, /* buffer not tiled */
710 FBC_MULTIPLE_PIPES, /* more than one pipe active */
711 FBC_MODULE_PARAM,
712 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
713 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800714};
715
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530716struct i915_drrs {
717 struct intel_connector *connector;
718};
719
Daniel Vetter2807cf62014-07-11 10:30:11 -0700720struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300721struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700722 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300723 bool sink_support;
724 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700725 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700726 bool active;
727 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700728 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300729};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700730
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800731enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300732 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800733 PCH_IBX, /* Ibexpeak PCH */
734 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300735 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530736 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700737 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800738};
739
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200740enum intel_sbi_destination {
741 SBI_ICLK,
742 SBI_MPHY,
743};
744
Jesse Barnesb690e962010-07-19 13:53:12 -0700745#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700746#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100747#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000748#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300749#define QUIRK_PIPEB_FORCE (1<<4)
Jesse Barnesb690e962010-07-19 13:53:12 -0700750
Dave Airlie8be48d92010-03-30 05:34:14 +0000751struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100752struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000753
Daniel Vetterc2b91522012-02-14 22:37:19 +0100754struct intel_gmbus {
755 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000756 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100757 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100758 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100759 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100760 struct drm_i915_private *dev_priv;
761};
762
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100763struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000764 u8 saveLBB;
765 u32 saveDSPACNTR;
766 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000767 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000768 u32 savePIPEACONF;
769 u32 savePIPEBCONF;
770 u32 savePIPEASRC;
771 u32 savePIPEBSRC;
772 u32 saveFPA0;
773 u32 saveFPA1;
774 u32 saveDPLL_A;
775 u32 saveDPLL_A_MD;
776 u32 saveHTOTAL_A;
777 u32 saveHBLANK_A;
778 u32 saveHSYNC_A;
779 u32 saveVTOTAL_A;
780 u32 saveVBLANK_A;
781 u32 saveVSYNC_A;
782 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000783 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800784 u32 saveTRANS_HTOTAL_A;
785 u32 saveTRANS_HBLANK_A;
786 u32 saveTRANS_HSYNC_A;
787 u32 saveTRANS_VTOTAL_A;
788 u32 saveTRANS_VBLANK_A;
789 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000790 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000791 u32 saveDSPASTRIDE;
792 u32 saveDSPASIZE;
793 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700794 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000795 u32 saveDSPASURF;
796 u32 saveDSPATILEOFF;
797 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700798 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000799 u32 saveBLC_PWM_CTL;
800 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200801 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800802 u32 saveBLC_CPU_PWM_CTL;
803 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000804 u32 saveFPB0;
805 u32 saveFPB1;
806 u32 saveDPLL_B;
807 u32 saveDPLL_B_MD;
808 u32 saveHTOTAL_B;
809 u32 saveHBLANK_B;
810 u32 saveHSYNC_B;
811 u32 saveVTOTAL_B;
812 u32 saveVBLANK_B;
813 u32 saveVSYNC_B;
814 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000815 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800816 u32 saveTRANS_HTOTAL_B;
817 u32 saveTRANS_HBLANK_B;
818 u32 saveTRANS_HSYNC_B;
819 u32 saveTRANS_VTOTAL_B;
820 u32 saveTRANS_VBLANK_B;
821 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000822 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000823 u32 saveDSPBSTRIDE;
824 u32 saveDSPBSIZE;
825 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700826 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000827 u32 saveDSPBSURF;
828 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700829 u32 saveVGA0;
830 u32 saveVGA1;
831 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000832 u32 saveVGACNTRL;
833 u32 saveADPA;
834 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700835 u32 savePP_ON_DELAYS;
836 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000837 u32 saveDVOA;
838 u32 saveDVOB;
839 u32 saveDVOC;
840 u32 savePP_ON;
841 u32 savePP_OFF;
842 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700843 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000844 u32 savePFIT_CONTROL;
845 u32 save_palette_a[256];
846 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000847 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000848 u32 saveIER;
849 u32 saveIIR;
850 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800851 u32 saveDEIER;
852 u32 saveDEIMR;
853 u32 saveGTIER;
854 u32 saveGTIMR;
855 u32 saveFDI_RXA_IMR;
856 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800857 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800858 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000859 u32 saveSWF0[16];
860 u32 saveSWF1[16];
861 u32 saveSWF2[3];
862 u8 saveMSR;
863 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800864 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000865 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000866 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000867 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000868 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200869 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000870 u32 saveCURACNTR;
871 u32 saveCURAPOS;
872 u32 saveCURABASE;
873 u32 saveCURBCNTR;
874 u32 saveCURBPOS;
875 u32 saveCURBBASE;
876 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877 u32 saveDP_B;
878 u32 saveDP_C;
879 u32 saveDP_D;
880 u32 savePIPEA_GMCH_DATA_M;
881 u32 savePIPEB_GMCH_DATA_M;
882 u32 savePIPEA_GMCH_DATA_N;
883 u32 savePIPEB_GMCH_DATA_N;
884 u32 savePIPEA_DP_LINK_M;
885 u32 savePIPEB_DP_LINK_M;
886 u32 savePIPEA_DP_LINK_N;
887 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800888 u32 saveFDI_RXA_CTL;
889 u32 saveFDI_TXA_CTL;
890 u32 saveFDI_RXB_CTL;
891 u32 saveFDI_TXB_CTL;
892 u32 savePFA_CTL_1;
893 u32 savePFB_CTL_1;
894 u32 savePFA_WIN_SZ;
895 u32 savePFB_WIN_SZ;
896 u32 savePFA_WIN_POS;
897 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000898 u32 savePCH_DREF_CONTROL;
899 u32 saveDISP_ARB_CTL;
900 u32 savePIPEA_DATA_M1;
901 u32 savePIPEA_DATA_N1;
902 u32 savePIPEA_LINK_M1;
903 u32 savePIPEA_LINK_N1;
904 u32 savePIPEB_DATA_M1;
905 u32 savePIPEB_DATA_N1;
906 u32 savePIPEB_LINK_M1;
907 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000908 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400909 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100910};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100911
Imre Deakddeea5b2014-05-05 15:19:56 +0300912struct vlv_s0ix_state {
913 /* GAM */
914 u32 wr_watermark;
915 u32 gfx_prio_ctrl;
916 u32 arb_mode;
917 u32 gfx_pend_tlb0;
918 u32 gfx_pend_tlb1;
919 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
920 u32 media_max_req_count;
921 u32 gfx_max_req_count;
922 u32 render_hwsp;
923 u32 ecochk;
924 u32 bsd_hwsp;
925 u32 blt_hwsp;
926 u32 tlb_rd_addr;
927
928 /* MBC */
929 u32 g3dctl;
930 u32 gsckgctl;
931 u32 mbctl;
932
933 /* GCP */
934 u32 ucgctl1;
935 u32 ucgctl3;
936 u32 rcgctl1;
937 u32 rcgctl2;
938 u32 rstctl;
939 u32 misccpctl;
940
941 /* GPM */
942 u32 gfxpause;
943 u32 rpdeuhwtc;
944 u32 rpdeuc;
945 u32 ecobus;
946 u32 pwrdwnupctl;
947 u32 rp_down_timeout;
948 u32 rp_deucsw;
949 u32 rcubmabdtmr;
950 u32 rcedata;
951 u32 spare2gh;
952
953 /* Display 1 CZ domain */
954 u32 gt_imr;
955 u32 gt_ier;
956 u32 pm_imr;
957 u32 pm_ier;
958 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
959
960 /* GT SA CZ domain */
961 u32 tilectl;
962 u32 gt_fifoctl;
963 u32 gtlc_wake_ctrl;
964 u32 gtlc_survive;
965 u32 pmwgicz;
966
967 /* Display 2 CZ domain */
968 u32 gu_ctl0;
969 u32 gu_ctl1;
970 u32 clock_gate_dis2;
971};
972
Chris Wilsonbf225f22014-07-10 20:31:18 +0100973struct intel_rps_ei {
974 u32 cz_clock;
975 u32 render_c0;
976 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400977};
978
Daniel Vetterc85aa882012-11-02 19:55:03 +0100979struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200980 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100981 struct work_struct work;
982 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200983
Ben Widawskyb39fb292014-03-19 18:31:11 -0700984 /* Frequencies are stored in potentially platform dependent multiples.
985 * In other words, *_freq needs to be multiplied by X to be interesting.
986 * Soft limits are those which are used for the dynamic reclocking done
987 * by the driver (raise frequencies under heavy loads, and lower for
988 * lighter loads). Hard limits are those imposed by the hardware.
989 *
990 * A distinction is made for overclocking, which is never enabled by
991 * default, and is considered to be above the hard limit if it's
992 * possible at all.
993 */
994 u8 cur_freq; /* Current frequency (cached, may not == HW) */
995 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
996 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
997 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
998 u8 min_freq; /* AKA RPn. Minimum frequency */
999 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1000 u8 rp1_freq; /* "less than" RP0 power/freqency */
1001 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301002 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001003
Deepak S31685c22014-07-03 17:33:01 -04001004 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001005
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001006 int last_adj;
1007 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1008
Chris Wilsonc0951f02013-10-10 21:58:50 +01001009 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001010 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001011
Chris Wilsonbf225f22014-07-10 20:31:18 +01001012 /* manual wa residency calculations */
1013 struct intel_rps_ei up_ei, down_ei;
1014
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001015 /*
1016 * Protects RPS/RC6 register access and PCU communication.
1017 * Must be taken after struct_mutex if nested.
1018 */
1019 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001020};
1021
Daniel Vetter1a240d42012-11-29 22:18:51 +01001022/* defined intel_pm.c */
1023extern spinlock_t mchdev_lock;
1024
Daniel Vetterc85aa882012-11-02 19:55:03 +01001025struct intel_ilk_power_mgmt {
1026 u8 cur_delay;
1027 u8 min_delay;
1028 u8 max_delay;
1029 u8 fmax;
1030 u8 fstart;
1031
1032 u64 last_count1;
1033 unsigned long last_time1;
1034 unsigned long chipset_power;
1035 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001036 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001037 unsigned long gfx_power;
1038 u8 corr;
1039
1040 int c_m;
1041 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001042
1043 struct drm_i915_gem_object *pwrctx;
1044 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001045};
1046
Imre Deakc6cb5822014-03-04 19:22:55 +02001047struct drm_i915_private;
1048struct i915_power_well;
1049
1050struct i915_power_well_ops {
1051 /*
1052 * Synchronize the well's hw state to match the current sw state, for
1053 * example enable/disable it based on the current refcount. Called
1054 * during driver init and resume time, possibly after first calling
1055 * the enable/disable handlers.
1056 */
1057 void (*sync_hw)(struct drm_i915_private *dev_priv,
1058 struct i915_power_well *power_well);
1059 /*
1060 * Enable the well and resources that depend on it (for example
1061 * interrupts located on the well). Called after the 0->1 refcount
1062 * transition.
1063 */
1064 void (*enable)(struct drm_i915_private *dev_priv,
1065 struct i915_power_well *power_well);
1066 /*
1067 * Disable the well and resources that depend on it. Called after
1068 * the 1->0 refcount transition.
1069 */
1070 void (*disable)(struct drm_i915_private *dev_priv,
1071 struct i915_power_well *power_well);
1072 /* Returns the hw enabled state. */
1073 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1074 struct i915_power_well *power_well);
1075};
1076
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001077/* Power well structure for haswell */
1078struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001079 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001080 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001081 /* power well enable/disable usage count */
1082 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001083 /* cached hw enabled state */
1084 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001085 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001086 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001087 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001088};
1089
Imre Deak83c00f552013-10-25 17:36:47 +03001090struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001091 /*
1092 * Power wells needed for initialization at driver init and suspend
1093 * time are on. They are kept on until after the first modeset.
1094 */
1095 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001096 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001097 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001098
Imre Deak83c00f552013-10-25 17:36:47 +03001099 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001100 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001101 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001102};
1103
Daniel Vetter231f42a2012-11-02 19:55:05 +01001104struct i915_dri1_state {
1105 unsigned allow_batchbuffer : 1;
1106 u32 __iomem *gfx_hws_cpu_addr;
1107
1108 unsigned int cpp;
1109 int back_offset;
1110 int front_offset;
1111 int current_page;
1112 int page_flipping;
1113
1114 uint32_t counter;
1115};
1116
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001117struct i915_ums_state {
1118 /**
1119 * Flag if the X Server, and thus DRM, is not currently in
1120 * control of the device.
1121 *
1122 * This is set between LeaveVT and EnterVT. It needs to be
1123 * replaced with a semaphore. It also needs to be
1124 * transitioned away from for kernel modesetting.
1125 */
1126 int mm_suspended;
1127};
1128
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001129#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001130struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001131 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001132 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001133 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001134};
1135
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001136struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001137 /** Memory allocator for GTT stolen memory */
1138 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001139 /** List of all objects in gtt_space. Used to restore gtt
1140 * mappings on resume */
1141 struct list_head bound_list;
1142 /**
1143 * List of objects which are not bound to the GTT (thus
1144 * are idle and not used by the GPU) but still have
1145 * (presumably uncached) pages still attached.
1146 */
1147 struct list_head unbound_list;
1148
1149 /** Usable portion of the GTT for GEM */
1150 unsigned long stolen_base; /* limited to low memory (32-bit) */
1151
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001152 /** PPGTT used for aliasing the PPGTT with the GTT */
1153 struct i915_hw_ppgtt *aliasing_ppgtt;
1154
Chris Wilson2cfcd322014-05-20 08:28:43 +01001155 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001156 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001157 bool shrinker_no_lock_stealing;
1158
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001159 /** LRU list of objects with fence regs on them. */
1160 struct list_head fence_list;
1161
1162 /**
1163 * We leave the user IRQ off as much as possible,
1164 * but this means that requests will finish and never
1165 * be retired once the system goes idle. Set a timer to
1166 * fire periodically while the ring is running. When it
1167 * fires, go retire requests.
1168 */
1169 struct delayed_work retire_work;
1170
1171 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001172 * When we detect an idle GPU, we want to turn on
1173 * powersaving features. So once we see that there
1174 * are no more requests outstanding and no more
1175 * arrive within a small period of time, we fire
1176 * off the idle_work.
1177 */
1178 struct delayed_work idle_work;
1179
1180 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001181 * Are we in a non-interruptible section of code like
1182 * modesetting?
1183 */
1184 bool interruptible;
1185
Chris Wilsonf62a0072014-02-21 17:55:39 +00001186 /**
1187 * Is the GPU currently considered idle, or busy executing userspace
1188 * requests? Whilst idle, we attempt to power down the hardware and
1189 * display clocks. In order to reduce the effect on performance, there
1190 * is a slight delay before we do so.
1191 */
1192 bool busy;
1193
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001194 /* the indicator for dispatch video commands on two BSD rings */
1195 int bsd_ring_dispatch_index;
1196
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001197 /** Bit 6 swizzling required for X tiling */
1198 uint32_t bit_6_swizzle_x;
1199 /** Bit 6 swizzling required for Y tiling */
1200 uint32_t bit_6_swizzle_y;
1201
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001202 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001203 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001204 size_t object_memory;
1205 u32 object_count;
1206};
1207
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001208struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001209 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001210 unsigned bytes;
1211 unsigned size;
1212 int err;
1213 u8 *buf;
1214 loff_t start;
1215 loff_t pos;
1216};
1217
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001218struct i915_error_state_file_priv {
1219 struct drm_device *dev;
1220 struct drm_i915_error_state *error;
1221};
1222
Daniel Vetter99584db2012-11-14 17:14:04 +01001223struct i915_gpu_error {
1224 /* For hangcheck timer */
1225#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1226#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001227 /* Hang gpu twice in this window and your context gets banned */
1228#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1229
Daniel Vetter99584db2012-11-14 17:14:04 +01001230 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001231
1232 /* For reset and error_state handling. */
1233 spinlock_t lock;
1234 /* Protected by the above dev->gpu_error.lock. */
1235 struct drm_i915_error_state *first_error;
1236 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001237
Chris Wilson094f9a52013-09-25 17:34:55 +01001238
1239 unsigned long missed_irq_rings;
1240
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001241 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001242 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001243 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001244 * This is a counter which gets incremented when reset is triggered,
1245 * and again when reset has been handled. So odd values (lowest bit set)
1246 * means that reset is in progress and even values that
1247 * (reset_counter >> 1):th reset was successfully completed.
1248 *
1249 * If reset is not completed succesfully, the I915_WEDGE bit is
1250 * set meaning that hardware is terminally sour and there is no
1251 * recovery. All waiters on the reset_queue will be woken when
1252 * that happens.
1253 *
1254 * This counter is used by the wait_seqno code to notice that reset
1255 * event happened and it needs to restart the entire ioctl (since most
1256 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001257 *
1258 * This is important for lock-free wait paths, where no contended lock
1259 * naturally enforces the correct ordering between the bail-out of the
1260 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001261 */
1262 atomic_t reset_counter;
1263
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001264#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001265#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001266
1267 /**
1268 * Waitqueue to signal when the reset has completed. Used by clients
1269 * that wait for dev_priv->mm.wedged to settle.
1270 */
1271 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001272
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001273 /* Userspace knobs for gpu hang simulation;
1274 * combines both a ring mask, and extra flags
1275 */
1276 u32 stop_rings;
1277#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1278#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001279
1280 /* For missed irq/seqno simulation. */
1281 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001282
1283 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1284 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001285};
1286
Zhang Ruib8efb172013-02-05 15:41:53 +08001287enum modeset_restore {
1288 MODESET_ON_LID_OPEN,
1289 MODESET_DONE,
1290 MODESET_SUSPENDED,
1291};
1292
Paulo Zanoni6acab152013-09-12 17:06:24 -03001293struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001294 /*
1295 * This is an index in the HDMI/DVI DDI buffer translation table.
1296 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1297 * populate this field.
1298 */
1299#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001300 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001301
1302 uint8_t supports_dvi:1;
1303 uint8_t supports_hdmi:1;
1304 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001305};
1306
Pradeep Bhat83a72802014-03-28 10:14:57 +05301307enum drrs_support_type {
1308 DRRS_NOT_SUPPORTED = 0,
1309 STATIC_DRRS_SUPPORT = 1,
1310 SEAMLESS_DRRS_SUPPORT = 2
1311};
1312
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001313struct intel_vbt_data {
1314 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1315 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1316
1317 /* Feature bits */
1318 unsigned int int_tv_support:1;
1319 unsigned int lvds_dither:1;
1320 unsigned int lvds_vbt:1;
1321 unsigned int int_crt_support:1;
1322 unsigned int lvds_use_ssc:1;
1323 unsigned int display_clock_mode:1;
1324 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301325 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001326 int lvds_ssc_freq;
1327 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1328
Pradeep Bhat83a72802014-03-28 10:14:57 +05301329 enum drrs_support_type drrs_type;
1330
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001331 /* eDP */
1332 int edp_rate;
1333 int edp_lanes;
1334 int edp_preemphasis;
1335 int edp_vswing;
1336 bool edp_initialized;
1337 bool edp_support;
1338 int edp_bpp;
1339 struct edp_power_seq edp_pps;
1340
Jani Nikulaf00076d2013-12-14 20:38:29 -02001341 struct {
1342 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001343 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001344 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001345 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001346 } backlight;
1347
Shobhit Kumard17c5442013-08-27 15:12:25 +03001348 /* MIPI DSI */
1349 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301350 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001351 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301352 struct mipi_config *config;
1353 struct mipi_pps_data *pps;
1354 u8 seq_version;
1355 u32 size;
1356 u8 *data;
1357 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001358 } dsi;
1359
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001360 int crt_ddc_pin;
1361
1362 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001363 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001364
1365 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001366};
1367
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001368enum intel_ddb_partitioning {
1369 INTEL_DDB_PART_1_2,
1370 INTEL_DDB_PART_5_6, /* IVB+ */
1371};
1372
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001373struct intel_wm_level {
1374 bool enable;
1375 uint32_t pri_val;
1376 uint32_t spr_val;
1377 uint32_t cur_val;
1378 uint32_t fbc_val;
1379};
1380
Imre Deak820c1982013-12-17 14:46:36 +02001381struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001382 uint32_t wm_pipe[3];
1383 uint32_t wm_lp[3];
1384 uint32_t wm_lp_spr[3];
1385 uint32_t wm_linetime[3];
1386 bool enable_fbc_wm;
1387 enum intel_ddb_partitioning partitioning;
1388};
1389
Damien Lespiauc1939242014-11-04 17:06:41 +00001390struct skl_ddb_entry {
1391 uint16_t start, end; /* in number of blocks */
1392};
1393
1394static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1395{
1396 /* end not set, clearly no allocation here. start can be 0 though */
1397 if (entry->end == 0)
1398 return 0;
1399
1400 return entry->end - entry->start + 1;
1401}
1402
1403struct skl_ddb_allocation {
1404 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1405 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1406};
1407
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001408struct skl_wm_values {
1409 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001410 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001411 uint32_t wm_linetime[I915_MAX_PIPES];
1412 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1413 uint32_t cursor[I915_MAX_PIPES][8];
1414 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1415 uint32_t cursor_trans[I915_MAX_PIPES];
1416};
1417
1418struct skl_wm_level {
1419 bool plane_en[I915_MAX_PLANES];
1420 uint16_t plane_res_b[I915_MAX_PLANES];
1421 uint8_t plane_res_l[I915_MAX_PLANES];
1422 bool cursor_en;
1423 uint16_t cursor_res_b;
1424 uint8_t cursor_res_l;
1425};
1426
Paulo Zanonic67a4702013-08-19 13:18:09 -03001427/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001428 * This struct helps tracking the state needed for runtime PM, which puts the
1429 * device in PCI D3 state. Notice that when this happens, nothing on the
1430 * graphics device works, even register access, so we don't get interrupts nor
1431 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001432 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001433 * Every piece of our code that needs to actually touch the hardware needs to
1434 * either call intel_runtime_pm_get or call intel_display_power_get with the
1435 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001436 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001437 * Our driver uses the autosuspend delay feature, which means we'll only really
1438 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001439 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001440 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001441 *
1442 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1443 * goes back to false exactly before we reenable the IRQs. We use this variable
1444 * to check if someone is trying to enable/disable IRQs while they're supposed
1445 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001446 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001447 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001448 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001449 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001450struct i915_runtime_pm {
1451 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001452 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001453};
1454
Daniel Vetter926321d2013-10-16 13:30:34 +02001455enum intel_pipe_crc_source {
1456 INTEL_PIPE_CRC_SOURCE_NONE,
1457 INTEL_PIPE_CRC_SOURCE_PLANE1,
1458 INTEL_PIPE_CRC_SOURCE_PLANE2,
1459 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001460 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001461 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1462 INTEL_PIPE_CRC_SOURCE_TV,
1463 INTEL_PIPE_CRC_SOURCE_DP_B,
1464 INTEL_PIPE_CRC_SOURCE_DP_C,
1465 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001466 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001467 INTEL_PIPE_CRC_SOURCE_MAX,
1468};
1469
Shuang He8bf1e9f2013-10-15 18:55:27 +01001470struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001471 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001472 uint32_t crc[5];
1473};
1474
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001475#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001476struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001477 spinlock_t lock;
1478 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001479 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001480 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001481 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001482 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001483};
1484
Daniel Vetterf99d7062014-06-19 16:01:59 +02001485struct i915_frontbuffer_tracking {
1486 struct mutex lock;
1487
1488 /*
1489 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1490 * scheduled flips.
1491 */
1492 unsigned busy_bits;
1493 unsigned flip_bits;
1494};
1495
Mika Kuoppala72253422014-10-07 17:21:26 +03001496struct i915_wa_reg {
1497 u32 addr;
1498 u32 value;
1499 /* bitmask representing WA bits */
1500 u32 mask;
1501};
1502
1503#define I915_MAX_WA_REGS 16
1504
1505struct i915_workarounds {
1506 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1507 u32 count;
1508};
1509
Jani Nikula77fec552014-03-31 14:27:22 +03001510struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001511 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001512 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001513
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001514 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001515
1516 int relative_constants_mode;
1517
1518 void __iomem *regs;
1519
Chris Wilson907b28c2013-07-19 20:36:52 +01001520 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001521
1522 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1523
Daniel Vetter28c70f12012-12-01 13:53:45 +01001524
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001525 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1526 * controller on different i2c buses. */
1527 struct mutex gmbus_mutex;
1528
1529 /**
1530 * Base address of the gmbus and gpio block.
1531 */
1532 uint32_t gpio_mmio_base;
1533
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301534 /* MMIO base address for MIPI regs */
1535 uint32_t mipi_mmio_base;
1536
Daniel Vetter28c70f12012-12-01 13:53:45 +01001537 wait_queue_head_t gmbus_wait_queue;
1538
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001539 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001540 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001541 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001542 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001543
Daniel Vetterba8286f2014-09-11 07:43:25 +02001544 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001545 struct resource mch_res;
1546
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001547 /* protects the irq masks */
1548 spinlock_t irq_lock;
1549
Sourab Gupta84c33a62014-06-02 16:47:17 +05301550 /* protects the mmio flip data */
1551 spinlock_t mmio_flip_lock;
1552
Imre Deakf8b79e52014-03-04 19:23:07 +02001553 bool display_irqs_enabled;
1554
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001555 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1556 struct pm_qos_request pm_qos;
1557
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001558 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001559 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001560
1561 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001562 union {
1563 u32 irq_mask;
1564 u32 de_irq_mask[I915_MAX_PIPES];
1565 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001566 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001567 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301568 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001569 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001570
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001571 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001572 struct {
1573 unsigned long hpd_last_jiffies;
1574 int hpd_cnt;
1575 enum {
1576 HPD_ENABLED = 0,
1577 HPD_DISABLED = 1,
1578 HPD_MARK_DISABLED = 2
1579 } hpd_mark;
1580 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001581 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001582 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001583
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001584 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301585 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001586 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001587 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001588
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001589 bool preserve_bios_swizzle;
1590
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001591 /* overlay */
1592 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001593
Jani Nikula58c68772013-11-08 16:48:54 +02001594 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001595 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001596
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001597 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001598 bool no_aux_handshake;
1599
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001600 /* protects panel power sequencer state */
1601 struct mutex pps_mutex;
1602
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001603 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1604 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1605 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1606
1607 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001608 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001609
Daniel Vetter645416f2013-09-02 16:22:25 +02001610 /**
1611 * wq - Driver workqueue for GEM.
1612 *
1613 * NOTE: Work items scheduled here are not allowed to grab any modeset
1614 * locks, for otherwise the flushing done in the pageflip code will
1615 * result in deadlocks.
1616 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001617 struct workqueue_struct *wq;
1618
1619 /* Display functions */
1620 struct drm_i915_display_funcs display;
1621
1622 /* PCH chipset type */
1623 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001624 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001625
1626 unsigned long quirks;
1627
Zhang Ruib8efb172013-02-05 15:41:53 +08001628 enum modeset_restore modeset_restore;
1629 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001630
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001631 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001632 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001633
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001634 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001635 DECLARE_HASHTABLE(mm_structs, 7);
1636 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001637
Daniel Vetter87813422012-05-02 11:49:32 +02001638 /* Kernel Modesetting */
1639
yakui_zhao9b9d1722009-05-31 17:17:17 +08001640 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001641
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001642 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1643 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001644 wait_queue_head_t pending_flip_queue;
1645
Daniel Vetterc4597872013-10-21 21:04:07 +02001646#ifdef CONFIG_DEBUG_FS
1647 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1648#endif
1649
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001650 int num_shared_dpll;
1651 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001652 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001653
Mika Kuoppala72253422014-10-07 17:21:26 +03001654 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001655
Jesse Barnes652c3932009-08-17 13:31:43 -07001656 /* Reclocking support */
1657 bool render_reclock_avail;
1658 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001659 /* indicates the reduced downclock for LVDS*/
1660 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001661
1662 struct i915_frontbuffer_tracking fb_tracking;
1663
Jesse Barnes652c3932009-08-17 13:31:43 -07001664 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001665
Zhenyu Wangc48044112009-12-17 14:48:43 +08001666 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001667
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001668 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001669
Ben Widawsky59124502013-07-04 11:02:05 -07001670 /* Cannot be determined by PCIID. You must always read a register. */
1671 size_t ellc_size;
1672
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001673 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001674 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001675
Daniel Vetter20e4d402012-08-08 23:35:39 +02001676 /* ilk-only ips/rps state. Everything in here is protected by the global
1677 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001678 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001679
Imre Deak83c00f552013-10-25 17:36:47 +03001680 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001681
Rodrigo Vivia031d702013-10-03 16:15:06 -03001682 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001683
Daniel Vetter99584db2012-11-14 17:14:04 +01001684 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001685
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001686 struct drm_i915_gem_object *vlv_pctx;
1687
Daniel Vetter4520f532013-10-09 09:18:51 +02001688#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001689 /* list of fbdev register on this device */
1690 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001691 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001692#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001693
1694 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001695 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001696
Ben Widawsky254f9652012-06-04 14:42:42 -07001697 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001698 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001699
Damien Lespiau3e683202012-12-11 18:48:29 +00001700 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001701
Daniel Vetter842f1c82014-03-10 10:01:44 +01001702 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001703 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001704 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001705
Ville Syrjälä53615a52013-08-01 16:18:50 +03001706 struct {
1707 /*
1708 * Raw watermark latency values:
1709 * in 0.1us units for WM0,
1710 * in 0.5us units for WM1+.
1711 */
1712 /* primary */
1713 uint16_t pri_latency[5];
1714 /* sprite */
1715 uint16_t spr_latency[5];
1716 /* cursor */
1717 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001718 /*
1719 * Raw watermark memory latency values
1720 * for SKL for all 8 levels
1721 * in 1us units.
1722 */
1723 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001724
1725 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001726 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001727 } wm;
1728
Paulo Zanoni8a187452013-12-06 20:32:13 -02001729 struct i915_runtime_pm pm;
1730
Dave Airlie13cf5502014-06-18 11:29:35 +10001731 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1732 u32 long_hpd_port_mask;
1733 u32 short_hpd_port_mask;
1734 struct work_struct dig_port_work;
1735
Dave Airlie0e32b392014-05-02 14:02:48 +10001736 /*
1737 * if we get a HPD irq from DP and a HPD irq from non-DP
1738 * the non-DP HPD could block the workqueue on a mode config
1739 * mutex getting, that userspace may have taken. However
1740 * userspace is waiting on the DP workqueue to run which is
1741 * blocked behind the non-DP one.
1742 */
1743 struct workqueue_struct *dp_wq;
1744
Ville Syrjälä69769f92014-08-15 01:22:08 +03001745 uint32_t bios_vgacntr;
1746
Daniel Vetter231f42a2012-11-02 19:55:05 +01001747 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1748 * here! */
1749 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001750 /* Old ums support infrastructure, same warning applies. */
1751 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001752
Oscar Mateoa83014d2014-07-24 17:04:21 +01001753 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1754 struct {
1755 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1756 struct intel_engine_cs *ring,
1757 struct intel_context *ctx,
1758 struct drm_i915_gem_execbuffer2 *args,
1759 struct list_head *vmas,
1760 struct drm_i915_gem_object *batch_obj,
1761 u64 exec_start, u32 flags);
1762 int (*init_rings)(struct drm_device *dev);
1763 void (*cleanup_ring)(struct intel_engine_cs *ring);
1764 void (*stop_ring)(struct intel_engine_cs *ring);
1765 } gt;
1766
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001767 /*
1768 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1769 * will be rejected. Instead look for a better place.
1770 */
Jani Nikula77fec552014-03-31 14:27:22 +03001771};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772
Chris Wilson2c1792a2013-08-01 18:39:55 +01001773static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1774{
1775 return dev->dev_private;
1776}
1777
Chris Wilsonb4519512012-05-11 14:29:30 +01001778/* Iterate over initialised rings */
1779#define for_each_ring(ring__, dev_priv__, i__) \
1780 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1781 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1782
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001783enum hdmi_force_audio {
1784 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1785 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1786 HDMI_AUDIO_AUTO, /* trust EDID */
1787 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1788};
1789
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001790#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001791
Chris Wilson37e680a2012-06-07 15:38:42 +01001792struct drm_i915_gem_object_ops {
1793 /* Interface between the GEM object and its backing storage.
1794 * get_pages() is called once prior to the use of the associated set
1795 * of pages before to binding them into the GTT, and put_pages() is
1796 * called after we no longer need them. As we expect there to be
1797 * associated cost with migrating pages between the backing storage
1798 * and making them available for the GPU (e.g. clflush), we may hold
1799 * onto the pages after they are no longer referenced by the GPU
1800 * in case they may be used again shortly (for example migrating the
1801 * pages to a different memory domain within the GTT). put_pages()
1802 * will therefore most likely be called when the object itself is
1803 * being released or under memory pressure (where we attempt to
1804 * reap pages for the shrinker).
1805 */
1806 int (*get_pages)(struct drm_i915_gem_object *);
1807 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001808 int (*dmabuf_export)(struct drm_i915_gem_object *);
1809 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001810};
1811
Daniel Vettera071fa02014-06-18 23:28:09 +02001812/*
1813 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1814 * considered to be the frontbuffer for the given plane interface-vise. This
1815 * doesn't mean that the hw necessarily already scans it out, but that any
1816 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1817 *
1818 * We have one bit per pipe and per scanout plane type.
1819 */
1820#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1821#define INTEL_FRONTBUFFER_BITS \
1822 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1823#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1824 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1825#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1826 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1827#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1828 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1829#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1830 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001831#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1832 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001833
Eric Anholt673a3942008-07-30 12:06:12 -07001834struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001835 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001836
Chris Wilson37e680a2012-06-07 15:38:42 +01001837 const struct drm_i915_gem_object_ops *ops;
1838
Ben Widawsky2f633152013-07-17 12:19:03 -07001839 /** List of VMAs backed by this object */
1840 struct list_head vma_list;
1841
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001842 /** Stolen memory for this object, instead of being backed by shmem. */
1843 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001844 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001845
Chris Wilson69dc4982010-10-19 10:36:51 +01001846 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001847 /** Used in execbuf to temporarily hold a ref */
1848 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001849
1850 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001851 * This is set if the object is on the active lists (has pending
1852 * rendering and so a non-zero seqno), and is not set if it i s on
1853 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001854 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001855 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001856
1857 /**
1858 * This is set if the object has been written to since last bound
1859 * to the GTT
1860 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001861 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001862
1863 /**
1864 * Fence register bits (if any) for this object. Will be set
1865 * as needed when mapped into the GTT.
1866 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001867 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001868 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001869
1870 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001871 * Advice: are the backing pages purgeable?
1872 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001873 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001874
1875 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001876 * Current tiling mode for the object.
1877 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001878 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001879 /**
1880 * Whether the tiling parameters for the currently associated fence
1881 * register have changed. Note that for the purposes of tracking
1882 * tiling changes we also treat the unfenced register, the register
1883 * slot that the object occupies whilst it executes a fenced
1884 * command (such as BLT on gen2/3), as a "fence".
1885 */
1886 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001887
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001888 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001889 * Is the object at the current location in the gtt mappable and
1890 * fenceable? Used to avoid costly recalculations.
1891 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001892 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001893
1894 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001895 * Whether the current gtt mapping needs to be mappable (and isn't just
1896 * mappable by accident). Track pin and fault separate for a more
1897 * accurate mappable working set.
1898 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001899 unsigned int fault_mappable:1;
1900 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001901 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001902
Chris Wilsoncaea7472010-11-12 13:53:37 +00001903 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301904 * Is the object to be mapped as read-only to the GPU
1905 * Only honoured if hardware has relevant pte bit
1906 */
1907 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001908 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001909
Chris Wilson9da3da62012-06-01 15:20:22 +01001910 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001911
Daniel Vettera071fa02014-06-18 23:28:09 +02001912 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1913
Chris Wilson9da3da62012-06-01 15:20:22 +01001914 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001915 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001916
Daniel Vetter1286ff72012-05-10 15:25:09 +02001917 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001918 void *dma_buf_vmapping;
1919 int vmapping_count;
1920
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001921 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001922
Chris Wilson1c293ea2012-04-17 15:31:27 +01001923 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001924 uint32_t last_read_seqno;
1925 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001926 /** Breadcrumb of last fenced GPU access to the buffer. */
1927 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001928
Daniel Vetter778c3542010-05-13 11:49:44 +02001929 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001930 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001931
Daniel Vetter80075d42013-10-09 21:23:52 +02001932 /** References from framebuffers, locks out tiling changes. */
1933 unsigned long framebuffer_references;
1934
Eric Anholt280b7132009-03-12 16:56:27 -07001935 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001936 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001937
Jesse Barnes79e53942008-11-07 14:24:08 -08001938 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001939 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001940 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001941
1942 /** for phy allocated objects */
Daniel Vetterba8286f2014-09-11 07:43:25 +02001943 struct drm_dma_handle *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001944
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001945 union {
1946 struct i915_gem_userptr {
1947 uintptr_t ptr;
1948 unsigned read_only :1;
1949 unsigned workers :4;
1950#define I915_GEM_USERPTR_MAX_WORKERS 15
1951
Chris Wilsonad46cb52014-08-07 14:20:40 +01001952 struct i915_mm_struct *mm;
1953 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001954 struct work_struct *work;
1955 } userptr;
1956 };
1957};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001958#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001959
Daniel Vettera071fa02014-06-18 23:28:09 +02001960void i915_gem_track_fb(struct drm_i915_gem_object *old,
1961 struct drm_i915_gem_object *new,
1962 unsigned frontbuffer_bits);
1963
Eric Anholt673a3942008-07-30 12:06:12 -07001964/**
1965 * Request queue structure.
1966 *
1967 * The request queue allows us to note sequence numbers that have been emitted
1968 * and may be associated with active buffers to be retired.
1969 *
1970 * By keeping this list, we can avoid having to do questionable
1971 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1972 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1973 */
1974struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001975 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001976 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001977
Eric Anholt673a3942008-07-30 12:06:12 -07001978 /** GEM sequence number associated with this request. */
1979 uint32_t seqno;
1980
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001981 /** Position in the ringbuffer of the start of the request */
1982 u32 head;
1983
1984 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001985 u32 tail;
1986
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001987 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001988 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001989
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001990 /** Batch buffer related to this request if any */
1991 struct drm_i915_gem_object *batch_obj;
1992
Eric Anholt673a3942008-07-30 12:06:12 -07001993 /** Time at which this request was emitted, in jiffies. */
1994 unsigned long emitted_jiffies;
1995
Eric Anholtb9624422009-06-03 07:27:35 +00001996 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001997 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001998
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001999 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002000 /** file_priv list entry for this request */
2001 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002002};
2003
2004struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002005 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002006 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002007
Eric Anholt673a3942008-07-30 12:06:12 -07002008 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002009 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002010 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002011 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002012 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002013 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002014
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002015 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002016 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002017};
2018
Brad Volkin351e3db2014-02-18 10:15:46 -08002019/*
2020 * A command that requires special handling by the command parser.
2021 */
2022struct drm_i915_cmd_descriptor {
2023 /*
2024 * Flags describing how the command parser processes the command.
2025 *
2026 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2027 * a length mask if not set
2028 * CMD_DESC_SKIP: The command is allowed but does not follow the
2029 * standard length encoding for the opcode range in
2030 * which it falls
2031 * CMD_DESC_REJECT: The command is never allowed
2032 * CMD_DESC_REGISTER: The command should be checked against the
2033 * register whitelist for the appropriate ring
2034 * CMD_DESC_MASTER: The command is allowed if the submitting process
2035 * is the DRM master
2036 */
2037 u32 flags;
2038#define CMD_DESC_FIXED (1<<0)
2039#define CMD_DESC_SKIP (1<<1)
2040#define CMD_DESC_REJECT (1<<2)
2041#define CMD_DESC_REGISTER (1<<3)
2042#define CMD_DESC_BITMASK (1<<4)
2043#define CMD_DESC_MASTER (1<<5)
2044
2045 /*
2046 * The command's unique identification bits and the bitmask to get them.
2047 * This isn't strictly the opcode field as defined in the spec and may
2048 * also include type, subtype, and/or subop fields.
2049 */
2050 struct {
2051 u32 value;
2052 u32 mask;
2053 } cmd;
2054
2055 /*
2056 * The command's length. The command is either fixed length (i.e. does
2057 * not include a length field) or has a length field mask. The flag
2058 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2059 * a length mask. All command entries in a command table must include
2060 * length information.
2061 */
2062 union {
2063 u32 fixed;
2064 u32 mask;
2065 } length;
2066
2067 /*
2068 * Describes where to find a register address in the command to check
2069 * against the ring's register whitelist. Only valid if flags has the
2070 * CMD_DESC_REGISTER bit set.
2071 */
2072 struct {
2073 u32 offset;
2074 u32 mask;
2075 } reg;
2076
2077#define MAX_CMD_DESC_BITMASKS 3
2078 /*
2079 * Describes command checks where a particular dword is masked and
2080 * compared against an expected value. If the command does not match
2081 * the expected value, the parser rejects it. Only valid if flags has
2082 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2083 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002084 *
2085 * If the check specifies a non-zero condition_mask then the parser
2086 * only performs the check when the bits specified by condition_mask
2087 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002088 */
2089 struct {
2090 u32 offset;
2091 u32 mask;
2092 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002093 u32 condition_offset;
2094 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002095 } bits[MAX_CMD_DESC_BITMASKS];
2096};
2097
2098/*
2099 * A table of commands requiring special handling by the command parser.
2100 *
2101 * Each ring has an array of tables. Each table consists of an array of command
2102 * descriptors, which must be sorted with command opcodes in ascending order.
2103 */
2104struct drm_i915_cmd_table {
2105 const struct drm_i915_cmd_descriptor *table;
2106 int count;
2107};
2108
Chris Wilsondbbe9122014-08-09 19:18:43 +01002109/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002110#define __I915__(p) ({ \
2111 struct drm_i915_private *__p; \
2112 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2113 __p = (struct drm_i915_private *)p; \
2114 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2115 __p = to_i915((struct drm_device *)p); \
2116 else \
2117 BUILD_BUG(); \
2118 __p; \
2119})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002120#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002121#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002122
Chris Wilson87f1f462014-08-09 19:18:42 +01002123#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2124#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002125#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002126#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002127#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002128#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2129#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002130#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2131#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2132#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002133#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002134#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002135#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2136#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002137#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2138#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002139#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002140#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002141#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2142 INTEL_DEVID(dev) == 0x0152 || \
2143 INTEL_DEVID(dev) == 0x015a)
2144#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2145 INTEL_DEVID(dev) == 0x0106 || \
2146 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002147#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002148#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002149#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002150#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302151#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002152#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002153#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002154 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002155#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002156 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2157 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2158 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002159#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2160 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002161#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002162 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002163#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002164 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002165/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002166#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2167 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002168#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002169
Jesse Barnes85436692011-04-06 12:11:14 -07002170/*
2171 * The genX designation typically refers to the render engine, so render
2172 * capability related checks should use IS_GEN, while display and other checks
2173 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2174 * chips, etc.).
2175 */
Zou Nan haicae58522010-11-09 17:17:32 +08002176#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2177#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2178#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2179#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2180#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002181#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002182#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002183#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002184
Ben Widawsky73ae4782013-10-15 10:02:57 -07002185#define RENDER_RING (1<<RCS)
2186#define BSD_RING (1<<VCS)
2187#define BLT_RING (1<<BCS)
2188#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002189#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002190#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002191#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002192#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2193#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2194#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2195#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002196 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002197#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2198
Ben Widawsky254f9652012-06-04 14:42:42 -07002199#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002200#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002201#define USES_PPGTT(dev) (i915.enable_ppgtt)
2202#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002203
Chris Wilson05394f32010-11-08 19:18:58 +00002204#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002205#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2206
Daniel Vetterb45305f2012-12-17 16:21:27 +01002207/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2208#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002209/*
2210 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2211 * even when in MSI mode. This results in spurious interrupt warnings if the
2212 * legacy irq no. is shared with another device. The kernel then disables that
2213 * interrupt source and so prevents the other device from working properly.
2214 */
2215#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2216#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002217
Zou Nan haicae58522010-11-09 17:17:32 +08002218/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2219 * rows, which changed the alignment requirements and fence programming.
2220 */
2221#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2222 IS_I915GM(dev)))
2223#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2224#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2225#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002226#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2227#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002228
2229#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2230#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002231#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002232
Damien Lespiaudbf77862014-10-01 20:04:14 +01002233#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002234
Damien Lespiaudd93be52013-04-22 18:40:39 +01002235#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002236#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002237#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002238#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002239 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002240#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2241#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002242
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002243#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2244#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2245#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2246#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2247#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2248#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302249#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2250#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002251
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002252#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302253#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002254#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002255#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2256#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002257#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002258#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002259
Sonika Jindal5fafe292014-07-21 15:23:38 +05302260#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2261
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002262/* DPF == dynamic parity feature */
2263#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2264#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002265
Ben Widawskyc8735b02012-09-07 19:43:39 -07002266#define GT_FREQUENCY_MULTIPLIER 50
2267
Chris Wilson05394f32010-11-08 19:18:58 +00002268#include "i915_trace.h"
2269
Rob Clarkbaa70942013-08-02 13:27:49 -04002270extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002271extern int i915_max_ioctl;
2272
Imre Deakfc49b3d2014-10-23 19:23:27 +03002273extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2274extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002275extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2276extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2277
Jani Nikulad330a952014-01-21 11:24:25 +02002278/* i915_params.c */
2279struct i915_params {
2280 int modeset;
2281 int panel_ignore_lid;
2282 unsigned int powersave;
2283 int semaphores;
2284 unsigned int lvds_downclock;
2285 int lvds_channel_mode;
2286 int panel_use_ssc;
2287 int vbt_sdvo_panel_type;
2288 int enable_rc6;
2289 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002290 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002291 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002292 int enable_psr;
2293 unsigned int preliminary_hw_support;
2294 int disable_power_well;
2295 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002296 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002297 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002298 /* leave bools at the end to not create holes */
2299 bool enable_hangcheck;
2300 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002301 bool prefault_disable;
2302 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002303 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002304 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302305 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002306 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002307};
2308extern struct i915_params i915 __read_mostly;
2309
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002311void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002312extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002313extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002314extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002315extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002316extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002317extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002318 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002319extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002320 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002321extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002322#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002323extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2324 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002325#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002326extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002327 struct drm_clip_rect *box,
2328 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002329extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002330extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002331extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2332extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2333extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2334extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002335int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002336void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002337
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002339void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002340__printf(3, 4)
2341void i915_handle_error(struct drm_device *dev, bool wedged,
2342 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
Daniel Vetterb9632912014-09-30 10:56:44 +02002344extern void intel_irq_init(struct drm_i915_private *dev_priv);
2345extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002346int intel_irq_install(struct drm_i915_private *dev_priv);
2347void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002348
2349extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002350extern void intel_uncore_early_sanitize(struct drm_device *dev,
2351 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002352extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002353extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002354extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002355extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002356
Keith Packard7c463582008-11-04 02:03:27 -08002357void
Jani Nikula50227e12014-03-31 14:27:21 +03002358i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002359 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002360
2361void
Jani Nikula50227e12014-03-31 14:27:21 +03002362i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002363 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002364
Imre Deakf8b79e52014-03-04 19:23:07 +02002365void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2366void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002367void
2368ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2369void
2370ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2371void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2372 uint32_t interrupt_mask,
2373 uint32_t enabled_irq_mask);
2374#define ibx_enable_display_interrupt(dev_priv, bits) \
2375 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2376#define ibx_disable_display_interrupt(dev_priv, bits) \
2377 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002378
Eric Anholt673a3942008-07-30 12:06:12 -07002379/* i915_gem.c */
2380int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2381 struct drm_file *file_priv);
2382int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2383 struct drm_file *file_priv);
2384int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2385 struct drm_file *file_priv);
2386int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2387 struct drm_file *file_priv);
2388int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2389 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002390int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2391 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002392int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2393 struct drm_file *file_priv);
2394int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2395 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002396void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2397 struct intel_engine_cs *ring);
2398void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2399 struct drm_file *file,
2400 struct intel_engine_cs *ring,
2401 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002402int i915_gem_ringbuffer_submission(struct drm_device *dev,
2403 struct drm_file *file,
2404 struct intel_engine_cs *ring,
2405 struct intel_context *ctx,
2406 struct drm_i915_gem_execbuffer2 *args,
2407 struct list_head *vmas,
2408 struct drm_i915_gem_object *batch_obj,
2409 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002410int i915_gem_execbuffer(struct drm_device *dev, void *data,
2411 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002412int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2413 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002414int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2415 struct drm_file *file_priv);
2416int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2417 struct drm_file *file_priv);
2418int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2419 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002420int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2421 struct drm_file *file);
2422int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2423 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002424int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2425 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002426int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2427 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002428int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2429 struct drm_file *file_priv);
2430int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2431 struct drm_file *file_priv);
2432int i915_gem_set_tiling(struct drm_device *dev, void *data,
2433 struct drm_file *file_priv);
2434int i915_gem_get_tiling(struct drm_device *dev, void *data,
2435 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002436int i915_gem_init_userptr(struct drm_device *dev);
2437int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2438 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002439int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2440 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002441int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2442 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002443void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002444unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2445 long target,
2446 unsigned flags);
2447#define I915_SHRINK_PURGEABLE 0x1
2448#define I915_SHRINK_UNBOUND 0x2
2449#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002450void *i915_gem_object_alloc(struct drm_device *dev);
2451void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002452void i915_gem_object_init(struct drm_i915_gem_object *obj,
2453 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002454struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2455 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002456void i915_init_vm(struct drm_i915_private *dev_priv,
2457 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002458void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002459void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002460
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002461#define PIN_MAPPABLE 0x1
2462#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002463#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002464#define PIN_OFFSET_BIAS 0x8
2465#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002466int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002467 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002468 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002469 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002470int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002471int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002472void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002473void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002474void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002475
Brad Volkin4c914c02014-02-18 10:15:45 -08002476int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2477 int *needs_clflush);
2478
Chris Wilson37e680a2012-06-07 15:38:42 +01002479int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002480static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2481{
Imre Deak67d5a502013-02-18 19:28:02 +02002482 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002483
Imre Deak67d5a502013-02-18 19:28:02 +02002484 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002485 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002486
2487 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002488}
Chris Wilsona5570172012-09-04 21:02:54 +01002489static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2490{
2491 BUG_ON(obj->pages == NULL);
2492 obj->pages_pin_count++;
2493}
2494static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2495{
2496 BUG_ON(obj->pages_pin_count == 0);
2497 obj->pages_pin_count--;
2498}
2499
Chris Wilson54cf91d2010-11-25 18:00:26 +00002500int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002501int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002502 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002503void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002504 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002505int i915_gem_dumb_create(struct drm_file *file_priv,
2506 struct drm_device *dev,
2507 struct drm_mode_create_dumb *args);
2508int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2509 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002510/**
2511 * Returns true if seq1 is later than seq2.
2512 */
2513static inline bool
2514i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2515{
2516 return (int32_t)(seq1 - seq2) >= 0;
2517}
2518
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002519int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2520int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002521int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002522int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002523
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002524bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2525void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002526
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002527struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002528i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002529
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002530bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002531void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002532int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002533 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302534int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2535
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002536static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2537{
2538 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002539 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002540}
2541
2542static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2543{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002544 return atomic_read(&error->reset_counter) & I915_WEDGED;
2545}
2546
2547static inline u32 i915_reset_count(struct i915_gpu_error *error)
2548{
2549 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002550}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002551
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002552static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2553{
2554 return dev_priv->gpu_error.stop_rings == 0 ||
2555 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2556}
2557
2558static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2559{
2560 return dev_priv->gpu_error.stop_rings == 0 ||
2561 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2562}
2563
Chris Wilson069efc12010-09-30 16:53:18 +01002564void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002565bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002566int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002567int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002568int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002569int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002570int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002571void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002572void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002573int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002574int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002575int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002576 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002577 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002578 u32 *seqno);
2579#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002580 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002581int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002582 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002583int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002584int __must_check
2585i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2586 bool write);
2587int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002588i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2589int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002590i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2591 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002592 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002593void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002594int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002595 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002596int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002597void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002598
Chris Wilson467cffb2011-03-07 10:42:03 +00002599uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002600i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2601uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002602i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2603 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002604
Chris Wilsone4ffd172011-04-04 09:44:39 +01002605int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2606 enum i915_cache_level cache_level);
2607
Daniel Vetter1286ff72012-05-10 15:25:09 +02002608struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2609 struct dma_buf *dma_buf);
2610
2611struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2612 struct drm_gem_object *gem_obj, int flags);
2613
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002614void i915_gem_restore_fences(struct drm_device *dev);
2615
Ben Widawskya70a3142013-07-31 16:59:56 -07002616unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2617 struct i915_address_space *vm);
2618bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2619bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2620 struct i915_address_space *vm);
2621unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2622 struct i915_address_space *vm);
2623struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2624 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002625struct i915_vma *
2626i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2627 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002628
2629struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002630static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2631 struct i915_vma *vma;
2632 list_for_each_entry(vma, &obj->vma_list, vma_link)
2633 if (vma->pin_count > 0)
2634 return true;
2635 return false;
2636}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002637
Ben Widawskya70a3142013-07-31 16:59:56 -07002638/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002639#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002640 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2641static inline bool i915_is_ggtt(struct i915_address_space *vm)
2642{
2643 struct i915_address_space *ggtt =
2644 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2645 return vm == ggtt;
2646}
2647
Daniel Vetter841cd772014-08-06 15:04:48 +02002648static inline struct i915_hw_ppgtt *
2649i915_vm_to_ppgtt(struct i915_address_space *vm)
2650{
2651 WARN_ON(i915_is_ggtt(vm));
2652
2653 return container_of(vm, struct i915_hw_ppgtt, base);
2654}
2655
2656
Ben Widawskya70a3142013-07-31 16:59:56 -07002657static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2658{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002659 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002660}
2661
2662static inline unsigned long
2663i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2664{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002665 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002666}
2667
2668static inline unsigned long
2669i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2670{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002671 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002672}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002673
2674static inline int __must_check
2675i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2676 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002677 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002678{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002679 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2680 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002681}
Ben Widawskya70a3142013-07-31 16:59:56 -07002682
Daniel Vetterb2871102014-02-14 14:01:19 +01002683static inline int
2684i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2685{
2686 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2687}
2688
2689void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2690
Ben Widawsky254f9652012-06-04 14:42:42 -07002691/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002692int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002693void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002694void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002695int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002696int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002697void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002698int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002699 struct intel_context *to);
2700struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002701i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002702void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002703struct drm_i915_gem_object *
2704i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002705static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002706{
Chris Wilson691e6412014-04-09 09:07:36 +01002707 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002708}
2709
Oscar Mateo273497e2014-05-22 14:13:37 +01002710static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002711{
Chris Wilson691e6412014-04-09 09:07:36 +01002712 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002713}
2714
Oscar Mateo273497e2014-05-22 14:13:37 +01002715static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002716{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002717 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002718}
2719
Ben Widawsky84624812012-06-04 14:42:54 -07002720int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2721 struct drm_file *file);
2722int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2723 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002724
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002725/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002726int __must_check i915_gem_evict_something(struct drm_device *dev,
2727 struct i915_address_space *vm,
2728 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002729 unsigned alignment,
2730 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002731 unsigned long start,
2732 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002733 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002734int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002735int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002736
Ben Widawsky0260c422014-03-22 22:47:21 -07002737/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002738static inline void i915_gem_chipset_flush(struct drm_device *dev)
2739{
Chris Wilson05394f32010-11-08 19:18:58 +00002740 if (INTEL_INFO(dev)->gen < 6)
2741 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002742}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002743
Chris Wilson9797fbf2012-04-24 15:47:39 +01002744/* i915_gem_stolen.c */
2745int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002746int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002747void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002748void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002749struct drm_i915_gem_object *
2750i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002751struct drm_i915_gem_object *
2752i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2753 u32 stolen_offset,
2754 u32 gtt_offset,
2755 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002756
Eric Anholt673a3942008-07-30 12:06:12 -07002757/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002758static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002759{
Jani Nikula50227e12014-03-31 14:27:21 +03002760 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002761
2762 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2763 obj->tiling_mode != I915_TILING_NONE;
2764}
2765
Eric Anholt673a3942008-07-30 12:06:12 -07002766void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002767void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2768void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002769
2770/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002771#if WATCH_LISTS
2772int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002773#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002774#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002775#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776
Ben Gamari20172632009-02-17 20:08:50 -05002777/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002778int i915_debugfs_init(struct drm_minor *minor);
2779void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002780#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002781void intel_display_crc_init(struct drm_device *dev);
2782#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002783static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002784#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002785
2786/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002787__printf(2, 3)
2788void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002789int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2790 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002791int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002792 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002793 size_t count, loff_t pos);
2794static inline void i915_error_state_buf_release(
2795 struct drm_i915_error_state_buf *eb)
2796{
2797 kfree(eb->buf);
2798}
Mika Kuoppala58174462014-02-25 17:11:26 +02002799void i915_capture_error_state(struct drm_device *dev, bool wedge,
2800 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002801void i915_error_state_get(struct drm_device *dev,
2802 struct i915_error_state_file_priv *error_priv);
2803void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2804void i915_destroy_error_state(struct drm_device *dev);
2805
2806void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002807const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002808
Brad Volkin351e3db2014-02-18 10:15:46 -08002809/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002810int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002811int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2812void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2813bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2814int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002815 struct drm_i915_gem_object *batch_obj,
2816 u32 batch_start_offset,
2817 bool is_master);
2818
Jesse Barnes317c35d2008-08-25 15:11:06 -07002819/* i915_suspend.c */
2820extern int i915_save_state(struct drm_device *dev);
2821extern int i915_restore_state(struct drm_device *dev);
2822
Daniel Vetterd8157a32013-01-25 17:53:20 +01002823/* i915_ums.c */
2824void i915_save_display_reg(struct drm_device *dev);
2825void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002826
Ben Widawsky0136db582012-04-10 21:17:01 -07002827/* i915_sysfs.c */
2828void i915_setup_sysfs(struct drm_device *dev_priv);
2829void i915_teardown_sysfs(struct drm_device *dev_priv);
2830
Chris Wilsonf899fc62010-07-20 15:44:45 -07002831/* intel_i2c.c */
2832extern int intel_setup_gmbus(struct drm_device *dev);
2833extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002834static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002835{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002836 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002837}
2838
2839extern struct i2c_adapter *intel_gmbus_get_adapter(
2840 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002841extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2842extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002843static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002844{
2845 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2846}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002847extern void intel_i2c_reset(struct drm_device *dev);
2848
Chris Wilson3b617962010-08-24 09:02:58 +01002849/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01002850#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002851extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002852extern void intel_opregion_init(struct drm_device *dev);
2853extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002854extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002855extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2856 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002857extern int intel_opregion_notify_adapter(struct drm_device *dev,
2858 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002859#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002860static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002861static inline void intel_opregion_init(struct drm_device *dev) { return; }
2862static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002863static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002864static inline int
2865intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2866{
2867 return 0;
2868}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002869static inline int
2870intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2871{
2872 return 0;
2873}
Len Brown65e082c2008-10-24 17:18:10 -04002874#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002875
Jesse Barnes723bfd72010-10-07 16:01:13 -07002876/* intel_acpi.c */
2877#ifdef CONFIG_ACPI
2878extern void intel_register_dsm_handler(void);
2879extern void intel_unregister_dsm_handler(void);
2880#else
2881static inline void intel_register_dsm_handler(void) { return; }
2882static inline void intel_unregister_dsm_handler(void) { return; }
2883#endif /* CONFIG_ACPI */
2884
Jesse Barnes79e53942008-11-07 14:24:08 -08002885/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002886extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002887extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002888extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002889extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002890extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002891extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002892extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2893 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002894extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002895extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002896extern bool intel_fbc_enabled(struct drm_device *dev);
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002897extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
Chris Wilson43a95392011-07-08 12:22:36 +01002898extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002899extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002900extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002901extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002902extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002903extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2904 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002905extern void intel_detect_pch(struct drm_device *dev);
2906extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002907extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002908
Ben Widawsky2911a352012-04-05 14:47:36 -07002909extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002910int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2911 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002912int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2913 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002914
Sourab Gupta84c33a62014-06-02 16:47:17 +05302915void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2916
Chris Wilson6ef3d422010-08-04 20:26:07 +01002917/* overlay */
2918extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002919extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2920 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002921
2922extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002923extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002924 struct drm_device *dev,
2925 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002926
Ben Widawskyb7287d82011-04-25 11:22:22 -07002927/* On SNB platform, before reading ring registers forcewake bit
2928 * must be set to prevent GT core from power down and stale values being
2929 * returned.
2930 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302931void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2932void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002933void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002934
Ben Widawsky42c05262012-09-26 10:34:00 -07002935int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2936int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002937
2938/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002939u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2940void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2941u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002942u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2943void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2944u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2945void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2946u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2947void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002948u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2949void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002950u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2951void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002952u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2953void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002954u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2955 enum intel_sbi_destination destination);
2956void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2957 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302958u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2959void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002960
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002961int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2962int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002963
Deepak Sc8d9a592013-11-23 14:55:42 +05302964#define FORCEWAKE_RENDER (1 << 0)
2965#define FORCEWAKE_MEDIA (1 << 1)
2966#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2967
2968
Ben Widawsky0b274482013-10-04 21:22:51 -07002969#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2970#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002971
Ben Widawsky0b274482013-10-04 21:22:51 -07002972#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2973#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2974#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2975#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002976
Ben Widawsky0b274482013-10-04 21:22:51 -07002977#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2978#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2979#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2980#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002981
Chris Wilson698b3132014-03-21 13:16:43 +00002982/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2983 * will be implemented using 2 32-bit writes in an arbitrary order with
2984 * an arbitrary delay between them. This can cause the hardware to
2985 * act upon the intermediate value, possibly leading to corruption and
2986 * machine death. You have been warned.
2987 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002988#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2989#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002990
Chris Wilson50877442014-03-21 12:41:53 +00002991#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2992 u32 upper = I915_READ(upper_reg); \
2993 u32 lower = I915_READ(lower_reg); \
2994 u32 tmp = I915_READ(upper_reg); \
2995 if (upper != tmp) { \
2996 upper = tmp; \
2997 lower = I915_READ(lower_reg); \
2998 WARN_ON(I915_READ(upper_reg) != upper); \
2999 } \
3000 (u64)upper << 32 | lower; })
3001
Zou Nan haicae58522010-11-09 17:17:32 +08003002#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3003#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3004
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003005/* "Broadcast RGB" property */
3006#define INTEL_BROADCAST_RGB_AUTO 0
3007#define INTEL_BROADCAST_RGB_FULL 1
3008#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003009
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003010static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3011{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303012 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003013 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303014 else if (INTEL_INFO(dev)->gen >= 5)
3015 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003016 else
3017 return VGACNTRL;
3018}
3019
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003020static inline void __user *to_user_ptr(u64 address)
3021{
3022 return (void __user *)(uintptr_t)address;
3023}
3024
Imre Deakdf977292013-05-21 20:03:17 +03003025static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3026{
3027 unsigned long j = msecs_to_jiffies(m);
3028
3029 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3030}
3031
3032static inline unsigned long
3033timespec_to_jiffies_timeout(const struct timespec *value)
3034{
3035 unsigned long j = timespec_to_jiffies(value);
3036
3037 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3038}
3039
Paulo Zanonidce56b32013-12-19 14:29:40 -02003040/*
3041 * If you need to wait X milliseconds between events A and B, but event B
3042 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3043 * when event A happened, then just before event B you call this function and
3044 * pass the timestamp as the first argument, and X as the second argument.
3045 */
3046static inline void
3047wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3048{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003049 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003050
3051 /*
3052 * Don't re-read the value of "jiffies" every time since it may change
3053 * behind our back and break the math.
3054 */
3055 tmp_jiffies = jiffies;
3056 target_jiffies = timestamp_jiffies +
3057 msecs_to_jiffies_timeout(to_wait_ms);
3058
3059 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003060 remaining_jiffies = target_jiffies - tmp_jiffies;
3061 while (remaining_jiffies)
3062 remaining_jiffies =
3063 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003064 }
3065}
3066
Linus Torvalds1da177e2005-04-16 15:20:36 -07003067#endif