blob: cdeefb572ec1f6d4f9ad3bba70cd006455159d35 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000072 // FP scalar memory operand for intrinsics - ssmem/sdmem.
73 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
74 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075
76 // Load patterns
77 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
78 // due to load promotion during legalization
79 PatFrag LdFrag = !cast<PatFrag>("load" #
80 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000083 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
86 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000087 !if (!eq (TypeVariantName, "i"),
88 !if (!eq (Size, 128), "v2i64",
89 !if (!eq (Size, 256), "v4i64",
90 !if (!eq (Size, 512), "v8i64",
91 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000092
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000094
95 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000096 // Note: For EltSize < 32, FloatVT is illegal and TableGen
97 // fails to compile, so we choose FloatVT = VT
98 ValueType FloatVT = !cast<ValueType>(
99 !if (!eq (!srl(EltSize,5),0),
100 VTName,
101 !if (!eq(TypeVariantName, "i"),
102 "v" # NumElts # "f" # EltSize,
103 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000104
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000105 ValueType IntVT = !cast<ValueType>(
106 !if (!eq (!srl(EltSize,5),0),
107 VTName,
108 !if (!eq(TypeVariantName, "f"),
109 "v" # NumElts # "i" # EltSize,
110 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000111 // The string to specify embedded broadcast in assembly.
112 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000113
Adam Nemet449b3f02014-10-15 23:42:09 +0000114 // 8-bit compressed displacement tuple/subvector format. This is only
115 // defined for NumElts <= 8.
116 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
117 !cast<CD8VForm>("CD8VT" # NumElts), ?);
118
Adam Nemet55536c62014-09-25 23:48:45 +0000119 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
120 !if (!eq (Size, 256), sub_ymm, ?));
121
122 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
123 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
124 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000125
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000126 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
127
Craig Topperabe80cc2016-08-28 06:06:28 +0000128 // A vector tye of the same width with element type i64. This is used to
129 // create patterns for logic ops.
130 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
131
Adam Nemet09377232014-10-08 23:25:31 +0000132 // A vector type of the same width with element type i32. This is used to
133 // create the canonical constant zero node ImmAllZerosV.
134 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
135 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000136
137 string ZSuffix = !if (!eq (Size, 128), "Z128",
138 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000139}
140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
142def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000143def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
144def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000145def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
146def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000147
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148// "x" in v32i8x_info means RC = VR256X
149def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
150def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
151def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
152def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
154def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
156def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
157def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
158def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
159def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000160def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
161def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000162
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000163// We map scalar types to the smallest (128-bit) vector type
164// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000165def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
166def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000167def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
168def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
169
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
171 X86VectorVTInfo i128> {
172 X86VectorVTInfo info512 = i512;
173 X86VectorVTInfo info256 = i256;
174 X86VectorVTInfo info128 = i128;
175}
176
177def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
178 v16i8x_info>;
179def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
180 v8i16x_info>;
181def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
182 v4i32x_info>;
183def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
184 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000185def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
186 v4f32x_info>;
187def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
188 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000189
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190// This multiclass generates the masking variants from the non-masking
191// variant. It only provides the assembly pieces for the masking variants.
192// It assumes custom ISel patterns for masking which can be provided as
193// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000194multiclass AVX512_maskable_custom<bits<8> O, Format F,
195 dag Outs,
196 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
197 string OpcodeStr,
198 string AttSrcAsm, string IntelSrcAsm,
199 list<dag> Pattern,
200 list<dag> MaskingPattern,
201 list<dag> ZeroMaskingPattern,
202 string MaskingConstraint = "",
203 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000204 bit IsCommutable = 0,
205 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 let isCommutable = IsCommutable in
207 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000208 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000209 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000210 Pattern, itin>;
211
212 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000213 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000215 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
216 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000217 MaskingPattern, itin>,
218 EVEX_K {
219 // In case of the 3src subclass this is overridden with a let.
220 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000221 }
222
223 // Zero mask does not add any restrictions to commute operands transformation.
224 // So, it is Ok to use IsCommutable instead of IsKCommutable.
225 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
228 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 ZeroMaskingPattern,
230 itin>,
231 EVEX_KZ;
232}
233
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000234
Adam Nemet34801422014-10-08 23:25:39 +0000235// Common base class of AVX512_maskable and AVX512_maskable_3src.
236multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
237 dag Outs,
238 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
239 string OpcodeStr,
240 string AttSrcAsm, string IntelSrcAsm,
241 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000242 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000243 string MaskingConstraint = "",
244 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000245 bit IsCommutable = 0,
246 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000247 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
248 AttSrcAsm, IntelSrcAsm,
249 [(set _.RC:$dst, RHS)],
250 [(set _.RC:$dst, MaskingRHS)],
251 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000252 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000253 MaskingConstraint, NoItinerary, IsCommutable,
254 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000255
Adam Nemet2e91ee52014-08-14 17:13:19 +0000256// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000257// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000258// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000259multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
260 dag Outs, dag Ins, string OpcodeStr,
261 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000262 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000263 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 bit IsCommutable = 0, bit IsKCommutable = 0,
265 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000266 AVX512_maskable_common<O, F, _, Outs, Ins,
267 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
268 !con((ins _.KRCWM:$mask), Ins),
269 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000270 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000271 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000272
273// This multiclass generates the unconditional/non-masking, the masking and
274// the zero-masking variant of the scalar instruction.
275multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
276 dag Outs, dag Ins, string OpcodeStr,
277 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000278 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000279 InstrItinClass itin = NoItinerary,
280 bit IsCommutable = 0> :
281 AVX512_maskable_common<O, F, _, Outs, Ins,
282 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
283 !con((ins _.KRCWM:$mask), Ins),
284 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000285 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
286 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000287
Adam Nemet34801422014-10-08 23:25:39 +0000288// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000289// ($src1) is already tied to $dst so we just use that for the preserved
290// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
291// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000292multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
293 dag Outs, dag NonTiedIns, string OpcodeStr,
294 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000295 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000296 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000297 AVX512_maskable_common<O, F, _, Outs,
298 !con((ins _.RC:$src1), NonTiedIns),
299 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
300 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000302 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
303 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000308 dag RHS, bit IsCommutable = 0,
309 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000310 AVX512_maskable_common<O, F, _, Outs,
311 !con((ins _.RC:$src1), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
314 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000315 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000316 X86selects, "", NoItinerary, IsCommutable,
317 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
320 dag Outs, dag Ins,
321 string OpcodeStr,
322 string AttSrcAsm, string IntelSrcAsm,
323 list<dag> Pattern> :
324 AVX512_maskable_custom<O, F, Outs, Ins,
325 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
326 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000327 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000328 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000329
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000330
331// Instruction with mask that puts result in mask register,
332// like "compare" and "vptest"
333multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
334 dag Outs,
335 dag Ins, dag MaskingIns,
336 string OpcodeStr,
337 string AttSrcAsm, string IntelSrcAsm,
338 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000339 list<dag> MaskingPattern,
340 bit IsCommutable = 0> {
341 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
344 "$dst, "#IntelSrcAsm#"}",
345 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346
347 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000348 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
349 "$dst {${mask}}, "#IntelSrcAsm#"}",
350 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000351}
352
353multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
354 dag Outs,
355 dag Ins, dag MaskingIns,
356 string OpcodeStr,
357 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000358 dag RHS, dag MaskingRHS,
359 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000360 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
361 AttSrcAsm, IntelSrcAsm,
362 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000363 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364
365multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
366 dag Outs, dag Ins, string OpcodeStr,
367 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000369 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
370 !con((ins _.KRCWM:$mask), Ins),
371 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000372 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000373
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
375 dag Outs, dag Ins, string OpcodeStr,
376 string AttSrcAsm, string IntelSrcAsm> :
377 AVX512_maskable_custom_cmp<O, F, Outs,
378 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000379 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000380
Craig Topperabe80cc2016-08-28 06:06:28 +0000381// This multiclass generates the unconditional/non-masking, the masking and
382// the zero-masking variant of the vector instruction. In the masking case, the
383// perserved vector elements come from a new dummy input operand tied to $dst.
384multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
385 dag Outs, dag Ins, string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
387 dag RHS, dag MaskedRHS,
388 InstrItinClass itin = NoItinerary,
389 bit IsCommutable = 0, SDNode Select = vselect> :
390 AVX512_maskable_custom<O, F, Outs, Ins,
391 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
392 !con((ins _.KRCWM:$mask), Ins),
393 OpcodeStr, AttSrcAsm, IntelSrcAsm,
394 [(set _.RC:$dst, RHS)],
395 [(set _.RC:$dst,
396 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
397 [(set _.RC:$dst,
398 (Select _.KRCWM:$mask, MaskedRHS,
399 _.ImmAllZerosV))],
400 "$src0 = $dst", itin, IsCommutable>;
401
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000402// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000403// no instruction is needed for the conversion.
404def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
407def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
408def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
412def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
413def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
417def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
418def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
422def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
423def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
428def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
429def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
432def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
433def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
434def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435
Craig Topper9d9251b2016-05-08 20:10:20 +0000436// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
437// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
438// swizzled by ExecutionDepsFix to pxor.
439// We set canFoldAsLoad because this can be converted to a constant-pool
440// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000441let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000442 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000444 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000445def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
446 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000447}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448
Craig Topper6393afc2017-01-09 02:44:34 +0000449// Alias instructions that allow VPTERNLOG to be used with a mask to create
450// a mix of all ones and all zeros elements. This is done this way to force
451// the same register to be used as input for all three sources.
452let isPseudo = 1, Predicates = [HasAVX512] in {
453def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
454 (ins VK16WM:$mask), "",
455 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
456 (v16i32 immAllOnesV),
457 (v16i32 immAllZerosV)))]>;
458def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
459 (ins VK8WM:$mask), "",
460 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
461 (bc_v8i64 (v16i32 immAllOnesV)),
462 (bc_v8i64 (v16i32 immAllZerosV))))]>;
463}
464
Craig Toppere5ce84a2016-05-08 21:33:53 +0000465let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000466 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000467def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
468 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
469def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
470 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
471}
472
Craig Topperadd9cc62016-12-18 06:23:14 +0000473// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
474// This is expanded by ExpandPostRAPseudos.
475let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000476 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000477 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
478 [(set FR32X:$dst, fp32imm0)]>;
479 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
480 [(set FR64X:$dst, fpimm0)]>;
481}
482
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000483//===----------------------------------------------------------------------===//
484// AVX-512 - VECTOR INSERT
485//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
487 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000488 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000490 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000491 "vinsert" # From.EltTypeName # "x" # From.NumElts,
492 "$src3, $src2, $src1", "$src1, $src2, $src3",
493 (vinsert_insert:$src3 (To.VT To.RC:$src1),
494 (From.VT From.RC:$src2),
495 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000498 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT (bitconvert (From.LdFrag addr:$src2))),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
504 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000505 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000506}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000507
Igor Breger0ede3cb2015-09-20 06:52:42 +0000508multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
509 X86VectorVTInfo To, PatFrag vinsert_insert,
510 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
511 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000512 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
514 (To.VT (!cast<Instruction>(InstrStr#"rr")
515 To.RC:$src1, From.RC:$src2,
516 (INSERT_get_vinsert_imm To.RC:$ins)))>;
517
518 def : Pat<(vinsert_insert:$ins
519 (To.VT To.RC:$src1),
520 (From.VT (bitconvert (From.LdFrag addr:$src2))),
521 (iPTR imm)),
522 (To.VT (!cast<Instruction>(InstrStr#"rm")
523 To.RC:$src1, addr:$src2,
524 (INSERT_get_vinsert_imm To.RC:$ins)))>;
525 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000526}
527
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000528multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
529 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000530
531 let Predicates = [HasVLX] in
532 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
533 X86VectorVTInfo< 4, EltVT32, VR128X>,
534 X86VectorVTInfo< 8, EltVT32, VR256X>,
535 vinsert128_insert>, EVEX_V256;
536
537 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000538 X86VectorVTInfo< 4, EltVT32, VR128X>,
539 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540 vinsert128_insert>, EVEX_V512;
541
542 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000543 X86VectorVTInfo< 4, EltVT64, VR256X>,
544 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545 vinsert256_insert>, VEX_W, EVEX_V512;
546
547 let Predicates = [HasVLX, HasDQI] in
548 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
549 X86VectorVTInfo< 2, EltVT64, VR128X>,
550 X86VectorVTInfo< 4, EltVT64, VR256X>,
551 vinsert128_insert>, VEX_W, EVEX_V256;
552
553 let Predicates = [HasDQI] in {
554 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
555 X86VectorVTInfo< 2, EltVT64, VR128X>,
556 X86VectorVTInfo< 8, EltVT64, VR512>,
557 vinsert128_insert>, VEX_W, EVEX_V512;
558
559 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
560 X86VectorVTInfo< 8, EltVT32, VR256X>,
561 X86VectorVTInfo<16, EltVT32, VR512>,
562 vinsert256_insert>, EVEX_V512;
563 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564}
565
Adam Nemet4e2ef472014-10-02 23:18:28 +0000566defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
567defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569// Codegen pattern with the alternative types,
570// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
571defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
572 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
573defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
575
576defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
578defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
580
581defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
582 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
583defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
584 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
585
586// Codegen pattern with the alternative types insert VEC128 into VEC256
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
591// Codegen pattern with the alternative types insert VEC128 into VEC512
592defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
596// Codegen pattern with the alternative types insert VEC256 into VEC512
597defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000603let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000604def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000605 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000606 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000607 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000608 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000609def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000610 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000611 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000612 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
614 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000615}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616
617//===----------------------------------------------------------------------===//
618// AVX-512 VECTOR EXTRACT
619//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620
Igor Breger7f69a992015-09-10 12:54:54 +0000621multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000622 X86VectorVTInfo From, X86VectorVTInfo To,
623 PatFrag vextract_extract,
624 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000625
626 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
627 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
628 // vextract_extract), we interesting only in patterns without mask,
629 // intrinsics pattern match generated bellow.
630 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000631 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000632 "vextract" # To.EltTypeName # "x" # To.NumElts,
633 "$idx, $src1", "$src1, $idx",
634 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
635 (iPTR imm)))]>,
636 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000637 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000638 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000639 "vextract" # To.EltTypeName # "x" # To.NumElts #
640 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
641 [(store (To.VT (vextract_extract:$idx
642 (From.VT From.RC:$src1), (iPTR imm))),
643 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000644
Craig Toppere1cac152016-06-07 07:27:54 +0000645 let mayStore = 1, hasSideEffects = 0 in
646 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
647 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000648 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000649 "vextract" # To.EltTypeName # "x" # To.NumElts #
650 "\t{$idx, $src1, $dst {${mask}}|"
651 "$dst {${mask}}, $src1, $idx}",
652 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000653 }
Renato Golindb7ea862015-09-09 19:44:40 +0000654
Craig Topperd4e58072016-10-31 05:55:57 +0000655 def : Pat<(To.VT (vselect To.KRCWM:$mask,
656 (vextract_extract:$ext (From.VT From.RC:$src1),
657 (iPTR imm)),
658 To.RC:$src0)),
659 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
660 From.ZSuffix # "rrk")
661 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
662 (EXTRACT_get_vextract_imm To.RC:$ext))>;
663
664 def : Pat<(To.VT (vselect To.KRCWM:$mask,
665 (vextract_extract:$ext (From.VT From.RC:$src1),
666 (iPTR imm)),
667 To.ImmAllZerosV)),
668 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
669 From.ZSuffix # "rrkz")
670 To.KRCWM:$mask, From.RC:$src1,
671 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000672}
673
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674// Codegen pattern for the alternative types
675multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
676 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000677 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000678 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000679 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
680 (To.VT (!cast<Instruction>(InstrStr#"rr")
681 From.RC:$src1,
682 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000683 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
684 (iPTR imm))), addr:$dst),
685 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
686 (EXTRACT_get_vextract_imm To.RC:$ext))>;
687 }
Igor Breger7f69a992015-09-10 12:54:54 +0000688}
689
690multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000691 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000692 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000693 X86VectorVTInfo<16, EltVT32, VR512>,
694 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000695 vextract128_extract,
696 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000697 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000699 X86VectorVTInfo< 8, EltVT64, VR512>,
700 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000701 vextract256_extract,
702 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
704 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000705 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000706 X86VectorVTInfo< 8, EltVT32, VR256X>,
707 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000708 vextract128_extract,
709 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000710 EVEX_V256, EVEX_CD8<32, CD8VT4>;
711 let Predicates = [HasVLX, HasDQI] in
712 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
713 X86VectorVTInfo< 4, EltVT64, VR256X>,
714 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000715 vextract128_extract,
716 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
718 let Predicates = [HasDQI] in {
719 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
720 X86VectorVTInfo< 8, EltVT64, VR512>,
721 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000722 vextract128_extract,
723 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000724 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
725 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
726 X86VectorVTInfo<16, EltVT32, VR512>,
727 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000728 vextract256_extract,
729 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000730 EVEX_V512, EVEX_CD8<32, CD8VT8>;
731 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000732}
733
Adam Nemet55536c62014-09-25 23:48:45 +0000734defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
735defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000736
Igor Bregerdefab3c2015-10-08 12:55:01 +0000737// extract_subvector codegen patterns with the alternative types.
738// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
739defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
740 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
741defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
742 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
743
744defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000745 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000746defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
747 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
748
749defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
751defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
752 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
753
Craig Topper08a68572016-05-21 22:50:04 +0000754// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
757defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
759
760// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
763defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
764 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
765// Codegen pattern with the alternative types extract VEC256 from VEC512
766defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
767 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
768defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
769 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
770
Craig Topper5f3fef82016-05-22 07:40:58 +0000771// A 128-bit subvector extract from the first 256-bit vector position
772// is a subregister copy that needs no instruction.
773def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
774 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
775def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
776 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
777def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
778 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
779def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
780 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
781def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
782 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
783def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
784 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
785
786// A 256-bit subvector extract from the first 256-bit vector position
787// is a subregister copy that needs no instruction.
788def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
789 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
790def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
791 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
792def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
793 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
794def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
795 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
796def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
797 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
798def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
799 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
800
801let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802// A 128-bit subvector insert to the first 512-bit vector position
803// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000804def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
805 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
806def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
807 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
808def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
809 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
810def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
814def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
815 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
Craig Topper5f3fef82016-05-22 07:40:58 +0000817// A 256-bit subvector insert to the first 512-bit vector position
818// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000821def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000823def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000828 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000829def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000830 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000831}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
833// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000834def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000835 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000836 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
838 EVEX;
839
Craig Topper03b849e2016-05-21 22:50:11 +0000840def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000841 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000842 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000844 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000845
846//===---------------------------------------------------------------------===//
847// AVX-512 BROADCAST
848//---
Igor Breger131008f2016-05-01 08:40:00 +0000849// broadcast with a scalar argument.
850multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
851 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000852 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
853 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
854 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
855 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
856 (X86VBroadcast SrcInfo.FRC:$src),
857 DestInfo.RC:$src0)),
858 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
859 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
860 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
861 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
862 (X86VBroadcast SrcInfo.FRC:$src),
863 DestInfo.ImmAllZerosV)),
864 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
865 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000866}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000867
Igor Breger21296d22015-10-20 11:56:42 +0000868multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
869 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000870 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000871 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
872 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
873 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
874 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000875 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000876 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000877 (DestInfo.VT (X86VBroadcast
878 (SrcInfo.ScalarLdFrag addr:$src)))>,
879 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000880 }
Craig Toppere1cac152016-06-07 07:27:54 +0000881
Craig Topper80934372016-07-16 03:42:59 +0000882 def : Pat<(DestInfo.VT (X86VBroadcast
883 (SrcInfo.VT (scalar_to_vector
884 (SrcInfo.ScalarLdFrag addr:$src))))),
885 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
886 let AddedComplexity = 20 in
887 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
888 (X86VBroadcast
889 (SrcInfo.VT (scalar_to_vector
890 (SrcInfo.ScalarLdFrag addr:$src)))),
891 DestInfo.RC:$src0)),
892 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
893 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
894 let AddedComplexity = 30 in
895 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
896 (X86VBroadcast
897 (SrcInfo.VT (scalar_to_vector
898 (SrcInfo.ScalarLdFrag addr:$src)))),
899 DestInfo.ImmAllZerosV)),
900 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
901 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000902}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000903
Craig Topper80934372016-07-16 03:42:59 +0000904multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000905 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000906 let Predicates = [HasAVX512] in
907 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
908 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
909 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910
911 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000912 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000913 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000914 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000915 }
916}
917
Craig Topper80934372016-07-16 03:42:59 +0000918multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
919 AVX512VLVectorVTInfo _> {
920 let Predicates = [HasAVX512] in
921 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
922 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
923 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000924
Craig Topper80934372016-07-16 03:42:59 +0000925 let Predicates = [HasVLX] in {
926 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
927 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
928 EVEX_V256;
929 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
930 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
931 EVEX_V128;
932 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933}
Craig Topper80934372016-07-16 03:42:59 +0000934defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
935 avx512vl_f32_info>;
936defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
937 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000939def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000940 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000941def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000942 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000943
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
945 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000946 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000947 (ins SrcRC:$src),
948 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000949 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950}
951
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
953 RegisterClass SrcRC, Predicate prd> {
954 let Predicates = [prd] in
955 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
956 let Predicates = [prd, HasVLX] in {
957 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
958 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
959 }
960}
961
Igor Breger0aeda372016-02-07 08:30:50 +0000962let isCodeGenOnly = 1 in {
963defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000964 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000965defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000966 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000967}
968let isAsmParserOnly = 1 in {
969 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
970 GR32, HasBWI>;
971 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000972 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000973}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000974defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
975 HasAVX512>;
976defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
977 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000978
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000980 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000981def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000982 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000983
Igor Breger21296d22015-10-20 11:56:42 +0000984// Provide aliases for broadcast from the same register class that
985// automatically does the extract.
986multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
987 X86VectorVTInfo SrcInfo> {
988 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
989 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
990 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
991}
992
993multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
994 AVX512VLVectorVTInfo _, Predicate prd> {
995 let Predicates = [prd] in {
996 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
997 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
998 EVEX_V512;
999 // Defined separately to avoid redefinition.
1000 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1001 }
1002 let Predicates = [prd, HasVLX] in {
1003 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1004 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1005 EVEX_V256;
1006 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1007 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001008 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009}
1010
Igor Breger21296d22015-10-20 11:56:42 +00001011defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1012 avx512vl_i8_info, HasBWI>;
1013defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1014 avx512vl_i16_info, HasBWI>;
1015defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1016 avx512vl_i32_info, HasAVX512>;
1017defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1018 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001020multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1021 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001022 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001023 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1024 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001025 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001026 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001027}
1028
Craig Topperbe351ee2016-10-01 06:01:23 +00001029let Predicates = [HasVLX, HasBWI] in {
1030 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1031 // This means we'll encounter truncated i32 loads; match that here.
1032 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1033 (VPBROADCASTWZ128m addr:$src)>;
1034 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1035 (VPBROADCASTWZ256m addr:$src)>;
1036 def : Pat<(v8i16 (X86VBroadcast
1037 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1038 (VPBROADCASTWZ128m addr:$src)>;
1039 def : Pat<(v16i16 (X86VBroadcast
1040 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1041 (VPBROADCASTWZ256m addr:$src)>;
1042}
1043
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001044//===----------------------------------------------------------------------===//
1045// AVX-512 BROADCAST SUBVECTORS
1046//
1047
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001048defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1049 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001050 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001051defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1052 v16f32_info, v4f32x_info>,
1053 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1054defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1055 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001056 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001057defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1058 v8f64_info, v4f64x_info>, VEX_W,
1059 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1060
Craig Topper715ad7f2016-10-16 23:29:51 +00001061let Predicates = [HasAVX512] in {
1062def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1063 (VBROADCASTI64X4rm addr:$src)>;
1064def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1065 (VBROADCASTI64X4rm addr:$src)>;
1066
1067// Provide fallback in case the load node that is used in the patterns above
1068// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001069def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1070 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001071 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001072def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1073 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001074 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001075def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1076 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1077 (v16i16 VR256X:$src), 1)>;
1078def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1079 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1080 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001081
1082def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1083 (VBROADCASTI32X4rm addr:$src)>;
1084def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1085 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001086}
1087
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001088let Predicates = [HasVLX] in {
1089defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1090 v8i32x_info, v4i32x_info>,
1091 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1092defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1093 v8f32x_info, v4f32x_info>,
1094 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001095
1096def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1097 (VBROADCASTI32X4Z256rm addr:$src)>;
1098def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1099 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001100
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001101// Provide fallback in case the load node that is used in the patterns above
1102// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001103def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001104 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001105 (v4f32 VR128X:$src), 1)>;
1106def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001107 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001108 (v4i32 VR128X:$src), 1)>;
1109def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001110 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001111 (v8i16 VR128X:$src), 1)>;
1112def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001113 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001114 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001115}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001116
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001117let Predicates = [HasVLX, HasDQI] in {
1118defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1119 v4i64x_info, v2i64x_info>, VEX_W,
1120 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1121defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1122 v4f64x_info, v2f64x_info>, VEX_W,
1123 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001124
1125// Provide fallback in case the load node that is used in the patterns above
1126// is used by additional users, which prevents the pattern selection.
1127def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1128 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1129 (v2f64 VR128X:$src), 1)>;
1130def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1131 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1132 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001133}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001134
1135let Predicates = [HasVLX, NoDQI] in {
1136def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1137 (VBROADCASTF32X4Z256rm addr:$src)>;
1138def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1139 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001140
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001141// Provide fallback in case the load node that is used in the patterns above
1142// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001143def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001144 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001145 (v2f64 VR128X:$src), 1)>;
1146def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001147 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1148 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001149}
1150
Craig Topper715ad7f2016-10-16 23:29:51 +00001151let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001152def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1153 (VBROADCASTF32X4rm addr:$src)>;
1154def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1155 (VBROADCASTI32X4rm addr:$src)>;
1156
Craig Topper715ad7f2016-10-16 23:29:51 +00001157def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1158 (VBROADCASTF64X4rm addr:$src)>;
1159def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1160 (VBROADCASTI64X4rm addr:$src)>;
1161
1162// Provide fallback in case the load node that is used in the patterns above
1163// is used by additional users, which prevents the pattern selection.
1164def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1165 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1166 (v8f32 VR256X:$src), 1)>;
1167def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1168 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1169 (v8i32 VR256X:$src), 1)>;
1170}
1171
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001172let Predicates = [HasDQI] in {
1173defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1174 v8i64_info, v2i64x_info>, VEX_W,
1175 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1176defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1177 v16i32_info, v8i32x_info>,
1178 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1179defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1180 v8f64_info, v2f64x_info>, VEX_W,
1181 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1182defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1183 v16f32_info, v8f32x_info>,
1184 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001185
1186// Provide fallback in case the load node that is used in the patterns above
1187// is used by additional users, which prevents the pattern selection.
1188def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1189 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1190 (v8f32 VR256X:$src), 1)>;
1191def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1192 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1193 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001194}
Adam Nemet73f72e12014-06-27 00:43:38 +00001195
Igor Bregerfa798a92015-11-02 07:39:36 +00001196multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001197 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001198 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001199 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001200 EVEX_V512;
1201 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001202 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001203 EVEX_V256;
1204}
1205
1206multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001207 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1208 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001209
1210 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001211 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1212 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001213}
1214
Craig Topper51e052f2016-10-15 16:26:02 +00001215defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1216 avx512vl_i32_info, avx512vl_i64_info>;
1217defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1218 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001219
Craig Topper52317e82017-01-15 05:47:45 +00001220let Predicates = [HasVLX] in {
1221def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1222 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1223def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1224 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1225}
1226
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001227def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001228 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001229def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1230 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1231
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001232def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001233 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001234def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1235 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001236
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001237//===----------------------------------------------------------------------===//
1238// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1239//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001240multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1241 X86VectorVTInfo _, RegisterClass KRC> {
1242 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001243 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001244 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245}
1246
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001247multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001248 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1249 let Predicates = [HasCDI] in
1250 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1251 let Predicates = [HasCDI, HasVLX] in {
1252 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1253 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1254 }
1255}
1256
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001257defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001258 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001259defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001260 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261
1262//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001263// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001264multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001265let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001266 // The index operand in the pattern should really be an integer type. However,
1267 // if we do that and it happens to come from a bitcast, then it becomes
1268 // difficult to find the bitcast needed to convert the index to the
1269 // destination type for the passthru since it will be folded with the bitcast
1270 // of the index operand.
1271 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001272 (ins _.RC:$src2, _.RC:$src3),
1273 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001274 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001275 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001276
Craig Topper4fa3b502016-09-06 06:56:59 +00001277 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001278 (ins _.RC:$src2, _.MemOp:$src3),
1279 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001280 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001281 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001282 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001283 }
1284}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001286 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001287 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001288 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001289 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1290 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1291 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001292 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001293 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1294 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001295}
1296
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001297multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001298 AVX512VLVectorVTInfo VTInfo> {
1299 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1300 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001301 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001302 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1303 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1304 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1305 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001306 }
1307}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001308
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001309multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001310 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001311 Predicate Prd> {
1312 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001313 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001314 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001315 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1316 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001317 }
1318}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001319
Craig Topperaad5f112015-11-30 00:13:24 +00001320defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001321 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001322defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001323 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001324defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001325 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001326 VEX_W, EVEX_CD8<16, CD8VF>;
1327defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001328 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001329 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001330defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001331 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001332defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001333 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001334
Craig Topperaad5f112015-11-30 00:13:24 +00001335// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001336multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001337 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001338let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001339 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1340 (ins IdxVT.RC:$src2, _.RC:$src3),
1341 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001342 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1343 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001344
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001345 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1346 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1347 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001348 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001349 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001350 EVEX_4V, AVX5128IBase;
1351 }
1352}
1353multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001354 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001355 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001356 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1357 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1358 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1359 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001360 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001361 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1362 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001363}
1364
1365multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001366 AVX512VLVectorVTInfo VTInfo,
1367 AVX512VLVectorVTInfo ShuffleMask> {
1368 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001369 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001370 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001371 ShuffleMask.info512>, EVEX_V512;
1372 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001373 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001374 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001375 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001376 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001377 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001379 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1380 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001381 }
1382}
1383
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001384multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001385 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001386 AVX512VLVectorVTInfo Idx,
1387 Predicate Prd> {
1388 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001389 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1390 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001391 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001392 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1393 Idx.info128>, EVEX_V128;
1394 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1395 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001396 }
1397}
1398
Craig Toppera47576f2015-11-26 20:21:29 +00001399defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001400 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001401defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001402 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001403defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1404 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1405 VEX_W, EVEX_CD8<16, CD8VF>;
1406defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1407 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1408 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001409defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001410 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001411defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001412 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001413
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001414//===----------------------------------------------------------------------===//
1415// AVX-512 - BLEND using mask
1416//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001417multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001418 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001419 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1420 (ins _.RC:$src1, _.RC:$src2),
1421 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001422 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001423 []>, EVEX_4V;
1424 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1425 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001426 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001427 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001428 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001429 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1430 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1431 !strconcat(OpcodeStr,
1432 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1433 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001434 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001435 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1436 (ins _.RC:$src1, _.MemOp:$src2),
1437 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001438 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001439 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1440 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1441 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001442 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001443 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001444 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001445 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1446 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1447 !strconcat(OpcodeStr,
1448 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1449 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1450 }
Craig Toppera74e3082017-01-07 22:20:34 +00001451 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001452}
1453multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1454
Craig Topper81f20aa2017-01-07 22:20:26 +00001455 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001456 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1457 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1458 !strconcat(OpcodeStr,
1459 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1460 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001461 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001462
1463 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1464 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1465 !strconcat(OpcodeStr,
1466 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1467 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001468 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001470}
1471
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001472multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1473 AVX512VLVectorVTInfo VTInfo> {
1474 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1475 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001476
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001477 let Predicates = [HasVLX] in {
1478 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1479 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1480 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1481 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1482 }
1483}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001484
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001485multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1486 AVX512VLVectorVTInfo VTInfo> {
1487 let Predicates = [HasBWI] in
1488 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001489
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001490 let Predicates = [HasBWI, HasVLX] in {
1491 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1492 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1493 }
1494}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001496
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001497defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1498defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1499defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1500defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1501defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1502defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001503
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001504
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001505//===----------------------------------------------------------------------===//
1506// Compare Instructions
1507//===----------------------------------------------------------------------===//
1508
1509// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001510
1511multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1512
1513 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1514 (outs _.KRC:$dst),
1515 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1516 "vcmp${cc}"#_.Suffix,
1517 "$src2, $src1", "$src1, $src2",
1518 (OpNode (_.VT _.RC:$src1),
1519 (_.VT _.RC:$src2),
1520 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001521 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1522 (outs _.KRC:$dst),
1523 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1524 "vcmp${cc}"#_.Suffix,
1525 "$src2, $src1", "$src1, $src2",
1526 (OpNode (_.VT _.RC:$src1),
1527 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1528 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001529
1530 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1531 (outs _.KRC:$dst),
1532 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1533 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001534 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001535 (OpNodeRnd (_.VT _.RC:$src1),
1536 (_.VT _.RC:$src2),
1537 imm:$cc,
1538 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1539 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001540 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001541 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1542 (outs VK1:$dst),
1543 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1544 "vcmp"#_.Suffix,
1545 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1546 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1547 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001548 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001549 "vcmp"#_.Suffix,
1550 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1551 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1552
1553 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1554 (outs _.KRC:$dst),
1555 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1556 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001557 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001558 EVEX_4V, EVEX_B;
1559 }// let isAsmParserOnly = 1, hasSideEffects = 0
1560
1561 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001562 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001563 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1564 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1565 !strconcat("vcmp${cc}", _.Suffix,
1566 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1567 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1568 _.FRC:$src2,
1569 imm:$cc))],
1570 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001571 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1572 (outs _.KRC:$dst),
1573 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1574 !strconcat("vcmp${cc}", _.Suffix,
1575 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1576 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1577 (_.ScalarLdFrag addr:$src2),
1578 imm:$cc))],
1579 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001580 }
1581}
1582
1583let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001584 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1585 AVX512XSIi8Base;
1586 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1587 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001588}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001589
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001590multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001591 X86VectorVTInfo _, bit IsCommutable> {
1592 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001593 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001594 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1595 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1596 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1598 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001599 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1600 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1601 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1602 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001604 def rrk : AVX512BI<opc, MRMSrcReg,
1605 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1606 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1607 "$dst {${mask}}, $src1, $src2}"),
1608 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1609 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1610 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001611 def rmk : AVX512BI<opc, MRMSrcMem,
1612 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1613 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1614 "$dst {${mask}}, $src1, $src2}"),
1615 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1616 (OpNode (_.VT _.RC:$src1),
1617 (_.VT (bitconvert
1618 (_.LdFrag addr:$src2))))))],
1619 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001620}
1621
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001622multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001623 X86VectorVTInfo _, bit IsCommutable> :
1624 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001625 def rmb : AVX512BI<opc, MRMSrcMem,
1626 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1627 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1628 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1629 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1630 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1631 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1632 def rmbk : AVX512BI<opc, MRMSrcMem,
1633 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1634 _.ScalarMemOp:$src2),
1635 !strconcat(OpcodeStr,
1636 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1637 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1638 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1639 (OpNode (_.VT _.RC:$src1),
1640 (X86VBroadcast
1641 (_.ScalarLdFrag addr:$src2)))))],
1642 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001643}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001644
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001645multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001646 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1647 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001648 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001649 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1650 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001651
1652 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001653 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1654 IsCommutable>, EVEX_V256;
1655 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1656 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001657 }
1658}
1659
1660multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1661 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001662 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001663 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001664 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1665 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001666
1667 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001668 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1669 IsCommutable>, EVEX_V256;
1670 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1671 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001672 }
1673}
1674
1675defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001676 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001677 EVEX_CD8<8, CD8VF>;
1678
1679defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001680 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001681 EVEX_CD8<16, CD8VF>;
1682
Robert Khasanovf70f7982014-09-18 14:06:55 +00001683defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001684 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001685 EVEX_CD8<32, CD8VF>;
1686
Robert Khasanovf70f7982014-09-18 14:06:55 +00001687defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001688 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001689 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1690
1691defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1692 avx512vl_i8_info, HasBWI>,
1693 EVEX_CD8<8, CD8VF>;
1694
1695defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1696 avx512vl_i16_info, HasBWI>,
1697 EVEX_CD8<16, CD8VF>;
1698
Robert Khasanovf70f7982014-09-18 14:06:55 +00001699defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001700 avx512vl_i32_info, HasAVX512>,
1701 EVEX_CD8<32, CD8VF>;
1702
Robert Khasanovf70f7982014-09-18 14:06:55 +00001703defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001704 avx512vl_i64_info, HasAVX512>,
1705 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706
Craig Topper8b9e6712016-09-02 04:25:30 +00001707let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001710 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1711 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712
1713def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001714 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001715 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1716 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001717}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1720 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001721 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001722 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001723 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001724 !strconcat("vpcmp${cc}", Suffix,
1725 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001726 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1727 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001728 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1729 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001730 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001731 !strconcat("vpcmp${cc}", Suffix,
1732 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001733 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1734 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001735 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001736 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1737 def rrik : AVX512AIi8<opc, MRMSrcReg,
1738 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001739 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001740 !strconcat("vpcmp${cc}", Suffix,
1741 "\t{$src2, $src1, $dst {${mask}}|",
1742 "$dst {${mask}}, $src1, $src2}"),
1743 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1744 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001745 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001747 def rmik : AVX512AIi8<opc, MRMSrcMem,
1748 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001749 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001750 !strconcat("vpcmp${cc}", Suffix,
1751 "\t{$src2, $src1, $dst {${mask}}|",
1752 "$dst {${mask}}, $src1, $src2}"),
1753 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1754 (OpNode (_.VT _.RC:$src1),
1755 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001756 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1758
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001759 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001760 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001761 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001762 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001763 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1764 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001765 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001766 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001767 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001768 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1770 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001771 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001772 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1773 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001774 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001775 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1777 "$dst {${mask}}, $src1, $src2, $cc}"),
1778 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001779 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001780 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1781 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001782 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001783 !strconcat("vpcmp", Suffix,
1784 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1785 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001786 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787 }
1788}
1789
Robert Khasanov29e3b962014-08-27 09:34:37 +00001790multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001791 X86VectorVTInfo _> :
1792 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001793 def rmib : AVX512AIi8<opc, MRMSrcMem,
1794 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001795 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001796 !strconcat("vpcmp${cc}", Suffix,
1797 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1798 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1799 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1800 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001801 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001802 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1803 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1804 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001805 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001806 !strconcat("vpcmp${cc}", Suffix,
1807 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1808 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1809 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1810 (OpNode (_.VT _.RC:$src1),
1811 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001812 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001813 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001816 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001817 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1818 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001819 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820 !strconcat("vpcmp", Suffix,
1821 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1822 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1823 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1824 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1825 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001826 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001827 !strconcat("vpcmp", Suffix,
1828 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1829 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1830 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1831 }
1832}
1833
1834multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1835 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1836 let Predicates = [prd] in
1837 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1838
1839 let Predicates = [prd, HasVLX] in {
1840 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1841 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1842 }
1843}
1844
1845multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1846 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1847 let Predicates = [prd] in
1848 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1849 EVEX_V512;
1850
1851 let Predicates = [prd, HasVLX] in {
1852 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1853 EVEX_V256;
1854 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1855 EVEX_V128;
1856 }
1857}
1858
1859defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1860 HasBWI>, EVEX_CD8<8, CD8VF>;
1861defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1862 HasBWI>, EVEX_CD8<8, CD8VF>;
1863
1864defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1865 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1866defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1867 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1868
Robert Khasanovf70f7982014-09-18 14:06:55 +00001869defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001870 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001871defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001872 HasAVX512>, EVEX_CD8<32, CD8VF>;
1873
Robert Khasanovf70f7982014-09-18 14:06:55 +00001874defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001876defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001877 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001878
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001879multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001880
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001881 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1882 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1883 "vcmp${cc}"#_.Suffix,
1884 "$src2, $src1", "$src1, $src2",
1885 (X86cmpm (_.VT _.RC:$src1),
1886 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001887 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001888
Craig Toppere1cac152016-06-07 07:27:54 +00001889 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1890 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1891 "vcmp${cc}"#_.Suffix,
1892 "$src2, $src1", "$src1, $src2",
1893 (X86cmpm (_.VT _.RC:$src1),
1894 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1895 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001896
Craig Toppere1cac152016-06-07 07:27:54 +00001897 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1898 (outs _.KRC:$dst),
1899 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1900 "vcmp${cc}"#_.Suffix,
1901 "${src2}"##_.BroadcastStr##", $src1",
1902 "$src1, ${src2}"##_.BroadcastStr,
1903 (X86cmpm (_.VT _.RC:$src1),
1904 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1905 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001906 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001907 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001908 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1909 (outs _.KRC:$dst),
1910 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1911 "vcmp"#_.Suffix,
1912 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1913
1914 let mayLoad = 1 in {
1915 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1916 (outs _.KRC:$dst),
1917 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1918 "vcmp"#_.Suffix,
1919 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1920
1921 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1922 (outs _.KRC:$dst),
1923 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1924 "vcmp"#_.Suffix,
1925 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1926 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1927 }
1928 }
1929}
1930
1931multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1932 // comparison code form (VCMP[EQ/LT/LE/...]
1933 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1934 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1935 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001936 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001937 (X86cmpmRnd (_.VT _.RC:$src1),
1938 (_.VT _.RC:$src2),
1939 imm:$cc,
1940 (i32 FROUND_NO_EXC))>, EVEX_B;
1941
1942 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1943 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1944 (outs _.KRC:$dst),
1945 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1946 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001947 "$cc, {sae}, $src2, $src1",
1948 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001949 }
1950}
1951
1952multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1953 let Predicates = [HasAVX512] in {
1954 defm Z : avx512_vcmp_common<_.info512>,
1955 avx512_vcmp_sae<_.info512>, EVEX_V512;
1956
1957 }
1958 let Predicates = [HasAVX512,HasVLX] in {
1959 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1960 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001961 }
1962}
1963
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001964defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1965 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1966defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1967 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001968
1969def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1970 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001971 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1972 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973 imm:$cc), VK8)>;
1974def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1975 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001976 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1977 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001978 imm:$cc), VK8)>;
1979def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1980 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001981 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1982 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001983 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001984
Asaf Badouh572bbce2015-09-20 08:46:07 +00001985// ----------------------------------------------------------------
1986// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001987//handle fpclass instruction mask = op(reg_scalar,imm)
1988// op(mem_scalar,imm)
1989multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1990 X86VectorVTInfo _, Predicate prd> {
1991 let Predicates = [prd] in {
1992 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1993 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001994 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001995 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1996 (i32 imm:$src2)))], NoItinerary>;
1997 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1998 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1999 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002000 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002001 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002002 (OpNode (_.VT _.RC:$src1),
2003 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002004 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002005 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2006 (ins _.MemOp:$src1, i32u8imm:$src2),
2007 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002008 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002009 [(set _.KRC:$dst,
2010 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2011 (i32 imm:$src2)))], NoItinerary>;
2012 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2013 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2014 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002015 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002016 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002017 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2018 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2019 }
2020 }
2021}
2022
Asaf Badouh572bbce2015-09-20 08:46:07 +00002023//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2024// fpclass(reg_vec, mem_vec, imm)
2025// fpclass(reg_vec, broadcast(eltVt), imm)
2026multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2027 X86VectorVTInfo _, string mem, string broadcast>{
2028 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2029 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002030 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002031 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2032 (i32 imm:$src2)))], NoItinerary>;
2033 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2034 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2035 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002036 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002037 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002038 (OpNode (_.VT _.RC:$src1),
2039 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002040 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2041 (ins _.MemOp:$src1, i32u8imm:$src2),
2042 OpcodeStr##_.Suffix##mem#
2043 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002044 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002045 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2046 (i32 imm:$src2)))], NoItinerary>;
2047 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2048 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2049 OpcodeStr##_.Suffix##mem#
2050 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002051 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002052 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2053 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2054 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2055 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2056 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2057 _.BroadcastStr##", $dst|$dst, ${src1}"
2058 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002059 [(set _.KRC:$dst,(OpNode
2060 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002061 (_.ScalarLdFrag addr:$src1))),
2062 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2063 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2064 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2065 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2066 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2067 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002068 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2069 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002070 (_.ScalarLdFrag addr:$src1))),
2071 (i32 imm:$src2))))], NoItinerary>,
2072 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002073}
2074
Asaf Badouh572bbce2015-09-20 08:46:07 +00002075multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002076 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002077 string broadcast>{
2078 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002079 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002080 broadcast>, EVEX_V512;
2081 }
2082 let Predicates = [prd, HasVLX] in {
2083 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2084 broadcast>, EVEX_V128;
2085 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2086 broadcast>, EVEX_V256;
2087 }
2088}
2089
2090multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002091 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002092 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002093 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002094 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002095 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2096 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2097 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2098 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2099 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002100}
2101
Asaf Badouh696e8e02015-10-18 11:04:38 +00002102defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2103 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002104
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002105//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002106// Mask register copy, including
2107// - copy between mask registers
2108// - load/store mask registers
2109// - copy from GPR to mask register and vice versa
2110//
2111multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2112 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002113 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002114 let hasSideEffects = 0 in
2115 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2116 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2117 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2118 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2119 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2120 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2121 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2122 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123}
2124
2125multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2126 string OpcodeStr,
2127 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002128 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002130 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002131 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002132 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002133 }
2134}
2135
Robert Khasanov74acbb72014-07-23 14:49:42 +00002136let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002137 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002138 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2139 VEX, PD;
2140
2141let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002142 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002143 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002144 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002145
2146let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002147 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2148 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002149 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2150 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002151 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2152 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002153 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2154 VEX, XD, VEX_W;
2155}
2156
2157// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002158def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2159 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2160def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2161 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2162
2163def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2164 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2165def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2166 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2167
2168def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002169 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002170def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002171 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002172 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2173
2174def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002175 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2176def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2177 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002178def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002179 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002180 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2181
2182def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2183 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2184def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2185 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2186def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2187 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2188def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2189 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190
Robert Khasanov74acbb72014-07-23 14:49:42 +00002191// Load/store kreg
2192let Predicates = [HasDQI] in {
2193 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2194 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002195 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2196 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002197
2198 def : Pat<(store VK4:$src, addr:$dst),
2199 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2200 def : Pat<(store VK2:$src, addr:$dst),
2201 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002202 def : Pat<(store VK1:$src, addr:$dst),
2203 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002204
2205 def : Pat<(v2i1 (load addr:$src)),
2206 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2207 def : Pat<(v4i1 (load addr:$src)),
2208 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002209}
2210let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002211 def : Pat<(store VK1:$src, addr:$dst),
2212 (MOV8mr addr:$dst,
2213 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2214 sub_8bit))>;
2215 def : Pat<(store VK2:$src, addr:$dst),
2216 (MOV8mr addr:$dst,
2217 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2218 sub_8bit))>;
2219 def : Pat<(store VK4:$src, addr:$dst),
2220 (MOV8mr addr:$dst,
2221 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002222 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002223 def : Pat<(store VK8:$src, addr:$dst),
2224 (MOV8mr addr:$dst,
2225 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2226 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002227
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002228 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002229 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002230 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002231 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002232 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002233 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002234}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002235
Robert Khasanov74acbb72014-07-23 14:49:42 +00002236let Predicates = [HasAVX512] in {
2237 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002238 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002239 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002240 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002241 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2242 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002243}
2244let Predicates = [HasBWI] in {
2245 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2246 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002247 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2248 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2250 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002251 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2252 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002253}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002254
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002256 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002257 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2258 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002259
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002260 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002261 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002262
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002263 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2264 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2265
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002266 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002267 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002268 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2269 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002270 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002271
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002272 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002273 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002274 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2275 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002276 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002277
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002278 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002279 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002280
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002281 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002282 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002283
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002284 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002285 (EXTRACT_SUBREG
2286 (AND32ri8 (KMOVWrk
2287 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002288
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002289 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002290 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002291
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002292 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002293 (AND64ri8 (SUBREG_TO_REG (i64 0),
2294 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002295
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002296 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002297 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002298 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002299
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002300 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002301 (EXTRACT_SUBREG
2302 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2303 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002304
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002305 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002306 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002307}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002308def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2309 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2310def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2311 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2312def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2313 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2314def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2315 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2316def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2317 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2318def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2319 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002320
Igor Bregerd6c187b2016-01-27 08:43:25 +00002321def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2322def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2323def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2324
Igor Bregera77b14d2016-08-11 12:13:46 +00002325def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2326def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2327def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2328def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2329def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2330def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331
2332// Mask unary operation
2333// - KNOT
2334multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002335 RegisterClass KRC, SDPatternOperator OpNode,
2336 Predicate prd> {
2337 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002339 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002340 [(set KRC:$dst, (OpNode KRC:$src))]>;
2341}
2342
Robert Khasanov74acbb72014-07-23 14:49:42 +00002343multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2344 SDPatternOperator OpNode> {
2345 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2346 HasDQI>, VEX, PD;
2347 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2348 HasAVX512>, VEX, PS;
2349 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2350 HasBWI>, VEX, PD, VEX_W;
2351 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2352 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002353}
2354
Craig Topper7b9cc142016-11-03 06:04:28 +00002355defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002357multiclass avx512_mask_unop_int<string IntName, string InstName> {
2358 let Predicates = [HasAVX512] in
2359 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2360 (i16 GR16:$src)),
2361 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2362 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2363}
2364defm : avx512_mask_unop_int<"knot", "KNOT">;
2365
Robert Khasanov74acbb72014-07-23 14:49:42 +00002366// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002367let Predicates = [HasAVX512, NoDQI] in
2368def : Pat<(vnot VK8:$src),
2369 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2370
2371def : Pat<(vnot VK4:$src),
2372 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2373def : Pat<(vnot VK2:$src),
2374 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002375
2376// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002377// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002378multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002379 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002380 Predicate prd, bit IsCommutable> {
2381 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002382 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2383 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002384 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002385 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2386}
2387
Robert Khasanov595683d2014-07-28 13:46:45 +00002388multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002389 SDPatternOperator OpNode, bit IsCommutable,
2390 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002391 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002392 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002393 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002394 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002395 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002396 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002397 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002398 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002399}
2400
2401def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2402def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002403// These nodes use 'vnot' instead of 'not' to support vectors.
2404def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2405def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406
Craig Topper7b9cc142016-11-03 06:04:28 +00002407defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2408defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2409defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2410defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2411defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2412defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002413
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002414multiclass avx512_mask_binop_int<string IntName, string InstName> {
2415 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002416 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2417 (i16 GR16:$src1), (i16 GR16:$src2)),
2418 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2419 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2420 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421}
2422
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423defm : avx512_mask_binop_int<"kand", "KAND">;
2424defm : avx512_mask_binop_int<"kandn", "KANDN">;
2425defm : avx512_mask_binop_int<"kor", "KOR">;
2426defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2427defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002428
Craig Topper7b9cc142016-11-03 06:04:28 +00002429multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2430 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002431 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2432 // for the DQI set, this type is legal and KxxxB instruction is used
2433 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002434 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002435 (COPY_TO_REGCLASS
2436 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2437 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2438
2439 // All types smaller than 8 bits require conversion anyway
2440 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2441 (COPY_TO_REGCLASS (Inst
2442 (COPY_TO_REGCLASS VK1:$src1, VK16),
2443 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002444 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002445 (COPY_TO_REGCLASS (Inst
2446 (COPY_TO_REGCLASS VK2:$src1, VK16),
2447 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002448 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002449 (COPY_TO_REGCLASS (Inst
2450 (COPY_TO_REGCLASS VK4:$src1, VK16),
2451 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452}
2453
Craig Topper7b9cc142016-11-03 06:04:28 +00002454defm : avx512_binop_pat<and, and, KANDWrr>;
2455defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2456defm : avx512_binop_pat<or, or, KORWrr>;
2457defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2458defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002459
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002461multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2462 RegisterClass KRCSrc, Predicate prd> {
2463 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002464 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002465 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2466 (ins KRC:$src1, KRC:$src2),
2467 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2468 VEX_4V, VEX_L;
2469
2470 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2471 (!cast<Instruction>(NAME##rr)
2472 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2473 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2474 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475}
2476
Igor Bregera54a1a82015-09-08 13:10:00 +00002477defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2478defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2479defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481// Mask bit testing
2482multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002483 SDNode OpNode, Predicate prd> {
2484 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002486 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2488}
2489
Igor Breger5ea0a6812015-08-31 13:30:19 +00002490multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2491 Predicate prdW = HasAVX512> {
2492 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2493 VEX, PD;
2494 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2495 VEX, PS;
2496 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2497 VEX, PS, VEX_W;
2498 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2499 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500}
2501
2502defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002503defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002504
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505// Mask shift
2506multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2507 SDNode OpNode> {
2508 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002509 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002511 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2513}
2514
2515multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2516 SDNode OpNode> {
2517 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002518 VEX, TAPD, VEX_W;
2519 let Predicates = [HasDQI] in
2520 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2521 VEX, TAPD;
2522 let Predicates = [HasBWI] in {
2523 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2524 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002525 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2526 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002527 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528}
2529
Craig Topper3b7e8232017-01-30 00:06:01 +00002530defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2531defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002532
2533// Mask setting all 0s or 1s
2534multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2535 let Predicates = [HasAVX512] in
2536 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2537 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2538 [(set KRC:$dst, (VT Val))]>;
2539}
2540
2541multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002543 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2544 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545}
2546
2547defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2548defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2549
2550// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2551let Predicates = [HasAVX512] in {
2552 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002553 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2554 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002556 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2557 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002558 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002559 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2560 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002562
2563// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2564multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2565 RegisterClass RC, ValueType VT> {
2566 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2567 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002568
Igor Bregerf1bd7612016-03-06 07:46:03 +00002569 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002570 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002571}
2572
2573defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2574defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2575defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2576defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2577defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2578
2579defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2580defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2581defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2582defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2583
2584defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2585defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2586defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2587
2588defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2589defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2590
2591defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592
Igor Breger999ac752016-03-08 15:21:25 +00002593def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002594 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002595 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2596 VK2))>;
2597def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002598 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002599 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2600 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2602 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002603def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2604 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002605def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2606 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2607
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002608
Igor Breger86724082016-08-14 05:25:07 +00002609// Patterns for kmask shift
2610multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002611 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002612 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002613 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002614 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002615 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002616 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002617 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002618 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002619 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002620 RC))>;
2621}
2622
2623defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2624defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2625defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002626//===----------------------------------------------------------------------===//
2627// AVX-512 - Aligned and unaligned load and store
2628//
2629
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002630
2631multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002632 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002633 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002634 let hasSideEffects = 0 in {
2635 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002636 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002637 _.ExeDomain>, EVEX;
2638 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2639 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002640 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002641 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002642 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002643 (_.VT _.RC:$src),
2644 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645 EVEX, EVEX_KZ;
2646
Craig Topper4e7b8882016-10-03 02:00:29 +00002647 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002648 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002649 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002650 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002651 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2652 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002653
Craig Topper63e2cd62017-01-14 07:50:52 +00002654 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002655 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2656 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2657 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2658 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002659 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002660 (_.VT _.RC:$src1),
2661 (_.VT _.RC:$src0))))], _.ExeDomain>,
2662 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002663 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002664 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2665 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002666 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2667 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002668 [(set _.RC:$dst, (_.VT
2669 (vselect _.KRCWM:$mask,
2670 (_.VT (bitconvert (ld_frag addr:$src1))),
2671 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002672 }
Craig Toppere1cac152016-06-07 07:27:54 +00002673 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2675 (ins _.KRCWM:$mask, _.MemOp:$src),
2676 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2677 "${dst} {${mask}} {z}, $src}",
2678 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2679 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2680 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002681 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002682 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2683 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2684
2685 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2686 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2687
2688 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2689 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2690 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691}
2692
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002693multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2694 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002695 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002696 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002698 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002699
2700 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002701 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002702 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002703 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002704 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002705 }
2706}
2707
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002708multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2709 AVX512VLVectorVTInfo _,
2710 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002711 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002712 let Predicates = [prd] in
2713 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002714 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002715
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716 let Predicates = [prd, HasVLX] in {
2717 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002718 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002719 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002720 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002721 }
2722}
2723
2724multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002725 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002726
Craig Topper99f6b622016-05-01 01:03:56 +00002727 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002728 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2729 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2730 [], _.ExeDomain>, EVEX;
2731 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2732 (ins _.KRCWM:$mask, _.RC:$src),
2733 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2734 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002736 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002737 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002738 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739 "${dst} {${mask}} {z}, $src}",
2740 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002741 }
Igor Breger81b79de2015-11-19 07:43:43 +00002742
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002744 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002745 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002746 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2748 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2749 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002750
2751 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2752 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2753 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002754}
2755
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002756
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002757multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2758 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002759 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002760 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2761 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002762
2763 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002764 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2765 masked_store_unaligned>, EVEX_V256;
2766 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2767 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002768 }
2769}
2770
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002771multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2772 AVX512VLVectorVTInfo _, Predicate prd> {
2773 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002774 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2775 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002776
2777 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002778 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2779 masked_store_aligned256>, EVEX_V256;
2780 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2781 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002782 }
2783}
2784
2785defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2786 HasAVX512>,
2787 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2788 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2789
2790defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2791 HasAVX512>,
2792 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2793 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2794
Craig Topperc9293492016-02-26 06:50:29 +00002795defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002796 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002797 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002798 PS, EVEX_CD8<32, CD8VF>;
2799
Craig Topper4e7b8882016-10-03 02:00:29 +00002800defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002801 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002802 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2803 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002804
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002805defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2806 HasAVX512>,
2807 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2808 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002809
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2811 HasAVX512>,
2812 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2813 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002814
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2816 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002817 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2818
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002819defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2820 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002821 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2822
Craig Topperc9293492016-02-26 06:50:29 +00002823defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002824 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002825 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002826 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2827
Craig Topperc9293492016-02-26 06:50:29 +00002828defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002829 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002830 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002831 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002832
Craig Topperd875d6b2016-09-29 06:07:09 +00002833// Special instructions to help with spilling when we don't have VLX. We need
2834// to load or store from a ZMM register instead. These are converted in
2835// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002836let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002837 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2838def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2839 "", []>;
2840def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2841 "", []>;
2842def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2843 "", []>;
2844def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2845 "", []>;
2846}
2847
2848let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002849def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002850 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002851def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002852 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002853def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002854 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002855def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002856 "", []>;
2857}
2858
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002859def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002860 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002861 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002862 VK8), VR512:$src)>;
2863
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002864def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002865 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002866 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002867
Craig Topper33c550c2016-05-22 00:39:30 +00002868// These patterns exist to prevent the above patterns from introducing a second
2869// mask inversion when one already exists.
2870def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2871 (bc_v8i64 (v16i32 immAllZerosV)),
2872 (v8i64 VR512:$src))),
2873 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2874def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2875 (v16i32 immAllZerosV),
2876 (v16i32 VR512:$src))),
2877 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2878
Craig Topper96ab6fd2017-01-09 04:19:34 +00002879// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2880// available. Use a 512-bit operation and extract.
2881let Predicates = [HasAVX512, NoVLX] in {
2882def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2883 (v8f32 VR256X:$src0))),
2884 (EXTRACT_SUBREG
2885 (v16f32
2886 (VMOVAPSZrrk
2887 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2888 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2889 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2890 sub_ymm)>;
2891
2892def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2893 (v8i32 VR256X:$src0))),
2894 (EXTRACT_SUBREG
2895 (v16i32
2896 (VMOVDQA32Zrrk
2897 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2898 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2899 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2900 sub_ymm)>;
2901}
2902
Craig Topper14aa2662016-08-11 06:04:04 +00002903let Predicates = [HasVLX, NoBWI] in {
2904 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002905 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2906 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2907 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2908 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2909 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2910 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2911 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2912 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002913
2914 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002915 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2916 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2917 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2918 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2919 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2920 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2921 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2922 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002923}
2924
Craig Topper95bdabd2016-05-22 23:44:33 +00002925let Predicates = [HasVLX] in {
2926 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2927 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2928 def : Pat<(alignedstore (v2f64 (extract_subvector
2929 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2930 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2931 def : Pat<(alignedstore (v4f32 (extract_subvector
2932 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2933 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2934 def : Pat<(alignedstore (v2i64 (extract_subvector
2935 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2936 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2937 def : Pat<(alignedstore (v4i32 (extract_subvector
2938 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2939 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2940 def : Pat<(alignedstore (v8i16 (extract_subvector
2941 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2942 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2943 def : Pat<(alignedstore (v16i8 (extract_subvector
2944 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2945 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2946
2947 def : Pat<(store (v2f64 (extract_subvector
2948 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2949 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2950 def : Pat<(store (v4f32 (extract_subvector
2951 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2952 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2953 def : Pat<(store (v2i64 (extract_subvector
2954 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2955 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2956 def : Pat<(store (v4i32 (extract_subvector
2957 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2958 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2959 def : Pat<(store (v8i16 (extract_subvector
2960 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2961 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2962 def : Pat<(store (v16i8 (extract_subvector
2963 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2964 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2965
2966 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2967 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2968 def : Pat<(alignedstore (v2f64 (extract_subvector
2969 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2970 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2971 def : Pat<(alignedstore (v4f32 (extract_subvector
2972 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2973 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2974 def : Pat<(alignedstore (v2i64 (extract_subvector
2975 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2976 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2977 def : Pat<(alignedstore (v4i32 (extract_subvector
2978 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2979 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2980 def : Pat<(alignedstore (v8i16 (extract_subvector
2981 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2982 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2983 def : Pat<(alignedstore (v16i8 (extract_subvector
2984 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2985 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2986
2987 def : Pat<(store (v2f64 (extract_subvector
2988 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2989 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2990 def : Pat<(store (v4f32 (extract_subvector
2991 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2992 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2993 def : Pat<(store (v2i64 (extract_subvector
2994 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2995 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2996 def : Pat<(store (v4i32 (extract_subvector
2997 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2998 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2999 def : Pat<(store (v8i16 (extract_subvector
3000 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3001 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3002 def : Pat<(store (v16i8 (extract_subvector
3003 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3004 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3005
3006 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3007 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003008 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3009 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003010 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3011 def : Pat<(alignedstore (v8f32 (extract_subvector
3012 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3013 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003014 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3015 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003016 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003017 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3018 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003019 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003020 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3021 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003022 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003023 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3024 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003025 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3026
3027 def : Pat<(store (v4f64 (extract_subvector
3028 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3029 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3030 def : Pat<(store (v8f32 (extract_subvector
3031 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3032 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3033 def : Pat<(store (v4i64 (extract_subvector
3034 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3035 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3036 def : Pat<(store (v8i32 (extract_subvector
3037 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3038 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3039 def : Pat<(store (v16i16 (extract_subvector
3040 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3041 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3042 def : Pat<(store (v32i8 (extract_subvector
3043 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3044 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3045}
3046
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003047
3048// Move Int Doubleword to Packed Double Int
3049//
3050let ExeDomain = SSEPackedInt in {
3051def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3052 "vmovd\t{$src, $dst|$dst, $src}",
3053 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003055 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003056def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003057 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058 [(set VR128X:$dst,
3059 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003060 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003061def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003062 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063 [(set VR128X:$dst,
3064 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003065 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003066let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3067def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3068 (ins i64mem:$src),
3069 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003070 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003071let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003072def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003073 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003074 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003076def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3077 "vmovq\t{$src, $dst|$dst, $src}",
3078 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3079 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003080def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003081 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003082 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003084def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003085 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003086 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003087 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3088 EVEX_CD8<64, CD8VT1>;
3089}
3090} // ExeDomain = SSEPackedInt
3091
3092// Move Int Doubleword to Single Scalar
3093//
3094let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3095def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3096 "vmovd\t{$src, $dst|$dst, $src}",
3097 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003098 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003099
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003100def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003101 "vmovd\t{$src, $dst|$dst, $src}",
3102 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3103 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3104} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3105
3106// Move doubleword from xmm register to r/m32
3107//
3108let ExeDomain = SSEPackedInt in {
3109def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3110 "vmovd\t{$src, $dst|$dst, $src}",
3111 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003113 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003114def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003116 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003117 [(store (i32 (extractelt (v4i32 VR128X:$src),
3118 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3119 EVEX, EVEX_CD8<32, CD8VT1>;
3120} // ExeDomain = SSEPackedInt
3121
3122// Move quadword from xmm1 register to r/m64
3123//
3124let ExeDomain = SSEPackedInt in {
3125def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3126 "vmovq\t{$src, $dst|$dst, $src}",
3127 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003129 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003130 Requires<[HasAVX512, In64BitMode]>;
3131
Craig Topperc648c9b2015-12-28 06:11:42 +00003132let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3133def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3134 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003135 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003136 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137
Craig Topperc648c9b2015-12-28 06:11:42 +00003138def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3139 (ins i64mem:$dst, VR128X:$src),
3140 "vmovq\t{$src, $dst|$dst, $src}",
3141 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3142 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003143 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003144 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3145
3146let hasSideEffects = 0 in
3147def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003148 (ins VR128X:$src),
3149 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3150 EVEX, VEX_W;
3151} // ExeDomain = SSEPackedInt
3152
3153// Move Scalar Single to Double Int
3154//
3155let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3156def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3157 (ins FR32X:$src),
3158 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003159 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003160 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003161def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003162 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003163 "vmovd\t{$src, $dst|$dst, $src}",
3164 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3165 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3166} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3167
3168// Move Quadword Int to Packed Quadword Int
3169//
3170let ExeDomain = SSEPackedInt in {
3171def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3172 (ins i64mem:$src),
3173 "vmovq\t{$src, $dst|$dst, $src}",
3174 [(set VR128X:$dst,
3175 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3176 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3177} // ExeDomain = SSEPackedInt
3178
3179//===----------------------------------------------------------------------===//
3180// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003181//===----------------------------------------------------------------------===//
3182
Craig Topperc7de3a12016-07-29 02:49:08 +00003183multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003184 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003185 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3186 (ins _.RC:$src1, _.FRC:$src2),
3187 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3188 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3189 (scalar_to_vector _.FRC:$src2))))],
3190 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3191 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3192 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3193 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3194 "$dst {${mask}} {z}, $src1, $src2}"),
3195 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3196 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3197 _.ImmAllZerosV)))],
3198 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3199 let Constraints = "$src0 = $dst" in
3200 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3201 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3202 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3203 "$dst {${mask}}, $src1, $src2}"),
3204 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3205 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3206 (_.VT _.RC:$src0))))],
3207 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003208 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003209 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3210 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3211 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3212 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3213 let mayLoad = 1, hasSideEffects = 0 in {
3214 let Constraints = "$src0 = $dst" in
3215 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3216 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3217 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3218 "$dst {${mask}}, $src}"),
3219 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3220 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3221 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3222 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3223 "$dst {${mask}} {z}, $src}"),
3224 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003225 }
Craig Toppere1cac152016-06-07 07:27:54 +00003226 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3227 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3228 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3229 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003230 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003231 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3232 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3233 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3234 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235}
3236
Asaf Badouh41ecf462015-12-06 13:26:56 +00003237defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3238 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003239
Asaf Badouh41ecf462015-12-06 13:26:56 +00003240defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3241 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242
Ayman Musa46af8f92016-11-13 14:29:32 +00003243
3244multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3245 PatLeaf ZeroFP, X86VectorVTInfo _> {
3246
3247def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003248 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003249 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3250 (_.EltVT _.FRC:$src1),
3251 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003252 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003253 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3254 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3255 (_.VT _.RC:$src0),
3256 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3257 _.RC)>;
3258
3259def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003260 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003261 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3262 (_.EltVT _.FRC:$src1),
3263 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003264 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003265 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3266 (_.VT _.RC:$src0),
3267 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3268 _.RC)>;
3269
3270}
3271
3272multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3273 dag Mask, RegisterClass MaskRC> {
3274
3275def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003276 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003277 (_.info256.VT (insert_subvector undef,
3278 (_.info128.VT _.info128.RC:$src),
3279 (i64 0))),
3280 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003281 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003282 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003283 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003284
3285}
3286
3287multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3288 dag Mask, RegisterClass MaskRC> {
3289
3290def : Pat<(_.info128.VT (extract_subvector
3291 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003292 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003293 (v16i32 immAllZerosV))))),
3294 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003295 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003296 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3297 addr:$srcAddr)>;
3298
3299def : Pat<(_.info128.VT (extract_subvector
3300 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3301 (_.info512.VT (insert_subvector undef,
3302 (_.info256.VT (insert_subvector undef,
3303 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3304 (i64 0))),
3305 (i64 0))))),
3306 (i64 0))),
3307 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3308 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3309 addr:$srcAddr)>;
3310
3311}
3312
3313defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3314defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3315
3316defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3317 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3318defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3319 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3320defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3321 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3322
3323defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3324 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3325defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3326 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3327defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3328 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3329
Craig Topper74ed0872016-05-18 06:55:59 +00003330def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003331 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003332 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003333
Craig Topper74ed0872016-05-18 06:55:59 +00003334def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003335 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003336 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003337
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003338def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3339 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3340 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3341
Craig Topper99f6b622016-05-01 01:03:56 +00003342let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003343defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003344 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003345 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3346 XS, EVEX_4V, VEX_LIG;
3347
Craig Topper99f6b622016-05-01 01:03:56 +00003348let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003349defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003350 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003351 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3352 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003353
3354let Predicates = [HasAVX512] in {
3355 let AddedComplexity = 15 in {
3356 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3357 // MOVS{S,D} to the lower bits.
3358 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003359 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003361 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003362 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003363 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003364 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003365 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003366 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367
3368 // Move low f32 and clear high bits.
3369 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3370 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003371 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3373 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3374 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003375 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003376 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003377 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3378 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003379 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003380 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3381 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3382 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003383 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003384 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385
3386 let AddedComplexity = 20 in {
3387 // MOVSSrm zeros the high parts of the register; represent this
3388 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3389 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3390 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3391 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3392 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3393 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3394 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003395 def : Pat<(v4f32 (X86vzload addr:$src)),
3396 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003397
3398 // MOVSDrm zeros the high parts of the register; represent this
3399 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3400 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3401 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3402 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3403 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3404 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3405 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3406 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3407 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3408 def : Pat<(v2f64 (X86vzload addr:$src)),
3409 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3410
3411 // Represent the same patterns above but in the form they appear for
3412 // 256-bit types
3413 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3414 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003415 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003416 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3417 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3418 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003419 def : Pat<(v8f32 (X86vzload addr:$src)),
3420 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003421 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3422 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3423 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003424 def : Pat<(v4f64 (X86vzload addr:$src)),
3425 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003426
3427 // Represent the same patterns above but in the form they appear for
3428 // 512-bit types
3429 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3430 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3431 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3432 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3433 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3434 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003435 def : Pat<(v16f32 (X86vzload addr:$src)),
3436 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003437 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3438 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3439 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003440 def : Pat<(v8f64 (X86vzload addr:$src)),
3441 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003442 }
3443 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3444 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003445 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 FR32X:$src)), sub_xmm)>;
3447 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3448 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003449 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450 FR64X:$src)), sub_xmm)>;
3451 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3452 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003453 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454
3455 // Move low f64 and clear high bits.
3456 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3457 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003458 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003460 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3461 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003462 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003463 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003464
3465 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003466 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003468 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003469 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003470 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471
3472 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003473 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003474 addr:$dst),
3475 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003476
3477 // Shuffle with VMOVSS
3478 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3479 (VMOVSSZrr (v4i32 VR128X:$src1),
3480 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3481 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3482 (VMOVSSZrr (v4f32 VR128X:$src1),
3483 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3484
3485 // 256-bit variants
3486 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3487 (SUBREG_TO_REG (i32 0),
3488 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3489 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3490 sub_xmm)>;
3491 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3492 (SUBREG_TO_REG (i32 0),
3493 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3494 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3495 sub_xmm)>;
3496
3497 // Shuffle with VMOVSD
3498 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3499 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3500 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3501 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003502
3503 // 256-bit variants
3504 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3505 (SUBREG_TO_REG (i32 0),
3506 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3507 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3508 sub_xmm)>;
3509 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3510 (SUBREG_TO_REG (i32 0),
3511 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3512 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3513 sub_xmm)>;
3514
3515 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3516 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3517 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3518 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3519 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3520 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3521 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3522 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3523}
3524
3525let AddedComplexity = 15 in
3526def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3527 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003528 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003529 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003530 (v2i64 VR128X:$src))))],
3531 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3532
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003534 let AddedComplexity = 15 in {
3535 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3536 (VMOVDI2PDIZrr GR32:$src)>;
3537
3538 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3539 (VMOV64toPQIZrr GR64:$src)>;
3540
3541 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3542 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3543 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003544
3545 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3546 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3547 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003548 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003549 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3550 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003551 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3552 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3554 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003555 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3556 (VMOVDI2PDIZrm addr:$src)>;
3557 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3558 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003559 def : Pat<(v4i32 (X86vzload addr:$src)),
3560 (VMOVDI2PDIZrm addr:$src)>;
3561 def : Pat<(v8i32 (X86vzload addr:$src)),
3562 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003563 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003564 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003565 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003566 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003567 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003568 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003569 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003570 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003571 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003573 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3574 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3575 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3576 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003577 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3578 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3579 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3580
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003581 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003582 def : Pat<(v16i32 (X86vzload addr:$src)),
3583 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003584 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003585 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003586}
3587
3588def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3589 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3590
3591def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3592 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3593
3594def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3595 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3596
3597def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3598 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3599
3600//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003601// AVX-512 - Non-temporals
3602//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003603let SchedRW = [WriteLoad] in {
3604 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3605 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3606 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3607 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3608 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003609
Craig Topper2f90c1f2016-06-07 07:27:57 +00003610 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003611 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003612 (ins i256mem:$src),
3613 "vmovntdqa\t{$src, $dst|$dst, $src}",
3614 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3615 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3616 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003617
Robert Khasanoved882972014-08-13 10:46:00 +00003618 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003619 (ins i128mem:$src),
3620 "vmovntdqa\t{$src, $dst|$dst, $src}",
3621 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3622 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3623 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003624 }
Adam Nemetefd07852014-06-18 16:51:10 +00003625}
3626
Igor Bregerd3341f52016-01-20 13:11:47 +00003627multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3628 PatFrag st_frag = alignednontemporalstore,
3629 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003630 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003631 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003632 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003633 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3634 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003635}
3636
Igor Bregerd3341f52016-01-20 13:11:47 +00003637multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3638 AVX512VLVectorVTInfo VTInfo> {
3639 let Predicates = [HasAVX512] in
3640 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003641
Igor Bregerd3341f52016-01-20 13:11:47 +00003642 let Predicates = [HasAVX512, HasVLX] in {
3643 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3644 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003645 }
3646}
3647
Igor Bregerd3341f52016-01-20 13:11:47 +00003648defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3649defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3650defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003651
Craig Topper707c89c2016-05-08 23:43:17 +00003652let Predicates = [HasAVX512], AddedComplexity = 400 in {
3653 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3654 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3655 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3656 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3657 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3658 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003659
3660 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3661 (VMOVNTDQAZrm addr:$src)>;
3662 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3663 (VMOVNTDQAZrm addr:$src)>;
3664 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3665 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003666 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003667 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003668 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003669 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003670 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003671 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003672}
3673
Craig Topperc41320d2016-05-08 23:08:45 +00003674let Predicates = [HasVLX], AddedComplexity = 400 in {
3675 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3676 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3677 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3678 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3679 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3680 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3681
Simon Pilgrim9a896232016-06-07 13:34:24 +00003682 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3683 (VMOVNTDQAZ256rm addr:$src)>;
3684 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3685 (VMOVNTDQAZ256rm addr:$src)>;
3686 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3687 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003688 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003689 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003690 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003691 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003692 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003693 (VMOVNTDQAZ256rm addr:$src)>;
3694
Craig Topperc41320d2016-05-08 23:08:45 +00003695 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3696 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3697 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3698 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3699 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3700 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003701
3702 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3703 (VMOVNTDQAZ128rm addr:$src)>;
3704 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3705 (VMOVNTDQAZ128rm addr:$src)>;
3706 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3707 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003708 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003709 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003710 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003711 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003712 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003713 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003714}
3715
Adam Nemet7f62b232014-06-10 16:39:53 +00003716//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003717// AVX-512 - Integer arithmetic
3718//
3719multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003720 X86VectorVTInfo _, OpndItins itins,
3721 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003722 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003723 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003724 "$src2, $src1", "$src1, $src2",
3725 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003726 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003727 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003728
Craig Toppere1cac152016-06-07 07:27:54 +00003729 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3730 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3731 "$src2, $src1", "$src1, $src2",
3732 (_.VT (OpNode _.RC:$src1,
3733 (bitconvert (_.LdFrag addr:$src2)))),
3734 itins.rm>,
3735 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003736}
3737
3738multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3739 X86VectorVTInfo _, OpndItins itins,
3740 bit IsCommutable = 0> :
3741 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003742 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3743 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3744 "${src2}"##_.BroadcastStr##", $src1",
3745 "$src1, ${src2}"##_.BroadcastStr,
3746 (_.VT (OpNode _.RC:$src1,
3747 (X86VBroadcast
3748 (_.ScalarLdFrag addr:$src2)))),
3749 itins.rm>,
3750 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003751}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003752
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003753multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3754 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3755 Predicate prd, bit IsCommutable = 0> {
3756 let Predicates = [prd] in
3757 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3758 IsCommutable>, EVEX_V512;
3759
3760 let Predicates = [prd, HasVLX] in {
3761 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3762 IsCommutable>, EVEX_V256;
3763 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3764 IsCommutable>, EVEX_V128;
3765 }
3766}
3767
Robert Khasanov545d1b72014-10-14 14:36:19 +00003768multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3769 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3770 Predicate prd, bit IsCommutable = 0> {
3771 let Predicates = [prd] in
3772 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3773 IsCommutable>, EVEX_V512;
3774
3775 let Predicates = [prd, HasVLX] in {
3776 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3777 IsCommutable>, EVEX_V256;
3778 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3779 IsCommutable>, EVEX_V128;
3780 }
3781}
3782
3783multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3784 OpndItins itins, Predicate prd,
3785 bit IsCommutable = 0> {
3786 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3787 itins, prd, IsCommutable>,
3788 VEX_W, EVEX_CD8<64, CD8VF>;
3789}
3790
3791multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3792 OpndItins itins, Predicate prd,
3793 bit IsCommutable = 0> {
3794 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3795 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3796}
3797
3798multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3799 OpndItins itins, Predicate prd,
3800 bit IsCommutable = 0> {
3801 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3802 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3803}
3804
3805multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3806 OpndItins itins, Predicate prd,
3807 bit IsCommutable = 0> {
3808 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3809 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3810}
3811
3812multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3813 SDNode OpNode, OpndItins itins, Predicate prd,
3814 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003815 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003816 IsCommutable>;
3817
Igor Bregerf2460112015-07-26 14:41:44 +00003818 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003819 IsCommutable>;
3820}
3821
3822multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3823 SDNode OpNode, OpndItins itins, Predicate prd,
3824 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003825 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003826 IsCommutable>;
3827
Igor Bregerf2460112015-07-26 14:41:44 +00003828 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003829 IsCommutable>;
3830}
3831
3832multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3833 bits<8> opc_d, bits<8> opc_q,
3834 string OpcodeStr, SDNode OpNode,
3835 OpndItins itins, bit IsCommutable = 0> {
3836 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3837 itins, HasAVX512, IsCommutable>,
3838 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3839 itins, HasBWI, IsCommutable>;
3840}
3841
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003842multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003843 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003844 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3845 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003846 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003847 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003848 "$src2, $src1","$src1, $src2",
3849 (_Dst.VT (OpNode
3850 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003851 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003852 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003853 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003854 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3855 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3856 "$src2, $src1", "$src1, $src2",
3857 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3858 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003859 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003860 AVX512BIBase, EVEX_4V;
3861
3862 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003863 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003864 OpcodeStr,
3865 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003866 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003867 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3868 (_Brdct.VT (X86VBroadcast
3869 (_Brdct.ScalarLdFrag addr:$src2)))))),
3870 itins.rm>,
3871 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872}
3873
Robert Khasanov545d1b72014-10-14 14:36:19 +00003874defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3875 SSE_INTALU_ITINS_P, 1>;
3876defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3877 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003878defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3879 SSE_INTALU_ITINS_P, HasBWI, 1>;
3880defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3881 SSE_INTALU_ITINS_P, HasBWI, 0>;
3882defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003883 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003884defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003885 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003886defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003887 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003888defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003889 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003890defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003891 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003892defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003893 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003894defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003895 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003896defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003897 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003898defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003899 SSE_INTALU_ITINS_P, HasBWI, 1>;
3900
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003901multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003902 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3903 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3904 let Predicates = [prd] in
3905 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3906 _SrcVTInfo.info512, _DstVTInfo.info512,
3907 v8i64_info, IsCommutable>,
3908 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3909 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003910 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003911 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003912 v4i64x_info, IsCommutable>,
3913 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003914 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003915 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003916 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003917 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3918 }
Michael Liao66233b72015-08-06 09:06:20 +00003919}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003920
3921defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003922 avx512vl_i32_info, avx512vl_i64_info,
3923 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003924defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003925 avx512vl_i32_info, avx512vl_i64_info,
3926 X86pmuludq, HasAVX512, 1>;
3927defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3928 avx512vl_i8_info, avx512vl_i8_info,
3929 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003930
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003931multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3932 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003933 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3934 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3935 OpcodeStr,
3936 "${src2}"##_Src.BroadcastStr##", $src1",
3937 "$src1, ${src2}"##_Src.BroadcastStr,
3938 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3939 (_Src.VT (X86VBroadcast
3940 (_Src.ScalarLdFrag addr:$src2))))))>,
3941 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003942}
3943
Michael Liao66233b72015-08-06 09:06:20 +00003944multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3945 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003946 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003947 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003948 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003949 "$src2, $src1","$src1, $src2",
3950 (_Dst.VT (OpNode
3951 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003952 (_Src.VT _Src.RC:$src2))),
3953 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003954 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003955 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3956 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3957 "$src2, $src1", "$src1, $src2",
3958 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3959 (bitconvert (_Src.LdFrag addr:$src2))))>,
3960 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003961}
3962
3963multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3964 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003965 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003966 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3967 v32i16_info>,
3968 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3969 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003970 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003971 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3972 v16i16x_info>,
3973 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3974 v16i16x_info>, EVEX_V256;
3975 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3976 v8i16x_info>,
3977 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3978 v8i16x_info>, EVEX_V128;
3979 }
3980}
3981multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3982 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003983 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003984 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3985 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003986 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003987 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3988 v32i8x_info>, EVEX_V256;
3989 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3990 v16i8x_info>, EVEX_V128;
3991 }
3992}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003993
3994multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3995 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003996 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003997 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003998 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003999 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004000 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004001 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004002 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004003 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004004 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004005 }
4006}
4007
Craig Topperb6da6542016-05-01 17:38:32 +00004008defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4009defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4010defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4011defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004012
Craig Topper5acb5a12016-05-01 06:24:57 +00004013defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4014 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4015defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004016 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004017
Igor Bregerf2460112015-07-26 14:41:44 +00004018defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004019 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004020defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004021 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004022defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004023 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004024
Igor Bregerf2460112015-07-26 14:41:44 +00004025defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004026 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004027defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004028 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004029defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004030 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004031
Igor Bregerf2460112015-07-26 14:41:44 +00004032defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004033 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004034defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004035 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004036defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004037 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004038
Igor Bregerf2460112015-07-26 14:41:44 +00004039defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004040 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004041defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004042 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004043defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004044 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004045
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004046// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4047let Predicates = [HasDQI, NoVLX] in {
4048 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4049 (EXTRACT_SUBREG
4050 (VPMULLQZrr
4051 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4052 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4053 sub_ymm)>;
4054
4055 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4056 (EXTRACT_SUBREG
4057 (VPMULLQZrr
4058 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4059 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4060 sub_xmm)>;
4061}
4062
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004063//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004064// AVX-512 Logical Instructions
4065//===----------------------------------------------------------------------===//
4066
Craig Topperabe80cc2016-08-28 06:06:28 +00004067multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004068 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004069 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4070 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4071 "$src2, $src1", "$src1, $src2",
4072 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4073 (bitconvert (_.VT _.RC:$src2)))),
4074 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4075 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004076 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004077 AVX512BIBase, EVEX_4V;
4078
4079 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4080 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4081 "$src2, $src1", "$src1, $src2",
4082 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4083 (bitconvert (_.LdFrag addr:$src2)))),
4084 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4085 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004086 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004087 AVX512BIBase, EVEX_4V;
4088}
4089
4090multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004091 X86VectorVTInfo _, bit IsCommutable = 0> :
4092 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004093 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4094 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4095 "${src2}"##_.BroadcastStr##", $src1",
4096 "$src1, ${src2}"##_.BroadcastStr,
4097 (_.i64VT (OpNode _.RC:$src1,
4098 (bitconvert
4099 (_.VT (X86VBroadcast
4100 (_.ScalarLdFrag addr:$src2)))))),
4101 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4102 (bitconvert
4103 (_.VT (X86VBroadcast
4104 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004105 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004106 AVX512BIBase, EVEX_4V, EVEX_B;
4107}
4108
4109multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004110 AVX512VLVectorVTInfo VTInfo,
4111 bit IsCommutable = 0> {
4112 let Predicates = [HasAVX512] in
4113 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004114 IsCommutable>, EVEX_V512;
4115
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004116 let Predicates = [HasAVX512, HasVLX] in {
4117 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004118 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004119 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004120 IsCommutable>, EVEX_V128;
4121 }
4122}
4123
4124multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004125 bit IsCommutable = 0> {
4126 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004127 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004128}
4129
4130multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004131 bit IsCommutable = 0> {
4132 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004133 IsCommutable>,
4134 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004135}
4136
4137multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004138 SDNode OpNode, bit IsCommutable = 0> {
4139 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4140 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004141}
4142
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004143defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4144defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4145defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4146defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004147
4148//===----------------------------------------------------------------------===//
4149// AVX-512 FP arithmetic
4150//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004151multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4152 SDNode OpNode, SDNode VecNode, OpndItins itins,
4153 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004154 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004155 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4156 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4157 "$src2, $src1", "$src1, $src2",
4158 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4159 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004160 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004161
4162 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004163 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004164 "$src2, $src1", "$src1, $src2",
4165 (VecNode (_.VT _.RC:$src1),
4166 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4167 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004168 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004169 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004170 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004171 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004172 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4173 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004174 itins.rr> {
4175 let isCommutable = IsCommutable;
4176 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004177 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004178 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004179 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4180 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004181 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004182 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004183 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004184}
4185
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004186multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004187 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004188 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004189 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4190 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4191 "$rc, $src2, $src1", "$src1, $src2, $rc",
4192 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004193 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004194 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004195}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004196multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4197 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004198 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004199 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4200 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004201 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004202 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004203 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004204}
4205
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004206multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4207 SDNode VecNode,
4208 SizeItins itins, bit IsCommutable> {
4209 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4210 itins.s, IsCommutable>,
4211 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4212 itins.s, IsCommutable>,
4213 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4214 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4215 itins.d, IsCommutable>,
4216 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4217 itins.d, IsCommutable>,
4218 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4219}
4220
4221multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4222 SDNode VecNode,
4223 SizeItins itins, bit IsCommutable> {
4224 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4225 itins.s, IsCommutable>,
4226 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4227 itins.s, IsCommutable>,
4228 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4229 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4230 itins.d, IsCommutable>,
4231 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4232 itins.d, IsCommutable>,
4233 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4234}
4235defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004236defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004237defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004238defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004239defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4240defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4241
4242// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4243// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4244multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4245 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004246 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004247 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4248 (ins _.FRC:$src1, _.FRC:$src2),
4249 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4250 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004251 itins.rr> {
4252 let isCommutable = 1;
4253 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004254 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4255 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4256 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4257 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4258 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4259 }
4260}
4261defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4262 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4263 EVEX_CD8<32, CD8VT1>;
4264
4265defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4266 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4267 EVEX_CD8<64, CD8VT1>;
4268
4269defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4270 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4271 EVEX_CD8<32, CD8VT1>;
4272
4273defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4274 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4275 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004276
Craig Topper375aa902016-12-19 00:42:28 +00004277multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004278 X86VectorVTInfo _, OpndItins itins,
4279 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004280 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004281 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4282 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4283 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004284 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4285 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004286 let mayLoad = 1 in {
4287 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4288 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4289 "$src2, $src1", "$src1, $src2",
4290 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4291 EVEX_4V;
4292 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4293 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4294 "${src2}"##_.BroadcastStr##", $src1",
4295 "$src1, ${src2}"##_.BroadcastStr,
4296 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4297 (_.ScalarLdFrag addr:$src2)))),
4298 itins.rm>, EVEX_4V, EVEX_B;
4299 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004300 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004301}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004302
Craig Topper375aa902016-12-19 00:42:28 +00004303multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004304 X86VectorVTInfo _> {
4305 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004306 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4307 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4308 "$rc, $src2, $src1", "$src1, $src2, $rc",
4309 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4310 EVEX_4V, EVEX_B, EVEX_RC;
4311}
4312
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004313
Craig Topper375aa902016-12-19 00:42:28 +00004314multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004315 X86VectorVTInfo _> {
4316 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004317 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4318 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4319 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4320 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4321 EVEX_4V, EVEX_B;
4322}
4323
Craig Topper375aa902016-12-19 00:42:28 +00004324multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004325 Predicate prd, SizeItins itins,
4326 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004327 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004328 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004329 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004330 EVEX_CD8<32, CD8VF>;
4331 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004332 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004333 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004334 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004335
Robert Khasanov595e5982014-10-29 15:43:02 +00004336 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004337 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004338 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004339 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004340 EVEX_CD8<32, CD8VF>;
4341 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004342 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004343 EVEX_CD8<32, CD8VF>;
4344 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004345 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004346 EVEX_CD8<64, CD8VF>;
4347 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004348 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004349 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004350 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004351}
4352
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004353multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004354 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004355 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004356 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004357 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4358}
4359
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004360multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004361 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004362 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004363 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004364 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4365}
4366
Craig Topper9433f972016-08-02 06:16:53 +00004367defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4368 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004369 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004370defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4371 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004372 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004373defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004374 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004375defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004376 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004377defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4378 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004379 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004380defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4381 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004382 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004383let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004384 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4385 SSE_ALU_ITINS_P, 1>;
4386 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4387 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004388}
Craig Topper375aa902016-12-19 00:42:28 +00004389defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004390 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004391defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004392 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004393defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004394 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004395defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004396 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004397
Craig Topper8f6827c2016-08-31 05:37:52 +00004398// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004399multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4400 X86VectorVTInfo _, Predicate prd> {
4401let Predicates = [prd] in {
4402 // Masked register-register logical operations.
4403 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4404 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4405 _.RC:$src0)),
4406 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4407 _.RC:$src1, _.RC:$src2)>;
4408 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4409 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4410 _.ImmAllZerosV)),
4411 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4412 _.RC:$src2)>;
4413 // Masked register-memory logical operations.
4414 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4415 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4416 (load addr:$src2)))),
4417 _.RC:$src0)),
4418 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4419 _.RC:$src1, addr:$src2)>;
4420 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4421 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4422 _.ImmAllZerosV)),
4423 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4424 addr:$src2)>;
4425 // Register-broadcast logical operations.
4426 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4427 (bitconvert (_.VT (X86VBroadcast
4428 (_.ScalarLdFrag addr:$src2)))))),
4429 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4430 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4431 (bitconvert
4432 (_.i64VT (OpNode _.RC:$src1,
4433 (bitconvert (_.VT
4434 (X86VBroadcast
4435 (_.ScalarLdFrag addr:$src2))))))),
4436 _.RC:$src0)),
4437 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4438 _.RC:$src1, addr:$src2)>;
4439 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4440 (bitconvert
4441 (_.i64VT (OpNode _.RC:$src1,
4442 (bitconvert (_.VT
4443 (X86VBroadcast
4444 (_.ScalarLdFrag addr:$src2))))))),
4445 _.ImmAllZerosV)),
4446 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4447 _.RC:$src1, addr:$src2)>;
4448}
Craig Topper8f6827c2016-08-31 05:37:52 +00004449}
4450
Craig Topper45d65032016-09-02 05:29:13 +00004451multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4452 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4453 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4454 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4455 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4456 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4457 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004458}
4459
Craig Topper45d65032016-09-02 05:29:13 +00004460defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4461defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4462defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4463defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4464
Craig Topper2baef8f2016-12-18 04:17:00 +00004465let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004466 // Use packed logical operations for scalar ops.
4467 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4468 (COPY_TO_REGCLASS (VANDPDZ128rr
4469 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4470 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4471 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4472 (COPY_TO_REGCLASS (VORPDZ128rr
4473 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4474 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4475 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4476 (COPY_TO_REGCLASS (VXORPDZ128rr
4477 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4478 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4479 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4480 (COPY_TO_REGCLASS (VANDNPDZ128rr
4481 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4482 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4483
4484 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4485 (COPY_TO_REGCLASS (VANDPSZ128rr
4486 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4487 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4488 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4489 (COPY_TO_REGCLASS (VORPSZ128rr
4490 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4491 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4492 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4493 (COPY_TO_REGCLASS (VXORPSZ128rr
4494 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4495 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4496 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4497 (COPY_TO_REGCLASS (VANDNPSZ128rr
4498 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4499 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4500}
4501
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004502multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4503 X86VectorVTInfo _> {
4504 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4505 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4506 "$src2, $src1", "$src1, $src2",
4507 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004508 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4509 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4510 "$src2, $src1", "$src1, $src2",
4511 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4512 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4513 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4514 "${src2}"##_.BroadcastStr##", $src1",
4515 "$src1, ${src2}"##_.BroadcastStr,
4516 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4517 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4518 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004519}
4520
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004521multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4522 X86VectorVTInfo _> {
4523 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4524 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4525 "$src2, $src1", "$src1, $src2",
4526 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004527 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4528 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4529 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004530 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004531 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4532 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004533}
4534
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004535multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004536 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004537 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4538 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004539 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004540 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4541 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004542 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4543 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004544 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004545 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4546 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004547 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4548
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004549 // Define only if AVX512VL feature is present.
4550 let Predicates = [HasVLX] in {
4551 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4552 EVEX_V128, EVEX_CD8<32, CD8VF>;
4553 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4554 EVEX_V256, EVEX_CD8<32, CD8VF>;
4555 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4556 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4557 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4558 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4559 }
4560}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004561defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004562
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004563//===----------------------------------------------------------------------===//
4564// AVX-512 VPTESTM instructions
4565//===----------------------------------------------------------------------===//
4566
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004567multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4568 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004569 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004570 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4571 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4572 "$src2, $src1", "$src1, $src2",
4573 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4574 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004575 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4576 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4577 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004578 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004579 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4580 EVEX_4V,
4581 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004582}
4583
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004584multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4585 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004586 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4587 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4588 "${src2}"##_.BroadcastStr##", $src1",
4589 "$src1, ${src2}"##_.BroadcastStr,
4590 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4591 (_.ScalarLdFrag addr:$src2))))>,
4592 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004593}
Igor Bregerfca0a342016-01-28 13:19:25 +00004594
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004595// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004596multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4597 X86VectorVTInfo _, string Suffix> {
4598 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4599 (_.KVT (COPY_TO_REGCLASS
4600 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004601 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004602 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004603 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004604 _.RC:$src2, _.SubRegIdx)),
4605 _.KRC))>;
4606}
4607
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004608multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004609 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004610 let Predicates = [HasAVX512] in
4611 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4612 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4613
4614 let Predicates = [HasAVX512, HasVLX] in {
4615 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4616 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4617 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4618 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4619 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004620 let Predicates = [HasAVX512, NoVLX] in {
4621 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4622 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004623 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004624}
4625
4626multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4627 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004628 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004629 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004630 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004631}
4632
4633multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4634 SDNode OpNode> {
4635 let Predicates = [HasBWI] in {
4636 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4637 EVEX_V512, VEX_W;
4638 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4639 EVEX_V512;
4640 }
4641 let Predicates = [HasVLX, HasBWI] in {
4642
4643 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4644 EVEX_V256, VEX_W;
4645 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4646 EVEX_V128, VEX_W;
4647 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4648 EVEX_V256;
4649 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4650 EVEX_V128;
4651 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004652
Igor Bregerfca0a342016-01-28 13:19:25 +00004653 let Predicates = [HasAVX512, NoVLX] in {
4654 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4655 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4656 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4657 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004658 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004659
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004660}
4661
4662multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4663 SDNode OpNode> :
4664 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4665 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4666
4667defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4668defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004669
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004670
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004671//===----------------------------------------------------------------------===//
4672// AVX-512 Shift instructions
4673//===----------------------------------------------------------------------===//
4674multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004675 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004676 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004677 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004678 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004679 "$src2, $src1", "$src1, $src2",
4680 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004681 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004682 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004683 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004684 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004685 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4686 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004687 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004688 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004689}
4690
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004691multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4692 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004693 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004694 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4695 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4696 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4697 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004698 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004699}
4700
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004701multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004702 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004703 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004704 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004705 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4706 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4707 "$src2, $src1", "$src1, $src2",
4708 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004709 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004710 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4711 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4712 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004713 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004714 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004715 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004716 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004717}
4718
Cameron McInally5fb084e2014-12-11 17:13:05 +00004719multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004720 ValueType SrcVT, PatFrag bc_frag,
4721 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4722 let Predicates = [prd] in
4723 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4724 VTInfo.info512>, EVEX_V512,
4725 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4726 let Predicates = [prd, HasVLX] in {
4727 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4728 VTInfo.info256>, EVEX_V256,
4729 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4730 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4731 VTInfo.info128>, EVEX_V128,
4732 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4733 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004734}
4735
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004736multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4737 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004738 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004739 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004740 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004741 avx512vl_i64_info, HasAVX512>, VEX_W;
4742 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4743 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004744}
4745
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004746multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4747 string OpcodeStr, SDNode OpNode,
4748 AVX512VLVectorVTInfo VTInfo> {
4749 let Predicates = [HasAVX512] in
4750 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4751 VTInfo.info512>,
4752 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4753 VTInfo.info512>, EVEX_V512;
4754 let Predicates = [HasAVX512, HasVLX] in {
4755 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4756 VTInfo.info256>,
4757 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4758 VTInfo.info256>, EVEX_V256;
4759 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4760 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004761 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004762 VTInfo.info128>, EVEX_V128;
4763 }
4764}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004765
Michael Liao66233b72015-08-06 09:06:20 +00004766multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004767 Format ImmFormR, Format ImmFormM,
4768 string OpcodeStr, SDNode OpNode> {
4769 let Predicates = [HasBWI] in
4770 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4771 v32i16_info>, EVEX_V512;
4772 let Predicates = [HasVLX, HasBWI] in {
4773 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4774 v16i16x_info>, EVEX_V256;
4775 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4776 v8i16x_info>, EVEX_V128;
4777 }
4778}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004779
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004780multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4781 Format ImmFormR, Format ImmFormM,
4782 string OpcodeStr, SDNode OpNode> {
4783 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4784 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4785 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4786 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4787}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004788
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004789defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004790 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004791
4792defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004793 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004794
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004795defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004796 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004797
Michael Zuckerman298a6802016-01-13 12:39:33 +00004798defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004799defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004800
4801defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4802defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4803defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004804
4805//===-------------------------------------------------------------------===//
4806// Variable Bit Shifts
4807//===-------------------------------------------------------------------===//
4808multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004809 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004810 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004811 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4812 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4813 "$src2, $src1", "$src1, $src2",
4814 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004815 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004816 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4817 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4818 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004819 (_.VT (OpNode _.RC:$src1,
4820 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004821 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004822 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004823 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824}
4825
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004826multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4827 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004828 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004829 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4830 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4831 "${src2}"##_.BroadcastStr##", $src1",
4832 "$src1, ${src2}"##_.BroadcastStr,
4833 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4834 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004835 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004836 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4837}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004838
Cameron McInally5fb084e2014-12-11 17:13:05 +00004839multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4840 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004841 let Predicates = [HasAVX512] in
4842 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4843 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4844
4845 let Predicates = [HasAVX512, HasVLX] in {
4846 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4847 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4848 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4849 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4850 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004851}
4852
4853multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4854 SDNode OpNode> {
4855 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004856 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004857 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004858 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004859}
4860
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004861// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004862multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4863 SDNode OpNode, list<Predicate> p> {
4864 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004865 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004866 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004867 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004868 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004869 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4870 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4871 sub_ymm)>;
4872
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004873 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004874 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004875 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004876 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004877 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4878 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4879 sub_xmm)>;
4880 }
4881}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004882multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4883 SDNode OpNode> {
4884 let Predicates = [HasBWI] in
4885 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4886 EVEX_V512, VEX_W;
4887 let Predicates = [HasVLX, HasBWI] in {
4888
4889 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4890 EVEX_V256, VEX_W;
4891 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4892 EVEX_V128, VEX_W;
4893 }
4894}
4895
4896defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004897 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004898
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004899defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004900 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004901
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004902defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004903 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4904
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004905defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4906defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004907
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004908defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4909defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4910defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4911defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4912
Craig Topper05629d02016-07-24 07:32:45 +00004913// Special handing for handling VPSRAV intrinsics.
4914multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4915 list<Predicate> p> {
4916 let Predicates = p in {
4917 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4918 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4919 _.RC:$src2)>;
4920 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4921 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4922 _.RC:$src1, addr:$src2)>;
4923 let AddedComplexity = 20 in {
4924 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4925 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4926 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4927 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4928 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4929 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4930 _.RC:$src0)),
4931 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4932 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4933 }
4934 let AddedComplexity = 30 in {
4935 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4936 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4937 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4938 _.RC:$src1, _.RC:$src2)>;
4939 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4940 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4941 _.ImmAllZerosV)),
4942 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4943 _.RC:$src1, addr:$src2)>;
4944 }
4945 }
4946}
4947
4948multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4949 list<Predicate> p> :
4950 avx512_var_shift_int_lowering<InstrStr, _, p> {
4951 let Predicates = p in {
4952 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4953 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4954 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4955 _.RC:$src1, addr:$src2)>;
4956 let AddedComplexity = 20 in
4957 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4958 (X86vsrav _.RC:$src1,
4959 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4960 _.RC:$src0)),
4961 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4962 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4963 let AddedComplexity = 30 in
4964 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4965 (X86vsrav _.RC:$src1,
4966 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4967 _.ImmAllZerosV)),
4968 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4969 _.RC:$src1, addr:$src2)>;
4970 }
4971}
4972
4973defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4974defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4975defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4976defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4977defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4978defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4979defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4980defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4981defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4982
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004983//===-------------------------------------------------------------------===//
4984// 1-src variable permutation VPERMW/D/Q
4985//===-------------------------------------------------------------------===//
4986multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4987 AVX512VLVectorVTInfo _> {
4988 let Predicates = [HasAVX512] in
4989 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4990 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4991
4992 let Predicates = [HasAVX512, HasVLX] in
4993 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4994 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4995}
4996
4997multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4998 string OpcodeStr, SDNode OpNode,
4999 AVX512VLVectorVTInfo VTInfo> {
5000 let Predicates = [HasAVX512] in
5001 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5002 VTInfo.info512>,
5003 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5004 VTInfo.info512>, EVEX_V512;
5005 let Predicates = [HasAVX512, HasVLX] in
5006 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5007 VTInfo.info256>,
5008 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5009 VTInfo.info256>, EVEX_V256;
5010}
5011
Michael Zuckermand9cac592016-01-19 17:07:43 +00005012multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5013 Predicate prd, SDNode OpNode,
5014 AVX512VLVectorVTInfo _> {
5015 let Predicates = [prd] in
5016 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5017 EVEX_V512 ;
5018 let Predicates = [HasVLX, prd] in {
5019 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5020 EVEX_V256 ;
5021 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5022 EVEX_V128 ;
5023 }
5024}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005025
Michael Zuckermand9cac592016-01-19 17:07:43 +00005026defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5027 avx512vl_i16_info>, VEX_W;
5028defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5029 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005030
5031defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5032 avx512vl_i32_info>;
5033defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5034 avx512vl_i64_info>, VEX_W;
5035defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5036 avx512vl_f32_info>;
5037defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5038 avx512vl_f64_info>, VEX_W;
5039
5040defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5041 X86VPermi, avx512vl_i64_info>,
5042 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5043defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5044 X86VPermi, avx512vl_f64_info>,
5045 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005046//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005047// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005048//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005049
Igor Breger78741a12015-10-04 07:20:41 +00005050multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5051 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5052 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5053 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5054 "$src2, $src1", "$src1, $src2",
5055 (_.VT (OpNode _.RC:$src1,
5056 (Ctrl.VT Ctrl.RC:$src2)))>,
5057 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005058 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5059 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5060 "$src2, $src1", "$src1, $src2",
5061 (_.VT (OpNode
5062 _.RC:$src1,
5063 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5064 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5065 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5066 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5067 "${src2}"##_.BroadcastStr##", $src1",
5068 "$src1, ${src2}"##_.BroadcastStr,
5069 (_.VT (OpNode
5070 _.RC:$src1,
5071 (Ctrl.VT (X86VBroadcast
5072 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5073 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005074}
5075
5076multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5077 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5078 let Predicates = [HasAVX512] in {
5079 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5080 Ctrl.info512>, EVEX_V512;
5081 }
5082 let Predicates = [HasAVX512, HasVLX] in {
5083 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5084 Ctrl.info128>, EVEX_V128;
5085 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5086 Ctrl.info256>, EVEX_V256;
5087 }
5088}
5089
5090multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5091 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5092
5093 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5094 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5095 X86VPermilpi, _>,
5096 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005097}
5098
Craig Topper05948fb2016-08-02 05:11:15 +00005099let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005100defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5101 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005102let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005103defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5104 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005105//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005106// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5107//===----------------------------------------------------------------------===//
5108
5109defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005110 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005111 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5112defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005113 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005114defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005115 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005116
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005117multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5118 let Predicates = [HasBWI] in
5119 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5120
5121 let Predicates = [HasVLX, HasBWI] in {
5122 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5123 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5124 }
5125}
5126
5127defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5128
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005129//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005130// Move Low to High and High to Low packed FP Instructions
5131//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005132def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5133 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005134 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005135 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5136 IIC_SSE_MOV_LH>, EVEX_4V;
5137def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5138 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005139 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005140 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5141 IIC_SSE_MOV_LH>, EVEX_4V;
5142
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005143let Predicates = [HasAVX512] in {
5144 // MOVLHPS patterns
5145 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5146 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5147 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5148 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005149
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005150 // MOVHLPS patterns
5151 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5152 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5153}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005154
5155//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005156// VMOVHPS/PD VMOVLPS Instructions
5157// All patterns was taken from SSS implementation.
5158//===----------------------------------------------------------------------===//
5159multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5160 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005161 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5162 (ins _.RC:$src1, f64mem:$src2),
5163 !strconcat(OpcodeStr,
5164 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5165 [(set _.RC:$dst,
5166 (OpNode _.RC:$src1,
5167 (_.VT (bitconvert
5168 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5169 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005170}
5171
5172defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5173 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5174defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5175 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5176defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5177 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5178defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5179 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5180
5181let Predicates = [HasAVX512] in {
5182 // VMOVHPS patterns
5183 def : Pat<(X86Movlhps VR128X:$src1,
5184 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5185 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5186 def : Pat<(X86Movlhps VR128X:$src1,
5187 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5188 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5189 // VMOVHPD patterns
5190 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5191 (scalar_to_vector (loadf64 addr:$src2)))),
5192 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5193 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5194 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5195 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5196 // VMOVLPS patterns
5197 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5198 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5199 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5200 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5201 // VMOVLPD patterns
5202 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5203 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5204 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5205 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5206 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5207 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5208 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5209}
5210
Igor Bregerb6b27af2015-11-10 07:09:07 +00005211def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5212 (ins f64mem:$dst, VR128X:$src),
5213 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005214 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005215 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5216 (bc_v2f64 (v4f32 VR128X:$src))),
5217 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5218 EVEX, EVEX_CD8<32, CD8VT2>;
5219def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5220 (ins f64mem:$dst, VR128X:$src),
5221 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005222 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005223 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5224 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5225 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5226def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5227 (ins f64mem:$dst, VR128X:$src),
5228 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005229 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005230 (iPTR 0))), addr:$dst)],
5231 IIC_SSE_MOV_LH>,
5232 EVEX, EVEX_CD8<32, CD8VT2>;
5233def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5234 (ins f64mem:$dst, VR128X:$src),
5235 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005236 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005237 (iPTR 0))), addr:$dst)],
5238 IIC_SSE_MOV_LH>,
5239 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005240
Igor Bregerb6b27af2015-11-10 07:09:07 +00005241let Predicates = [HasAVX512] in {
5242 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005243 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005244 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5245 (iPTR 0))), addr:$dst),
5246 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5247 // VMOVLPS patterns
5248 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5249 addr:$src1),
5250 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5251 def : Pat<(store (v4i32 (X86Movlps
5252 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5253 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5254 // VMOVLPD patterns
5255 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5256 addr:$src1),
5257 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5258 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5259 addr:$src1),
5260 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5261}
5262//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005263// FMA - Fused Multiply Operations
5264//
Adam Nemet26371ce2014-10-24 00:02:55 +00005265
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005266multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005267 X86VectorVTInfo _, string Suff> {
5268 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005269 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005270 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005271 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005272 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005273 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005274
Craig Toppere1cac152016-06-07 07:27:54 +00005275 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5276 (ins _.RC:$src2, _.MemOp:$src3),
5277 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005278 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005279 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005280
Craig Toppere1cac152016-06-07 07:27:54 +00005281 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5282 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5283 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5284 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005285 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005286 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005287 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005288 }
Craig Topper318e40b2016-07-25 07:20:31 +00005289
5290 // Additional pattern for folding broadcast nodes in other orders.
5291 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5292 (OpNode _.RC:$src1, _.RC:$src2,
5293 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5294 _.RC:$src1)),
5295 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5296 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005297}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005298
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005299multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005300 X86VectorVTInfo _, string Suff> {
5301 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005302 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005303 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5304 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005305 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005306 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005307}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005308
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005309multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005310 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5311 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005312 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005313 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5314 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5315 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005316 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005317 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005318 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005319 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005320 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005321 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005322 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005323}
5324
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005325multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005326 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005327 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005328 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005329 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005330 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005331}
5332
5333defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5334defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5335defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5336defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5337defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5338defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5339
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005340
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005341multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005342 X86VectorVTInfo _, string Suff> {
5343 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005344 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5345 (ins _.RC:$src2, _.RC:$src3),
5346 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005347 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005348 AVX512FMA3Base;
5349
Craig Toppere1cac152016-06-07 07:27:54 +00005350 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5351 (ins _.RC:$src2, _.MemOp:$src3),
5352 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005353 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005354 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005355
Craig Toppere1cac152016-06-07 07:27:54 +00005356 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5357 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5358 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5359 "$src2, ${src3}"##_.BroadcastStr,
5360 (_.VT (OpNode _.RC:$src2,
5361 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005362 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005363 }
Craig Topper318e40b2016-07-25 07:20:31 +00005364
5365 // Additional patterns for folding broadcast nodes in other orders.
5366 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5367 _.RC:$src2, _.RC:$src1)),
5368 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5369 _.RC:$src2, addr:$src3)>;
5370 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5371 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5372 _.RC:$src2, _.RC:$src1),
5373 _.RC:$src1)),
5374 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5375 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5376 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5377 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5378 _.RC:$src2, _.RC:$src1),
5379 _.ImmAllZerosV)),
5380 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5381 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005382}
5383
5384multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005385 X86VectorVTInfo _, string Suff> {
5386 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005387 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5388 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5389 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005390 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005391 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005392}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005393
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005394multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005395 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5396 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005397 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005398 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5399 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5400 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005401 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005403 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005404 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005405 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005406 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005407 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005408}
5409
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005410multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005411 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005412 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005413 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005415 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005416}
5417
5418defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5419defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5420defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5421defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5422defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5423defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5424
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005425multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005426 X86VectorVTInfo _, string Suff> {
5427 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005428 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005429 (ins _.RC:$src2, _.RC:$src3),
5430 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005431 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005432 AVX512FMA3Base;
5433
Craig Toppere1cac152016-06-07 07:27:54 +00005434 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005435 (ins _.RC:$src2, _.MemOp:$src3),
5436 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005437 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005438 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005439
Craig Toppere1cac152016-06-07 07:27:54 +00005440 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005441 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5442 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5443 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005444 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005445 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005446 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005447 }
Craig Topper318e40b2016-07-25 07:20:31 +00005448
5449 // Additional patterns for folding broadcast nodes in other orders.
5450 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5451 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5452 _.RC:$src1, _.RC:$src2),
5453 _.RC:$src1)),
5454 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5455 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005456}
5457
5458multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005459 X86VectorVTInfo _, string Suff> {
5460 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005461 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005462 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5463 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005464 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005465 AVX512FMA3Base, EVEX_B, EVEX_RC;
5466}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005467
5468multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005469 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5470 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005471 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005472 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5473 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5474 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005475 }
5476 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005477 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005478 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005479 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005480 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5481 }
5482}
5483
5484multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005485 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005486 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005487 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005488 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005489 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005490}
5491
5492defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5493defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5494defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5495defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5496defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5497defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005498
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005499// Scalar FMA
5500let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005501multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5502 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5503 dag RHS_r, dag RHS_m > {
5504 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5505 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005506 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005507
Craig Toppere1cac152016-06-07 07:27:54 +00005508 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5509 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005510 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005511
5512 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5513 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005514 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005515 AVX512FMA3Base, EVEX_B, EVEX_RC;
5516
Craig Toppereafdbec2016-08-13 06:48:41 +00005517 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005518 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5519 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5520 !strconcat(OpcodeStr,
5521 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5522 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005523 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5524 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5525 !strconcat(OpcodeStr,
5526 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5527 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005528 }// isCodeGenOnly = 1
5529}
5530}// Constraints = "$src1 = $dst"
5531
5532multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005533 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5534 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005535
Craig Topper2dca3b22016-07-24 08:26:38 +00005536 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005537 // Operands for intrinsic are in 123 order to preserve passthu
5538 // semantics.
5539 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5540 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005541 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005542 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005543 (i32 imm:$rc))),
5544 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5545 _.FRC:$src3))),
5546 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5547 (_.ScalarLdFrag addr:$src3))))>;
5548
Craig Topper2dca3b22016-07-24 08:26:38 +00005549 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005550 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5551 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005552 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005553 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005554 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005555 (i32 imm:$rc))),
5556 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5557 _.FRC:$src1))),
5558 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5559 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5560
Craig Topper2dca3b22016-07-24 08:26:38 +00005561 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005562 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5563 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005564 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005565 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005566 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005567 (i32 imm:$rc))),
5568 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5569 _.FRC:$src2))),
5570 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5571 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5572}
5573
5574multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005575 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5576 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005577 let Predicates = [HasAVX512] in {
5578 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005579 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5580 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005581 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005582 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5583 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005584 }
5585}
5586
Craig Toppera55b4832016-12-09 06:42:28 +00005587defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5588 X86FmaddRnds3>;
5589defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5590 X86FmsubRnds3>;
5591defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5592 X86FnmaddRnds1, X86FnmaddRnds3>;
5593defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5594 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005595
5596//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005597// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5598//===----------------------------------------------------------------------===//
5599let Constraints = "$src1 = $dst" in {
5600multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5601 X86VectorVTInfo _> {
5602 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5603 (ins _.RC:$src2, _.RC:$src3),
5604 OpcodeStr, "$src3, $src2", "$src2, $src3",
5605 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5606 AVX512FMA3Base;
5607
Craig Toppere1cac152016-06-07 07:27:54 +00005608 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5609 (ins _.RC:$src2, _.MemOp:$src3),
5610 OpcodeStr, "$src3, $src2", "$src2, $src3",
5611 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5612 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005613
Craig Toppere1cac152016-06-07 07:27:54 +00005614 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5615 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5616 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5617 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5618 (OpNode _.RC:$src1,
5619 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5620 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005621}
5622} // Constraints = "$src1 = $dst"
5623
5624multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5625 AVX512VLVectorVTInfo _> {
5626 let Predicates = [HasIFMA] in {
5627 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5628 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5629 }
5630 let Predicates = [HasVLX, HasIFMA] in {
5631 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5632 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5633 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5634 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5635 }
5636}
5637
5638defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5639 avx512vl_i64_info>, VEX_W;
5640defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5641 avx512vl_i64_info>, VEX_W;
5642
5643//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005644// AVX-512 Scalar convert from sign integer to float/double
5645//===----------------------------------------------------------------------===//
5646
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005647multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5648 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5649 PatFrag ld_frag, string asm> {
5650 let hasSideEffects = 0 in {
5651 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5652 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005653 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005654 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005655 let mayLoad = 1 in
5656 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5657 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005658 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005659 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005660 } // hasSideEffects = 0
5661 let isCodeGenOnly = 1 in {
5662 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5663 (ins DstVT.RC:$src1, SrcRC:$src2),
5664 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5665 [(set DstVT.RC:$dst,
5666 (OpNode (DstVT.VT DstVT.RC:$src1),
5667 SrcRC:$src2,
5668 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5669
5670 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5671 (ins DstVT.RC:$src1, x86memop:$src2),
5672 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5673 [(set DstVT.RC:$dst,
5674 (OpNode (DstVT.VT DstVT.RC:$src1),
5675 (ld_frag addr:$src2),
5676 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5677 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005678}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005679
Igor Bregerabe4a792015-06-14 12:44:55 +00005680multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005681 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005682 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5683 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005684 !strconcat(asm,
5685 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005686 [(set DstVT.RC:$dst,
5687 (OpNode (DstVT.VT DstVT.RC:$src1),
5688 SrcRC:$src2,
5689 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5690}
5691
5692multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005693 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5694 PatFrag ld_frag, string asm> {
5695 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5696 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5697 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005698}
5699
Andrew Trick15a47742013-10-09 05:11:10 +00005700let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005701defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005702 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5703 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005704defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005705 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5706 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005707defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005708 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5709 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005710defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005711 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5712 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005713
Craig Topper8f85ad12016-11-14 02:46:58 +00005714def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5715 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5716def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5717 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5718
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005719def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5720 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5721def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005722 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005723def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5724 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5725def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005726 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005727
5728def : Pat<(f32 (sint_to_fp GR32:$src)),
5729 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5730def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005731 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005732def : Pat<(f64 (sint_to_fp GR32:$src)),
5733 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5734def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005735 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5736
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005737defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005738 v4f32x_info, i32mem, loadi32,
5739 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005740defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005741 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5742 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005743defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005744 i32mem, loadi32, "cvtusi2sd{l}">,
5745 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005746defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005747 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5748 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005749
Craig Topper8f85ad12016-11-14 02:46:58 +00005750def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5751 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5752def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5753 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5754
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005755def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5756 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5757def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5758 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5759def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5760 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5761def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5762 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5763
5764def : Pat<(f32 (uint_to_fp GR32:$src)),
5765 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5766def : Pat<(f32 (uint_to_fp GR64:$src)),
5767 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5768def : Pat<(f64 (uint_to_fp GR32:$src)),
5769 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5770def : Pat<(f64 (uint_to_fp GR64:$src)),
5771 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005772}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005773
5774//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005775// AVX-512 Scalar convert from float/double to integer
5776//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005777multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5778 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005779 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005780 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005781 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005782 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5783 EVEX, VEX_LIG;
5784 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5785 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005786 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005787 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005788 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5789 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005790 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005791 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005792 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005793 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005794 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005795}
Asaf Badouh2744d212015-09-20 14:31:19 +00005796
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005797// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005798defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005799 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005800 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005801defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005802 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005803 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005804defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005805 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005806 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005807defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005808 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005809 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005810defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005811 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005812 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005813defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005814 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005815 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005816defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005817 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005818 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005819defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005820 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005821 EVEX_CD8<64, CD8VT1>;
5822
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005823// The SSE version of these instructions are disabled for AVX512.
5824// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5825let Predicates = [HasAVX512] in {
5826 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005827 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005828 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5829 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005830 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005831 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005832 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5833 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005834 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005835 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005836 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5837 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005838 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005839 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005840 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5841 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005842} // HasAVX512
5843
Craig Topperac941b92016-09-25 16:33:53 +00005844let Predicates = [HasAVX512] in {
5845 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5846 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5847 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5848 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5849 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5850 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5851 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5852 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5853 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5854 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5855 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5856 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5857 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5858 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5859 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5860 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5861 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5862 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5863 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5864 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5865} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005866
Elad Cohen0c260102017-01-11 09:11:48 +00005867// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5868// which produce unnecessary vmovs{s,d} instructions
5869let Predicates = [HasAVX512] in {
5870def : Pat<(v4f32 (X86Movss
5871 (v4f32 VR128X:$dst),
5872 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5873 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5874
5875def : Pat<(v4f32 (X86Movss
5876 (v4f32 VR128X:$dst),
5877 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5878 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5879
5880def : Pat<(v2f64 (X86Movsd
5881 (v2f64 VR128X:$dst),
5882 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5883 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5884
5885def : Pat<(v2f64 (X86Movsd
5886 (v2f64 VR128X:$dst),
5887 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5888 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5889} // Predicates = [HasAVX512]
5890
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005891// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005892multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5893 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005894 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005895let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005896 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005897 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5898 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005899 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005900 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005901 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5902 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005903 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005904 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005905 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005906 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005907
Igor Bregerc59b3a22016-08-03 10:58:05 +00005908 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5909 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5910 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5911 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5912 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005913 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5914 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005915
Craig Toppere1cac152016-06-07 07:27:54 +00005916 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005917 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5918 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5919 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5920 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5921 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5922 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5923 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5924 (i32 FROUND_NO_EXC)))]>,
5925 EVEX,VEX_LIG , EVEX_B;
5926 let mayLoad = 1, hasSideEffects = 0 in
5927 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00005928 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00005929 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5930 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005931
Craig Toppere1cac152016-06-07 07:27:54 +00005932 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005933} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005934}
5935
Asaf Badouh2744d212015-09-20 14:31:19 +00005936
Igor Bregerc59b3a22016-08-03 10:58:05 +00005937defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5938 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005939 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005940defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5941 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005942 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005943defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5944 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005945 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005946defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5947 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005948 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5949
Igor Bregerc59b3a22016-08-03 10:58:05 +00005950defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5951 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005952 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005953defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5954 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005955 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005956defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5957 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005958 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005959defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5960 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005961 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5962let Predicates = [HasAVX512] in {
5963 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005964 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005965 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
5966 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005967 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005968 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005969 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
5970 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005971 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005972 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005973 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
5974 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005975 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005976 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005977 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
5978 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005979} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005980//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005981// AVX-512 Convert form float to double and back
5982//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005983multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5984 X86VectorVTInfo _Src, SDNode OpNode> {
5985 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005986 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005987 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005988 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005989 (_Src.VT _Src.RC:$src2),
5990 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005991 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5992 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005993 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005994 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005995 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005996 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00005997 (_Src.ScalarLdFrag addr:$src2))),
5998 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005999 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006000}
6001
Asaf Badouh2744d212015-09-20 14:31:19 +00006002// Scalar Coversion with SAE - suppress all exceptions
6003multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6004 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6005 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006006 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006007 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006008 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006009 (_Src.VT _Src.RC:$src2),
6010 (i32 FROUND_NO_EXC)))>,
6011 EVEX_4V, VEX_LIG, EVEX_B;
6012}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006013
Asaf Badouh2744d212015-09-20 14:31:19 +00006014// Scalar Conversion with rounding control (RC)
6015multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6016 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6017 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006018 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006019 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006020 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006021 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6022 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6023 EVEX_B, EVEX_RC;
6024}
Craig Toppera02e3942016-09-23 06:24:43 +00006025multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006026 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006027 X86VectorVTInfo _dst> {
6028 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006029 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006030 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006031 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006032 }
6033}
6034
Craig Toppera02e3942016-09-23 06:24:43 +00006035multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006036 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006037 X86VectorVTInfo _dst> {
6038 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006039 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006040 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006041 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006042 }
6043}
Craig Toppera02e3942016-09-23 06:24:43 +00006044defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006045 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006046defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006047 X86fpextRnd,f32x_info, f64x_info >;
6048
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006049def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006050 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006051 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6052 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006053def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006054 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6055 Requires<[HasAVX512]>;
6056
6057def : Pat<(f64 (extloadf32 addr:$src)),
6058 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006059 Requires<[HasAVX512, OptForSize]>;
6060
Asaf Badouh2744d212015-09-20 14:31:19 +00006061def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006062 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006063 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6064 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006065
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006066def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006067 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006068 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006069 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006070
6071def : Pat<(v4f32 (X86Movss
6072 (v4f32 VR128X:$dst),
6073 (v4f32 (scalar_to_vector
6074 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
6075 (VCVTSD2SSZrr VR128X:$dst, VR128X:$src)>,
6076 Requires<[HasAVX512]>;
6077
6078def : Pat<(v2f64 (X86Movsd
6079 (v2f64 VR128X:$dst),
6080 (v2f64 (scalar_to_vector
6081 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
6082 (VCVTSS2SDZrr VR128X:$dst, VR128X:$src)>,
6083 Requires<[HasAVX512]>;
6084
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006085//===----------------------------------------------------------------------===//
6086// AVX-512 Vector convert from signed/unsigned integer to float/double
6087// and from float/double to signed/unsigned integer
6088//===----------------------------------------------------------------------===//
6089
6090multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6091 X86VectorVTInfo _Src, SDNode OpNode,
6092 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006093 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006094
6095 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6096 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6097 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6098
6099 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006100 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006101 (_.VT (OpNode (_Src.VT
6102 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6103
6104 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006105 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006106 "${src}"##Broadcast, "${src}"##Broadcast,
6107 (_.VT (OpNode (_Src.VT
6108 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6109 ))>, EVEX, EVEX_B;
6110}
6111// Coversion with SAE - suppress all exceptions
6112multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6113 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6114 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6115 (ins _Src.RC:$src), OpcodeStr,
6116 "{sae}, $src", "$src, {sae}",
6117 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6118 (i32 FROUND_NO_EXC)))>,
6119 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006120}
6121
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006122// Conversion with rounding control (RC)
6123multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6124 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6125 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6126 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6127 "$rc, $src", "$src, $rc",
6128 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6129 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006130}
6131
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006132// Extend Float to Double
6133multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6134 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006135 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006136 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6137 X86vfpextRnd>, EVEX_V512;
6138 }
6139 let Predicates = [HasVLX] in {
6140 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006141 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006142 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006143 EVEX_V256;
6144 }
6145}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006147// Truncate Double to Float
6148multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6149 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006150 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006151 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6152 X86vfproundRnd>, EVEX_V512;
6153 }
6154 let Predicates = [HasVLX] in {
6155 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6156 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006157 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006158 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006159
6160 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6161 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6162 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6163 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6164 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6165 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6166 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6167 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006168 }
6169}
6170
6171defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6172 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6173defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6174 PS, EVEX_CD8<32, CD8VH>;
6175
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006176def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6177 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006178
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006179let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006180 let AddedComplexity = 15 in
6181 def : Pat<(X86vzmovl (v2f64 (bitconvert
6182 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6183 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006184 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6185 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006186 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6187 (VCVTPS2PDZ256rm addr:$src)>;
6188}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006189
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006190// Convert Signed/Unsigned Doubleword to Double
6191multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6192 SDNode OpNode128> {
6193 // No rounding in this op
6194 let Predicates = [HasAVX512] in
6195 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6196 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006197
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006198 let Predicates = [HasVLX] in {
6199 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006200 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006201 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6202 EVEX_V256;
6203 }
6204}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006205
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006206// Convert Signed/Unsigned Doubleword to Float
6207multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6208 SDNode OpNodeRnd> {
6209 let Predicates = [HasAVX512] in
6210 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6211 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6212 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006213
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006214 let Predicates = [HasVLX] in {
6215 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6216 EVEX_V128;
6217 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6218 EVEX_V256;
6219 }
6220}
6221
6222// Convert Float to Signed/Unsigned Doubleword with truncation
6223multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6224 SDNode OpNode, SDNode OpNodeRnd> {
6225 let Predicates = [HasAVX512] in {
6226 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6227 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6228 OpNodeRnd>, EVEX_V512;
6229 }
6230 let Predicates = [HasVLX] in {
6231 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6232 EVEX_V128;
6233 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6234 EVEX_V256;
6235 }
6236}
6237
6238// Convert Float to Signed/Unsigned Doubleword
6239multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6240 SDNode OpNode, SDNode OpNodeRnd> {
6241 let Predicates = [HasAVX512] in {
6242 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6243 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6244 OpNodeRnd>, EVEX_V512;
6245 }
6246 let Predicates = [HasVLX] in {
6247 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6248 EVEX_V128;
6249 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6250 EVEX_V256;
6251 }
6252}
6253
6254// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006255multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6256 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006257 let Predicates = [HasAVX512] in {
6258 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6259 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6260 OpNodeRnd>, EVEX_V512;
6261 }
6262 let Predicates = [HasVLX] in {
6263 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006264 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006265 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6266 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006267 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6268 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006269 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6270 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006271
6272 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6273 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6274 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6275 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6276 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6277 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6278 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6279 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006280 }
6281}
6282
6283// Convert Double to Signed/Unsigned Doubleword
6284multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6285 SDNode OpNode, SDNode OpNodeRnd> {
6286 let Predicates = [HasAVX512] in {
6287 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6288 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6289 OpNodeRnd>, EVEX_V512;
6290 }
6291 let Predicates = [HasVLX] in {
6292 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6293 // memory forms of these instructions in Asm Parcer. They have the same
6294 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6295 // due to the same reason.
6296 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6297 "{1to2}", "{x}">, EVEX_V128;
6298 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6299 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006300
6301 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6302 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6303 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6304 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6305 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6306 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6307 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6308 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006309 }
6310}
6311
6312// Convert Double to Signed/Unsigned Quardword
6313multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6314 SDNode OpNode, SDNode OpNodeRnd> {
6315 let Predicates = [HasDQI] in {
6316 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6317 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6318 OpNodeRnd>, EVEX_V512;
6319 }
6320 let Predicates = [HasDQI, HasVLX] in {
6321 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6322 EVEX_V128;
6323 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6324 EVEX_V256;
6325 }
6326}
6327
6328// Convert Double to Signed/Unsigned Quardword with truncation
6329multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6330 SDNode OpNode, SDNode OpNodeRnd> {
6331 let Predicates = [HasDQI] in {
6332 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6333 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6334 OpNodeRnd>, EVEX_V512;
6335 }
6336 let Predicates = [HasDQI, HasVLX] in {
6337 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6338 EVEX_V128;
6339 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6340 EVEX_V256;
6341 }
6342}
6343
6344// Convert Signed/Unsigned Quardword to Double
6345multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6346 SDNode OpNode, SDNode OpNodeRnd> {
6347 let Predicates = [HasDQI] in {
6348 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6349 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6350 OpNodeRnd>, EVEX_V512;
6351 }
6352 let Predicates = [HasDQI, HasVLX] in {
6353 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6354 EVEX_V128;
6355 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6356 EVEX_V256;
6357 }
6358}
6359
6360// Convert Float to Signed/Unsigned Quardword
6361multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6362 SDNode OpNode, SDNode OpNodeRnd> {
6363 let Predicates = [HasDQI] in {
6364 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6365 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6366 OpNodeRnd>, EVEX_V512;
6367 }
6368 let Predicates = [HasDQI, HasVLX] in {
6369 // Explicitly specified broadcast string, since we take only 2 elements
6370 // from v4f32x_info source
6371 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006372 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006373 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6374 EVEX_V256;
6375 }
6376}
6377
6378// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006379multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6380 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006381 let Predicates = [HasDQI] in {
6382 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6383 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6384 OpNodeRnd>, EVEX_V512;
6385 }
6386 let Predicates = [HasDQI, HasVLX] in {
6387 // Explicitly specified broadcast string, since we take only 2 elements
6388 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006389 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006390 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006391 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6392 EVEX_V256;
6393 }
6394}
6395
6396// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006397multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6398 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006399 let Predicates = [HasDQI] in {
6400 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6401 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6402 OpNodeRnd>, EVEX_V512;
6403 }
6404 let Predicates = [HasDQI, HasVLX] in {
6405 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6406 // memory forms of these instructions in Asm Parcer. They have the same
6407 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6408 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006409 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006410 "{1to2}", "{x}">, EVEX_V128;
6411 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6412 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006413
6414 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6415 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6416 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6417 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6418 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6419 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6420 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6421 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006422 }
6423}
6424
Simon Pilgrima3af7962016-11-24 12:13:46 +00006425defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006426 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006427
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006428defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6429 X86VSintToFpRnd>,
6430 PS, EVEX_CD8<32, CD8VF>;
6431
6432defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006433 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006434 XS, EVEX_CD8<32, CD8VF>;
6435
Simon Pilgrima3af7962016-11-24 12:13:46 +00006436defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006437 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006438 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6439
6440defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006441 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006442 EVEX_CD8<32, CD8VF>;
6443
Craig Topperf334ac192016-11-09 07:48:51 +00006444defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006445 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006446 EVEX_CD8<64, CD8VF>;
6447
Simon Pilgrima3af7962016-11-24 12:13:46 +00006448defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006449 XS, EVEX_CD8<32, CD8VH>;
6450
6451defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6452 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006453 EVEX_CD8<32, CD8VF>;
6454
Craig Topper19e04b62016-05-19 06:13:58 +00006455defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6456 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006457
Craig Topper19e04b62016-05-19 06:13:58 +00006458defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6459 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006460 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006461
Craig Topper19e04b62016-05-19 06:13:58 +00006462defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6463 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006464 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006465defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6466 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006467 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006468
Craig Topper19e04b62016-05-19 06:13:58 +00006469defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6470 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006471 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006472
Craig Topper19e04b62016-05-19 06:13:58 +00006473defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6474 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006475
Craig Topper19e04b62016-05-19 06:13:58 +00006476defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6477 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006478 PD, EVEX_CD8<64, CD8VF>;
6479
Craig Topper19e04b62016-05-19 06:13:58 +00006480defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6481 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006482
6483defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006484 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006485 PD, EVEX_CD8<64, CD8VF>;
6486
Craig Toppera39b6502016-12-10 06:02:48 +00006487defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006488 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006489
6490defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006491 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006492 PD, EVEX_CD8<64, CD8VF>;
6493
Craig Toppera39b6502016-12-10 06:02:48 +00006494defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006495 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006496
6497defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006498 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006499
6500defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006501 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006502
Simon Pilgrima3af7962016-11-24 12:13:46 +00006503defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006504 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006505
Simon Pilgrima3af7962016-11-24 12:13:46 +00006506defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006507 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006508
Craig Toppere38c57a2015-11-27 05:44:02 +00006509let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006510def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006511 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006512 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6513 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006514
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006515def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6516 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006517 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6518 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006519
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006520def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6521 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006522 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6523 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006524
Simon Pilgrima3af7962016-11-24 12:13:46 +00006525def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006526 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6527 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6528 VR128X:$src, sub_xmm)))), sub_xmm)>;
6529
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006530def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6531 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006532 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6533 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006534
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006535def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6536 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006537 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6538 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006539
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006540def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6541 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006542 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6543 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006544
Simon Pilgrima3af7962016-11-24 12:13:46 +00006545def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006546 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6547 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6548 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006549}
6550
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006551let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006552 let AddedComplexity = 15 in {
6553 def : Pat<(X86vzmovl (v2i64 (bitconvert
6554 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006555 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006556 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6557 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006558 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006559 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006560 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006561 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006562 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006563 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006564 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006565 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006566}
6567
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006568let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006569 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006570 (VCVTPD2PSZrm addr:$src)>;
6571 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6572 (VCVTPS2PDZrm addr:$src)>;
6573}
6574
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006575let Predicates = [HasDQI, HasVLX] in {
6576 let AddedComplexity = 15 in {
6577 def : Pat<(X86vzmovl (v2f64 (bitconvert
6578 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006579 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006580 def : Pat<(X86vzmovl (v2f64 (bitconvert
6581 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006582 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006583 }
6584}
6585
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006586let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006587def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6588 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6589 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6590 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6591
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006592def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6593 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6594 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6595 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6596
6597def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6598 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6599 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6600 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6601
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006602def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6603 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6604 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6605 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6606
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006607def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6608 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6609 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6610 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6611
6612def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6613 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6614 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6615 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6616
6617def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6618 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6619 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6620 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6621
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006622def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6623 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6624 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6625 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6626
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006627def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6628 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6629 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6630 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6631
6632def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6633 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6634 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6635 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6636
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006637def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6638 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6639 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6640 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6641
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006642def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6643 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6644 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6645 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6646}
6647
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006648//===----------------------------------------------------------------------===//
6649// Half precision conversion instructions
6650//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006651multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006652 X86MemOperand x86memop, PatFrag ld_frag> {
6653 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6654 "vcvtph2ps", "$src", "$src",
6655 (X86cvtph2ps (_src.VT _src.RC:$src),
6656 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006657 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6658 "vcvtph2ps", "$src", "$src",
6659 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6660 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006661}
6662
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006663multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006664 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6665 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6666 (X86cvtph2ps (_src.VT _src.RC:$src),
6667 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6668
6669}
6670
6671let Predicates = [HasAVX512] in {
6672 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006673 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006674 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6675 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006676 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006677 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6678 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6679 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6680 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006681}
6682
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006683multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006684 X86MemOperand x86memop> {
6685 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006686 (ins _src.RC:$src1, i32u8imm:$src2),
6687 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006688 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006689 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006690 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006691 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6692 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6693 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6694 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006695 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006696 addr:$dst)]>;
6697 let hasSideEffects = 0, mayStore = 1 in
6698 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6699 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6700 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6701 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006702}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006703multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006704 let hasSideEffects = 0 in
6705 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6706 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006707 (ins _src.RC:$src1, i32u8imm:$src2),
6708 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006709 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006710}
6711let Predicates = [HasAVX512] in {
6712 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6713 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6714 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6715 let Predicates = [HasVLX] in {
6716 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6717 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006718 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006719 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6720 }
6721}
Asaf Badouh2489f352015-12-02 08:17:51 +00006722
Craig Topper9820e342016-09-20 05:44:47 +00006723// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006724let Predicates = [HasVLX] in {
6725 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6726 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6727 // configurations we support (the default). However, falling back to MXCSR is
6728 // more consistent with other instructions, which are always controlled by it.
6729 // It's encoded as 0b100.
6730 def : Pat<(fp_to_f16 FR32X:$src),
6731 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6732 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6733
6734 def : Pat<(f16_to_fp GR16:$src),
6735 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6736 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6737
6738 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6739 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6740 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6741}
6742
Craig Topper9820e342016-09-20 05:44:47 +00006743// Patterns for matching float to half-float conversion when AVX512 is supported
6744// but F16C isn't. In that case we have to use 512-bit vectors.
6745let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6746 def : Pat<(fp_to_f16 FR32X:$src),
6747 (i16 (EXTRACT_SUBREG
6748 (VMOVPDI2DIZrr
6749 (v8i16 (EXTRACT_SUBREG
6750 (VCVTPS2PHZrr
6751 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6752 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6753 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6754
6755 def : Pat<(f16_to_fp GR16:$src),
6756 (f32 (COPY_TO_REGCLASS
6757 (v4f32 (EXTRACT_SUBREG
6758 (VCVTPH2PSZrr
6759 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6760 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6761 sub_xmm)), sub_xmm)), FR32X))>;
6762
6763 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6764 (f32 (COPY_TO_REGCLASS
6765 (v4f32 (EXTRACT_SUBREG
6766 (VCVTPH2PSZrr
6767 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6768 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6769 sub_xmm), 4)), sub_xmm)), FR32X))>;
6770}
6771
Asaf Badouh2489f352015-12-02 08:17:51 +00006772// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006773multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006774 string OpcodeStr> {
6775 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6776 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006777 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006778 Sched<[WriteFAdd]>;
6779}
6780
6781let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006782 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006783 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006784 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006785 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006786 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006787 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006788 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006789 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6790}
6791
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006792let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6793 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006794 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006795 EVEX_CD8<32, CD8VT1>;
6796 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006797 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006798 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6799 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006800 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006801 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006802 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006803 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006804 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006805 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6806 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006807 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006808 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6809 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006810 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006811 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6812 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006813 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006814
Ayman Musa02f95332017-01-04 08:21:54 +00006815 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6816 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006817 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006818 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6819 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006820 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6821 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006822}
Michael Liao5bf95782014-12-04 05:20:33 +00006823
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006824/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006825multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6826 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006827 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006828 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6829 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6830 "$src2, $src1", "$src1, $src2",
6831 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006832 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006833 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006834 "$src2, $src1", "$src1, $src2",
6835 (OpNode (_.VT _.RC:$src1),
6836 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006837}
6838}
6839
Asaf Badouheaf2da12015-09-21 10:23:53 +00006840defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6841 EVEX_CD8<32, CD8VT1>, T8PD;
6842defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6843 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6844defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6845 EVEX_CD8<32, CD8VT1>, T8PD;
6846defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6847 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006848
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006849/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6850multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006851 X86VectorVTInfo _> {
6852 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6853 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6854 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006855 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6856 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6857 (OpNode (_.FloatVT
6858 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6859 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6860 (ins _.ScalarMemOp:$src), OpcodeStr,
6861 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6862 (OpNode (_.FloatVT
6863 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6864 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006865}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006866
6867multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6868 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6869 EVEX_V512, EVEX_CD8<32, CD8VF>;
6870 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6871 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6872
6873 // Define only if AVX512VL feature is present.
6874 let Predicates = [HasVLX] in {
6875 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6876 OpNode, v4f32x_info>,
6877 EVEX_V128, EVEX_CD8<32, CD8VF>;
6878 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6879 OpNode, v8f32x_info>,
6880 EVEX_V256, EVEX_CD8<32, CD8VF>;
6881 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6882 OpNode, v2f64x_info>,
6883 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6884 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6885 OpNode, v4f64x_info>,
6886 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6887 }
6888}
6889
6890defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6891defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006892
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006893/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006894multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6895 SDNode OpNode> {
6896
6897 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6898 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6899 "$src2, $src1", "$src1, $src2",
6900 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6901 (i32 FROUND_CURRENT))>;
6902
6903 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6904 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006905 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006906 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006907 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006908
6909 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006910 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006911 "$src2, $src1", "$src1, $src2",
6912 (OpNode (_.VT _.RC:$src1),
6913 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6914 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006915}
6916
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006917multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6918 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6919 EVEX_CD8<32, CD8VT1>;
6920 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6921 EVEX_CD8<64, CD8VT1>, VEX_W;
6922}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006923
Craig Toppere1cac152016-06-07 07:27:54 +00006924let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006925 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6926 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6927}
Igor Breger8352a0d2015-07-28 06:53:28 +00006928
6929defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006930/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006931
6932multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6933 SDNode OpNode> {
6934
6935 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6936 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6937 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6938
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006939 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6940 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6941 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006942 (bitconvert (_.LdFrag addr:$src))),
6943 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006944
6945 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006946 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006947 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006948 (OpNode (_.FloatVT
6949 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6950 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006951}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006952multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6953 SDNode OpNode> {
6954 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6955 (ins _.RC:$src), OpcodeStr,
6956 "{sae}, $src", "$src, {sae}",
6957 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6958}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006959
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006960multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6961 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006962 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6963 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006964 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006965 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6966 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006967}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006968
Asaf Badouh402ebb32015-06-03 13:41:48 +00006969multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6970 SDNode OpNode> {
6971 // Define only if AVX512VL feature is present.
6972 let Predicates = [HasVLX] in {
6973 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6974 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6975 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6976 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6977 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6978 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6979 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6980 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6981 }
6982}
Craig Toppere1cac152016-06-07 07:27:54 +00006983let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006984
Asaf Badouh402ebb32015-06-03 13:41:48 +00006985 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6986 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6987 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6988}
6989defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6990 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6991
6992multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6993 SDNode OpNodeRnd, X86VectorVTInfo _>{
6994 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6995 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6996 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6997 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006998}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006999
Robert Khasanoveb126392014-10-28 18:15:20 +00007000multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7001 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007002 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007003 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7004 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007005 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7006 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7007 (OpNode (_.FloatVT
7008 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007009
Craig Toppere1cac152016-06-07 07:27:54 +00007010 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7011 (ins _.ScalarMemOp:$src), OpcodeStr,
7012 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7013 (OpNode (_.FloatVT
7014 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7015 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007016}
7017
Robert Khasanoveb126392014-10-28 18:15:20 +00007018multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7019 SDNode OpNode> {
7020 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7021 v16f32_info>,
7022 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7023 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7024 v8f64_info>,
7025 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7026 // Define only if AVX512VL feature is present.
7027 let Predicates = [HasVLX] in {
7028 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7029 OpNode, v4f32x_info>,
7030 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7031 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7032 OpNode, v8f32x_info>,
7033 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7034 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7035 OpNode, v2f64x_info>,
7036 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7037 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7038 OpNode, v4f64x_info>,
7039 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7040 }
7041}
7042
Asaf Badouh402ebb32015-06-03 13:41:48 +00007043multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7044 SDNode OpNodeRnd> {
7045 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7046 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7047 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7048 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7049}
7050
Igor Breger4c4cd782015-09-20 09:13:41 +00007051multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7052 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7053
7054 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7055 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7056 "$src2, $src1", "$src1, $src2",
7057 (OpNodeRnd (_.VT _.RC:$src1),
7058 (_.VT _.RC:$src2),
7059 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007060 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7061 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7062 "$src2, $src1", "$src1, $src2",
7063 (OpNodeRnd (_.VT _.RC:$src1),
7064 (_.VT (scalar_to_vector
7065 (_.ScalarLdFrag addr:$src2))),
7066 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007067
7068 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7069 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7070 "$rc, $src2, $src1", "$src1, $src2, $rc",
7071 (OpNodeRnd (_.VT _.RC:$src1),
7072 (_.VT _.RC:$src2),
7073 (i32 imm:$rc))>,
7074 EVEX_B, EVEX_RC;
7075
Craig Toppere1cac152016-06-07 07:27:54 +00007076 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007077 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007078 (ins _.FRC:$src1, _.FRC:$src2),
7079 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7080
7081 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007082 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007083 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7084 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7085 }
7086
7087 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7088 (!cast<Instruction>(NAME#SUFF#Zr)
7089 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7090
7091 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7092 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007093 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007094}
7095
7096multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7097 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7098 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7099 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7100 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7101}
7102
Asaf Badouh402ebb32015-06-03 13:41:48 +00007103defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7104 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007105
Igor Breger4c4cd782015-09-20 09:13:41 +00007106defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007107
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007108let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007109 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007110 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007111 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007112 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007113 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007114 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007115 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007116 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007117 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007118 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007119}
7120
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007121multiclass
7122avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007124 let ExeDomain = _.ExeDomain in {
7125 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7126 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7127 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007128 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007129 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7130
7131 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7132 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007133 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7134 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007135 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007136
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007137 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007138 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7139 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007140 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007141 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007142 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7143 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7144 }
7145 let Predicates = [HasAVX512] in {
7146 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7147 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7148 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7149 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7150 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7151 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7152 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7153 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7154 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7155 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7156 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7157 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7158 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7159 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7160 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7161
7162 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7163 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7164 addr:$src, (i32 0x1))), _.FRC)>;
7165 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7166 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7167 addr:$src, (i32 0x2))), _.FRC)>;
7168 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7169 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7170 addr:$src, (i32 0x3))), _.FRC)>;
7171 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7172 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7173 addr:$src, (i32 0x4))), _.FRC)>;
7174 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7175 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7176 addr:$src, (i32 0xc))), _.FRC)>;
7177 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007178}
7179
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007180defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7181 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007182
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007183defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7184 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007185
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007186//-------------------------------------------------
7187// Integer truncate and extend operations
7188//-------------------------------------------------
7189
Igor Breger074a64e2015-07-24 17:24:15 +00007190multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7191 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7192 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007193 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007194 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7195 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7196 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7197 EVEX, T8XS;
7198
7199 // for intrinsic patter match
7200 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7201 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7202 undef)),
7203 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7204 SrcInfo.RC:$src1)>;
7205
7206 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7207 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7208 DestInfo.ImmAllZerosV)),
7209 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7210 SrcInfo.RC:$src1)>;
7211
7212 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7213 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7214 DestInfo.RC:$src0)),
7215 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7216 DestInfo.KRCWM:$mask ,
7217 SrcInfo.RC:$src1)>;
7218
Craig Topper52e2e832016-07-22 05:46:44 +00007219 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7220 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007221 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7222 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007223 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007224 []>, EVEX;
7225
Igor Breger074a64e2015-07-24 17:24:15 +00007226 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7227 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007228 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007229 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007230 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007231}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007232
Igor Breger074a64e2015-07-24 17:24:15 +00007233multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7234 X86VectorVTInfo DestInfo,
7235 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007236
Igor Breger074a64e2015-07-24 17:24:15 +00007237 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7238 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7239 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007240
Igor Breger074a64e2015-07-24 17:24:15 +00007241 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7242 (SrcInfo.VT SrcInfo.RC:$src)),
7243 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7244 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7245}
7246
Igor Breger074a64e2015-07-24 17:24:15 +00007247multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7248 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7249 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7250 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7251 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7252 Predicate prd = HasAVX512>{
7253
7254 let Predicates = [HasVLX, prd] in {
7255 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7256 DestInfoZ128, x86memopZ128>,
7257 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7258 truncFrag, mtruncFrag>, EVEX_V128;
7259
7260 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7261 DestInfoZ256, x86memopZ256>,
7262 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7263 truncFrag, mtruncFrag>, EVEX_V256;
7264 }
7265 let Predicates = [prd] in
7266 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7267 DestInfoZ, x86memopZ>,
7268 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7269 truncFrag, mtruncFrag>, EVEX_V512;
7270}
7271
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007272multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7273 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007274 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7275 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007276 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007277}
7278
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007279multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7280 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007281 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7282 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007283 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007284}
7285
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007286multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7287 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007288 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7289 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007290 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007291}
7292
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007293multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7294 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007295 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7296 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007297 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007298}
7299
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007300multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7301 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007302 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7303 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007304 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007305}
7306
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007307multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7308 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007309 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7310 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007311 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007312}
7313
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007314defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7315 truncstorevi8, masked_truncstorevi8>;
7316defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7317 truncstore_s_vi8, masked_truncstore_s_vi8>;
7318defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7319 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007320
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007321defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7322 truncstorevi16, masked_truncstorevi16>;
7323defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7324 truncstore_s_vi16, masked_truncstore_s_vi16>;
7325defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7326 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007327
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007328defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7329 truncstorevi32, masked_truncstorevi32>;
7330defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7331 truncstore_s_vi32, masked_truncstore_s_vi32>;
7332defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7333 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007334
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007335defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7336 truncstorevi8, masked_truncstorevi8>;
7337defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7338 truncstore_s_vi8, masked_truncstore_s_vi8>;
7339defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7340 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007341
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007342defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7343 truncstorevi16, masked_truncstorevi16>;
7344defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7345 truncstore_s_vi16, masked_truncstore_s_vi16>;
7346defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7347 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007348
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007349defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7350 truncstorevi8, masked_truncstorevi8>;
7351defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7352 truncstore_s_vi8, masked_truncstore_s_vi8>;
7353defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7354 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007355
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007356let Predicates = [HasAVX512, NoVLX] in {
7357def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7358 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007359 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007360 VR256X:$src, sub_ymm)))), sub_xmm))>;
7361def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7362 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007363 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007364 VR256X:$src, sub_ymm)))), sub_xmm))>;
7365}
7366
7367let Predicates = [HasBWI, NoVLX] in {
7368def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007369 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007370 VR256X:$src, sub_ymm))), sub_xmm))>;
7371}
7372
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007373multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007374 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007375 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007376 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007377 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7378 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7379 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7380 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007381
Craig Toppere1cac152016-06-07 07:27:54 +00007382 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7383 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7384 (DestInfo.VT (LdFrag addr:$src))>,
7385 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007386 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007387}
7388
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007389multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007390 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007391 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7392 let Predicates = [HasVLX, HasBWI] in {
7393 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007394 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007395 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007396
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007397 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007398 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007399 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7400 }
7401 let Predicates = [HasBWI] in {
7402 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007403 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007404 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7405 }
7406}
7407
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007408multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007409 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007410 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7411 let Predicates = [HasVLX, HasAVX512] in {
7412 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007413 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007414 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7415
7416 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007417 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007418 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7419 }
7420 let Predicates = [HasAVX512] in {
7421 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007422 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007423 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7424 }
7425}
7426
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007427multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007428 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007429 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7430 let Predicates = [HasVLX, HasAVX512] in {
7431 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007432 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007433 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7434
7435 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007436 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007437 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7438 }
7439 let Predicates = [HasAVX512] in {
7440 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007441 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007442 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7443 }
7444}
7445
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007446multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007447 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007448 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7449 let Predicates = [HasVLX, HasAVX512] in {
7450 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007451 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007452 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7453
7454 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007455 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007456 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7457 }
7458 let Predicates = [HasAVX512] in {
7459 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007460 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007461 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7462 }
7463}
7464
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007465multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007466 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007467 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7468 let Predicates = [HasVLX, HasAVX512] in {
7469 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007470 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007471 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7472
7473 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007474 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007475 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7476 }
7477 let Predicates = [HasAVX512] in {
7478 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007479 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007480 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7481 }
7482}
7483
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007484multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007485 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007486 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7487
7488 let Predicates = [HasVLX, HasAVX512] in {
7489 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007490 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007491 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7492
7493 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007494 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007495 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7496 }
7497 let Predicates = [HasAVX512] in {
7498 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007499 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007500 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7501 }
7502}
7503
Craig Topper6840f112016-07-14 06:41:34 +00007504defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7505defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7506defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7507defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7508defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7509defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007510
Craig Topper6840f112016-07-14 06:41:34 +00007511defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7512defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7513defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7514defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7515defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7516defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007517
Igor Breger2ba64ab2016-05-22 10:21:04 +00007518// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007519multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7520 X86VectorVTInfo From, PatFrag LdFrag> {
7521 def : Pat<(To.VT (LdFrag addr:$src)),
7522 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7523 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7524 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7525 To.KRC:$mask, addr:$src)>;
7526 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7527 To.ImmAllZerosV)),
7528 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7529 addr:$src)>;
7530}
7531
7532let Predicates = [HasVLX, HasBWI] in {
7533 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7534 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7535}
7536let Predicates = [HasBWI] in {
7537 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7538}
7539let Predicates = [HasVLX, HasAVX512] in {
7540 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7541 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7542 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7543 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7544 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7545 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7546 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7547 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7548 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7549 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7550}
7551let Predicates = [HasAVX512] in {
7552 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7553 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7554 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7555 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7556 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7557}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007558
Simon Pilgrim893d2112017-01-24 16:16:29 +00007559multiclass AVX512_pmovx_patterns<string OpcPrefix,
Craig Topper64378f42016-10-09 23:08:39 +00007560 SDNode ExtOp, PatFrag ExtLoad16> {
7561 // 128-bit patterns
7562 let Predicates = [HasVLX, HasBWI] in {
7563 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7564 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7565 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7566 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7567 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7568 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7569 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7570 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7571 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7572 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7573 }
7574 let Predicates = [HasVLX] in {
7575 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7576 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7577 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7578 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7579 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7580 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7581 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7582 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7583
7584 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7585 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7586 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7587 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7588 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7589 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7590 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7591 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7592
7593 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7594 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7595 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7596 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7597 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7598 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7599 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7600 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7601 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7602 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7603
7604 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7605 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7606 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7607 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7608 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7609 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7610 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7611 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7612
7613 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7614 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7615 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7616 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7617 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7618 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7619 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7620 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7621 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7622 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7623 }
7624 // 256-bit patterns
7625 let Predicates = [HasVLX, HasBWI] in {
7626 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7627 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7628 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7629 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7630 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7631 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7632 }
7633 let Predicates = [HasVLX] in {
7634 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7635 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7636 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7637 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7638 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7639 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7640 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7641 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7642
7643 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7644 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7645 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7646 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7647 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7648 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7649 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7650 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7651
7652 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7653 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7654 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7655 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7656 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7657 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7658
7659 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7660 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7661 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7662 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7663 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7664 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7665 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7666 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7667
7668 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7669 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7670 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7671 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7672 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7673 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7674 }
7675 // 512-bit patterns
7676 let Predicates = [HasBWI] in {
7677 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7678 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7679 }
7680 let Predicates = [HasAVX512] in {
7681 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7682 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7683
7684 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7685 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007686 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7687 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007688
7689 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7690 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7691
7692 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7693 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7694
7695 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7696 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7697 }
7698}
7699
Simon Pilgrim893d2112017-01-24 16:16:29 +00007700defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, extloadi32i16>;
7701defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007702
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007703//===----------------------------------------------------------------------===//
7704// GATHER - SCATTER Operations
7705
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007706multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7707 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007708 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7709 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007710 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7711 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007712 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007713 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007714 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7715 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7716 vectoraddr:$src2))]>, EVEX, EVEX_K,
7717 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007718}
Cameron McInally45325962014-03-26 13:50:50 +00007719
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007720multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7721 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7722 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007723 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007724 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007725 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007726let Predicates = [HasVLX] in {
7727 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007728 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007729 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007730 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007731 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007732 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007733 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007734 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007735}
Cameron McInally45325962014-03-26 13:50:50 +00007736}
7737
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007738multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7739 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007740 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007741 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007742 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007743 mgatherv8i64>, EVEX_V512;
7744let Predicates = [HasVLX] in {
7745 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007746 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007747 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007748 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007749 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007750 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007751 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7752 vx64xmem, mgatherv2i64>, EVEX_V128;
7753}
Cameron McInally45325962014-03-26 13:50:50 +00007754}
Michael Liao5bf95782014-12-04 05:20:33 +00007755
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007756
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007757defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7758 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7759
7760defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7761 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007762
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007763multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7764 X86MemOperand memop, PatFrag ScatterNode> {
7765
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007766let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007767
7768 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7769 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007770 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007771 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7772 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7773 _.KRCWM:$mask, vectoraddr:$dst))]>,
7774 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007775}
7776
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007777multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7778 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7779 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007780 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007781 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007782 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007783let Predicates = [HasVLX] in {
7784 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007785 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007786 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007787 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007788 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007789 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007790 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007791 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007792}
Cameron McInally45325962014-03-26 13:50:50 +00007793}
7794
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007795multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7796 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007797 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007798 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007799 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007800 mscatterv8i64>, EVEX_V512;
7801let Predicates = [HasVLX] in {
7802 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007803 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007804 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007805 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007806 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007807 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007808 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7809 vx64xmem, mscatterv2i64>, EVEX_V128;
7810}
Cameron McInally45325962014-03-26 13:50:50 +00007811}
7812
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007813defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7814 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007815
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007816defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7817 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007818
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007819// prefetch
7820multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7821 RegisterClass KRC, X86MemOperand memop> {
7822 let Predicates = [HasPFI], hasSideEffects = 1 in
7823 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007824 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007825 []>, EVEX, EVEX_K;
7826}
7827
7828defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007829 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007830
7831defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007832 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007833
7834defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007835 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007836
7837defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007838 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007839
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007840defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007841 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007842
7843defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007844 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007845
7846defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007847 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007848
7849defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007850 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007851
7852defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007853 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007854
7855defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007856 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007857
7858defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007859 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007860
7861defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007862 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007863
7864defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007865 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007866
7867defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007868 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007869
7870defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007871 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007872
7873defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007874 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007875
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007876// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007877def v64i1sextv64i8 : PatLeaf<(v64i8
7878 (X86vsext
7879 (v64i1 (X86pcmpgtm
7880 (bc_v64i8 (v16i32 immAllZerosV)),
7881 VR512:$src))))>;
7882def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7883def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7884def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007885
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007886multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007887def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007888 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007889 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7890}
Michael Liao5bf95782014-12-04 05:20:33 +00007891
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007892multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7893 string OpcodeStr, Predicate prd> {
7894let Predicates = [prd] in
7895 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7896
7897 let Predicates = [prd, HasVLX] in {
7898 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7899 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7900 }
7901}
7902
7903multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7904 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7905 HasBWI>;
7906 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7907 HasBWI>, VEX_W;
7908 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7909 HasDQI>;
7910 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7911 HasDQI>, VEX_W;
7912}
Michael Liao5bf95782014-12-04 05:20:33 +00007913
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007914defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007915
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007916multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007917 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7918 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7919 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7920}
7921
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007922// Use 512bit version to implement 128/256 bit in case NoVLX.
7923multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007924 X86VectorVTInfo _> {
7925
7926 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7927 (_.KVT (COPY_TO_REGCLASS
7928 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007929 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007930 _.RC:$src, _.SubRegIdx)),
7931 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007932}
7933
7934multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007935 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7936 let Predicates = [prd] in
7937 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7938 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007939
7940 let Predicates = [prd, HasVLX] in {
7941 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007942 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007943 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007944 EVEX_V128;
7945 }
7946 let Predicates = [prd, NoVLX] in {
7947 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7948 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007949 }
7950}
7951
7952defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7953 avx512vl_i8_info, HasBWI>;
7954defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7955 avx512vl_i16_info, HasBWI>, VEX_W;
7956defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7957 avx512vl_i32_info, HasDQI>;
7958defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7959 avx512vl_i64_info, HasDQI>, VEX_W;
7960
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007961//===----------------------------------------------------------------------===//
7962// AVX-512 - COMPRESS and EXPAND
7963//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007964
Ayman Musad7a5ed42016-09-26 06:22:08 +00007965multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007966 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007967 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007968 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007969 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007970
Craig Toppere1cac152016-06-07 07:27:54 +00007971 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007972 def mr : AVX5128I<opc, MRMDestMem, (outs),
7973 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007974 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007975 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7976
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007977 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7978 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007979 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007980 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007981 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007982}
7983
Ayman Musad7a5ed42016-09-26 06:22:08 +00007984multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7985
7986 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7987 (_.VT _.RC:$src)),
7988 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7989 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7990}
7991
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007992multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7993 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007994 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7995 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007996
7997 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007998 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7999 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8000 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8001 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008002 }
8003}
8004
8005defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8006 EVEX;
8007defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8008 EVEX, VEX_W;
8009defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8010 EVEX;
8011defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8012 EVEX, VEX_W;
8013
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008014// expand
8015multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8016 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008017 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008018 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008019 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008020
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008021 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8022 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8023 (_.VT (X86expand (_.VT (bitconvert
8024 (_.LdFrag addr:$src1)))))>,
8025 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008026}
8027
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008028multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8029
8030 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8031 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8032 _.KRCWM:$mask, addr:$src)>;
8033
8034 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8035 (_.VT _.RC:$src0))),
8036 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8037 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8038}
8039
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008040multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8041 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008042 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8043 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008044
8045 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008046 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8047 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8048 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8049 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008050 }
8051}
8052
8053defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8054 EVEX;
8055defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8056 EVEX, VEX_W;
8057defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8058 EVEX;
8059defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8060 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008061
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008062//handle instruction reg_vec1 = op(reg_vec,imm)
8063// op(mem_vec,imm)
8064// op(broadcast(eltVt),imm)
8065//all instruction created with FROUND_CURRENT
8066multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008067 X86VectorVTInfo _>{
8068 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008069 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8070 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008071 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008072 (OpNode (_.VT _.RC:$src1),
8073 (i32 imm:$src2),
8074 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008075 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8076 (ins _.MemOp:$src1, i32u8imm:$src2),
8077 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8078 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8079 (i32 imm:$src2),
8080 (i32 FROUND_CURRENT))>;
8081 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8082 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8083 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8084 "${src1}"##_.BroadcastStr##", $src2",
8085 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8086 (i32 imm:$src2),
8087 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008088 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008089}
8090
8091//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8092multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8093 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008094 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008095 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8096 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008097 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008098 "$src1, {sae}, $src2",
8099 (OpNode (_.VT _.RC:$src1),
8100 (i32 imm:$src2),
8101 (i32 FROUND_NO_EXC))>, EVEX_B;
8102}
8103
8104multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8105 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8106 let Predicates = [prd] in {
8107 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8108 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8109 EVEX_V512;
8110 }
8111 let Predicates = [prd, HasVLX] in {
8112 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8113 EVEX_V128;
8114 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8115 EVEX_V256;
8116 }
8117}
8118
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008119//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8120// op(reg_vec2,mem_vec,imm)
8121// op(reg_vec2,broadcast(eltVt),imm)
8122//all instruction created with FROUND_CURRENT
8123multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008124 X86VectorVTInfo _>{
8125 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008126 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008127 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008128 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8129 (OpNode (_.VT _.RC:$src1),
8130 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008131 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008132 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008133 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8134 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8135 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8136 (OpNode (_.VT _.RC:$src1),
8137 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8138 (i32 imm:$src3),
8139 (i32 FROUND_CURRENT))>;
8140 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8141 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8142 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8143 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8144 (OpNode (_.VT _.RC:$src1),
8145 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8146 (i32 imm:$src3),
8147 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008148 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008149}
8150
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008151//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8152// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008153multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8154 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008155 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008156 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8157 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8158 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8159 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8160 (SrcInfo.VT SrcInfo.RC:$src2),
8161 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008162 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8163 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8164 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8165 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8166 (SrcInfo.VT (bitconvert
8167 (SrcInfo.LdFrag addr:$src2))),
8168 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008169 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008170}
8171
8172//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8173// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008174// op(reg_vec2,broadcast(eltVt),imm)
8175multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008176 X86VectorVTInfo _>:
8177 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8178
Craig Topper05948fb2016-08-02 05:11:15 +00008179 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008180 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8181 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8182 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8183 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8184 (OpNode (_.VT _.RC:$src1),
8185 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8186 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008187}
8188
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008189//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8190// op(reg_vec2,mem_scalar,imm)
8191//all instruction created with FROUND_CURRENT
8192multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008193 X86VectorVTInfo _> {
8194 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008195 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008196 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008197 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8198 (OpNode (_.VT _.RC:$src1),
8199 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008200 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008201 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008202 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008203 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008204 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8205 (OpNode (_.VT _.RC:$src1),
8206 (_.VT (scalar_to_vector
8207 (_.ScalarLdFrag addr:$src2))),
8208 (i32 imm:$src3),
8209 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008210 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008211}
8212
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008213//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8214multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8215 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008216 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008217 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008218 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008219 OpcodeStr, "$src3, {sae}, $src2, $src1",
8220 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008221 (OpNode (_.VT _.RC:$src1),
8222 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008223 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008224 (i32 FROUND_NO_EXC))>, EVEX_B;
8225}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008226//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8227multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8228 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008229 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8230 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008231 OpcodeStr, "$src3, {sae}, $src2, $src1",
8232 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008233 (OpNode (_.VT _.RC:$src1),
8234 (_.VT _.RC:$src2),
8235 (i32 imm:$src3),
8236 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008237}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008238
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008239multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8240 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008241 let Predicates = [prd] in {
8242 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008243 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008244 EVEX_V512;
8245
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008246 }
8247 let Predicates = [prd, HasVLX] in {
8248 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008249 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008250 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008251 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008252 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008253}
8254
Igor Breger2ae0fe32015-08-31 11:14:02 +00008255multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8256 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8257 let Predicates = [HasBWI] in {
8258 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8259 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8260 }
8261 let Predicates = [HasBWI, HasVLX] in {
8262 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8263 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8264 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8265 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8266 }
8267}
8268
Igor Breger00d9f842015-06-08 14:03:17 +00008269multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8270 bits<8> opc, SDNode OpNode>{
8271 let Predicates = [HasAVX512] in {
8272 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8273 }
8274 let Predicates = [HasAVX512, HasVLX] in {
8275 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8276 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8277 }
8278}
8279
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008280multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8281 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8282 let Predicates = [prd] in {
8283 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8284 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008285 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008286}
8287
Igor Breger1e58e8a2015-09-02 11:18:55 +00008288multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8289 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8290 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8291 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8292 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8293 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008294}
8295
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008296
Igor Breger1e58e8a2015-09-02 11:18:55 +00008297defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8298 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8299defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8300 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8301defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8302 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8303
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008304
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008305defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8306 0x50, X86VRange, HasDQI>,
8307 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8308defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8309 0x50, X86VRange, HasDQI>,
8310 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8311
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008312defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8313 0x51, X86VRange, HasDQI>,
8314 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8315defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8316 0x51, X86VRange, HasDQI>,
8317 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8318
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008319defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8320 0x57, X86Reduces, HasDQI>,
8321 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8322defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8323 0x57, X86Reduces, HasDQI>,
8324 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008325
Igor Breger1e58e8a2015-09-02 11:18:55 +00008326defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8327 0x27, X86GetMants, HasAVX512>,
8328 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8329defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8330 0x27, X86GetMants, HasAVX512>,
8331 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8332
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008333multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8334 bits<8> opc, SDNode OpNode = X86Shuf128>{
8335 let Predicates = [HasAVX512] in {
8336 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8337
8338 }
8339 let Predicates = [HasAVX512, HasVLX] in {
8340 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8341 }
8342}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008343let Predicates = [HasAVX512] in {
8344def : Pat<(v16f32 (ffloor VR512:$src)),
8345 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8346def : Pat<(v16f32 (fnearbyint VR512:$src)),
8347 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8348def : Pat<(v16f32 (fceil VR512:$src)),
8349 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8350def : Pat<(v16f32 (frint VR512:$src)),
8351 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8352def : Pat<(v16f32 (ftrunc VR512:$src)),
8353 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8354
8355def : Pat<(v8f64 (ffloor VR512:$src)),
8356 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8357def : Pat<(v8f64 (fnearbyint VR512:$src)),
8358 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8359def : Pat<(v8f64 (fceil VR512:$src)),
8360 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8361def : Pat<(v8f64 (frint VR512:$src)),
8362 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8363def : Pat<(v8f64 (ftrunc VR512:$src)),
8364 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8365}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008366
8367defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8368 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8369defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8370 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8371defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8372 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8373defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8374 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008375
Craig Topperb561e662017-01-19 02:34:29 +00008376let Predicates = [HasAVX512] in {
8377// Provide fallback in case the load node that is used in the broadcast
8378// patterns above is used by additional users, which prevents the pattern
8379// selection.
8380def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8381 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8382 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8383 0)>;
8384def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8385 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8386 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8387 0)>;
8388
8389def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8390 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8391 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8392 0)>;
8393def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8394 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8395 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8396 0)>;
8397
8398def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8399 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8400 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8401 0)>;
8402
8403def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8404 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8405 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8406 0)>;
8407}
8408
Craig Topperc48fa892015-12-27 19:45:21 +00008409multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008410 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8411 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008412}
8413
Craig Topperc48fa892015-12-27 19:45:21 +00008414defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008415 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008416defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008417 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008418
Craig Topper7a299302016-06-09 07:06:38 +00008419multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008420 let Predicates = p in
8421 def NAME#_.VTName#rri:
8422 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8423 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8424 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8425}
8426
Craig Topper7a299302016-06-09 07:06:38 +00008427multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8428 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8429 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8430 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008431
Craig Topper7a299302016-06-09 07:06:38 +00008432defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008433 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008434 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8435 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8436 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8437 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8438 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008439 EVEX_CD8<8, CD8VF>;
8440
Igor Bregerf3ded812015-08-31 13:09:30 +00008441defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8442 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8443
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008444multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8445 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008446 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008447 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008448 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008449 "$src1", "$src1",
8450 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8451
Craig Toppere1cac152016-06-07 07:27:54 +00008452 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8453 (ins _.MemOp:$src1), OpcodeStr,
8454 "$src1", "$src1",
8455 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8456 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008457 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008458}
8459
8460multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8461 X86VectorVTInfo _> :
8462 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008463 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8464 (ins _.ScalarMemOp:$src1), OpcodeStr,
8465 "${src1}"##_.BroadcastStr,
8466 "${src1}"##_.BroadcastStr,
8467 (_.VT (OpNode (X86VBroadcast
8468 (_.ScalarLdFrag addr:$src1))))>,
8469 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008470}
8471
8472multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8473 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8474 let Predicates = [prd] in
8475 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8476
8477 let Predicates = [prd, HasVLX] in {
8478 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8479 EVEX_V256;
8480 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8481 EVEX_V128;
8482 }
8483}
8484
8485multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8486 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8487 let Predicates = [prd] in
8488 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8489 EVEX_V512;
8490
8491 let Predicates = [prd, HasVLX] in {
8492 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8493 EVEX_V256;
8494 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8495 EVEX_V128;
8496 }
8497}
8498
8499multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8500 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008501 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008502 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008503 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8504 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008505}
8506
8507multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8508 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008509 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8510 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008511}
8512
8513multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8514 bits<8> opc_d, bits<8> opc_q,
8515 string OpcodeStr, SDNode OpNode> {
8516 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8517 HasAVX512>,
8518 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8519 HasBWI>;
8520}
8521
8522defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8523
Craig Topper5ef13ba2016-12-26 07:26:07 +00008524def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8525 VR128X:$src))>;
8526def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8527def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8528def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8529 VR256X:$src))>;
8530def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8531def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8532
Craig Topper056c9062016-08-28 22:20:48 +00008533let Predicates = [HasBWI, HasVLX] in {
8534 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008535 (bc_v2i64 (avx512_v16i1sextv16i8)),
8536 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8537 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008538 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008539 (bc_v2i64 (avx512_v8i1sextv8i16)),
8540 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8541 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008542 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008543 (bc_v4i64 (avx512_v32i1sextv32i8)),
8544 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8545 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008546 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008547 (bc_v4i64 (avx512_v16i1sextv16i16)),
8548 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8549 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008550}
8551let Predicates = [HasAVX512, HasVLX] in {
8552 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008553 (bc_v2i64 (avx512_v4i1sextv4i32)),
8554 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8555 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008556 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008557 (bc_v4i64 (avx512_v8i1sextv8i32)),
8558 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8559 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008560}
8561
8562let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008563def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008564 (bc_v8i64 (v16i1sextv16i32)),
8565 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008566 (VPABSDZrr VR512:$src)>;
8567def : Pat<(xor
8568 (bc_v8i64 (v8i1sextv8i64)),
8569 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8570 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008571}
Craig Topper850feaf2016-08-28 22:20:51 +00008572let Predicates = [HasBWI] in {
8573def : Pat<(xor
8574 (bc_v8i64 (v64i1sextv64i8)),
8575 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8576 (VPABSBZrr VR512:$src)>;
8577def : Pat<(xor
8578 (bc_v8i64 (v32i1sextv32i16)),
8579 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8580 (VPABSWZrr VR512:$src)>;
8581}
Igor Bregerf2460112015-07-26 14:41:44 +00008582
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008583multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8584
8585 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008586}
8587
8588defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8589defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8590
Igor Breger24cab0f2015-11-16 07:22:00 +00008591//===---------------------------------------------------------------------===//
8592// Replicate Single FP - MOVSHDUP and MOVSLDUP
8593//===---------------------------------------------------------------------===//
8594multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8595 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8596 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008597}
8598
8599defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8600defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008601
8602//===----------------------------------------------------------------------===//
8603// AVX-512 - MOVDDUP
8604//===----------------------------------------------------------------------===//
8605
8606multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8607 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008608 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008609 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8610 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8611 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008612 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8613 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8614 (_.VT (OpNode (_.VT (scalar_to_vector
8615 (_.ScalarLdFrag addr:$src)))))>,
8616 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008617 }
Igor Breger1f782962015-11-19 08:26:56 +00008618}
8619
8620multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8621 AVX512VLVectorVTInfo VTInfo> {
8622
8623 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8624
8625 let Predicates = [HasAVX512, HasVLX] in {
8626 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8627 EVEX_V256;
8628 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8629 EVEX_V128;
8630 }
8631}
8632
8633multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8634 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8635 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008636}
8637
8638defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8639
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008640let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008641def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008642 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008643def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008644 (VMOVDDUPZ128rm addr:$src)>;
8645def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8646 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008647
8648def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8649 (v2f64 VR128X:$src0)),
8650 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8651def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8652 (bitconvert (v4i32 immAllZerosV))),
8653 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8654
8655def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8656 (v2f64 VR128X:$src0)),
8657 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8658 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8659def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8660 (bitconvert (v4i32 immAllZerosV))),
8661 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8662
8663def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8664 (v2f64 VR128X:$src0)),
8665 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8666def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8667 (bitconvert (v4i32 immAllZerosV))),
8668 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008669}
Igor Breger1f782962015-11-19 08:26:56 +00008670
Igor Bregerf2460112015-07-26 14:41:44 +00008671//===----------------------------------------------------------------------===//
8672// AVX-512 - Unpack Instructions
8673//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008674defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8675 SSE_ALU_ITINS_S>;
8676defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8677 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008678
8679defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8680 SSE_INTALU_ITINS_P, HasBWI>;
8681defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8682 SSE_INTALU_ITINS_P, HasBWI>;
8683defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8684 SSE_INTALU_ITINS_P, HasBWI>;
8685defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8686 SSE_INTALU_ITINS_P, HasBWI>;
8687
8688defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8689 SSE_INTALU_ITINS_P, HasAVX512>;
8690defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8691 SSE_INTALU_ITINS_P, HasAVX512>;
8692defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8693 SSE_INTALU_ITINS_P, HasAVX512>;
8694defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8695 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008696
8697//===----------------------------------------------------------------------===//
8698// AVX-512 - Extract & Insert Integer Instructions
8699//===----------------------------------------------------------------------===//
8700
8701multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8702 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008703 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8704 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8705 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8706 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8707 imm:$src2)))),
8708 addr:$dst)]>,
8709 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008710}
8711
8712multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8713 let Predicates = [HasBWI] in {
8714 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8715 (ins _.RC:$src1, u8imm:$src2),
8716 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8717 [(set GR32orGR64:$dst,
8718 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8719 EVEX, TAPD;
8720
8721 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8722 }
8723}
8724
8725multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8726 let Predicates = [HasBWI] in {
8727 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8728 (ins _.RC:$src1, u8imm:$src2),
8729 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8730 [(set GR32orGR64:$dst,
8731 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8732 EVEX, PD;
8733
Craig Topper99f6b622016-05-01 01:03:56 +00008734 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008735 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8736 (ins _.RC:$src1, u8imm:$src2),
8737 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8738 EVEX, TAPD;
8739
Igor Bregerdefab3c2015-10-08 12:55:01 +00008740 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8741 }
8742}
8743
8744multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8745 RegisterClass GRC> {
8746 let Predicates = [HasDQI] in {
8747 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8748 (ins _.RC:$src1, u8imm:$src2),
8749 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8750 [(set GRC:$dst,
8751 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8752 EVEX, TAPD;
8753
Craig Toppere1cac152016-06-07 07:27:54 +00008754 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8755 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8756 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8757 [(store (extractelt (_.VT _.RC:$src1),
8758 imm:$src2),addr:$dst)]>,
8759 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008760 }
8761}
8762
8763defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8764defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8765defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8766defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8767
8768multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8769 X86VectorVTInfo _, PatFrag LdFrag> {
8770 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8771 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8772 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8773 [(set _.RC:$dst,
8774 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8775 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8776}
8777
8778multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8779 X86VectorVTInfo _, PatFrag LdFrag> {
8780 let Predicates = [HasBWI] in {
8781 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8782 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8783 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8784 [(set _.RC:$dst,
8785 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8786
8787 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8788 }
8789}
8790
8791multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8792 X86VectorVTInfo _, RegisterClass GRC> {
8793 let Predicates = [HasDQI] in {
8794 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8795 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8796 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8797 [(set _.RC:$dst,
8798 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8799 EVEX_4V, TAPD;
8800
8801 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8802 _.ScalarLdFrag>, TAPD;
8803 }
8804}
8805
8806defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8807 extloadi8>, TAPD;
8808defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8809 extloadi16>, PD;
8810defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8811defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008812//===----------------------------------------------------------------------===//
8813// VSHUFPS - VSHUFPD Operations
8814//===----------------------------------------------------------------------===//
8815multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8816 AVX512VLVectorVTInfo VTInfo_FP>{
8817 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8818 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8819 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008820}
8821
8822defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8823defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008824//===----------------------------------------------------------------------===//
8825// AVX-512 - Byte shift Left/Right
8826//===----------------------------------------------------------------------===//
8827
8828multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8829 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8830 def rr : AVX512<opc, MRMr,
8831 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8832 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8833 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008834 def rm : AVX512<opc, MRMm,
8835 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8836 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8837 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008838 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8839 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008840}
8841
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008842multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008843 Format MRMm, string OpcodeStr, Predicate prd>{
8844 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008845 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008846 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008847 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008848 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008849 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008850 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008851 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008852 }
8853}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008854defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008855 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008856defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008857 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8858
8859
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008860multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008861 string OpcodeStr, X86VectorVTInfo _dst,
8862 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008863 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008864 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008865 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008866 [(set _dst.RC:$dst,(_dst.VT
8867 (OpNode (_src.VT _src.RC:$src1),
8868 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008869 def rm : AVX512BI<opc, MRMSrcMem,
8870 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8871 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8872 [(set _dst.RC:$dst,(_dst.VT
8873 (OpNode (_src.VT _src.RC:$src1),
8874 (_src.VT (bitconvert
8875 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008876}
8877
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008878multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008879 string OpcodeStr, Predicate prd> {
8880 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008881 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8882 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008883 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008884 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8885 v32i8x_info>, EVEX_V256;
8886 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8887 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008888 }
8889}
8890
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008891defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008892 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008893
Craig Topper4e794c72017-02-19 19:36:58 +00008894// Transforms to swizzle an immediate to enable better matching when
8895// memory operand isn't in the right place.
8896def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8897 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8898 uint8_t Imm = N->getZExtValue();
8899 // Swap bits 1/4 and 3/6.
8900 uint8_t NewImm = Imm & 0xa5;
8901 if (Imm & 0x02) NewImm |= 0x10;
8902 if (Imm & 0x10) NewImm |= 0x02;
8903 if (Imm & 0x08) NewImm |= 0x40;
8904 if (Imm & 0x40) NewImm |= 0x08;
8905 return getI8Imm(NewImm, SDLoc(N));
8906}]>;
8907def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8908 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8909 uint8_t Imm = N->getZExtValue();
8910 // Swap bits 2/4 and 3/5.
8911 uint8_t NewImm = Imm & 0xc3;
8912 if (Imm & 0x02) NewImm |= 0x10;
8913 if (Imm & 0x10) NewImm |= 0x02;
8914 if (Imm & 0x08) NewImm |= 0x20;
8915 if (Imm & 0x20) NewImm |= 0x08;
8916 return getI8Imm(NewImm, SDLoc(N));
8917}]>;
Craig Topper48905772017-02-19 21:32:15 +00008918def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
8919 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8920 uint8_t Imm = N->getZExtValue();
8921 // Swap bits 1/2 and 5/6.
8922 uint8_t NewImm = Imm & 0x99;
8923 if (Imm & 0x02) NewImm |= 0x04;
8924 if (Imm & 0x04) NewImm |= 0x02;
8925 if (Imm & 0x20) NewImm |= 0x40;
8926 if (Imm & 0x40) NewImm |= 0x20;
8927 return getI8Imm(NewImm, SDLoc(N));
8928}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00008929
Igor Bregerb4bb1902015-10-15 12:33:24 +00008930multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008931 X86VectorVTInfo _>{
8932 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008933 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8934 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008935 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008936 (OpNode (_.VT _.RC:$src1),
8937 (_.VT _.RC:$src2),
8938 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008939 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008940 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8941 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8942 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8943 (OpNode (_.VT _.RC:$src1),
8944 (_.VT _.RC:$src2),
8945 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008946 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008947 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8948 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8949 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8950 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8951 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8952 (OpNode (_.VT _.RC:$src1),
8953 (_.VT _.RC:$src2),
8954 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008955 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008956 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008957 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00008958
8959 // Additional patterns for matching passthru operand in other positions.
8960 let AddedComplexity = 20 in {
8961 def : Pat<(_.VT (vselect _.KRCWM:$mask,
8962 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
8963 _.RC:$src1)),
8964 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
8965 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
8966 def : Pat<(_.VT (vselect _.KRCWM:$mask,
8967 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
8968 _.RC:$src1)),
8969 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
8970 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
8971 }
Craig Topper48905772017-02-19 21:32:15 +00008972
8973 // Additional patterns for matching loads in other positions.
8974 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
8975 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
8976 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
8977 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
8978 def : Pat<(_.VT (OpNode _.RC:$src1,
8979 (bitconvert (_.LdFrag addr:$src3)),
8980 _.RC:$src2, (i8 imm:$src4))),
8981 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
8982 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
8983
8984 // Additional patterns for matching zero masking with loads in other
8985 // positions.
8986 let AddedComplexity = 30 in {
8987 def : Pat<(_.VT (vselect _.KRCWM:$mask,
8988 (OpNode (bitconvert (_.LdFrag addr:$src3)),
8989 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
8990 _.ImmAllZerosV)),
8991 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
8992 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
8993 def : Pat<(_.VT (vselect _.KRCWM:$mask,
8994 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
8995 _.RC:$src2, (i8 imm:$src4)),
8996 _.ImmAllZerosV)),
8997 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
8998 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
8999 }
9000
9001 // Additional patterns for matching masked loads with different
9002 // operand orders.
9003 let AddedComplexity = 20 in {
9004 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9005 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9006 _.RC:$src2, (i8 imm:$src4)),
9007 _.RC:$src1)),
9008 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9009 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9010 }
Igor Bregerb4bb1902015-10-15 12:33:24 +00009011}
9012
9013multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9014 let Predicates = [HasAVX512] in
9015 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9016 let Predicates = [HasAVX512, HasVLX] in {
9017 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9018 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9019 }
9020}
9021
9022defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9023defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9024
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009025//===----------------------------------------------------------------------===//
9026// AVX-512 - FixupImm
9027//===----------------------------------------------------------------------===//
9028
9029multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009030 X86VectorVTInfo _>{
9031 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009032 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9033 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9034 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9035 (OpNode (_.VT _.RC:$src1),
9036 (_.VT _.RC:$src2),
9037 (_.IntVT _.RC:$src3),
9038 (i32 imm:$src4),
9039 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009040 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9041 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9042 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9043 (OpNode (_.VT _.RC:$src1),
9044 (_.VT _.RC:$src2),
9045 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9046 (i32 imm:$src4),
9047 (i32 FROUND_CURRENT))>;
9048 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9049 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9050 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9051 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9052 (OpNode (_.VT _.RC:$src1),
9053 (_.VT _.RC:$src2),
9054 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9055 (i32 imm:$src4),
9056 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009057 } // Constraints = "$src1 = $dst"
9058}
9059
9060multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009061 SDNode OpNode, X86VectorVTInfo _>{
9062let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009063 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9064 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009065 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009066 "$src2, $src3, {sae}, $src4",
9067 (OpNode (_.VT _.RC:$src1),
9068 (_.VT _.RC:$src2),
9069 (_.IntVT _.RC:$src3),
9070 (i32 imm:$src4),
9071 (i32 FROUND_NO_EXC))>, EVEX_B;
9072 }
9073}
9074
9075multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9076 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009077 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9078 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009079 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9080 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9081 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9082 (OpNode (_.VT _.RC:$src1),
9083 (_.VT _.RC:$src2),
9084 (_src3VT.VT _src3VT.RC:$src3),
9085 (i32 imm:$src4),
9086 (i32 FROUND_CURRENT))>;
9087
9088 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9089 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9090 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9091 "$src2, $src3, {sae}, $src4",
9092 (OpNode (_.VT _.RC:$src1),
9093 (_.VT _.RC:$src2),
9094 (_src3VT.VT _src3VT.RC:$src3),
9095 (i32 imm:$src4),
9096 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009097 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9098 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9099 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9100 (OpNode (_.VT _.RC:$src1),
9101 (_.VT _.RC:$src2),
9102 (_src3VT.VT (scalar_to_vector
9103 (_src3VT.ScalarLdFrag addr:$src3))),
9104 (i32 imm:$src4),
9105 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009106 }
9107}
9108
9109multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9110 let Predicates = [HasAVX512] in
9111 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9112 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9113 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9114 let Predicates = [HasAVX512, HasVLX] in {
9115 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9116 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9117 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9118 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9119 }
9120}
9121
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009122defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9123 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009124 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009125defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9126 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009127 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009128defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009129 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009130defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009131 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009132
9133
9134
9135// Patterns used to select SSE scalar fp arithmetic instructions from
9136// either:
9137//
9138// (1) a scalar fp operation followed by a blend
9139//
9140// The effect is that the backend no longer emits unnecessary vector
9141// insert instructions immediately after SSE scalar fp instructions
9142// like addss or mulss.
9143//
9144// For example, given the following code:
9145// __m128 foo(__m128 A, __m128 B) {
9146// A[0] += B[0];
9147// return A;
9148// }
9149//
9150// Previously we generated:
9151// addss %xmm0, %xmm1
9152// movss %xmm1, %xmm0
9153//
9154// We now generate:
9155// addss %xmm1, %xmm0
9156//
9157// (2) a vector packed single/double fp operation followed by a vector insert
9158//
9159// The effect is that the backend converts the packed fp instruction
9160// followed by a vector insert into a single SSE scalar fp instruction.
9161//
9162// For example, given the following code:
9163// __m128 foo(__m128 A, __m128 B) {
9164// __m128 C = A + B;
9165// return (__m128) {c[0], a[1], a[2], a[3]};
9166// }
9167//
9168// Previously we generated:
9169// addps %xmm0, %xmm1
9170// movss %xmm1, %xmm0
9171//
9172// We now generate:
9173// addss %xmm1, %xmm0
9174
9175// TODO: Some canonicalization in lowering would simplify the number of
9176// patterns we have to try to match.
9177multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9178 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009179 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009180 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9181 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9182 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009183 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009184 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009185
Craig Topper5625d242016-07-29 06:06:00 +00009186 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009187 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9188 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9189 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009190 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009191 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009192
9193 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009194 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9195 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009196 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9197
9198 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009199 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9200 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009201 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009202
9203 // extracted masked scalar math op with insert via movss
9204 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9205 (scalar_to_vector
9206 (X86selects VK1WM:$mask,
9207 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9208 FR32X:$src2),
9209 FR32X:$src0))),
9210 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9211 VK1WM:$mask, v4f32:$src1,
9212 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009213 }
9214}
9215
9216defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9217defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9218defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9219defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9220
9221multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9222 let Predicates = [HasAVX512] in {
9223 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009224 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9225 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9226 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009227 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009228 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009229
9230 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009231 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9232 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9233 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009234 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009235 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009236
9237 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009238 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9239 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009240 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9241
9242 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009243 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9244 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009245 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009246
9247 // extracted masked scalar math op with insert via movss
9248 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9249 (scalar_to_vector
9250 (X86selects VK1WM:$mask,
9251 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9252 FR64X:$src2),
9253 FR64X:$src0))),
9254 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9255 VK1WM:$mask, v2f64:$src1,
9256 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009257 }
9258}
9259
9260defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9261defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9262defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9263defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;