blob: 7626db0441c59bd782f5aca817984673af009c03 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Devang Patel6a784892009-06-05 18:48:29 +0000273 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
540 else if (EnableSegmentedStacks)
541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Evan Chengc7ce29b2009-02-13 22:36:38 +0000547 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000623 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000751 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000788 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000805 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Craig Topperc0d82852011-11-22 00:44:41 +0000911 if (Subtarget->hasSSE41orAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Craig Topperc0d82852011-11-22 00:44:41 +0000983 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
David Greene9b9838d2009-06-29 16:47:10 +0000986 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
1712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001713 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
1721 const CCValAssign &VA,
1722 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001724 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001726 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001728 EVT ValVT;
1729
1730 // If value is passed by pointer we have address passed instead of the value
1731 // itself.
1732 if (VA.getLocInfo() == CCValAssign::Indirect)
1733 ValVT = VA.getLocVT();
1734 else
1735 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001736
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001737 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // In case of tail call optimization mark all arguments mutable. Since they
1740 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001741 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001742 unsigned Bytes = Flags.getByValSize();
1743 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1744 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001745 return DAG.getFrameIndex(FI, getPointerTy());
1746 } else {
1747 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001748 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1750 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001751 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001752 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001753 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 bool isVarArg,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl,
1762 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001765 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 const Function* Fn = MF.getFunction();
1769 if (Fn->hasExternalLinkage() &&
1770 Subtarget->isTargetCygMing() &&
1771 Fn->getName() == "main")
1772 FuncInfo->setForceFramePointer(true);
1773
Evan Cheng1bc78042006-04-26 01:20:17 +00001774 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Chris Lattner29689432010-03-11 00:22:57 +00001778 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1779 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Chris Lattner638402b2007-02-28 07:00:42 +00001781 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001782 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001783 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001785
1786 // Allocate shadow area for Win64
1787 if (IsWin64) {
1788 CCInfo.AllocateStack(32, 8);
1789 }
1790
Duncan Sands45907662010-10-31 13:21:44 +00001791 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Chris Lattnerf39f7712007-02-28 05:46:49 +00001793 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1796 CCValAssign &VA = ArgLocs[i];
1797 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1798 // places.
1799 assert(VA.getValNo() != LastVal &&
1800 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001801 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001802 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001806 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001815 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1816 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001818 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001819 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001820 RC = X86::VR64RegisterClass;
1821 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001822 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Devang Patel68e6bee2011-02-21 23:21:26 +00001824 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1828 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1829 // right size.
1830 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001831 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 DAG.getValueType(VA.getValVT()));
1833 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001834 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001836 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 // Handle MMX values passed in XMM regs.
1841 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001842 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1843 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 } else
1845 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001846 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 } else {
1848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001850 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851
1852 // If value is passed via pointer - do a load.
1853 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001854 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001858 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Dan Gohman61a92132008-04-21 23:59:07 +00001860 // The x86-64 ABI for returning structs by value requires that we copy
1861 // the sret argument into %rax for the return. Save the argument into
1862 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001863 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
1866 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001868 FuncInfo->setSRetReturnReg(Reg);
1869 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
1873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001875 // Align stack specially for tail calls.
1876 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001877 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001882 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1883 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001884 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001887 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1888
1889 // FIXME: We should really autogenerate these arrays
1890 static const unsigned GPR64ArgRegsWin64[] = {
1891 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 static const unsigned GPR64ArgRegs64Bit[] = {
1894 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1895 };
1896 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1898 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1899 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001900 const unsigned *GPR64ArgRegs;
1901 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
1903 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001904 // The XMM registers which might contain var arg parameters are shadowed
1905 // in their paired GPR. So we only need to save the GPR to their home
1906 // slots.
1907 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 } else {
1910 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1911 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001912
1913 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 }
1915 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1916 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917
Devang Patel578efa92009-06-05 21:57:13 +00001918 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001919 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001920 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001921 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001922 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001923 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001924 // Kernel mode asks for SSE to be disabled, so don't push them
1925 // on the stack.
1926 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001927
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001928 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001929 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001930 // Get to the caller-allocated home save location. Add 8 to account
1931 // for the return address.
1932 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001934 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001935 // Fixup to set vararg frame on shadow area (4 x i64).
1936 if (NumIntRegs < 4)
1937 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 } else {
1939 // For X86-64, if there are vararg parameters that are passed via
1940 // registers, then we must store them to their spots on the stack so they
1941 // may be loaded by deferencing the result of va_next.
1942 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1943 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1944 FuncInfo->setRegSaveFrameIndex(
1945 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001946 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1952 getPointerTy());
1953 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001955 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1956 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001957 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(
1963 FuncInfo->getRegSaveFrameIndex(), Offset),
1964 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001966 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Dan Gohmanface41a2009-08-16 21:24:25 +00001969 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1970 // Now store the XMM (fp + vector) parameter registers.
1971 SmallVector<SDValue, 11> SaveXMMOps;
1972 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001973
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001975 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1976 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1979 FuncInfo->getRegSaveFrameIndex()));
1980 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1981 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohmanface41a2009-08-16 21:24:25 +00001983 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001985 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001986 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1987 SaveXMMOps.push_back(Val);
1988 }
1989 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1990 MVT::Other,
1991 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001993
1994 if (!MemOps.empty())
1995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1996 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00002001 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002003 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002005 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002006 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002008 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 // RegSaveFrameIndex is X86-64 only.
2012 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002013 if (CallConv == CallingConv::X86_FastCall ||
2014 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 // fastcc functions can't have varargs.
2016 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Evan Cheng25caf632006-05-23 21:06:34 +00002018
Rafael Espindola76927d752011-08-30 19:39:58 +00002019 FuncInfo->setArgumentStackSize(StackSize);
2020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002022}
2023
Dan Gohman475871a2008-07-27 21:46:04 +00002024SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2026 SDValue StackPtr, SDValue Arg,
2027 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002028 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002030 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002033 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002035
2036 return DAG.getStore(Chain, dl, Arg, PtrOff,
2037 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002038 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002039}
2040
Bill Wendling64e87322009-01-16 19:25:27 +00002041/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043SDValue
2044X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002045 SDValue &OutRetAddr, SDValue Chain,
2046 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002047 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002050 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002051
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002053 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002054 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056}
2057
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002060static SDValue
2061EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002063 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 // Store the return address to the appropriate stack slot.
2065 if (!FPDiff) return Chain;
2066 // Calculate the new stack slot for the return address.
2067 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002069 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002073 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002075 return Chain;
2076}
2077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002079X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002081 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg> &Ins,
2085 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002089 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002091 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Evan Cheng5f941932010-02-05 02:21:12 +00002093 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002094 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002095 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2096 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002098
2099 // Sibcalls are automatically detected tailcalls which do not require
2100 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002101 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002102 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002103
2104 if (isTailCall)
2105 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002106 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107
Chris Lattner29689432010-03-11 00:22:57 +00002108 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2109 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110
Chris Lattner638402b2007-02-28 07:00:42 +00002111 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002113 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115
2116 // Allocate shadow area for Win64
2117 if (IsWin64) {
2118 CCInfo.AllocateStack(32, 8);
2119 }
2120
Duncan Sands45907662010-10-31 13:21:44 +00002121 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Chris Lattner423c5f42007-02-28 05:31:48 +00002123 // Get a count of how many bytes are to be pushed on the stack.
2124 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002126 // This is a sibcall. The memory operands are available in caller's
2127 // own caller's stack.
2128 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002129 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002130 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002133 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2137 FPDiff = NumBytesCallerPushed - NumBytes;
2138
2139 // Set the delta of movement of the returnaddr stackslot.
2140 // But only set if delta is greater than previous delta.
2141 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2142 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2143 }
2144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall)
2146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002149 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002150 if (isTailCall && FPDiff)
2151 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2152 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002153
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2155 SmallVector<SDValue, 8> MemOpChains;
2156 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 // Walk the register/memloc assignments, inserting copies/loads. In the case
2159 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2161 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002165 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Promote the value if needed.
2168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 case CCValAssign::Full: break;
2171 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 break;
2174 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 break;
2177 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002178 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2179 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2182 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002183 } else
2184 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2185 break;
2186 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002188 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002189 case CCValAssign::Indirect: {
2190 // Store the argument.
2191 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002192 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002193 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002195 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 Arg = SpillSlot;
2197 break;
2198 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2203 if (isVarArg && IsWin64) {
2204 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2205 // shadow reg if callee is a varargs function.
2206 unsigned ShadowReg = 0;
2207 switch (VA.getLocReg()) {
2208 case X86::XMM0: ShadowReg = X86::RCX; break;
2209 case X86::XMM1: ShadowReg = X86::RDX; break;
2210 case X86::XMM2: ShadowReg = X86::R8; break;
2211 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002212 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002213 if (ShadowReg)
2214 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002215 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002217 assert(VA.isMemLoc());
2218 if (StackPtr.getNode() == 0)
2219 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2220 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2221 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng32fe1032006-05-25 00:59:30 +00002225 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002227 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002228
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 // Build a sequence of copy-to-reg nodes chained together with token chain
2230 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Tail call byval lowering might overwrite argument registers so in case of
2233 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002237 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 InFlag = Chain.getValue(1);
2239 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002240
Chris Lattner88e1fd52009-07-09 04:24:46 +00002241 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002242 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2243 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002245 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002247 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002248 InFlag);
2249 InFlag = Chain.getValue(1);
2250 } else {
2251 // If we are tail calling and generating PIC/GOT style code load the
2252 // address of the callee into ECX. The value in ecx is used as target of
2253 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2254 // for tail calls on PIC/GOT architectures. Normally we would just put the
2255 // address of GOT into ebx and then call target@PLT. But for tail calls
2256 // ebx would be restored (since ebx is callee saved) before jumping to the
2257 // target@PLT.
2258
2259 // Note: The actual moving to ECX is done further down.
2260 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2261 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2262 !G->getGlobal()->hasProtectedVisibility())
2263 Callee = LowerGlobalAddress(Callee, DAG);
2264 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002265 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002266 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002269 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // From AMD64 ABI document:
2271 // For calls that may call functions that use varargs or stdargs
2272 // (prototype-less calls or calls to functions containing ellipsis (...) in
2273 // the declaration) %al is used as hidden argument to specify the number
2274 // of SSE registers used. The contents of %al do not need to match exactly
2275 // the number of registers, but must be an ubound on the number of SSE
2276 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002277
Gordon Henriksen86737662008-01-05 16:56:59 +00002278 // Count the number of XMM registers allocated.
2279 static const unsigned XMMArgRegs[] = {
2280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2282 };
2283 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002284 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002285 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002289 InFlag = Chain.getValue(1);
2290 }
2291
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002292
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002293 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isTailCall) {
2295 // Force all the incoming stack arguments to be loaded from the stack
2296 // before any new outgoing arguments are stored to the stack, because the
2297 // outgoing stack slots may alias the incoming argument stack slots, and
2298 // the alias isn't otherwise explicit. This is slightly more conservative
2299 // than necessary, because it means that each store effectively depends
2300 // on every argument instead of just those arguments it would clobber.
2301 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SmallVector<SDValue, 8> MemOpChains2;
2304 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002308 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2310 CCValAssign &VA = ArgLocs[i];
2311 if (VA.isRegLoc())
2312 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002313 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Create frame index.
2317 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002319 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002320 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002321
Duncan Sands276dcbd2008-03-21 09:14:45 +00002322 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002323 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002328 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2331 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002334 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002335 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002337 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002338 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002339 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 }
2341 }
2342
2343 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002345 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 // Copy arguments to their registers.
2348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002350 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 InFlag = Chain.getValue(1);
2352 }
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002354
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002357 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 }
2359
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002360 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2361 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2362 // In the 64-bit large code model, we have to make all calls
2363 // through a register, since the call instruction's 32-bit
2364 // pc-relative offset may not be large enough to hold the whole
2365 // address.
2366 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 // If the callee is a GlobalAddress node (quite common, every direct call
2368 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2369 // it.
2370
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002371 // We should use extra load for direct calls to dllimported functions in
2372 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002373 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002374 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002375 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002376 bool ExtraLoad = false;
2377 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Chris Lattner48a7d022009-07-09 05:02:21 +00002379 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2380 // external symbols most go through the PLT in PIC mode. If the symbol
2381 // has hidden or protected visibility, or if it is static or local, then
2382 // we don't need to use the PLT - we can directly call it.
2383 if (Subtarget->isTargetELF() &&
2384 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002385 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002387 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002388 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002389 (!Subtarget->getTargetTriple().isMacOSX() ||
2390 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002391 // PC-relative references to external symbols should go through $stub,
2392 // unless we're building with the leopard linker or later, which
2393 // automatically synthesizes these stubs.
2394 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002395 } else if (Subtarget->isPICStyleRIPRel() &&
2396 isa<Function>(GV) &&
2397 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2398 // If the function is marked as non-lazy, generate an indirect call
2399 // which loads from the GOT directly. This avoids runtime overhead
2400 // at the cost of eager binding (and one extra byte of encoding).
2401 OpFlags = X86II::MO_GOTPCREL;
2402 WrapperKind = X86ISD::WrapperRIP;
2403 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002404 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002405
Devang Patel0d881da2010-07-06 22:08:15 +00002406 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002407 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002408
2409 // Add a wrapper if needed.
2410 if (WrapperKind != ISD::DELETED_NODE)
2411 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2412 // Add extra indirection if needed.
2413 if (ExtraLoad)
2414 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2415 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002416 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 }
Bill Wendling056292f2008-09-16 21:48:12 +00002418 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
2420
Evan Cheng1bf891a2010-12-01 22:59:46 +00002421 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2422 // external symbols should go through the PLT.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2425 OpFlags = X86II::MO_PLT;
2426 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002433 }
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2436 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002437 }
2438
Chris Lattnerd96d0722007-02-25 06:40:16 +00002439 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002442
Evan Chengf22f9b32010-02-06 03:28:46 +00002443 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002446 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002451
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002454
Gordon Henriksen86737662008-01-05 16:56:59 +00002455 // Add argument registers to the end of the list so that they are known live
2456 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002457 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2458 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2459 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Evan Cheng586ccac2008-03-18 23:36:35 +00002461 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002463 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2464
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002465 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002468
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002470 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002473 // We used to do:
2474 //// If this is the first return lowered for this function, add the regs
2475 //// to the liveout set for the function.
2476 // This isn't right, although it's probably harmless on x86; liveouts
2477 // should be computed from returns not tail calls. Consider a void
2478 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return DAG.getNode(X86ISD::TC_RETURN, dl,
2480 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 }
2482
Dale Johannesenace16102009-02-03 19:33:06 +00002483 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002484 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002485
Chris Lattner2d297092006-05-23 18:50:38 +00002486 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002488 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002489 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002490 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002491 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002492 // pops the hidden struct pointer, so we have to push it back.
2493 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002494 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002496 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall) {
2500 Chain = DAG.getCALLSEQ_END(Chain,
2501 DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2503 true),
2504 InFlag);
2505 InFlag = Chain.getValue(1);
2506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002507
Chris Lattner3085e152007-02-25 08:59:22 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2511 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
Evan Cheng25ab6902006-09-08 06:48:29 +00002514
2515//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516// Fast Calling Convention (tail call) implementation
2517//===----------------------------------------------------------------------===//
2518
2519// Like std call, callee cleans arguments, convention except that ECX is
2520// reserved for storing the tail called function address. Only 2 registers are
2521// free for argument passing (inreg). Tail call optimization is performed
2522// provided:
2523// * tailcallopt is enabled
2524// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002525// On X86_64 architecture with GOT-style position independent code only local
2526// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002527// To keep the stack aligned according to platform abi the function
2528// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2529// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530// If a tail called function callee has more arguments than the caller the
2531// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002532// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002533// original REtADDR, but before the saved framepointer or the spilled registers
2534// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2535// stack layout:
2536// arg1
2537// arg2
2538// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002539// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002540// move area ]
2541// (possible EBP)
2542// ESI
2543// EDI
2544// local1 ..
2545
2546/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2547/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002548unsigned
2549X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2550 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002553 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002554 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002556 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002557 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002558 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2559 // Number smaller than 12 so just add the difference.
2560 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2561 } else {
2562 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Evan Cheng5f941932010-02-05 02:21:12 +00002569/// MatchingStackOffset - Return true if the given stack call argument is
2570/// already available in the same position (relatively) of the caller's
2571/// incoming argument stack.
2572static
2573bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2574 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2575 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002576 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2577 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002578 if (Arg.getOpcode() == ISD::CopyFromReg) {
2579 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002580 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002581 return false;
2582 MachineInstr *Def = MRI->getVRegDef(VR);
2583 if (!Def)
2584 return false;
2585 if (!Flags.isByVal()) {
2586 if (!TII->isLoadFromStackSlot(Def, FI))
2587 return false;
2588 } else {
2589 unsigned Opcode = Def->getOpcode();
2590 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2591 Def->getOperand(1).isFI()) {
2592 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002593 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002594 } else
2595 return false;
2596 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002597 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2598 if (Flags.isByVal())
2599 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002600 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 // define @foo(%struct.X* %A) {
2602 // tail call @bar(%struct.X* byval %A)
2603 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 SDValue Ptr = Ld->getBasePtr();
2606 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2607 if (!FINode)
2608 return false;
2609 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002610 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002611 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002612 FI = FINode->getIndex();
2613 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 } else
2615 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002616
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002618 if (!MFI->isFixedObjectIndex(FI))
2619 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002621}
2622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2624/// for tail call optimization. Targets which want to do tail call
2625/// optimization should implement this function.
2626bool
2627X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002628 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002630 bool isCalleeStructRet,
2631 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002633 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002634 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002636 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002637 CalleeCC != CallingConv::C)
2638 return false;
2639
Evan Cheng7096ae42010-01-29 06:45:59 +00002640 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002641 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002642 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002643 CallingConv::ID CallerCC = CallerF->getCallingConv();
2644 bool CCMatch = CallerCC == CalleeCC;
2645
Dan Gohman1797ed52010-02-08 20:27:50 +00002646 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002647 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002648 return true;
2649 return false;
2650 }
2651
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002652 // Look for obvious safe cases to perform tail call optimization that do not
2653 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002654
Evan Cheng2c12cb42010-03-26 16:26:03 +00002655 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2656 // emit a special epilogue.
2657 if (RegInfo->needsStackRealignment(MF))
2658 return false;
2659
Evan Chenga375d472010-03-15 18:54:48 +00002660 // Also avoid sibcall optimization if either caller or callee uses struct
2661 // return semantics.
2662 if (isCalleeStructRet || isCallerStructRet)
2663 return false;
2664
Chad Rosier2416da32011-06-24 21:15:36 +00002665 // An stdcall caller is expected to clean up its arguments; the callee
2666 // isn't going to do that.
2667 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2668 return false;
2669
Chad Rosier871f6642011-05-18 19:59:50 +00002670 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002671 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002672 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002673
2674 // Optimizing for varargs on Win64 is unlikely to be safe without
2675 // additional testing.
2676 if (Subtarget->isTargetWin64())
2677 return false;
2678
Chad Rosier871f6642011-05-18 19:59:50 +00002679 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002680 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2681 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002682
Chad Rosier871f6642011-05-18 19:59:50 +00002683 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2685 if (!ArgLocs[i].isRegLoc())
2686 return false;
2687 }
2688
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002689 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2690 // Therefore if it's not used by the call it is not safe to optimize this into
2691 // a sibcall.
2692 bool Unused = false;
2693 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2694 if (!Ins[i].Used) {
2695 Unused = true;
2696 break;
2697 }
2698 }
2699 if (Unused) {
2700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002703 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002705 CCValAssign &VA = RVLocs[i];
2706 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2707 return false;
2708 }
2709 }
2710
Evan Cheng13617962010-04-30 01:12:32 +00002711 // If the calling conventions do not match, then we'd better make sure the
2712 // results are returned in the same way as what the caller expects.
2713 if (!CCMatch) {
2714 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002717 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2718
2719 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002720 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2721 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002722 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2723
2724 if (RVLocs1.size() != RVLocs2.size())
2725 return false;
2726 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2727 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2728 return false;
2729 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2730 return false;
2731 if (RVLocs1[i].isRegLoc()) {
2732 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2733 return false;
2734 } else {
2735 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2736 return false;
2737 }
2738 }
2739 }
2740
Evan Chenga6bff982010-01-30 01:22:00 +00002741 // If the callee takes no arguments then go on to check the results of the
2742 // call.
2743 if (!Outs.empty()) {
2744 // Check if stack adjustment is needed. For now, do not do this if any
2745 // argument is passed on the stack.
2746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002749
2750 // Allocate shadow area for Win64
2751 if (Subtarget->isTargetWin64()) {
2752 CCInfo.AllocateStack(32, 8);
2753 }
2754
Duncan Sands45907662010-10-31 13:21:44 +00002755 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002756 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002757 MachineFunction &MF = DAG.getMachineFunction();
2758 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2759 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002760
2761 // Check if the arguments are already laid out in the right way as
2762 // the caller's fixed stack objects.
2763 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002764 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2765 const X86InstrInfo *TII =
2766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2768 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002770 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002771 if (VA.getLocInfo() == CCValAssign::Indirect)
2772 return false;
2773 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002774 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2775 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002776 return false;
2777 }
2778 }
2779 }
Evan Cheng9c044672010-05-29 01:35:22 +00002780
2781 // If the tailcall address may be in a register, then make sure it's
2782 // possible to register allocate for it. In 32-bit, the call address can
2783 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002784 // callee-saved registers are restored. These happen to be the same
2785 // registers used to pass 'inreg' arguments so watch out for those.
2786 if (!Subtarget->is64Bit() &&
2787 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002788 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002789 unsigned NumInRegs = 0;
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002792 if (!VA.isRegLoc())
2793 continue;
2794 unsigned Reg = VA.getLocReg();
2795 switch (Reg) {
2796 default: break;
2797 case X86::EAX: case X86::EDX: case X86::ECX:
2798 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002799 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002800 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002801 }
2802 }
2803 }
Evan Chenga6bff982010-01-30 01:22:00 +00002804 }
Evan Chengb1712452010-01-27 06:25:16 +00002805
Evan Cheng86809cc2010-02-03 03:28:02 +00002806 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002807}
2808
Dan Gohman3df24e62008-09-03 23:12:08 +00002809FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002810X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2811 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002812}
2813
2814
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002815//===----------------------------------------------------------------------===//
2816// Other Lowering Hooks
2817//===----------------------------------------------------------------------===//
2818
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002819static bool MayFoldLoad(SDValue Op) {
2820 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2821}
2822
2823static bool MayFoldIntoStore(SDValue Op) {
2824 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2825}
2826
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002827static bool isTargetShuffle(unsigned Opcode) {
2828 switch(Opcode) {
2829 default: return false;
2830 case X86ISD::PSHUFD:
2831 case X86ISD::PSHUFHW:
2832 case X86ISD::PSHUFLW:
2833 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002834 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835 case X86ISD::SHUFPS:
2836 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002837 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002838 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002839 case X86ISD::MOVLPS:
2840 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002841 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002842 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002843 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002844 case X86ISD::MOVSS:
2845 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002846 case X86ISD::UNPCKLP:
2847 case X86ISD::PUNPCKL:
2848 case X86ISD::UNPCKHP:
2849 case X86ISD::PUNPCKH:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002850 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002851 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002852 case X86ISD::VPERM2F128:
Craig Topper70b883b2011-11-28 10:14:51 +00002853 case X86ISD::VPERM2I128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002854 return true;
2855 }
2856 return false;
2857}
2858
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002859static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002860 SDValue V1, SelectionDAG &DAG) {
2861 switch(Opc) {
2862 default: llvm_unreachable("Unknown x86 shuffle node");
2863 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002864 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002865 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002866 return DAG.getNode(Opc, dl, VT, V1);
2867 }
2868
2869 return SDValue();
2870}
2871
2872static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002873 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002874 switch(Opc) {
2875 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002876 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002877 case X86ISD::PSHUFHW:
2878 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002879 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002880 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002881 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2882 }
2883
2884 return SDValue();
2885}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002886
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002887static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2888 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2889 switch(Opc) {
2890 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002891 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002892 case X86ISD::SHUFPD:
2893 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002894 case X86ISD::VPERM2F128:
Craig Topper70b883b2011-11-28 10:14:51 +00002895 case X86ISD::VPERM2I128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002896 return DAG.getNode(Opc, dl, VT, V1, V2,
2897 DAG.getConstant(TargetMask, MVT::i8));
2898 }
2899 return SDValue();
2900}
2901
2902static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2903 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2904 switch(Opc) {
2905 default: llvm_unreachable("Unknown x86 shuffle node");
2906 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002907 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002908 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002909 case X86ISD::MOVLPS:
2910 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002911 case X86ISD::MOVSS:
2912 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002913 case X86ISD::UNPCKLP:
2914 case X86ISD::PUNPCKL:
2915 case X86ISD::UNPCKHP:
2916 case X86ISD::PUNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002917 return DAG.getNode(Opc, dl, VT, V1, V2);
2918 }
2919 return SDValue();
2920}
2921
Dan Gohmand858e902010-04-17 15:26:15 +00002922SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002923 MachineFunction &MF = DAG.getMachineFunction();
2924 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2925 int ReturnAddrIndex = FuncInfo->getRAIndex();
2926
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002927 if (ReturnAddrIndex == 0) {
2928 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002929 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002930 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002931 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002932 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002933 }
2934
Evan Cheng25ab6902006-09-08 06:48:29 +00002935 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002936}
2937
2938
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002939bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2940 bool hasSymbolicDisplacement) {
2941 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002942 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002943 return false;
2944
2945 // If we don't have a symbolic displacement - we don't have any extra
2946 // restrictions.
2947 if (!hasSymbolicDisplacement)
2948 return true;
2949
2950 // FIXME: Some tweaks might be needed for medium code model.
2951 if (M != CodeModel::Small && M != CodeModel::Kernel)
2952 return false;
2953
2954 // For small code model we assume that latest object is 16MB before end of 31
2955 // bits boundary. We may also accept pretty large negative constants knowing
2956 // that all objects are in the positive half of address space.
2957 if (M == CodeModel::Small && Offset < 16*1024*1024)
2958 return true;
2959
2960 // For kernel code model we know that all object resist in the negative half
2961 // of 32bits address space. We may not accept negative offsets, since they may
2962 // be just off and we may accept pretty large positive ones.
2963 if (M == CodeModel::Kernel && Offset > 0)
2964 return true;
2965
2966 return false;
2967}
2968
Evan Chengef41ff62011-06-23 17:54:54 +00002969/// isCalleePop - Determines whether the callee is required to pop its
2970/// own arguments. Callee pop is necessary to support tail calls.
2971bool X86::isCalleePop(CallingConv::ID CallingConv,
2972 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2973 if (IsVarArg)
2974 return false;
2975
2976 switch (CallingConv) {
2977 default:
2978 return false;
2979 case CallingConv::X86_StdCall:
2980 return !is64Bit;
2981 case CallingConv::X86_FastCall:
2982 return !is64Bit;
2983 case CallingConv::X86_ThisCall:
2984 return !is64Bit;
2985 case CallingConv::Fast:
2986 return TailCallOpt;
2987 case CallingConv::GHC:
2988 return TailCallOpt;
2989 }
2990}
2991
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002992/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2993/// specific condition code, returning the condition code and the LHS/RHS of the
2994/// comparison to make.
2995static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2996 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002997 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002998 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2999 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3000 // X > -1 -> X == 0, jump !sign.
3001 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003002 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003003 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3004 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003005 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003006 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003007 // X < 1 -> X <= 0
3008 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003009 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003010 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003011 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003012
Evan Chengd9558e02006-01-06 00:43:03 +00003013 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003014 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003015 case ISD::SETEQ: return X86::COND_E;
3016 case ISD::SETGT: return X86::COND_G;
3017 case ISD::SETGE: return X86::COND_GE;
3018 case ISD::SETLT: return X86::COND_L;
3019 case ISD::SETLE: return X86::COND_LE;
3020 case ISD::SETNE: return X86::COND_NE;
3021 case ISD::SETULT: return X86::COND_B;
3022 case ISD::SETUGT: return X86::COND_A;
3023 case ISD::SETULE: return X86::COND_BE;
3024 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003025 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003026 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003027
Chris Lattner4c78e022008-12-23 23:42:27 +00003028 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003029
Chris Lattner4c78e022008-12-23 23:42:27 +00003030 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003031 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3032 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003033 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3034 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003035 }
3036
Chris Lattner4c78e022008-12-23 23:42:27 +00003037 switch (SetCCOpcode) {
3038 default: break;
3039 case ISD::SETOLT:
3040 case ISD::SETOLE:
3041 case ISD::SETUGT:
3042 case ISD::SETUGE:
3043 std::swap(LHS, RHS);
3044 break;
3045 }
3046
3047 // On a floating point condition, the flags are set as follows:
3048 // ZF PF CF op
3049 // 0 | 0 | 0 | X > Y
3050 // 0 | 0 | 1 | X < Y
3051 // 1 | 0 | 0 | X == Y
3052 // 1 | 1 | 1 | unordered
3053 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003054 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003055 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003056 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 case ISD::SETOLT: // flipped
3058 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003060 case ISD::SETOLE: // flipped
3061 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003062 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003063 case ISD::SETUGT: // flipped
3064 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003065 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003066 case ISD::SETUGE: // flipped
3067 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003069 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003070 case ISD::SETNE: return X86::COND_NE;
3071 case ISD::SETUO: return X86::COND_P;
3072 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003073 case ISD::SETOEQ:
3074 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 }
Evan Chengd9558e02006-01-06 00:43:03 +00003076}
3077
Evan Cheng4a460802006-01-11 00:33:36 +00003078/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3079/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003080/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003081static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003082 switch (X86CC) {
3083 default:
3084 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003085 case X86::COND_B:
3086 case X86::COND_BE:
3087 case X86::COND_E:
3088 case X86::COND_P:
3089 case X86::COND_A:
3090 case X86::COND_AE:
3091 case X86::COND_NE:
3092 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003093 return true;
3094 }
3095}
3096
Evan Chengeb2f9692009-10-27 19:56:55 +00003097/// isFPImmLegal - Returns true if the target can instruction select the
3098/// specified FP immediate natively. If false, the legalizer will
3099/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003100bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003101 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3102 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3103 return true;
3104 }
3105 return false;
3106}
3107
Nate Begeman9008ca62009-04-27 18:41:29 +00003108/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3109/// the specified range (L, H].
3110static bool isUndefOrInRange(int Val, int Low, int Hi) {
3111 return (Val < 0) || (Val >= Low && Val < Hi);
3112}
3113
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003114/// isUndefOrInRange - Return true if every element in Mask, begining
3115/// from position Pos and ending in Pos+Size, falls within the specified
3116/// range (L, L+Pos]. or is undef.
3117static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3118 int Pos, int Size, int Low, int Hi) {
3119 for (int i = Pos, e = Pos+Size; i != e; ++i)
3120 if (!isUndefOrInRange(Mask[i], Low, Hi))
3121 return false;
3122 return true;
3123}
3124
Nate Begeman9008ca62009-04-27 18:41:29 +00003125/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3126/// specified value.
3127static bool isUndefOrEqual(int Val, int CmpVal) {
3128 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003129 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003131}
3132
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003133/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3134/// from position Pos and ending in Pos+Size, falls within the specified
3135/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003136static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3137 int Pos, int Size, int Low) {
3138 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3139 if (!isUndefOrEqual(Mask[i], Low))
3140 return false;
3141 return true;
3142}
3143
Nate Begeman9008ca62009-04-27 18:41:29 +00003144/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3145/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3146/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003147static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003148 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 return (Mask[0] < 2 && Mask[1] < 2);
3152 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003153}
3154
Nate Begeman9008ca62009-04-27 18:41:29 +00003155bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003156 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 N->getMask(M);
3158 return ::isPSHUFDMask(M, N->getValueType(0));
3159}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003160
Nate Begeman9008ca62009-04-27 18:41:29 +00003161/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3162/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003163static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003165 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003166
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 // Lower quadword copied in order or undef.
3168 for (int i = 0; i != 4; ++i)
3169 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003170 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003171
Evan Cheng506d3df2006-03-29 23:07:14 +00003172 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 for (int i = 4; i != 8; ++i)
3174 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003175 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003176
Evan Cheng506d3df2006-03-29 23:07:14 +00003177 return true;
3178}
3179
Nate Begeman9008ca62009-04-27 18:41:29 +00003180bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003181 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 N->getMask(M);
3183 return ::isPSHUFHWMask(M, N->getValueType(0));
3184}
Evan Cheng506d3df2006-03-29 23:07:14 +00003185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3187/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003188static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Rafael Espindola15684b22009-04-24 12:40:33 +00003192 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 for (int i = 4; i != 8; ++i)
3194 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Rafael Espindola15684b22009-04-24 12:40:33 +00003197 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 for (int i = 0; i != 4; ++i)
3199 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Rafael Espindola15684b22009-04-24 12:40:33 +00003202 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003203}
3204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003206 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 N->getMask(M);
3208 return ::isPSHUFLWMask(M, N->getValueType(0));
3209}
3210
Nate Begemana09008b2009-10-19 02:17:23 +00003211/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3212/// is suitable for input to PALIGNR.
3213static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003214 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003215 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003216 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3217 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003218
Nate Begemana09008b2009-10-19 02:17:23 +00003219 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003220 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003221 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003222
Nate Begemana09008b2009-10-19 02:17:23 +00003223 for (i = 0; i != e; ++i)
3224 if (Mask[i] >= 0)
3225 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003226
Nate Begemana09008b2009-10-19 02:17:23 +00003227 // All undef, not a palignr.
3228 if (i == e)
3229 return false;
3230
Eli Friedman63f8dde2011-07-25 21:36:45 +00003231 // Make sure we're shifting in the right direction.
3232 if (Mask[i] <= i)
3233 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003234
3235 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003236
Nate Begemana09008b2009-10-19 02:17:23 +00003237 // Check the rest of the elements to see if they are consecutive.
3238 for (++i; i != e; ++i) {
3239 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003240 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003241 return false;
3242 }
3243 return true;
3244}
3245
Craig Topper9d7025b2011-11-27 21:41:12 +00003246/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003247/// specifies a shuffle of elements that is suitable for input to 256-bit
3248/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003249static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper71c4c122011-11-28 01:14:24 +00003250 bool HasAVX) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003251 int NumElems = VT.getVectorNumElements();
3252
Craig Topper71c4c122011-11-28 01:14:24 +00003253 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003254 return false;
3255
Craig Topper9d7025b2011-11-27 21:41:12 +00003256 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003257 return false;
3258
3259 // VSHUFPSY divides the resulting vector into 4 chunks.
3260 // The sources are also splitted into 4 chunks, and each destination
3261 // chunk must come from a different source chunk.
3262 //
3263 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3264 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3265 //
3266 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3267 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3268 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003269 // VSHUFPDY divides the resulting vector into 4 chunks.
3270 // The sources are also splitted into 4 chunks, and each destination
3271 // chunk must come from a different source chunk.
3272 //
3273 // SRC1 => X3 X2 X1 X0
3274 // SRC2 => Y3 Y2 Y1 Y0
3275 //
3276 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3277 //
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003278 int QuarterSize = NumElems/4;
3279 int HalfSize = QuarterSize*2;
3280 for (int i = 0; i < QuarterSize; ++i)
3281 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3282 return false;
3283 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3284 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3285 return false;
3286
Craig Topper9d7025b2011-11-27 21:41:12 +00003287 // For VSHUFPSY, the mask of the second half must be the same as the first
Craig Topper70b883b2011-11-28 10:14:51 +00003288 // but with the appropriate offsets. This works in the same way as
3289 // VPERMILPS works with masks.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003290 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3291 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3292 return false;
Craig Topper9d7025b2011-11-27 21:41:12 +00003293 if (NumElems == 4)
3294 continue;
3295 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003296 int FstHalfIdx = i-HalfSize;
3297 if (Mask[FstHalfIdx] < 0)
3298 continue;
3299 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3300 return false;
3301 }
3302 for (int i = QuarterSize*3; i < NumElems; ++i) {
3303 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3304 return false;
3305 int FstHalfIdx = i-HalfSize;
Craig Topper9d7025b2011-11-27 21:41:12 +00003306 if (NumElems == 4)
3307 continue;
3308 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003309 if (Mask[FstHalfIdx] < 0)
3310 continue;
3311 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3312 return false;
Craig Topper71c4c122011-11-28 01:14:24 +00003313 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003314
Craig Topper71c4c122011-11-28 01:14:24 +00003315 return true;
3316}
3317
3318/// isCommutedVSHUFP() - Returns true if the shuffle mask is exactly
3319/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3320/// half elements to come from vector 1 (which would equal the dest.) and
3321/// the upper half to come from vector 2.
3322static bool isCommutedVSHUFPY(ShuffleVectorSDNode *N, bool HasAVX) {
3323 EVT VT = N->getValueType(0);
3324 int NumElems = VT.getVectorNumElements();
3325 SmallVector<int, 8> Mask;
3326 N->getMask(Mask);
3327
3328 if (!HasAVX || VT.getSizeInBits() != 256)
3329 return false;
3330
3331 if (NumElems != 4 && NumElems != 8)
3332 return false;
3333
3334 // VSHUFPSY divides the resulting vector into 4 chunks.
3335 // The sources are also splitted into 4 chunks, and each destination
3336 // chunk must come from a different source chunk.
3337 //
3338 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3339 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3340 //
3341 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3342 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3343 //
3344 // VSHUFPDY divides the resulting vector into 4 chunks.
3345 // The sources are also splitted into 4 chunks, and each destination
3346 // chunk must come from a different source chunk.
3347 //
3348 // SRC1 => X3 X2 X1 X0
3349 // SRC2 => Y3 Y2 Y1 Y0
3350 //
3351 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3352 //
3353 int QuarterSize = NumElems/4;
3354 int HalfSize = QuarterSize*2;
3355 for (int i = 0; i < QuarterSize; ++i)
3356 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3357 return false;
3358 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3359 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3360 return false;
3361
3362 // For VSHUFPSY, the mask of the second half must be the same as the first
Craig Topper70b883b2011-11-28 10:14:51 +00003363 // but with the appropriate offsets. This works in the same way as
3364 // VPERMILPS works with masks.
Craig Topper71c4c122011-11-28 01:14:24 +00003365 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3366 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3367 return false;
3368 if (NumElems == 4)
3369 continue;
3370 // VSHUFPSY handling
3371 int FstHalfIdx = i-HalfSize;
3372 if (Mask[FstHalfIdx] < 0)
3373 continue;
3374 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3375 return false;
3376 }
3377 for (int i = QuarterSize*3; i < NumElems; ++i) {
3378 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3379 return false;
3380 if (NumElems == 4)
3381 continue;
3382 // VSHUFPSY handling
3383 int FstHalfIdx = i-HalfSize;
3384 if (Mask[FstHalfIdx] < 0)
3385 continue;
3386 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3387 return false;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003388 }
3389
3390 return true;
3391}
3392
Craig Topper9d7025b2011-11-27 21:41:12 +00003393/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3394/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3395static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003396 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3397 EVT VT = SVOp->getValueType(0);
3398 int NumElems = VT.getVectorNumElements();
3399
Craig Topper9d7025b2011-11-27 21:41:12 +00003400 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3401 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003402
3403 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003404 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003405 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003406 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003407 int Elt = SVOp->getMaskElt(i);
3408 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003409 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003410 Elt %= HalfSize;
3411 unsigned Shamt = i;
3412 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3413 if (NumElems == 8) Shamt %= HalfSize;
3414 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003415 }
3416
3417 return Mask;
3418}
3419
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003420/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3421/// the two vector operands have swapped position.
3422static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
3423 unsigned NumElems = VT.getVectorNumElements();
3424 for (unsigned i = 0; i != NumElems; ++i) {
3425 int idx = Mask[i];
3426 if (idx < 0)
3427 continue;
3428 else if (idx < (int)NumElems)
3429 Mask[i] = idx + NumElems;
3430 else
3431 Mask[i] = idx - NumElems;
3432 }
3433}
3434
Evan Cheng14aed5e2006-03-24 01:18:28 +00003435/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003436/// specifies a shuffle of elements that is suitable for input to 128-bit
3437/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003438static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003440
3441 if (VT.getSizeInBits() != 128)
3442 return false;
3443
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 if (NumElems != 2 && NumElems != 4)
3445 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003446
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 int Half = NumElems / 2;
3448 for (int i = 0; i < Half; ++i)
3449 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003450 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 for (int i = Half; i < NumElems; ++i)
3452 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003453 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003454
Evan Cheng14aed5e2006-03-24 01:18:28 +00003455 return true;
3456}
3457
Nate Begeman9008ca62009-04-27 18:41:29 +00003458bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3459 SmallVector<int, 8> M;
3460 N->getMask(M);
3461 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003462}
3463
Craig Topper71c4c122011-11-28 01:14:24 +00003464/// isCommutedSHUFPMask - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003465/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3466/// half elements to come from vector 1 (which would equal the dest.) and
3467/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003468static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003470
3471 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003473
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 int Half = NumElems / 2;
3475 for (int i = 0; i < Half; ++i)
3476 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003477 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 for (int i = Half; i < NumElems; ++i)
3479 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003480 return false;
3481 return true;
3482}
3483
Nate Begeman9008ca62009-04-27 18:41:29 +00003484static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3485 SmallVector<int, 8> M;
3486 N->getMask(M);
3487 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003488}
3489
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003490/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3491/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003492bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003493 EVT VT = N->getValueType(0);
3494 unsigned NumElems = VT.getVectorNumElements();
3495
3496 if (VT.getSizeInBits() != 128)
3497 return false;
3498
3499 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003500 return false;
3501
Evan Cheng2064a2b2006-03-28 06:50:32 +00003502 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003503 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3504 isUndefOrEqual(N->getMaskElt(1), 7) &&
3505 isUndefOrEqual(N->getMaskElt(2), 2) &&
3506 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003507}
3508
Nate Begeman0b10b912009-11-07 23:17:15 +00003509/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3510/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3511/// <2, 3, 2, 3>
3512bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003513 EVT VT = N->getValueType(0);
3514 unsigned NumElems = VT.getVectorNumElements();
3515
3516 if (VT.getSizeInBits() != 128)
3517 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003518
Nate Begeman0b10b912009-11-07 23:17:15 +00003519 if (NumElems != 4)
3520 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003521
Nate Begeman0b10b912009-11-07 23:17:15 +00003522 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003523 isUndefOrEqual(N->getMaskElt(1), 3) &&
3524 isUndefOrEqual(N->getMaskElt(2), 2) &&
3525 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003526}
3527
Evan Cheng5ced1d82006-04-06 23:23:56 +00003528/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3529/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003530bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3531 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003532
Evan Cheng5ced1d82006-04-06 23:23:56 +00003533 if (NumElems != 2 && NumElems != 4)
3534 return false;
3535
Evan Chengc5cdff22006-04-07 21:53:05 +00003536 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003538 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003539
Evan Chengc5cdff22006-04-07 21:53:05 +00003540 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003541 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003542 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003543
3544 return true;
3545}
3546
Nate Begeman0b10b912009-11-07 23:17:15 +00003547/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3548/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3549bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003550 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003551
David Greenea20244d2011-03-02 17:23:43 +00003552 if ((NumElems != 2 && NumElems != 4)
3553 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003554 return false;
3555
Evan Chengc5cdff22006-04-07 21:53:05 +00003556 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003558 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003559
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 for (unsigned i = 0; i < NumElems/2; ++i)
3561 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003562 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003563
3564 return true;
3565}
3566
Evan Cheng0038e592006-03-28 00:39:58 +00003567/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3568/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003569static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003570 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003572
3573 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3574 "Unsupported vector type for unpckh");
3575
Craig Topper6347e862011-11-21 06:57:39 +00003576 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003577 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003578 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003579
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003580 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3581 // independently on 128-bit lanes.
3582 unsigned NumLanes = VT.getSizeInBits()/128;
3583 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003584
3585 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003586 unsigned End = NumLaneElts;
3587 for (unsigned s = 0; s < NumLanes; ++s) {
3588 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003589 i != End;
3590 i += 2, ++j) {
3591 int BitI = Mask[i];
3592 int BitI1 = Mask[i+1];
3593 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003594 return false;
David Greenea20244d2011-03-02 17:23:43 +00003595 if (V2IsSplat) {
3596 if (!isUndefOrEqual(BitI1, NumElts))
3597 return false;
3598 } else {
3599 if (!isUndefOrEqual(BitI1, j + NumElts))
3600 return false;
3601 }
Evan Cheng39623da2006-04-20 08:58:49 +00003602 }
David Greenea20244d2011-03-02 17:23:43 +00003603 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003604 Start += NumLaneElts;
3605 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003606 }
David Greenea20244d2011-03-02 17:23:43 +00003607
Evan Cheng0038e592006-03-28 00:39:58 +00003608 return true;
3609}
3610
Craig Topper6347e862011-11-21 06:57:39 +00003611bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 SmallVector<int, 8> M;
3613 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003614 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003615}
3616
Evan Cheng4fcb9222006-03-28 02:43:26 +00003617/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3618/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003619static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003620 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003622
3623 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3624 "Unsupported vector type for unpckh");
3625
Craig Topper6347e862011-11-21 06:57:39 +00003626 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003627 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003628 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003629
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003630 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3631 // independently on 128-bit lanes.
3632 unsigned NumLanes = VT.getSizeInBits()/128;
3633 unsigned NumLaneElts = NumElts/NumLanes;
3634
3635 unsigned Start = 0;
3636 unsigned End = NumLaneElts;
3637 for (unsigned l = 0; l != NumLanes; ++l) {
3638 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3639 i != End; i += 2, ++j) {
3640 int BitI = Mask[i];
3641 int BitI1 = Mask[i+1];
3642 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003643 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003644 if (V2IsSplat) {
3645 if (isUndefOrEqual(BitI1, NumElts))
3646 return false;
3647 } else {
3648 if (!isUndefOrEqual(BitI1, j+NumElts))
3649 return false;
3650 }
Evan Cheng39623da2006-04-20 08:58:49 +00003651 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003652 // Process the next 128 bits.
3653 Start += NumLaneElts;
3654 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003655 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003656 return true;
3657}
3658
Craig Topper6347e862011-11-21 06:57:39 +00003659bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 SmallVector<int, 8> M;
3661 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003662 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003663}
3664
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003665/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3666/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3667/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003668static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003669 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003670 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003671 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003672
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003673 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3674 // FIXME: Need a better way to get rid of this, there's no latency difference
3675 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3676 // the former later. We should also remove the "_undef" special mask.
3677 if (NumElems == 4 && VT.getSizeInBits() == 256)
3678 return false;
3679
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003680 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3681 // independently on 128-bit lanes.
3682 unsigned NumLanes = VT.getSizeInBits() / 128;
3683 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003684
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003685 for (unsigned s = 0; s < NumLanes; ++s) {
3686 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3687 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003688 i += 2, ++j) {
3689 int BitI = Mask[i];
3690 int BitI1 = Mask[i+1];
3691
3692 if (!isUndefOrEqual(BitI, j))
3693 return false;
3694 if (!isUndefOrEqual(BitI1, j))
3695 return false;
3696 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003697 }
David Greenea20244d2011-03-02 17:23:43 +00003698
Rafael Espindola15684b22009-04-24 12:40:33 +00003699 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003700}
3701
Nate Begeman9008ca62009-04-27 18:41:29 +00003702bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3703 SmallVector<int, 8> M;
3704 N->getMask(M);
3705 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3706}
3707
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003708/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3709/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3710/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003711static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003712 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003713 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003715
Nate Begeman9008ca62009-04-27 18:41:29 +00003716 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3717 int BitI = Mask[i];
3718 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003719 if (!isUndefOrEqual(BitI, j))
3720 return false;
3721 if (!isUndefOrEqual(BitI1, j))
3722 return false;
3723 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003724 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003725}
3726
Nate Begeman9008ca62009-04-27 18:41:29 +00003727bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3728 SmallVector<int, 8> M;
3729 N->getMask(M);
3730 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3731}
3732
Evan Cheng017dcc62006-04-21 01:05:10 +00003733/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3734/// specifies a shuffle of elements that is suitable for input to MOVSS,
3735/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003736static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003737 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003738 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003739
3740 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003741
Nate Begeman9008ca62009-04-27 18:41:29 +00003742 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003743 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003744
Nate Begeman9008ca62009-04-27 18:41:29 +00003745 for (int i = 1; i < NumElts; ++i)
3746 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003747 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003748
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003749 return true;
3750}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003751
Nate Begeman9008ca62009-04-27 18:41:29 +00003752bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3753 SmallVector<int, 8> M;
3754 N->getMask(M);
3755 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003756}
3757
Craig Topper70b883b2011-11-28 10:14:51 +00003758/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003759/// as permutations between 128-bit chunks or halves. As an example: this
3760/// shuffle bellow:
3761/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3762/// The first half comes from the second half of V1 and the second half from the
3763/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003764static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3765 bool HasAVX) {
3766 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003767 return false;
3768
3769 // The shuffle result is divided into half A and half B. In total the two
3770 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3771 // B must come from C, D, E or F.
3772 int HalfSize = VT.getVectorNumElements()/2;
3773 bool MatchA = false, MatchB = false;
3774
3775 // Check if A comes from one of C, D, E, F.
3776 for (int Half = 0; Half < 4; ++Half) {
3777 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3778 MatchA = true;
3779 break;
3780 }
3781 }
3782
3783 // Check if B comes from one of C, D, E, F.
3784 for (int Half = 0; Half < 4; ++Half) {
3785 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3786 MatchB = true;
3787 break;
3788 }
3789 }
3790
3791 return MatchA && MatchB;
3792}
3793
Craig Topper70b883b2011-11-28 10:14:51 +00003794/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3795/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
3796static unsigned getShuffleVPERM2X128Immediate(SDNode *N) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003797 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3798 EVT VT = SVOp->getValueType(0);
3799
3800 int HalfSize = VT.getVectorNumElements()/2;
3801
3802 int FstHalf = 0, SndHalf = 0;
3803 for (int i = 0; i < HalfSize; ++i) {
3804 if (SVOp->getMaskElt(i) > 0) {
3805 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3806 break;
3807 }
3808 }
3809 for (int i = HalfSize; i < HalfSize*2; ++i) {
3810 if (SVOp->getMaskElt(i) > 0) {
3811 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3812 break;
3813 }
3814 }
3815
3816 return (FstHalf | (SndHalf << 4));
3817}
3818
Craig Topper70b883b2011-11-28 10:14:51 +00003819/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003820/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3821/// Note that VPERMIL mask matching is different depending whether theunderlying
3822/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3823/// to the same elements of the low, but to the higher half of the source.
3824/// In VPERMILPD the two lanes could be shuffled independently of each other
3825/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003826static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3827 bool HasAVX) {
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003828 int NumElts = VT.getVectorNumElements();
3829 int NumLanes = VT.getSizeInBits()/128;
3830
Craig Topper70b883b2011-11-28 10:14:51 +00003831 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003832 return false;
3833
Craig Topper70b883b2011-11-28 10:14:51 +00003834 // Only match 256-bit with 32/64-bit types
3835 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003836 return false;
3837
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003838 int LaneSize = NumElts/NumLanes;
Craig Topper70b883b2011-11-28 10:14:51 +00003839 for (int l = 0; l != NumLanes; ++l) {
3840 int LaneStart = l*LaneSize;
3841 for (int i = 0; i != LaneSize; ++i) {
3842 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3843 return false;
3844 if (NumElts == 4 || l == 0)
3845 continue;
3846 // VPERMILPS handling
3847 if (Mask[i] < 0)
3848 continue;
3849 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneSize))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003850 return false;
3851 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003852 }
3853
3854 return true;
3855}
3856
Craig Topper70b883b2011-11-28 10:14:51 +00003857/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3858/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
3859static unsigned getShuffleVPERMILPImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003860 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3861 EVT VT = SVOp->getValueType(0);
3862
3863 int NumElts = VT.getVectorNumElements();
3864 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003865 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003866
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003867 // Although the mask is equal for both lanes do it twice to get the cases
3868 // where a mask will match because the same mask element is undef on the
3869 // first half but valid on the second. This would get pathological cases
3870 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003871 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003872 unsigned Mask = 0;
Craig Topper70b883b2011-11-28 10:14:51 +00003873 for (int i = 0; i != NumElts; ++i) {
3874 int MaskElt = SVOp->getMaskElt(i);
3875 if (MaskElt < 0)
3876 continue;
3877 MaskElt %= LaneSize;
3878 unsigned Shamt = i;
3879 // VPERMILPSY, the mask of the first half must be equal to the second one
3880 if (NumElts == 8) Shamt %= LaneSize;
3881 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003882 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003883
3884 return Mask;
3885}
3886
Evan Cheng017dcc62006-04-21 01:05:10 +00003887/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3888/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003889/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003890static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 bool V2IsSplat = false, bool V2IsUndef = false) {
3892 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003893 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003894 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003895
Nate Begeman9008ca62009-04-27 18:41:29 +00003896 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003897 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003898
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 for (int i = 1; i < NumOps; ++i)
3900 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3901 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3902 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003903 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003904
Evan Cheng39623da2006-04-20 08:58:49 +00003905 return true;
3906}
3907
Nate Begeman9008ca62009-04-27 18:41:29 +00003908static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003909 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003910 SmallVector<int, 8> M;
3911 N->getMask(M);
3912 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003913}
3914
Evan Chengd9539472006-04-14 21:59:03 +00003915/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3916/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003917/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3918bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3919 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003920 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003921 return false;
3922
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003923 // The second vector must be undef
3924 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3925 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003926
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003927 EVT VT = N->getValueType(0);
3928 unsigned NumElems = VT.getVectorNumElements();
3929
3930 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3931 (VT.getSizeInBits() == 256 && NumElems != 8))
3932 return false;
3933
3934 // "i+1" is the value the indexed mask element must have
3935 for (unsigned i = 0; i < NumElems; i += 2)
3936 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3937 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003939
3940 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003941}
3942
3943/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3944/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003945/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3946bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3947 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003948 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003949 return false;
3950
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003951 // The second vector must be undef
3952 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3953 return false;
3954
3955 EVT VT = N->getValueType(0);
3956 unsigned NumElems = VT.getVectorNumElements();
3957
3958 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3959 (VT.getSizeInBits() == 256 && NumElems != 8))
3960 return false;
3961
3962 // "i" is the value the indexed mask element must have
3963 for (unsigned i = 0; i < NumElems; i += 2)
3964 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3965 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003967
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003968 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003969}
3970
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003971/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3972/// specifies a shuffle of elements that is suitable for input to 256-bit
3973/// version of MOVDDUP.
3974static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
3975 const X86Subtarget *Subtarget) {
3976 EVT VT = N->getValueType(0);
3977 int NumElts = VT.getVectorNumElements();
3978 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
3979
3980 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
3981 !V2IsUndef || NumElts != 4)
3982 return false;
3983
3984 for (int i = 0; i != NumElts/2; ++i)
3985 if (!isUndefOrEqual(N->getMaskElt(i), 0))
3986 return false;
3987 for (int i = NumElts/2; i != NumElts; ++i)
3988 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
3989 return false;
3990 return true;
3991}
3992
Evan Cheng0b457f02008-09-25 20:50:48 +00003993/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003994/// specifies a shuffle of elements that is suitable for input to 128-bit
3995/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003996bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003997 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003998
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003999 if (VT.getSizeInBits() != 128)
4000 return false;
4001
4002 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 for (int i = 0; i < e; ++i)
4004 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004005 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 for (int i = 0; i < e; ++i)
4007 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004008 return false;
4009 return true;
4010}
4011
David Greenec38a03e2011-02-03 15:50:00 +00004012/// isVEXTRACTF128Index - Return true if the specified
4013/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4014/// suitable for input to VEXTRACTF128.
4015bool X86::isVEXTRACTF128Index(SDNode *N) {
4016 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4017 return false;
4018
4019 // The index should be aligned on a 128-bit boundary.
4020 uint64_t Index =
4021 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4022
4023 unsigned VL = N->getValueType(0).getVectorNumElements();
4024 unsigned VBits = N->getValueType(0).getSizeInBits();
4025 unsigned ElSize = VBits / VL;
4026 bool Result = (Index * ElSize) % 128 == 0;
4027
4028 return Result;
4029}
4030
David Greeneccacdc12011-02-04 16:08:29 +00004031/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4032/// operand specifies a subvector insert that is suitable for input to
4033/// VINSERTF128.
4034bool X86::isVINSERTF128Index(SDNode *N) {
4035 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4036 return false;
4037
4038 // The index should be aligned on a 128-bit boundary.
4039 uint64_t Index =
4040 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4041
4042 unsigned VL = N->getValueType(0).getVectorNumElements();
4043 unsigned VBits = N->getValueType(0).getSizeInBits();
4044 unsigned ElSize = VBits / VL;
4045 bool Result = (Index * ElSize) % 128 == 0;
4046
4047 return Result;
4048}
4049
Evan Cheng63d33002006-03-22 08:01:21 +00004050/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004051/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004052unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4054 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4055
Evan Chengb9df0ca2006-03-22 02:53:00 +00004056 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4057 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 for (int i = 0; i < NumOperands; ++i) {
4059 int Val = SVOp->getMaskElt(NumOperands-i-1);
4060 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004061 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004062 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004063 if (i != NumOperands - 1)
4064 Mask <<= Shift;
4065 }
Evan Cheng63d33002006-03-22 08:01:21 +00004066 return Mask;
4067}
4068
Evan Cheng506d3df2006-03-29 23:07:14 +00004069/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004070/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004071unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004073 unsigned Mask = 0;
4074 // 8 nodes, but we only care about the last 4.
4075 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 int Val = SVOp->getMaskElt(i);
4077 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004078 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004079 if (i != 4)
4080 Mask <<= 2;
4081 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004082 return Mask;
4083}
4084
4085/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004086/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004087unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004089 unsigned Mask = 0;
4090 // 8 nodes, but we only care about the first 4.
4091 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 int Val = SVOp->getMaskElt(i);
4093 if (Val >= 0)
4094 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004095 if (i != 0)
4096 Mask <<= 2;
4097 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004098 return Mask;
4099}
4100
Nate Begemana09008b2009-10-19 02:17:23 +00004101/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4102/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4103unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4104 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4105 EVT VVT = N->getValueType(0);
4106 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4107 int Val = 0;
4108
4109 unsigned i, e;
4110 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4111 Val = SVOp->getMaskElt(i);
4112 if (Val >= 0)
4113 break;
4114 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004115 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004116 return (Val - i) * EltSize;
4117}
4118
David Greenec38a03e2011-02-03 15:50:00 +00004119/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4120/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4121/// instructions.
4122unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4123 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4124 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4125
4126 uint64_t Index =
4127 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4128
4129 EVT VecVT = N->getOperand(0).getValueType();
4130 EVT ElVT = VecVT.getVectorElementType();
4131
4132 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004133 return Index / NumElemsPerChunk;
4134}
4135
David Greeneccacdc12011-02-04 16:08:29 +00004136/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4137/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4138/// instructions.
4139unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4140 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4141 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4142
4143 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004144 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004145
4146 EVT VecVT = N->getValueType(0);
4147 EVT ElVT = VecVT.getVectorElementType();
4148
4149 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004150 return Index / NumElemsPerChunk;
4151}
4152
Evan Cheng37b73872009-07-30 08:33:02 +00004153/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4154/// constant +0.0.
4155bool X86::isZeroNode(SDValue Elt) {
4156 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004157 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004158 (isa<ConstantFPSDNode>(Elt) &&
4159 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4160}
4161
Nate Begeman9008ca62009-04-27 18:41:29 +00004162/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4163/// their permute mask.
4164static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4165 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004166 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004167 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004169
Nate Begeman5a5ca152009-04-29 05:20:52 +00004170 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 int idx = SVOp->getMaskElt(i);
4172 if (idx < 0)
4173 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004174 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004176 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004178 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4180 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004181}
4182
Evan Cheng533a0aa2006-04-19 20:35:22 +00004183/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4184/// match movhlps. The lower half elements should come from upper half of
4185/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004186/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004187static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004188 EVT VT = Op->getValueType(0);
4189 if (VT.getSizeInBits() != 128)
4190 return false;
4191 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004192 return false;
4193 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004195 return false;
4196 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004198 return false;
4199 return true;
4200}
4201
Evan Cheng5ced1d82006-04-06 23:23:56 +00004202/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004203/// is promoted to a vector. It also returns the LoadSDNode by reference if
4204/// required.
4205static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004206 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4207 return false;
4208 N = N->getOperand(0).getNode();
4209 if (!ISD::isNON_EXTLoad(N))
4210 return false;
4211 if (LD)
4212 *LD = cast<LoadSDNode>(N);
4213 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004214}
4215
Dan Gohman65fd6562011-11-03 21:49:52 +00004216// Test whether the given value is a vector value which will be legalized
4217// into a load.
4218static bool WillBeConstantPoolLoad(SDNode *N) {
4219 if (N->getOpcode() != ISD::BUILD_VECTOR)
4220 return false;
4221
4222 // Check for any non-constant elements.
4223 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4224 switch (N->getOperand(i).getNode()->getOpcode()) {
4225 case ISD::UNDEF:
4226 case ISD::ConstantFP:
4227 case ISD::Constant:
4228 break;
4229 default:
4230 return false;
4231 }
4232
4233 // Vectors of all-zeros and all-ones are materialized with special
4234 // instructions rather than being loaded.
4235 return !ISD::isBuildVectorAllZeros(N) &&
4236 !ISD::isBuildVectorAllOnes(N);
4237}
4238
Evan Cheng533a0aa2006-04-19 20:35:22 +00004239/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4240/// match movlp{s|d}. The lower half elements should come from lower half of
4241/// V1 (and in order), and the upper half elements should come from the upper
4242/// half of V2 (and in order). And since V1 will become the source of the
4243/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004244static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4245 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004246 EVT VT = Op->getValueType(0);
4247 if (VT.getSizeInBits() != 128)
4248 return false;
4249
Evan Cheng466685d2006-10-09 20:57:25 +00004250 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004251 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004252 // Is V2 is a vector load, don't do this transformation. We will try to use
4253 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004254 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004255 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004256
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004257 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004258
Evan Cheng533a0aa2006-04-19 20:35:22 +00004259 if (NumElems != 2 && NumElems != 4)
4260 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004261 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004263 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004264 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004266 return false;
4267 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004268}
4269
Evan Cheng39623da2006-04-20 08:58:49 +00004270/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4271/// all the same.
4272static bool isSplatVector(SDNode *N) {
4273 if (N->getOpcode() != ISD::BUILD_VECTOR)
4274 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004275
Dan Gohman475871a2008-07-27 21:46:04 +00004276 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004277 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4278 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004279 return false;
4280 return true;
4281}
4282
Evan Cheng213d2cf2007-05-17 18:45:50 +00004283/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004284/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004285/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004286static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004287 SDValue V1 = N->getOperand(0);
4288 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004289 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4290 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004292 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004294 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4295 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004296 if (Opc != ISD::BUILD_VECTOR ||
4297 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 return false;
4299 } else if (Idx >= 0) {
4300 unsigned Opc = V1.getOpcode();
4301 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4302 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004303 if (Opc != ISD::BUILD_VECTOR ||
4304 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004305 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004306 }
4307 }
4308 return true;
4309}
4310
4311/// getZeroVector - Returns a vector of specified type with all zero elements.
4312///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004313static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004314 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004315 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004316
Dale Johannesen0488fb62010-09-30 23:57:10 +00004317 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004318 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004319 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004320 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004321 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004322 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4323 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4324 } else { // SSE1
4325 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4326 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4327 }
4328 } else if (VT.getSizeInBits() == 256) { // AVX
4329 // 256-bit logic and arithmetic instructions in AVX are
4330 // all floating-point, no support for integer ops. Default
4331 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004332 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004333 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4334 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004335 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004336 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004337}
4338
Chris Lattner8a594482007-11-25 00:24:49 +00004339/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004340/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4341/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4342/// Then bitcast to their original type, ensuring they get CSE'd.
4343static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4344 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004345 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004346 assert((VT.is128BitVector() || VT.is256BitVector())
4347 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004348
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004350 SDValue Vec;
4351 if (VT.getSizeInBits() == 256) {
4352 if (HasAVX2) { // AVX2
4353 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4354 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4355 } else { // AVX
4356 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4357 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4358 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4359 Vec = Insert128BitVector(InsV, Vec,
4360 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4361 }
4362 } else {
4363 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004364 }
4365
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004366 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004367}
4368
Evan Cheng39623da2006-04-20 08:58:49 +00004369/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4370/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004371static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004372 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004373 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004374
Evan Cheng39623da2006-04-20 08:58:49 +00004375 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 SmallVector<int, 8> MaskVec;
4377 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004378
Nate Begeman5a5ca152009-04-29 05:20:52 +00004379 for (unsigned i = 0; i != NumElems; ++i) {
4380 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 MaskVec[i] = NumElems;
4382 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004383 }
Evan Cheng39623da2006-04-20 08:58:49 +00004384 }
Evan Cheng39623da2006-04-20 08:58:49 +00004385 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4387 SVOp->getOperand(1), &MaskVec[0]);
4388 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004389}
4390
Evan Cheng017dcc62006-04-21 01:05:10 +00004391/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4392/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004393static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 SDValue V2) {
4395 unsigned NumElems = VT.getVectorNumElements();
4396 SmallVector<int, 8> Mask;
4397 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004398 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004399 Mask.push_back(i);
4400 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004401}
4402
Nate Begeman9008ca62009-04-27 18:41:29 +00004403/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004404static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 SDValue V2) {
4406 unsigned NumElems = VT.getVectorNumElements();
4407 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004408 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 Mask.push_back(i);
4410 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004411 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004413}
4414
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004415/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004416static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004417 SDValue V2) {
4418 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004419 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004420 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004421 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 Mask.push_back(i + Half);
4423 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004424 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004426}
4427
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004428// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004429// a generic shuffle instruction because the target has no such instructions.
4430// Generate shuffles which repeat i16 and i8 several times until they can be
4431// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004432static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004433 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004435 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004436
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 while (NumElems > 4) {
4438 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004439 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004441 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 EltNo -= NumElems/2;
4443 }
4444 NumElems >>= 1;
4445 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004446 return V;
4447}
Eric Christopherfd179292009-08-27 18:07:15 +00004448
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004449/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4450static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4451 EVT VT = V.getValueType();
4452 DebugLoc dl = V.getDebugLoc();
4453 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4454 && "Vector size not supported");
4455
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004456 if (VT.getSizeInBits() == 128) {
4457 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004458 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004459 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4460 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004461 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004462 // To use VPERMILPS to splat scalars, the second half of indicies must
4463 // refer to the higher part, which is a duplication of the lower one,
4464 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004465 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4466 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004467
4468 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4469 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4470 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004471 }
4472
4473 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4474}
4475
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004476/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004477static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4478 EVT SrcVT = SV->getValueType(0);
4479 SDValue V1 = SV->getOperand(0);
4480 DebugLoc dl = SV->getDebugLoc();
4481
4482 int EltNo = SV->getSplatIndex();
4483 int NumElems = SrcVT.getVectorNumElements();
4484 unsigned Size = SrcVT.getSizeInBits();
4485
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004486 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4487 "Unknown how to promote splat for type");
4488
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004489 // Extract the 128-bit part containing the splat element and update
4490 // the splat element index when it refers to the higher register.
4491 if (Size == 256) {
4492 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4493 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4494 if (Idx > 0)
4495 EltNo -= NumElems/2;
4496 }
4497
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004498 // All i16 and i8 vector types can't be used directly by a generic shuffle
4499 // instruction because the target has no such instruction. Generate shuffles
4500 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004501 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004502 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004503 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004504 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004505
4506 // Recreate the 256-bit vector and place the same 128-bit vector
4507 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004508 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004509 if (Size == 256) {
4510 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4511 DAG.getConstant(0, MVT::i32), DAG, dl);
4512 V1 = Insert128BitVector(InsV, V1,
4513 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4514 }
4515
4516 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004517}
4518
Evan Chengba05f722006-04-21 23:03:30 +00004519/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004520/// vector of zero or undef vector. This produces a shuffle where the low
4521/// element of V2 is swizzled into the zero/undef vector, landing at element
4522/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004523static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004524 bool isZero, bool HasXMMInt,
4525 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004526 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004527 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004528 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 unsigned NumElems = VT.getVectorNumElements();
4530 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004531 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 // If this is the insertion idx, put the low elt of V2 here.
4533 MaskVec.push_back(i == Idx ? NumElems : i);
4534 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004535}
4536
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004537/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4538/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004539static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4540 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004541 if (Depth == 6)
4542 return SDValue(); // Limit search depth.
4543
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004544 SDValue V = SDValue(N, 0);
4545 EVT VT = V.getValueType();
4546 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547
4548 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4549 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4550 Index = SV->getMaskElt(Index);
4551
4552 if (Index < 0)
4553 return DAG.getUNDEF(VT.getVectorElementType());
4554
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004555 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004557 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004558 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559
4560 // Recurse into target specific vector shuffles to find scalars.
4561 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004562 int NumElems = VT.getVectorNumElements();
4563 SmallVector<unsigned, 16> ShuffleMask;
4564 SDValue ImmN;
4565
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004566 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004567 case X86ISD::SHUFPS:
4568 case X86ISD::SHUFPD:
4569 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004570 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4571 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004572 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004573 case X86ISD::PUNPCKH:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004574 DecodePUNPCKHMask(NumElems, ShuffleMask);
4575 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004576 case X86ISD::UNPCKHP:
Craig Topperf7de5772011-11-22 01:57:35 +00004577 DecodeUNPCKHPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004578 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004579 case X86ISD::PUNPCKL:
David Greenec4db4e52011-02-28 19:06:56 +00004580 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004581 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004582 case X86ISD::UNPCKLP:
David Greenec4db4e52011-02-28 19:06:56 +00004583 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004584 break;
4585 case X86ISD::MOVHLPS:
4586 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4587 break;
4588 case X86ISD::MOVLHPS:
4589 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4590 break;
4591 case X86ISD::PSHUFD:
4592 ImmN = N->getOperand(N->getNumOperands()-1);
4593 DecodePSHUFMask(NumElems,
4594 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4595 ShuffleMask);
4596 break;
4597 case X86ISD::PSHUFHW:
4598 ImmN = N->getOperand(N->getNumOperands()-1);
4599 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4600 ShuffleMask);
4601 break;
4602 case X86ISD::PSHUFLW:
4603 ImmN = N->getOperand(N->getNumOperands()-1);
4604 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4605 ShuffleMask);
4606 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004607 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004608 case X86ISD::MOVSD: {
4609 // The index 0 always comes from the first element of the second source,
4610 // this is why MOVSS and MOVSD are used in the first place. The other
4611 // elements come from the other positions of the first source vector.
4612 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004613 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4614 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004615 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004616 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004617 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper38034c52011-11-26 22:55:48 +00004618 DecodeVPERMILPSMask(NumElems, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004619 ShuffleMask);
4620 break;
4621 case X86ISD::VPERMILPD:
4622 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper38034c52011-11-26 22:55:48 +00004623 DecodeVPERMILPDMask(NumElems, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004624 ShuffleMask);
4625 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004626 case X86ISD::VPERM2F128:
Craig Topper70b883b2011-11-28 10:14:51 +00004627 case X86ISD::VPERM2I128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004628 ImmN = N->getOperand(N->getNumOperands()-1);
4629 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4630 ShuffleMask);
4631 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004632 case X86ISD::MOVDDUP:
4633 case X86ISD::MOVLHPD:
4634 case X86ISD::MOVLPD:
4635 case X86ISD::MOVLPS:
4636 case X86ISD::MOVSHDUP:
4637 case X86ISD::MOVSLDUP:
4638 case X86ISD::PALIGN:
4639 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004640 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004641 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004642 return SDValue();
4643 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004644
4645 Index = ShuffleMask[Index];
4646 if (Index < 0)
4647 return DAG.getUNDEF(VT.getVectorElementType());
4648
4649 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4650 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4651 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004652 }
4653
4654 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004655 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004656 V = V.getOperand(0);
4657 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004658 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004659
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004660 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004661 return SDValue();
4662 }
4663
4664 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4665 return (Index == 0) ? V.getOperand(0)
4666 : DAG.getUNDEF(VT.getVectorElementType());
4667
4668 if (V.getOpcode() == ISD::BUILD_VECTOR)
4669 return V.getOperand(Index);
4670
4671 return SDValue();
4672}
4673
4674/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4675/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004676/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004677static
4678unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4679 bool ZerosFromLeft, SelectionDAG &DAG) {
4680 int i = 0;
4681
4682 while (i < NumElems) {
4683 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004684 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004685 if (!(Elt.getNode() &&
4686 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4687 break;
4688 ++i;
4689 }
4690
4691 return i;
4692}
4693
4694/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4695/// MaskE correspond consecutively to elements from one of the vector operands,
4696/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4697static
4698bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4699 int OpIdx, int NumElems, unsigned &OpNum) {
4700 bool SeenV1 = false;
4701 bool SeenV2 = false;
4702
4703 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4704 int Idx = SVOp->getMaskElt(i);
4705 // Ignore undef indicies
4706 if (Idx < 0)
4707 continue;
4708
4709 if (Idx < NumElems)
4710 SeenV1 = true;
4711 else
4712 SeenV2 = true;
4713
4714 // Only accept consecutive elements from the same vector
4715 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4716 return false;
4717 }
4718
4719 OpNum = SeenV1 ? 0 : 1;
4720 return true;
4721}
4722
4723/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4724/// logical left shift of a vector.
4725static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4726 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4727 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4728 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4729 false /* check zeros from right */, DAG);
4730 unsigned OpSrc;
4731
4732 if (!NumZeros)
4733 return false;
4734
4735 // Considering the elements in the mask that are not consecutive zeros,
4736 // check if they consecutively come from only one of the source vectors.
4737 //
4738 // V1 = {X, A, B, C} 0
4739 // \ \ \ /
4740 // vector_shuffle V1, V2 <1, 2, 3, X>
4741 //
4742 if (!isShuffleMaskConsecutive(SVOp,
4743 0, // Mask Start Index
4744 NumElems-NumZeros-1, // Mask End Index
4745 NumZeros, // Where to start looking in the src vector
4746 NumElems, // Number of elements in vector
4747 OpSrc)) // Which source operand ?
4748 return false;
4749
4750 isLeft = false;
4751 ShAmt = NumZeros;
4752 ShVal = SVOp->getOperand(OpSrc);
4753 return true;
4754}
4755
4756/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4757/// logical left shift of a vector.
4758static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4759 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4760 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4761 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4762 true /* check zeros from left */, DAG);
4763 unsigned OpSrc;
4764
4765 if (!NumZeros)
4766 return false;
4767
4768 // Considering the elements in the mask that are not consecutive zeros,
4769 // check if they consecutively come from only one of the source vectors.
4770 //
4771 // 0 { A, B, X, X } = V2
4772 // / \ / /
4773 // vector_shuffle V1, V2 <X, X, 4, 5>
4774 //
4775 if (!isShuffleMaskConsecutive(SVOp,
4776 NumZeros, // Mask Start Index
4777 NumElems-1, // Mask End Index
4778 0, // Where to start looking in the src vector
4779 NumElems, // Number of elements in vector
4780 OpSrc)) // Which source operand ?
4781 return false;
4782
4783 isLeft = true;
4784 ShAmt = NumZeros;
4785 ShVal = SVOp->getOperand(OpSrc);
4786 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004787}
4788
4789/// isVectorShift - Returns true if the shuffle can be implemented as a
4790/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004791static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004792 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004793 // Although the logic below support any bitwidth size, there are no
4794 // shift instructions which handle more than 128-bit vectors.
4795 if (SVOp->getValueType(0).getSizeInBits() > 128)
4796 return false;
4797
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004798 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4799 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4800 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004801
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004802 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004803}
4804
Evan Chengc78d3b42006-04-24 18:01:45 +00004805/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4806///
Dan Gohman475871a2008-07-27 21:46:04 +00004807static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004808 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004809 SelectionDAG &DAG,
4810 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004811 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004812 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004813
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004814 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004815 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004816 bool First = true;
4817 for (unsigned i = 0; i < 16; ++i) {
4818 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4819 if (ThisIsNonZero && First) {
4820 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004822 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004824 First = false;
4825 }
4826
4827 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004828 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004829 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4830 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004831 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004832 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004833 }
4834 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4836 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4837 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004838 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004840 } else
4841 ThisElt = LastElt;
4842
Gabor Greifba36cb52008-08-28 21:40:38 +00004843 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004845 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004846 }
4847 }
4848
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004849 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004850}
4851
Bill Wendlinga348c562007-03-22 18:42:45 +00004852/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004853///
Dan Gohman475871a2008-07-27 21:46:04 +00004854static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004855 unsigned NumNonZero, unsigned NumZero,
4856 SelectionDAG &DAG,
4857 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004858 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004859 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004860
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004861 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004862 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004863 bool First = true;
4864 for (unsigned i = 0; i < 8; ++i) {
4865 bool isNonZero = (NonZeros & (1 << i)) != 0;
4866 if (isNonZero) {
4867 if (First) {
4868 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004870 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004871 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004872 First = false;
4873 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004874 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004876 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004877 }
4878 }
4879
4880 return V;
4881}
4882
Evan Chengf26ffe92008-05-29 08:22:04 +00004883/// getVShift - Return a vector logical shift node.
4884///
Owen Andersone50ed302009-08-10 22:56:29 +00004885static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004886 unsigned NumBits, SelectionDAG &DAG,
4887 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004888 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004889 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004890 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004891 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4892 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004893 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004894 DAG.getConstant(NumBits,
4895 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004896}
4897
Dan Gohman475871a2008-07-27 21:46:04 +00004898SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004899X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004900 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004901
Evan Chengc3630942009-12-09 21:00:30 +00004902 // Check if the scalar load can be widened into a vector load. And if
4903 // the address is "base + cst" see if the cst can be "absorbed" into
4904 // the shuffle mask.
4905 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4906 SDValue Ptr = LD->getBasePtr();
4907 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4908 return SDValue();
4909 EVT PVT = LD->getValueType(0);
4910 if (PVT != MVT::i32 && PVT != MVT::f32)
4911 return SDValue();
4912
4913 int FI = -1;
4914 int64_t Offset = 0;
4915 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4916 FI = FINode->getIndex();
4917 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004918 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004919 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4920 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4921 Offset = Ptr.getConstantOperandVal(1);
4922 Ptr = Ptr.getOperand(0);
4923 } else {
4924 return SDValue();
4925 }
4926
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004927 // FIXME: 256-bit vector instructions don't require a strict alignment,
4928 // improve this code to support it better.
4929 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004930 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004931 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004932 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004933 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004934 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004935 // Can't change the alignment. FIXME: It's possible to compute
4936 // the exact stack offset and reference FI + adjust offset instead.
4937 // If someone *really* cares about this. That's the way to implement it.
4938 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004939 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004940 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004941 }
4942 }
4943
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004944 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004945 // Ptr + (Offset & ~15).
4946 if (Offset < 0)
4947 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004948 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004949 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004950 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004951 if (StartOffset)
4952 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4953 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4954
4955 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004956 int NumElems = VT.getVectorNumElements();
4957
4958 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4959 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4960 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004961 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004962 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004963
4964 // Canonicalize it to a v4i32 or v8i32 shuffle.
4965 SmallVector<int, 8> Mask;
4966 for (int i = 0; i < NumElems; ++i)
4967 Mask.push_back(EltNo);
4968
4969 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4970 return DAG.getNode(ISD::BITCAST, dl, NVT,
4971 DAG.getVectorShuffle(CanonVT, dl, V1,
4972 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004973 }
4974
4975 return SDValue();
4976}
4977
Michael J. Spencerec38de22010-10-10 22:04:20 +00004978/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4979/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004980/// load which has the same value as a build_vector whose operands are 'elts'.
4981///
4982/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004983///
Nate Begeman1449f292010-03-24 22:19:06 +00004984/// FIXME: we'd also like to handle the case where the last elements are zero
4985/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4986/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004987static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004988 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004989 EVT EltVT = VT.getVectorElementType();
4990 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004991
Nate Begemanfdea31a2010-03-24 20:49:50 +00004992 LoadSDNode *LDBase = NULL;
4993 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004994
Nate Begeman1449f292010-03-24 22:19:06 +00004995 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004996 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004997 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004998 for (unsigned i = 0; i < NumElems; ++i) {
4999 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005000
Nate Begemanfdea31a2010-03-24 20:49:50 +00005001 if (!Elt.getNode() ||
5002 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5003 return SDValue();
5004 if (!LDBase) {
5005 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5006 return SDValue();
5007 LDBase = cast<LoadSDNode>(Elt.getNode());
5008 LastLoadedElt = i;
5009 continue;
5010 }
5011 if (Elt.getOpcode() == ISD::UNDEF)
5012 continue;
5013
5014 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5015 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5016 return SDValue();
5017 LastLoadedElt = i;
5018 }
Nate Begeman1449f292010-03-24 22:19:06 +00005019
5020 // If we have found an entire vector of loads and undefs, then return a large
5021 // load of the entire vector width starting at the base pointer. If we found
5022 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005023 if (LastLoadedElt == NumElems - 1) {
5024 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005025 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005026 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005027 LDBase->isVolatile(), LDBase->isNonTemporal(),
5028 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005029 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005030 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005031 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005032 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005033 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5034 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005035 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5036 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005037 SDValue ResNode =
5038 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5039 LDBase->getPointerInfo(),
5040 LDBase->getAlignment(),
5041 false/*isVolatile*/, true/*ReadMem*/,
5042 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005043 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005044 }
5045 return SDValue();
5046}
5047
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005048/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
5049/// a vbroadcast node. We support two patterns:
5050/// 1. A splat BUILD_VECTOR which uses a single scalar load.
5051/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
5052/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005053/// The scalar load node is returned when a pattern is found,
5054/// or SDValue() otherwise.
5055static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005056 EVT VT = Op.getValueType();
5057 SDValue V = Op;
5058
5059 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
5060 V = V.getOperand(0);
5061
5062 //A suspected load to be broadcasted.
5063 SDValue Ld;
5064
5065 switch (V.getOpcode()) {
5066 default:
5067 // Unknown pattern found.
5068 return SDValue();
5069
5070 case ISD::BUILD_VECTOR: {
5071 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005072 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005073 return SDValue();
5074
5075 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005076
5077 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005078 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005079 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005080 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005081 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005082 }
5083
5084 case ISD::VECTOR_SHUFFLE: {
5085 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5086
5087 // Shuffles must have a splat mask where the first element is
5088 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005089 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005090 return SDValue();
5091
5092 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005093 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005094 return SDValue();
5095
5096 Ld = Sc.getOperand(0);
5097
5098 // The scalar_to_vector node and the suspected
5099 // load node must have exactly one user.
5100 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5101 return SDValue();
5102 break;
5103 }
5104 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005105
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005106 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005107 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005108 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005109
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005110 bool Is256 = VT.getSizeInBits() == 256;
5111 bool Is128 = VT.getSizeInBits() == 128;
5112 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5113
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005114 if (hasAVX2) {
5115 // VBroadcast to YMM
5116 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5117 ScalarSize == 32 || ScalarSize == 64 ))
5118 return Ld;
5119
5120 // VBroadcast to XMM
5121 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5122 ScalarSize == 16 || ScalarSize == 64 ))
5123 return Ld;
5124 }
5125
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005126 // VBroadcast to YMM
5127 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5128 return Ld;
5129
5130 // VBroadcast to XMM
5131 if (Is128 && (ScalarSize == 32))
5132 return Ld;
5133
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005134
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005135 // Unsupported broadcast.
5136 return SDValue();
5137}
5138
Evan Chengc3630942009-12-09 21:00:30 +00005139SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005140X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005141 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005142
David Greenef125a292011-02-08 19:04:41 +00005143 EVT VT = Op.getValueType();
5144 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005145 unsigned NumElems = Op.getNumOperands();
5146
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005147 // Vectors containing all zeros can be matched by pxor and xorps later
5148 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5149 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5150 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005151 if (Op.getValueType() == MVT::v4i32 ||
5152 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005153 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005154
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005155 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005156 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005157
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005158 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005159 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5160 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005161 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005162 if (Op.getValueType() == MVT::v4i32 ||
5163 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005164 return Op;
5165
Craig Topper745a86b2011-11-19 22:34:59 +00005166 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005167 }
5168
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005169 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005170 if (Subtarget->hasAVX() && LD.getNode())
5171 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5172
Owen Andersone50ed302009-08-10 22:56:29 +00005173 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005174
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 unsigned NumZero = 0;
5176 unsigned NumNonZero = 0;
5177 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005178 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005179 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005180 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005181 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005182 if (Elt.getOpcode() == ISD::UNDEF)
5183 continue;
5184 Values.insert(Elt);
5185 if (Elt.getOpcode() != ISD::Constant &&
5186 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005187 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005188 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005189 NumZero++;
5190 else {
5191 NonZeros |= (1 << i);
5192 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005193 }
5194 }
5195
Chris Lattner97a2a562010-08-26 05:24:29 +00005196 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5197 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005198 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199
Chris Lattner67f453a2008-03-09 05:42:06 +00005200 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005201 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005203 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005204
Chris Lattner62098042008-03-09 01:05:04 +00005205 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5206 // the value are obviously zero, truncate the value to i32 and do the
5207 // insertion that way. Only do this if the value is non-constant or if the
5208 // value is a constant being inserted into element 0. It is cheaper to do
5209 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005211 (!IsAllConstants || Idx == 0)) {
5212 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005213 // Handle SSE only.
5214 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5215 EVT VecVT = MVT::v4i32;
5216 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005217
Chris Lattner62098042008-03-09 01:05:04 +00005218 // Truncate the value (which may itself be a constant) to i32, and
5219 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005220 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005221 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005222 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005223 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Chris Lattner62098042008-03-09 01:05:04 +00005225 // Now we have our 32-bit value zero extended in the low element of
5226 // a vector. If Idx != 0, swizzle it into place.
5227 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005228 SmallVector<int, 4> Mask;
5229 Mask.push_back(Idx);
5230 for (unsigned i = 1; i != VecElts; ++i)
5231 Mask.push_back(i);
5232 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005233 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005234 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005235 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005236 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005237 }
5238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005239
Chris Lattner19f79692008-03-08 22:59:52 +00005240 // If we have a constant or non-constant insertion into the low element of
5241 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5242 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005243 // depending on what the source datatype is.
5244 if (Idx == 0) {
5245 if (NumZero == 0) {
5246 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5248 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005249 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5250 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005251 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005252 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005253 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5254 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005255 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5256 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005257 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5258 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005259 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005260 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005261 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005262 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005263
5264 // Is it a vector logical left shift?
5265 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005266 X86::isZeroNode(Op.getOperand(0)) &&
5267 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005268 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005269 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005270 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005271 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005272 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005274
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005275 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005276 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277
Chris Lattner19f79692008-03-08 22:59:52 +00005278 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5279 // is a non-constant being inserted into an element other than the low one,
5280 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5281 // movd/movss) to move this into the low element, then shuffle it into
5282 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005284 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Evan Cheng0db9fe62006-04-25 20:13:52 +00005286 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005287 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005288 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005289 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005291 MaskVec.push_back(i == Idx ? 0 : 1);
5292 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 }
5294 }
5295
Chris Lattner67f453a2008-03-09 05:42:06 +00005296 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005297 if (Values.size() == 1) {
5298 if (EVTBits == 32) {
5299 // Instead of a shuffle like this:
5300 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5301 // Check if it's possible to issue this instead.
5302 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5303 unsigned Idx = CountTrailingZeros_32(NonZeros);
5304 SDValue Item = Op.getOperand(Idx);
5305 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5306 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5307 }
Dan Gohman475871a2008-07-27 21:46:04 +00005308 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005310
Dan Gohmana3941172007-07-24 22:55:08 +00005311 // A vector full of immediates; various special cases are already
5312 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005313 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005314 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005315
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005316 // For AVX-length vectors, build the individual 128-bit pieces and use
5317 // shuffles to put them in place.
5318 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5319 SmallVector<SDValue, 32> V;
5320 for (unsigned i = 0; i < NumElems; ++i)
5321 V.push_back(Op.getOperand(i));
5322
5323 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5324
5325 // Build both the lower and upper subvector.
5326 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5327 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5328 NumElems/2);
5329
5330 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005331 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5332 DAG.getConstant(0, MVT::i32), DAG, dl);
5333 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005334 DAG, dl);
5335 }
5336
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005337 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005338 if (EVTBits == 64) {
5339 if (NumNonZero == 1) {
5340 // One half is zero or undef.
5341 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005342 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005343 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005344 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005345 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005346 }
Dan Gohman475871a2008-07-27 21:46:04 +00005347 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005348 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005349
5350 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005351 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005352 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005353 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005354 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005355 }
5356
Bill Wendling826f36f2007-03-28 00:57:11 +00005357 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005358 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005359 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005360 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005361 }
5362
5363 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005364 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005365 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005366 if (NumElems == 4 && NumZero > 0) {
5367 for (unsigned i = 0; i < 4; ++i) {
5368 bool isZero = !(NonZeros & (1 << i));
5369 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005370 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005371 else
Dale Johannesenace16102009-02-03 19:33:06 +00005372 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005373 }
5374
5375 for (unsigned i = 0; i < 2; ++i) {
5376 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5377 default: break;
5378 case 0:
5379 V[i] = V[i*2]; // Must be a zero vector.
5380 break;
5381 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005382 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005383 break;
5384 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005385 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005386 break;
5387 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005388 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005389 break;
5390 }
5391 }
5392
Nate Begeman9008ca62009-04-27 18:41:29 +00005393 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005394 bool Reverse = (NonZeros & 0x3) == 2;
5395 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005396 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005397 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5398 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005399 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5400 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005401 }
5402
Nate Begemanfdea31a2010-03-24 20:49:50 +00005403 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5404 // Check for a build vector of consecutive loads.
5405 for (unsigned i = 0; i < NumElems; ++i)
5406 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005407
Nate Begemanfdea31a2010-03-24 20:49:50 +00005408 // Check for elements which are consecutive loads.
5409 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5410 if (LD.getNode())
5411 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005412
5413 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005414 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005415 SDValue Result;
5416 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5417 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5418 else
5419 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005420
Chris Lattner24faf612010-08-28 17:59:08 +00005421 for (unsigned i = 1; i < NumElems; ++i) {
5422 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5423 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005424 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005425 }
5426 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005427 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005428
Chris Lattner6e80e442010-08-28 17:15:43 +00005429 // Otherwise, expand into a number of unpckl*, start by extending each of
5430 // our (non-undef) elements to the full vector width with the element in the
5431 // bottom slot of the vector (which generates no code for SSE).
5432 for (unsigned i = 0; i < NumElems; ++i) {
5433 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5434 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5435 else
5436 V[i] = DAG.getUNDEF(VT);
5437 }
5438
5439 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005440 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5441 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5442 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005443 unsigned EltStride = NumElems >> 1;
5444 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005445 for (unsigned i = 0; i < EltStride; ++i) {
5446 // If V[i+EltStride] is undef and this is the first round of mixing,
5447 // then it is safe to just drop this shuffle: V[i] is already in the
5448 // right place, the one element (since it's the first round) being
5449 // inserted as undef can be dropped. This isn't safe for successive
5450 // rounds because they will permute elements within both vectors.
5451 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5452 EltStride == NumElems/2)
5453 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005454
Chris Lattner6e80e442010-08-28 17:15:43 +00005455 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005456 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005457 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005458 }
5459 return V[0];
5460 }
Dan Gohman475871a2008-07-27 21:46:04 +00005461 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005462}
5463
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005464// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5465// them in a MMX register. This is better than doing a stack convert.
5466static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005467 DebugLoc dl = Op.getDebugLoc();
5468 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005469
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005470 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5471 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5472 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005473 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005474 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5475 InVec = Op.getOperand(1);
5476 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5477 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005478 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005479 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5480 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5481 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005482 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005483 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5484 Mask[0] = 0; Mask[1] = 2;
5485 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5486 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005487 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005488}
5489
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005490// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5491// to create 256-bit vectors from two other 128-bit ones.
5492static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5493 DebugLoc dl = Op.getDebugLoc();
5494 EVT ResVT = Op.getValueType();
5495
5496 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5497
5498 SDValue V1 = Op.getOperand(0);
5499 SDValue V2 = Op.getOperand(1);
5500 unsigned NumElems = ResVT.getVectorNumElements();
5501
5502 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5503 DAG.getConstant(0, MVT::i32), DAG, dl);
5504 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5505 DAG, dl);
5506}
5507
5508SDValue
5509X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005510 EVT ResVT = Op.getValueType();
5511
5512 assert(Op.getNumOperands() == 2);
5513 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5514 "Unsupported CONCAT_VECTORS for value type");
5515
5516 // We support concatenate two MMX registers and place them in a MMX register.
5517 // This is better than doing a stack convert.
5518 if (ResVT.is128BitVector())
5519 return LowerMMXCONCAT_VECTORS(Op, DAG);
5520
5521 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5522 // from two other 128-bit ones.
5523 return LowerAVXCONCAT_VECTORS(Op, DAG);
5524}
5525
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526// v8i16 shuffles - Prefer shuffles in the following order:
5527// 1. [all] pshuflw, pshufhw, optional move
5528// 2. [ssse3] 1 x pshufb
5529// 3. [ssse3] 2 x pshufb + 1 x por
5530// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005531SDValue
5532X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5533 SelectionDAG &DAG) const {
5534 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005535 SDValue V1 = SVOp->getOperand(0);
5536 SDValue V2 = SVOp->getOperand(1);
5537 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005539
Nate Begemanb9a47b82009-02-23 08:49:38 +00005540 // Determine if more than 1 of the words in each of the low and high quadwords
5541 // of the result come from the same quadword of one of the two inputs. Undef
5542 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005543 unsigned LoQuad[] = { 0, 0, 0, 0 };
5544 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 BitVector InputQuads(4);
5546 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005547 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005548 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 MaskVals.push_back(EltIdx);
5550 if (EltIdx < 0) {
5551 ++Quad[0];
5552 ++Quad[1];
5553 ++Quad[2];
5554 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005555 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005556 }
5557 ++Quad[EltIdx / 4];
5558 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005559 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005560
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005562 unsigned MaxQuad = 1;
5563 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 if (LoQuad[i] > MaxQuad) {
5565 BestLoQuad = i;
5566 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005567 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005568 }
5569
Nate Begemanb9a47b82009-02-23 08:49:38 +00005570 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005571 MaxQuad = 1;
5572 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 if (HiQuad[i] > MaxQuad) {
5574 BestHiQuad = i;
5575 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005576 }
5577 }
5578
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005580 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 // single pshufb instruction is necessary. If There are more than 2 input
5582 // quads, disable the next transformation since it does not help SSSE3.
5583 bool V1Used = InputQuads[0] || InputQuads[1];
5584 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005585 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 if (InputQuads.count() == 2 && V1Used && V2Used) {
5587 BestLoQuad = InputQuads.find_first();
5588 BestHiQuad = InputQuads.find_next(BestLoQuad);
5589 }
5590 if (InputQuads.count() > 2) {
5591 BestLoQuad = -1;
5592 BestHiQuad = -1;
5593 }
5594 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005595
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5597 // the shuffle mask. If a quad is scored as -1, that means that it contains
5598 // words from all 4 input quadwords.
5599 SDValue NewV;
5600 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005601 SmallVector<int, 8> MaskV;
5602 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5603 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005604 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005605 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5606 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5607 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005608
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5610 // source words for the shuffle, to aid later transformations.
5611 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005612 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005613 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005615 if (idx != (int)i)
5616 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 AllWordsInNewV = false;
5620 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005621 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005622
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5624 if (AllWordsInNewV) {
5625 for (int i = 0; i != 8; ++i) {
5626 int idx = MaskVals[i];
5627 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005628 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005629 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 if ((idx != i) && idx < 4)
5631 pshufhw = false;
5632 if ((idx != i) && idx > 3)
5633 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005634 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 V1 = NewV;
5636 V2Used = false;
5637 BestLoQuad = 0;
5638 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005639 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005640
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5642 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005643 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005644 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5645 unsigned TargetMask = 0;
5646 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005648 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5649 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5650 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005651 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005652 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005653 }
Eric Christopherfd179292009-08-27 18:07:15 +00005654
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 // If we have SSSE3, and all words of the result are from 1 input vector,
5656 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5657 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005658 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005660
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005662 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 // mask, and elements that come from V1 in the V2 mask, so that the two
5664 // results can be OR'd together.
5665 bool TwoInputs = V1Used && V2Used;
5666 for (unsigned i = 0; i != 8; ++i) {
5667 int EltIdx = MaskVals[i] * 2;
5668 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5670 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 continue;
5672 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5674 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005676 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005677 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005678 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005681 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005682
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 // Calculate the shuffle mask for the second input, shuffle it, and
5684 // OR it with the first shuffled input.
5685 pshufbMask.clear();
5686 for (unsigned i = 0; i != 8; ++i) {
5687 int EltIdx = MaskVals[i] * 2;
5688 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5690 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 continue;
5692 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5694 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005696 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005697 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005698 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 MVT::v16i8, &pshufbMask[0], 16));
5700 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005701 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 }
5703
5704 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5705 // and update MaskVals with new element order.
5706 BitVector InOrder(8);
5707 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005708 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 for (int i = 0; i != 4; ++i) {
5710 int idx = MaskVals[i];
5711 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005712 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 InOrder.set(i);
5714 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005715 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 InOrder.set(i);
5717 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005718 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 }
5720 }
5721 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005722 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005724 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005725
Craig Topperc0d82852011-11-22 00:44:41 +00005726 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005727 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5728 NewV.getOperand(0),
5729 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5730 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 }
Eric Christopherfd179292009-08-27 18:07:15 +00005732
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5734 // and update MaskVals with the new element order.
5735 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005736 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005738 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 for (unsigned i = 4; i != 8; ++i) {
5740 int idx = MaskVals[i];
5741 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005742 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 InOrder.set(i);
5744 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005745 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 InOrder.set(i);
5747 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005748 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 }
5750 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005752 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005753
Craig Topperc0d82852011-11-22 00:44:41 +00005754 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005755 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5756 NewV.getOperand(0),
5757 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5758 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 }
Eric Christopherfd179292009-08-27 18:07:15 +00005760
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 // In case BestHi & BestLo were both -1, which means each quadword has a word
5762 // from each of the four input quadwords, calculate the InOrder bitvector now
5763 // before falling through to the insert/extract cleanup.
5764 if (BestLoQuad == -1 && BestHiQuad == -1) {
5765 NewV = V1;
5766 for (int i = 0; i != 8; ++i)
5767 if (MaskVals[i] < 0 || MaskVals[i] == i)
5768 InOrder.set(i);
5769 }
Eric Christopherfd179292009-08-27 18:07:15 +00005770
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 // The other elements are put in the right place using pextrw and pinsrw.
5772 for (unsigned i = 0; i != 8; ++i) {
5773 if (InOrder[i])
5774 continue;
5775 int EltIdx = MaskVals[i];
5776 if (EltIdx < 0)
5777 continue;
5778 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 DAG.getIntPtrConstant(i));
5785 }
5786 return NewV;
5787}
5788
5789// v16i8 shuffles - Prefer shuffles in the following order:
5790// 1. [ssse3] 1 x pshufb
5791// 2. [ssse3] 2 x pshufb + 1 x por
5792// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5793static
Nate Begeman9008ca62009-04-27 18:41:29 +00005794SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005795 SelectionDAG &DAG,
5796 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005797 SDValue V1 = SVOp->getOperand(0);
5798 SDValue V2 = SVOp->getOperand(1);
5799 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005801 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005802
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005804 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 // present, fall back to case 3.
5806 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5807 bool V1Only = true;
5808 bool V2Only = true;
5809 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005810 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 if (EltIdx < 0)
5812 continue;
5813 if (EltIdx < 16)
5814 V2Only = false;
5815 else
5816 V1Only = false;
5817 }
Eric Christopherfd179292009-08-27 18:07:15 +00005818
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005820 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005822
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005824 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 //
5826 // Otherwise, we have elements from both input vectors, and must zero out
5827 // elements that come from V2 in the first mask, and V1 in the second mask
5828 // so that we can OR them together.
5829 bool TwoInputs = !(V1Only || V2Only);
5830 for (unsigned i = 0; i != 16; ++i) {
5831 int EltIdx = MaskVals[i];
5832 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 continue;
5835 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005837 }
5838 // If all the elements are from V2, assign it to V1 and return after
5839 // building the first pshufb.
5840 if (V2Only)
5841 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005843 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 if (!TwoInputs)
5846 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005847
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 // Calculate the shuffle mask for the second input, shuffle it, and
5849 // OR it with the first shuffled input.
5850 pshufbMask.clear();
5851 for (unsigned i = 0; i != 16; ++i) {
5852 int EltIdx = MaskVals[i];
5853 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 continue;
5856 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005860 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 MVT::v16i8, &pshufbMask[0], 16));
5862 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 }
Eric Christopherfd179292009-08-27 18:07:15 +00005864
Nate Begemanb9a47b82009-02-23 08:49:38 +00005865 // No SSSE3 - Calculate in place words and then fix all out of place words
5866 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5867 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005868 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5869 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005870 SDValue NewV = V2Only ? V2 : V1;
5871 for (int i = 0; i != 8; ++i) {
5872 int Elt0 = MaskVals[i*2];
5873 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005874
Nate Begemanb9a47b82009-02-23 08:49:38 +00005875 // This word of the result is all undef, skip it.
5876 if (Elt0 < 0 && Elt1 < 0)
5877 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005878
Nate Begemanb9a47b82009-02-23 08:49:38 +00005879 // This word of the result is already in the correct place, skip it.
5880 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5881 continue;
5882 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5883 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005884
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5886 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5887 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005888
5889 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5890 // using a single extract together, load it and store it.
5891 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005893 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005895 DAG.getIntPtrConstant(i));
5896 continue;
5897 }
5898
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005900 // source byte is not also odd, shift the extracted word left 8 bits
5901 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005902 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005903 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005904 DAG.getIntPtrConstant(Elt1 / 2));
5905 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005906 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005907 DAG.getConstant(8,
5908 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005909 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5911 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005912 }
5913 // If Elt0 is defined, extract it from the appropriate source. If the
5914 // source byte is not also even, shift the extracted word right 8 bits. If
5915 // Elt1 was also defined, OR the extracted values together before
5916 // inserting them in the result.
5917 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005919 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5920 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005922 DAG.getConstant(8,
5923 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005924 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5926 DAG.getConstant(0x00FF, MVT::i16));
5927 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005928 : InsElt0;
5929 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005930 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005931 DAG.getIntPtrConstant(i));
5932 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005933 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005934}
5935
Evan Cheng7a831ce2007-12-15 03:00:47 +00005936/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005937/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005938/// done when every pair / quad of shuffle mask elements point to elements in
5939/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005940/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005941static
Nate Begeman9008ca62009-04-27 18:41:29 +00005942SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005943 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005944 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005945 SDValue V1 = SVOp->getOperand(0);
5946 SDValue V2 = SVOp->getOperand(1);
5947 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005948 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005949 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005951 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005952 case MVT::v4f32: NewVT = MVT::v2f64; break;
5953 case MVT::v4i32: NewVT = MVT::v2i64; break;
5954 case MVT::v8i16: NewVT = MVT::v4i32; break;
5955 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005956 }
5957
Nate Begeman9008ca62009-04-27 18:41:29 +00005958 int Scale = NumElems / NewWidth;
5959 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005960 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005961 int StartIdx = -1;
5962 for (int j = 0; j < Scale; ++j) {
5963 int EltIdx = SVOp->getMaskElt(i+j);
5964 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005965 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005966 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005967 StartIdx = EltIdx - (EltIdx % Scale);
5968 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005969 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005970 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005971 if (StartIdx == -1)
5972 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005973 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005974 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005975 }
5976
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005977 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5978 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005979 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005980}
5981
Evan Chengd880b972008-05-09 21:53:03 +00005982/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005983///
Owen Andersone50ed302009-08-10 22:56:29 +00005984static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005985 SDValue SrcOp, SelectionDAG &DAG,
5986 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005987 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005988 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005989 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005990 LD = dyn_cast<LoadSDNode>(SrcOp);
5991 if (!LD) {
5992 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5993 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005994 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005995 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005996 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005997 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005998 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005999 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006000 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006001 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006002 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6003 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6004 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006005 SrcOp.getOperand(0)
6006 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006007 }
6008 }
6009 }
6010
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006011 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006012 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006013 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006014 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006015}
6016
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006017/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
6018/// shuffle node referes to only one lane in the sources.
6019static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
6020 EVT VT = SVOp->getValueType(0);
6021 int NumElems = VT.getVectorNumElements();
6022 int HalfSize = NumElems/2;
6023 SmallVector<int, 16> M;
6024 SVOp->getMask(M);
6025 bool MatchA = false, MatchB = false;
6026
6027 for (int l = 0; l < NumElems*2; l += HalfSize) {
6028 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
6029 MatchA = true;
6030 break;
6031 }
6032 }
6033
6034 for (int l = 0; l < NumElems*2; l += HalfSize) {
6035 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6036 MatchB = true;
6037 break;
6038 }
6039 }
6040
6041 return MatchA && MatchB;
6042}
6043
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006044/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6045/// which could not be matched by any known target speficic shuffle
6046static SDValue
6047LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006048 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6049 // If each half of a vector shuffle node referes to only one lane in the
6050 // source vectors, extract each used 128-bit lane and shuffle them using
6051 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6052 // the work to the legalizer.
6053 DebugLoc dl = SVOp->getDebugLoc();
6054 EVT VT = SVOp->getValueType(0);
6055 int NumElems = VT.getVectorNumElements();
6056 int HalfSize = NumElems/2;
6057
6058 // Extract the reference for each half
6059 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6060 int FstVecOpNum = 0, SndVecOpNum = 0;
6061 for (int i = 0; i < HalfSize; ++i) {
6062 int Elt = SVOp->getMaskElt(i);
6063 if (SVOp->getMaskElt(i) < 0)
6064 continue;
6065 FstVecOpNum = Elt/NumElems;
6066 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6067 break;
6068 }
6069 for (int i = HalfSize; i < NumElems; ++i) {
6070 int Elt = SVOp->getMaskElt(i);
6071 if (SVOp->getMaskElt(i) < 0)
6072 continue;
6073 SndVecOpNum = Elt/NumElems;
6074 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6075 break;
6076 }
6077
6078 // Extract the subvectors
6079 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6080 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6081 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6082 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6083
6084 // Generate 128-bit shuffles
6085 SmallVector<int, 16> MaskV1, MaskV2;
6086 for (int i = 0; i < HalfSize; ++i) {
6087 int Elt = SVOp->getMaskElt(i);
6088 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6089 }
6090 for (int i = HalfSize; i < NumElems; ++i) {
6091 int Elt = SVOp->getMaskElt(i);
6092 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6093 }
6094
6095 EVT NVT = V1.getValueType();
6096 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6097 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6098
6099 // Concatenate the result back
6100 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6101 DAG.getConstant(0, MVT::i32), DAG, dl);
6102 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6103 DAG, dl);
6104 }
6105
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006106 return SDValue();
6107}
6108
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006109/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6110/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006111static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006112LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006113 SDValue V1 = SVOp->getOperand(0);
6114 SDValue V2 = SVOp->getOperand(1);
6115 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006116 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006117
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006118 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6119
Evan Chengace3c172008-07-22 21:13:36 +00006120 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006121 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006122 SmallVector<int, 8> Mask1(4U, -1);
6123 SmallVector<int, 8> PermMask;
6124 SVOp->getMask(PermMask);
6125
Evan Chengace3c172008-07-22 21:13:36 +00006126 unsigned NumHi = 0;
6127 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006128 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006129 int Idx = PermMask[i];
6130 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006131 Locs[i] = std::make_pair(-1, -1);
6132 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006133 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6134 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006135 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006137 NumLo++;
6138 } else {
6139 Locs[i] = std::make_pair(1, NumHi);
6140 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006141 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006142 NumHi++;
6143 }
6144 }
6145 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006146
Evan Chengace3c172008-07-22 21:13:36 +00006147 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006148 // If no more than two elements come from either vector. This can be
6149 // implemented with two shuffles. First shuffle gather the elements.
6150 // The second shuffle, which takes the first shuffle as both of its
6151 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006152 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006153
Nate Begeman9008ca62009-04-27 18:41:29 +00006154 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006155
Evan Chengace3c172008-07-22 21:13:36 +00006156 for (unsigned i = 0; i != 4; ++i) {
6157 if (Locs[i].first == -1)
6158 continue;
6159 else {
6160 unsigned Idx = (i < 2) ? 0 : 4;
6161 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006162 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006163 }
6164 }
6165
Nate Begeman9008ca62009-04-27 18:41:29 +00006166 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006167 } else if (NumLo == 3 || NumHi == 3) {
6168 // Otherwise, we must have three elements from one vector, call it X, and
6169 // one element from the other, call it Y. First, use a shufps to build an
6170 // intermediate vector with the one element from Y and the element from X
6171 // that will be in the same half in the final destination (the indexes don't
6172 // matter). Then, use a shufps to build the final vector, taking the half
6173 // containing the element from Y from the intermediate, and the other half
6174 // from X.
6175 if (NumHi == 3) {
6176 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006177 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006178 std::swap(V1, V2);
6179 }
6180
6181 // Find the element from V2.
6182 unsigned HiIndex;
6183 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006184 int Val = PermMask[HiIndex];
6185 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006186 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006187 if (Val >= 4)
6188 break;
6189 }
6190
Nate Begeman9008ca62009-04-27 18:41:29 +00006191 Mask1[0] = PermMask[HiIndex];
6192 Mask1[1] = -1;
6193 Mask1[2] = PermMask[HiIndex^1];
6194 Mask1[3] = -1;
6195 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006196
6197 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006198 Mask1[0] = PermMask[0];
6199 Mask1[1] = PermMask[1];
6200 Mask1[2] = HiIndex & 1 ? 6 : 4;
6201 Mask1[3] = HiIndex & 1 ? 4 : 6;
6202 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006203 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006204 Mask1[0] = HiIndex & 1 ? 2 : 0;
6205 Mask1[1] = HiIndex & 1 ? 0 : 2;
6206 Mask1[2] = PermMask[2];
6207 Mask1[3] = PermMask[3];
6208 if (Mask1[2] >= 0)
6209 Mask1[2] += 4;
6210 if (Mask1[3] >= 0)
6211 Mask1[3] += 4;
6212 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006213 }
Evan Chengace3c172008-07-22 21:13:36 +00006214 }
6215
6216 // Break it into (shuffle shuffle_hi, shuffle_lo).
6217 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006218 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006219 SmallVector<int,8> LoMask(4U, -1);
6220 SmallVector<int,8> HiMask(4U, -1);
6221
6222 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006223 unsigned MaskIdx = 0;
6224 unsigned LoIdx = 0;
6225 unsigned HiIdx = 2;
6226 for (unsigned i = 0; i != 4; ++i) {
6227 if (i == 2) {
6228 MaskPtr = &HiMask;
6229 MaskIdx = 1;
6230 LoIdx = 0;
6231 HiIdx = 2;
6232 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006233 int Idx = PermMask[i];
6234 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006235 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006236 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006237 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006238 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006239 LoIdx++;
6240 } else {
6241 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006242 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006243 HiIdx++;
6244 }
6245 }
6246
Nate Begeman9008ca62009-04-27 18:41:29 +00006247 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6248 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6249 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006250 for (unsigned i = 0; i != 4; ++i) {
6251 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006252 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006253 } else {
6254 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006255 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006256 }
6257 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006258 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006259}
6260
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006261static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006262 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006263 V = V.getOperand(0);
6264 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6265 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006266 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6267 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6268 // BUILD_VECTOR (load), undef
6269 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006270 if (MayFoldLoad(V))
6271 return true;
6272 return false;
6273}
6274
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006275// FIXME: the version above should always be used. Since there's
6276// a bug where several vector shuffles can't be folded because the
6277// DAG is not updated during lowering and a node claims to have two
6278// uses while it only has one, use this version, and let isel match
6279// another instruction if the load really happens to have more than
6280// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006281// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006282static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006283 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006284 V = V.getOperand(0);
6285 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6286 V = V.getOperand(0);
6287 if (ISD::isNormalLoad(V.getNode()))
6288 return true;
6289 return false;
6290}
6291
6292/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6293/// a vector extract, and if both can be later optimized into a single load.
6294/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6295/// here because otherwise a target specific shuffle node is going to be
6296/// emitted for this shuffle, and the optimization not done.
6297/// FIXME: This is probably not the best approach, but fix the problem
6298/// until the right path is decided.
6299static
6300bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6301 const TargetLowering &TLI) {
6302 EVT VT = V.getValueType();
6303 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6304
6305 // Be sure that the vector shuffle is present in a pattern like this:
6306 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6307 if (!V.hasOneUse())
6308 return false;
6309
6310 SDNode *N = *V.getNode()->use_begin();
6311 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6312 return false;
6313
6314 SDValue EltNo = N->getOperand(1);
6315 if (!isa<ConstantSDNode>(EltNo))
6316 return false;
6317
6318 // If the bit convert changed the number of elements, it is unsafe
6319 // to examine the mask.
6320 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006321 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006322 EVT SrcVT = V.getOperand(0).getValueType();
6323 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6324 return false;
6325 V = V.getOperand(0);
6326 HasShuffleIntoBitcast = true;
6327 }
6328
6329 // Select the input vector, guarding against out of range extract vector.
6330 unsigned NumElems = VT.getVectorNumElements();
6331 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6332 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6333 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6334
6335 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006336 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006337 V = V.getOperand(0);
6338
6339 if (ISD::isNormalLoad(V.getNode())) {
6340 // Is the original load suitable?
6341 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6342
6343 // FIXME: avoid the multi-use bug that is preventing lots of
6344 // of foldings to be detected, this is still wrong of course, but
6345 // give the temporary desired behavior, and if it happens that
6346 // the load has real more uses, during isel it will not fold, and
6347 // will generate poor code.
6348 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6349 return false;
6350
6351 if (!HasShuffleIntoBitcast)
6352 return true;
6353
6354 // If there's a bitcast before the shuffle, check if the load type and
6355 // alignment is valid.
6356 unsigned Align = LN0->getAlignment();
6357 unsigned NewAlign =
6358 TLI.getTargetData()->getABITypeAlignment(
6359 VT.getTypeForEVT(*DAG.getContext()));
6360
6361 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6362 return false;
6363 }
6364
6365 return true;
6366}
6367
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006368static
Evan Cheng835580f2010-10-07 20:50:20 +00006369SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6370 EVT VT = Op.getValueType();
6371
6372 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006373 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6374 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006375 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6376 V1, DAG));
6377}
6378
6379static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006380SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006381 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006382 SDValue V1 = Op.getOperand(0);
6383 SDValue V2 = Op.getOperand(1);
6384 EVT VT = Op.getValueType();
6385
6386 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6387
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006388 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006389 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6390
Evan Cheng0899f5c2011-08-31 02:05:24 +00006391 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6392 return DAG.getNode(ISD::BITCAST, dl, VT,
6393 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6394 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6395 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006396}
6397
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006398static
6399SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6400 SDValue V1 = Op.getOperand(0);
6401 SDValue V2 = Op.getOperand(1);
6402 EVT VT = Op.getValueType();
6403
6404 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6405 "unsupported shuffle type");
6406
6407 if (V2.getOpcode() == ISD::UNDEF)
6408 V2 = V1;
6409
6410 // v4i32 or v4f32
6411 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6412}
6413
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006414static inline unsigned getSHUFPOpcode(EVT VT) {
6415 switch(VT.getSimpleVT().SimpleTy) {
6416 case MVT::v8i32: // Use fp unit for int unpack.
6417 case MVT::v8f32:
6418 case MVT::v4i32: // Use fp unit for int unpack.
6419 case MVT::v4f32: return X86ISD::SHUFPS;
6420 case MVT::v4i64: // Use fp unit for int unpack.
6421 case MVT::v4f64:
6422 case MVT::v2i64: // Use fp unit for int unpack.
6423 case MVT::v2f64: return X86ISD::SHUFPD;
6424 default:
6425 llvm_unreachable("Unknown type for shufp*");
6426 }
6427 return 0;
6428}
6429
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006430static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006431SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006432 SDValue V1 = Op.getOperand(0);
6433 SDValue V2 = Op.getOperand(1);
6434 EVT VT = Op.getValueType();
6435 unsigned NumElems = VT.getVectorNumElements();
6436
6437 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6438 // operand of these instructions is only memory, so check if there's a
6439 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6440 // same masks.
6441 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006442
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006443 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006444 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006445 CanFoldLoad = true;
6446
6447 // When V1 is a load, it can be folded later into a store in isel, example:
6448 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6449 // turns into:
6450 // (MOVLPSmr addr:$src1, VR128:$src2)
6451 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006452 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006453 CanFoldLoad = true;
6454
Dan Gohman65fd6562011-11-03 21:49:52 +00006455 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006456 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006457 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006458 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6459
6460 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006461 // If we don't care about the second element, procede to use movss.
6462 if (SVOp->getMaskElt(1) != -1)
6463 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006464 }
6465
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006466 // movl and movlp will both match v2i64, but v2i64 is never matched by
6467 // movl earlier because we make it strict to avoid messing with the movlp load
6468 // folding logic (see the code above getMOVLP call). Match it here then,
6469 // this is horrible, but will stay like this until we move all shuffle
6470 // matching to x86 specific nodes. Note that for the 1st condition all
6471 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006472 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006473 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6474 // as to remove this logic from here, as much as possible
6475 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006476 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006477 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006478 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006479
6480 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6481
6482 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006483 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006484 X86::getShuffleSHUFImmediate(SVOp), DAG);
6485}
6486
Craig Topper6347e862011-11-21 06:57:39 +00006487static inline unsigned getUNPCKLOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006488 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006489 case MVT::v32i8:
6490 case MVT::v16i8:
6491 case MVT::v16i16:
6492 case MVT::v8i16:
6493 case MVT::v4i32:
6494 case MVT::v2i64: return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006495 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006496 case MVT::v4i64:
6497 if (HasAVX2) return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006498 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006499 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006500 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006501 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006502 case MVT::v2f64: return X86ISD::UNPCKLP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006503 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006504 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006505 }
6506 return 0;
6507}
6508
Craig Topper6347e862011-11-21 06:57:39 +00006509static inline unsigned getUNPCKHOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006510 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006511 case MVT::v32i8:
6512 case MVT::v16i8:
6513 case MVT::v16i16:
6514 case MVT::v8i16:
6515 case MVT::v4i32:
6516 case MVT::v2i64: return X86ISD::PUNPCKH;
6517 case MVT::v4i64:
Craig Topper6347e862011-11-21 06:57:39 +00006518 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006519 if (HasAVX2) return X86ISD::PUNPCKH;
Craig Topper6347e862011-11-21 06:57:39 +00006520 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006521 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006522 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006523 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006524 case MVT::v2f64: return X86ISD::UNPCKHP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006525 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006526 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006527 }
6528 return 0;
6529}
6530
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006531static inline unsigned getVPERMILOpcode(EVT VT) {
6532 switch(VT.getSimpleVT().SimpleTy) {
6533 case MVT::v4i32:
Craig Topper38034c52011-11-26 22:55:48 +00006534 case MVT::v4f32:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006535 case MVT::v8i32:
Craig Topper38034c52011-11-26 22:55:48 +00006536 case MVT::v8f32: return X86ISD::VPERMILPS;
6537 case MVT::v2i64:
6538 case MVT::v2f64:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006539 case MVT::v4i64:
Craig Topper38034c52011-11-26 22:55:48 +00006540 case MVT::v4f64: return X86ISD::VPERMILPD;
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006541 default:
6542 llvm_unreachable("Unknown type for vpermil");
6543 }
6544 return 0;
6545}
6546
Craig Topper70b883b2011-11-28 10:14:51 +00006547static inline unsigned getVPERM2X128Opcode(EVT VT, bool HasAVX2) {
6548 switch(VT.getSimpleVT().SimpleTy) {
6549 case MVT::v32i8:
6550 case MVT::v16i16:
6551 case MVT::v8i32:
6552 case MVT::v4i64:
6553 if (HasAVX2) return X86ISD::VPERM2I128;
6554 // else use fp unit for int vperm
6555 case MVT::v8f32:
6556 case MVT::v4f64: return X86ISD::VPERM2F128;
6557 default:
6558 llvm_unreachable("Unknown type for vpermil");
6559 }
6560 return 0;
6561}
6562
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006563static
6564SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006565 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006566 const X86Subtarget *Subtarget) {
6567 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6568 EVT VT = Op.getValueType();
6569 DebugLoc dl = Op.getDebugLoc();
6570 SDValue V1 = Op.getOperand(0);
6571 SDValue V2 = Op.getOperand(1);
6572
6573 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006574 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006575
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006576 // Handle splat operations
6577 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006578 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006579 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006580 // Special case, this is the only place now where it's allowed to return
6581 // a vector_shuffle operation without using a target specific node, because
6582 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6583 // this be moved to DAGCombine instead?
6584 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006585 return Op;
6586
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006587 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006588 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006589 if (Subtarget->hasAVX() && LD.getNode())
6590 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006591
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006592 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006593 if ((Size == 128 && NumElem <= 4) ||
6594 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006595 return SDValue();
6596
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006597 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006598 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006599 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006600
6601 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6602 // do it!
6603 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6604 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6605 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006606 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006607 } else if ((VT == MVT::v4i32 ||
6608 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006609 // FIXME: Figure out a cleaner way to do this.
6610 // Try to make use of movq to zero out the top part.
6611 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6612 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6613 if (NewOp.getNode()) {
6614 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6615 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6616 DAG, Subtarget, dl);
6617 }
6618 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6619 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6620 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6621 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6622 DAG, Subtarget, dl);
6623 }
6624 }
6625 return SDValue();
6626}
6627
Dan Gohman475871a2008-07-27 21:46:04 +00006628SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006629X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006630 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006631 SDValue V1 = Op.getOperand(0);
6632 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006633 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006634 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006635 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006637 bool V1IsSplat = false;
6638 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006639 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topper6347e862011-11-21 06:57:39 +00006640 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006641 MachineFunction &MF = DAG.getMachineFunction();
6642 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006643
Craig Topper3426a3e2011-11-14 06:46:21 +00006644 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006645
Craig Topper38034c52011-11-26 22:55:48 +00006646 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6647
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006648 // Vector shuffle lowering takes 3 steps:
6649 //
6650 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6651 // narrowing and commutation of operands should be handled.
6652 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6653 // shuffle nodes.
6654 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6655 // so the shuffle can be broken into other shuffles and the legalizer can
6656 // try the lowering again.
6657 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006658 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006659 // be matched during isel, all of them must be converted to a target specific
6660 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006661
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006662 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6663 // narrowing and commutation of operands should be handled. The actual code
6664 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006665 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006666 if (NewOp.getNode())
6667 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006668
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006669 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6670 // unpckh_undef). Only use pshufd if speed is more important than size.
6671 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006672 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6673 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006674 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006675 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6676 DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006677
Craig Topperc0d82852011-11-22 00:44:41 +00006678 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006679 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006680 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006681
Dale Johannesen0488fb62010-09-30 23:57:10 +00006682 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006683 return getMOVHighToLow(Op, dl, DAG);
6684
6685 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006686 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006687 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper6347e862011-11-21 06:57:39 +00006688 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6689 DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006690
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006691 if (X86::isPSHUFDMask(SVOp)) {
6692 // The actual implementation will match the mask in the if above and then
6693 // during isel it can match several different instructions, not only pshufd
6694 // as its name says, sad but true, emulate the behavior for now...
6695 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6696 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6697
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006698 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6699
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006700 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006701 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6702
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006703 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6704 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006705 }
Eric Christopherfd179292009-08-27 18:07:15 +00006706
Evan Chengf26ffe92008-05-29 08:22:04 +00006707 // Check if this can be converted into a logical shift.
6708 bool isLeft = false;
6709 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006710 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006711 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006712 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006713 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006714 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006715 EVT EltVT = VT.getVectorElementType();
6716 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006717 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006718 }
Eric Christopherfd179292009-08-27 18:07:15 +00006719
Nate Begeman9008ca62009-04-27 18:41:29 +00006720 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006721 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006722 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006723 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006724 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006725 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6726
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006727 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006728 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6729 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006730 }
Eric Christopherfd179292009-08-27 18:07:15 +00006731
Nate Begeman9008ca62009-04-27 18:41:29 +00006732 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006733 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006734 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006735
Dale Johannesen0488fb62010-09-30 23:57:10 +00006736 if (X86::isMOVHLPSMask(SVOp))
6737 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006738
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006739 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006740 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006741
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006742 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006743 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006744
Dale Johannesen0488fb62010-09-30 23:57:10 +00006745 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006746 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006747
Nate Begeman9008ca62009-04-27 18:41:29 +00006748 if (ShouldXformToMOVHLPS(SVOp) ||
6749 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6750 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006751
Evan Chengf26ffe92008-05-29 08:22:04 +00006752 if (isShift) {
6753 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006754 EVT EltVT = VT.getVectorElementType();
6755 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006756 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006757 }
Eric Christopherfd179292009-08-27 18:07:15 +00006758
Evan Cheng9eca5e82006-10-25 21:49:50 +00006759 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006760 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6761 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006762 V1IsSplat = isSplatVector(V1.getNode());
6763 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006764
Chris Lattner8a594482007-11-25 00:24:49 +00006765 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006766 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006767 Op = CommuteVectorShuffle(SVOp, DAG);
6768 SVOp = cast<ShuffleVectorSDNode>(Op);
6769 V1 = SVOp->getOperand(0);
6770 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006771 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006772 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006773 }
6774
Nate Begeman9008ca62009-04-27 18:41:29 +00006775 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6776 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006777 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006778 return V1;
6779 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6780 // the instruction selector will not match, so get a canonical MOVL with
6781 // swapped operands to undo the commute.
6782 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006783 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006784
Craig Topperc0d82852011-11-22 00:44:41 +00006785 if (X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006786 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V2,
6787 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006788
Craig Topperc0d82852011-11-22 00:44:41 +00006789 if (X86::isUNPCKHMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006790 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V2,
6791 DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006792
Evan Cheng9bbbb982006-10-25 20:48:19 +00006793 if (V2IsSplat) {
6794 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006795 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006796 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006797 SDValue NewMask = NormalizeMask(SVOp, DAG);
6798 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6799 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006800 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006801 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006802 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006803 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 }
6805 }
6806 }
6807
Evan Cheng9eca5e82006-10-25 21:49:50 +00006808 if (Commuted) {
6809 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006810 // FIXME: this seems wrong.
6811 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6812 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006813
Craig Topperc0d82852011-11-22 00:44:41 +00006814 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006815 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V2, V1,
6816 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006817
Craig Topperc0d82852011-11-22 00:44:41 +00006818 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006819 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V2, V1,
6820 DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006821 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006822
Nate Begeman9008ca62009-04-27 18:41:29 +00006823 // Normalize the node to match x86 shuffle ops if needed
Craig Topper71c4c122011-11-28 01:14:24 +00006824 if (!V2IsUndef && (isCommutedSHUFP(SVOp) ||
6825 isCommutedVSHUFPY(SVOp, Subtarget->hasAVX())))
Nate Begeman9008ca62009-04-27 18:41:29 +00006826 return CommuteVectorShuffle(SVOp, DAG);
6827
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006828 // The checks below are all present in isShuffleMaskLegal, but they are
6829 // inlined here right now to enable us to directly emit target specific
6830 // nodes, and remove one by one until they don't return Op anymore.
6831 SmallVector<int, 16> M;
6832 SVOp->getMask(M);
6833
Craig Topperc0d82852011-11-22 00:44:41 +00006834 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006835 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6836 X86::getShufflePALIGNRImmediate(SVOp),
6837 DAG);
6838
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006839 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6840 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006841 if (VT == MVT::v2f64)
Craig Topper06cb6802011-11-26 20:47:44 +00006842 return getTargetShuffleNode(X86ISD::UNPCKLP, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006843 if (VT == MVT::v2i64)
Craig Topper06cb6802011-11-26 20:47:44 +00006844 return getTargetShuffleNode(X86ISD::PUNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006845 }
6846
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006847 if (isPSHUFHWMask(M, VT))
6848 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6849 X86::getShufflePSHUFHWImmediate(SVOp),
6850 DAG);
6851
6852 if (isPSHUFLWMask(M, VT))
6853 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6854 X86::getShufflePSHUFLWImmediate(SVOp),
6855 DAG);
6856
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006857 if (isSHUFPMask(M, VT))
6858 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6859 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006860
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006861 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006862 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6863 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006864 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006865 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6866 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006867
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006868 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006869 // Generate target specific nodes for 128 or 256-bit shuffles only
6870 // supported in the AVX instruction set.
6871 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006872
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006873 // Handle VMOVDDUPY permutations
6874 if (isMOVDDUPYMask(SVOp, Subtarget))
6875 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6876
Craig Topper70b883b2011-11-28 10:14:51 +00006877 // Handle VPERMILPS/D* permutations
6878 if (isVPERMILPMask(M, VT, Subtarget->hasAVX()))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006879 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006880 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006881
Craig Topper70b883b2011-11-28 10:14:51 +00006882 // Handle VPERM2F128/VPERM2I128 permutations
6883 if (isVPERM2X128Mask(M, VT, Subtarget->hasAVX()))
6884 return getTargetShuffleNode(getVPERM2X128Opcode(VT, HasAVX2), dl, VT, V1,
6885 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006886
Craig Topper70b883b2011-11-28 10:14:51 +00006887 // Handle VSHUFPS/DY permutations
Craig Topper71c4c122011-11-28 01:14:24 +00006888 if (isVSHUFPYMask(M, VT, Subtarget->hasAVX()))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006889 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006890 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006891
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006892 //===--------------------------------------------------------------------===//
6893 // Since no target specific shuffle was selected for this generic one,
6894 // lower it into other known shuffles. FIXME: this isn't true yet, but
6895 // this is the plan.
6896 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006897
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006898 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6899 if (VT == MVT::v8i16) {
6900 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6901 if (NewOp.getNode())
6902 return NewOp;
6903 }
6904
6905 if (VT == MVT::v16i8) {
6906 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6907 if (NewOp.getNode())
6908 return NewOp;
6909 }
6910
6911 // Handle all 128-bit wide vectors with 4 elements, and match them with
6912 // several different shuffle types.
6913 if (NumElems == 4 && VT.getSizeInBits() == 128)
6914 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6915
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006916 // Handle general 256-bit shuffles
6917 if (VT.is256BitVector())
6918 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6919
Dan Gohman475871a2008-07-27 21:46:04 +00006920 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006921}
6922
Dan Gohman475871a2008-07-27 21:46:04 +00006923SDValue
6924X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006925 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006926 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006927 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006928
6929 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6930 return SDValue();
6931
Duncan Sands83ec4b62008-06-06 12:08:01 +00006932 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006933 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006934 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006935 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006936 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006937 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006938 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006939 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6940 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6941 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006942 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6943 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006944 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006945 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006946 Op.getOperand(0)),
6947 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006948 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006949 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006950 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006951 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006952 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006954 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6955 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006956 // result has a single use which is a store or a bitcast to i32. And in
6957 // the case of a store, it's not worth it if the index is a constant 0,
6958 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006959 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006960 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006961 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006962 if ((User->getOpcode() != ISD::STORE ||
6963 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6964 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006965 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006966 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006967 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006968 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006969 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006970 Op.getOperand(0)),
6971 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006972 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006973 } else if (VT == MVT::i32 || VT == MVT::i64) {
6974 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006975 if (isa<ConstantSDNode>(Op.getOperand(1)))
6976 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006977 }
Dan Gohman475871a2008-07-27 21:46:04 +00006978 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006979}
6980
6981
Dan Gohman475871a2008-07-27 21:46:04 +00006982SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006983X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6984 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006985 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006986 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006987
David Greene74a579d2011-02-10 16:57:36 +00006988 SDValue Vec = Op.getOperand(0);
6989 EVT VecVT = Vec.getValueType();
6990
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006991 // If this is a 256-bit vector result, first extract the 128-bit vector and
6992 // then extract the element from the 128-bit vector.
6993 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006994 DebugLoc dl = Op.getNode()->getDebugLoc();
6995 unsigned NumElems = VecVT.getVectorNumElements();
6996 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006997 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6998
6999 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007000 bool Upper = IdxVal >= NumElems/2;
7001 Vec = Extract128BitVector(Vec,
7002 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007003
David Greene74a579d2011-02-10 16:57:36 +00007004 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007005 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00007006 }
7007
7008 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
7009
Craig Topperc0d82852011-11-22 00:44:41 +00007010 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007011 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007012 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007013 return Res;
7014 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007015
Owen Andersone50ed302009-08-10 22:56:29 +00007016 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007017 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007018 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007019 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007020 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007021 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007022 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007023 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7024 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007025 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007026 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007027 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007028 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007029 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007030 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007031 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007032 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007033 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007034 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007035 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007036 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007037 if (Idx == 0)
7038 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007039
Evan Cheng0db9fe62006-04-25 20:13:52 +00007040 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007041 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007042 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007043 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007044 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007045 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007046 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007047 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007048 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7049 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7050 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007051 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007052 if (Idx == 0)
7053 return Op;
7054
7055 // UNPCKHPD the element to the lowest double word, then movsd.
7056 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7057 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007058 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007059 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007060 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007061 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007062 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007063 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007064 }
7065
Dan Gohman475871a2008-07-27 21:46:04 +00007066 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007067}
7068
Dan Gohman475871a2008-07-27 21:46:04 +00007069SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007070X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7071 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007072 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007073 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007074 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007075
Dan Gohman475871a2008-07-27 21:46:04 +00007076 SDValue N0 = Op.getOperand(0);
7077 SDValue N1 = Op.getOperand(1);
7078 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007079
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007080 if (VT.getSizeInBits() == 256)
7081 return SDValue();
7082
Dan Gohman8a55ce42009-09-23 21:02:20 +00007083 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007084 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007085 unsigned Opc;
7086 if (VT == MVT::v8i16)
7087 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007088 else if (VT == MVT::v16i8)
7089 Opc = X86ISD::PINSRB;
7090 else
7091 Opc = X86ISD::PINSRB;
7092
Nate Begeman14d12ca2008-02-11 04:19:36 +00007093 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7094 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007095 if (N1.getValueType() != MVT::i32)
7096 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7097 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007098 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007099 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007100 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007101 // Bits [7:6] of the constant are the source select. This will always be
7102 // zero here. The DAG Combiner may combine an extract_elt index into these
7103 // bits. For example (insert (extract, 3), 2) could be matched by putting
7104 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007105 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007106 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007107 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007108 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007109 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007110 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007111 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007112 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007113 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7114 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007115 // PINSR* works with constant index.
7116 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007117 }
Dan Gohman475871a2008-07-27 21:46:04 +00007118 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007119}
7120
Dan Gohman475871a2008-07-27 21:46:04 +00007121SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007122X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007123 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007124 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007125
David Greene6b381262011-02-09 15:32:06 +00007126 DebugLoc dl = Op.getDebugLoc();
7127 SDValue N0 = Op.getOperand(0);
7128 SDValue N1 = Op.getOperand(1);
7129 SDValue N2 = Op.getOperand(2);
7130
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007131 // If this is a 256-bit vector result, first extract the 128-bit vector,
7132 // insert the element into the extracted half and then place it back.
7133 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007134 if (!isa<ConstantSDNode>(N2))
7135 return SDValue();
7136
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007137 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007138 unsigned NumElems = VT.getVectorNumElements();
7139 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007140 bool Upper = IdxVal >= NumElems/2;
7141 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7142 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007143
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007144 // Insert the element into the desired half.
7145 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7146 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007147
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007148 // Insert the changed part back to the 256-bit vector
7149 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007150 }
7151
Craig Topperc0d82852011-11-22 00:44:41 +00007152 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007153 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7154
Dan Gohman8a55ce42009-09-23 21:02:20 +00007155 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007156 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007157
Dan Gohman8a55ce42009-09-23 21:02:20 +00007158 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007159 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7160 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007161 if (N1.getValueType() != MVT::i32)
7162 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7163 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007164 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007165 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007166 }
Dan Gohman475871a2008-07-27 21:46:04 +00007167 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007168}
7169
Dan Gohman475871a2008-07-27 21:46:04 +00007170SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007171X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007172 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007173 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007174 EVT OpVT = Op.getValueType();
7175
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007176 // If this is a 256-bit vector result, first insert into a 128-bit
7177 // vector and then insert into the 256-bit vector.
7178 if (OpVT.getSizeInBits() > 128) {
7179 // Insert into a 128-bit vector.
7180 EVT VT128 = EVT::getVectorVT(*Context,
7181 OpVT.getVectorElementType(),
7182 OpVT.getVectorNumElements() / 2);
7183
7184 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7185
7186 // Insert the 128-bit vector.
7187 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7188 DAG.getConstant(0, MVT::i32),
7189 DAG, dl);
7190 }
7191
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007192 if (Op.getValueType() == MVT::v1i64 &&
7193 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007194 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007195
Owen Anderson825b72b2009-08-11 20:47:22 +00007196 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007197 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7198 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007199 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007200 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007201}
7202
David Greene91585092011-01-26 15:38:49 +00007203// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7204// a simple subregister reference or explicit instructions to grab
7205// upper bits of a vector.
7206SDValue
7207X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7208 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007209 DebugLoc dl = Op.getNode()->getDebugLoc();
7210 SDValue Vec = Op.getNode()->getOperand(0);
7211 SDValue Idx = Op.getNode()->getOperand(1);
7212
7213 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7214 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7215 return Extract128BitVector(Vec, Idx, DAG, dl);
7216 }
David Greene91585092011-01-26 15:38:49 +00007217 }
7218 return SDValue();
7219}
7220
David Greenecfe33c42011-01-26 19:13:22 +00007221// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7222// simple superregister reference or explicit instructions to insert
7223// the upper bits of a vector.
7224SDValue
7225X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7226 if (Subtarget->hasAVX()) {
7227 DebugLoc dl = Op.getNode()->getDebugLoc();
7228 SDValue Vec = Op.getNode()->getOperand(0);
7229 SDValue SubVec = Op.getNode()->getOperand(1);
7230 SDValue Idx = Op.getNode()->getOperand(2);
7231
7232 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7233 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007234 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007235 }
7236 }
7237 return SDValue();
7238}
7239
Bill Wendling056292f2008-09-16 21:48:12 +00007240// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7241// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7242// one of the above mentioned nodes. It has to be wrapped because otherwise
7243// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7244// be used to form addressing mode. These wrapped nodes will be selected
7245// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007246SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007247X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007248 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007249
Chris Lattner41621a22009-06-26 19:22:52 +00007250 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7251 // global base reg.
7252 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007253 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007254 CodeModel::Model M = getTargetMachine().getCodeModel();
7255
Chris Lattner4f066492009-07-11 20:29:19 +00007256 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007257 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007258 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007259 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007260 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007261 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007262 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007263
Evan Cheng1606e8e2009-03-13 07:51:59 +00007264 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007265 CP->getAlignment(),
7266 CP->getOffset(), OpFlag);
7267 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007268 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007269 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007270 if (OpFlag) {
7271 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007272 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007273 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007274 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007275 }
7276
7277 return Result;
7278}
7279
Dan Gohmand858e902010-04-17 15:26:15 +00007280SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007281 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007282
Chris Lattner18c59872009-06-27 04:16:01 +00007283 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7284 // global base reg.
7285 unsigned char OpFlag = 0;
7286 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007287 CodeModel::Model M = getTargetMachine().getCodeModel();
7288
Chris Lattner4f066492009-07-11 20:29:19 +00007289 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007290 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007291 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007292 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007293 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007294 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007295 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007296
Chris Lattner18c59872009-06-27 04:16:01 +00007297 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7298 OpFlag);
7299 DebugLoc DL = JT->getDebugLoc();
7300 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007301
Chris Lattner18c59872009-06-27 04:16:01 +00007302 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007303 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007304 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7305 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007306 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007307 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007308
Chris Lattner18c59872009-06-27 04:16:01 +00007309 return Result;
7310}
7311
7312SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007313X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007314 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007315
Chris Lattner18c59872009-06-27 04:16:01 +00007316 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7317 // global base reg.
7318 unsigned char OpFlag = 0;
7319 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007320 CodeModel::Model M = getTargetMachine().getCodeModel();
7321
Chris Lattner4f066492009-07-11 20:29:19 +00007322 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007323 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7324 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7325 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007326 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007327 } else if (Subtarget->isPICStyleGOT()) {
7328 OpFlag = X86II::MO_GOT;
7329 } else if (Subtarget->isPICStyleStubPIC()) {
7330 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7331 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7332 OpFlag = X86II::MO_DARWIN_NONLAZY;
7333 }
Eric Christopherfd179292009-08-27 18:07:15 +00007334
Chris Lattner18c59872009-06-27 04:16:01 +00007335 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007336
Chris Lattner18c59872009-06-27 04:16:01 +00007337 DebugLoc DL = Op.getDebugLoc();
7338 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007339
7340
Chris Lattner18c59872009-06-27 04:16:01 +00007341 // With PIC, the address is actually $g + Offset.
7342 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007343 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007344 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7345 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007346 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007347 Result);
7348 }
Eric Christopherfd179292009-08-27 18:07:15 +00007349
Eli Friedman586272d2011-08-11 01:48:05 +00007350 // For symbols that require a load from a stub to get the address, emit the
7351 // load.
7352 if (isGlobalStubReference(OpFlag))
7353 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007354 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007355
Chris Lattner18c59872009-06-27 04:16:01 +00007356 return Result;
7357}
7358
Dan Gohman475871a2008-07-27 21:46:04 +00007359SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007360X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007361 // Create the TargetBlockAddressAddress node.
7362 unsigned char OpFlags =
7363 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007364 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007365 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007366 DebugLoc dl = Op.getDebugLoc();
7367 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7368 /*isTarget=*/true, OpFlags);
7369
Dan Gohmanf705adb2009-10-30 01:28:02 +00007370 if (Subtarget->isPICStyleRIPRel() &&
7371 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007372 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7373 else
7374 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007375
Dan Gohman29cbade2009-11-20 23:18:13 +00007376 // With PIC, the address is actually $g + Offset.
7377 if (isGlobalRelativeToPICBase(OpFlags)) {
7378 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7379 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7380 Result);
7381 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007382
7383 return Result;
7384}
7385
7386SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007387X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007388 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007389 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007390 // Create the TargetGlobalAddress node, folding in the constant
7391 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007392 unsigned char OpFlags =
7393 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007394 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007395 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007396 if (OpFlags == X86II::MO_NO_FLAG &&
7397 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007398 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007399 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007400 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007401 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007402 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007403 }
Eric Christopherfd179292009-08-27 18:07:15 +00007404
Chris Lattner4f066492009-07-11 20:29:19 +00007405 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007406 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007407 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7408 else
7409 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007410
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007411 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007412 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007413 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7414 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007415 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007417
Chris Lattner36c25012009-07-10 07:34:39 +00007418 // For globals that require a load from a stub to get the address, emit the
7419 // load.
7420 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007421 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007422 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007423
Dan Gohman6520e202008-10-18 02:06:02 +00007424 // If there was a non-zero offset that we didn't fold, create an explicit
7425 // addition for it.
7426 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007427 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007428 DAG.getConstant(Offset, getPointerTy()));
7429
Evan Cheng0db9fe62006-04-25 20:13:52 +00007430 return Result;
7431}
7432
Evan Chengda43bcf2008-09-24 00:05:32 +00007433SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007434X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007435 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007436 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007437 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007438}
7439
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007440static SDValue
7441GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007442 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007443 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007444 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007445 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007446 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007447 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007448 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007449 GA->getOffset(),
7450 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007451 if (InFlag) {
7452 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007453 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007454 } else {
7455 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007456 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007457 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007458
7459 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007460 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007461
Rafael Espindola15f1b662009-04-24 12:59:40 +00007462 SDValue Flag = Chain.getValue(1);
7463 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007464}
7465
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007466// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007467static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007468LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007469 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007470 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007471 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7472 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007473 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007474 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007475 InFlag = Chain.getValue(1);
7476
Chris Lattnerb903bed2009-06-26 21:20:29 +00007477 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007478}
7479
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007480// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007481static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007482LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007483 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007484 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7485 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007486}
7487
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007488// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7489// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007490static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007491 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007492 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007493 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007494
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007495 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7496 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7497 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007498
Michael J. Spencerec38de22010-10-10 22:04:20 +00007499 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007500 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007501 MachinePointerInfo(Ptr),
7502 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007503
Chris Lattnerb903bed2009-06-26 21:20:29 +00007504 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007505 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7506 // initialexec.
7507 unsigned WrapperKind = X86ISD::Wrapper;
7508 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007509 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007510 } else if (is64Bit) {
7511 assert(model == TLSModel::InitialExec);
7512 OperandFlags = X86II::MO_GOTTPOFF;
7513 WrapperKind = X86ISD::WrapperRIP;
7514 } else {
7515 assert(model == TLSModel::InitialExec);
7516 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007517 }
Eric Christopherfd179292009-08-27 18:07:15 +00007518
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007519 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7520 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007521 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007522 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007523 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007524 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007525
Rafael Espindola9a580232009-02-27 13:37:18 +00007526 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007527 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007528 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007529
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007530 // The address of the thread local variable is the add of the thread
7531 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007532 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007533}
7534
Dan Gohman475871a2008-07-27 21:46:04 +00007535SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007536X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007537
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007538 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007539 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007540
Eric Christopher30ef0e52010-06-03 04:07:48 +00007541 if (Subtarget->isTargetELF()) {
7542 // TODO: implement the "local dynamic" model
7543 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007544
Eric Christopher30ef0e52010-06-03 04:07:48 +00007545 // If GV is an alias then use the aliasee for determining
7546 // thread-localness.
7547 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7548 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007549
7550 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007551 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007552
Eric Christopher30ef0e52010-06-03 04:07:48 +00007553 switch (model) {
7554 case TLSModel::GeneralDynamic:
7555 case TLSModel::LocalDynamic: // not implemented
7556 if (Subtarget->is64Bit())
7557 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7558 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007559
Eric Christopher30ef0e52010-06-03 04:07:48 +00007560 case TLSModel::InitialExec:
7561 case TLSModel::LocalExec:
7562 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7563 Subtarget->is64Bit());
7564 }
7565 } else if (Subtarget->isTargetDarwin()) {
7566 // Darwin only has one model of TLS. Lower to that.
7567 unsigned char OpFlag = 0;
7568 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7569 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007570
Eric Christopher30ef0e52010-06-03 04:07:48 +00007571 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7572 // global base reg.
7573 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7574 !Subtarget->is64Bit();
7575 if (PIC32)
7576 OpFlag = X86II::MO_TLVP_PIC_BASE;
7577 else
7578 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007579 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007580 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007581 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007582 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007583 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007584
Eric Christopher30ef0e52010-06-03 04:07:48 +00007585 // With PIC32, the address is actually $g + Offset.
7586 if (PIC32)
7587 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7588 DAG.getNode(X86ISD::GlobalBaseReg,
7589 DebugLoc(), getPointerTy()),
7590 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007591
Eric Christopher30ef0e52010-06-03 04:07:48 +00007592 // Lowering the machine isd will make sure everything is in the right
7593 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007594 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007595 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007596 SDValue Args[] = { Chain, Offset };
7597 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007598
Eric Christopher30ef0e52010-06-03 04:07:48 +00007599 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7600 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7601 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007602
Eric Christopher30ef0e52010-06-03 04:07:48 +00007603 // And our return value (tls address) is in the standard call return value
7604 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007605 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007606 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7607 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007608 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007609
Eric Christopher30ef0e52010-06-03 04:07:48 +00007610 assert(false &&
7611 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007612
Torok Edwinc23197a2009-07-14 16:55:14 +00007613 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007614 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007615}
7616
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617
Nadav Rotem43012222011-05-11 08:12:09 +00007618/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007619/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007620SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007621 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007622 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007623 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007624 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007625 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007626 SDValue ShOpLo = Op.getOperand(0);
7627 SDValue ShOpHi = Op.getOperand(1);
7628 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007629 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007630 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007631 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007632
Dan Gohman475871a2008-07-27 21:46:04 +00007633 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007634 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007635 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7636 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007637 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007638 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7639 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007640 }
Evan Chenge3413162006-01-09 18:33:28 +00007641
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7643 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007644 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007645 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007646
Dan Gohman475871a2008-07-27 21:46:04 +00007647 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007649 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7650 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007651
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007652 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007653 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7654 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007655 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007656 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7657 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007658 }
7659
Dan Gohman475871a2008-07-27 21:46:04 +00007660 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007661 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007662}
Evan Chenga3195e82006-01-12 22:54:21 +00007663
Dan Gohmand858e902010-04-17 15:26:15 +00007664SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7665 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007666 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007667
Dale Johannesen0488fb62010-09-30 23:57:10 +00007668 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007669 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007670
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007672 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007673
Eli Friedman36df4992009-05-27 00:47:34 +00007674 // These are really Legal; return the operand so the caller accepts it as
7675 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007677 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007678 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007679 Subtarget->is64Bit()) {
7680 return Op;
7681 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007682
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007683 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007684 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007685 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007686 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007687 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007688 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007689 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007690 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007691 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007692 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7693}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007694
Owen Andersone50ed302009-08-10 22:56:29 +00007695SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007696 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007697 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007698 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007699 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007700 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007701 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007702 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007703 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007704 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007706
Chris Lattner492a43e2010-09-22 01:28:21 +00007707 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007708
Stuart Hastings84be9582011-06-02 15:57:11 +00007709 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7710 MachineMemOperand *MMO;
7711 if (FI) {
7712 int SSFI = FI->getIndex();
7713 MMO =
7714 DAG.getMachineFunction()
7715 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7716 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7717 } else {
7718 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7719 StackSlot = StackSlot.getOperand(1);
7720 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007721 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007722 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7723 X86ISD::FILD, DL,
7724 Tys, Ops, array_lengthof(Ops),
7725 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007726
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007727 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007728 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007729 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007730
7731 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7732 // shouldn't be necessary except that RFP cannot be live across
7733 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007734 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007735 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7736 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007737 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007739 SDValue Ops[] = {
7740 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7741 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007742 MachineMemOperand *MMO =
7743 DAG.getMachineFunction()
7744 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007745 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007746
Chris Lattner492a43e2010-09-22 01:28:21 +00007747 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7748 Ops, array_lengthof(Ops),
7749 Op.getValueType(), MMO);
7750 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007751 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007752 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007753 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007754
Evan Cheng0db9fe62006-04-25 20:13:52 +00007755 return Result;
7756}
7757
Bill Wendling8b8a6362009-01-17 03:56:04 +00007758// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007759SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7760 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007761 // This algorithm is not obvious. Here it is in C code, more or less:
7762 /*
7763 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7764 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7765 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007766
Bill Wendling8b8a6362009-01-17 03:56:04 +00007767 // Copy ints to xmm registers.
7768 __m128i xh = _mm_cvtsi32_si128( hi );
7769 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007770
Bill Wendling8b8a6362009-01-17 03:56:04 +00007771 // Combine into low half of a single xmm register.
7772 __m128i x = _mm_unpacklo_epi32( xh, xl );
7773 __m128d d;
7774 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007775
Bill Wendling8b8a6362009-01-17 03:56:04 +00007776 // Merge in appropriate exponents to give the integer bits the right
7777 // magnitude.
7778 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007779
Bill Wendling8b8a6362009-01-17 03:56:04 +00007780 // Subtract away the biases to deal with the IEEE-754 double precision
7781 // implicit 1.
7782 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007783
Bill Wendling8b8a6362009-01-17 03:56:04 +00007784 // All conversions up to here are exact. The correctly rounded result is
7785 // calculated using the current rounding mode using the following
7786 // horizontal add.
7787 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7788 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7789 // store doesn't really need to be here (except
7790 // maybe to zero the other double)
7791 return sd;
7792 }
7793 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007794
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007795 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007796 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007797
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007798 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007799 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007800 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7801 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7802 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7803 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007804 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007805 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007806
Bill Wendling8b8a6362009-01-17 03:56:04 +00007807 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007808 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007809 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007810 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007811 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007812 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007813 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007814
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7816 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007817 Op.getOperand(0),
7818 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007819 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7820 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007821 Op.getOperand(0),
7822 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007823 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7824 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007825 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007826 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007828 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007829 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007830 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007831 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007832 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007833
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007834 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007835 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007836 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7837 DAG.getUNDEF(MVT::v2f64), ShufMask);
7838 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7839 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007840 DAG.getIntPtrConstant(0));
7841}
7842
Bill Wendling8b8a6362009-01-17 03:56:04 +00007843// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007844SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7845 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007846 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007847 // FP constant to bias correct the final result.
7848 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007849 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007850
7851 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007852 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007853 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007854
Eli Friedmanf3704762011-08-29 21:15:46 +00007855 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007856 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7857 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007858
Owen Anderson825b72b2009-08-11 20:47:22 +00007859 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007860 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007861 DAG.getIntPtrConstant(0));
7862
7863 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007864 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007865 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007866 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007867 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007868 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007869 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007870 MVT::v2f64, Bias)));
7871 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007872 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007873 DAG.getIntPtrConstant(0));
7874
7875 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007876 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007877
7878 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007879 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007880
Owen Anderson825b72b2009-08-11 20:47:22 +00007881 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007882 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007883 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007884 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007885 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007886 }
7887
7888 // Handle final rounding.
7889 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007890}
7891
Dan Gohmand858e902010-04-17 15:26:15 +00007892SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7893 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007894 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007895 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007896
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007897 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007898 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7899 // the optimization here.
7900 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007901 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007902
Owen Andersone50ed302009-08-10 22:56:29 +00007903 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007904 EVT DstVT = Op.getValueType();
7905 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007906 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007907 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007908 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007909
7910 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007912 if (SrcVT == MVT::i32) {
7913 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7914 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7915 getPointerTy(), StackSlot, WordOff);
7916 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007917 StackSlot, MachinePointerInfo(),
7918 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007919 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007920 OffsetSlot, MachinePointerInfo(),
7921 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007922 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7923 return Fild;
7924 }
7925
7926 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7927 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007928 StackSlot, MachinePointerInfo(),
7929 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007930 // For i64 source, we need to add the appropriate power of 2 if the input
7931 // was negative. This is the same as the optimization in
7932 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7933 // we must be careful to do the computation in x87 extended precision, not
7934 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007935 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7936 MachineMemOperand *MMO =
7937 DAG.getMachineFunction()
7938 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7939 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007940
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007941 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7942 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007943 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7944 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007945
7946 APInt FF(32, 0x5F800000ULL);
7947
7948 // Check whether the sign bit is set.
7949 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7950 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7951 ISD::SETLT);
7952
7953 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7954 SDValue FudgePtr = DAG.getConstantPool(
7955 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7956 getPointerTy());
7957
7958 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7959 SDValue Zero = DAG.getIntPtrConstant(0);
7960 SDValue Four = DAG.getIntPtrConstant(4);
7961 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7962 Zero, Four);
7963 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7964
7965 // Load the value out, extending it from f32 to f80.
7966 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007967 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007968 FudgePtr, MachinePointerInfo::getConstantPool(),
7969 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007970 // Extend everything to 80 bits to force it to be done on x87.
7971 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7972 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007973}
7974
Dan Gohman475871a2008-07-27 21:46:04 +00007975std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007976FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007977 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007978
Owen Andersone50ed302009-08-10 22:56:29 +00007979 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007980
7981 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007982 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7983 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007984 }
7985
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7987 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007988 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007989
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007990 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007991 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007992 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007993 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007994 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007995 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007996 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007997 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007998
Evan Cheng87c89352007-10-15 20:11:21 +00007999 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
8000 // stack slot.
8001 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008002 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008003 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008004 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008005
Michael J. Spencerec38de22010-10-10 22:04:20 +00008006
8007
Evan Cheng0db9fe62006-04-25 20:13:52 +00008008 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008010 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008011 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8012 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8013 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008014 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008015
Dan Gohman475871a2008-07-27 21:46:04 +00008016 SDValue Chain = DAG.getEntryNode();
8017 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008018 EVT TheVT = Op.getOperand(0).getValueType();
8019 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008020 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008021 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008022 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008023 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008024 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008025 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008026 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008027 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008028
Chris Lattner492a43e2010-09-22 01:28:21 +00008029 MachineMemOperand *MMO =
8030 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8031 MachineMemOperand::MOLoad, MemSize, MemSize);
8032 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8033 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008034 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008035 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008036 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8037 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008038
Chris Lattner07290932010-09-22 01:05:16 +00008039 MachineMemOperand *MMO =
8040 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8041 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008042
Evan Cheng0db9fe62006-04-25 20:13:52 +00008043 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008044 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008045 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8046 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008047
Chris Lattner27a6c732007-11-24 07:07:01 +00008048 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008049}
8050
Dan Gohmand858e902010-04-17 15:26:15 +00008051SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8052 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008053 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008054 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008055
Eli Friedman948e95a2009-05-23 09:59:16 +00008056 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008057 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008058 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8059 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008060
Chris Lattner27a6c732007-11-24 07:07:01 +00008061 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008062 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008063 FIST, StackSlot, MachinePointerInfo(),
8064 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008065}
8066
Dan Gohmand858e902010-04-17 15:26:15 +00008067SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8068 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008069 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8070 SDValue FIST = Vals.first, StackSlot = Vals.second;
8071 assert(FIST.getNode() && "Unexpected failure");
8072
8073 // Load the result.
8074 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008075 FIST, StackSlot, MachinePointerInfo(),
8076 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008077}
8078
Dan Gohmand858e902010-04-17 15:26:15 +00008079SDValue X86TargetLowering::LowerFABS(SDValue Op,
8080 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008081 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008082 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008083 EVT VT = Op.getValueType();
8084 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008085 if (VT.isVector())
8086 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008087 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008088 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008089 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008090 CV.push_back(C);
8091 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008092 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008093 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008094 CV.push_back(C);
8095 CV.push_back(C);
8096 CV.push_back(C);
8097 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008098 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008099 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008100 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008101 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008102 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008103 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008104 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008105}
8106
Dan Gohmand858e902010-04-17 15:26:15 +00008107SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008108 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008109 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008110 EVT VT = Op.getValueType();
8111 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008112 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008113 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008114 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008115 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008116 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008117 CV.push_back(C);
8118 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008119 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008120 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008121 CV.push_back(C);
8122 CV.push_back(C);
8123 CV.push_back(C);
8124 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008125 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008126 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008127 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008128 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008129 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008130 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008131 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008132 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008133 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008134 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008135 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008136 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008137 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008138 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008139 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008140}
8141
Dan Gohmand858e902010-04-17 15:26:15 +00008142SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008143 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008144 SDValue Op0 = Op.getOperand(0);
8145 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008146 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008147 EVT VT = Op.getValueType();
8148 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008149
8150 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008151 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008152 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008153 SrcVT = VT;
8154 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008155 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008156 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008157 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008158 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008159 }
8160
8161 // At this point the operands and the result should have the same
8162 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008163
Evan Cheng68c47cb2007-01-05 07:55:56 +00008164 // First get the sign bit of second operand.
8165 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008166 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008167 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008169 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008170 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8171 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8172 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8173 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008174 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008175 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008176 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008177 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008178 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008179 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008180 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008181
8182 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008183 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008184 // Op0 is MVT::f32, Op1 is MVT::f64.
8185 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8186 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8187 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008188 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008189 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008190 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008191 }
8192
Evan Cheng73d6cf12007-01-05 21:37:56 +00008193 // Clear first operand sign bit.
8194 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008195 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008196 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8197 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008198 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008199 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8200 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8201 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8202 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008203 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008204 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008205 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008206 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008207 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008208 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008209 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008210
8211 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008212 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008213}
8214
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008215SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8216 SDValue N0 = Op.getOperand(0);
8217 DebugLoc dl = Op.getDebugLoc();
8218 EVT VT = Op.getValueType();
8219
8220 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8221 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8222 DAG.getConstant(1, VT));
8223 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8224}
8225
Dan Gohman076aee32009-03-04 19:44:21 +00008226/// Emit nodes that will be selected as "test Op0,Op0", or something
8227/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008228SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008229 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008230 DebugLoc dl = Op.getDebugLoc();
8231
Dan Gohman31125812009-03-07 01:58:32 +00008232 // CF and OF aren't always set the way we want. Determine which
8233 // of these we need.
8234 bool NeedCF = false;
8235 bool NeedOF = false;
8236 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008237 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008238 case X86::COND_A: case X86::COND_AE:
8239 case X86::COND_B: case X86::COND_BE:
8240 NeedCF = true;
8241 break;
8242 case X86::COND_G: case X86::COND_GE:
8243 case X86::COND_L: case X86::COND_LE:
8244 case X86::COND_O: case X86::COND_NO:
8245 NeedOF = true;
8246 break;
Dan Gohman31125812009-03-07 01:58:32 +00008247 }
8248
Dan Gohman076aee32009-03-04 19:44:21 +00008249 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008250 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8251 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008252 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8253 // Emit a CMP with 0, which is the TEST pattern.
8254 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8255 DAG.getConstant(0, Op.getValueType()));
8256
8257 unsigned Opcode = 0;
8258 unsigned NumOperands = 0;
8259 switch (Op.getNode()->getOpcode()) {
8260 case ISD::ADD:
8261 // Due to an isel shortcoming, be conservative if this add is likely to be
8262 // selected as part of a load-modify-store instruction. When the root node
8263 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8264 // uses of other nodes in the match, such as the ADD in this case. This
8265 // leads to the ADD being left around and reselected, with the result being
8266 // two adds in the output. Alas, even if none our users are stores, that
8267 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8268 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8269 // climbing the DAG back to the root, and it doesn't seem to be worth the
8270 // effort.
8271 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008272 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8273 if (UI->getOpcode() != ISD::CopyToReg &&
8274 UI->getOpcode() != ISD::SETCC &&
8275 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008276 goto default_case;
8277
8278 if (ConstantSDNode *C =
8279 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8280 // An add of one will be selected as an INC.
8281 if (C->getAPIntValue() == 1) {
8282 Opcode = X86ISD::INC;
8283 NumOperands = 1;
8284 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008285 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008286
8287 // An add of negative one (subtract of one) will be selected as a DEC.
8288 if (C->getAPIntValue().isAllOnesValue()) {
8289 Opcode = X86ISD::DEC;
8290 NumOperands = 1;
8291 break;
8292 }
Dan Gohman076aee32009-03-04 19:44:21 +00008293 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008294
8295 // Otherwise use a regular EFLAGS-setting add.
8296 Opcode = X86ISD::ADD;
8297 NumOperands = 2;
8298 break;
8299 case ISD::AND: {
8300 // If the primary and result isn't used, don't bother using X86ISD::AND,
8301 // because a TEST instruction will be better.
8302 bool NonFlagUse = false;
8303 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8304 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8305 SDNode *User = *UI;
8306 unsigned UOpNo = UI.getOperandNo();
8307 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8308 // Look pass truncate.
8309 UOpNo = User->use_begin().getOperandNo();
8310 User = *User->use_begin();
8311 }
8312
8313 if (User->getOpcode() != ISD::BRCOND &&
8314 User->getOpcode() != ISD::SETCC &&
8315 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8316 NonFlagUse = true;
8317 break;
8318 }
Dan Gohman076aee32009-03-04 19:44:21 +00008319 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008320
8321 if (!NonFlagUse)
8322 break;
8323 }
8324 // FALL THROUGH
8325 case ISD::SUB:
8326 case ISD::OR:
8327 case ISD::XOR:
8328 // Due to the ISEL shortcoming noted above, be conservative if this op is
8329 // likely to be selected as part of a load-modify-store instruction.
8330 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8331 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8332 if (UI->getOpcode() == ISD::STORE)
8333 goto default_case;
8334
8335 // Otherwise use a regular EFLAGS-setting instruction.
8336 switch (Op.getNode()->getOpcode()) {
8337 default: llvm_unreachable("unexpected operator!");
8338 case ISD::SUB: Opcode = X86ISD::SUB; break;
8339 case ISD::OR: Opcode = X86ISD::OR; break;
8340 case ISD::XOR: Opcode = X86ISD::XOR; break;
8341 case ISD::AND: Opcode = X86ISD::AND; break;
8342 }
8343
8344 NumOperands = 2;
8345 break;
8346 case X86ISD::ADD:
8347 case X86ISD::SUB:
8348 case X86ISD::INC:
8349 case X86ISD::DEC:
8350 case X86ISD::OR:
8351 case X86ISD::XOR:
8352 case X86ISD::AND:
8353 return SDValue(Op.getNode(), 1);
8354 default:
8355 default_case:
8356 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008357 }
8358
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008359 if (Opcode == 0)
8360 // Emit a CMP with 0, which is the TEST pattern.
8361 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8362 DAG.getConstant(0, Op.getValueType()));
8363
8364 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8365 SmallVector<SDValue, 4> Ops;
8366 for (unsigned i = 0; i != NumOperands; ++i)
8367 Ops.push_back(Op.getOperand(i));
8368
8369 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8370 DAG.ReplaceAllUsesWith(Op, New);
8371 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008372}
8373
8374/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8375/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008376SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008377 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008378 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8379 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008380 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008381
8382 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008383 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008384}
8385
Evan Chengd40d03e2010-01-06 19:38:29 +00008386/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8387/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008388SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8389 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008390 SDValue Op0 = And.getOperand(0);
8391 SDValue Op1 = And.getOperand(1);
8392 if (Op0.getOpcode() == ISD::TRUNCATE)
8393 Op0 = Op0.getOperand(0);
8394 if (Op1.getOpcode() == ISD::TRUNCATE)
8395 Op1 = Op1.getOperand(0);
8396
Evan Chengd40d03e2010-01-06 19:38:29 +00008397 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008398 if (Op1.getOpcode() == ISD::SHL)
8399 std::swap(Op0, Op1);
8400 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008401 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8402 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008403 // If we looked past a truncate, check that it's only truncating away
8404 // known zeros.
8405 unsigned BitWidth = Op0.getValueSizeInBits();
8406 unsigned AndBitWidth = And.getValueSizeInBits();
8407 if (BitWidth > AndBitWidth) {
8408 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8409 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8410 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8411 return SDValue();
8412 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008413 LHS = Op1;
8414 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008415 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008416 } else if (Op1.getOpcode() == ISD::Constant) {
8417 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008418 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008419 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008420
8421 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008422 LHS = AndLHS.getOperand(0);
8423 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008424 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008425
8426 // Use BT if the immediate can't be encoded in a TEST instruction.
8427 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8428 LHS = AndLHS;
8429 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8430 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008431 }
Evan Cheng0488db92007-09-25 01:57:46 +00008432
Evan Chengd40d03e2010-01-06 19:38:29 +00008433 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008434 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008435 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008436 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008437 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008438 // Also promote i16 to i32 for performance / code size reason.
8439 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008440 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008441 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008442
Evan Chengd40d03e2010-01-06 19:38:29 +00008443 // If the operand types disagree, extend the shift amount to match. Since
8444 // BT ignores high bits (like shifts) we can use anyextend.
8445 if (LHS.getValueType() != RHS.getValueType())
8446 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008447
Evan Chengd40d03e2010-01-06 19:38:29 +00008448 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8449 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8450 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8451 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008452 }
8453
Evan Cheng54de3ea2010-01-05 06:52:31 +00008454 return SDValue();
8455}
8456
Dan Gohmand858e902010-04-17 15:26:15 +00008457SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008458
8459 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8460
Evan Cheng54de3ea2010-01-05 06:52:31 +00008461 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8462 SDValue Op0 = Op.getOperand(0);
8463 SDValue Op1 = Op.getOperand(1);
8464 DebugLoc dl = Op.getDebugLoc();
8465 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8466
8467 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008468 // Lower (X & (1 << N)) == 0 to BT(X, N).
8469 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8470 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008471 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008472 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008473 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008474 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8475 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8476 if (NewSetCC.getNode())
8477 return NewSetCC;
8478 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008479
Chris Lattner481eebc2010-12-19 21:23:48 +00008480 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8481 // these.
8482 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008483 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008484 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8485 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008486
Chris Lattner481eebc2010-12-19 21:23:48 +00008487 // If the input is a setcc, then reuse the input setcc or use a new one with
8488 // the inverted condition.
8489 if (Op0.getOpcode() == X86ISD::SETCC) {
8490 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8491 bool Invert = (CC == ISD::SETNE) ^
8492 cast<ConstantSDNode>(Op1)->isNullValue();
8493 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008494
Evan Cheng2c755ba2010-02-27 07:36:59 +00008495 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008496 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8497 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8498 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008499 }
8500
Evan Chenge5b51ac2010-04-17 06:13:15 +00008501 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008502 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008503 if (X86CC == X86::COND_INVALID)
8504 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008505
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008506 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008507 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008508 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008509}
8510
Craig Topper89af15e2011-09-18 08:03:58 +00008511// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008512// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008513static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008514 EVT VT = Op.getValueType();
8515
Duncan Sands28b77e92011-09-06 19:07:46 +00008516 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008517 "Unsupported value type for operation");
8518
8519 int NumElems = VT.getVectorNumElements();
8520 DebugLoc dl = Op.getDebugLoc();
8521 SDValue CC = Op.getOperand(2);
8522 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8523 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8524
8525 // Extract the LHS vectors
8526 SDValue LHS = Op.getOperand(0);
8527 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8528 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8529
8530 // Extract the RHS vectors
8531 SDValue RHS = Op.getOperand(1);
8532 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8533 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8534
8535 // Issue the operation on the smaller types and concatenate the result back
8536 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8537 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8538 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8539 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8540 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8541}
8542
8543
Dan Gohmand858e902010-04-17 15:26:15 +00008544SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008545 SDValue Cond;
8546 SDValue Op0 = Op.getOperand(0);
8547 SDValue Op1 = Op.getOperand(1);
8548 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008549 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008550 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8551 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008552 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008553
8554 if (isFP) {
8555 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008556 EVT EltVT = Op0.getValueType().getVectorElementType();
8557 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8558
8559 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008560 bool Swap = false;
8561
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008562 // SSE Condition code mapping:
8563 // 0 - EQ
8564 // 1 - LT
8565 // 2 - LE
8566 // 3 - UNORD
8567 // 4 - NEQ
8568 // 5 - NLT
8569 // 6 - NLE
8570 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008571 switch (SetCCOpcode) {
8572 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008573 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008574 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008575 case ISD::SETOGT:
8576 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008577 case ISD::SETLT:
8578 case ISD::SETOLT: SSECC = 1; break;
8579 case ISD::SETOGE:
8580 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008581 case ISD::SETLE:
8582 case ISD::SETOLE: SSECC = 2; break;
8583 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008584 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008585 case ISD::SETNE: SSECC = 4; break;
8586 case ISD::SETULE: Swap = true;
8587 case ISD::SETUGE: SSECC = 5; break;
8588 case ISD::SETULT: Swap = true;
8589 case ISD::SETUGT: SSECC = 6; break;
8590 case ISD::SETO: SSECC = 7; break;
8591 }
8592 if (Swap)
8593 std::swap(Op0, Op1);
8594
Nate Begemanfb8ead02008-07-25 19:05:58 +00008595 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008596 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008597 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008598 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008599 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8600 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008601 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008602 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008603 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008604 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8605 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008606 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008607 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008608 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008609 }
8610 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008611 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008612 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008613
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008614 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008615 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008616 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008617
Nate Begeman30a0de92008-07-17 16:51:19 +00008618 // We are handling one of the integer comparisons here. Since SSE only has
8619 // GT and EQ comparisons for integer, swapping operands and multiple
8620 // operations may be required for some comparisons.
8621 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8622 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008623
Craig Topper0a150352011-11-09 08:06:13 +00008624 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008625 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008626 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8627 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8628 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8629 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008630 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008631
Nate Begeman30a0de92008-07-17 16:51:19 +00008632 switch (SetCCOpcode) {
8633 default: break;
8634 case ISD::SETNE: Invert = true;
8635 case ISD::SETEQ: Opc = EQOpc; break;
8636 case ISD::SETLT: Swap = true;
8637 case ISD::SETGT: Opc = GTOpc; break;
8638 case ISD::SETGE: Swap = true;
8639 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8640 case ISD::SETULT: Swap = true;
8641 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8642 case ISD::SETUGE: Swap = true;
8643 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8644 }
8645 if (Swap)
8646 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008647
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008648 // Check that the operation in question is available (most are plain SSE2,
8649 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008650 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008651 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008652 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008653 return SDValue();
8654
Nate Begeman30a0de92008-07-17 16:51:19 +00008655 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8656 // bits of the inputs before performing those operations.
8657 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008658 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008659 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8660 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008661 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008662 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8663 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008664 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8665 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008666 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008667
Dale Johannesenace16102009-02-03 19:33:06 +00008668 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008669
8670 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008671 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008672 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008673
Nate Begeman30a0de92008-07-17 16:51:19 +00008674 return Result;
8675}
Evan Cheng0488db92007-09-25 01:57:46 +00008676
Evan Cheng370e5342008-12-03 08:38:43 +00008677// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008678static bool isX86LogicalCmp(SDValue Op) {
8679 unsigned Opc = Op.getNode()->getOpcode();
8680 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8681 return true;
8682 if (Op.getResNo() == 1 &&
8683 (Opc == X86ISD::ADD ||
8684 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008685 Opc == X86ISD::ADC ||
8686 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008687 Opc == X86ISD::SMUL ||
8688 Opc == X86ISD::UMUL ||
8689 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008690 Opc == X86ISD::DEC ||
8691 Opc == X86ISD::OR ||
8692 Opc == X86ISD::XOR ||
8693 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008694 return true;
8695
Chris Lattner9637d5b2010-12-05 07:49:54 +00008696 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8697 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008698
Dan Gohman076aee32009-03-04 19:44:21 +00008699 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008700}
8701
Chris Lattnera2b56002010-12-05 01:23:24 +00008702static bool isZero(SDValue V) {
8703 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8704 return C && C->isNullValue();
8705}
8706
Chris Lattner96908b12010-12-05 02:00:51 +00008707static bool isAllOnes(SDValue V) {
8708 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8709 return C && C->isAllOnesValue();
8710}
8711
Dan Gohmand858e902010-04-17 15:26:15 +00008712SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008713 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008714 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008715 SDValue Op1 = Op.getOperand(1);
8716 SDValue Op2 = Op.getOperand(2);
8717 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008718 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008719
Dan Gohman1a492952009-10-20 16:22:37 +00008720 if (Cond.getOpcode() == ISD::SETCC) {
8721 SDValue NewCond = LowerSETCC(Cond, DAG);
8722 if (NewCond.getNode())
8723 Cond = NewCond;
8724 }
Evan Cheng734503b2006-09-11 02:19:56 +00008725
Chris Lattnera2b56002010-12-05 01:23:24 +00008726 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008727 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008728 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008729 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008730 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008731 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8732 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008733 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008734
Chris Lattnera2b56002010-12-05 01:23:24 +00008735 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008736
8737 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008738 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8739 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008740
8741 SDValue CmpOp0 = Cmp.getOperand(0);
8742 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8743 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008744
Chris Lattner96908b12010-12-05 02:00:51 +00008745 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008746 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8747 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008748
Chris Lattner96908b12010-12-05 02:00:51 +00008749 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8750 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008751
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008752 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008753 if (N2C == 0 || !N2C->isNullValue())
8754 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8755 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008756 }
8757 }
8758
Chris Lattnera2b56002010-12-05 01:23:24 +00008759 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008760 if (Cond.getOpcode() == ISD::AND &&
8761 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8762 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008763 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008764 Cond = Cond.getOperand(0);
8765 }
8766
Evan Cheng3f41d662007-10-08 22:16:29 +00008767 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8768 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008769 unsigned CondOpcode = Cond.getOpcode();
8770 if (CondOpcode == X86ISD::SETCC ||
8771 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008772 CC = Cond.getOperand(0);
8773
Dan Gohman475871a2008-07-27 21:46:04 +00008774 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008775 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008776 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008777
Evan Cheng3f41d662007-10-08 22:16:29 +00008778 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008779 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008780 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008781 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008782
Chris Lattnerd1980a52009-03-12 06:52:53 +00008783 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8784 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008785 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008786 addTest = false;
8787 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008788 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8789 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8790 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8791 Cond.getOperand(0).getValueType() != MVT::i8)) {
8792 SDValue LHS = Cond.getOperand(0);
8793 SDValue RHS = Cond.getOperand(1);
8794 unsigned X86Opcode;
8795 unsigned X86Cond;
8796 SDVTList VTs;
8797 switch (CondOpcode) {
8798 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8799 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8800 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8801 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8802 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8803 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8804 default: llvm_unreachable("unexpected overflowing operator");
8805 }
8806 if (CondOpcode == ISD::UMULO)
8807 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8808 MVT::i32);
8809 else
8810 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8811
8812 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8813
8814 if (CondOpcode == ISD::UMULO)
8815 Cond = X86Op.getValue(2);
8816 else
8817 Cond = X86Op.getValue(1);
8818
8819 CC = DAG.getConstant(X86Cond, MVT::i8);
8820 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008821 }
8822
8823 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008824 // Look pass the truncate.
8825 if (Cond.getOpcode() == ISD::TRUNCATE)
8826 Cond = Cond.getOperand(0);
8827
8828 // We know the result of AND is compared against zero. Try to match
8829 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008830 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008831 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008832 if (NewSetCC.getNode()) {
8833 CC = NewSetCC.getOperand(0);
8834 Cond = NewSetCC.getOperand(1);
8835 addTest = false;
8836 }
8837 }
8838 }
8839
8840 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008841 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008842 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008843 }
8844
Benjamin Kramere915ff32010-12-22 23:09:28 +00008845 // a < b ? -1 : 0 -> RES = ~setcc_carry
8846 // a < b ? 0 : -1 -> RES = setcc_carry
8847 // a >= b ? -1 : 0 -> RES = setcc_carry
8848 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8849 if (Cond.getOpcode() == X86ISD::CMP) {
8850 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8851
8852 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8853 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8854 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8855 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8856 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8857 return DAG.getNOT(DL, Res, Res.getValueType());
8858 return Res;
8859 }
8860 }
8861
Evan Cheng0488db92007-09-25 01:57:46 +00008862 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8863 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008864 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008865 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008866 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008867}
8868
Evan Cheng370e5342008-12-03 08:38:43 +00008869// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8870// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8871// from the AND / OR.
8872static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8873 Opc = Op.getOpcode();
8874 if (Opc != ISD::OR && Opc != ISD::AND)
8875 return false;
8876 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8877 Op.getOperand(0).hasOneUse() &&
8878 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8879 Op.getOperand(1).hasOneUse());
8880}
8881
Evan Cheng961d6d42009-02-02 08:19:07 +00008882// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8883// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008884static bool isXor1OfSetCC(SDValue Op) {
8885 if (Op.getOpcode() != ISD::XOR)
8886 return false;
8887 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8888 if (N1C && N1C->getAPIntValue() == 1) {
8889 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8890 Op.getOperand(0).hasOneUse();
8891 }
8892 return false;
8893}
8894
Dan Gohmand858e902010-04-17 15:26:15 +00008895SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008896 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008897 SDValue Chain = Op.getOperand(0);
8898 SDValue Cond = Op.getOperand(1);
8899 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008900 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008901 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008902 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008903
Dan Gohman1a492952009-10-20 16:22:37 +00008904 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008905 // Check for setcc([su]{add,sub,mul}o == 0).
8906 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8907 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8908 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8909 Cond.getOperand(0).getResNo() == 1 &&
8910 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8911 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8912 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8913 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8914 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8915 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8916 Inverted = true;
8917 Cond = Cond.getOperand(0);
8918 } else {
8919 SDValue NewCond = LowerSETCC(Cond, DAG);
8920 if (NewCond.getNode())
8921 Cond = NewCond;
8922 }
Dan Gohman1a492952009-10-20 16:22:37 +00008923 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008924#if 0
8925 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008926 else if (Cond.getOpcode() == X86ISD::ADD ||
8927 Cond.getOpcode() == X86ISD::SUB ||
8928 Cond.getOpcode() == X86ISD::SMUL ||
8929 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008930 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008931#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008932
Evan Chengad9c0a32009-12-15 00:53:42 +00008933 // Look pass (and (setcc_carry (cmp ...)), 1).
8934 if (Cond.getOpcode() == ISD::AND &&
8935 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8936 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008937 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008938 Cond = Cond.getOperand(0);
8939 }
8940
Evan Cheng3f41d662007-10-08 22:16:29 +00008941 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8942 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008943 unsigned CondOpcode = Cond.getOpcode();
8944 if (CondOpcode == X86ISD::SETCC ||
8945 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008946 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008947
Dan Gohman475871a2008-07-27 21:46:04 +00008948 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008949 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008950 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008951 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008952 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008953 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008954 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008955 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008956 default: break;
8957 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008958 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008959 // These can only come from an arithmetic instruction with overflow,
8960 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008961 Cond = Cond.getNode()->getOperand(1);
8962 addTest = false;
8963 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008964 }
Evan Cheng0488db92007-09-25 01:57:46 +00008965 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008966 }
8967 CondOpcode = Cond.getOpcode();
8968 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8969 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8970 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8971 Cond.getOperand(0).getValueType() != MVT::i8)) {
8972 SDValue LHS = Cond.getOperand(0);
8973 SDValue RHS = Cond.getOperand(1);
8974 unsigned X86Opcode;
8975 unsigned X86Cond;
8976 SDVTList VTs;
8977 switch (CondOpcode) {
8978 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8979 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8980 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8981 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8982 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8983 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8984 default: llvm_unreachable("unexpected overflowing operator");
8985 }
8986 if (Inverted)
8987 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8988 if (CondOpcode == ISD::UMULO)
8989 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8990 MVT::i32);
8991 else
8992 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8993
8994 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8995
8996 if (CondOpcode == ISD::UMULO)
8997 Cond = X86Op.getValue(2);
8998 else
8999 Cond = X86Op.getValue(1);
9000
9001 CC = DAG.getConstant(X86Cond, MVT::i8);
9002 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009003 } else {
9004 unsigned CondOpc;
9005 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9006 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009007 if (CondOpc == ISD::OR) {
9008 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9009 // two branches instead of an explicit OR instruction with a
9010 // separate test.
9011 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009012 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009013 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009014 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009015 Chain, Dest, CC, Cmp);
9016 CC = Cond.getOperand(1).getOperand(0);
9017 Cond = Cmp;
9018 addTest = false;
9019 }
9020 } else { // ISD::AND
9021 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9022 // two branches instead of an explicit AND instruction with a
9023 // separate test. However, we only do this if this block doesn't
9024 // have a fall-through edge, because this requires an explicit
9025 // jmp when the condition is false.
9026 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009027 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009028 Op.getNode()->hasOneUse()) {
9029 X86::CondCode CCode =
9030 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9031 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009032 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009033 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009034 // Look for an unconditional branch following this conditional branch.
9035 // We need this because we need to reverse the successors in order
9036 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009037 if (User->getOpcode() == ISD::BR) {
9038 SDValue FalseBB = User->getOperand(1);
9039 SDNode *NewBR =
9040 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009041 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009042 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009043 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009044
Dale Johannesene4d209d2009-02-03 20:21:25 +00009045 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009046 Chain, Dest, CC, Cmp);
9047 X86::CondCode CCode =
9048 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9049 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009050 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009051 Cond = Cmp;
9052 addTest = false;
9053 }
9054 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009055 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009056 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9057 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9058 // It should be transformed during dag combiner except when the condition
9059 // is set by a arithmetics with overflow node.
9060 X86::CondCode CCode =
9061 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9062 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009063 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009064 Cond = Cond.getOperand(0).getOperand(1);
9065 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009066 } else if (Cond.getOpcode() == ISD::SETCC &&
9067 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9068 // For FCMP_OEQ, we can emit
9069 // two branches instead of an explicit AND instruction with a
9070 // separate test. However, we only do this if this block doesn't
9071 // have a fall-through edge, because this requires an explicit
9072 // jmp when the condition is false.
9073 if (Op.getNode()->hasOneUse()) {
9074 SDNode *User = *Op.getNode()->use_begin();
9075 // Look for an unconditional branch following this conditional branch.
9076 // We need this because we need to reverse the successors in order
9077 // to implement FCMP_OEQ.
9078 if (User->getOpcode() == ISD::BR) {
9079 SDValue FalseBB = User->getOperand(1);
9080 SDNode *NewBR =
9081 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9082 assert(NewBR == User);
9083 (void)NewBR;
9084 Dest = FalseBB;
9085
9086 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9087 Cond.getOperand(0), Cond.getOperand(1));
9088 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9089 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9090 Chain, Dest, CC, Cmp);
9091 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9092 Cond = Cmp;
9093 addTest = false;
9094 }
9095 }
9096 } else if (Cond.getOpcode() == ISD::SETCC &&
9097 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9098 // For FCMP_UNE, we can emit
9099 // two branches instead of an explicit AND instruction with a
9100 // separate test. However, we only do this if this block doesn't
9101 // have a fall-through edge, because this requires an explicit
9102 // jmp when the condition is false.
9103 if (Op.getNode()->hasOneUse()) {
9104 SDNode *User = *Op.getNode()->use_begin();
9105 // Look for an unconditional branch following this conditional branch.
9106 // We need this because we need to reverse the successors in order
9107 // to implement FCMP_UNE.
9108 if (User->getOpcode() == ISD::BR) {
9109 SDValue FalseBB = User->getOperand(1);
9110 SDNode *NewBR =
9111 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9112 assert(NewBR == User);
9113 (void)NewBR;
9114
9115 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9116 Cond.getOperand(0), Cond.getOperand(1));
9117 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9118 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9119 Chain, Dest, CC, Cmp);
9120 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9121 Cond = Cmp;
9122 addTest = false;
9123 Dest = FalseBB;
9124 }
9125 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009126 }
Evan Cheng0488db92007-09-25 01:57:46 +00009127 }
9128
9129 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009130 // Look pass the truncate.
9131 if (Cond.getOpcode() == ISD::TRUNCATE)
9132 Cond = Cond.getOperand(0);
9133
9134 // We know the result of AND is compared against zero. Try to match
9135 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009136 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009137 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9138 if (NewSetCC.getNode()) {
9139 CC = NewSetCC.getOperand(0);
9140 Cond = NewSetCC.getOperand(1);
9141 addTest = false;
9142 }
9143 }
9144 }
9145
9146 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009147 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009148 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009149 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009150 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009151 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009152}
9153
Anton Korobeynikove060b532007-04-17 19:34:00 +00009154
9155// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9156// Calls to _alloca is needed to probe the stack when allocating more than 4k
9157// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9158// that the guard pages used by the OS virtual memory manager are allocated in
9159// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009160SDValue
9161X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009162 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009163 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
9164 EnableSegmentedStacks) &&
9165 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009166 "are being used");
9167 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009168 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009169
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009170 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009171 SDValue Chain = Op.getOperand(0);
9172 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009173 // FIXME: Ensure alignment here
9174
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009175 bool Is64Bit = Subtarget->is64Bit();
9176 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009177
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009178 if (EnableSegmentedStacks) {
9179 MachineFunction &MF = DAG.getMachineFunction();
9180 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009181
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009182 if (Is64Bit) {
9183 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009184 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009185 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009186
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009187 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9188 I != E; I++)
9189 if (I->hasNestAttr())
9190 report_fatal_error("Cannot use segmented stacks with functions that "
9191 "have nested arguments.");
9192 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009193
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009194 const TargetRegisterClass *AddrRegClass =
9195 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9196 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9197 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9198 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9199 DAG.getRegister(Vreg, SPTy));
9200 SDValue Ops1[2] = { Value, Chain };
9201 return DAG.getMergeValues(Ops1, 2, dl);
9202 } else {
9203 SDValue Flag;
9204 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009205
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009206 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9207 Flag = Chain.getValue(1);
9208 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009209
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009210 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9211 Flag = Chain.getValue(1);
9212
9213 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9214
9215 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9216 return DAG.getMergeValues(Ops1, 2, dl);
9217 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009218}
9219
Dan Gohmand858e902010-04-17 15:26:15 +00009220SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009221 MachineFunction &MF = DAG.getMachineFunction();
9222 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9223
Dan Gohman69de1932008-02-06 22:27:42 +00009224 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009225 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009226
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009227 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009228 // vastart just stores the address of the VarArgsFrameIndex slot into the
9229 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009230 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9231 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009232 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9233 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009234 }
9235
9236 // __va_list_tag:
9237 // gp_offset (0 - 6 * 8)
9238 // fp_offset (48 - 48 + 8 * 16)
9239 // overflow_arg_area (point to parameters coming in memory).
9240 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009241 SmallVector<SDValue, 8> MemOps;
9242 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009243 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009244 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009245 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9246 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009247 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009248 MemOps.push_back(Store);
9249
9250 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009251 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009252 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009253 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009254 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9255 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009256 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009257 MemOps.push_back(Store);
9258
9259 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009260 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009261 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009262 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9263 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009264 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9265 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009266 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009267 MemOps.push_back(Store);
9268
9269 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009270 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009271 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009272 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9273 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009274 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9275 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009276 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009277 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009278 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009279}
9280
Dan Gohmand858e902010-04-17 15:26:15 +00009281SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009282 assert(Subtarget->is64Bit() &&
9283 "LowerVAARG only handles 64-bit va_arg!");
9284 assert((Subtarget->isTargetLinux() ||
9285 Subtarget->isTargetDarwin()) &&
9286 "Unhandled target in LowerVAARG");
9287 assert(Op.getNode()->getNumOperands() == 4);
9288 SDValue Chain = Op.getOperand(0);
9289 SDValue SrcPtr = Op.getOperand(1);
9290 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9291 unsigned Align = Op.getConstantOperandVal(3);
9292 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009293
Dan Gohman320afb82010-10-12 18:00:49 +00009294 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009295 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009296 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9297 uint8_t ArgMode;
9298
9299 // Decide which area this value should be read from.
9300 // TODO: Implement the AMD64 ABI in its entirety. This simple
9301 // selection mechanism works only for the basic types.
9302 if (ArgVT == MVT::f80) {
9303 llvm_unreachable("va_arg for f80 not yet implemented");
9304 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9305 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9306 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9307 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9308 } else {
9309 llvm_unreachable("Unhandled argument type in LowerVAARG");
9310 }
9311
9312 if (ArgMode == 2) {
9313 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009314 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009315 !(DAG.getMachineFunction()
9316 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009317 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009318 }
9319
9320 // Insert VAARG_64 node into the DAG
9321 // VAARG_64 returns two values: Variable Argument Address, Chain
9322 SmallVector<SDValue, 11> InstOps;
9323 InstOps.push_back(Chain);
9324 InstOps.push_back(SrcPtr);
9325 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9326 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9327 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9328 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9329 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9330 VTs, &InstOps[0], InstOps.size(),
9331 MVT::i64,
9332 MachinePointerInfo(SV),
9333 /*Align=*/0,
9334 /*Volatile=*/false,
9335 /*ReadMem=*/true,
9336 /*WriteMem=*/true);
9337 Chain = VAARG.getValue(1);
9338
9339 // Load the next argument and return it
9340 return DAG.getLoad(ArgVT, dl,
9341 Chain,
9342 VAARG,
9343 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009344 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009345}
9346
Dan Gohmand858e902010-04-17 15:26:15 +00009347SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009348 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009349 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009350 SDValue Chain = Op.getOperand(0);
9351 SDValue DstPtr = Op.getOperand(1);
9352 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009353 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9354 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009355 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009356
Chris Lattnere72f2022010-09-21 05:40:29 +00009357 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009358 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009359 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009360 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009361}
9362
Dan Gohman475871a2008-07-27 21:46:04 +00009363SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009364X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009365 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009366 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009367 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009368 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009369 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009370 case Intrinsic::x86_sse_comieq_ss:
9371 case Intrinsic::x86_sse_comilt_ss:
9372 case Intrinsic::x86_sse_comile_ss:
9373 case Intrinsic::x86_sse_comigt_ss:
9374 case Intrinsic::x86_sse_comige_ss:
9375 case Intrinsic::x86_sse_comineq_ss:
9376 case Intrinsic::x86_sse_ucomieq_ss:
9377 case Intrinsic::x86_sse_ucomilt_ss:
9378 case Intrinsic::x86_sse_ucomile_ss:
9379 case Intrinsic::x86_sse_ucomigt_ss:
9380 case Intrinsic::x86_sse_ucomige_ss:
9381 case Intrinsic::x86_sse_ucomineq_ss:
9382 case Intrinsic::x86_sse2_comieq_sd:
9383 case Intrinsic::x86_sse2_comilt_sd:
9384 case Intrinsic::x86_sse2_comile_sd:
9385 case Intrinsic::x86_sse2_comigt_sd:
9386 case Intrinsic::x86_sse2_comige_sd:
9387 case Intrinsic::x86_sse2_comineq_sd:
9388 case Intrinsic::x86_sse2_ucomieq_sd:
9389 case Intrinsic::x86_sse2_ucomilt_sd:
9390 case Intrinsic::x86_sse2_ucomile_sd:
9391 case Intrinsic::x86_sse2_ucomigt_sd:
9392 case Intrinsic::x86_sse2_ucomige_sd:
9393 case Intrinsic::x86_sse2_ucomineq_sd: {
9394 unsigned Opc = 0;
9395 ISD::CondCode CC = ISD::SETCC_INVALID;
9396 switch (IntNo) {
9397 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009398 case Intrinsic::x86_sse_comieq_ss:
9399 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009400 Opc = X86ISD::COMI;
9401 CC = ISD::SETEQ;
9402 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009403 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009404 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009405 Opc = X86ISD::COMI;
9406 CC = ISD::SETLT;
9407 break;
9408 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009409 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009410 Opc = X86ISD::COMI;
9411 CC = ISD::SETLE;
9412 break;
9413 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009414 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009415 Opc = X86ISD::COMI;
9416 CC = ISD::SETGT;
9417 break;
9418 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009419 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009420 Opc = X86ISD::COMI;
9421 CC = ISD::SETGE;
9422 break;
9423 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009424 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009425 Opc = X86ISD::COMI;
9426 CC = ISD::SETNE;
9427 break;
9428 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009429 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009430 Opc = X86ISD::UCOMI;
9431 CC = ISD::SETEQ;
9432 break;
9433 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009434 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009435 Opc = X86ISD::UCOMI;
9436 CC = ISD::SETLT;
9437 break;
9438 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009439 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009440 Opc = X86ISD::UCOMI;
9441 CC = ISD::SETLE;
9442 break;
9443 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009444 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009445 Opc = X86ISD::UCOMI;
9446 CC = ISD::SETGT;
9447 break;
9448 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009449 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009450 Opc = X86ISD::UCOMI;
9451 CC = ISD::SETGE;
9452 break;
9453 case Intrinsic::x86_sse_ucomineq_ss:
9454 case Intrinsic::x86_sse2_ucomineq_sd:
9455 Opc = X86ISD::UCOMI;
9456 CC = ISD::SETNE;
9457 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009458 }
Evan Cheng734503b2006-09-11 02:19:56 +00009459
Dan Gohman475871a2008-07-27 21:46:04 +00009460 SDValue LHS = Op.getOperand(1);
9461 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009462 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009463 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009464 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9465 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9466 DAG.getConstant(X86CC, MVT::i8), Cond);
9467 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009468 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009469 // Arithmetic intrinsics.
9470 case Intrinsic::x86_sse3_hadd_ps:
9471 case Intrinsic::x86_sse3_hadd_pd:
9472 case Intrinsic::x86_avx_hadd_ps_256:
9473 case Intrinsic::x86_avx_hadd_pd_256:
9474 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9475 Op.getOperand(1), Op.getOperand(2));
9476 case Intrinsic::x86_sse3_hsub_ps:
9477 case Intrinsic::x86_sse3_hsub_pd:
9478 case Intrinsic::x86_avx_hsub_ps_256:
9479 case Intrinsic::x86_avx_hsub_pd_256:
9480 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9481 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009482 case Intrinsic::x86_avx2_psllv_d:
9483 case Intrinsic::x86_avx2_psllv_q:
9484 case Intrinsic::x86_avx2_psllv_d_256:
9485 case Intrinsic::x86_avx2_psllv_q_256:
9486 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9487 Op.getOperand(1), Op.getOperand(2));
9488 case Intrinsic::x86_avx2_psrlv_d:
9489 case Intrinsic::x86_avx2_psrlv_q:
9490 case Intrinsic::x86_avx2_psrlv_d_256:
9491 case Intrinsic::x86_avx2_psrlv_q_256:
9492 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9493 Op.getOperand(1), Op.getOperand(2));
9494 case Intrinsic::x86_avx2_psrav_d:
9495 case Intrinsic::x86_avx2_psrav_d_256:
9496 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9497 Op.getOperand(1), Op.getOperand(2));
9498
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009499 // ptest and testp intrinsics. The intrinsic these come from are designed to
9500 // return an integer value, not just an instruction so lower it to the ptest
9501 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009502 case Intrinsic::x86_sse41_ptestz:
9503 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009504 case Intrinsic::x86_sse41_ptestnzc:
9505 case Intrinsic::x86_avx_ptestz_256:
9506 case Intrinsic::x86_avx_ptestc_256:
9507 case Intrinsic::x86_avx_ptestnzc_256:
9508 case Intrinsic::x86_avx_vtestz_ps:
9509 case Intrinsic::x86_avx_vtestc_ps:
9510 case Intrinsic::x86_avx_vtestnzc_ps:
9511 case Intrinsic::x86_avx_vtestz_pd:
9512 case Intrinsic::x86_avx_vtestc_pd:
9513 case Intrinsic::x86_avx_vtestnzc_pd:
9514 case Intrinsic::x86_avx_vtestz_ps_256:
9515 case Intrinsic::x86_avx_vtestc_ps_256:
9516 case Intrinsic::x86_avx_vtestnzc_ps_256:
9517 case Intrinsic::x86_avx_vtestz_pd_256:
9518 case Intrinsic::x86_avx_vtestc_pd_256:
9519 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9520 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009521 unsigned X86CC = 0;
9522 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009523 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009524 case Intrinsic::x86_avx_vtestz_ps:
9525 case Intrinsic::x86_avx_vtestz_pd:
9526 case Intrinsic::x86_avx_vtestz_ps_256:
9527 case Intrinsic::x86_avx_vtestz_pd_256:
9528 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009529 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009530 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009531 // ZF = 1
9532 X86CC = X86::COND_E;
9533 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009534 case Intrinsic::x86_avx_vtestc_ps:
9535 case Intrinsic::x86_avx_vtestc_pd:
9536 case Intrinsic::x86_avx_vtestc_ps_256:
9537 case Intrinsic::x86_avx_vtestc_pd_256:
9538 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009539 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009540 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009541 // CF = 1
9542 X86CC = X86::COND_B;
9543 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009544 case Intrinsic::x86_avx_vtestnzc_ps:
9545 case Intrinsic::x86_avx_vtestnzc_pd:
9546 case Intrinsic::x86_avx_vtestnzc_ps_256:
9547 case Intrinsic::x86_avx_vtestnzc_pd_256:
9548 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009549 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009550 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009551 // ZF and CF = 0
9552 X86CC = X86::COND_A;
9553 break;
9554 }
Eric Christopherfd179292009-08-27 18:07:15 +00009555
Eric Christopher71c67532009-07-29 00:28:05 +00009556 SDValue LHS = Op.getOperand(1);
9557 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009558 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9559 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009560 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9561 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9562 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009563 }
Evan Cheng5759f972008-05-04 09:15:50 +00009564
9565 // Fix vector shift instructions where the last operand is a non-immediate
9566 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009567 case Intrinsic::x86_avx2_pslli_w:
9568 case Intrinsic::x86_avx2_pslli_d:
9569 case Intrinsic::x86_avx2_pslli_q:
9570 case Intrinsic::x86_avx2_psrli_w:
9571 case Intrinsic::x86_avx2_psrli_d:
9572 case Intrinsic::x86_avx2_psrli_q:
9573 case Intrinsic::x86_avx2_psrai_w:
9574 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009575 case Intrinsic::x86_sse2_pslli_w:
9576 case Intrinsic::x86_sse2_pslli_d:
9577 case Intrinsic::x86_sse2_pslli_q:
9578 case Intrinsic::x86_sse2_psrli_w:
9579 case Intrinsic::x86_sse2_psrli_d:
9580 case Intrinsic::x86_sse2_psrli_q:
9581 case Intrinsic::x86_sse2_psrai_w:
9582 case Intrinsic::x86_sse2_psrai_d:
9583 case Intrinsic::x86_mmx_pslli_w:
9584 case Intrinsic::x86_mmx_pslli_d:
9585 case Intrinsic::x86_mmx_pslli_q:
9586 case Intrinsic::x86_mmx_psrli_w:
9587 case Intrinsic::x86_mmx_psrli_d:
9588 case Intrinsic::x86_mmx_psrli_q:
9589 case Intrinsic::x86_mmx_psrai_w:
9590 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009591 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009592 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009593 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009594
9595 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009596 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009597 switch (IntNo) {
9598 case Intrinsic::x86_sse2_pslli_w:
9599 NewIntNo = Intrinsic::x86_sse2_psll_w;
9600 break;
9601 case Intrinsic::x86_sse2_pslli_d:
9602 NewIntNo = Intrinsic::x86_sse2_psll_d;
9603 break;
9604 case Intrinsic::x86_sse2_pslli_q:
9605 NewIntNo = Intrinsic::x86_sse2_psll_q;
9606 break;
9607 case Intrinsic::x86_sse2_psrli_w:
9608 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9609 break;
9610 case Intrinsic::x86_sse2_psrli_d:
9611 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9612 break;
9613 case Intrinsic::x86_sse2_psrli_q:
9614 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9615 break;
9616 case Intrinsic::x86_sse2_psrai_w:
9617 NewIntNo = Intrinsic::x86_sse2_psra_w;
9618 break;
9619 case Intrinsic::x86_sse2_psrai_d:
9620 NewIntNo = Intrinsic::x86_sse2_psra_d;
9621 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009622 case Intrinsic::x86_avx2_pslli_w:
9623 NewIntNo = Intrinsic::x86_avx2_psll_w;
9624 break;
9625 case Intrinsic::x86_avx2_pslli_d:
9626 NewIntNo = Intrinsic::x86_avx2_psll_d;
9627 break;
9628 case Intrinsic::x86_avx2_pslli_q:
9629 NewIntNo = Intrinsic::x86_avx2_psll_q;
9630 break;
9631 case Intrinsic::x86_avx2_psrli_w:
9632 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9633 break;
9634 case Intrinsic::x86_avx2_psrli_d:
9635 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9636 break;
9637 case Intrinsic::x86_avx2_psrli_q:
9638 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9639 break;
9640 case Intrinsic::x86_avx2_psrai_w:
9641 NewIntNo = Intrinsic::x86_avx2_psra_w;
9642 break;
9643 case Intrinsic::x86_avx2_psrai_d:
9644 NewIntNo = Intrinsic::x86_avx2_psra_d;
9645 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009646 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009647 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009648 switch (IntNo) {
9649 case Intrinsic::x86_mmx_pslli_w:
9650 NewIntNo = Intrinsic::x86_mmx_psll_w;
9651 break;
9652 case Intrinsic::x86_mmx_pslli_d:
9653 NewIntNo = Intrinsic::x86_mmx_psll_d;
9654 break;
9655 case Intrinsic::x86_mmx_pslli_q:
9656 NewIntNo = Intrinsic::x86_mmx_psll_q;
9657 break;
9658 case Intrinsic::x86_mmx_psrli_w:
9659 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9660 break;
9661 case Intrinsic::x86_mmx_psrli_d:
9662 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9663 break;
9664 case Intrinsic::x86_mmx_psrli_q:
9665 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9666 break;
9667 case Intrinsic::x86_mmx_psrai_w:
9668 NewIntNo = Intrinsic::x86_mmx_psra_w;
9669 break;
9670 case Intrinsic::x86_mmx_psrai_d:
9671 NewIntNo = Intrinsic::x86_mmx_psra_d;
9672 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009673 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009674 }
9675 break;
9676 }
9677 }
Mon P Wangefa42202009-09-03 19:56:25 +00009678
9679 // The vector shift intrinsics with scalars uses 32b shift amounts but
9680 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9681 // to be zero.
9682 SDValue ShOps[4];
9683 ShOps[0] = ShAmt;
9684 ShOps[1] = DAG.getConstant(0, MVT::i32);
9685 if (ShAmtVT == MVT::v4i32) {
9686 ShOps[2] = DAG.getUNDEF(MVT::i32);
9687 ShOps[3] = DAG.getUNDEF(MVT::i32);
9688 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9689 } else {
9690 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009691// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009692 }
9693
Owen Andersone50ed302009-08-10 22:56:29 +00009694 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009695 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009696 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009697 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009698 Op.getOperand(1), ShAmt);
9699 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009700 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009701}
Evan Cheng72261582005-12-20 06:22:03 +00009702
Dan Gohmand858e902010-04-17 15:26:15 +00009703SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9704 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009705 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9706 MFI->setReturnAddressIsTaken(true);
9707
Bill Wendling64e87322009-01-16 19:25:27 +00009708 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009709 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009710
9711 if (Depth > 0) {
9712 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9713 SDValue Offset =
9714 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009716 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009717 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009718 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009719 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009720 }
9721
9722 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009723 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009724 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009725 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009726}
9727
Dan Gohmand858e902010-04-17 15:26:15 +00009728SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009729 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9730 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009731
Owen Andersone50ed302009-08-10 22:56:29 +00009732 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009733 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009734 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9735 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009736 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009737 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009738 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9739 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009740 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009741 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009742}
9743
Dan Gohman475871a2008-07-27 21:46:04 +00009744SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009745 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009746 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009747}
9748
Dan Gohmand858e902010-04-17 15:26:15 +00009749SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009750 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009751 SDValue Chain = Op.getOperand(0);
9752 SDValue Offset = Op.getOperand(1);
9753 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009754 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009755
Dan Gohmand8816272010-08-11 18:14:00 +00009756 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9757 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9758 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009759 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009760
Dan Gohmand8816272010-08-11 18:14:00 +00009761 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9762 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009763 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009764 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9765 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009766 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009767 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009768
Dale Johannesene4d209d2009-02-03 20:21:25 +00009769 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009770 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009771 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009772}
9773
Duncan Sands4a544a72011-09-06 13:37:06 +00009774SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9775 SelectionDAG &DAG) const {
9776 return Op.getOperand(0);
9777}
9778
9779SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9780 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009781 SDValue Root = Op.getOperand(0);
9782 SDValue Trmp = Op.getOperand(1); // trampoline
9783 SDValue FPtr = Op.getOperand(2); // nested function
9784 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009785 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009786
Dan Gohman69de1932008-02-06 22:27:42 +00009787 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009788
9789 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009790 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009791
9792 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009793 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9794 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009795
Evan Cheng0e6a0522011-07-18 20:57:22 +00009796 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9797 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009798
9799 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9800
9801 // Load the pointer to the nested function into R11.
9802 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009803 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009804 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009805 Addr, MachinePointerInfo(TrmpAddr),
9806 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009807
Owen Anderson825b72b2009-08-11 20:47:22 +00009808 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9809 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009810 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9811 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009812 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009813
9814 // Load the 'nest' parameter value into R10.
9815 // R10 is specified in X86CallingConv.td
9816 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009817 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9818 DAG.getConstant(10, MVT::i64));
9819 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009820 Addr, MachinePointerInfo(TrmpAddr, 10),
9821 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009822
Owen Anderson825b72b2009-08-11 20:47:22 +00009823 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9824 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009825 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9826 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009827 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009828
9829 // Jump to the nested function.
9830 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009831 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9832 DAG.getConstant(20, MVT::i64));
9833 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009834 Addr, MachinePointerInfo(TrmpAddr, 20),
9835 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009836
9837 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009838 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9839 DAG.getConstant(22, MVT::i64));
9840 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009841 MachinePointerInfo(TrmpAddr, 22),
9842 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009843
Duncan Sands4a544a72011-09-06 13:37:06 +00009844 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009845 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009846 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009847 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009848 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009849 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009850
9851 switch (CC) {
9852 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009853 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009855 case CallingConv::X86_StdCall: {
9856 // Pass 'nest' parameter in ECX.
9857 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009858 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009859
9860 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009861 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009862 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009863
Chris Lattner58d74912008-03-12 17:45:29 +00009864 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009865 unsigned InRegCount = 0;
9866 unsigned Idx = 1;
9867
9868 for (FunctionType::param_iterator I = FTy->param_begin(),
9869 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009870 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009871 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009872 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009873
9874 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009875 report_fatal_error("Nest register in use - reduce number of inreg"
9876 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009877 }
9878 }
9879 break;
9880 }
9881 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009882 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009883 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009884 // Pass 'nest' parameter in EAX.
9885 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009886 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009887 break;
9888 }
9889
Dan Gohman475871a2008-07-27 21:46:04 +00009890 SDValue OutChains[4];
9891 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009892
Owen Anderson825b72b2009-08-11 20:47:22 +00009893 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9894 DAG.getConstant(10, MVT::i32));
9895 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009896
Chris Lattnera62fe662010-02-05 19:20:30 +00009897 // This is storing the opcode for MOV32ri.
9898 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009899 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009900 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009901 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009902 Trmp, MachinePointerInfo(TrmpAddr),
9903 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009904
Owen Anderson825b72b2009-08-11 20:47:22 +00009905 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9906 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009907 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9908 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009909 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009910
Chris Lattnera62fe662010-02-05 19:20:30 +00009911 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009912 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9913 DAG.getConstant(5, MVT::i32));
9914 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009915 MachinePointerInfo(TrmpAddr, 5),
9916 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009917
Owen Anderson825b72b2009-08-11 20:47:22 +00009918 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9919 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009920 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9921 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009922 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009923
Duncan Sands4a544a72011-09-06 13:37:06 +00009924 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009925 }
9926}
9927
Dan Gohmand858e902010-04-17 15:26:15 +00009928SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9929 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009930 /*
9931 The rounding mode is in bits 11:10 of FPSR, and has the following
9932 settings:
9933 00 Round to nearest
9934 01 Round to -inf
9935 10 Round to +inf
9936 11 Round to 0
9937
9938 FLT_ROUNDS, on the other hand, expects the following:
9939 -1 Undefined
9940 0 Round to 0
9941 1 Round to nearest
9942 2 Round to +inf
9943 3 Round to -inf
9944
9945 To perform the conversion, we do:
9946 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9947 */
9948
9949 MachineFunction &MF = DAG.getMachineFunction();
9950 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009951 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009952 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009953 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009954 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009955
9956 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009957 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009958 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009959
Michael J. Spencerec38de22010-10-10 22:04:20 +00009960
Chris Lattner2156b792010-09-22 01:11:26 +00009961 MachineMemOperand *MMO =
9962 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9963 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009964
Chris Lattner2156b792010-09-22 01:11:26 +00009965 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9966 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9967 DAG.getVTList(MVT::Other),
9968 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009969
9970 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009971 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009972 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009973
9974 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009975 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009976 DAG.getNode(ISD::SRL, DL, MVT::i16,
9977 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009978 CWD, DAG.getConstant(0x800, MVT::i16)),
9979 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009980 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009981 DAG.getNode(ISD::SRL, DL, MVT::i16,
9982 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009983 CWD, DAG.getConstant(0x400, MVT::i16)),
9984 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009985
Dan Gohman475871a2008-07-27 21:46:04 +00009986 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009987 DAG.getNode(ISD::AND, DL, MVT::i16,
9988 DAG.getNode(ISD::ADD, DL, MVT::i16,
9989 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009990 DAG.getConstant(1, MVT::i16)),
9991 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009992
9993
Duncan Sands83ec4b62008-06-06 12:08:01 +00009994 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009995 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009996}
9997
Dan Gohmand858e902010-04-17 15:26:15 +00009998SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009999 EVT VT = Op.getValueType();
10000 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010001 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010002 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010003
10004 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010006 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010008 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010009 }
Evan Cheng18efe262007-12-14 02:13:44 +000010010
Evan Cheng152804e2007-12-14 08:30:15 +000010011 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010012 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010013 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010014
10015 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010016 SDValue Ops[] = {
10017 Op,
10018 DAG.getConstant(NumBits+NumBits-1, OpVT),
10019 DAG.getConstant(X86::COND_E, MVT::i8),
10020 Op.getValue(1)
10021 };
10022 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010023
10024 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010025 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010026
Owen Anderson825b72b2009-08-11 20:47:22 +000010027 if (VT == MVT::i8)
10028 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010029 return Op;
10030}
10031
Dan Gohmand858e902010-04-17 15:26:15 +000010032SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010033 EVT VT = Op.getValueType();
10034 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010035 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010036 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010037
10038 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010039 if (VT == MVT::i8) {
10040 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010041 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010042 }
Evan Cheng152804e2007-12-14 08:30:15 +000010043
10044 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010045 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010046 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010047
10048 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010049 SDValue Ops[] = {
10050 Op,
10051 DAG.getConstant(NumBits, OpVT),
10052 DAG.getConstant(X86::COND_E, MVT::i8),
10053 Op.getValue(1)
10054 };
10055 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010056
Owen Anderson825b72b2009-08-11 20:47:22 +000010057 if (VT == MVT::i8)
10058 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010059 return Op;
10060}
10061
Craig Topper13894fa2011-08-24 06:14:18 +000010062// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10063// ones, and then concatenate the result back.
10064static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010065 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010066
10067 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10068 "Unsupported value type for operation");
10069
10070 int NumElems = VT.getVectorNumElements();
10071 DebugLoc dl = Op.getDebugLoc();
10072 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10073 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10074
10075 // Extract the LHS vectors
10076 SDValue LHS = Op.getOperand(0);
10077 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10078 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10079
10080 // Extract the RHS vectors
10081 SDValue RHS = Op.getOperand(1);
10082 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10083 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10084
10085 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10086 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10087
10088 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10089 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10090 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10091}
10092
10093SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10094 assert(Op.getValueType().getSizeInBits() == 256 &&
10095 Op.getValueType().isInteger() &&
10096 "Only handle AVX 256-bit vector integer operation");
10097 return Lower256IntArith(Op, DAG);
10098}
10099
10100SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10101 assert(Op.getValueType().getSizeInBits() == 256 &&
10102 Op.getValueType().isInteger() &&
10103 "Only handle AVX 256-bit vector integer operation");
10104 return Lower256IntArith(Op, DAG);
10105}
10106
10107SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10108 EVT VT = Op.getValueType();
10109
10110 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010111 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010112 return Lower256IntArith(Op, DAG);
10113
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010114 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010115
Craig Topperaaa643c2011-11-09 07:28:55 +000010116 SDValue A = Op.getOperand(0);
10117 SDValue B = Op.getOperand(1);
10118
10119 if (VT == MVT::v4i64) {
10120 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10121
10122 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10123 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10124 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10125 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10126 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10127 //
10128 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10129 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10130 // return AloBlo + AloBhi + AhiBlo;
10131
10132 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10133 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10134 A, DAG.getConstant(32, MVT::i32));
10135 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10136 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10137 B, DAG.getConstant(32, MVT::i32));
10138 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10139 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10140 A, B);
10141 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10142 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10143 A, Bhi);
10144 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10145 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10146 Ahi, B);
10147 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10148 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10149 AloBhi, DAG.getConstant(32, MVT::i32));
10150 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10151 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10152 AhiBlo, DAG.getConstant(32, MVT::i32));
10153 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10154 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10155 return Res;
10156 }
10157
10158 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10159
Mon P Wangaf9b9522008-12-18 21:42:19 +000010160 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10161 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10162 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10163 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10164 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10165 //
10166 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10167 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10168 // return AloBlo + AloBhi + AhiBlo;
10169
Dale Johannesene4d209d2009-02-03 20:21:25 +000010170 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010171 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10172 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010173 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010174 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10175 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010176 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010177 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010178 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010179 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010180 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010181 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010182 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010183 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010184 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010185 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010186 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10187 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010188 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010189 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10190 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010191 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10192 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010193 return Res;
10194}
10195
Nadav Rotem43012222011-05-11 08:12:09 +000010196SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10197
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010198 EVT VT = Op.getValueType();
10199 DebugLoc dl = Op.getDebugLoc();
10200 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010201 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010202 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010203
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010204 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010205 return SDValue();
10206
Nadav Rotem43012222011-05-11 08:12:09 +000010207 // Optimize shl/srl/sra with constant shift amount.
10208 if (isSplatVector(Amt.getNode())) {
10209 SDValue SclrAmt = Amt->getOperand(0);
10210 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10211 uint64_t ShiftAmt = C->getZExtValue();
10212
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010213 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10214 // Make a large shift.
10215 SDValue SHL =
10216 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10217 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10218 R, DAG.getConstant(ShiftAmt, MVT::i32));
10219 // Zero out the rightmost bits.
10220 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10221 MVT::i8));
10222 return DAG.getNode(ISD::AND, dl, VT, SHL,
10223 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10224 }
10225
Nadav Rotem43012222011-05-11 08:12:09 +000010226 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10227 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10228 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10229 R, DAG.getConstant(ShiftAmt, MVT::i32));
10230
10231 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10232 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10233 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10234 R, DAG.getConstant(ShiftAmt, MVT::i32));
10235
10236 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10237 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10238 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10239 R, DAG.getConstant(ShiftAmt, MVT::i32));
10240
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010241 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10242 // Make a large shift.
10243 SDValue SRL =
10244 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10245 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10246 R, DAG.getConstant(ShiftAmt, MVT::i32));
10247 // Zero out the leftmost bits.
10248 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10249 MVT::i8));
10250 return DAG.getNode(ISD::AND, dl, VT, SRL,
10251 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10252 }
10253
Nadav Rotem43012222011-05-11 08:12:09 +000010254 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10255 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10256 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10257 R, DAG.getConstant(ShiftAmt, MVT::i32));
10258
10259 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10260 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10261 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10262 R, DAG.getConstant(ShiftAmt, MVT::i32));
10263
10264 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10265 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10266 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10267 R, DAG.getConstant(ShiftAmt, MVT::i32));
10268
10269 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10270 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10271 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10272 R, DAG.getConstant(ShiftAmt, MVT::i32));
10273
10274 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10275 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10276 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10277 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010278
10279 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10280 if (ShiftAmt == 7) {
10281 // R s>> 7 === R s< 0
10282 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10283 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10284 }
10285
10286 // R s>> a === ((R u>> a) ^ m) - m
10287 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10288 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10289 MVT::i8));
10290 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10291 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10292 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10293 return Res;
10294 }
Craig Topper46154eb2011-11-11 07:39:23 +000010295
Craig Topper0d86d462011-11-20 00:12:05 +000010296 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10297 if (Op.getOpcode() == ISD::SHL) {
10298 // Make a large shift.
10299 SDValue SHL =
10300 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10301 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10302 R, DAG.getConstant(ShiftAmt, MVT::i32));
10303 // Zero out the rightmost bits.
10304 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10305 MVT::i8));
10306 return DAG.getNode(ISD::AND, dl, VT, SHL,
10307 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010308 }
Craig Topper0d86d462011-11-20 00:12:05 +000010309 if (Op.getOpcode() == ISD::SRL) {
10310 // Make a large shift.
10311 SDValue SRL =
10312 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10313 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10314 R, DAG.getConstant(ShiftAmt, MVT::i32));
10315 // Zero out the leftmost bits.
10316 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10317 MVT::i8));
10318 return DAG.getNode(ISD::AND, dl, VT, SRL,
10319 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10320 }
10321 if (Op.getOpcode() == ISD::SRA) {
10322 if (ShiftAmt == 7) {
10323 // R s>> 7 === R s< 0
10324 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10325 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10326 }
10327
10328 // R s>> a === ((R u>> a) ^ m) - m
10329 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10330 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10331 MVT::i8));
10332 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10333 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10334 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10335 return Res;
10336 }
10337 }
Nadav Rotem43012222011-05-11 08:12:09 +000010338 }
10339 }
10340
10341 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010342 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010343 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10344 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10345 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10346
10347 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010348
Nate Begeman51409212010-07-28 00:21:48 +000010349 std::vector<Constant*> CV(4, CI);
10350 Constant *C = ConstantVector::get(CV);
10351 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10352 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010353 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010354 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010355
10356 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010357 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010358 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10359 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10360 }
Nadav Rotem43012222011-05-11 08:12:09 +000010361 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010362 // a = a << 5;
10363 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10364 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10365 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10366
10367 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10368 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10369
10370 std::vector<Constant*> CVM1(16, CM1);
10371 std::vector<Constant*> CVM2(16, CM2);
10372 Constant *C = ConstantVector::get(CVM1);
10373 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10374 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010375 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010376 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010377
10378 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10379 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10380 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10381 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10382 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010383 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010384 // a += a
10385 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010386
Nate Begeman51409212010-07-28 00:21:48 +000010387 C = ConstantVector::get(CVM2);
10388 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10389 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010390 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010391 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010392
Nate Begeman51409212010-07-28 00:21:48 +000010393 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10394 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10395 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10396 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10397 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010398 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010399 // a += a
10400 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010401
Nate Begeman51409212010-07-28 00:21:48 +000010402 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010403 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10404 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010405 return R;
10406 }
Craig Topper46154eb2011-11-11 07:39:23 +000010407
10408 // Decompose 256-bit shifts into smaller 128-bit shifts.
10409 if (VT.getSizeInBits() == 256) {
10410 int NumElems = VT.getVectorNumElements();
10411 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10412 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10413
10414 // Extract the two vectors
10415 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10416 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10417 DAG, dl);
10418
10419 // Recreate the shift amount vectors
10420 SDValue Amt1, Amt2;
10421 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10422 // Constant shift amount
10423 SmallVector<SDValue, 4> Amt1Csts;
10424 SmallVector<SDValue, 4> Amt2Csts;
10425 for (int i = 0; i < NumElems/2; ++i)
10426 Amt1Csts.push_back(Amt->getOperand(i));
10427 for (int i = NumElems/2; i < NumElems; ++i)
10428 Amt2Csts.push_back(Amt->getOperand(i));
10429
10430 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10431 &Amt1Csts[0], NumElems/2);
10432 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10433 &Amt2Csts[0], NumElems/2);
10434 } else {
10435 // Variable shift amount
10436 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10437 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10438 DAG, dl);
10439 }
10440
10441 // Issue new vector shifts for the smaller types
10442 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10443 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10444
10445 // Concatenate the result back
10446 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10447 }
10448
Nate Begeman51409212010-07-28 00:21:48 +000010449 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010450}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010451
Dan Gohmand858e902010-04-17 15:26:15 +000010452SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010453 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10454 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010455 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10456 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010457 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010458 SDValue LHS = N->getOperand(0);
10459 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010460 unsigned BaseOp = 0;
10461 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010462 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010463 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010464 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010465 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010466 // A subtract of one will be selected as a INC. Note that INC doesn't
10467 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010468 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10469 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010470 BaseOp = X86ISD::INC;
10471 Cond = X86::COND_O;
10472 break;
10473 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010474 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010475 Cond = X86::COND_O;
10476 break;
10477 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010478 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010479 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010480 break;
10481 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010482 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10483 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010484 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10485 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010486 BaseOp = X86ISD::DEC;
10487 Cond = X86::COND_O;
10488 break;
10489 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010490 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010491 Cond = X86::COND_O;
10492 break;
10493 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010494 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010495 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010496 break;
10497 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010498 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010499 Cond = X86::COND_O;
10500 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010501 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10502 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10503 MVT::i32);
10504 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010505
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010506 SDValue SetCC =
10507 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10508 DAG.getConstant(X86::COND_O, MVT::i32),
10509 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010510
Dan Gohman6e5fda22011-07-22 18:45:15 +000010511 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010512 }
Bill Wendling74c37652008-12-09 22:08:41 +000010513 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010514
Bill Wendling61edeb52008-12-02 01:06:39 +000010515 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010516 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010517 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010518
Bill Wendling61edeb52008-12-02 01:06:39 +000010519 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010520 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10521 DAG.getConstant(Cond, MVT::i32),
10522 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010523
Dan Gohman6e5fda22011-07-22 18:45:15 +000010524 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010525}
10526
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010527SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10528 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010529 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10530 EVT VT = Op.getValueType();
10531
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010532 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010533 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10534 ExtraVT.getScalarType().getSizeInBits();
10535 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10536
10537 unsigned SHLIntrinsicsID = 0;
10538 unsigned SRAIntrinsicsID = 0;
10539 switch (VT.getSimpleVT().SimpleTy) {
10540 default:
10541 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010542 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010543 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10544 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10545 break;
Craig Toppera124f942011-11-21 01:12:36 +000010546 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010547 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10548 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10549 break;
Craig Toppera124f942011-11-21 01:12:36 +000010550 case MVT::v8i32:
10551 case MVT::v16i16:
10552 if (!Subtarget->hasAVX())
10553 return SDValue();
10554 if (!Subtarget->hasAVX2()) {
10555 // needs to be split
10556 int NumElems = VT.getVectorNumElements();
10557 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10558 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10559
10560 // Extract the LHS vectors
10561 SDValue LHS = Op.getOperand(0);
10562 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10563 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10564
10565 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10566 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10567
10568 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10569 int ExtraNumElems = ExtraVT.getVectorNumElements();
10570 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10571 ExtraNumElems/2);
10572 SDValue Extra = DAG.getValueType(ExtraVT);
10573
10574 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10575 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10576
10577 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10578 }
10579 if (VT == MVT::v8i32) {
10580 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10581 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10582 } else {
10583 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10584 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10585 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010586 }
10587
10588 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10589 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010590 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010591
Nadav Rotema7934dd2011-10-10 19:31:45 +000010592 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10593 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10594 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010595 }
10596
10597 return SDValue();
10598}
10599
10600
Eric Christopher9a9d2752010-07-22 02:48:34 +000010601SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10602 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010603
Eric Christopher77ed1352011-07-08 00:04:56 +000010604 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10605 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010606 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010607 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010608 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010609 SDValue Ops[] = {
10610 DAG.getRegister(X86::ESP, MVT::i32), // Base
10611 DAG.getTargetConstant(1, MVT::i8), // Scale
10612 DAG.getRegister(0, MVT::i32), // Index
10613 DAG.getTargetConstant(0, MVT::i32), // Disp
10614 DAG.getRegister(0, MVT::i32), // Segment.
10615 Zero,
10616 Chain
10617 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010618 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010619 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10620 array_lengthof(Ops));
10621 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010622 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010623
Eric Christopher9a9d2752010-07-22 02:48:34 +000010624 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010625 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010626 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010627
Chris Lattner132929a2010-08-14 17:26:09 +000010628 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10629 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10630 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10631 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010632
Chris Lattner132929a2010-08-14 17:26:09 +000010633 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10634 if (!Op1 && !Op2 && !Op3 && Op4)
10635 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010636
Chris Lattner132929a2010-08-14 17:26:09 +000010637 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10638 if (Op1 && !Op2 && !Op3 && !Op4)
10639 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010640
10641 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010642 // (MFENCE)>;
10643 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010644}
10645
Eli Friedman14648462011-07-27 22:21:52 +000010646SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10647 SelectionDAG &DAG) const {
10648 DebugLoc dl = Op.getDebugLoc();
10649 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10650 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10651 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10652 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10653
10654 // The only fence that needs an instruction is a sequentially-consistent
10655 // cross-thread fence.
10656 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10657 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10658 // no-sse2). There isn't any reason to disable it if the target processor
10659 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010660 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010661 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10662
10663 SDValue Chain = Op.getOperand(0);
10664 SDValue Zero = DAG.getConstant(0, MVT::i32);
10665 SDValue Ops[] = {
10666 DAG.getRegister(X86::ESP, MVT::i32), // Base
10667 DAG.getTargetConstant(1, MVT::i8), // Scale
10668 DAG.getRegister(0, MVT::i32), // Index
10669 DAG.getTargetConstant(0, MVT::i32), // Disp
10670 DAG.getRegister(0, MVT::i32), // Segment.
10671 Zero,
10672 Chain
10673 };
10674 SDNode *Res =
10675 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10676 array_lengthof(Ops));
10677 return SDValue(Res, 0);
10678 }
10679
10680 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10681 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10682}
10683
10684
Dan Gohmand858e902010-04-17 15:26:15 +000010685SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010686 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010687 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010688 unsigned Reg = 0;
10689 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010690 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010691 default:
10692 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010693 case MVT::i8: Reg = X86::AL; size = 1; break;
10694 case MVT::i16: Reg = X86::AX; size = 2; break;
10695 case MVT::i32: Reg = X86::EAX; size = 4; break;
10696 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010697 assert(Subtarget->is64Bit() && "Node not type legal!");
10698 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010699 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010700 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010701 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010702 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010703 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010704 Op.getOperand(1),
10705 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010706 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010707 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010708 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010709 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10710 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10711 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010712 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010713 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010714 return cpOut;
10715}
10716
Duncan Sands1607f052008-12-01 11:39:25 +000010717SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010718 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010719 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010720 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010721 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010722 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010723 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010724 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10725 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010726 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010727 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10728 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010729 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010730 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010731 rdx.getValue(1)
10732 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010733 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010734}
10735
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010736SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010737 SelectionDAG &DAG) const {
10738 EVT SrcVT = Op.getOperand(0).getValueType();
10739 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010740 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010741 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010742 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010743 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010744 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010745 // i64 <=> MMX conversions are Legal.
10746 if (SrcVT==MVT::i64 && DstVT.isVector())
10747 return Op;
10748 if (DstVT==MVT::i64 && SrcVT.isVector())
10749 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010750 // MMX <=> MMX conversions are Legal.
10751 if (SrcVT.isVector() && DstVT.isVector())
10752 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010753 // All other conversions need to be expanded.
10754 return SDValue();
10755}
Chris Lattner5b856542010-12-20 00:59:46 +000010756
Dan Gohmand858e902010-04-17 15:26:15 +000010757SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010758 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010759 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010760 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010761 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010762 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010763 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010764 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010765 Node->getOperand(0),
10766 Node->getOperand(1), negOp,
10767 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010768 cast<AtomicSDNode>(Node)->getAlignment(),
10769 cast<AtomicSDNode>(Node)->getOrdering(),
10770 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010771}
10772
Eli Friedman327236c2011-08-24 20:50:09 +000010773static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10774 SDNode *Node = Op.getNode();
10775 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010776 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010777
10778 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010779 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10780 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10781 // (The only way to get a 16-byte store is cmpxchg16b)
10782 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10783 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10784 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010785 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10786 cast<AtomicSDNode>(Node)->getMemoryVT(),
10787 Node->getOperand(0),
10788 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010789 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010790 cast<AtomicSDNode>(Node)->getOrdering(),
10791 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010792 return Swap.getValue(1);
10793 }
10794 // Other atomic stores have a simple pattern.
10795 return Op;
10796}
10797
Chris Lattner5b856542010-12-20 00:59:46 +000010798static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10799 EVT VT = Op.getNode()->getValueType(0);
10800
10801 // Let legalize expand this if it isn't a legal type yet.
10802 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10803 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010804
Chris Lattner5b856542010-12-20 00:59:46 +000010805 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010806
Chris Lattner5b856542010-12-20 00:59:46 +000010807 unsigned Opc;
10808 bool ExtraOp = false;
10809 switch (Op.getOpcode()) {
10810 default: assert(0 && "Invalid code");
10811 case ISD::ADDC: Opc = X86ISD::ADD; break;
10812 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10813 case ISD::SUBC: Opc = X86ISD::SUB; break;
10814 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10815 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010816
Chris Lattner5b856542010-12-20 00:59:46 +000010817 if (!ExtraOp)
10818 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10819 Op.getOperand(1));
10820 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10821 Op.getOperand(1), Op.getOperand(2));
10822}
10823
Evan Cheng0db9fe62006-04-25 20:13:52 +000010824/// LowerOperation - Provide custom lowering hooks for some operations.
10825///
Dan Gohmand858e902010-04-17 15:26:15 +000010826SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010827 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010828 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010829 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010830 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010831 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010832 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10833 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010834 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010835 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010836 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010837 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10838 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10839 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010840 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010841 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010842 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10843 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10844 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010845 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010846 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010847 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010848 case ISD::SHL_PARTS:
10849 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010850 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010851 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010852 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010853 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010854 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010855 case ISD::FABS: return LowerFABS(Op, DAG);
10856 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010857 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010858 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010859 case ISD::SETCC: return LowerSETCC(Op, DAG);
10860 case ISD::SELECT: return LowerSELECT(Op, DAG);
10861 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010862 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010863 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010864 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010865 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010866 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010867 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10868 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010869 case ISD::FRAME_TO_ARGS_OFFSET:
10870 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010871 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010872 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010873 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10874 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010875 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010876 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10877 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010878 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010879 case ISD::SRA:
10880 case ISD::SRL:
10881 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010882 case ISD::SADDO:
10883 case ISD::UADDO:
10884 case ISD::SSUBO:
10885 case ISD::USUBO:
10886 case ISD::SMULO:
10887 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010888 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010889 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010890 case ISD::ADDC:
10891 case ISD::ADDE:
10892 case ISD::SUBC:
10893 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010894 case ISD::ADD: return LowerADD(Op, DAG);
10895 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010896 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010897}
10898
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010899static void ReplaceATOMIC_LOAD(SDNode *Node,
10900 SmallVectorImpl<SDValue> &Results,
10901 SelectionDAG &DAG) {
10902 DebugLoc dl = Node->getDebugLoc();
10903 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10904
10905 // Convert wide load -> cmpxchg8b/cmpxchg16b
10906 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10907 // (The only way to get a 16-byte load is cmpxchg16b)
10908 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010909 SDValue Zero = DAG.getConstant(0, VT);
10910 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010911 Node->getOperand(0),
10912 Node->getOperand(1), Zero, Zero,
10913 cast<AtomicSDNode>(Node)->getMemOperand(),
10914 cast<AtomicSDNode>(Node)->getOrdering(),
10915 cast<AtomicSDNode>(Node)->getSynchScope());
10916 Results.push_back(Swap.getValue(0));
10917 Results.push_back(Swap.getValue(1));
10918}
10919
Duncan Sands1607f052008-12-01 11:39:25 +000010920void X86TargetLowering::
10921ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010922 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010923 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010924 assert (Node->getValueType(0) == MVT::i64 &&
10925 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010926
10927 SDValue Chain = Node->getOperand(0);
10928 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010929 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010930 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010931 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010932 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010933 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010934 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010935 SDValue Result =
10936 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10937 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010938 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010939 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010940 Results.push_back(Result.getValue(2));
10941}
10942
Duncan Sands126d9072008-07-04 11:47:58 +000010943/// ReplaceNodeResults - Replace a node with an illegal result type
10944/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010945void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10946 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010947 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010948 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010949 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010950 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010951 assert(false && "Do not know how to custom type legalize this operation!");
10952 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010953 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010954 case ISD::ADDC:
10955 case ISD::ADDE:
10956 case ISD::SUBC:
10957 case ISD::SUBE:
10958 // We don't want to expand or promote these.
10959 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010960 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010961 std::pair<SDValue,SDValue> Vals =
10962 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010963 SDValue FIST = Vals.first, StackSlot = Vals.second;
10964 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010965 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010966 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010967 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010968 MachinePointerInfo(),
10969 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010970 }
10971 return;
10972 }
10973 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010974 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010975 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010976 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010977 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010978 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010979 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010980 eax.getValue(2));
10981 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10982 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010983 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010984 Results.push_back(edx.getValue(1));
10985 return;
10986 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010987 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010988 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010989 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010990 bool Regs64bit = T == MVT::i128;
10991 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010992 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010993 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10994 DAG.getConstant(0, HalfT));
10995 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10996 DAG.getConstant(1, HalfT));
10997 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10998 Regs64bit ? X86::RAX : X86::EAX,
10999 cpInL, SDValue());
11000 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11001 Regs64bit ? X86::RDX : X86::EDX,
11002 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011003 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011004 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11005 DAG.getConstant(0, HalfT));
11006 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11007 DAG.getConstant(1, HalfT));
11008 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11009 Regs64bit ? X86::RBX : X86::EBX,
11010 swapInL, cpInH.getValue(1));
11011 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11012 Regs64bit ? X86::RCX : X86::ECX,
11013 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011014 SDValue Ops[] = { swapInH.getValue(0),
11015 N->getOperand(1),
11016 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011017 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011018 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011019 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11020 X86ISD::LCMPXCHG8_DAG;
11021 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011022 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011023 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11024 Regs64bit ? X86::RAX : X86::EAX,
11025 HalfT, Result.getValue(1));
11026 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11027 Regs64bit ? X86::RDX : X86::EDX,
11028 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011029 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011030 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011031 Results.push_back(cpOutH.getValue(1));
11032 return;
11033 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011034 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011035 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11036 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011037 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011038 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11039 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011040 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011041 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11042 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011043 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011044 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11045 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011046 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011047 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11048 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011049 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011050 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11051 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011052 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011053 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11054 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011055 case ISD::ATOMIC_LOAD:
11056 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011057 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011058}
11059
Evan Cheng72261582005-12-20 06:22:03 +000011060const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11061 switch (Opcode) {
11062 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011063 case X86ISD::BSF: return "X86ISD::BSF";
11064 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011065 case X86ISD::SHLD: return "X86ISD::SHLD";
11066 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011067 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011068 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011069 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011070 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011071 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011072 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011073 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11074 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11075 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011076 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011077 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011078 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011079 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011080 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011081 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011082 case X86ISD::COMI: return "X86ISD::COMI";
11083 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011084 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011085 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011086 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11087 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011088 case X86ISD::CMOV: return "X86ISD::CMOV";
11089 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011090 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011091 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11092 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011093 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011094 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011095 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011096 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011097 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011098 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11099 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011100 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011101 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011102 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011103 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011104 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11105 case X86ISD::FHADD: return "X86ISD::FHADD";
11106 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011107 case X86ISD::FMAX: return "X86ISD::FMAX";
11108 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011109 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11110 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011111 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011112 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011113 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011114 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011115 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011116 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11117 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011118 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11119 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11120 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11121 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11122 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11123 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011124 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11125 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011126 case X86ISD::VSHL: return "X86ISD::VSHL";
11127 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011128 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11129 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11130 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11131 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11132 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11133 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11134 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11135 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11136 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11137 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011138 case X86ISD::ADD: return "X86ISD::ADD";
11139 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011140 case X86ISD::ADC: return "X86ISD::ADC";
11141 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011142 case X86ISD::SMUL: return "X86ISD::SMUL";
11143 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011144 case X86ISD::INC: return "X86ISD::INC";
11145 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011146 case X86ISD::OR: return "X86ISD::OR";
11147 case X86ISD::XOR: return "X86ISD::XOR";
11148 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011149 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011150 case X86ISD::BLSI: return "X86ISD::BLSI";
11151 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11152 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011153 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011154 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011155 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011156 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11157 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11158 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11159 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11160 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11161 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11162 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11163 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11164 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011165 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011166 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011167 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011168 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11169 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011170 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11171 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11172 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11173 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11174 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11175 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11176 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper06cb6802011-11-26 20:47:44 +000011177 case X86ISD::UNPCKLP: return "X86ISD::UNPCKLP";
11178 case X86ISD::UNPCKHP: return "X86ISD::UNPCKHP";
11179 case X86ISD::PUNPCKL: return "X86ISD::PUNPCKL";
11180 case X86ISD::PUNPCKH: return "X86ISD::PUNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011181 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011182 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011183 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000011184 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Craig Topper70b883b2011-11-28 10:14:51 +000011185 case X86ISD::VPERM2I128: return "X86ISD::VPERM2I128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011186 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011187 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011188 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011189 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011190 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011191 }
11192}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011193
Chris Lattnerc9addb72007-03-30 23:15:24 +000011194// isLegalAddressingMode - Return true if the addressing mode represented
11195// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011196bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011197 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011198 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011199 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011200 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011201
Chris Lattnerc9addb72007-03-30 23:15:24 +000011202 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011203 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011204 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011205
Chris Lattnerc9addb72007-03-30 23:15:24 +000011206 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011207 unsigned GVFlags =
11208 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011209
Chris Lattnerdfed4132009-07-10 07:38:24 +000011210 // If a reference to this global requires an extra load, we can't fold it.
11211 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011212 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011213
Chris Lattnerdfed4132009-07-10 07:38:24 +000011214 // If BaseGV requires a register for the PIC base, we cannot also have a
11215 // BaseReg specified.
11216 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011217 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011218
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011219 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011220 if ((M != CodeModel::Small || R != Reloc::Static) &&
11221 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011222 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011223 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011224
Chris Lattnerc9addb72007-03-30 23:15:24 +000011225 switch (AM.Scale) {
11226 case 0:
11227 case 1:
11228 case 2:
11229 case 4:
11230 case 8:
11231 // These scales always work.
11232 break;
11233 case 3:
11234 case 5:
11235 case 9:
11236 // These scales are formed with basereg+scalereg. Only accept if there is
11237 // no basereg yet.
11238 if (AM.HasBaseReg)
11239 return false;
11240 break;
11241 default: // Other stuff never works.
11242 return false;
11243 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011244
Chris Lattnerc9addb72007-03-30 23:15:24 +000011245 return true;
11246}
11247
11248
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011249bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011250 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011251 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011252 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11253 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011254 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011255 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011256 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011257}
11258
Owen Andersone50ed302009-08-10 22:56:29 +000011259bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011260 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011261 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011262 unsigned NumBits1 = VT1.getSizeInBits();
11263 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011264 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011265 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011266 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011267}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011268
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011269bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011270 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011271 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011272}
11273
Owen Andersone50ed302009-08-10 22:56:29 +000011274bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011275 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011276 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011277}
11278
Owen Andersone50ed302009-08-10 22:56:29 +000011279bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011280 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011281 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011282}
11283
Evan Cheng60c07e12006-07-05 22:17:51 +000011284/// isShuffleMaskLegal - Targets can use this to indicate that they only
11285/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11286/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11287/// are assumed to be legal.
11288bool
Eric Christopherfd179292009-08-27 18:07:15 +000011289X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011290 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011291 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011292 if (VT.getSizeInBits() == 64)
Craig Topperc0d82852011-11-22 00:44:41 +000011293 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011294
Nate Begemana09008b2009-10-19 02:17:23 +000011295 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011296 return (VT.getVectorNumElements() == 2 ||
11297 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11298 isMOVLMask(M, VT) ||
11299 isSHUFPMask(M, VT) ||
11300 isPSHUFDMask(M, VT) ||
11301 isPSHUFHWMask(M, VT) ||
11302 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011303 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011304 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11305 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011306 isUNPCKL_v_undef_Mask(M, VT) ||
11307 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011308}
11309
Dan Gohman7d8143f2008-04-09 20:09:42 +000011310bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011311X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011312 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011313 unsigned NumElts = VT.getVectorNumElements();
11314 // FIXME: This collection of masks seems suspect.
11315 if (NumElts == 2)
11316 return true;
11317 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11318 return (isMOVLMask(Mask, VT) ||
11319 isCommutedMOVLMask(Mask, VT, true) ||
11320 isSHUFPMask(Mask, VT) ||
11321 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011322 }
11323 return false;
11324}
11325
11326//===----------------------------------------------------------------------===//
11327// X86 Scheduler Hooks
11328//===----------------------------------------------------------------------===//
11329
Mon P Wang63307c32008-05-05 19:05:59 +000011330// private utility function
11331MachineBasicBlock *
11332X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11333 MachineBasicBlock *MBB,
11334 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011335 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011336 unsigned LoadOpc,
11337 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011338 unsigned notOpc,
11339 unsigned EAXreg,
11340 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011341 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011342 // For the atomic bitwise operator, we generate
11343 // thisMBB:
11344 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011345 // ld t1 = [bitinstr.addr]
11346 // op t2 = t1, [bitinstr.val]
11347 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011348 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11349 // bz newMBB
11350 // fallthrough -->nextMBB
11351 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11352 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011353 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011354 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011355
Mon P Wang63307c32008-05-05 19:05:59 +000011356 /// First build the CFG
11357 MachineFunction *F = MBB->getParent();
11358 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011359 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11360 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11361 F->insert(MBBIter, newMBB);
11362 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011363
Dan Gohman14152b42010-07-06 20:24:04 +000011364 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11365 nextMBB->splice(nextMBB->begin(), thisMBB,
11366 llvm::next(MachineBasicBlock::iterator(bInstr)),
11367 thisMBB->end());
11368 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011369
Mon P Wang63307c32008-05-05 19:05:59 +000011370 // Update thisMBB to fall through to newMBB
11371 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011372
Mon P Wang63307c32008-05-05 19:05:59 +000011373 // newMBB jumps to itself and fall through to nextMBB
11374 newMBB->addSuccessor(nextMBB);
11375 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011376
Mon P Wang63307c32008-05-05 19:05:59 +000011377 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011378 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011379 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011380 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011381 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011382 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011383 int numArgs = bInstr->getNumOperands() - 1;
11384 for (int i=0; i < numArgs; ++i)
11385 argOpers[i] = &bInstr->getOperand(i+1);
11386
11387 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011388 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011389 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011390
Dale Johannesen140be2d2008-08-19 18:47:28 +000011391 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011392 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011393 for (int i=0; i <= lastAddrIndx; ++i)
11394 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011395
Dale Johannesen140be2d2008-08-19 18:47:28 +000011396 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011397 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011398 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011399 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011400 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011401 tt = t1;
11402
Dale Johannesen140be2d2008-08-19 18:47:28 +000011403 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011404 assert((argOpers[valArgIndx]->isReg() ||
11405 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011406 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011407 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011408 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011409 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011410 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011411 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011412 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011413
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011414 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011415 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011416
Dale Johannesene4d209d2009-02-03 20:21:25 +000011417 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011418 for (int i=0; i <= lastAddrIndx; ++i)
11419 (*MIB).addOperand(*argOpers[i]);
11420 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011421 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011422 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11423 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011424
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011425 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011426 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011427
Mon P Wang63307c32008-05-05 19:05:59 +000011428 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011429 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011430
Dan Gohman14152b42010-07-06 20:24:04 +000011431 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011432 return nextMBB;
11433}
11434
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011435// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011436MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011437X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11438 MachineBasicBlock *MBB,
11439 unsigned regOpcL,
11440 unsigned regOpcH,
11441 unsigned immOpcL,
11442 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011443 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011444 // For the atomic bitwise operator, we generate
11445 // thisMBB (instructions are in pairs, except cmpxchg8b)
11446 // ld t1,t2 = [bitinstr.addr]
11447 // newMBB:
11448 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11449 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011450 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011451 // mov ECX, EBX <- t5, t6
11452 // mov EAX, EDX <- t1, t2
11453 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11454 // mov t3, t4 <- EAX, EDX
11455 // bz newMBB
11456 // result in out1, out2
11457 // fallthrough -->nextMBB
11458
11459 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11460 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461 const unsigned NotOpc = X86::NOT32r;
11462 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11463 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11464 MachineFunction::iterator MBBIter = MBB;
11465 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011466
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011467 /// First build the CFG
11468 MachineFunction *F = MBB->getParent();
11469 MachineBasicBlock *thisMBB = MBB;
11470 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11471 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11472 F->insert(MBBIter, newMBB);
11473 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011474
Dan Gohman14152b42010-07-06 20:24:04 +000011475 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11476 nextMBB->splice(nextMBB->begin(), thisMBB,
11477 llvm::next(MachineBasicBlock::iterator(bInstr)),
11478 thisMBB->end());
11479 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011480
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011481 // Update thisMBB to fall through to newMBB
11482 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011483
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011484 // newMBB jumps to itself and fall through to nextMBB
11485 newMBB->addSuccessor(nextMBB);
11486 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487
Dale Johannesene4d209d2009-02-03 20:21:25 +000011488 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011489 // Insert instructions into newMBB based on incoming instruction
11490 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011491 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011492 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011493 MachineOperand& dest1Oper = bInstr->getOperand(0);
11494 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011495 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11496 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011497 argOpers[i] = &bInstr->getOperand(i+2);
11498
Dan Gohman71ea4e52010-05-14 21:01:44 +000011499 // We use some of the operands multiple times, so conservatively just
11500 // clear any kill flags that might be present.
11501 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11502 argOpers[i]->setIsKill(false);
11503 }
11504
Evan Chengad5b52f2010-01-08 19:14:57 +000011505 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011506 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011507
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011508 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011509 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011510 for (int i=0; i <= lastAddrIndx; ++i)
11511 (*MIB).addOperand(*argOpers[i]);
11512 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011513 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011514 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011515 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011516 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011517 MachineOperand newOp3 = *(argOpers[3]);
11518 if (newOp3.isImm())
11519 newOp3.setImm(newOp3.getImm()+4);
11520 else
11521 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011522 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011523 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011524
11525 // t3/4 are defined later, at the bottom of the loop
11526 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11527 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011528 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011529 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011530 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011531 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11532
Evan Cheng306b4ca2010-01-08 23:41:50 +000011533 // The subsequent operations should be using the destination registers of
11534 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011535 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011536 t1 = F->getRegInfo().createVirtualRegister(RC);
11537 t2 = F->getRegInfo().createVirtualRegister(RC);
11538 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11539 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011540 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011541 t1 = dest1Oper.getReg();
11542 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011543 }
11544
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011545 int valArgIndx = lastAddrIndx + 1;
11546 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011547 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011548 "invalid operand");
11549 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11550 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011551 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011552 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011553 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011554 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011555 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011556 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011557 (*MIB).addOperand(*argOpers[valArgIndx]);
11558 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011559 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011560 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011561 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011562 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011563 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011564 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011565 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011566 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011567 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011568 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011569
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011570 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011571 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011572 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011573 MIB.addReg(t2);
11574
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011575 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011576 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011577 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011578 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011579
Dale Johannesene4d209d2009-02-03 20:21:25 +000011580 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011581 for (int i=0; i <= lastAddrIndx; ++i)
11582 (*MIB).addOperand(*argOpers[i]);
11583
11584 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011585 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11586 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011587
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011588 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011589 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011590 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011591 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011592
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011593 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011594 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011595
Dan Gohman14152b42010-07-06 20:24:04 +000011596 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011597 return nextMBB;
11598}
11599
11600// private utility function
11601MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011602X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11603 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011604 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011605 // For the atomic min/max operator, we generate
11606 // thisMBB:
11607 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011608 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011609 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011610 // cmp t1, t2
11611 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011612 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011613 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11614 // bz newMBB
11615 // fallthrough -->nextMBB
11616 //
11617 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11618 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011619 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011620 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011621
Mon P Wang63307c32008-05-05 19:05:59 +000011622 /// First build the CFG
11623 MachineFunction *F = MBB->getParent();
11624 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011625 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11626 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11627 F->insert(MBBIter, newMBB);
11628 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011629
Dan Gohman14152b42010-07-06 20:24:04 +000011630 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11631 nextMBB->splice(nextMBB->begin(), thisMBB,
11632 llvm::next(MachineBasicBlock::iterator(mInstr)),
11633 thisMBB->end());
11634 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011635
Mon P Wang63307c32008-05-05 19:05:59 +000011636 // Update thisMBB to fall through to newMBB
11637 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011638
Mon P Wang63307c32008-05-05 19:05:59 +000011639 // newMBB jumps to newMBB and fall through to nextMBB
11640 newMBB->addSuccessor(nextMBB);
11641 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011642
Dale Johannesene4d209d2009-02-03 20:21:25 +000011643 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011644 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011645 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011646 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011647 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011648 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011649 int numArgs = mInstr->getNumOperands() - 1;
11650 for (int i=0; i < numArgs; ++i)
11651 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011652
Mon P Wang63307c32008-05-05 19:05:59 +000011653 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011654 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011655 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011656
Mon P Wangab3e7472008-05-05 22:56:23 +000011657 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011658 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011659 for (int i=0; i <= lastAddrIndx; ++i)
11660 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011661
Mon P Wang63307c32008-05-05 19:05:59 +000011662 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011663 assert((argOpers[valArgIndx]->isReg() ||
11664 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011665 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011666
11667 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011668 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011669 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011670 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011671 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011672 (*MIB).addOperand(*argOpers[valArgIndx]);
11673
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011674 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011675 MIB.addReg(t1);
11676
Dale Johannesene4d209d2009-02-03 20:21:25 +000011677 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011678 MIB.addReg(t1);
11679 MIB.addReg(t2);
11680
11681 // Generate movc
11682 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011683 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011684 MIB.addReg(t2);
11685 MIB.addReg(t1);
11686
11687 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011688 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011689 for (int i=0; i <= lastAddrIndx; ++i)
11690 (*MIB).addOperand(*argOpers[i]);
11691 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011692 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011693 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11694 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011695
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011696 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011697 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011698
Mon P Wang63307c32008-05-05 19:05:59 +000011699 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011700 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011701
Dan Gohman14152b42010-07-06 20:24:04 +000011702 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011703 return nextMBB;
11704}
11705
Eric Christopherf83a5de2009-08-27 18:08:16 +000011706// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011707// or XMM0_V32I8 in AVX all of this code can be replaced with that
11708// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011709MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011710X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011711 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011712 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011713 "Target must have SSE4.2 or AVX features enabled");
11714
Eric Christopherb120ab42009-08-18 22:50:32 +000011715 DebugLoc dl = MI->getDebugLoc();
11716 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011717 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011718 if (!Subtarget->hasAVX()) {
11719 if (memArg)
11720 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11721 else
11722 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11723 } else {
11724 if (memArg)
11725 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11726 else
11727 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11728 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011729
Eric Christopher41c902f2010-11-30 08:20:21 +000011730 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011731 for (unsigned i = 0; i < numArgs; ++i) {
11732 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011733 if (!(Op.isReg() && Op.isImplicit()))
11734 MIB.addOperand(Op);
11735 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011736 BuildMI(*BB, MI, dl,
11737 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11738 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011739 .addReg(X86::XMM0);
11740
Dan Gohman14152b42010-07-06 20:24:04 +000011741 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011742 return BB;
11743}
11744
11745MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011746X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011747 DebugLoc dl = MI->getDebugLoc();
11748 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011749
Eric Christopher228232b2010-11-30 07:20:12 +000011750 // Address into RAX/EAX, other two args into ECX, EDX.
11751 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11752 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11753 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11754 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011755 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011756
Eric Christopher228232b2010-11-30 07:20:12 +000011757 unsigned ValOps = X86::AddrNumOperands;
11758 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11759 .addReg(MI->getOperand(ValOps).getReg());
11760 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11761 .addReg(MI->getOperand(ValOps+1).getReg());
11762
11763 // The instruction doesn't actually take any operands though.
11764 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011765
Eric Christopher228232b2010-11-30 07:20:12 +000011766 MI->eraseFromParent(); // The pseudo is gone now.
11767 return BB;
11768}
11769
11770MachineBasicBlock *
11771X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011772 DebugLoc dl = MI->getDebugLoc();
11773 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011774
Eric Christopher228232b2010-11-30 07:20:12 +000011775 // First arg in ECX, the second in EAX.
11776 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11777 .addReg(MI->getOperand(0).getReg());
11778 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11779 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011780
Eric Christopher228232b2010-11-30 07:20:12 +000011781 // The instruction doesn't actually take any operands though.
11782 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011783
Eric Christopher228232b2010-11-30 07:20:12 +000011784 MI->eraseFromParent(); // The pseudo is gone now.
11785 return BB;
11786}
11787
11788MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011789X86TargetLowering::EmitVAARG64WithCustomInserter(
11790 MachineInstr *MI,
11791 MachineBasicBlock *MBB) const {
11792 // Emit va_arg instruction on X86-64.
11793
11794 // Operands to this pseudo-instruction:
11795 // 0 ) Output : destination address (reg)
11796 // 1-5) Input : va_list address (addr, i64mem)
11797 // 6 ) ArgSize : Size (in bytes) of vararg type
11798 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11799 // 8 ) Align : Alignment of type
11800 // 9 ) EFLAGS (implicit-def)
11801
11802 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11803 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11804
11805 unsigned DestReg = MI->getOperand(0).getReg();
11806 MachineOperand &Base = MI->getOperand(1);
11807 MachineOperand &Scale = MI->getOperand(2);
11808 MachineOperand &Index = MI->getOperand(3);
11809 MachineOperand &Disp = MI->getOperand(4);
11810 MachineOperand &Segment = MI->getOperand(5);
11811 unsigned ArgSize = MI->getOperand(6).getImm();
11812 unsigned ArgMode = MI->getOperand(7).getImm();
11813 unsigned Align = MI->getOperand(8).getImm();
11814
11815 // Memory Reference
11816 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11817 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11818 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11819
11820 // Machine Information
11821 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11822 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11823 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11824 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11825 DebugLoc DL = MI->getDebugLoc();
11826
11827 // struct va_list {
11828 // i32 gp_offset
11829 // i32 fp_offset
11830 // i64 overflow_area (address)
11831 // i64 reg_save_area (address)
11832 // }
11833 // sizeof(va_list) = 24
11834 // alignment(va_list) = 8
11835
11836 unsigned TotalNumIntRegs = 6;
11837 unsigned TotalNumXMMRegs = 8;
11838 bool UseGPOffset = (ArgMode == 1);
11839 bool UseFPOffset = (ArgMode == 2);
11840 unsigned MaxOffset = TotalNumIntRegs * 8 +
11841 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11842
11843 /* Align ArgSize to a multiple of 8 */
11844 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11845 bool NeedsAlign = (Align > 8);
11846
11847 MachineBasicBlock *thisMBB = MBB;
11848 MachineBasicBlock *overflowMBB;
11849 MachineBasicBlock *offsetMBB;
11850 MachineBasicBlock *endMBB;
11851
11852 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11853 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11854 unsigned OffsetReg = 0;
11855
11856 if (!UseGPOffset && !UseFPOffset) {
11857 // If we only pull from the overflow region, we don't create a branch.
11858 // We don't need to alter control flow.
11859 OffsetDestReg = 0; // unused
11860 OverflowDestReg = DestReg;
11861
11862 offsetMBB = NULL;
11863 overflowMBB = thisMBB;
11864 endMBB = thisMBB;
11865 } else {
11866 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11867 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11868 // If not, pull from overflow_area. (branch to overflowMBB)
11869 //
11870 // thisMBB
11871 // | .
11872 // | .
11873 // offsetMBB overflowMBB
11874 // | .
11875 // | .
11876 // endMBB
11877
11878 // Registers for the PHI in endMBB
11879 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11880 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11881
11882 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11883 MachineFunction *MF = MBB->getParent();
11884 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11885 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11886 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11887
11888 MachineFunction::iterator MBBIter = MBB;
11889 ++MBBIter;
11890
11891 // Insert the new basic blocks
11892 MF->insert(MBBIter, offsetMBB);
11893 MF->insert(MBBIter, overflowMBB);
11894 MF->insert(MBBIter, endMBB);
11895
11896 // Transfer the remainder of MBB and its successor edges to endMBB.
11897 endMBB->splice(endMBB->begin(), thisMBB,
11898 llvm::next(MachineBasicBlock::iterator(MI)),
11899 thisMBB->end());
11900 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11901
11902 // Make offsetMBB and overflowMBB successors of thisMBB
11903 thisMBB->addSuccessor(offsetMBB);
11904 thisMBB->addSuccessor(overflowMBB);
11905
11906 // endMBB is a successor of both offsetMBB and overflowMBB
11907 offsetMBB->addSuccessor(endMBB);
11908 overflowMBB->addSuccessor(endMBB);
11909
11910 // Load the offset value into a register
11911 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11912 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11913 .addOperand(Base)
11914 .addOperand(Scale)
11915 .addOperand(Index)
11916 .addDisp(Disp, UseFPOffset ? 4 : 0)
11917 .addOperand(Segment)
11918 .setMemRefs(MMOBegin, MMOEnd);
11919
11920 // Check if there is enough room left to pull this argument.
11921 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11922 .addReg(OffsetReg)
11923 .addImm(MaxOffset + 8 - ArgSizeA8);
11924
11925 // Branch to "overflowMBB" if offset >= max
11926 // Fall through to "offsetMBB" otherwise
11927 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11928 .addMBB(overflowMBB);
11929 }
11930
11931 // In offsetMBB, emit code to use the reg_save_area.
11932 if (offsetMBB) {
11933 assert(OffsetReg != 0);
11934
11935 // Read the reg_save_area address.
11936 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11937 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11938 .addOperand(Base)
11939 .addOperand(Scale)
11940 .addOperand(Index)
11941 .addDisp(Disp, 16)
11942 .addOperand(Segment)
11943 .setMemRefs(MMOBegin, MMOEnd);
11944
11945 // Zero-extend the offset
11946 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11947 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11948 .addImm(0)
11949 .addReg(OffsetReg)
11950 .addImm(X86::sub_32bit);
11951
11952 // Add the offset to the reg_save_area to get the final address.
11953 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11954 .addReg(OffsetReg64)
11955 .addReg(RegSaveReg);
11956
11957 // Compute the offset for the next argument
11958 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11959 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11960 .addReg(OffsetReg)
11961 .addImm(UseFPOffset ? 16 : 8);
11962
11963 // Store it back into the va_list.
11964 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11965 .addOperand(Base)
11966 .addOperand(Scale)
11967 .addOperand(Index)
11968 .addDisp(Disp, UseFPOffset ? 4 : 0)
11969 .addOperand(Segment)
11970 .addReg(NextOffsetReg)
11971 .setMemRefs(MMOBegin, MMOEnd);
11972
11973 // Jump to endMBB
11974 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11975 .addMBB(endMBB);
11976 }
11977
11978 //
11979 // Emit code to use overflow area
11980 //
11981
11982 // Load the overflow_area address into a register.
11983 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11984 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11985 .addOperand(Base)
11986 .addOperand(Scale)
11987 .addOperand(Index)
11988 .addDisp(Disp, 8)
11989 .addOperand(Segment)
11990 .setMemRefs(MMOBegin, MMOEnd);
11991
11992 // If we need to align it, do so. Otherwise, just copy the address
11993 // to OverflowDestReg.
11994 if (NeedsAlign) {
11995 // Align the overflow address
11996 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11997 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11998
11999 // aligned_addr = (addr + (align-1)) & ~(align-1)
12000 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12001 .addReg(OverflowAddrReg)
12002 .addImm(Align-1);
12003
12004 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12005 .addReg(TmpReg)
12006 .addImm(~(uint64_t)(Align-1));
12007 } else {
12008 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12009 .addReg(OverflowAddrReg);
12010 }
12011
12012 // Compute the next overflow address after this argument.
12013 // (the overflow address should be kept 8-byte aligned)
12014 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12015 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12016 .addReg(OverflowDestReg)
12017 .addImm(ArgSizeA8);
12018
12019 // Store the new overflow address.
12020 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12021 .addOperand(Base)
12022 .addOperand(Scale)
12023 .addOperand(Index)
12024 .addDisp(Disp, 8)
12025 .addOperand(Segment)
12026 .addReg(NextAddrReg)
12027 .setMemRefs(MMOBegin, MMOEnd);
12028
12029 // If we branched, emit the PHI to the front of endMBB.
12030 if (offsetMBB) {
12031 BuildMI(*endMBB, endMBB->begin(), DL,
12032 TII->get(X86::PHI), DestReg)
12033 .addReg(OffsetDestReg).addMBB(offsetMBB)
12034 .addReg(OverflowDestReg).addMBB(overflowMBB);
12035 }
12036
12037 // Erase the pseudo instruction
12038 MI->eraseFromParent();
12039
12040 return endMBB;
12041}
12042
12043MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012044X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12045 MachineInstr *MI,
12046 MachineBasicBlock *MBB) const {
12047 // Emit code to save XMM registers to the stack. The ABI says that the
12048 // number of registers to save is given in %al, so it's theoretically
12049 // possible to do an indirect jump trick to avoid saving all of them,
12050 // however this code takes a simpler approach and just executes all
12051 // of the stores if %al is non-zero. It's less code, and it's probably
12052 // easier on the hardware branch predictor, and stores aren't all that
12053 // expensive anyway.
12054
12055 // Create the new basic blocks. One block contains all the XMM stores,
12056 // and one block is the final destination regardless of whether any
12057 // stores were performed.
12058 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12059 MachineFunction *F = MBB->getParent();
12060 MachineFunction::iterator MBBIter = MBB;
12061 ++MBBIter;
12062 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12063 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12064 F->insert(MBBIter, XMMSaveMBB);
12065 F->insert(MBBIter, EndMBB);
12066
Dan Gohman14152b42010-07-06 20:24:04 +000012067 // Transfer the remainder of MBB and its successor edges to EndMBB.
12068 EndMBB->splice(EndMBB->begin(), MBB,
12069 llvm::next(MachineBasicBlock::iterator(MI)),
12070 MBB->end());
12071 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12072
Dan Gohmand6708ea2009-08-15 01:38:56 +000012073 // The original block will now fall through to the XMM save block.
12074 MBB->addSuccessor(XMMSaveMBB);
12075 // The XMMSaveMBB will fall through to the end block.
12076 XMMSaveMBB->addSuccessor(EndMBB);
12077
12078 // Now add the instructions.
12079 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12080 DebugLoc DL = MI->getDebugLoc();
12081
12082 unsigned CountReg = MI->getOperand(0).getReg();
12083 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12084 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12085
12086 if (!Subtarget->isTargetWin64()) {
12087 // If %al is 0, branch around the XMM save block.
12088 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012089 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012090 MBB->addSuccessor(EndMBB);
12091 }
12092
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012093 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012094 // In the XMM save block, save all the XMM argument registers.
12095 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12096 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012097 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012098 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012099 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012100 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012101 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012102 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012103 .addFrameIndex(RegSaveFrameIndex)
12104 .addImm(/*Scale=*/1)
12105 .addReg(/*IndexReg=*/0)
12106 .addImm(/*Disp=*/Offset)
12107 .addReg(/*Segment=*/0)
12108 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012109 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012110 }
12111
Dan Gohman14152b42010-07-06 20:24:04 +000012112 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012113
12114 return EndMBB;
12115}
Mon P Wang63307c32008-05-05 19:05:59 +000012116
Evan Cheng60c07e12006-07-05 22:17:51 +000012117MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012118X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012119 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012120 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12121 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012122
Chris Lattner52600972009-09-02 05:57:00 +000012123 // To "insert" a SELECT_CC instruction, we actually have to insert the
12124 // diamond control-flow pattern. The incoming instruction knows the
12125 // destination vreg to set, the condition code register to branch on, the
12126 // true/false values to select between, and a branch opcode to use.
12127 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12128 MachineFunction::iterator It = BB;
12129 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012130
Chris Lattner52600972009-09-02 05:57:00 +000012131 // thisMBB:
12132 // ...
12133 // TrueVal = ...
12134 // cmpTY ccX, r1, r2
12135 // bCC copy1MBB
12136 // fallthrough --> copy0MBB
12137 MachineBasicBlock *thisMBB = BB;
12138 MachineFunction *F = BB->getParent();
12139 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12140 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012141 F->insert(It, copy0MBB);
12142 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012143
Bill Wendling730c07e2010-06-25 20:48:10 +000012144 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12145 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012146 if (!MI->killsRegister(X86::EFLAGS)) {
12147 copy0MBB->addLiveIn(X86::EFLAGS);
12148 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012149 }
12150
Dan Gohman14152b42010-07-06 20:24:04 +000012151 // Transfer the remainder of BB and its successor edges to sinkMBB.
12152 sinkMBB->splice(sinkMBB->begin(), BB,
12153 llvm::next(MachineBasicBlock::iterator(MI)),
12154 BB->end());
12155 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12156
12157 // Add the true and fallthrough blocks as its successors.
12158 BB->addSuccessor(copy0MBB);
12159 BB->addSuccessor(sinkMBB);
12160
12161 // Create the conditional branch instruction.
12162 unsigned Opc =
12163 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12164 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12165
Chris Lattner52600972009-09-02 05:57:00 +000012166 // copy0MBB:
12167 // %FalseValue = ...
12168 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012169 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012170
Chris Lattner52600972009-09-02 05:57:00 +000012171 // sinkMBB:
12172 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12173 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012174 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12175 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012176 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12177 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12178
Dan Gohman14152b42010-07-06 20:24:04 +000012179 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012180 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012181}
12182
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012183MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012184X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12185 bool Is64Bit) const {
12186 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12187 DebugLoc DL = MI->getDebugLoc();
12188 MachineFunction *MF = BB->getParent();
12189 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12190
12191 assert(EnableSegmentedStacks);
12192
12193 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12194 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12195
12196 // BB:
12197 // ... [Till the alloca]
12198 // If stacklet is not large enough, jump to mallocMBB
12199 //
12200 // bumpMBB:
12201 // Allocate by subtracting from RSP
12202 // Jump to continueMBB
12203 //
12204 // mallocMBB:
12205 // Allocate by call to runtime
12206 //
12207 // continueMBB:
12208 // ...
12209 // [rest of original BB]
12210 //
12211
12212 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12213 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12214 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12215
12216 MachineRegisterInfo &MRI = MF->getRegInfo();
12217 const TargetRegisterClass *AddrRegClass =
12218 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12219
12220 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12221 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12222 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012223 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012224 sizeVReg = MI->getOperand(1).getReg(),
12225 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12226
12227 MachineFunction::iterator MBBIter = BB;
12228 ++MBBIter;
12229
12230 MF->insert(MBBIter, bumpMBB);
12231 MF->insert(MBBIter, mallocMBB);
12232 MF->insert(MBBIter, continueMBB);
12233
12234 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12235 (MachineBasicBlock::iterator(MI)), BB->end());
12236 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12237
12238 // Add code to the main basic block to check if the stack limit has been hit,
12239 // and if so, jump to mallocMBB otherwise to bumpMBB.
12240 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012241 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012242 .addReg(tmpSPVReg).addReg(sizeVReg);
12243 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12244 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012245 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012246 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12247
12248 // bumpMBB simply decreases the stack pointer, since we know the current
12249 // stacklet has enough space.
12250 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012251 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012252 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012253 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012254 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12255
12256 // Calls into a routine in libgcc to allocate more space from the heap.
12257 if (Is64Bit) {
12258 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12259 .addReg(sizeVReg);
12260 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12261 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12262 } else {
12263 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12264 .addImm(12);
12265 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12266 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12267 .addExternalSymbol("__morestack_allocate_stack_space");
12268 }
12269
12270 if (!Is64Bit)
12271 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12272 .addImm(16);
12273
12274 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12275 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12276 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12277
12278 // Set up the CFG correctly.
12279 BB->addSuccessor(bumpMBB);
12280 BB->addSuccessor(mallocMBB);
12281 mallocMBB->addSuccessor(continueMBB);
12282 bumpMBB->addSuccessor(continueMBB);
12283
12284 // Take care of the PHI nodes.
12285 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12286 MI->getOperand(0).getReg())
12287 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12288 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12289
12290 // Delete the original pseudo instruction.
12291 MI->eraseFromParent();
12292
12293 // And we're done.
12294 return continueMBB;
12295}
12296
12297MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012298X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012299 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012300 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12301 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012302
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012303 assert(!Subtarget->isTargetEnvMacho());
12304
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012305 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12306 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012307
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012308 if (Subtarget->isTargetWin64()) {
12309 if (Subtarget->isTargetCygMing()) {
12310 // ___chkstk(Mingw64):
12311 // Clobbers R10, R11, RAX and EFLAGS.
12312 // Updates RSP.
12313 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12314 .addExternalSymbol("___chkstk")
12315 .addReg(X86::RAX, RegState::Implicit)
12316 .addReg(X86::RSP, RegState::Implicit)
12317 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12318 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12319 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12320 } else {
12321 // __chkstk(MSVCRT): does not update stack pointer.
12322 // Clobbers R10, R11 and EFLAGS.
12323 // FIXME: RAX(allocated size) might be reused and not killed.
12324 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12325 .addExternalSymbol("__chkstk")
12326 .addReg(X86::RAX, RegState::Implicit)
12327 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12328 // RAX has the offset to subtracted from RSP.
12329 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12330 .addReg(X86::RSP)
12331 .addReg(X86::RAX);
12332 }
12333 } else {
12334 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012335 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12336
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012337 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12338 .addExternalSymbol(StackProbeSymbol)
12339 .addReg(X86::EAX, RegState::Implicit)
12340 .addReg(X86::ESP, RegState::Implicit)
12341 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12342 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12343 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12344 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012345
Dan Gohman14152b42010-07-06 20:24:04 +000012346 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012347 return BB;
12348}
Chris Lattner52600972009-09-02 05:57:00 +000012349
12350MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012351X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12352 MachineBasicBlock *BB) const {
12353 // This is pretty easy. We're taking the value that we received from
12354 // our load from the relocation, sticking it in either RDI (x86-64)
12355 // or EAX and doing an indirect call. The return value will then
12356 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012357 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012358 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012359 DebugLoc DL = MI->getDebugLoc();
12360 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012361
12362 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012363 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012364
Eric Christopher30ef0e52010-06-03 04:07:48 +000012365 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012366 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12367 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012368 .addReg(X86::RIP)
12369 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012370 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012371 MI->getOperand(3).getTargetFlags())
12372 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012373 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012374 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012375 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012376 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12377 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012378 .addReg(0)
12379 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012380 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012381 MI->getOperand(3).getTargetFlags())
12382 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012383 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012384 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012385 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012386 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12387 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012388 .addReg(TII->getGlobalBaseReg(F))
12389 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012390 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012391 MI->getOperand(3).getTargetFlags())
12392 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012393 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012394 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012395 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012396
Dan Gohman14152b42010-07-06 20:24:04 +000012397 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012398 return BB;
12399}
12400
12401MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012402X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012403 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012404 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012405 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012406 case X86::TAILJMPd64:
12407 case X86::TAILJMPr64:
12408 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012409 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012410 case X86::TCRETURNdi64:
12411 case X86::TCRETURNri64:
12412 case X86::TCRETURNmi64:
12413 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12414 // On AMD64, additional defs should be added before register allocation.
12415 if (!Subtarget->isTargetWin64()) {
12416 MI->addRegisterDefined(X86::RSI);
12417 MI->addRegisterDefined(X86::RDI);
12418 MI->addRegisterDefined(X86::XMM6);
12419 MI->addRegisterDefined(X86::XMM7);
12420 MI->addRegisterDefined(X86::XMM8);
12421 MI->addRegisterDefined(X86::XMM9);
12422 MI->addRegisterDefined(X86::XMM10);
12423 MI->addRegisterDefined(X86::XMM11);
12424 MI->addRegisterDefined(X86::XMM12);
12425 MI->addRegisterDefined(X86::XMM13);
12426 MI->addRegisterDefined(X86::XMM14);
12427 MI->addRegisterDefined(X86::XMM15);
12428 }
12429 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012430 case X86::WIN_ALLOCA:
12431 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012432 case X86::SEG_ALLOCA_32:
12433 return EmitLoweredSegAlloca(MI, BB, false);
12434 case X86::SEG_ALLOCA_64:
12435 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012436 case X86::TLSCall_32:
12437 case X86::TLSCall_64:
12438 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012439 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012440 case X86::CMOV_FR32:
12441 case X86::CMOV_FR64:
12442 case X86::CMOV_V4F32:
12443 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012444 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012445 case X86::CMOV_V8F32:
12446 case X86::CMOV_V4F64:
12447 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012448 case X86::CMOV_GR16:
12449 case X86::CMOV_GR32:
12450 case X86::CMOV_RFP32:
12451 case X86::CMOV_RFP64:
12452 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012453 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012454
Dale Johannesen849f2142007-07-03 00:53:03 +000012455 case X86::FP32_TO_INT16_IN_MEM:
12456 case X86::FP32_TO_INT32_IN_MEM:
12457 case X86::FP32_TO_INT64_IN_MEM:
12458 case X86::FP64_TO_INT16_IN_MEM:
12459 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012460 case X86::FP64_TO_INT64_IN_MEM:
12461 case X86::FP80_TO_INT16_IN_MEM:
12462 case X86::FP80_TO_INT32_IN_MEM:
12463 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012464 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12465 DebugLoc DL = MI->getDebugLoc();
12466
Evan Cheng60c07e12006-07-05 22:17:51 +000012467 // Change the floating point control register to use "round towards zero"
12468 // mode when truncating to an integer value.
12469 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012470 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012471 addFrameReference(BuildMI(*BB, MI, DL,
12472 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012473
12474 // Load the old value of the high byte of the control word...
12475 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012476 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012477 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012478 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012479
12480 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012481 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012482 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012483
12484 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012485 addFrameReference(BuildMI(*BB, MI, DL,
12486 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012487
12488 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012489 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012490 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012491
12492 // Get the X86 opcode to use.
12493 unsigned Opc;
12494 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012495 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012496 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12497 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12498 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12499 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12500 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12501 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012502 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12503 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12504 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012505 }
12506
12507 X86AddressMode AM;
12508 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012509 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012510 AM.BaseType = X86AddressMode::RegBase;
12511 AM.Base.Reg = Op.getReg();
12512 } else {
12513 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012514 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012515 }
12516 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012517 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012518 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012519 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012520 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012521 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012522 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012523 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012524 AM.GV = Op.getGlobal();
12525 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012526 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012527 }
Dan Gohman14152b42010-07-06 20:24:04 +000012528 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012529 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012530
12531 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012532 addFrameReference(BuildMI(*BB, MI, DL,
12533 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012534
Dan Gohman14152b42010-07-06 20:24:04 +000012535 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012536 return BB;
12537 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012538 // String/text processing lowering.
12539 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012540 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012541 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12542 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012543 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012544 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12545 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012546 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012547 return EmitPCMP(MI, BB, 5, false /* in mem */);
12548 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012549 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012550 return EmitPCMP(MI, BB, 5, true /* in mem */);
12551
Eric Christopher228232b2010-11-30 07:20:12 +000012552 // Thread synchronization.
12553 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012554 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012555 case X86::MWAIT:
12556 return EmitMwait(MI, BB);
12557
Eric Christopherb120ab42009-08-18 22:50:32 +000012558 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012559 case X86::ATOMAND32:
12560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012561 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012562 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012563 X86::NOT32r, X86::EAX,
12564 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012565 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12567 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012568 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012569 X86::NOT32r, X86::EAX,
12570 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012571 case X86::ATOMXOR32:
12572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012573 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012574 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012575 X86::NOT32r, X86::EAX,
12576 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012577 case X86::ATOMNAND32:
12578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012579 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012580 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012581 X86::NOT32r, X86::EAX,
12582 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012583 case X86::ATOMMIN32:
12584 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12585 case X86::ATOMMAX32:
12586 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12587 case X86::ATOMUMIN32:
12588 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12589 case X86::ATOMUMAX32:
12590 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012591
12592 case X86::ATOMAND16:
12593 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12594 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012595 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012596 X86::NOT16r, X86::AX,
12597 X86::GR16RegisterClass);
12598 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012600 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012601 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012602 X86::NOT16r, X86::AX,
12603 X86::GR16RegisterClass);
12604 case X86::ATOMXOR16:
12605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12606 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012607 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012608 X86::NOT16r, X86::AX,
12609 X86::GR16RegisterClass);
12610 case X86::ATOMNAND16:
12611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12612 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012613 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012614 X86::NOT16r, X86::AX,
12615 X86::GR16RegisterClass, true);
12616 case X86::ATOMMIN16:
12617 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12618 case X86::ATOMMAX16:
12619 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12620 case X86::ATOMUMIN16:
12621 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12622 case X86::ATOMUMAX16:
12623 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12624
12625 case X86::ATOMAND8:
12626 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12627 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012628 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012629 X86::NOT8r, X86::AL,
12630 X86::GR8RegisterClass);
12631 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012632 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012633 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012634 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012635 X86::NOT8r, X86::AL,
12636 X86::GR8RegisterClass);
12637 case X86::ATOMXOR8:
12638 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12639 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012640 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012641 X86::NOT8r, X86::AL,
12642 X86::GR8RegisterClass);
12643 case X86::ATOMNAND8:
12644 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12645 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012646 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012647 X86::NOT8r, X86::AL,
12648 X86::GR8RegisterClass, true);
12649 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012650 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012651 case X86::ATOMAND64:
12652 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012653 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012654 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012655 X86::NOT64r, X86::RAX,
12656 X86::GR64RegisterClass);
12657 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12659 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012660 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012661 X86::NOT64r, X86::RAX,
12662 X86::GR64RegisterClass);
12663 case X86::ATOMXOR64:
12664 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012665 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012666 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012667 X86::NOT64r, X86::RAX,
12668 X86::GR64RegisterClass);
12669 case X86::ATOMNAND64:
12670 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12671 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012672 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012673 X86::NOT64r, X86::RAX,
12674 X86::GR64RegisterClass, true);
12675 case X86::ATOMMIN64:
12676 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12677 case X86::ATOMMAX64:
12678 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12679 case X86::ATOMUMIN64:
12680 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12681 case X86::ATOMUMAX64:
12682 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012683
12684 // This group does 64-bit operations on a 32-bit host.
12685 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012686 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012687 X86::AND32rr, X86::AND32rr,
12688 X86::AND32ri, X86::AND32ri,
12689 false);
12690 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012691 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012692 X86::OR32rr, X86::OR32rr,
12693 X86::OR32ri, X86::OR32ri,
12694 false);
12695 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012696 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012697 X86::XOR32rr, X86::XOR32rr,
12698 X86::XOR32ri, X86::XOR32ri,
12699 false);
12700 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012701 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012702 X86::AND32rr, X86::AND32rr,
12703 X86::AND32ri, X86::AND32ri,
12704 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012705 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012706 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012707 X86::ADD32rr, X86::ADC32rr,
12708 X86::ADD32ri, X86::ADC32ri,
12709 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012710 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012711 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012712 X86::SUB32rr, X86::SBB32rr,
12713 X86::SUB32ri, X86::SBB32ri,
12714 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012715 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012716 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012717 X86::MOV32rr, X86::MOV32rr,
12718 X86::MOV32ri, X86::MOV32ri,
12719 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012720 case X86::VASTART_SAVE_XMM_REGS:
12721 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012722
12723 case X86::VAARG_64:
12724 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012725 }
12726}
12727
12728//===----------------------------------------------------------------------===//
12729// X86 Optimization Hooks
12730//===----------------------------------------------------------------------===//
12731
Dan Gohman475871a2008-07-27 21:46:04 +000012732void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012733 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012734 APInt &KnownZero,
12735 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012736 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012737 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012738 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012739 assert((Opc >= ISD::BUILTIN_OP_END ||
12740 Opc == ISD::INTRINSIC_WO_CHAIN ||
12741 Opc == ISD::INTRINSIC_W_CHAIN ||
12742 Opc == ISD::INTRINSIC_VOID) &&
12743 "Should use MaskedValueIsZero if you don't know whether Op"
12744 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012745
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012746 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012747 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012748 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012749 case X86ISD::ADD:
12750 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012751 case X86ISD::ADC:
12752 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012753 case X86ISD::SMUL:
12754 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012755 case X86ISD::INC:
12756 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012757 case X86ISD::OR:
12758 case X86ISD::XOR:
12759 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012760 // These nodes' second result is a boolean.
12761 if (Op.getResNo() == 0)
12762 break;
12763 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012764 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012765 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12766 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012767 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012768 case ISD::INTRINSIC_WO_CHAIN: {
12769 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12770 unsigned NumLoBits = 0;
12771 switch (IntId) {
12772 default: break;
12773 case Intrinsic::x86_sse_movmsk_ps:
12774 case Intrinsic::x86_avx_movmsk_ps_256:
12775 case Intrinsic::x86_sse2_movmsk_pd:
12776 case Intrinsic::x86_avx_movmsk_pd_256:
12777 case Intrinsic::x86_mmx_pmovmskb:
12778 case Intrinsic::x86_sse2_pmovmskb_128: {
12779 // High bits of movmskp{s|d}, pmovmskb are known zero.
12780 switch (IntId) {
12781 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12782 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12783 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12784 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12785 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12786 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12787 }
12788 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12789 Mask.getBitWidth() - NumLoBits);
12790 break;
12791 }
12792 }
12793 break;
12794 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012795 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012796}
Chris Lattner259e97c2006-01-31 19:43:35 +000012797
Owen Andersonbc146b02010-09-21 20:42:50 +000012798unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12799 unsigned Depth) const {
12800 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12801 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12802 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012803
Owen Andersonbc146b02010-09-21 20:42:50 +000012804 // Fallback case.
12805 return 1;
12806}
12807
Evan Cheng206ee9d2006-07-07 08:33:52 +000012808/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012809/// node is a GlobalAddress + offset.
12810bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012811 const GlobalValue* &GA,
12812 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012813 if (N->getOpcode() == X86ISD::Wrapper) {
12814 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012815 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012816 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012817 return true;
12818 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012819 }
Evan Chengad4196b2008-05-12 19:56:52 +000012820 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012821}
12822
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012823/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12824/// same as extracting the high 128-bit part of 256-bit vector and then
12825/// inserting the result into the low part of a new 256-bit vector
12826static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12827 EVT VT = SVOp->getValueType(0);
12828 int NumElems = VT.getVectorNumElements();
12829
12830 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12831 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12832 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12833 SVOp->getMaskElt(j) >= 0)
12834 return false;
12835
12836 return true;
12837}
12838
12839/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12840/// same as extracting the low 128-bit part of 256-bit vector and then
12841/// inserting the result into the high part of a new 256-bit vector
12842static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12843 EVT VT = SVOp->getValueType(0);
12844 int NumElems = VT.getVectorNumElements();
12845
12846 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12847 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12848 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12849 SVOp->getMaskElt(j) >= 0)
12850 return false;
12851
12852 return true;
12853}
12854
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012855/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12856static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12857 TargetLowering::DAGCombinerInfo &DCI) {
12858 DebugLoc dl = N->getDebugLoc();
12859 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12860 SDValue V1 = SVOp->getOperand(0);
12861 SDValue V2 = SVOp->getOperand(1);
12862 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012863 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012864
12865 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12866 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12867 //
12868 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012869 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012870 // V UNDEF BUILD_VECTOR UNDEF
12871 // \ / \ /
12872 // CONCAT_VECTOR CONCAT_VECTOR
12873 // \ /
12874 // \ /
12875 // RESULT: V + zero extended
12876 //
12877 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12878 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12879 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12880 return SDValue();
12881
12882 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12883 return SDValue();
12884
12885 // To match the shuffle mask, the first half of the mask should
12886 // be exactly the first vector, and all the rest a splat with the
12887 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012888 for (int i = 0; i < NumElems/2; ++i)
12889 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12890 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12891 return SDValue();
12892
12893 // Emit a zeroed vector and insert the desired subvector on its
12894 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012895 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012896 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12897 DAG.getConstant(0, MVT::i32), DAG, dl);
12898 return DCI.CombineTo(N, InsV);
12899 }
12900
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012901 //===--------------------------------------------------------------------===//
12902 // Combine some shuffles into subvector extracts and inserts:
12903 //
12904
12905 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12906 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12907 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12908 DAG, dl);
12909 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12910 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12911 return DCI.CombineTo(N, InsV);
12912 }
12913
12914 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12915 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12916 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12917 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12918 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12919 return DCI.CombineTo(N, InsV);
12920 }
12921
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012922 return SDValue();
12923}
12924
12925/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012926static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012927 TargetLowering::DAGCombinerInfo &DCI,
12928 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012929 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012930 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012931
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012932 // Don't create instructions with illegal types after legalize types has run.
12933 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12934 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12935 return SDValue();
12936
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012937 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12938 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12939 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012940 return PerformShuffleCombine256(N, DAG, DCI);
12941
12942 // Only handle 128 wide vector from here on.
12943 if (VT.getSizeInBits() != 128)
12944 return SDValue();
12945
12946 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12947 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12948 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012949 SmallVector<SDValue, 16> Elts;
12950 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012951 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012952
Nate Begemanfdea31a2010-03-24 20:49:50 +000012953 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012954}
Evan Chengd880b972008-05-09 21:53:03 +000012955
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012956/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12957/// generation and convert it from being a bunch of shuffles and extracts
12958/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012959static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12960 const TargetLowering &TLI) {
12961 SDValue InputVector = N->getOperand(0);
12962
12963 // Only operate on vectors of 4 elements, where the alternative shuffling
12964 // gets to be more expensive.
12965 if (InputVector.getValueType() != MVT::v4i32)
12966 return SDValue();
12967
12968 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12969 // single use which is a sign-extend or zero-extend, and all elements are
12970 // used.
12971 SmallVector<SDNode *, 4> Uses;
12972 unsigned ExtractedElements = 0;
12973 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12974 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12975 if (UI.getUse().getResNo() != InputVector.getResNo())
12976 return SDValue();
12977
12978 SDNode *Extract = *UI;
12979 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12980 return SDValue();
12981
12982 if (Extract->getValueType(0) != MVT::i32)
12983 return SDValue();
12984 if (!Extract->hasOneUse())
12985 return SDValue();
12986 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12987 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12988 return SDValue();
12989 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12990 return SDValue();
12991
12992 // Record which element was extracted.
12993 ExtractedElements |=
12994 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12995
12996 Uses.push_back(Extract);
12997 }
12998
12999 // If not all the elements were used, this may not be worthwhile.
13000 if (ExtractedElements != 15)
13001 return SDValue();
13002
13003 // Ok, we've now decided to do the transformation.
13004 DebugLoc dl = InputVector.getDebugLoc();
13005
13006 // Store the value to a temporary stack slot.
13007 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013008 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13009 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013010
13011 // Replace each use (extract) with a load of the appropriate element.
13012 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13013 UE = Uses.end(); UI != UE; ++UI) {
13014 SDNode *Extract = *UI;
13015
Nadav Rotem86694292011-05-17 08:31:57 +000013016 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013017 SDValue Idx = Extract->getOperand(1);
13018 unsigned EltSize =
13019 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13020 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13021 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13022
Nadav Rotem86694292011-05-17 08:31:57 +000013023 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013024 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013025
13026 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013027 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013028 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013029 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013030
13031 // Replace the exact with the load.
13032 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13033 }
13034
13035 // The replacement was made in place; don't return anything.
13036 return SDValue();
13037}
13038
Duncan Sands6bcd2192011-09-17 16:49:39 +000013039/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13040/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013041static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013042 const X86Subtarget *Subtarget) {
13043 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013044 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013045 // Get the LHS/RHS of the select.
13046 SDValue LHS = N->getOperand(1);
13047 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013048 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013049
Dan Gohman670e5392009-09-21 18:03:22 +000013050 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013051 // instructions match the semantics of the common C idiom x<y?x:y but not
13052 // x<=y?x:y, because of how they handle negative zero (which can be
13053 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013054 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13055 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13056 (Subtarget->hasXMMInt() ||
13057 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013058 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013059
Chris Lattner47b4ce82009-03-11 05:48:52 +000013060 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013061 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013062 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13063 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013064 switch (CC) {
13065 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013066 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013067 // Converting this to a min would handle NaNs incorrectly, and swapping
13068 // the operands would cause it to handle comparisons between positive
13069 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013070 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013071 if (!UnsafeFPMath &&
13072 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13073 break;
13074 std::swap(LHS, RHS);
13075 }
Dan Gohman670e5392009-09-21 18:03:22 +000013076 Opcode = X86ISD::FMIN;
13077 break;
13078 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013079 // Converting this to a min would handle comparisons between positive
13080 // and negative zero incorrectly.
13081 if (!UnsafeFPMath &&
13082 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13083 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013084 Opcode = X86ISD::FMIN;
13085 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013086 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013087 // Converting this to a min would handle both negative zeros and NaNs
13088 // incorrectly, but we can swap the operands to fix both.
13089 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013090 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013091 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013092 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013093 Opcode = X86ISD::FMIN;
13094 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013095
Dan Gohman670e5392009-09-21 18:03:22 +000013096 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013097 // Converting this to a max would handle comparisons between positive
13098 // and negative zero incorrectly.
13099 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013100 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013101 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013102 Opcode = X86ISD::FMAX;
13103 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013104 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013105 // Converting this to a max would handle NaNs incorrectly, and swapping
13106 // the operands would cause it to handle comparisons between positive
13107 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013108 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013109 if (!UnsafeFPMath &&
13110 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13111 break;
13112 std::swap(LHS, RHS);
13113 }
Dan Gohman670e5392009-09-21 18:03:22 +000013114 Opcode = X86ISD::FMAX;
13115 break;
13116 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013117 // Converting this to a max would handle both negative zeros and NaNs
13118 // incorrectly, but we can swap the operands to fix both.
13119 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013120 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013121 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013122 case ISD::SETGE:
13123 Opcode = X86ISD::FMAX;
13124 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013125 }
Dan Gohman670e5392009-09-21 18:03:22 +000013126 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013127 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13128 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013129 switch (CC) {
13130 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013131 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013132 // Converting this to a min would handle comparisons between positive
13133 // and negative zero incorrectly, and swapping the operands would
13134 // cause it to handle NaNs incorrectly.
13135 if (!UnsafeFPMath &&
13136 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013137 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013138 break;
13139 std::swap(LHS, RHS);
13140 }
Dan Gohman670e5392009-09-21 18:03:22 +000013141 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013142 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013143 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013144 // Converting this to a min would handle NaNs incorrectly.
13145 if (!UnsafeFPMath &&
13146 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13147 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013148 Opcode = X86ISD::FMIN;
13149 break;
13150 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013151 // Converting this to a min would handle both negative zeros and NaNs
13152 // incorrectly, but we can swap the operands to fix both.
13153 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013154 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013155 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013156 case ISD::SETGE:
13157 Opcode = X86ISD::FMIN;
13158 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013159
Dan Gohman670e5392009-09-21 18:03:22 +000013160 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013161 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013162 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013163 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013164 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013165 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013166 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013167 // Converting this to a max would handle comparisons between positive
13168 // and negative zero incorrectly, and swapping the operands would
13169 // cause it to handle NaNs incorrectly.
13170 if (!UnsafeFPMath &&
13171 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013172 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013173 break;
13174 std::swap(LHS, RHS);
13175 }
Dan Gohman670e5392009-09-21 18:03:22 +000013176 Opcode = X86ISD::FMAX;
13177 break;
13178 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013179 // Converting this to a max would handle both negative zeros and NaNs
13180 // incorrectly, but we can swap the operands to fix both.
13181 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013182 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013183 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013184 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013185 Opcode = X86ISD::FMAX;
13186 break;
13187 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013188 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013189
Chris Lattner47b4ce82009-03-11 05:48:52 +000013190 if (Opcode)
13191 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013192 }
Eric Christopherfd179292009-08-27 18:07:15 +000013193
Chris Lattnerd1980a52009-03-12 06:52:53 +000013194 // If this is a select between two integer constants, try to do some
13195 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013196 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13197 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013198 // Don't do this for crazy integer types.
13199 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13200 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013201 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013202 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013203
Chris Lattnercee56e72009-03-13 05:53:31 +000013204 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013205 // Efficiently invertible.
13206 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13207 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13208 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13209 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013210 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013211 }
Eric Christopherfd179292009-08-27 18:07:15 +000013212
Chris Lattnerd1980a52009-03-12 06:52:53 +000013213 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013214 if (FalseC->getAPIntValue() == 0 &&
13215 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013216 if (NeedsCondInvert) // Invert the condition if needed.
13217 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13218 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013219
Chris Lattnerd1980a52009-03-12 06:52:53 +000013220 // Zero extend the condition if needed.
13221 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013222
Chris Lattnercee56e72009-03-13 05:53:31 +000013223 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013224 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013225 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013226 }
Eric Christopherfd179292009-08-27 18:07:15 +000013227
Chris Lattner97a29a52009-03-13 05:22:11 +000013228 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013229 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013230 if (NeedsCondInvert) // Invert the condition if needed.
13231 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13232 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013233
Chris Lattner97a29a52009-03-13 05:22:11 +000013234 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013235 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13236 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013237 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013238 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013239 }
Eric Christopherfd179292009-08-27 18:07:15 +000013240
Chris Lattnercee56e72009-03-13 05:53:31 +000013241 // Optimize cases that will turn into an LEA instruction. This requires
13242 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013243 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013244 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013245 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013246
Chris Lattnercee56e72009-03-13 05:53:31 +000013247 bool isFastMultiplier = false;
13248 if (Diff < 10) {
13249 switch ((unsigned char)Diff) {
13250 default: break;
13251 case 1: // result = add base, cond
13252 case 2: // result = lea base( , cond*2)
13253 case 3: // result = lea base(cond, cond*2)
13254 case 4: // result = lea base( , cond*4)
13255 case 5: // result = lea base(cond, cond*4)
13256 case 8: // result = lea base( , cond*8)
13257 case 9: // result = lea base(cond, cond*8)
13258 isFastMultiplier = true;
13259 break;
13260 }
13261 }
Eric Christopherfd179292009-08-27 18:07:15 +000013262
Chris Lattnercee56e72009-03-13 05:53:31 +000013263 if (isFastMultiplier) {
13264 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13265 if (NeedsCondInvert) // Invert the condition if needed.
13266 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13267 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013268
Chris Lattnercee56e72009-03-13 05:53:31 +000013269 // Zero extend the condition if needed.
13270 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13271 Cond);
13272 // Scale the condition by the difference.
13273 if (Diff != 1)
13274 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13275 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013276
Chris Lattnercee56e72009-03-13 05:53:31 +000013277 // Add the base if non-zero.
13278 if (FalseC->getAPIntValue() != 0)
13279 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13280 SDValue(FalseC, 0));
13281 return Cond;
13282 }
Eric Christopherfd179292009-08-27 18:07:15 +000013283 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013284 }
13285 }
Eric Christopherfd179292009-08-27 18:07:15 +000013286
Dan Gohman475871a2008-07-27 21:46:04 +000013287 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013288}
13289
Chris Lattnerd1980a52009-03-12 06:52:53 +000013290/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13291static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13292 TargetLowering::DAGCombinerInfo &DCI) {
13293 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013294
Chris Lattnerd1980a52009-03-12 06:52:53 +000013295 // If the flag operand isn't dead, don't touch this CMOV.
13296 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13297 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013298
Evan Chengb5a55d92011-05-24 01:48:22 +000013299 SDValue FalseOp = N->getOperand(0);
13300 SDValue TrueOp = N->getOperand(1);
13301 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13302 SDValue Cond = N->getOperand(3);
13303 if (CC == X86::COND_E || CC == X86::COND_NE) {
13304 switch (Cond.getOpcode()) {
13305 default: break;
13306 case X86ISD::BSR:
13307 case X86ISD::BSF:
13308 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13309 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13310 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13311 }
13312 }
13313
Chris Lattnerd1980a52009-03-12 06:52:53 +000013314 // If this is a select between two integer constants, try to do some
13315 // optimizations. Note that the operands are ordered the opposite of SELECT
13316 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013317 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13318 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013319 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13320 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013321 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13322 CC = X86::GetOppositeBranchCondition(CC);
13323 std::swap(TrueC, FalseC);
13324 }
Eric Christopherfd179292009-08-27 18:07:15 +000013325
Chris Lattnerd1980a52009-03-12 06:52:53 +000013326 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013327 // This is efficient for any integer data type (including i8/i16) and
13328 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013329 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013330 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13331 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013332
Chris Lattnerd1980a52009-03-12 06:52:53 +000013333 // Zero extend the condition if needed.
13334 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013335
Chris Lattnerd1980a52009-03-12 06:52:53 +000013336 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13337 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013338 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013339 if (N->getNumValues() == 2) // Dead flag value?
13340 return DCI.CombineTo(N, Cond, SDValue());
13341 return Cond;
13342 }
Eric Christopherfd179292009-08-27 18:07:15 +000013343
Chris Lattnercee56e72009-03-13 05:53:31 +000013344 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13345 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013346 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013347 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13348 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013349
Chris Lattner97a29a52009-03-13 05:22:11 +000013350 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013351 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13352 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013353 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13354 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013355
Chris Lattner97a29a52009-03-13 05:22:11 +000013356 if (N->getNumValues() == 2) // Dead flag value?
13357 return DCI.CombineTo(N, Cond, SDValue());
13358 return Cond;
13359 }
Eric Christopherfd179292009-08-27 18:07:15 +000013360
Chris Lattnercee56e72009-03-13 05:53:31 +000013361 // Optimize cases that will turn into an LEA instruction. This requires
13362 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013363 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013364 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013365 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013366
Chris Lattnercee56e72009-03-13 05:53:31 +000013367 bool isFastMultiplier = false;
13368 if (Diff < 10) {
13369 switch ((unsigned char)Diff) {
13370 default: break;
13371 case 1: // result = add base, cond
13372 case 2: // result = lea base( , cond*2)
13373 case 3: // result = lea base(cond, cond*2)
13374 case 4: // result = lea base( , cond*4)
13375 case 5: // result = lea base(cond, cond*4)
13376 case 8: // result = lea base( , cond*8)
13377 case 9: // result = lea base(cond, cond*8)
13378 isFastMultiplier = true;
13379 break;
13380 }
13381 }
Eric Christopherfd179292009-08-27 18:07:15 +000013382
Chris Lattnercee56e72009-03-13 05:53:31 +000013383 if (isFastMultiplier) {
13384 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013385 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13386 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013387 // Zero extend the condition if needed.
13388 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13389 Cond);
13390 // Scale the condition by the difference.
13391 if (Diff != 1)
13392 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13393 DAG.getConstant(Diff, Cond.getValueType()));
13394
13395 // Add the base if non-zero.
13396 if (FalseC->getAPIntValue() != 0)
13397 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13398 SDValue(FalseC, 0));
13399 if (N->getNumValues() == 2) // Dead flag value?
13400 return DCI.CombineTo(N, Cond, SDValue());
13401 return Cond;
13402 }
Eric Christopherfd179292009-08-27 18:07:15 +000013403 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013404 }
13405 }
13406 return SDValue();
13407}
13408
13409
Evan Cheng0b0cd912009-03-28 05:57:29 +000013410/// PerformMulCombine - Optimize a single multiply with constant into two
13411/// in order to implement it with two cheaper instructions, e.g.
13412/// LEA + SHL, LEA + LEA.
13413static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13414 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013415 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13416 return SDValue();
13417
Owen Andersone50ed302009-08-10 22:56:29 +000013418 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013419 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013420 return SDValue();
13421
13422 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13423 if (!C)
13424 return SDValue();
13425 uint64_t MulAmt = C->getZExtValue();
13426 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13427 return SDValue();
13428
13429 uint64_t MulAmt1 = 0;
13430 uint64_t MulAmt2 = 0;
13431 if ((MulAmt % 9) == 0) {
13432 MulAmt1 = 9;
13433 MulAmt2 = MulAmt / 9;
13434 } else if ((MulAmt % 5) == 0) {
13435 MulAmt1 = 5;
13436 MulAmt2 = MulAmt / 5;
13437 } else if ((MulAmt % 3) == 0) {
13438 MulAmt1 = 3;
13439 MulAmt2 = MulAmt / 3;
13440 }
13441 if (MulAmt2 &&
13442 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13443 DebugLoc DL = N->getDebugLoc();
13444
13445 if (isPowerOf2_64(MulAmt2) &&
13446 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13447 // If second multiplifer is pow2, issue it first. We want the multiply by
13448 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13449 // is an add.
13450 std::swap(MulAmt1, MulAmt2);
13451
13452 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013453 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013454 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013455 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013456 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013457 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013458 DAG.getConstant(MulAmt1, VT));
13459
Eric Christopherfd179292009-08-27 18:07:15 +000013460 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013461 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013462 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013463 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013464 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013465 DAG.getConstant(MulAmt2, VT));
13466
13467 // Do not add new nodes to DAG combiner worklist.
13468 DCI.CombineTo(N, NewMul, false);
13469 }
13470 return SDValue();
13471}
13472
Evan Chengad9c0a32009-12-15 00:53:42 +000013473static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13474 SDValue N0 = N->getOperand(0);
13475 SDValue N1 = N->getOperand(1);
13476 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13477 EVT VT = N0.getValueType();
13478
13479 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13480 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013481 if (VT.isInteger() && !VT.isVector() &&
13482 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013483 N0.getOperand(1).getOpcode() == ISD::Constant) {
13484 SDValue N00 = N0.getOperand(0);
13485 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13486 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13487 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13488 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13489 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13490 APInt ShAmt = N1C->getAPIntValue();
13491 Mask = Mask.shl(ShAmt);
13492 if (Mask != 0)
13493 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13494 N00, DAG.getConstant(Mask, VT));
13495 }
13496 }
13497
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013498
13499 // Hardware support for vector shifts is sparse which makes us scalarize the
13500 // vector operations in many cases. Also, on sandybridge ADD is faster than
13501 // shl.
13502 // (shl V, 1) -> add V,V
13503 if (isSplatVector(N1.getNode())) {
13504 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13505 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13506 // We shift all of the values by one. In many cases we do not have
13507 // hardware support for this operation. This is better expressed as an ADD
13508 // of two values.
13509 if (N1C && (1 == N1C->getZExtValue())) {
13510 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13511 }
13512 }
13513
Evan Chengad9c0a32009-12-15 00:53:42 +000013514 return SDValue();
13515}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013516
Nate Begeman740ab032009-01-26 00:52:55 +000013517/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13518/// when possible.
13519static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13520 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013521 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013522 if (N->getOpcode() == ISD::SHL) {
13523 SDValue V = PerformSHLCombine(N, DAG);
13524 if (V.getNode()) return V;
13525 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013526
Nate Begeman740ab032009-01-26 00:52:55 +000013527 // On X86 with SSE2 support, we can transform this to a vector shift if
13528 // all elements are shifted by the same amount. We can't do this in legalize
13529 // because the a constant vector is typically transformed to a constant pool
13530 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013531 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013532 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013533
Craig Topper7be5dfd2011-11-12 09:58:49 +000013534 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13535 (!Subtarget->hasAVX2() ||
13536 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013537 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013538
Mon P Wang3becd092009-01-28 08:12:05 +000013539 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013540 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013541 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013542 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013543 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13544 unsigned NumElts = VT.getVectorNumElements();
13545 unsigned i = 0;
13546 for (; i != NumElts; ++i) {
13547 SDValue Arg = ShAmtOp.getOperand(i);
13548 if (Arg.getOpcode() == ISD::UNDEF) continue;
13549 BaseShAmt = Arg;
13550 break;
13551 }
13552 for (; i != NumElts; ++i) {
13553 SDValue Arg = ShAmtOp.getOperand(i);
13554 if (Arg.getOpcode() == ISD::UNDEF) continue;
13555 if (Arg != BaseShAmt) {
13556 return SDValue();
13557 }
13558 }
13559 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013560 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013561 SDValue InVec = ShAmtOp.getOperand(0);
13562 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13563 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13564 unsigned i = 0;
13565 for (; i != NumElts; ++i) {
13566 SDValue Arg = InVec.getOperand(i);
13567 if (Arg.getOpcode() == ISD::UNDEF) continue;
13568 BaseShAmt = Arg;
13569 break;
13570 }
13571 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13572 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013573 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013574 if (C->getZExtValue() == SplatIdx)
13575 BaseShAmt = InVec.getOperand(1);
13576 }
13577 }
13578 if (BaseShAmt.getNode() == 0)
13579 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13580 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013581 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013582 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013583
Mon P Wangefa42202009-09-03 19:56:25 +000013584 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013585 if (EltVT.bitsGT(MVT::i32))
13586 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13587 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013588 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013589
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013590 // The shift amount is identical so we can do a vector shift.
13591 SDValue ValOp = N->getOperand(0);
13592 switch (N->getOpcode()) {
13593 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013594 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013595 break;
13596 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013597 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013598 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013599 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013600 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013601 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013602 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013603 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013604 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013605 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013606 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013607 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013608 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013609 if (VT == MVT::v4i64)
13610 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13611 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13612 ValOp, BaseShAmt);
13613 if (VT == MVT::v8i32)
13614 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13615 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13616 ValOp, BaseShAmt);
13617 if (VT == MVT::v16i16)
13618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13619 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13620 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013621 break;
13622 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013623 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013624 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013625 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013626 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013627 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013628 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013629 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013630 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013631 if (VT == MVT::v8i32)
13632 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13633 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13634 ValOp, BaseShAmt);
13635 if (VT == MVT::v16i16)
13636 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13637 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13638 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013639 break;
13640 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013641 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013642 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013643 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013644 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013645 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013646 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013647 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013648 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013649 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013650 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013651 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013652 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013653 if (VT == MVT::v4i64)
13654 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13655 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13656 ValOp, BaseShAmt);
13657 if (VT == MVT::v8i32)
13658 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13659 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13660 ValOp, BaseShAmt);
13661 if (VT == MVT::v16i16)
13662 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13663 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13664 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013665 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013666 }
13667 return SDValue();
13668}
13669
Nate Begemanb65c1752010-12-17 22:55:37 +000013670
Stuart Hastings865f0932011-06-03 23:53:54 +000013671// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13672// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13673// and friends. Likewise for OR -> CMPNEQSS.
13674static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13675 TargetLowering::DAGCombinerInfo &DCI,
13676 const X86Subtarget *Subtarget) {
13677 unsigned opcode;
13678
13679 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13680 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013681 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013682 SDValue N0 = N->getOperand(0);
13683 SDValue N1 = N->getOperand(1);
13684 SDValue CMP0 = N0->getOperand(1);
13685 SDValue CMP1 = N1->getOperand(1);
13686 DebugLoc DL = N->getDebugLoc();
13687
13688 // The SETCCs should both refer to the same CMP.
13689 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13690 return SDValue();
13691
13692 SDValue CMP00 = CMP0->getOperand(0);
13693 SDValue CMP01 = CMP0->getOperand(1);
13694 EVT VT = CMP00.getValueType();
13695
13696 if (VT == MVT::f32 || VT == MVT::f64) {
13697 bool ExpectingFlags = false;
13698 // Check for any users that want flags:
13699 for (SDNode::use_iterator UI = N->use_begin(),
13700 UE = N->use_end();
13701 !ExpectingFlags && UI != UE; ++UI)
13702 switch (UI->getOpcode()) {
13703 default:
13704 case ISD::BR_CC:
13705 case ISD::BRCOND:
13706 case ISD::SELECT:
13707 ExpectingFlags = true;
13708 break;
13709 case ISD::CopyToReg:
13710 case ISD::SIGN_EXTEND:
13711 case ISD::ZERO_EXTEND:
13712 case ISD::ANY_EXTEND:
13713 break;
13714 }
13715
13716 if (!ExpectingFlags) {
13717 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13718 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13719
13720 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13721 X86::CondCode tmp = cc0;
13722 cc0 = cc1;
13723 cc1 = tmp;
13724 }
13725
13726 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13727 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13728 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13729 X86ISD::NodeType NTOperator = is64BitFP ?
13730 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13731 // FIXME: need symbolic constants for these magic numbers.
13732 // See X86ATTInstPrinter.cpp:printSSECC().
13733 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13734 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13735 DAG.getConstant(x86cc, MVT::i8));
13736 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13737 OnesOrZeroesF);
13738 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13739 DAG.getConstant(1, MVT::i32));
13740 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13741 return OneBitOfTruth;
13742 }
13743 }
13744 }
13745 }
13746 return SDValue();
13747}
13748
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013749/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13750/// so it can be folded inside ANDNP.
13751static bool CanFoldXORWithAllOnes(const SDNode *N) {
13752 EVT VT = N->getValueType(0);
13753
13754 // Match direct AllOnes for 128 and 256-bit vectors
13755 if (ISD::isBuildVectorAllOnes(N))
13756 return true;
13757
13758 // Look through a bit convert.
13759 if (N->getOpcode() == ISD::BITCAST)
13760 N = N->getOperand(0).getNode();
13761
13762 // Sometimes the operand may come from a insert_subvector building a 256-bit
13763 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013764 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013765 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13766 SDValue V1 = N->getOperand(0);
13767 SDValue V2 = N->getOperand(1);
13768
13769 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13770 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13771 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13772 ISD::isBuildVectorAllOnes(V2.getNode()))
13773 return true;
13774 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013775
13776 return false;
13777}
13778
Nate Begemanb65c1752010-12-17 22:55:37 +000013779static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13780 TargetLowering::DAGCombinerInfo &DCI,
13781 const X86Subtarget *Subtarget) {
13782 if (DCI.isBeforeLegalizeOps())
13783 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013784
Stuart Hastings865f0932011-06-03 23:53:54 +000013785 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13786 if (R.getNode())
13787 return R;
13788
Craig Topper54a11172011-10-14 07:06:56 +000013789 EVT VT = N->getValueType(0);
13790
Craig Topperb4c94572011-10-21 06:55:01 +000013791 // Create ANDN, BLSI, and BLSR instructions
13792 // BLSI is X & (-X)
13793 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013794 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13795 SDValue N0 = N->getOperand(0);
13796 SDValue N1 = N->getOperand(1);
13797 DebugLoc DL = N->getDebugLoc();
13798
13799 // Check LHS for not
13800 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13801 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13802 // Check RHS for not
13803 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13804 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13805
Craig Topperb4c94572011-10-21 06:55:01 +000013806 // Check LHS for neg
13807 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13808 isZero(N0.getOperand(0)))
13809 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13810
13811 // Check RHS for neg
13812 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13813 isZero(N1.getOperand(0)))
13814 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13815
13816 // Check LHS for X-1
13817 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13818 isAllOnes(N0.getOperand(1)))
13819 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13820
13821 // Check RHS for X-1
13822 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13823 isAllOnes(N1.getOperand(1)))
13824 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13825
Craig Topper54a11172011-10-14 07:06:56 +000013826 return SDValue();
13827 }
13828
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013829 // Want to form ANDNP nodes:
13830 // 1) In the hopes of then easily combining them with OR and AND nodes
13831 // to form PBLEND/PSIGN.
13832 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013833 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013834 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013835
Nate Begemanb65c1752010-12-17 22:55:37 +000013836 SDValue N0 = N->getOperand(0);
13837 SDValue N1 = N->getOperand(1);
13838 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013839
Nate Begemanb65c1752010-12-17 22:55:37 +000013840 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013841 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013842 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13843 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013844 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013845
13846 // Check RHS for vnot
13847 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013848 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13849 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013850 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013851
Nate Begemanb65c1752010-12-17 22:55:37 +000013852 return SDValue();
13853}
13854
Evan Cheng760d1942010-01-04 21:22:48 +000013855static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013856 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013857 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013858 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013859 return SDValue();
13860
Stuart Hastings865f0932011-06-03 23:53:54 +000013861 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13862 if (R.getNode())
13863 return R;
13864
Evan Cheng760d1942010-01-04 21:22:48 +000013865 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013866
Evan Cheng760d1942010-01-04 21:22:48 +000013867 SDValue N0 = N->getOperand(0);
13868 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013869
Nate Begemanb65c1752010-12-17 22:55:37 +000013870 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013871 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013872 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013873 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13874 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013875
Craig Topper1666cb62011-11-19 07:07:26 +000013876 // Canonicalize pandn to RHS
13877 if (N0.getOpcode() == X86ISD::ANDNP)
13878 std::swap(N0, N1);
13879 // or (and (m, x), (pandn m, y))
13880 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13881 SDValue Mask = N1.getOperand(0);
13882 SDValue X = N1.getOperand(1);
13883 SDValue Y;
13884 if (N0.getOperand(0) == Mask)
13885 Y = N0.getOperand(1);
13886 if (N0.getOperand(1) == Mask)
13887 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013888
Craig Topper1666cb62011-11-19 07:07:26 +000013889 // Check to see if the mask appeared in both the AND and ANDNP and
13890 if (!Y.getNode())
13891 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013892
Craig Topper1666cb62011-11-19 07:07:26 +000013893 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13894 if (Mask.getOpcode() != ISD::BITCAST ||
13895 X.getOpcode() != ISD::BITCAST ||
13896 Y.getOpcode() != ISD::BITCAST)
13897 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013898
Craig Topper1666cb62011-11-19 07:07:26 +000013899 // Look through mask bitcast.
13900 Mask = Mask.getOperand(0);
13901 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013902
Craig Topper1666cb62011-11-19 07:07:26 +000013903 // Validate that the Mask operand is a vector sra node. The sra node
13904 // will be an intrinsic.
13905 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13906 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013907
Craig Topper1666cb62011-11-19 07:07:26 +000013908 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13909 // there is no psrai.b
13910 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13911 case Intrinsic::x86_sse2_psrai_w:
13912 case Intrinsic::x86_sse2_psrai_d:
13913 case Intrinsic::x86_avx2_psrai_w:
13914 case Intrinsic::x86_avx2_psrai_d:
13915 break;
13916 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013917 }
Craig Topper1666cb62011-11-19 07:07:26 +000013918
13919 // Check that the SRA is all signbits.
13920 SDValue SraC = Mask.getOperand(2);
13921 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13922 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13923 if ((SraAmt + 1) != EltBits)
13924 return SDValue();
13925
13926 DebugLoc DL = N->getDebugLoc();
13927
13928 // Now we know we at least have a plendvb with the mask val. See if
13929 // we can form a psignb/w/d.
13930 // psign = x.type == y.type == mask.type && y = sub(0, x);
13931 X = X.getOperand(0);
13932 Y = Y.getOperand(0);
13933 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13934 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013935 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13936 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13937 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13938 Mask.getOperand(1));
13939 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013940 }
13941 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013942 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013943 return SDValue();
13944
13945 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13946
13947 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13948 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13949 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
13950 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, X, Y);
13951 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013952 }
13953 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013954
Craig Topper1666cb62011-11-19 07:07:26 +000013955 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13956 return SDValue();
13957
Nate Begemanb65c1752010-12-17 22:55:37 +000013958 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013959 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13960 std::swap(N0, N1);
13961 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13962 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013963 if (!N0.hasOneUse() || !N1.hasOneUse())
13964 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013965
13966 SDValue ShAmt0 = N0.getOperand(1);
13967 if (ShAmt0.getValueType() != MVT::i8)
13968 return SDValue();
13969 SDValue ShAmt1 = N1.getOperand(1);
13970 if (ShAmt1.getValueType() != MVT::i8)
13971 return SDValue();
13972 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13973 ShAmt0 = ShAmt0.getOperand(0);
13974 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13975 ShAmt1 = ShAmt1.getOperand(0);
13976
13977 DebugLoc DL = N->getDebugLoc();
13978 unsigned Opc = X86ISD::SHLD;
13979 SDValue Op0 = N0.getOperand(0);
13980 SDValue Op1 = N1.getOperand(0);
13981 if (ShAmt0.getOpcode() == ISD::SUB) {
13982 Opc = X86ISD::SHRD;
13983 std::swap(Op0, Op1);
13984 std::swap(ShAmt0, ShAmt1);
13985 }
13986
Evan Cheng8b1190a2010-04-28 01:18:01 +000013987 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013988 if (ShAmt1.getOpcode() == ISD::SUB) {
13989 SDValue Sum = ShAmt1.getOperand(0);
13990 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013991 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13992 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13993 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13994 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013995 return DAG.getNode(Opc, DL, VT,
13996 Op0, Op1,
13997 DAG.getNode(ISD::TRUNCATE, DL,
13998 MVT::i8, ShAmt0));
13999 }
14000 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14001 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14002 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014003 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014004 return DAG.getNode(Opc, DL, VT,
14005 N0.getOperand(0), N1.getOperand(0),
14006 DAG.getNode(ISD::TRUNCATE, DL,
14007 MVT::i8, ShAmt0));
14008 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014009
Evan Cheng760d1942010-01-04 21:22:48 +000014010 return SDValue();
14011}
14012
Craig Topperb4c94572011-10-21 06:55:01 +000014013static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14014 TargetLowering::DAGCombinerInfo &DCI,
14015 const X86Subtarget *Subtarget) {
14016 if (DCI.isBeforeLegalizeOps())
14017 return SDValue();
14018
14019 EVT VT = N->getValueType(0);
14020
14021 if (VT != MVT::i32 && VT != MVT::i64)
14022 return SDValue();
14023
14024 // Create BLSMSK instructions by finding X ^ (X-1)
14025 SDValue N0 = N->getOperand(0);
14026 SDValue N1 = N->getOperand(1);
14027 DebugLoc DL = N->getDebugLoc();
14028
14029 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14030 isAllOnes(N0.getOperand(1)))
14031 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14032
14033 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14034 isAllOnes(N1.getOperand(1)))
14035 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14036
14037 return SDValue();
14038}
14039
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014040/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14041static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14042 const X86Subtarget *Subtarget) {
14043 LoadSDNode *Ld = cast<LoadSDNode>(N);
14044 EVT RegVT = Ld->getValueType(0);
14045 EVT MemVT = Ld->getMemoryVT();
14046 DebugLoc dl = Ld->getDebugLoc();
14047 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14048
14049 ISD::LoadExtType Ext = Ld->getExtensionType();
14050
Nadav Rotemca6f2962011-09-18 19:00:23 +000014051 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014052 // shuffle. We need SSE4 for the shuffles.
14053 // TODO: It is possible to support ZExt by zeroing the undef values
14054 // during the shuffle phase or after the shuffle.
14055 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14056 assert(MemVT != RegVT && "Cannot extend to the same type");
14057 assert(MemVT.isVector() && "Must load a vector from memory");
14058
14059 unsigned NumElems = RegVT.getVectorNumElements();
14060 unsigned RegSz = RegVT.getSizeInBits();
14061 unsigned MemSz = MemVT.getSizeInBits();
14062 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014063 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014064 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14065
14066 // Attempt to load the original value using a single load op.
14067 // Find a scalar type which is equal to the loaded word size.
14068 MVT SclrLoadTy = MVT::i8;
14069 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14070 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14071 MVT Tp = (MVT::SimpleValueType)tp;
14072 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14073 SclrLoadTy = Tp;
14074 break;
14075 }
14076 }
14077
14078 // Proceed if a load word is found.
14079 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14080
14081 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14082 RegSz/SclrLoadTy.getSizeInBits());
14083
14084 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14085 RegSz/MemVT.getScalarType().getSizeInBits());
14086 // Can't shuffle using an illegal type.
14087 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14088
14089 // Perform a single load.
14090 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14091 Ld->getBasePtr(),
14092 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014093 Ld->isNonTemporal(), Ld->isInvariant(),
14094 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014095
14096 // Insert the word loaded into a vector.
14097 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14098 LoadUnitVecVT, ScalarLoad);
14099
14100 // Bitcast the loaded value to a vector of the original element type, in
14101 // the size of the target vector type.
14102 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14103 unsigned SizeRatio = RegSz/MemSz;
14104
14105 // Redistribute the loaded elements into the different locations.
14106 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14107 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14108
14109 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14110 DAG.getUNDEF(SlicedVec.getValueType()),
14111 ShuffleVec.data());
14112
14113 // Bitcast to the requested type.
14114 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14115 // Replace the original load with the new sequence
14116 // and return the new chain.
14117 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14118 return SDValue(ScalarLoad.getNode(), 1);
14119 }
14120
14121 return SDValue();
14122}
14123
Chris Lattner149a4e52008-02-22 02:09:43 +000014124/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014125static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014126 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014127 StoreSDNode *St = cast<StoreSDNode>(N);
14128 EVT VT = St->getValue().getValueType();
14129 EVT StVT = St->getMemoryVT();
14130 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014131 SDValue StoredVal = St->getOperand(1);
14132 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14133
14134 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014135 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14136 // 128-bit ones. If in the future the cost becomes only one memory access the
14137 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014138 if (VT.getSizeInBits() == 256 &&
14139 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14140 StoredVal.getNumOperands() == 2) {
14141
14142 SDValue Value0 = StoredVal.getOperand(0);
14143 SDValue Value1 = StoredVal.getOperand(1);
14144
14145 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14146 SDValue Ptr0 = St->getBasePtr();
14147 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14148
14149 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14150 St->getPointerInfo(), St->isVolatile(),
14151 St->isNonTemporal(), St->getAlignment());
14152 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14153 St->getPointerInfo(), St->isVolatile(),
14154 St->isNonTemporal(), St->getAlignment());
14155 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14156 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014157
14158 // Optimize trunc store (of multiple scalars) to shuffle and store.
14159 // First, pack all of the elements in one place. Next, store to memory
14160 // in fewer chunks.
14161 if (St->isTruncatingStore() && VT.isVector()) {
14162 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14163 unsigned NumElems = VT.getVectorNumElements();
14164 assert(StVT != VT && "Cannot truncate to the same type");
14165 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14166 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14167
14168 // From, To sizes and ElemCount must be pow of two
14169 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014170 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014171 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014172 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014173
Nadav Rotem614061b2011-08-10 19:30:14 +000014174 unsigned SizeRatio = FromSz / ToSz;
14175
14176 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14177
14178 // Create a type on which we perform the shuffle
14179 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14180 StVT.getScalarType(), NumElems*SizeRatio);
14181
14182 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14183
14184 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14185 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14186 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14187
14188 // Can't shuffle using an illegal type
14189 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14190
14191 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14192 DAG.getUNDEF(WideVec.getValueType()),
14193 ShuffleVec.data());
14194 // At this point all of the data is stored at the bottom of the
14195 // register. We now need to save it to mem.
14196
14197 // Find the largest store unit
14198 MVT StoreType = MVT::i8;
14199 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14200 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14201 MVT Tp = (MVT::SimpleValueType)tp;
14202 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14203 StoreType = Tp;
14204 }
14205
14206 // Bitcast the original vector into a vector of store-size units
14207 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14208 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14209 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14210 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14211 SmallVector<SDValue, 8> Chains;
14212 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14213 TLI.getPointerTy());
14214 SDValue Ptr = St->getBasePtr();
14215
14216 // Perform one or more big stores into memory.
14217 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14218 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14219 StoreType, ShuffWide,
14220 DAG.getIntPtrConstant(i));
14221 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14222 St->getPointerInfo(), St->isVolatile(),
14223 St->isNonTemporal(), St->getAlignment());
14224 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14225 Chains.push_back(Ch);
14226 }
14227
14228 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14229 Chains.size());
14230 }
14231
14232
Chris Lattner149a4e52008-02-22 02:09:43 +000014233 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14234 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014235 // A preferable solution to the general problem is to figure out the right
14236 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014237
14238 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014239 if (VT.getSizeInBits() != 64)
14240 return SDValue();
14241
Devang Patel578efa92009-06-05 21:57:13 +000014242 const Function *F = DAG.getMachineFunction().getFunction();
14243 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000014244 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014245 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014246 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014247 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014248 isa<LoadSDNode>(St->getValue()) &&
14249 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14250 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014251 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014252 LoadSDNode *Ld = 0;
14253 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014254 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014255 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014256 // Must be a store of a load. We currently handle two cases: the load
14257 // is a direct child, and it's under an intervening TokenFactor. It is
14258 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014259 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014260 Ld = cast<LoadSDNode>(St->getChain());
14261 else if (St->getValue().hasOneUse() &&
14262 ChainVal->getOpcode() == ISD::TokenFactor) {
14263 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014264 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014265 TokenFactorIndex = i;
14266 Ld = cast<LoadSDNode>(St->getValue());
14267 } else
14268 Ops.push_back(ChainVal->getOperand(i));
14269 }
14270 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014271
Evan Cheng536e6672009-03-12 05:59:15 +000014272 if (!Ld || !ISD::isNormalLoad(Ld))
14273 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014274
Evan Cheng536e6672009-03-12 05:59:15 +000014275 // If this is not the MMX case, i.e. we are just turning i64 load/store
14276 // into f64 load/store, avoid the transformation if there are multiple
14277 // uses of the loaded value.
14278 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14279 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014280
Evan Cheng536e6672009-03-12 05:59:15 +000014281 DebugLoc LdDL = Ld->getDebugLoc();
14282 DebugLoc StDL = N->getDebugLoc();
14283 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14284 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14285 // pair instead.
14286 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014287 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014288 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14289 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014290 Ld->isNonTemporal(), Ld->isInvariant(),
14291 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014292 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014293 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014294 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014295 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014296 Ops.size());
14297 }
Evan Cheng536e6672009-03-12 05:59:15 +000014298 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014299 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014300 St->isVolatile(), St->isNonTemporal(),
14301 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014302 }
Evan Cheng536e6672009-03-12 05:59:15 +000014303
14304 // Otherwise, lower to two pairs of 32-bit loads / stores.
14305 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014306 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14307 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014308
Owen Anderson825b72b2009-08-11 20:47:22 +000014309 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014310 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014311 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014312 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014313 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014314 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014315 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014316 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014317 MinAlign(Ld->getAlignment(), 4));
14318
14319 SDValue NewChain = LoLd.getValue(1);
14320 if (TokenFactorIndex != -1) {
14321 Ops.push_back(LoLd);
14322 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014323 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014324 Ops.size());
14325 }
14326
14327 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014328 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14329 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014330
14331 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014332 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014333 St->isVolatile(), St->isNonTemporal(),
14334 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014335 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014336 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014337 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014338 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014339 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014340 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014341 }
Dan Gohman475871a2008-07-27 21:46:04 +000014342 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014343}
14344
Duncan Sands17470be2011-09-22 20:15:48 +000014345/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14346/// and return the operands for the horizontal operation in LHS and RHS. A
14347/// horizontal operation performs the binary operation on successive elements
14348/// of its first operand, then on successive elements of its second operand,
14349/// returning the resulting values in a vector. For example, if
14350/// A = < float a0, float a1, float a2, float a3 >
14351/// and
14352/// B = < float b0, float b1, float b2, float b3 >
14353/// then the result of doing a horizontal operation on A and B is
14354/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14355/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14356/// A horizontal-op B, for some already available A and B, and if so then LHS is
14357/// set to A, RHS to B, and the routine returns 'true'.
14358/// Note that the binary operation should have the property that if one of the
14359/// operands is UNDEF then the result is UNDEF.
14360static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14361 // Look for the following pattern: if
14362 // A = < float a0, float a1, float a2, float a3 >
14363 // B = < float b0, float b1, float b2, float b3 >
14364 // and
14365 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14366 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14367 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14368 // which is A horizontal-op B.
14369
14370 // At least one of the operands should be a vector shuffle.
14371 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14372 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14373 return false;
14374
14375 EVT VT = LHS.getValueType();
14376 unsigned N = VT.getVectorNumElements();
14377
14378 // View LHS in the form
14379 // LHS = VECTOR_SHUFFLE A, B, LMask
14380 // If LHS is not a shuffle then pretend it is the shuffle
14381 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14382 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14383 // type VT.
14384 SDValue A, B;
14385 SmallVector<int, 8> LMask(N);
14386 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14387 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14388 A = LHS.getOperand(0);
14389 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14390 B = LHS.getOperand(1);
14391 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14392 } else {
14393 if (LHS.getOpcode() != ISD::UNDEF)
14394 A = LHS;
14395 for (unsigned i = 0; i != N; ++i)
14396 LMask[i] = i;
14397 }
14398
14399 // Likewise, view RHS in the form
14400 // RHS = VECTOR_SHUFFLE C, D, RMask
14401 SDValue C, D;
14402 SmallVector<int, 8> RMask(N);
14403 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14404 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14405 C = RHS.getOperand(0);
14406 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14407 D = RHS.getOperand(1);
14408 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14409 } else {
14410 if (RHS.getOpcode() != ISD::UNDEF)
14411 C = RHS;
14412 for (unsigned i = 0; i != N; ++i)
14413 RMask[i] = i;
14414 }
14415
14416 // Check that the shuffles are both shuffling the same vectors.
14417 if (!(A == C && B == D) && !(A == D && B == C))
14418 return false;
14419
14420 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14421 if (!A.getNode() && !B.getNode())
14422 return false;
14423
14424 // If A and B occur in reverse order in RHS, then "swap" them (which means
14425 // rewriting the mask).
14426 if (A != C)
14427 for (unsigned i = 0; i != N; ++i) {
14428 unsigned Idx = RMask[i];
14429 if (Idx < N)
14430 RMask[i] += N;
14431 else if (Idx < 2*N)
14432 RMask[i] -= N;
14433 }
14434
14435 // At this point LHS and RHS are equivalent to
14436 // LHS = VECTOR_SHUFFLE A, B, LMask
14437 // RHS = VECTOR_SHUFFLE A, B, RMask
14438 // Check that the masks correspond to performing a horizontal operation.
14439 for (unsigned i = 0; i != N; ++i) {
14440 unsigned LIdx = LMask[i], RIdx = RMask[i];
14441
14442 // Ignore any UNDEF components.
14443 if (LIdx >= 2*N || RIdx >= 2*N || (!A.getNode() && (LIdx < N || RIdx < N))
14444 || (!B.getNode() && (LIdx >= N || RIdx >= N)))
14445 continue;
14446
14447 // Check that successive elements are being operated on. If not, this is
14448 // not a horizontal operation.
14449 if (!(LIdx == 2*i && RIdx == 2*i + 1) &&
14450 !(isCommutative && LIdx == 2*i + 1 && RIdx == 2*i))
14451 return false;
14452 }
14453
14454 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14455 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14456 return true;
14457}
14458
14459/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14460static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14461 const X86Subtarget *Subtarget) {
14462 EVT VT = N->getValueType(0);
14463 SDValue LHS = N->getOperand(0);
14464 SDValue RHS = N->getOperand(1);
14465
14466 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014467 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014468 isHorizontalBinOp(LHS, RHS, true))
14469 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14470 return SDValue();
14471}
14472
14473/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14474static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14475 const X86Subtarget *Subtarget) {
14476 EVT VT = N->getValueType(0);
14477 SDValue LHS = N->getOperand(0);
14478 SDValue RHS = N->getOperand(1);
14479
14480 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014481 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014482 isHorizontalBinOp(LHS, RHS, false))
14483 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14484 return SDValue();
14485}
14486
Chris Lattner6cf73262008-01-25 06:14:17 +000014487/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14488/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014489static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014490 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14491 // F[X]OR(0.0, x) -> x
14492 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014493 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14494 if (C->getValueAPF().isPosZero())
14495 return N->getOperand(1);
14496 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14497 if (C->getValueAPF().isPosZero())
14498 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014499 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014500}
14501
14502/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014503static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014504 // FAND(0.0, x) -> 0.0
14505 // FAND(x, 0.0) -> 0.0
14506 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14507 if (C->getValueAPF().isPosZero())
14508 return N->getOperand(0);
14509 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14510 if (C->getValueAPF().isPosZero())
14511 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014512 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014513}
14514
Dan Gohmane5af2d32009-01-29 01:59:02 +000014515static SDValue PerformBTCombine(SDNode *N,
14516 SelectionDAG &DAG,
14517 TargetLowering::DAGCombinerInfo &DCI) {
14518 // BT ignores high bits in the bit index operand.
14519 SDValue Op1 = N->getOperand(1);
14520 if (Op1.hasOneUse()) {
14521 unsigned BitWidth = Op1.getValueSizeInBits();
14522 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14523 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014524 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14525 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014526 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014527 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14528 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14529 DCI.CommitTargetLoweringOpt(TLO);
14530 }
14531 return SDValue();
14532}
Chris Lattner83e6c992006-10-04 06:57:07 +000014533
Eli Friedman7a5e5552009-06-07 06:52:44 +000014534static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14535 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014536 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014537 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014538 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014539 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014540 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014541 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014542 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014543 }
14544 return SDValue();
14545}
14546
Evan Cheng2e489c42009-12-16 00:53:11 +000014547static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14548 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14549 // (and (i32 x86isd::setcc_carry), 1)
14550 // This eliminates the zext. This transformation is necessary because
14551 // ISD::SETCC is always legalized to i8.
14552 DebugLoc dl = N->getDebugLoc();
14553 SDValue N0 = N->getOperand(0);
14554 EVT VT = N->getValueType(0);
14555 if (N0.getOpcode() == ISD::AND &&
14556 N0.hasOneUse() &&
14557 N0.getOperand(0).hasOneUse()) {
14558 SDValue N00 = N0.getOperand(0);
14559 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14560 return SDValue();
14561 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14562 if (!C || C->getZExtValue() != 1)
14563 return SDValue();
14564 return DAG.getNode(ISD::AND, dl, VT,
14565 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14566 N00.getOperand(0), N00.getOperand(1)),
14567 DAG.getConstant(1, VT));
14568 }
14569
14570 return SDValue();
14571}
14572
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014573// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14574static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14575 unsigned X86CC = N->getConstantOperandVal(0);
14576 SDValue EFLAG = N->getOperand(1);
14577 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014578
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014579 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14580 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14581 // cases.
14582 if (X86CC == X86::COND_B)
14583 return DAG.getNode(ISD::AND, DL, MVT::i8,
14584 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14585 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14586 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014587
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014588 return SDValue();
14589}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014590
Benjamin Kramer1396c402011-06-18 11:09:41 +000014591static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14592 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014593 SDValue Op0 = N->getOperand(0);
14594 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14595 // a 32-bit target where SSE doesn't support i64->FP operations.
14596 if (Op0.getOpcode() == ISD::LOAD) {
14597 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14598 EVT VT = Ld->getValueType(0);
14599 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14600 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14601 !XTLI->getSubtarget()->is64Bit() &&
14602 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014603 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14604 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014605 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14606 return FILDChain;
14607 }
14608 }
14609 return SDValue();
14610}
14611
Chris Lattner23a01992010-12-20 01:37:09 +000014612// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14613static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14614 X86TargetLowering::DAGCombinerInfo &DCI) {
14615 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14616 // the result is either zero or one (depending on the input carry bit).
14617 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14618 if (X86::isZeroNode(N->getOperand(0)) &&
14619 X86::isZeroNode(N->getOperand(1)) &&
14620 // We don't have a good way to replace an EFLAGS use, so only do this when
14621 // dead right now.
14622 SDValue(N, 1).use_empty()) {
14623 DebugLoc DL = N->getDebugLoc();
14624 EVT VT = N->getValueType(0);
14625 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14626 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14627 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14628 DAG.getConstant(X86::COND_B,MVT::i8),
14629 N->getOperand(2)),
14630 DAG.getConstant(1, VT));
14631 return DCI.CombineTo(N, Res1, CarryOut);
14632 }
14633
14634 return SDValue();
14635}
14636
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014637// fold (add Y, (sete X, 0)) -> adc 0, Y
14638// (add Y, (setne X, 0)) -> sbb -1, Y
14639// (sub (sete X, 0), Y) -> sbb 0, Y
14640// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014641static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014642 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014643
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014644 // Look through ZExts.
14645 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14646 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14647 return SDValue();
14648
14649 SDValue SetCC = Ext.getOperand(0);
14650 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14651 return SDValue();
14652
14653 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14654 if (CC != X86::COND_E && CC != X86::COND_NE)
14655 return SDValue();
14656
14657 SDValue Cmp = SetCC.getOperand(1);
14658 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014659 !X86::isZeroNode(Cmp.getOperand(1)) ||
14660 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014661 return SDValue();
14662
14663 SDValue CmpOp0 = Cmp.getOperand(0);
14664 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14665 DAG.getConstant(1, CmpOp0.getValueType()));
14666
14667 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14668 if (CC == X86::COND_NE)
14669 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14670 DL, OtherVal.getValueType(), OtherVal,
14671 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14672 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14673 DL, OtherVal.getValueType(), OtherVal,
14674 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14675}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014676
Craig Topper54f952a2011-11-19 09:02:40 +000014677/// PerformADDCombine - Do target-specific dag combines on integer adds.
14678static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14679 const X86Subtarget *Subtarget) {
14680 EVT VT = N->getValueType(0);
14681 SDValue Op0 = N->getOperand(0);
14682 SDValue Op1 = N->getOperand(1);
14683
14684 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014685 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014686 isHorizontalBinOp(Op0, Op1, true))
14687 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14688
14689 return OptimizeConditionalInDecrement(N, DAG);
14690}
14691
14692static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14693 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014694 SDValue Op0 = N->getOperand(0);
14695 SDValue Op1 = N->getOperand(1);
14696
14697 // X86 can't encode an immediate LHS of a sub. See if we can push the
14698 // negation into a preceding instruction.
14699 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014700 // If the RHS of the sub is a XOR with one use and a constant, invert the
14701 // immediate. Then add one to the LHS of the sub so we can turn
14702 // X-Y -> X+~Y+1, saving one register.
14703 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14704 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014705 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014706 EVT VT = Op0.getValueType();
14707 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14708 Op1.getOperand(0),
14709 DAG.getConstant(~XorC, VT));
14710 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014711 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014712 }
14713 }
14714
Craig Topper54f952a2011-11-19 09:02:40 +000014715 // Try to synthesize horizontal adds from adds of shuffles.
14716 EVT VT = N->getValueType(0);
Craig Topperc0d82852011-11-22 00:44:41 +000014717 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014718 isHorizontalBinOp(Op0, Op1, false))
14719 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14720
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014721 return OptimizeConditionalInDecrement(N, DAG);
14722}
14723
Dan Gohman475871a2008-07-27 21:46:04 +000014724SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014725 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014726 SelectionDAG &DAG = DCI.DAG;
14727 switch (N->getOpcode()) {
14728 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014729 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014730 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014731 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014732 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014733 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014734 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14735 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014736 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014737 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014738 case ISD::SHL:
14739 case ISD::SRA:
14740 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014741 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014742 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014743 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014744 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014745 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014746 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014747 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14748 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014749 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014750 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14751 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014752 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014753 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014754 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014755 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014756 case X86ISD::SHUFPS: // Handle all target specific shuffles
14757 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014758 case X86ISD::PALIGN:
Craig Topper06cb6802011-11-26 20:47:44 +000014759 case X86ISD::PUNPCKH:
14760 case X86ISD::UNPCKHP:
14761 case X86ISD::PUNPCKL:
14762 case X86ISD::UNPCKLP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014763 case X86ISD::MOVHLPS:
14764 case X86ISD::MOVLHPS:
14765 case X86ISD::PSHUFD:
14766 case X86ISD::PSHUFHW:
14767 case X86ISD::PSHUFLW:
14768 case X86ISD::MOVSS:
14769 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014770 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014771 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000014772 case X86ISD::VPERM2F128:
Craig Topper70b883b2011-11-28 10:14:51 +000014773 case X86ISD::VPERM2I128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014774 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014775 }
14776
Dan Gohman475871a2008-07-27 21:46:04 +000014777 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014778}
14779
Evan Chenge5b51ac2010-04-17 06:13:15 +000014780/// isTypeDesirableForOp - Return true if the target has native support for
14781/// the specified value type and it is 'desirable' to use the type for the
14782/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14783/// instruction encodings are longer and some i16 instructions are slow.
14784bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14785 if (!isTypeLegal(VT))
14786 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014787 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014788 return true;
14789
14790 switch (Opc) {
14791 default:
14792 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014793 case ISD::LOAD:
14794 case ISD::SIGN_EXTEND:
14795 case ISD::ZERO_EXTEND:
14796 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014797 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014798 case ISD::SRL:
14799 case ISD::SUB:
14800 case ISD::ADD:
14801 case ISD::MUL:
14802 case ISD::AND:
14803 case ISD::OR:
14804 case ISD::XOR:
14805 return false;
14806 }
14807}
14808
14809/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014810/// beneficial for dag combiner to promote the specified node. If true, it
14811/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014812bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014813 EVT VT = Op.getValueType();
14814 if (VT != MVT::i16)
14815 return false;
14816
Evan Cheng4c26e932010-04-19 19:29:22 +000014817 bool Promote = false;
14818 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014819 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014820 default: break;
14821 case ISD::LOAD: {
14822 LoadSDNode *LD = cast<LoadSDNode>(Op);
14823 // If the non-extending load has a single use and it's not live out, then it
14824 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014825 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14826 Op.hasOneUse()*/) {
14827 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14828 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14829 // The only case where we'd want to promote LOAD (rather then it being
14830 // promoted as an operand is when it's only use is liveout.
14831 if (UI->getOpcode() != ISD::CopyToReg)
14832 return false;
14833 }
14834 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014835 Promote = true;
14836 break;
14837 }
14838 case ISD::SIGN_EXTEND:
14839 case ISD::ZERO_EXTEND:
14840 case ISD::ANY_EXTEND:
14841 Promote = true;
14842 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014843 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014844 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014845 SDValue N0 = Op.getOperand(0);
14846 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014847 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014848 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014849 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014850 break;
14851 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014852 case ISD::ADD:
14853 case ISD::MUL:
14854 case ISD::AND:
14855 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014856 case ISD::XOR:
14857 Commute = true;
14858 // fallthrough
14859 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014860 SDValue N0 = Op.getOperand(0);
14861 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014862 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014863 return false;
14864 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014865 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014866 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014867 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014868 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014869 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014870 }
14871 }
14872
14873 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014874 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014875}
14876
Evan Cheng60c07e12006-07-05 22:17:51 +000014877//===----------------------------------------------------------------------===//
14878// X86 Inline Assembly Support
14879//===----------------------------------------------------------------------===//
14880
Chris Lattnerb8105652009-07-20 17:51:36 +000014881bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14882 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014883
14884 std::string AsmStr = IA->getAsmString();
14885
14886 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014887 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014888 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014889
14890 switch (AsmPieces.size()) {
14891 default: return false;
14892 case 1:
14893 AsmStr = AsmPieces[0];
14894 AsmPieces.clear();
14895 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14896
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014897 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014898 // we will turn this bswap into something that will be lowered to logical ops
14899 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14900 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014901 // bswap $0
14902 if (AsmPieces.size() == 2 &&
14903 (AsmPieces[0] == "bswap" ||
14904 AsmPieces[0] == "bswapq" ||
14905 AsmPieces[0] == "bswapl") &&
14906 (AsmPieces[1] == "$0" ||
14907 AsmPieces[1] == "${0:q}")) {
14908 // No need to check constraints, nothing other than the equivalent of
14909 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014910 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014911 if (!Ty || Ty->getBitWidth() % 16 != 0)
14912 return false;
14913 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014914 }
14915 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014916 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014917 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014918 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014919 AsmPieces[1] == "$$8," &&
14920 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014921 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14922 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014923 const std::string &ConstraintsStr = IA->getConstraintString();
14924 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014925 std::sort(AsmPieces.begin(), AsmPieces.end());
14926 if (AsmPieces.size() == 4 &&
14927 AsmPieces[0] == "~{cc}" &&
14928 AsmPieces[1] == "~{dirflag}" &&
14929 AsmPieces[2] == "~{flags}" &&
14930 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014931 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014932 if (!Ty || Ty->getBitWidth() % 16 != 0)
14933 return false;
14934 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014935 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014936 }
14937 break;
14938 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014939 if (CI->getType()->isIntegerTy(32) &&
14940 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14941 SmallVector<StringRef, 4> Words;
14942 SplitString(AsmPieces[0], Words, " \t,");
14943 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14944 Words[2] == "${0:w}") {
14945 Words.clear();
14946 SplitString(AsmPieces[1], Words, " \t,");
14947 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14948 Words[2] == "$0") {
14949 Words.clear();
14950 SplitString(AsmPieces[2], Words, " \t,");
14951 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14952 Words[2] == "${0:w}") {
14953 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014954 const std::string &ConstraintsStr = IA->getConstraintString();
14955 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014956 std::sort(AsmPieces.begin(), AsmPieces.end());
14957 if (AsmPieces.size() == 4 &&
14958 AsmPieces[0] == "~{cc}" &&
14959 AsmPieces[1] == "~{dirflag}" &&
14960 AsmPieces[2] == "~{flags}" &&
14961 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014962 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014963 if (!Ty || Ty->getBitWidth() % 16 != 0)
14964 return false;
14965 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014966 }
14967 }
14968 }
14969 }
14970 }
Evan Cheng55d42002011-01-08 01:24:27 +000014971
14972 if (CI->getType()->isIntegerTy(64)) {
14973 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14974 if (Constraints.size() >= 2 &&
14975 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14976 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14977 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14978 SmallVector<StringRef, 4> Words;
14979 SplitString(AsmPieces[0], Words, " \t");
14980 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014981 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014982 SplitString(AsmPieces[1], Words, " \t");
14983 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14984 Words.clear();
14985 SplitString(AsmPieces[2], Words, " \t,");
14986 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14987 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014988 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014989 if (!Ty || Ty->getBitWidth() % 16 != 0)
14990 return false;
14991 return IntrinsicLowering::LowerToByteSwap(CI);
14992 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014993 }
14994 }
14995 }
14996 }
14997 break;
14998 }
14999 return false;
15000}
15001
15002
15003
Chris Lattnerf4dff842006-07-11 02:54:03 +000015004/// getConstraintType - Given a constraint letter, return the type of
15005/// constraint it is for this target.
15006X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015007X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15008 if (Constraint.size() == 1) {
15009 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015010 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015011 case 'q':
15012 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015013 case 'f':
15014 case 't':
15015 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015016 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015017 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015018 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015019 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015020 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015021 case 'a':
15022 case 'b':
15023 case 'c':
15024 case 'd':
15025 case 'S':
15026 case 'D':
15027 case 'A':
15028 return C_Register;
15029 case 'I':
15030 case 'J':
15031 case 'K':
15032 case 'L':
15033 case 'M':
15034 case 'N':
15035 case 'G':
15036 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015037 case 'e':
15038 case 'Z':
15039 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015040 default:
15041 break;
15042 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015043 }
Chris Lattner4234f572007-03-25 02:14:49 +000015044 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015045}
15046
John Thompson44ab89e2010-10-29 17:29:13 +000015047/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015048/// This object must already have been set up with the operand type
15049/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015050TargetLowering::ConstraintWeight
15051 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015052 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015053 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015054 Value *CallOperandVal = info.CallOperandVal;
15055 // If we don't have a value, we can't do a match,
15056 // but allow it at the lowest weight.
15057 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015058 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015059 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015060 // Look at the constraint type.
15061 switch (*constraint) {
15062 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015063 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15064 case 'R':
15065 case 'q':
15066 case 'Q':
15067 case 'a':
15068 case 'b':
15069 case 'c':
15070 case 'd':
15071 case 'S':
15072 case 'D':
15073 case 'A':
15074 if (CallOperandVal->getType()->isIntegerTy())
15075 weight = CW_SpecificReg;
15076 break;
15077 case 'f':
15078 case 't':
15079 case 'u':
15080 if (type->isFloatingPointTy())
15081 weight = CW_SpecificReg;
15082 break;
15083 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015084 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015085 weight = CW_SpecificReg;
15086 break;
15087 case 'x':
15088 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015089 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015090 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015091 break;
15092 case 'I':
15093 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15094 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015095 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015096 }
15097 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015098 case 'J':
15099 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15100 if (C->getZExtValue() <= 63)
15101 weight = CW_Constant;
15102 }
15103 break;
15104 case 'K':
15105 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15106 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15107 weight = CW_Constant;
15108 }
15109 break;
15110 case 'L':
15111 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15112 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15113 weight = CW_Constant;
15114 }
15115 break;
15116 case 'M':
15117 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15118 if (C->getZExtValue() <= 3)
15119 weight = CW_Constant;
15120 }
15121 break;
15122 case 'N':
15123 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15124 if (C->getZExtValue() <= 0xff)
15125 weight = CW_Constant;
15126 }
15127 break;
15128 case 'G':
15129 case 'C':
15130 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15131 weight = CW_Constant;
15132 }
15133 break;
15134 case 'e':
15135 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15136 if ((C->getSExtValue() >= -0x80000000LL) &&
15137 (C->getSExtValue() <= 0x7fffffffLL))
15138 weight = CW_Constant;
15139 }
15140 break;
15141 case 'Z':
15142 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15143 if (C->getZExtValue() <= 0xffffffff)
15144 weight = CW_Constant;
15145 }
15146 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015147 }
15148 return weight;
15149}
15150
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015151/// LowerXConstraint - try to replace an X constraint, which matches anything,
15152/// with another that has more specific requirements based on the type of the
15153/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015154const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015155LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015156 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15157 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015158 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015159 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015160 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015161 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015162 return "x";
15163 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015164
Chris Lattner5e764232008-04-26 23:02:14 +000015165 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015166}
15167
Chris Lattner48884cd2007-08-25 00:47:38 +000015168/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15169/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015170void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015171 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015172 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015173 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015174 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015175
Eric Christopher100c8332011-06-02 23:16:42 +000015176 // Only support length 1 constraints for now.
15177 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015178
Eric Christopher100c8332011-06-02 23:16:42 +000015179 char ConstraintLetter = Constraint[0];
15180 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015181 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015182 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015183 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015184 if (C->getZExtValue() <= 31) {
15185 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015186 break;
15187 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015188 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015189 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015190 case 'J':
15191 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015192 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015193 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15194 break;
15195 }
15196 }
15197 return;
15198 case 'K':
15199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015200 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015201 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15202 break;
15203 }
15204 }
15205 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015206 case 'N':
15207 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015208 if (C->getZExtValue() <= 255) {
15209 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015210 break;
15211 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015212 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015213 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015214 case 'e': {
15215 // 32-bit signed value
15216 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015217 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15218 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015219 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015220 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015221 break;
15222 }
15223 // FIXME gcc accepts some relocatable values here too, but only in certain
15224 // memory models; it's complicated.
15225 }
15226 return;
15227 }
15228 case 'Z': {
15229 // 32-bit unsigned value
15230 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015231 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15232 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015233 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15234 break;
15235 }
15236 }
15237 // FIXME gcc accepts some relocatable values here too, but only in certain
15238 // memory models; it's complicated.
15239 return;
15240 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015241 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015242 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015243 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015244 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015245 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015246 break;
15247 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015248
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015249 // In any sort of PIC mode addresses need to be computed at runtime by
15250 // adding in a register or some sort of table lookup. These can't
15251 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015252 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015253 return;
15254
Chris Lattnerdc43a882007-05-03 16:52:29 +000015255 // If we are in non-pic codegen mode, we allow the address of a global (with
15256 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015257 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015258 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015259
Chris Lattner49921962009-05-08 18:23:14 +000015260 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15261 while (1) {
15262 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15263 Offset += GA->getOffset();
15264 break;
15265 } else if (Op.getOpcode() == ISD::ADD) {
15266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15267 Offset += C->getZExtValue();
15268 Op = Op.getOperand(0);
15269 continue;
15270 }
15271 } else if (Op.getOpcode() == ISD::SUB) {
15272 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15273 Offset += -C->getZExtValue();
15274 Op = Op.getOperand(0);
15275 continue;
15276 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015277 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015278
Chris Lattner49921962009-05-08 18:23:14 +000015279 // Otherwise, this isn't something we can handle, reject it.
15280 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015281 }
Eric Christopherfd179292009-08-27 18:07:15 +000015282
Dan Gohman46510a72010-04-15 01:51:59 +000015283 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015284 // If we require an extra load to get this address, as in PIC mode, we
15285 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015286 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15287 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015288 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015289
Devang Patel0d881da2010-07-06 22:08:15 +000015290 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15291 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015292 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015293 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015294 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015295
Gabor Greifba36cb52008-08-28 21:40:38 +000015296 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015297 Ops.push_back(Result);
15298 return;
15299 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015300 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015301}
15302
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015303std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015304X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015305 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015306 // First, see if this is a constraint that directly corresponds to an LLVM
15307 // register class.
15308 if (Constraint.size() == 1) {
15309 // GCC Constraint Letters
15310 switch (Constraint[0]) {
15311 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015312 // TODO: Slight differences here in allocation order and leaving
15313 // RIP in the class. Do they matter any more here than they do
15314 // in the normal allocation?
15315 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15316 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015317 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015318 return std::make_pair(0U, X86::GR32RegisterClass);
15319 else if (VT == MVT::i16)
15320 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015321 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015322 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015323 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015324 return std::make_pair(0U, X86::GR64RegisterClass);
15325 break;
15326 }
15327 // 32-bit fallthrough
15328 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015329 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015330 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15331 else if (VT == MVT::i16)
15332 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015333 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015334 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15335 else if (VT == MVT::i64)
15336 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15337 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015338 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015339 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015340 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015341 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015342 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015343 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015344 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015345 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015346 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015347 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015348 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015349 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15350 if (VT == MVT::i16)
15351 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15352 if (VT == MVT::i32 || !Subtarget->is64Bit())
15353 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15354 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015355 case 'f': // FP Stack registers.
15356 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15357 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015358 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015359 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015360 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015361 return std::make_pair(0U, X86::RFP64RegisterClass);
15362 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015363 case 'y': // MMX_REGS if MMX allowed.
15364 if (!Subtarget->hasMMX()) break;
15365 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015366 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015367 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015368 // FALL THROUGH.
15369 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015370 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015371
Owen Anderson825b72b2009-08-11 20:47:22 +000015372 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015373 default: break;
15374 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015375 case MVT::f32:
15376 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015377 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015378 case MVT::f64:
15379 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015380 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015381 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015382 case MVT::v16i8:
15383 case MVT::v8i16:
15384 case MVT::v4i32:
15385 case MVT::v2i64:
15386 case MVT::v4f32:
15387 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015388 return std::make_pair(0U, X86::VR128RegisterClass);
15389 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015390 break;
15391 }
15392 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015393
Chris Lattnerf76d1802006-07-31 23:26:50 +000015394 // Use the default implementation in TargetLowering to convert the register
15395 // constraint into a member of a register class.
15396 std::pair<unsigned, const TargetRegisterClass*> Res;
15397 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015398
15399 // Not found as a standard register?
15400 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015401 // Map st(0) -> st(7) -> ST0
15402 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15403 tolower(Constraint[1]) == 's' &&
15404 tolower(Constraint[2]) == 't' &&
15405 Constraint[3] == '(' &&
15406 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15407 Constraint[5] == ')' &&
15408 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015409
Chris Lattner56d77c72009-09-13 22:41:48 +000015410 Res.first = X86::ST0+Constraint[4]-'0';
15411 Res.second = X86::RFP80RegisterClass;
15412 return Res;
15413 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015414
Chris Lattner56d77c72009-09-13 22:41:48 +000015415 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015416 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015417 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015418 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015419 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015420 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015421
15422 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015423 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015424 Res.first = X86::EFLAGS;
15425 Res.second = X86::CCRRegisterClass;
15426 return Res;
15427 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015428
Dale Johannesen330169f2008-11-13 21:52:36 +000015429 // 'A' means EAX + EDX.
15430 if (Constraint == "A") {
15431 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015432 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015433 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015434 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015435 return Res;
15436 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015437
Chris Lattnerf76d1802006-07-31 23:26:50 +000015438 // Otherwise, check to see if this is a register class of the wrong value
15439 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15440 // turn into {ax},{dx}.
15441 if (Res.second->hasType(VT))
15442 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015443
Chris Lattnerf76d1802006-07-31 23:26:50 +000015444 // All of the single-register GCC register classes map their values onto
15445 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15446 // really want an 8-bit or 32-bit register, map to the appropriate register
15447 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015448 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015449 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015450 unsigned DestReg = 0;
15451 switch (Res.first) {
15452 default: break;
15453 case X86::AX: DestReg = X86::AL; break;
15454 case X86::DX: DestReg = X86::DL; break;
15455 case X86::CX: DestReg = X86::CL; break;
15456 case X86::BX: DestReg = X86::BL; break;
15457 }
15458 if (DestReg) {
15459 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015460 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015461 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015462 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015463 unsigned DestReg = 0;
15464 switch (Res.first) {
15465 default: break;
15466 case X86::AX: DestReg = X86::EAX; break;
15467 case X86::DX: DestReg = X86::EDX; break;
15468 case X86::CX: DestReg = X86::ECX; break;
15469 case X86::BX: DestReg = X86::EBX; break;
15470 case X86::SI: DestReg = X86::ESI; break;
15471 case X86::DI: DestReg = X86::EDI; break;
15472 case X86::BP: DestReg = X86::EBP; break;
15473 case X86::SP: DestReg = X86::ESP; break;
15474 }
15475 if (DestReg) {
15476 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015477 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015478 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015479 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015480 unsigned DestReg = 0;
15481 switch (Res.first) {
15482 default: break;
15483 case X86::AX: DestReg = X86::RAX; break;
15484 case X86::DX: DestReg = X86::RDX; break;
15485 case X86::CX: DestReg = X86::RCX; break;
15486 case X86::BX: DestReg = X86::RBX; break;
15487 case X86::SI: DestReg = X86::RSI; break;
15488 case X86::DI: DestReg = X86::RDI; break;
15489 case X86::BP: DestReg = X86::RBP; break;
15490 case X86::SP: DestReg = X86::RSP; break;
15491 }
15492 if (DestReg) {
15493 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015494 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015495 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015496 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015497 } else if (Res.second == X86::FR32RegisterClass ||
15498 Res.second == X86::FR64RegisterClass ||
15499 Res.second == X86::VR128RegisterClass) {
15500 // Handle references to XMM physical registers that got mapped into the
15501 // wrong class. This can happen with constraints like {xmm0} where the
15502 // target independent register mapper will just pick the first match it can
15503 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015504 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015505 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015506 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015507 Res.second = X86::FR64RegisterClass;
15508 else if (X86::VR128RegisterClass->hasType(VT))
15509 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015510 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015511
Chris Lattnerf76d1802006-07-31 23:26:50 +000015512 return Res;
15513}