blob: 32783478a3faeda64bf5de4718373ded80b0fcb9 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000259 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000273 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000316 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Chandler Carruth63974b22011-12-13 01:56:10 +0000381 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Expand);
382 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
384 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i64 , Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
386 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
387 } else {
388 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
389 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
390 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
391 if (Subtarget->is64Bit())
392 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
393 }
Craig Topper37f21672011-10-11 06:44:02 +0000394
Chandler Carruth63974b22011-12-13 01:56:10 +0000395 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i8 , Expand);
396 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i16 , Expand);
397 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i64 , Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000399 if (Subtarget->hasLZCNT()) {
400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
401 } else {
402 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
403 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
404 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
405 if (Subtarget->is64Bit())
406 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000407 }
408
Benjamin Kramer1292c222010-12-04 20:32:23 +0000409 if (Subtarget->hasPOPCNT()) {
410 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
411 } else {
412 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
413 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
414 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
415 if (Subtarget->is64Bit())
416 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
417 }
418
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
420 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000421
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000422 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000423 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000424 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000425 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000426 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
428 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
429 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
430 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
431 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000432 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
434 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
435 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
436 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000437 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000439 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000440 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000442
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000443 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
445 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
446 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
447 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000448 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
450 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000451 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
454 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
455 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
456 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000457 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000458 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000459 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
461 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
462 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000463 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
465 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
466 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000467 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000468
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000469 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000471
Eric Christopher9a9d2752010-07-22 02:48:34 +0000472 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000473 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000474
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000475 // On X86 and X86-64, atomic operations are lowered to locked instructions.
476 // Locked instructions, in turn, have implicit fence semantics (all memory
477 // operations are flushed before issuing the locked instruction, and they
478 // are not buffered), so we can fold away the common pattern of
479 // fence-atomic-fence.
480 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000481
Mon P Wang63307c32008-05-05 19:05:59 +0000482 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000483 for (unsigned i = 0, e = 4; i != e; ++i) {
484 MVT VT = IntVTs[i];
485 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000487 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000488 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000489
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000490 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000491 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
493 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
495 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
496 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
497 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
498 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000499 }
500
Eli Friedman43f51ae2011-08-26 21:21:21 +0000501 if (Subtarget->hasCmpxchg16b()) {
502 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
503 }
504
Evan Cheng3c992d22006-03-07 02:02:57 +0000505 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000506 if (!Subtarget->isTargetDarwin() &&
507 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000508 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000510 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000511
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
513 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
514 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
515 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000516 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000517 setExceptionPointerRegister(X86::RAX);
518 setExceptionSelectorRegister(X86::RDX);
519 } else {
520 setExceptionPointerRegister(X86::EAX);
521 setExceptionSelectorRegister(X86::EDX);
522 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
524 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000525
Duncan Sands4a544a72011-09-06 13:37:06 +0000526 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
527 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000528
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000530
Nate Begemanacc398c2006-01-25 18:21:52 +0000531 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::VASTART , MVT::Other, Custom);
533 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000534 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::VAARG , MVT::Other, Custom);
536 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000537 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::VAARG , MVT::Other, Expand);
539 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000540 }
Evan Chengae642192007-03-02 23:16:35 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
543 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000544
545 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
546 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
547 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000548 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000549 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
550 MVT::i64 : MVT::i32, Custom);
551 else
552 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
553 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000554
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000555 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000556 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000557 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
559 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000560
Evan Cheng223547a2006-01-31 22:28:30 +0000561 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FABS , MVT::f64, Custom);
563 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000564
565 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 setOperationAction(ISD::FNEG , MVT::f64, Custom);
567 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000568
Evan Cheng68c47cb2007-01-05 07:55:56 +0000569 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
571 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000572
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000573 // Lower this to FGETSIGNx86 plus an AND.
574 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
575 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
576
Evan Chengd25e9e82006-02-02 00:28:23 +0000577 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FSIN , MVT::f64, Expand);
579 setOperationAction(ISD::FCOS , MVT::f64, Expand);
580 setOperationAction(ISD::FSIN , MVT::f32, Expand);
581 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000582
Chris Lattnera54aa942006-01-29 06:26:08 +0000583 // Expand FP immediates into loads from the stack, except for the special
584 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000585 addLegalFPImmediate(APFloat(+0.0)); // xorpd
586 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000587 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000588 // Use SSE for f32, x87 for f64.
589 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000595
596 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
603 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FSIN , MVT::f32, Expand);
607 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
Nate Begemane1795842008-02-14 08:57:00 +0000609 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610 addLegalFPImmediate(APFloat(+0.0f)); // xorps
611 addLegalFPImmediate(APFloat(+0.0)); // FLD0
612 addLegalFPImmediate(APFloat(+1.0)); // FLD1
613 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
614 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
615
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000616 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
618 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000620 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000622 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
624 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
627 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
628 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
629 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000630
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000631 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
633 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000635 addLegalFPImmediate(APFloat(+0.0)); // FLD0
636 addLegalFPImmediate(APFloat(+1.0)); // FLD1
637 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
638 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000639 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
640 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
641 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
642 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000643 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000644
Cameron Zwarich33390842011-07-08 21:39:21 +0000645 // We don't support FMA.
646 setOperationAction(ISD::FMA, MVT::f64, Expand);
647 setOperationAction(ISD::FMA, MVT::f32, Expand);
648
Dale Johannesen59a58732007-08-05 18:49:15 +0000649 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000650 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
652 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
653 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000654 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000655 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000656 addLegalFPImmediate(TmpFlt); // FLD0
657 TmpFlt.changeSign();
658 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000659
660 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 APFloat TmpFlt2(+1.0);
662 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
663 &ignored);
664 addLegalFPImmediate(TmpFlt2); // FLD1
665 TmpFlt2.changeSign();
666 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
667 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000668
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000669 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
671 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000672 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000673
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000674 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
675 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
676 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
677 setOperationAction(ISD::FRINT, MVT::f80, Expand);
678 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000679 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000680 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000681
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000682 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
684 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
685 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::FLOG, MVT::f80, Expand);
688 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
689 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
690 setOperationAction(ISD::FEXP, MVT::f80, Expand);
691 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000692
Mon P Wangf007a8b2008-11-06 05:31:54 +0000693 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000694 // (for widening) or expand (for scalarization). Then we will selectively
695 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
697 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
698 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000714 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
715 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000730 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000732 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000739 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000749 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000750 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000754 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000755 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
756 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
757 setTruncStoreAction((MVT::SimpleValueType)VT,
758 (MVT::SimpleValueType)InnerVT, Expand);
759 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
760 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
761 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000762 }
763
Evan Chengc7ce29b2009-02-13 22:36:38 +0000764 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
765 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000766 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000767 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000768 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000769 }
770
Dale Johannesen0488fb62010-09-30 23:57:10 +0000771 // MMX-sized vectors (other than x86mmx) are expected to be expanded
772 // into smaller operations.
773 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
774 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
775 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
776 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
777 setOperationAction(ISD::AND, MVT::v8i8, Expand);
778 setOperationAction(ISD::AND, MVT::v4i16, Expand);
779 setOperationAction(ISD::AND, MVT::v2i32, Expand);
780 setOperationAction(ISD::AND, MVT::v1i64, Expand);
781 setOperationAction(ISD::OR, MVT::v8i8, Expand);
782 setOperationAction(ISD::OR, MVT::v4i16, Expand);
783 setOperationAction(ISD::OR, MVT::v2i32, Expand);
784 setOperationAction(ISD::OR, MVT::v1i64, Expand);
785 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
786 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
787 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
788 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
789 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
790 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
791 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
792 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
793 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
794 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
795 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
796 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
797 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000798 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
799 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
800 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
801 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000802
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000803 if (!TM.Options.UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000805
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
807 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
808 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
809 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
810 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
811 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
812 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
813 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
814 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
815 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
816 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000817 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818 }
819
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000820 if (!TM.Options.UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000822
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000823 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
824 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
826 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
827 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
828 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
831 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
832 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
833 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
834 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
835 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
836 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
837 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
838 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
839 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
840 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
841 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
842 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
843 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
844 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
845 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000846
Nadav Rotem354efd82011-09-18 14:57:03 +0000847 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000848 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
849 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
850 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000851
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
853 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
854 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000857
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000858 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
859 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
860 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
861 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
862 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
863
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
866 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000867 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000868 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000869 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000870 // Do not attempt to custom lower non-128-bit vectors
871 if (!VT.is128BitVector())
872 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 setOperationAction(ISD::BUILD_VECTOR,
874 VT.getSimpleVT().SimpleTy, Custom);
875 setOperationAction(ISD::VECTOR_SHUFFLE,
876 VT.getSimpleVT().SimpleTy, Custom);
877 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
878 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000879 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000880
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
882 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
884 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
885 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
886 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000887
Nate Begemancdd1eec2008-02-12 22:51:28 +0000888 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000891 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000892
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000893 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
895 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000896 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000897
898 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000899 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000900 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000901
Owen Andersond6662ad2009-08-10 20:46:15 +0000902 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000904 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000906 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000908 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000912 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000915
Evan Cheng2c3ae372006-04-12 21:21:57 +0000916 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
918 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
919 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
920 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
923 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000925
Craig Topperc0d82852011-11-22 00:44:41 +0000926 if (Subtarget->hasSSE41orAVX()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000927 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
928 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
929 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
930 setOperationAction(ISD::FRINT, MVT::f32, Legal);
931 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
932 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
933 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
934 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
935 setOperationAction(ISD::FRINT, MVT::f64, Legal);
936 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
937
Nate Begeman14d12ca2008-02-11 04:19:36 +0000938 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000941 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
942 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
943 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
944 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
945 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000946
Nate Begeman14d12ca2008-02-11 04:19:36 +0000947 // i8 and i16 vectors are custom , because the source register and source
948 // source memory operand types are not the same width. f32 vectors are
949 // custom since the immediate controlling the insert encodes additional
950 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
952 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
953 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
954 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
957 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
958 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
959 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000960
Pete Coopera77214a2011-11-14 19:38:42 +0000961 // FIXME: these should be Legal but thats only for the case where
962 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000966 }
967 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000968
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000969 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000970 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000971 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000972
Nadav Rotem43012222011-05-11 08:12:09 +0000973 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000974 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000975
Nadav Rotem43012222011-05-11 08:12:09 +0000976 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000977 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000978
979 if (Subtarget->hasAVX2()) {
980 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
981 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
982
983 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
984 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
985
986 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
987 } else {
988 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
989 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
992 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
995 }
Nadav Rotem43012222011-05-11 08:12:09 +0000996 }
997
Craig Topperc0d82852011-11-22 00:44:41 +0000998 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000999 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001000
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001001 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001002 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1003 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1004 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1005 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1006 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1007 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001008
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001010 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1011 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001012
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1014 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1015 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1016 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1017 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1018 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001019
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1021 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1022 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1023 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1024 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1025 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001026
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001027 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1028 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001029 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001030
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001031 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1032 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1033 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1034 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1035 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1036 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1037
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001038 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1039 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1040
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001041 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1042 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1043
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001044 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001045 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046
Duncan Sands28b77e92011-09-06 19:07:46 +00001047 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1048 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1049 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1050 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001051
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001052 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1053 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1054 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1055
Craig Topperaaa643c2011-11-09 07:28:55 +00001056 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1057 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1058 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1059 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001060
Craig Topperaaa643c2011-11-09 07:28:55 +00001061 if (Subtarget->hasAVX2()) {
1062 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1063 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1064 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1065 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001066
Craig Topperaaa643c2011-11-09 07:28:55 +00001067 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1069 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1070 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001071
Craig Topperaaa643c2011-11-09 07:28:55 +00001072 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1073 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1074 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001075 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001076
1077 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001078
1079 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1081
1082 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1083 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1084
1085 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001086 } else {
1087 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1088 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1089 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1090 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1091
1092 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1093 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1094 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1095 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1096
1097 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1098 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1099 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1100 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001101
1102 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1103 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1104
1105 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1107
1108 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001109 }
Craig Topper13894fa2011-08-24 06:14:18 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001112 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001113 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1114 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1115 EVT VT = SVT;
1116
1117 // Extract subvector is special because the value type
1118 // (result) is 128-bit but the source is 256-bit wide.
1119 if (VT.is128BitVector())
1120 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1121
1122 // Do not attempt to custom lower other non-256-bit vectors
1123 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001124 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001125
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001126 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1127 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1128 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1129 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001130 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001131 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001132 }
1133
David Greene54d8eba2011-01-27 22:38:56 +00001134 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001135 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1136 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1137 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001138
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 // Do not attempt to promote non-256-bit vectors
1140 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001141 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001142
1143 setOperationAction(ISD::AND, SVT, Promote);
1144 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1145 setOperationAction(ISD::OR, SVT, Promote);
1146 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1147 setOperationAction(ISD::XOR, SVT, Promote);
1148 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1149 setOperationAction(ISD::LOAD, SVT, Promote);
1150 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1151 setOperationAction(ISD::SELECT, SVT, Promote);
1152 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001153 }
David Greene9b9838d2009-06-29 16:47:10 +00001154 }
1155
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001156 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1157 // of this type with custom code.
1158 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1159 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1160 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1161 }
1162
Evan Cheng6be2c582006-04-05 23:38:46 +00001163 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001165
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001166
Eli Friedman962f5492010-06-02 19:35:46 +00001167 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1168 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001169 //
Eli Friedman962f5492010-06-02 19:35:46 +00001170 // FIXME: We really should do custom legalization for addition and
1171 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1172 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001173 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1174 // Add/Sub/Mul with overflow operations are custom lowered.
1175 MVT VT = IntVTs[i];
1176 setOperationAction(ISD::SADDO, VT, Custom);
1177 setOperationAction(ISD::UADDO, VT, Custom);
1178 setOperationAction(ISD::SSUBO, VT, Custom);
1179 setOperationAction(ISD::USUBO, VT, Custom);
1180 setOperationAction(ISD::SMULO, VT, Custom);
1181 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001182 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001183
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001184 // There are no 8-bit 3-address imul/mul instructions
1185 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1186 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001187
Evan Chengd54f2d52009-03-31 19:38:51 +00001188 if (!Subtarget->is64Bit()) {
1189 // These libcalls are not available in 32-bit.
1190 setLibcallName(RTLIB::SHL_I128, 0);
1191 setLibcallName(RTLIB::SRL_I128, 0);
1192 setLibcallName(RTLIB::SRA_I128, 0);
1193 }
1194
Evan Cheng206ee9d2006-07-07 08:33:52 +00001195 // We have target-specific dag combine patterns for the following nodes:
1196 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001197 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001198 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001199 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001200 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001201 setTargetDAGCombine(ISD::SHL);
1202 setTargetDAGCombine(ISD::SRA);
1203 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001204 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001205 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001206 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001207 setTargetDAGCombine(ISD::FADD);
1208 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001209 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001210 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001211 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001212 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001213 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001214 if (Subtarget->is64Bit())
1215 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001216 if (Subtarget->hasBMI())
1217 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001218
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001219 computeRegisterProperties();
1220
Evan Cheng05219282011-01-06 06:52:41 +00001221 // On Darwin, -Os means optimize for size without hurting performance,
1222 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001223 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001224 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001225 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001226 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1227 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1228 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001229 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001230 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001231
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001232 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233}
1234
Scott Michel5b8f82e2008-03-10 15:42:14 +00001235
Duncan Sands28b77e92011-09-06 19:07:46 +00001236EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1237 if (!VT.isVector()) return MVT::i8;
1238 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001239}
1240
1241
Evan Cheng29286502008-01-23 23:17:41 +00001242/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1243/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001244static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001245 if (MaxAlign == 16)
1246 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001247 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001248 if (VTy->getBitWidth() == 128)
1249 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001250 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001251 unsigned EltAlign = 0;
1252 getMaxByValAlign(ATy->getElementType(), EltAlign);
1253 if (EltAlign > MaxAlign)
1254 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001255 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001256 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1257 unsigned EltAlign = 0;
1258 getMaxByValAlign(STy->getElementType(i), EltAlign);
1259 if (EltAlign > MaxAlign)
1260 MaxAlign = EltAlign;
1261 if (MaxAlign == 16)
1262 break;
1263 }
1264 }
1265 return;
1266}
1267
1268/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1269/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001270/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1271/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001273 if (Subtarget->is64Bit()) {
1274 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001275 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001276 if (TyAlign > 8)
1277 return TyAlign;
1278 return 8;
1279 }
1280
Evan Cheng29286502008-01-23 23:17:41 +00001281 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001282 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001283 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001284 return Align;
1285}
Chris Lattner2b02a442007-02-25 08:29:00 +00001286
Evan Chengf0df0312008-05-15 08:39:06 +00001287/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001288/// and store operations as a result of memset, memcpy, and memmove
1289/// lowering. If DstAlign is zero that means it's safe to destination
1290/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1291/// means there isn't a need to check it against alignment requirement,
1292/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001293/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001294/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1295/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1296/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001297/// It returns EVT::Other if the type should be determined using generic
1298/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001299EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001300X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1301 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001302 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001303 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001304 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001305 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1306 // linux. This is because the stack realignment code can't handle certain
1307 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001308 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001309 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001310 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001311 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001312 (Subtarget->isUnalignedMemAccessFast() ||
1313 ((DstAlign == 0 || DstAlign >= 16) &&
1314 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001315 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001316 if (Subtarget->hasAVX() &&
1317 Subtarget->getStackAlignment() >= 32)
1318 return MVT::v8f32;
1319 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001320 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001321 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001322 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001323 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001324 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001326 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001327 // Do not use f64 to lower memcpy if source is string constant. It's
1328 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001330 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001331 }
Evan Chengf0df0312008-05-15 08:39:06 +00001332 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 return MVT::i64;
1334 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001335}
1336
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001337/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1338/// current function. The returned value is a member of the
1339/// MachineJumpTableInfo::JTEntryKind enum.
1340unsigned X86TargetLowering::getJumpTableEncoding() const {
1341 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1342 // symbol.
1343 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1344 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001345 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001346
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001347 // Otherwise, use the normal jump table encoding heuristics.
1348 return TargetLowering::getJumpTableEncoding();
1349}
1350
Chris Lattnerc64daab2010-01-26 05:02:42 +00001351const MCExpr *
1352X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1353 const MachineBasicBlock *MBB,
1354 unsigned uid,MCContext &Ctx) const{
1355 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1356 Subtarget->isPICStyleGOT());
1357 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1358 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001359 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1360 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001361}
1362
Evan Chengcc415862007-11-09 01:32:10 +00001363/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1364/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001365SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001366 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001367 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001368 // This doesn't have DebugLoc associated with it, but is not really the
1369 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001370 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001371 return Table;
1372}
1373
Chris Lattner589c6f62010-01-26 06:28:43 +00001374/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1375/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1376/// MCExpr.
1377const MCExpr *X86TargetLowering::
1378getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1379 MCContext &Ctx) const {
1380 // X86-64 uses RIP relative addressing based on the jump table label.
1381 if (Subtarget->isPICStyleRIPRel())
1382 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1383
1384 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001385 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001386}
1387
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001388// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001389std::pair<const TargetRegisterClass*, uint8_t>
1390X86TargetLowering::findRepresentativeClass(EVT VT) const{
1391 const TargetRegisterClass *RRC = 0;
1392 uint8_t Cost = 1;
1393 switch (VT.getSimpleVT().SimpleTy) {
1394 default:
1395 return TargetLowering::findRepresentativeClass(VT);
1396 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1397 RRC = (Subtarget->is64Bit()
1398 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1399 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001400 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001401 RRC = X86::VR64RegisterClass;
1402 break;
1403 case MVT::f32: case MVT::f64:
1404 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1405 case MVT::v4f32: case MVT::v2f64:
1406 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1407 case MVT::v4f64:
1408 RRC = X86::VR128RegisterClass;
1409 break;
1410 }
1411 return std::make_pair(RRC, Cost);
1412}
1413
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001414bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1415 unsigned &Offset) const {
1416 if (!Subtarget->isTargetLinux())
1417 return false;
1418
1419 if (Subtarget->is64Bit()) {
1420 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1421 Offset = 0x28;
1422 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1423 AddressSpace = 256;
1424 else
1425 AddressSpace = 257;
1426 } else {
1427 // %gs:0x14 on i386
1428 Offset = 0x14;
1429 AddressSpace = 256;
1430 }
1431 return true;
1432}
1433
1434
Chris Lattner2b02a442007-02-25 08:29:00 +00001435//===----------------------------------------------------------------------===//
1436// Return Value Calling Convention Implementation
1437//===----------------------------------------------------------------------===//
1438
Chris Lattner59ed56b2007-02-28 04:55:35 +00001439#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001440
Michael J. Spencerec38de22010-10-10 22:04:20 +00001441bool
Eric Christopher471e4222011-06-08 23:55:35 +00001442X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1443 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001444 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001445 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001448 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001449 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001450}
1451
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452SDValue
1453X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001454 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001456 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001457 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001458 MachineFunction &MF = DAG.getMachineFunction();
1459 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001460
Chris Lattner9774c912007-02-27 05:28:59 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 RVLocs, *DAG.getContext());
1464 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001465
Evan Chengdcea1632010-02-04 02:40:39 +00001466 // Add the regs to the liveout set for the function.
1467 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1468 for (unsigned i = 0; i != RVLocs.size(); ++i)
1469 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1470 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Dan Gohman475871a2008-07-27 21:46:04 +00001472 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001473
Dan Gohman475871a2008-07-27 21:46:04 +00001474 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001475 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1476 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001477 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1478 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001480 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001481 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1482 CCValAssign &VA = RVLocs[i];
1483 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001484 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001485 EVT ValVT = ValToCopy.getValueType();
1486
Dale Johannesenc4510512010-09-24 19:05:48 +00001487 // If this is x86-64, and we disabled SSE, we can't return FP values,
1488 // or SSE or MMX vectors.
1489 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1490 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001491 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001492 report_fatal_error("SSE register return with SSE disabled");
1493 }
1494 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1495 // llvm-gcc has never done it right and no one has noticed, so this
1496 // should be OK for now.
1497 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001498 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001499 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Chris Lattner447ff682008-03-11 03:23:40 +00001501 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1502 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001503 if (VA.getLocReg() == X86::ST0 ||
1504 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001505 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1506 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001507 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001509 RetOps.push_back(ValToCopy);
1510 // Don't emit a copytoreg.
1511 continue;
1512 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001513
Evan Cheng242b38b2009-02-23 09:03:22 +00001514 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1515 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001516 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001517 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001518 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001519 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001520 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1521 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001522 // If we don't have SSE2 available, convert to v4f32 so the generated
1523 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001524 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001525 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001526 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001527 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001528 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001529
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001531 Flag = Chain.getValue(1);
1532 }
Dan Gohman61a92132008-04-21 23:59:07 +00001533
1534 // The x86-64 ABI for returning structs by value requires that we copy
1535 // the sret argument into %rax for the return. We saved the argument into
1536 // a virtual register in the entry block, so now we copy the value out
1537 // and into %rax.
1538 if (Subtarget->is64Bit() &&
1539 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1540 MachineFunction &MF = DAG.getMachineFunction();
1541 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1542 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001543 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001544 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001545 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001548 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001549
1550 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001551 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001552 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001553
Chris Lattner447ff682008-03-11 03:23:40 +00001554 RetOps[0] = Chain; // Update chain.
1555
1556 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001557 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001558 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
1560 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001561 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001562}
1563
Evan Cheng3d2125c2010-11-30 23:55:39 +00001564bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1565 if (N->getNumValues() != 1)
1566 return false;
1567 if (!N->hasNUsesOfValue(1, 0))
1568 return false;
1569
1570 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001571 if (Copy->getOpcode() != ISD::CopyToReg &&
1572 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001573 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001574
1575 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001576 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001577 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001578 if (UI->getOpcode() != X86ISD::RET_FLAG)
1579 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001580 HasRet = true;
1581 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001582
Evan Cheng1bf891a2010-12-01 22:59:46 +00001583 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001584}
1585
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001586EVT
1587X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001588 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001589 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001590 // TODO: Is this also valid on 32-bit?
1591 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001592 ReturnMVT = MVT::i8;
1593 else
1594 ReturnMVT = MVT::i32;
1595
1596 EVT MinVT = getRegisterType(Context, ReturnMVT);
1597 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001598}
1599
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600/// LowerCallResult - Lower the result values of a call into the
1601/// appropriate copies out of appropriate physical registers.
1602///
1603SDValue
1604X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001605 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 const SmallVectorImpl<ISD::InputArg> &Ins,
1607 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001608 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001609
Chris Lattnere32bbf62007-02-28 07:09:55 +00001610 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001611 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001612 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001613 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1614 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001616
Chris Lattner3085e152007-02-25 08:59:22 +00001617 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001618 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001619 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001620 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001621
Torok Edwin3f142c32009-02-01 18:15:56 +00001622 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001624 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001625 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001626 }
1627
Evan Cheng79fb3b42009-02-20 20:43:02 +00001628 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001629
1630 // If this is a call to a function that returns an fp value on the floating
1631 // point stack, we must guarantee the the value is popped from the stack, so
1632 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001633 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001634 // instead.
1635 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1636 // If we prefer to use the value in xmm registers, copy it out as f80 and
1637 // use a truncate to move it from fp stack reg to xmm reg.
1638 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001639 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001640 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1641 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001642 Val = Chain.getValue(0);
1643
1644 // Round the f80 to the right size, which also moves it to the appropriate
1645 // xmm register.
1646 if (CopyVT != VA.getValVT())
1647 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1648 // This truncation won't change the value.
1649 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001650 } else {
1651 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1652 CopyVT, InFlag).getValue(1);
1653 Val = Chain.getValue(0);
1654 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001655 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001657 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001658
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001660}
1661
1662
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001663//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001664// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001665//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001666// StdCall calling convention seems to be standard for many Windows' API
1667// routines and around. It differs from C calling convention just a little:
1668// callee should clean up the stack, not caller. Symbols should be also
1669// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001670// For info on fast calling convention see Fast Calling Convention (tail call)
1671// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001672
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001674/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1676 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001678
Dan Gohman98ca4f22009-08-05 01:29:28 +00001679 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001680}
1681
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001682/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001683/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684static bool
1685ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1686 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001687 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001690}
1691
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001692/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1693/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001694/// the specific parameter attribute. The copy will be passed as a byval
1695/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001696static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001697CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001698 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1699 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001700 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001701
Dale Johannesendd64c412009-02-04 00:33:20 +00001702 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001703 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001704 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001705}
1706
Chris Lattner29689432010-03-11 00:22:57 +00001707/// IsTailCallConvention - Return true if the calling convention is one that
1708/// supports tail call optimization.
1709static bool IsTailCallConvention(CallingConv::ID CC) {
1710 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1711}
1712
Evan Cheng485fafc2011-03-21 01:19:09 +00001713bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1714 if (!CI->isTailCall())
1715 return false;
1716
1717 CallSite CS(CI);
1718 CallingConv::ID CalleeCC = CS.getCallingConv();
1719 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1720 return false;
1721
1722 return true;
1723}
1724
Evan Cheng0c439eb2010-01-27 00:07:07 +00001725/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1726/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001727static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1728 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001729 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001730}
1731
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732SDValue
1733X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001734 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735 const SmallVectorImpl<ISD::InputArg> &Ins,
1736 DebugLoc dl, SelectionDAG &DAG,
1737 const CCValAssign &VA,
1738 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001739 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001740 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001742 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1743 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001744 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001745 EVT ValVT;
1746
1747 // If value is passed by pointer we have address passed instead of the value
1748 // itself.
1749 if (VA.getLocInfo() == CCValAssign::Indirect)
1750 ValVT = VA.getLocVT();
1751 else
1752 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001753
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001754 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001755 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001756 // In case of tail call optimization mark all arguments mutable. Since they
1757 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001758 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001759 unsigned Bytes = Flags.getByValSize();
1760 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1761 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001762 return DAG.getFrameIndex(FI, getPointerTy());
1763 } else {
1764 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001765 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001766 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1767 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001768 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001769 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001770 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001771}
1772
Dan Gohman475871a2008-07-27 21:46:04 +00001773SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001774X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001775 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776 bool isVarArg,
1777 const SmallVectorImpl<ISD::InputArg> &Ins,
1778 DebugLoc dl,
1779 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001780 SmallVectorImpl<SDValue> &InVals)
1781 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001782 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001783 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001784
Gordon Henriksen86737662008-01-05 16:56:59 +00001785 const Function* Fn = MF.getFunction();
1786 if (Fn->hasExternalLinkage() &&
1787 Subtarget->isTargetCygMing() &&
1788 Fn->getName() == "main")
1789 FuncInfo->setForceFramePointer(true);
1790
Evan Cheng1bc78042006-04-26 01:20:17 +00001791 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001792 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001793 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001794
Chris Lattner29689432010-03-11 00:22:57 +00001795 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1796 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001797
Chris Lattner638402b2007-02-28 07:00:42 +00001798 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001799 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001800 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001802
1803 // Allocate shadow area for Win64
1804 if (IsWin64) {
1805 CCInfo.AllocateStack(32, 8);
1806 }
1807
Duncan Sands45907662010-10-31 13:21:44 +00001808 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001809
Chris Lattnerf39f7712007-02-28 05:46:49 +00001810 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001811 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001812 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1813 CCValAssign &VA = ArgLocs[i];
1814 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1815 // places.
1816 assert(VA.getValNo() != LastVal &&
1817 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001818 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001819 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001820
Chris Lattnerf39f7712007-02-28 05:46:49 +00001821 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001822 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001823 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001824 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001825 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001832 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1833 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001834 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001835 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001836 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001837 RC = X86::VR64RegisterClass;
1838 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001839 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001840
Devang Patel68e6bee2011-02-21 23:21:26 +00001841 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001843
Chris Lattnerf39f7712007-02-28 05:46:49 +00001844 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1845 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1846 // right size.
1847 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001848 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001849 DAG.getValueType(VA.getValVT()));
1850 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001851 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001852 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001853 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001854 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001857 // Handle MMX values passed in XMM regs.
1858 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001859 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1860 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 } else
1862 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001863 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 } else {
1865 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001866 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001867 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001868
1869 // If value is passed via pointer - do a load.
1870 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001871 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001872 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001875 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001876
Dan Gohman61a92132008-04-21 23:59:07 +00001877 // The x86-64 ABI for returning structs by value requires that we copy
1878 // the sret argument into %rax for the return. Save the argument into
1879 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001880 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001881 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1882 unsigned Reg = FuncInfo->getSRetReturnReg();
1883 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001885 FuncInfo->setSRetReturnReg(Reg);
1886 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001889 }
1890
Chris Lattnerf39f7712007-02-28 05:46:49 +00001891 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001892 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001893 if (FuncIsMadeTailCallSafe(CallConv,
1894 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001895 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001896
Evan Cheng1bc78042006-04-26 01:20:17 +00001897 // If the function takes variable number of arguments, make a frame index for
1898 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001899 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001900 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1901 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001902 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001903 }
1904 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001905 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1906
1907 // FIXME: We should really autogenerate these arrays
1908 static const unsigned GPR64ArgRegsWin64[] = {
1909 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001910 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001911 static const unsigned GPR64ArgRegs64Bit[] = {
1912 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1913 };
1914 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001915 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1916 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1917 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001918 const unsigned *GPR64ArgRegs;
1919 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001920
1921 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001922 // The XMM registers which might contain var arg parameters are shadowed
1923 // in their paired GPR. So we only need to save the GPR to their home
1924 // slots.
1925 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001926 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 } else {
1928 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1929 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001930
1931 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001932 }
1933 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1934 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001935
Devang Patel578efa92009-06-05 21:57:13 +00001936 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001937 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001938 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001939 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1940 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001941 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001942 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
1943 !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001944 // Kernel mode asks for SSE to be disabled, so don't push them
1945 // on the stack.
1946 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001947
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001948 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001949 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001950 // Get to the caller-allocated home save location. Add 8 to account
1951 // for the return address.
1952 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001953 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001954 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001955 // Fixup to set vararg frame on shadow area (4 x i64).
1956 if (NumIntRegs < 4)
1957 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001958 } else {
1959 // For X86-64, if there are vararg parameters that are passed via
1960 // registers, then we must store them to their spots on the stack so they
1961 // may be loaded by deferencing the result of va_next.
1962 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1963 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1964 FuncInfo->setRegSaveFrameIndex(
1965 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001966 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Gordon Henriksen86737662008-01-05 16:56:59 +00001969 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001970 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001971 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1972 getPointerTy());
1973 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001974 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001975 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1976 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001977 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001978 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001981 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001982 MachinePointerInfo::getFixedStack(
1983 FuncInfo->getRegSaveFrameIndex(), Offset),
1984 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001986 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001988
Dan Gohmanface41a2009-08-16 21:24:25 +00001989 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1990 // Now store the XMM (fp + vector) parameter registers.
1991 SmallVector<SDValue, 11> SaveXMMOps;
1992 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001993
Devang Patel68e6bee2011-02-21 23:21:26 +00001994 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001995 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1996 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001997
Dan Gohman1e93df62010-04-17 14:41:14 +00001998 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1999 FuncInfo->getRegSaveFrameIndex()));
2000 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2001 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002002
Dan Gohmanface41a2009-08-16 21:24:25 +00002003 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002004 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002005 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002006 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2007 SaveXMMOps.push_back(Val);
2008 }
2009 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2010 MVT::Other,
2011 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002013
2014 if (!MemOps.empty())
2015 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2016 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002019
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002021 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2022 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002023 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002024 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002025 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002026 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002027 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002028 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002029 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002030
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002032 // RegSaveFrameIndex is X86-64 only.
2033 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002034 if (CallConv == CallingConv::X86_FastCall ||
2035 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002036 // fastcc functions can't have varargs.
2037 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 }
Evan Cheng25caf632006-05-23 21:06:34 +00002039
Rafael Espindola76927d752011-08-30 19:39:58 +00002040 FuncInfo->setArgumentStackSize(StackSize);
2041
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002043}
2044
Dan Gohman475871a2008-07-27 21:46:04 +00002045SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2047 SDValue StackPtr, SDValue Arg,
2048 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002049 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002050 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002051 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002052 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002053 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002054 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002055 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002056
2057 return DAG.getStore(Chain, dl, Arg, PtrOff,
2058 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002059 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002060}
2061
Bill Wendling64e87322009-01-16 19:25:27 +00002062/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002063/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002064SDValue
2065X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002066 SDValue &OutRetAddr, SDValue Chain,
2067 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002068 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002069 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002070 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002071 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002072
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002073 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002074 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002075 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002076 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002077}
2078
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002079/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002080/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002081static SDValue
2082EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002083 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002084 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085 // Store the return address to the appropriate stack slot.
2086 if (!FPDiff) return Chain;
2087 // Calculate the new stack slot for the return address.
2088 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002089 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002090 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002092 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002093 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002094 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002095 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096 return Chain;
2097}
2098
Dan Gohman98ca4f22009-08-05 01:29:28 +00002099SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002100X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002101 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002102 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002104 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 const SmallVectorImpl<ISD::InputArg> &Ins,
2106 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002107 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002108 MachineFunction &MF = DAG.getMachineFunction();
2109 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002110 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002111 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002112 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113
Evan Cheng5f941932010-02-05 02:21:12 +00002114 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002115 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002116 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2117 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002118 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002119
2120 // Sibcalls are automatically detected tailcalls which do not require
2121 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002122 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002123 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002124
2125 if (isTailCall)
2126 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002127 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002128
Chris Lattner29689432010-03-11 00:22:57 +00002129 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2130 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002131
Chris Lattner638402b2007-02-28 07:00:42 +00002132 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002133 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002134 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002136
2137 // Allocate shadow area for Win64
2138 if (IsWin64) {
2139 CCInfo.AllocateStack(32, 8);
2140 }
2141
Duncan Sands45907662010-10-31 13:21:44 +00002142 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002143
Chris Lattner423c5f42007-02-28 05:31:48 +00002144 // Get a count of how many bytes are to be pushed on the stack.
2145 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002146 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002147 // This is a sibcall. The memory operands are available in caller's
2148 // own caller's stack.
2149 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002150 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2151 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002152 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002153
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002155 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002156 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2159 FPDiff = NumBytesCallerPushed - NumBytes;
2160
2161 // Set the delta of movement of the returnaddr stackslot.
2162 // But only set if delta is greater than previous delta.
2163 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2164 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2165 }
2166
Evan Chengf22f9b32010-02-06 03:28:46 +00002167 if (!IsSibcall)
2168 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002169
Dan Gohman475871a2008-07-27 21:46:04 +00002170 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002171 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002172 if (isTailCall && FPDiff)
2173 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2174 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002175
Dan Gohman475871a2008-07-27 21:46:04 +00002176 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2177 SmallVector<SDValue, 8> MemOpChains;
2178 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002179
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002180 // Walk the register/memloc assignments, inserting copies/loads. In the case
2181 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002182 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2183 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002184 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002185 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002186 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002187 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002188
Chris Lattner423c5f42007-02-28 05:31:48 +00002189 // Promote the value if needed.
2190 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002191 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002192 case CCValAssign::Full: break;
2193 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002194 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002195 break;
2196 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002197 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002198 break;
2199 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002200 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2201 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002202 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2204 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002205 } else
2206 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2207 break;
2208 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002209 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002211 case CCValAssign::Indirect: {
2212 // Store the argument.
2213 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002214 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002215 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002216 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002217 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002218 Arg = SpillSlot;
2219 break;
2220 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002222
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002224 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2225 if (isVarArg && IsWin64) {
2226 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2227 // shadow reg if callee is a varargs function.
2228 unsigned ShadowReg = 0;
2229 switch (VA.getLocReg()) {
2230 case X86::XMM0: ShadowReg = X86::RCX; break;
2231 case X86::XMM1: ShadowReg = X86::RDX; break;
2232 case X86::XMM2: ShadowReg = X86::R8; break;
2233 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002234 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002235 if (ShadowReg)
2236 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002237 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002238 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002239 assert(VA.isMemLoc());
2240 if (StackPtr.getNode() == 0)
2241 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2242 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2243 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002244 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002246
Evan Cheng32fe1032006-05-25 00:59:30 +00002247 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002249 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002250
Evan Cheng347d5f72006-04-28 21:29:37 +00002251 // Build a sequence of copy-to-reg nodes chained together with token chain
2252 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002253 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 // Tail call byval lowering might overwrite argument registers so in case of
2255 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002256 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002257 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002258 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002259 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002260 InFlag = Chain.getValue(1);
2261 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002262
Chris Lattner88e1fd52009-07-09 04:24:46 +00002263 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002264 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2265 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002266 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002267 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2268 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002269 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002270 InFlag);
2271 InFlag = Chain.getValue(1);
2272 } else {
2273 // If we are tail calling and generating PIC/GOT style code load the
2274 // address of the callee into ECX. The value in ecx is used as target of
2275 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2276 // for tail calls on PIC/GOT architectures. Normally we would just put the
2277 // address of GOT into ebx and then call target@PLT. But for tail calls
2278 // ebx would be restored (since ebx is callee saved) before jumping to the
2279 // target@PLT.
2280
2281 // Note: The actual moving to ECX is done further down.
2282 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2283 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2284 !G->getGlobal()->hasProtectedVisibility())
2285 Callee = LowerGlobalAddress(Callee, DAG);
2286 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002287 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002288 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002289 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002290
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002291 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002292 // From AMD64 ABI document:
2293 // For calls that may call functions that use varargs or stdargs
2294 // (prototype-less calls or calls to functions containing ellipsis (...) in
2295 // the declaration) %al is used as hidden argument to specify the number
2296 // of SSE registers used. The contents of %al do not need to match exactly
2297 // the number of registers, but must be an ubound on the number of SSE
2298 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002299
Gordon Henriksen86737662008-01-05 16:56:59 +00002300 // Count the number of XMM registers allocated.
2301 static const unsigned XMMArgRegs[] = {
2302 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2303 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2304 };
2305 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002306 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002307 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002308
Dale Johannesendd64c412009-02-04 00:33:20 +00002309 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002311 InFlag = Chain.getValue(1);
2312 }
2313
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002314
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002315 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002316 if (isTailCall) {
2317 // Force all the incoming stack arguments to be loaded from the stack
2318 // before any new outgoing arguments are stored to the stack, because the
2319 // outgoing stack slots may alias the incoming argument stack slots, and
2320 // the alias isn't otherwise explicit. This is slightly more conservative
2321 // than necessary, because it means that each store effectively depends
2322 // on every argument instead of just those arguments it would clobber.
2323 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2324
Dan Gohman475871a2008-07-27 21:46:04 +00002325 SmallVector<SDValue, 8> MemOpChains2;
2326 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002327 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002328 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002329 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002330 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002331 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2332 CCValAssign &VA = ArgLocs[i];
2333 if (VA.isRegLoc())
2334 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002335 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002336 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002337 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002338 // Create frame index.
2339 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002340 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002341 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002342 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002343
Duncan Sands276dcbd2008-03-21 09:14:45 +00002344 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002345 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002346 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002347 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002348 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002349 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002350 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002351
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2353 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002354 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002356 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002357 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002358 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002359 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002360 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002361 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002362 }
2363 }
2364
2365 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002367 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002368
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 // Copy arguments to their registers.
2370 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002371 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002372 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373 InFlag = Chain.getValue(1);
2374 }
Dan Gohman475871a2008-07-27 21:46:04 +00002375 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002376
Gordon Henriksen86737662008-01-05 16:56:59 +00002377 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002378 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002379 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
2381
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002382 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2383 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2384 // In the 64-bit large code model, we have to make all calls
2385 // through a register, since the call instruction's 32-bit
2386 // pc-relative offset may not be large enough to hold the whole
2387 // address.
2388 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002389 // If the callee is a GlobalAddress node (quite common, every direct call
2390 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2391 // it.
2392
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002393 // We should use extra load for direct calls to dllimported functions in
2394 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002395 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002396 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002397 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002398 bool ExtraLoad = false;
2399 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002400
Chris Lattner48a7d022009-07-09 05:02:21 +00002401 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2402 // external symbols most go through the PLT in PIC mode. If the symbol
2403 // has hidden or protected visibility, or if it is static or local, then
2404 // we don't need to use the PLT - we can directly call it.
2405 if (Subtarget->isTargetELF() &&
2406 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002407 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002408 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002409 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002410 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002411 (!Subtarget->getTargetTriple().isMacOSX() ||
2412 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002413 // PC-relative references to external symbols should go through $stub,
2414 // unless we're building with the leopard linker or later, which
2415 // automatically synthesizes these stubs.
2416 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002417 } else if (Subtarget->isPICStyleRIPRel() &&
2418 isa<Function>(GV) &&
2419 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2420 // If the function is marked as non-lazy, generate an indirect call
2421 // which loads from the GOT directly. This avoids runtime overhead
2422 // at the cost of eager binding (and one extra byte of encoding).
2423 OpFlags = X86II::MO_GOTPCREL;
2424 WrapperKind = X86ISD::WrapperRIP;
2425 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002426 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002427
Devang Patel0d881da2010-07-06 22:08:15 +00002428 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002429 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002430
2431 // Add a wrapper if needed.
2432 if (WrapperKind != ISD::DELETED_NODE)
2433 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2434 // Add extra indirection if needed.
2435 if (ExtraLoad)
2436 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2437 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002438 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002439 }
Bill Wendling056292f2008-09-16 21:48:12 +00002440 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002441 unsigned char OpFlags = 0;
2442
Evan Cheng1bf891a2010-12-01 22:59:46 +00002443 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2444 // external symbols should go through the PLT.
2445 if (Subtarget->isTargetELF() &&
2446 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2447 OpFlags = X86II::MO_PLT;
2448 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002449 (!Subtarget->getTargetTriple().isMacOSX() ||
2450 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002451 // PC-relative references to external symbols should go through $stub,
2452 // unless we're building with the leopard linker or later, which
2453 // automatically synthesizes these stubs.
2454 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002455 }
Eric Christopherfd179292009-08-27 18:07:15 +00002456
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2458 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002459 }
2460
Chris Lattnerd96d0722007-02-25 06:40:16 +00002461 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002462 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002463 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002464
Evan Chengf22f9b32010-02-06 03:28:46 +00002465 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002466 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2467 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002468 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002470
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002471 Ops.push_back(Chain);
2472 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002473
Dan Gohman98ca4f22009-08-05 01:29:28 +00002474 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002476
Gordon Henriksen86737662008-01-05 16:56:59 +00002477 // Add argument registers to the end of the list so that they are known live
2478 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002479 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2480 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2481 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002482
Evan Cheng586ccac2008-03-18 23:36:35 +00002483 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002484 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002485 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2486
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002487 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002488 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002489 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002490
Gabor Greifba36cb52008-08-28 21:40:38 +00002491 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002492 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002493
Dan Gohman98ca4f22009-08-05 01:29:28 +00002494 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002495 // We used to do:
2496 //// If this is the first return lowered for this function, add the regs
2497 //// to the liveout set for the function.
2498 // This isn't right, although it's probably harmless on x86; liveouts
2499 // should be computed from returns not tail calls. Consider a void
2500 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002501 return DAG.getNode(X86ISD::TC_RETURN, dl,
2502 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002503 }
2504
Dale Johannesenace16102009-02-03 19:33:06 +00002505 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002506 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002507
Chris Lattner2d297092006-05-23 18:50:38 +00002508 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002509 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002510 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2511 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002512 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002513 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002514 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002515 // pops the hidden struct pointer, so we have to push it back.
2516 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002517 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002518 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002519 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002520
Gordon Henriksenae636f82008-01-03 16:47:34 +00002521 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002522 if (!IsSibcall) {
2523 Chain = DAG.getCALLSEQ_END(Chain,
2524 DAG.getIntPtrConstant(NumBytes, true),
2525 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2526 true),
2527 InFlag);
2528 InFlag = Chain.getValue(1);
2529 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002530
Chris Lattner3085e152007-02-25 08:59:22 +00002531 // Handle result values, copying them out of physregs into vregs that we
2532 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002533 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2534 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002535}
2536
Evan Cheng25ab6902006-09-08 06:48:29 +00002537
2538//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002539// Fast Calling Convention (tail call) implementation
2540//===----------------------------------------------------------------------===//
2541
2542// Like std call, callee cleans arguments, convention except that ECX is
2543// reserved for storing the tail called function address. Only 2 registers are
2544// free for argument passing (inreg). Tail call optimization is performed
2545// provided:
2546// * tailcallopt is enabled
2547// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002548// On X86_64 architecture with GOT-style position independent code only local
2549// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002550// To keep the stack aligned according to platform abi the function
2551// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2552// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002553// If a tail called function callee has more arguments than the caller the
2554// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002555// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002556// original REtADDR, but before the saved framepointer or the spilled registers
2557// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2558// stack layout:
2559// arg1
2560// arg2
2561// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002562// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002563// move area ]
2564// (possible EBP)
2565// ESI
2566// EDI
2567// local1 ..
2568
2569/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2570/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002571unsigned
2572X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2573 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002574 MachineFunction &MF = DAG.getMachineFunction();
2575 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002576 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002577 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002578 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002579 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002580 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002581 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2582 // Number smaller than 12 so just add the difference.
2583 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2584 } else {
2585 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002586 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002587 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002588 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002589 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002590}
2591
Evan Cheng5f941932010-02-05 02:21:12 +00002592/// MatchingStackOffset - Return true if the given stack call argument is
2593/// already available in the same position (relatively) of the caller's
2594/// incoming argument stack.
2595static
2596bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2597 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2598 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002599 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2600 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002601 if (Arg.getOpcode() == ISD::CopyFromReg) {
2602 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002603 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 MachineInstr *Def = MRI->getVRegDef(VR);
2606 if (!Def)
2607 return false;
2608 if (!Flags.isByVal()) {
2609 if (!TII->isLoadFromStackSlot(Def, FI))
2610 return false;
2611 } else {
2612 unsigned Opcode = Def->getOpcode();
2613 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2614 Def->getOperand(1).isFI()) {
2615 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002616 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002617 } else
2618 return false;
2619 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2621 if (Flags.isByVal())
2622 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002623 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002624 // define @foo(%struct.X* %A) {
2625 // tail call @bar(%struct.X* byval %A)
2626 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002627 return false;
2628 SDValue Ptr = Ld->getBasePtr();
2629 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2630 if (!FINode)
2631 return false;
2632 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002633 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002634 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002635 FI = FINode->getIndex();
2636 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002637 } else
2638 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002639
Evan Cheng4cae1332010-03-05 08:38:04 +00002640 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002641 if (!MFI->isFixedObjectIndex(FI))
2642 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002643 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002644}
2645
Dan Gohman98ca4f22009-08-05 01:29:28 +00002646/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2647/// for tail call optimization. Targets which want to do tail call
2648/// optimization should implement this function.
2649bool
2650X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002651 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002652 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002653 bool isCalleeStructRet,
2654 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002655 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002656 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002657 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002658 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002659 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002660 CalleeCC != CallingConv::C)
2661 return false;
2662
Evan Cheng7096ae42010-01-29 06:45:59 +00002663 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002664 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002665 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002666 CallingConv::ID CallerCC = CallerF->getCallingConv();
2667 bool CCMatch = CallerCC == CalleeCC;
2668
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002669 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002670 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002671 return true;
2672 return false;
2673 }
2674
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002675 // Look for obvious safe cases to perform tail call optimization that do not
2676 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002677
Evan Cheng2c12cb42010-03-26 16:26:03 +00002678 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2679 // emit a special epilogue.
2680 if (RegInfo->needsStackRealignment(MF))
2681 return false;
2682
Evan Chenga375d472010-03-15 18:54:48 +00002683 // Also avoid sibcall optimization if either caller or callee uses struct
2684 // return semantics.
2685 if (isCalleeStructRet || isCallerStructRet)
2686 return false;
2687
Chad Rosier2416da32011-06-24 21:15:36 +00002688 // An stdcall caller is expected to clean up its arguments; the callee
2689 // isn't going to do that.
2690 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2691 return false;
2692
Chad Rosier871f6642011-05-18 19:59:50 +00002693 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002694 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002695 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002696
2697 // Optimizing for varargs on Win64 is unlikely to be safe without
2698 // additional testing.
2699 if (Subtarget->isTargetWin64())
2700 return false;
2701
Chad Rosier871f6642011-05-18 19:59:50 +00002702 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002703 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2704 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002705
Chad Rosier871f6642011-05-18 19:59:50 +00002706 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2707 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2708 if (!ArgLocs[i].isRegLoc())
2709 return false;
2710 }
2711
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002712 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2713 // Therefore if it's not used by the call it is not safe to optimize this into
2714 // a sibcall.
2715 bool Unused = false;
2716 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2717 if (!Ins[i].Used) {
2718 Unused = true;
2719 break;
2720 }
2721 }
2722 if (Unused) {
2723 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002724 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2725 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002726 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002727 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002728 CCValAssign &VA = RVLocs[i];
2729 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2730 return false;
2731 }
2732 }
2733
Evan Cheng13617962010-04-30 01:12:32 +00002734 // If the calling conventions do not match, then we'd better make sure the
2735 // results are returned in the same way as what the caller expects.
2736 if (!CCMatch) {
2737 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002738 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2739 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002740 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2741
2742 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002743 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2744 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002745 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2746
2747 if (RVLocs1.size() != RVLocs2.size())
2748 return false;
2749 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2750 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2751 return false;
2752 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2753 return false;
2754 if (RVLocs1[i].isRegLoc()) {
2755 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2756 return false;
2757 } else {
2758 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2759 return false;
2760 }
2761 }
2762 }
2763
Evan Chenga6bff982010-01-30 01:22:00 +00002764 // If the callee takes no arguments then go on to check the results of the
2765 // call.
2766 if (!Outs.empty()) {
2767 // Check if stack adjustment is needed. For now, do not do this if any
2768 // argument is passed on the stack.
2769 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002770 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2771 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002772
2773 // Allocate shadow area for Win64
2774 if (Subtarget->isTargetWin64()) {
2775 CCInfo.AllocateStack(32, 8);
2776 }
2777
Duncan Sands45907662010-10-31 13:21:44 +00002778 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002779 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002780 MachineFunction &MF = DAG.getMachineFunction();
2781 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2782 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002783
2784 // Check if the arguments are already laid out in the right way as
2785 // the caller's fixed stack objects.
2786 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002787 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2788 const X86InstrInfo *TII =
2789 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002792 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002793 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002794 if (VA.getLocInfo() == CCValAssign::Indirect)
2795 return false;
2796 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002797 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2798 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002799 return false;
2800 }
2801 }
2802 }
Evan Cheng9c044672010-05-29 01:35:22 +00002803
2804 // If the tailcall address may be in a register, then make sure it's
2805 // possible to register allocate for it. In 32-bit, the call address can
2806 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002807 // callee-saved registers are restored. These happen to be the same
2808 // registers used to pass 'inreg' arguments so watch out for those.
2809 if (!Subtarget->is64Bit() &&
2810 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002811 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002812 unsigned NumInRegs = 0;
2813 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2814 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002815 if (!VA.isRegLoc())
2816 continue;
2817 unsigned Reg = VA.getLocReg();
2818 switch (Reg) {
2819 default: break;
2820 case X86::EAX: case X86::EDX: case X86::ECX:
2821 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002822 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002823 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002824 }
2825 }
2826 }
Evan Chenga6bff982010-01-30 01:22:00 +00002827 }
Evan Chengb1712452010-01-27 06:25:16 +00002828
Evan Cheng86809cc2010-02-03 03:28:02 +00002829 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002830}
2831
Dan Gohman3df24e62008-09-03 23:12:08 +00002832FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002833X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2834 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002835}
2836
2837
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002838//===----------------------------------------------------------------------===//
2839// Other Lowering Hooks
2840//===----------------------------------------------------------------------===//
2841
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002842static bool MayFoldLoad(SDValue Op) {
2843 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2844}
2845
2846static bool MayFoldIntoStore(SDValue Op) {
2847 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2848}
2849
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002850static bool isTargetShuffle(unsigned Opcode) {
2851 switch(Opcode) {
2852 default: return false;
2853 case X86ISD::PSHUFD:
2854 case X86ISD::PSHUFHW:
2855 case X86ISD::PSHUFLW:
2856 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002857 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002858 case X86ISD::SHUFPS:
2859 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002860 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002861 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002862 case X86ISD::MOVLPS:
2863 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002864 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002865 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002866 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002867 case X86ISD::MOVSS:
2868 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002869 case X86ISD::UNPCKL:
2870 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002871 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002872 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002873 return true;
2874 }
2875 return false;
2876}
2877
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002878static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002879 SDValue V1, SelectionDAG &DAG) {
2880 switch(Opc) {
2881 default: llvm_unreachable("Unknown x86 shuffle node");
2882 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002883 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002884 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002885 return DAG.getNode(Opc, dl, VT, V1);
2886 }
2887
2888 return SDValue();
2889}
2890
2891static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002892 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002893 switch(Opc) {
2894 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002895 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002896 case X86ISD::PSHUFHW:
2897 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002898 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002899 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2900 }
2901
2902 return SDValue();
2903}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002904
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002905static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2906 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2907 switch(Opc) {
2908 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002909 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002910 case X86ISD::SHUFPD:
2911 case X86ISD::SHUFPS:
Craig Topperec24e612011-11-30 07:47:51 +00002912 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002913 return DAG.getNode(Opc, dl, VT, V1, V2,
2914 DAG.getConstant(TargetMask, MVT::i8));
2915 }
2916 return SDValue();
2917}
2918
2919static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2920 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2921 switch(Opc) {
2922 default: llvm_unreachable("Unknown x86 shuffle node");
2923 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002924 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002925 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002926 case X86ISD::MOVLPS:
2927 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002928 case X86ISD::MOVSS:
2929 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002930 case X86ISD::UNPCKL:
2931 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932 return DAG.getNode(Opc, dl, VT, V1, V2);
2933 }
2934 return SDValue();
2935}
2936
Dan Gohmand858e902010-04-17 15:26:15 +00002937SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002938 MachineFunction &MF = DAG.getMachineFunction();
2939 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2940 int ReturnAddrIndex = FuncInfo->getRAIndex();
2941
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002942 if (ReturnAddrIndex == 0) {
2943 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002944 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002945 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002946 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002947 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002948 }
2949
Evan Cheng25ab6902006-09-08 06:48:29 +00002950 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002951}
2952
2953
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002954bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2955 bool hasSymbolicDisplacement) {
2956 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002957 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002958 return false;
2959
2960 // If we don't have a symbolic displacement - we don't have any extra
2961 // restrictions.
2962 if (!hasSymbolicDisplacement)
2963 return true;
2964
2965 // FIXME: Some tweaks might be needed for medium code model.
2966 if (M != CodeModel::Small && M != CodeModel::Kernel)
2967 return false;
2968
2969 // For small code model we assume that latest object is 16MB before end of 31
2970 // bits boundary. We may also accept pretty large negative constants knowing
2971 // that all objects are in the positive half of address space.
2972 if (M == CodeModel::Small && Offset < 16*1024*1024)
2973 return true;
2974
2975 // For kernel code model we know that all object resist in the negative half
2976 // of 32bits address space. We may not accept negative offsets, since they may
2977 // be just off and we may accept pretty large positive ones.
2978 if (M == CodeModel::Kernel && Offset > 0)
2979 return true;
2980
2981 return false;
2982}
2983
Evan Chengef41ff62011-06-23 17:54:54 +00002984/// isCalleePop - Determines whether the callee is required to pop its
2985/// own arguments. Callee pop is necessary to support tail calls.
2986bool X86::isCalleePop(CallingConv::ID CallingConv,
2987 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2988 if (IsVarArg)
2989 return false;
2990
2991 switch (CallingConv) {
2992 default:
2993 return false;
2994 case CallingConv::X86_StdCall:
2995 return !is64Bit;
2996 case CallingConv::X86_FastCall:
2997 return !is64Bit;
2998 case CallingConv::X86_ThisCall:
2999 return !is64Bit;
3000 case CallingConv::Fast:
3001 return TailCallOpt;
3002 case CallingConv::GHC:
3003 return TailCallOpt;
3004 }
3005}
3006
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003007/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3008/// specific condition code, returning the condition code and the LHS/RHS of the
3009/// comparison to make.
3010static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3011 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003012 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003013 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3014 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3015 // X > -1 -> X == 0, jump !sign.
3016 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003017 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003018 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3019 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003020 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003021 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003022 // X < 1 -> X <= 0
3023 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003024 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003025 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003026 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003027
Evan Chengd9558e02006-01-06 00:43:03 +00003028 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003029 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003030 case ISD::SETEQ: return X86::COND_E;
3031 case ISD::SETGT: return X86::COND_G;
3032 case ISD::SETGE: return X86::COND_GE;
3033 case ISD::SETLT: return X86::COND_L;
3034 case ISD::SETLE: return X86::COND_LE;
3035 case ISD::SETNE: return X86::COND_NE;
3036 case ISD::SETULT: return X86::COND_B;
3037 case ISD::SETUGT: return X86::COND_A;
3038 case ISD::SETULE: return X86::COND_BE;
3039 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003040 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003042
Chris Lattner4c78e022008-12-23 23:42:27 +00003043 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003044
Chris Lattner4c78e022008-12-23 23:42:27 +00003045 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003046 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3047 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003048 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3049 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003050 }
3051
Chris Lattner4c78e022008-12-23 23:42:27 +00003052 switch (SetCCOpcode) {
3053 default: break;
3054 case ISD::SETOLT:
3055 case ISD::SETOLE:
3056 case ISD::SETUGT:
3057 case ISD::SETUGE:
3058 std::swap(LHS, RHS);
3059 break;
3060 }
3061
3062 // On a floating point condition, the flags are set as follows:
3063 // ZF PF CF op
3064 // 0 | 0 | 0 | X > Y
3065 // 0 | 0 | 1 | X < Y
3066 // 1 | 0 | 0 | X == Y
3067 // 1 | 1 | 1 | unordered
3068 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003069 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003070 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003071 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 case ISD::SETOLT: // flipped
3073 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003074 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 case ISD::SETOLE: // flipped
3076 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003077 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003078 case ISD::SETUGT: // flipped
3079 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003080 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 case ISD::SETUGE: // flipped
3082 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003083 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 case ISD::SETNE: return X86::COND_NE;
3086 case ISD::SETUO: return X86::COND_P;
3087 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003088 case ISD::SETOEQ:
3089 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003090 }
Evan Chengd9558e02006-01-06 00:43:03 +00003091}
3092
Evan Cheng4a460802006-01-11 00:33:36 +00003093/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3094/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003095/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003096static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003097 switch (X86CC) {
3098 default:
3099 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003100 case X86::COND_B:
3101 case X86::COND_BE:
3102 case X86::COND_E:
3103 case X86::COND_P:
3104 case X86::COND_A:
3105 case X86::COND_AE:
3106 case X86::COND_NE:
3107 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003108 return true;
3109 }
3110}
3111
Evan Chengeb2f9692009-10-27 19:56:55 +00003112/// isFPImmLegal - Returns true if the target can instruction select the
3113/// specified FP immediate natively. If false, the legalizer will
3114/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003115bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003116 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3117 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3118 return true;
3119 }
3120 return false;
3121}
3122
Nate Begeman9008ca62009-04-27 18:41:29 +00003123/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3124/// the specified range (L, H].
3125static bool isUndefOrInRange(int Val, int Low, int Hi) {
3126 return (Val < 0) || (Val >= Low && Val < Hi);
3127}
3128
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003129/// isUndefOrInRange - Return true if every element in Mask, begining
3130/// from position Pos and ending in Pos+Size, falls within the specified
3131/// range (L, L+Pos]. or is undef.
3132static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3133 int Pos, int Size, int Low, int Hi) {
3134 for (int i = Pos, e = Pos+Size; i != e; ++i)
3135 if (!isUndefOrInRange(Mask[i], Low, Hi))
3136 return false;
3137 return true;
3138}
3139
Nate Begeman9008ca62009-04-27 18:41:29 +00003140/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3141/// specified value.
3142static bool isUndefOrEqual(int Val, int CmpVal) {
3143 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003144 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003146}
3147
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003148/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3149/// from position Pos and ending in Pos+Size, falls within the specified
3150/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003151static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3152 int Pos, int Size, int Low) {
3153 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3154 if (!isUndefOrEqual(Mask[i], Low))
3155 return false;
3156 return true;
3157}
3158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3160/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3161/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003162static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003163 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 return (Mask[0] < 2 && Mask[1] < 2);
3167 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003168}
3169
Nate Begeman9008ca62009-04-27 18:41:29 +00003170bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003171 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 N->getMask(M);
3173 return ::isPSHUFDMask(M, N->getValueType(0));
3174}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003175
Nate Begeman9008ca62009-04-27 18:41:29 +00003176/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3177/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003178static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003180 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 // Lower quadword copied in order or undef.
3183 for (int i = 0; i != 4; ++i)
3184 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003185 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003186
Evan Cheng506d3df2006-03-29 23:07:14 +00003187 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 for (int i = 4; i != 8; ++i)
3189 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Evan Cheng506d3df2006-03-29 23:07:14 +00003192 return true;
3193}
3194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003196 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 N->getMask(M);
3198 return ::isPSHUFHWMask(M, N->getValueType(0));
3199}
Evan Cheng506d3df2006-03-29 23:07:14 +00003200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3202/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003203static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003205 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003206
Rafael Espindola15684b22009-04-24 12:40:33 +00003207 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 for (int i = 4; i != 8; ++i)
3209 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Rafael Espindola15684b22009-04-24 12:40:33 +00003212 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 for (int i = 0; i != 4; ++i)
3214 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003215 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003216
Rafael Espindola15684b22009-04-24 12:40:33 +00003217 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003218}
3219
Nate Begeman9008ca62009-04-27 18:41:29 +00003220bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003221 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 N->getMask(M);
3223 return ::isPSHUFLWMask(M, N->getValueType(0));
3224}
3225
Nate Begemana09008b2009-10-19 02:17:23 +00003226/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3227/// is suitable for input to PALIGNR.
3228static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003229 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003230 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003231 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003232 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003233
Nate Begemana09008b2009-10-19 02:17:23 +00003234 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003235 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003236 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003237
Nate Begemana09008b2009-10-19 02:17:23 +00003238 for (i = 0; i != e; ++i)
3239 if (Mask[i] >= 0)
3240 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003241
Nate Begemana09008b2009-10-19 02:17:23 +00003242 // All undef, not a palignr.
3243 if (i == e)
3244 return false;
3245
Eli Friedman63f8dde2011-07-25 21:36:45 +00003246 // Make sure we're shifting in the right direction.
3247 if (Mask[i] <= i)
3248 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003249
3250 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003251
Nate Begemana09008b2009-10-19 02:17:23 +00003252 // Check the rest of the elements to see if they are consecutive.
3253 for (++i; i != e; ++i) {
3254 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003255 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003256 return false;
3257 }
3258 return true;
3259}
3260
Craig Topper9d7025b2011-11-27 21:41:12 +00003261/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003262/// specifies a shuffle of elements that is suitable for input to 256-bit
3263/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003264static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003265 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003266 int NumElems = VT.getVectorNumElements();
3267
Craig Topper71c4c122011-11-28 01:14:24 +00003268 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003269 return false;
3270
Craig Topper9d7025b2011-11-27 21:41:12 +00003271 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003272 return false;
3273
3274 // VSHUFPSY divides the resulting vector into 4 chunks.
3275 // The sources are also splitted into 4 chunks, and each destination
3276 // chunk must come from a different source chunk.
3277 //
3278 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3279 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3280 //
3281 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3282 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3283 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003284 // VSHUFPDY divides the resulting vector into 4 chunks.
3285 // The sources are also splitted into 4 chunks, and each destination
3286 // chunk must come from a different source chunk.
3287 //
3288 // SRC1 => X3 X2 X1 X0
3289 // SRC2 => Y3 Y2 Y1 Y0
3290 //
3291 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3292 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003293 unsigned QuarterSize = NumElems/4;
3294 unsigned HalfSize = QuarterSize*2;
3295 for (unsigned l = 0; l != 2; ++l) {
3296 unsigned LaneStart = l*HalfSize;
3297 for (unsigned s = 0; s != 2; ++s) {
3298 unsigned QuarterStart = s*QuarterSize;
3299 unsigned Src = (Commuted) ? (1-s) : s;
3300 unsigned SrcStart = Src*NumElems + LaneStart;
3301 for (unsigned i = 0; i != QuarterSize; ++i) {
3302 int Idx = Mask[i+QuarterStart+LaneStart];
3303 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3304 return false;
3305 // For VSHUFPSY, the mask of the second half must be the same as the first
3306 // but with the appropriate offsets. This works in the same way as
3307 // VPERMILPS works with masks.
3308 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3309 continue;
3310 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+HalfSize))
3311 return false;
3312 }
3313 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003314 }
3315
3316 return true;
3317}
3318
Craig Topper9d7025b2011-11-27 21:41:12 +00003319/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3320/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3321static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003322 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3323 EVT VT = SVOp->getValueType(0);
3324 int NumElems = VT.getVectorNumElements();
3325
Craig Topper9d7025b2011-11-27 21:41:12 +00003326 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3327 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003328
3329 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003330 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003331 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003332 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003333 int Elt = SVOp->getMaskElt(i);
3334 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003335 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003336 Elt %= HalfSize;
3337 unsigned Shamt = i;
3338 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3339 if (NumElems == 8) Shamt %= HalfSize;
3340 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003341 }
3342
3343 return Mask;
3344}
3345
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003346/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3347/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003348static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3349 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003350 for (unsigned i = 0; i != NumElems; ++i) {
3351 int idx = Mask[i];
3352 if (idx < 0)
3353 continue;
3354 else if (idx < (int)NumElems)
3355 Mask[i] = idx + NumElems;
3356 else
3357 Mask[i] = idx - NumElems;
3358 }
3359}
3360
Evan Cheng14aed5e2006-03-24 01:18:28 +00003361/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003362/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003363/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3364/// reverse of what x86 shuffles want.
3365static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3366 bool Commuted = false) {
3367 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003368
3369 if (VT.getSizeInBits() != 128)
3370 return false;
3371
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 if (NumElems != 2 && NumElems != 4)
3373 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003374
Craig Topper1ff73d72011-12-06 04:59:07 +00003375 unsigned Half = NumElems / 2;
3376 unsigned SrcStart = Commuted ? NumElems : 0;
3377 for (unsigned i = 0; i != Half; ++i)
3378 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003379 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003380 SrcStart = Commuted ? 0 : NumElems;
3381 for (unsigned i = Half; i != NumElems; ++i)
3382 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003383 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003384
Evan Cheng14aed5e2006-03-24 01:18:28 +00003385 return true;
3386}
3387
Nate Begeman9008ca62009-04-27 18:41:29 +00003388bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3389 SmallVector<int, 8> M;
3390 N->getMask(M);
3391 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003392}
3393
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003394/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3395/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003396bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003397 EVT VT = N->getValueType(0);
3398 unsigned NumElems = VT.getVectorNumElements();
3399
3400 if (VT.getSizeInBits() != 128)
3401 return false;
3402
3403 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003404 return false;
3405
Evan Cheng2064a2b2006-03-28 06:50:32 +00003406 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3408 isUndefOrEqual(N->getMaskElt(1), 7) &&
3409 isUndefOrEqual(N->getMaskElt(2), 2) &&
3410 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003411}
3412
Nate Begeman0b10b912009-11-07 23:17:15 +00003413/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3414/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3415/// <2, 3, 2, 3>
3416bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003417 EVT VT = N->getValueType(0);
3418 unsigned NumElems = VT.getVectorNumElements();
3419
3420 if (VT.getSizeInBits() != 128)
3421 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003422
Nate Begeman0b10b912009-11-07 23:17:15 +00003423 if (NumElems != 4)
3424 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003425
Nate Begeman0b10b912009-11-07 23:17:15 +00003426 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003427 isUndefOrEqual(N->getMaskElt(1), 3) &&
3428 isUndefOrEqual(N->getMaskElt(2), 2) &&
3429 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003430}
3431
Evan Cheng5ced1d82006-04-06 23:23:56 +00003432/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3433/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003434bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3435 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003436
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437 if (NumElems != 2 && NumElems != 4)
3438 return false;
3439
Evan Chengc5cdff22006-04-07 21:53:05 +00003440 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003442 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
Evan Chengc5cdff22006-04-07 21:53:05 +00003444 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003446 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447
3448 return true;
3449}
3450
Nate Begeman0b10b912009-11-07 23:17:15 +00003451/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3452/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3453bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455
David Greenea20244d2011-03-02 17:23:43 +00003456 if ((NumElems != 2 && NumElems != 4)
3457 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003458 return false;
3459
Evan Chengc5cdff22006-04-07 21:53:05 +00003460 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003462 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 for (unsigned i = 0; i < NumElems/2; ++i)
3465 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003466 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003467
3468 return true;
3469}
3470
Evan Cheng0038e592006-03-28 00:39:58 +00003471/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3472/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003473static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003474 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003475 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003476
3477 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3478 "Unsupported vector type for unpckh");
3479
Craig Topper6347e862011-11-21 06:57:39 +00003480 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003481 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003482 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003483
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003484 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3485 // independently on 128-bit lanes.
3486 unsigned NumLanes = VT.getSizeInBits()/128;
3487 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003488
3489 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003490 unsigned End = NumLaneElts;
3491 for (unsigned s = 0; s < NumLanes; ++s) {
3492 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003493 i != End;
3494 i += 2, ++j) {
3495 int BitI = Mask[i];
3496 int BitI1 = Mask[i+1];
3497 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003498 return false;
David Greenea20244d2011-03-02 17:23:43 +00003499 if (V2IsSplat) {
3500 if (!isUndefOrEqual(BitI1, NumElts))
3501 return false;
3502 } else {
3503 if (!isUndefOrEqual(BitI1, j + NumElts))
3504 return false;
3505 }
Evan Cheng39623da2006-04-20 08:58:49 +00003506 }
David Greenea20244d2011-03-02 17:23:43 +00003507 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003508 Start += NumLaneElts;
3509 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003510 }
David Greenea20244d2011-03-02 17:23:43 +00003511
Evan Cheng0038e592006-03-28 00:39:58 +00003512 return true;
3513}
3514
Craig Topper6347e862011-11-21 06:57:39 +00003515bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003516 SmallVector<int, 8> M;
3517 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003518 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003519}
3520
Evan Cheng4fcb9222006-03-28 02:43:26 +00003521/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3522/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003523static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003524 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003525 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003526
3527 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3528 "Unsupported vector type for unpckh");
3529
Craig Topper6347e862011-11-21 06:57:39 +00003530 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003531 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003532 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003533
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003534 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3535 // independently on 128-bit lanes.
3536 unsigned NumLanes = VT.getSizeInBits()/128;
3537 unsigned NumLaneElts = NumElts/NumLanes;
3538
3539 unsigned Start = 0;
3540 unsigned End = NumLaneElts;
3541 for (unsigned l = 0; l != NumLanes; ++l) {
3542 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3543 i != End; i += 2, ++j) {
3544 int BitI = Mask[i];
3545 int BitI1 = Mask[i+1];
3546 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003547 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003548 if (V2IsSplat) {
3549 if (isUndefOrEqual(BitI1, NumElts))
3550 return false;
3551 } else {
3552 if (!isUndefOrEqual(BitI1, j+NumElts))
3553 return false;
3554 }
Evan Cheng39623da2006-04-20 08:58:49 +00003555 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003556 // Process the next 128 bits.
3557 Start += NumLaneElts;
3558 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003559 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003560 return true;
3561}
3562
Craig Topper6347e862011-11-21 06:57:39 +00003563bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003564 SmallVector<int, 8> M;
3565 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003566 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003567}
3568
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003569/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3570/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3571/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003572static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003573 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003574 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003575 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003576
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003577 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3578 // FIXME: Need a better way to get rid of this, there's no latency difference
3579 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3580 // the former later. We should also remove the "_undef" special mask.
3581 if (NumElems == 4 && VT.getSizeInBits() == 256)
3582 return false;
3583
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003584 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3585 // independently on 128-bit lanes.
3586 unsigned NumLanes = VT.getSizeInBits() / 128;
3587 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003588
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003589 for (unsigned s = 0; s < NumLanes; ++s) {
3590 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3591 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003592 i += 2, ++j) {
3593 int BitI = Mask[i];
3594 int BitI1 = Mask[i+1];
3595
3596 if (!isUndefOrEqual(BitI, j))
3597 return false;
3598 if (!isUndefOrEqual(BitI1, j))
3599 return false;
3600 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003601 }
David Greenea20244d2011-03-02 17:23:43 +00003602
Rafael Espindola15684b22009-04-24 12:40:33 +00003603 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003604}
3605
Nate Begeman9008ca62009-04-27 18:41:29 +00003606bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3607 SmallVector<int, 8> M;
3608 N->getMask(M);
3609 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3610}
3611
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003612/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3613/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3614/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003615static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003617 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3618 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003619
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3621 int BitI = Mask[i];
3622 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003623 if (!isUndefOrEqual(BitI, j))
3624 return false;
3625 if (!isUndefOrEqual(BitI1, j))
3626 return false;
3627 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003628 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003629}
3630
Nate Begeman9008ca62009-04-27 18:41:29 +00003631bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3632 SmallVector<int, 8> M;
3633 N->getMask(M);
3634 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3635}
3636
Evan Cheng017dcc62006-04-21 01:05:10 +00003637/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3638/// specifies a shuffle of elements that is suitable for input to MOVSS,
3639/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003640static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003641 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003642 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003643
3644 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003645
Nate Begeman9008ca62009-04-27 18:41:29 +00003646 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003647 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003648
Nate Begeman9008ca62009-04-27 18:41:29 +00003649 for (int i = 1; i < NumElts; ++i)
3650 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003651 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003652
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003653 return true;
3654}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003655
Nate Begeman9008ca62009-04-27 18:41:29 +00003656bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3657 SmallVector<int, 8> M;
3658 N->getMask(M);
3659 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003660}
3661
Craig Topper70b883b2011-11-28 10:14:51 +00003662/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003663/// as permutations between 128-bit chunks or halves. As an example: this
3664/// shuffle bellow:
3665/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3666/// The first half comes from the second half of V1 and the second half from the
3667/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003668static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3669 bool HasAVX) {
3670 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003671 return false;
3672
3673 // The shuffle result is divided into half A and half B. In total the two
3674 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3675 // B must come from C, D, E or F.
3676 int HalfSize = VT.getVectorNumElements()/2;
3677 bool MatchA = false, MatchB = false;
3678
3679 // Check if A comes from one of C, D, E, F.
3680 for (int Half = 0; Half < 4; ++Half) {
3681 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3682 MatchA = true;
3683 break;
3684 }
3685 }
3686
3687 // Check if B comes from one of C, D, E, F.
3688 for (int Half = 0; Half < 4; ++Half) {
3689 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3690 MatchB = true;
3691 break;
3692 }
3693 }
3694
3695 return MatchA && MatchB;
3696}
3697
Craig Topper70b883b2011-11-28 10:14:51 +00003698/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3699/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003700static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003701 EVT VT = SVOp->getValueType(0);
3702
3703 int HalfSize = VT.getVectorNumElements()/2;
3704
3705 int FstHalf = 0, SndHalf = 0;
3706 for (int i = 0; i < HalfSize; ++i) {
3707 if (SVOp->getMaskElt(i) > 0) {
3708 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3709 break;
3710 }
3711 }
3712 for (int i = HalfSize; i < HalfSize*2; ++i) {
3713 if (SVOp->getMaskElt(i) > 0) {
3714 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3715 break;
3716 }
3717 }
3718
3719 return (FstHalf | (SndHalf << 4));
3720}
3721
Craig Topper70b883b2011-11-28 10:14:51 +00003722/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003723/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3724/// Note that VPERMIL mask matching is different depending whether theunderlying
3725/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3726/// to the same elements of the low, but to the higher half of the source.
3727/// In VPERMILPD the two lanes could be shuffled independently of each other
3728/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003729static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3730 bool HasAVX) {
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003731 int NumElts = VT.getVectorNumElements();
3732 int NumLanes = VT.getSizeInBits()/128;
3733
Craig Topper70b883b2011-11-28 10:14:51 +00003734 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003735 return false;
3736
Craig Topper70b883b2011-11-28 10:14:51 +00003737 // Only match 256-bit with 32/64-bit types
3738 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003739 return false;
3740
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003741 int LaneSize = NumElts/NumLanes;
Craig Topper70b883b2011-11-28 10:14:51 +00003742 for (int l = 0; l != NumLanes; ++l) {
3743 int LaneStart = l*LaneSize;
3744 for (int i = 0; i != LaneSize; ++i) {
3745 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3746 return false;
3747 if (NumElts == 4 || l == 0)
3748 continue;
3749 // VPERMILPS handling
3750 if (Mask[i] < 0)
3751 continue;
3752 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneSize))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003753 return false;
3754 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003755 }
3756
3757 return true;
3758}
3759
Craig Topper70b883b2011-11-28 10:14:51 +00003760/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3761/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003762static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003763 EVT VT = SVOp->getValueType(0);
3764
3765 int NumElts = VT.getVectorNumElements();
3766 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003767 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003768
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003769 // Although the mask is equal for both lanes do it twice to get the cases
3770 // where a mask will match because the same mask element is undef on the
3771 // first half but valid on the second. This would get pathological cases
3772 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003773 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003774 unsigned Mask = 0;
Craig Topper70b883b2011-11-28 10:14:51 +00003775 for (int i = 0; i != NumElts; ++i) {
3776 int MaskElt = SVOp->getMaskElt(i);
3777 if (MaskElt < 0)
3778 continue;
3779 MaskElt %= LaneSize;
3780 unsigned Shamt = i;
3781 // VPERMILPSY, the mask of the first half must be equal to the second one
3782 if (NumElts == 8) Shamt %= LaneSize;
3783 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003784 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003785
3786 return Mask;
3787}
3788
Evan Cheng017dcc62006-04-21 01:05:10 +00003789/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3790/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003791/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003792static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 bool V2IsSplat = false, bool V2IsUndef = false) {
3794 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003795 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003796 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003797
Nate Begeman9008ca62009-04-27 18:41:29 +00003798 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003799 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003800
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 for (int i = 1; i < NumOps; ++i)
3802 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3803 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3804 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003805 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003806
Evan Cheng39623da2006-04-20 08:58:49 +00003807 return true;
3808}
3809
Nate Begeman9008ca62009-04-27 18:41:29 +00003810static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003811 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 SmallVector<int, 8> M;
3813 N->getMask(M);
3814 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003815}
3816
Evan Chengd9539472006-04-14 21:59:03 +00003817/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3818/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003819/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3820bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3821 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003822 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003823 return false;
3824
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003825 // The second vector must be undef
3826 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3827 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003828
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003829 EVT VT = N->getValueType(0);
3830 unsigned NumElems = VT.getVectorNumElements();
3831
3832 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3833 (VT.getSizeInBits() == 256 && NumElems != 8))
3834 return false;
3835
3836 // "i+1" is the value the indexed mask element must have
3837 for (unsigned i = 0; i < NumElems; i += 2)
3838 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3839 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003841
3842 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003843}
3844
3845/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3846/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003847/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3848bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3849 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003850 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003851 return false;
3852
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003853 // The second vector must be undef
3854 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3855 return false;
3856
3857 EVT VT = N->getValueType(0);
3858 unsigned NumElems = VT.getVectorNumElements();
3859
3860 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3861 (VT.getSizeInBits() == 256 && NumElems != 8))
3862 return false;
3863
3864 // "i" is the value the indexed mask element must have
3865 for (unsigned i = 0; i < NumElems; i += 2)
3866 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3867 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003868 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003869
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003870 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003871}
3872
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003873/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3874/// specifies a shuffle of elements that is suitable for input to 256-bit
3875/// version of MOVDDUP.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003876static bool isMOVDDUPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3877 bool HasAVX) {
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003878 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003879
Craig Topperbeabc6c2011-12-05 06:56:46 +00003880 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003881 return false;
3882
3883 for (int i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003884 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003885 return false;
3886 for (int i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003887 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003888 return false;
3889 return true;
3890}
3891
Evan Cheng0b457f02008-09-25 20:50:48 +00003892/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003893/// specifies a shuffle of elements that is suitable for input to 128-bit
3894/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003895bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003896 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003897
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003898 if (VT.getSizeInBits() != 128)
3899 return false;
3900
3901 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003902 for (int i = 0; i < e; ++i)
3903 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003904 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003905 for (int i = 0; i < e; ++i)
3906 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003907 return false;
3908 return true;
3909}
3910
David Greenec38a03e2011-02-03 15:50:00 +00003911/// isVEXTRACTF128Index - Return true if the specified
3912/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3913/// suitable for input to VEXTRACTF128.
3914bool X86::isVEXTRACTF128Index(SDNode *N) {
3915 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3916 return false;
3917
3918 // The index should be aligned on a 128-bit boundary.
3919 uint64_t Index =
3920 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3921
3922 unsigned VL = N->getValueType(0).getVectorNumElements();
3923 unsigned VBits = N->getValueType(0).getSizeInBits();
3924 unsigned ElSize = VBits / VL;
3925 bool Result = (Index * ElSize) % 128 == 0;
3926
3927 return Result;
3928}
3929
David Greeneccacdc12011-02-04 16:08:29 +00003930/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3931/// operand specifies a subvector insert that is suitable for input to
3932/// VINSERTF128.
3933bool X86::isVINSERTF128Index(SDNode *N) {
3934 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3935 return false;
3936
3937 // The index should be aligned on a 128-bit boundary.
3938 uint64_t Index =
3939 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3940
3941 unsigned VL = N->getValueType(0).getVectorNumElements();
3942 unsigned VBits = N->getValueType(0).getSizeInBits();
3943 unsigned ElSize = VBits / VL;
3944 bool Result = (Index * ElSize) % 128 == 0;
3945
3946 return Result;
3947}
3948
Evan Cheng63d33002006-03-22 08:01:21 +00003949/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003950/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003951unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3953 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3954
Evan Chengb9df0ca2006-03-22 02:53:00 +00003955 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3956 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003957 for (int i = 0; i < NumOperands; ++i) {
3958 int Val = SVOp->getMaskElt(NumOperands-i-1);
3959 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003960 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003961 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003962 if (i != NumOperands - 1)
3963 Mask <<= Shift;
3964 }
Evan Cheng63d33002006-03-22 08:01:21 +00003965 return Mask;
3966}
3967
Evan Cheng506d3df2006-03-29 23:07:14 +00003968/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003969/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003970unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003972 unsigned Mask = 0;
3973 // 8 nodes, but we only care about the last 4.
3974 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003975 int Val = SVOp->getMaskElt(i);
3976 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003977 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003978 if (i != 4)
3979 Mask <<= 2;
3980 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003981 return Mask;
3982}
3983
3984/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003985/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003986unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003987 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003988 unsigned Mask = 0;
3989 // 8 nodes, but we only care about the first 4.
3990 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 int Val = SVOp->getMaskElt(i);
3992 if (Val >= 0)
3993 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003994 if (i != 0)
3995 Mask <<= 2;
3996 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003997 return Mask;
3998}
3999
Nate Begemana09008b2009-10-19 02:17:23 +00004000/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4001/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004002static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4003 EVT VT = SVOp->getValueType(0);
4004 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004005 int Val = 0;
4006
4007 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004008 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004009 Val = SVOp->getMaskElt(i);
4010 if (Val >= 0)
4011 break;
4012 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004013 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004014 return (Val - i) * EltSize;
4015}
4016
David Greenec38a03e2011-02-03 15:50:00 +00004017/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4018/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4019/// instructions.
4020unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4021 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4022 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4023
4024 uint64_t Index =
4025 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4026
4027 EVT VecVT = N->getOperand(0).getValueType();
4028 EVT ElVT = VecVT.getVectorElementType();
4029
4030 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004031 return Index / NumElemsPerChunk;
4032}
4033
David Greeneccacdc12011-02-04 16:08:29 +00004034/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4035/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4036/// instructions.
4037unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4038 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4039 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4040
4041 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004042 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004043
4044 EVT VecVT = N->getValueType(0);
4045 EVT ElVT = VecVT.getVectorElementType();
4046
4047 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004048 return Index / NumElemsPerChunk;
4049}
4050
Evan Cheng37b73872009-07-30 08:33:02 +00004051/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4052/// constant +0.0.
4053bool X86::isZeroNode(SDValue Elt) {
4054 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004055 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004056 (isa<ConstantFPSDNode>(Elt) &&
4057 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4058}
4059
Nate Begeman9008ca62009-04-27 18:41:29 +00004060/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4061/// their permute mask.
4062static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4063 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004064 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004065 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004067
Nate Begeman5a5ca152009-04-29 05:20:52 +00004068 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 int idx = SVOp->getMaskElt(i);
4070 if (idx < 0)
4071 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004072 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004074 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004076 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4078 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004079}
4080
Evan Cheng533a0aa2006-04-19 20:35:22 +00004081/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4082/// match movhlps. The lower half elements should come from upper half of
4083/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004084/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004085static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004086 EVT VT = Op->getValueType(0);
4087 if (VT.getSizeInBits() != 128)
4088 return false;
4089 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004090 return false;
4091 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004093 return false;
4094 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004096 return false;
4097 return true;
4098}
4099
Evan Cheng5ced1d82006-04-06 23:23:56 +00004100/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004101/// is promoted to a vector. It also returns the LoadSDNode by reference if
4102/// required.
4103static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004104 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4105 return false;
4106 N = N->getOperand(0).getNode();
4107 if (!ISD::isNON_EXTLoad(N))
4108 return false;
4109 if (LD)
4110 *LD = cast<LoadSDNode>(N);
4111 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004112}
4113
Dan Gohman65fd6562011-11-03 21:49:52 +00004114// Test whether the given value is a vector value which will be legalized
4115// into a load.
4116static bool WillBeConstantPoolLoad(SDNode *N) {
4117 if (N->getOpcode() != ISD::BUILD_VECTOR)
4118 return false;
4119
4120 // Check for any non-constant elements.
4121 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4122 switch (N->getOperand(i).getNode()->getOpcode()) {
4123 case ISD::UNDEF:
4124 case ISD::ConstantFP:
4125 case ISD::Constant:
4126 break;
4127 default:
4128 return false;
4129 }
4130
4131 // Vectors of all-zeros and all-ones are materialized with special
4132 // instructions rather than being loaded.
4133 return !ISD::isBuildVectorAllZeros(N) &&
4134 !ISD::isBuildVectorAllOnes(N);
4135}
4136
Evan Cheng533a0aa2006-04-19 20:35:22 +00004137/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4138/// match movlp{s|d}. The lower half elements should come from lower half of
4139/// V1 (and in order), and the upper half elements should come from the upper
4140/// half of V2 (and in order). And since V1 will become the source of the
4141/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004142static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4143 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004144 EVT VT = Op->getValueType(0);
4145 if (VT.getSizeInBits() != 128)
4146 return false;
4147
Evan Cheng466685d2006-10-09 20:57:25 +00004148 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004149 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004150 // Is V2 is a vector load, don't do this transformation. We will try to use
4151 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004152 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004153 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004154
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004155 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004156
Evan Cheng533a0aa2006-04-19 20:35:22 +00004157 if (NumElems != 2 && NumElems != 4)
4158 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004159 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004160 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004161 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004162 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004163 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004164 return false;
4165 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004166}
4167
Evan Cheng39623da2006-04-20 08:58:49 +00004168/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4169/// all the same.
4170static bool isSplatVector(SDNode *N) {
4171 if (N->getOpcode() != ISD::BUILD_VECTOR)
4172 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004173
Dan Gohman475871a2008-07-27 21:46:04 +00004174 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004175 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4176 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004177 return false;
4178 return true;
4179}
4180
Evan Cheng213d2cf2007-05-17 18:45:50 +00004181/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004182/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004183/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004184static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004185 SDValue V1 = N->getOperand(0);
4186 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004187 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4188 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004190 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004192 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4193 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004194 if (Opc != ISD::BUILD_VECTOR ||
4195 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 return false;
4197 } else if (Idx >= 0) {
4198 unsigned Opc = V1.getOpcode();
4199 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4200 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004201 if (Opc != ISD::BUILD_VECTOR ||
4202 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004203 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004204 }
4205 }
4206 return true;
4207}
4208
4209/// getZeroVector - Returns a vector of specified type with all zero elements.
4210///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004211static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004212 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004213 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004214
Dale Johannesen0488fb62010-09-30 23:57:10 +00004215 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004216 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004217 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004218 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004219 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004220 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4221 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4222 } else { // SSE1
4223 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4224 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4225 }
4226 } else if (VT.getSizeInBits() == 256) { // AVX
4227 // 256-bit logic and arithmetic instructions in AVX are
4228 // all floating-point, no support for integer ops. Default
4229 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004231 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4232 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004233 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004234 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004235}
4236
Chris Lattner8a594482007-11-25 00:24:49 +00004237/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004238/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4239/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4240/// Then bitcast to their original type, ensuring they get CSE'd.
4241static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4242 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004243 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004244 assert((VT.is128BitVector() || VT.is256BitVector())
4245 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004246
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004248 SDValue Vec;
4249 if (VT.getSizeInBits() == 256) {
4250 if (HasAVX2) { // AVX2
4251 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4252 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4253 } else { // AVX
4254 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4255 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4256 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4257 Vec = Insert128BitVector(InsV, Vec,
4258 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4259 }
4260 } else {
4261 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004262 }
4263
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004264 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004265}
4266
Evan Cheng39623da2006-04-20 08:58:49 +00004267/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4268/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004269static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004270 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004271 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004272
Evan Cheng39623da2006-04-20 08:58:49 +00004273 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 SmallVector<int, 8> MaskVec;
4275 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004276
Nate Begeman5a5ca152009-04-29 05:20:52 +00004277 for (unsigned i = 0; i != NumElems; ++i) {
4278 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004279 MaskVec[i] = NumElems;
4280 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004281 }
Evan Cheng39623da2006-04-20 08:58:49 +00004282 }
Evan Cheng39623da2006-04-20 08:58:49 +00004283 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004284 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4285 SVOp->getOperand(1), &MaskVec[0]);
4286 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004287}
4288
Evan Cheng017dcc62006-04-21 01:05:10 +00004289/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4290/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004291static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004292 SDValue V2) {
4293 unsigned NumElems = VT.getVectorNumElements();
4294 SmallVector<int, 8> Mask;
4295 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004296 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 Mask.push_back(i);
4298 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004299}
4300
Nate Begeman9008ca62009-04-27 18:41:29 +00004301/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004302static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 SDValue V2) {
4304 unsigned NumElems = VT.getVectorNumElements();
4305 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004306 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 Mask.push_back(i);
4308 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004309 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004311}
4312
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004313/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004314static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 SDValue V2) {
4316 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004317 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004319 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 Mask.push_back(i + Half);
4321 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004322 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004324}
4325
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004326// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004327// a generic shuffle instruction because the target has no such instructions.
4328// Generate shuffles which repeat i16 and i8 several times until they can be
4329// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004330static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004331 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004333 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004334
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 while (NumElems > 4) {
4336 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004337 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 EltNo -= NumElems/2;
4341 }
4342 NumElems >>= 1;
4343 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344 return V;
4345}
Eric Christopherfd179292009-08-27 18:07:15 +00004346
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004347/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4348static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4349 EVT VT = V.getValueType();
4350 DebugLoc dl = V.getDebugLoc();
4351 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4352 && "Vector size not supported");
4353
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004354 if (VT.getSizeInBits() == 128) {
4355 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004356 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004357 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4358 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004359 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004360 // To use VPERMILPS to splat scalars, the second half of indicies must
4361 // refer to the higher part, which is a duplication of the lower one,
4362 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004363 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4364 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004365
4366 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4367 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4368 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004369 }
4370
4371 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4372}
4373
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004374/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004375static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4376 EVT SrcVT = SV->getValueType(0);
4377 SDValue V1 = SV->getOperand(0);
4378 DebugLoc dl = SV->getDebugLoc();
4379
4380 int EltNo = SV->getSplatIndex();
4381 int NumElems = SrcVT.getVectorNumElements();
4382 unsigned Size = SrcVT.getSizeInBits();
4383
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004384 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4385 "Unknown how to promote splat for type");
4386
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004387 // Extract the 128-bit part containing the splat element and update
4388 // the splat element index when it refers to the higher register.
4389 if (Size == 256) {
4390 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4391 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4392 if (Idx > 0)
4393 EltNo -= NumElems/2;
4394 }
4395
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004396 // All i16 and i8 vector types can't be used directly by a generic shuffle
4397 // instruction because the target has no such instruction. Generate shuffles
4398 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004399 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004400 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004401 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004402 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004403
4404 // Recreate the 256-bit vector and place the same 128-bit vector
4405 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004406 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004407 if (Size == 256) {
4408 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4409 DAG.getConstant(0, MVT::i32), DAG, dl);
4410 V1 = Insert128BitVector(InsV, V1,
4411 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4412 }
4413
4414 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004415}
4416
Evan Chengba05f722006-04-21 23:03:30 +00004417/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004418/// vector of zero or undef vector. This produces a shuffle where the low
4419/// element of V2 is swizzled into the zero/undef vector, landing at element
4420/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004421static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004422 bool isZero, bool HasXMMInt,
4423 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004424 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004425 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004426 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004427 unsigned NumElems = VT.getVectorNumElements();
4428 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004429 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004430 // If this is the insertion idx, put the low elt of V2 here.
4431 MaskVec.push_back(i == Idx ? NumElems : i);
4432 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004433}
4434
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004435/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4436/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004437static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4438 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004439 if (Depth == 6)
4440 return SDValue(); // Limit search depth.
4441
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004442 SDValue V = SDValue(N, 0);
4443 EVT VT = V.getValueType();
4444 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004445
4446 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4447 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4448 Index = SV->getMaskElt(Index);
4449
4450 if (Index < 0)
4451 return DAG.getUNDEF(VT.getVectorElementType());
4452
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004453 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004454 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004455 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004456 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004457
4458 // Recurse into target specific vector shuffles to find scalars.
4459 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004460 int NumElems = VT.getVectorNumElements();
4461 SmallVector<unsigned, 16> ShuffleMask;
4462 SDValue ImmN;
4463
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004464 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004465 case X86ISD::SHUFPS:
4466 case X86ISD::SHUFPD:
4467 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004468 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4469 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004470 break;
Craig Topper34671b82011-12-06 08:21:25 +00004471 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004472 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004473 break;
Craig Topper34671b82011-12-06 08:21:25 +00004474 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004475 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004476 break;
4477 case X86ISD::MOVHLPS:
4478 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4479 break;
4480 case X86ISD::MOVLHPS:
4481 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4482 break;
4483 case X86ISD::PSHUFD:
4484 ImmN = N->getOperand(N->getNumOperands()-1);
4485 DecodePSHUFMask(NumElems,
4486 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4487 ShuffleMask);
4488 break;
4489 case X86ISD::PSHUFHW:
4490 ImmN = N->getOperand(N->getNumOperands()-1);
4491 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4492 ShuffleMask);
4493 break;
4494 case X86ISD::PSHUFLW:
4495 ImmN = N->getOperand(N->getNumOperands()-1);
4496 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4497 ShuffleMask);
4498 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004499 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004500 case X86ISD::MOVSD: {
4501 // The index 0 always comes from the first element of the second source,
4502 // this is why MOVSS and MOVSD are used in the first place. The other
4503 // elements come from the other positions of the first source vector.
4504 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004505 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4506 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004507 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004508 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004509 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004510 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004511 ShuffleMask);
4512 break;
Craig Topperec24e612011-11-30 07:47:51 +00004513 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004514 ImmN = N->getOperand(N->getNumOperands()-1);
4515 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4516 ShuffleMask);
4517 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004518 case X86ISD::MOVDDUP:
4519 case X86ISD::MOVLHPD:
4520 case X86ISD::MOVLPD:
4521 case X86ISD::MOVLPS:
4522 case X86ISD::MOVSHDUP:
4523 case X86ISD::MOVSLDUP:
4524 case X86ISD::PALIGN:
4525 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004526 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004527 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004528 return SDValue();
4529 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004530
4531 Index = ShuffleMask[Index];
4532 if (Index < 0)
4533 return DAG.getUNDEF(VT.getVectorElementType());
4534
4535 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4536 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4537 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004538 }
4539
4540 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004541 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004542 V = V.getOperand(0);
4543 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004544 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004545
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004546 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547 return SDValue();
4548 }
4549
4550 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4551 return (Index == 0) ? V.getOperand(0)
4552 : DAG.getUNDEF(VT.getVectorElementType());
4553
4554 if (V.getOpcode() == ISD::BUILD_VECTOR)
4555 return V.getOperand(Index);
4556
4557 return SDValue();
4558}
4559
4560/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4561/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004562/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563static
4564unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4565 bool ZerosFromLeft, SelectionDAG &DAG) {
4566 int i = 0;
4567
4568 while (i < NumElems) {
4569 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004570 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004571 if (!(Elt.getNode() &&
4572 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4573 break;
4574 ++i;
4575 }
4576
4577 return i;
4578}
4579
4580/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4581/// MaskE correspond consecutively to elements from one of the vector operands,
4582/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4583static
4584bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4585 int OpIdx, int NumElems, unsigned &OpNum) {
4586 bool SeenV1 = false;
4587 bool SeenV2 = false;
4588
4589 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4590 int Idx = SVOp->getMaskElt(i);
4591 // Ignore undef indicies
4592 if (Idx < 0)
4593 continue;
4594
4595 if (Idx < NumElems)
4596 SeenV1 = true;
4597 else
4598 SeenV2 = true;
4599
4600 // Only accept consecutive elements from the same vector
4601 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4602 return false;
4603 }
4604
4605 OpNum = SeenV1 ? 0 : 1;
4606 return true;
4607}
4608
4609/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4610/// logical left shift of a vector.
4611static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4612 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4613 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4614 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4615 false /* check zeros from right */, DAG);
4616 unsigned OpSrc;
4617
4618 if (!NumZeros)
4619 return false;
4620
4621 // Considering the elements in the mask that are not consecutive zeros,
4622 // check if they consecutively come from only one of the source vectors.
4623 //
4624 // V1 = {X, A, B, C} 0
4625 // \ \ \ /
4626 // vector_shuffle V1, V2 <1, 2, 3, X>
4627 //
4628 if (!isShuffleMaskConsecutive(SVOp,
4629 0, // Mask Start Index
4630 NumElems-NumZeros-1, // Mask End Index
4631 NumZeros, // Where to start looking in the src vector
4632 NumElems, // Number of elements in vector
4633 OpSrc)) // Which source operand ?
4634 return false;
4635
4636 isLeft = false;
4637 ShAmt = NumZeros;
4638 ShVal = SVOp->getOperand(OpSrc);
4639 return true;
4640}
4641
4642/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4643/// logical left shift of a vector.
4644static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4645 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4646 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4647 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4648 true /* check zeros from left */, DAG);
4649 unsigned OpSrc;
4650
4651 if (!NumZeros)
4652 return false;
4653
4654 // Considering the elements in the mask that are not consecutive zeros,
4655 // check if they consecutively come from only one of the source vectors.
4656 //
4657 // 0 { A, B, X, X } = V2
4658 // / \ / /
4659 // vector_shuffle V1, V2 <X, X, 4, 5>
4660 //
4661 if (!isShuffleMaskConsecutive(SVOp,
4662 NumZeros, // Mask Start Index
4663 NumElems-1, // Mask End Index
4664 0, // Where to start looking in the src vector
4665 NumElems, // Number of elements in vector
4666 OpSrc)) // Which source operand ?
4667 return false;
4668
4669 isLeft = true;
4670 ShAmt = NumZeros;
4671 ShVal = SVOp->getOperand(OpSrc);
4672 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004673}
4674
4675/// isVectorShift - Returns true if the shuffle can be implemented as a
4676/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004677static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004678 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004679 // Although the logic below support any bitwidth size, there are no
4680 // shift instructions which handle more than 128-bit vectors.
4681 if (SVOp->getValueType(0).getSizeInBits() > 128)
4682 return false;
4683
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004684 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4685 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4686 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004687
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004688 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004689}
4690
Evan Chengc78d3b42006-04-24 18:01:45 +00004691/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4692///
Dan Gohman475871a2008-07-27 21:46:04 +00004693static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004694 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004695 SelectionDAG &DAG,
4696 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004697 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004698 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004699
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004700 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004701 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004702 bool First = true;
4703 for (unsigned i = 0; i < 16; ++i) {
4704 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4705 if (ThisIsNonZero && First) {
4706 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004708 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004710 First = false;
4711 }
4712
4713 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004714 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004715 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4716 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004717 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004719 }
4720 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4722 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4723 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004724 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004726 } else
4727 ThisElt = LastElt;
4728
Gabor Greifba36cb52008-08-28 21:40:38 +00004729 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004731 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004732 }
4733 }
4734
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004735 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004736}
4737
Bill Wendlinga348c562007-03-22 18:42:45 +00004738/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004739///
Dan Gohman475871a2008-07-27 21:46:04 +00004740static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004741 unsigned NumNonZero, unsigned NumZero,
4742 SelectionDAG &DAG,
4743 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004744 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004745 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004746
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004747 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004748 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004749 bool First = true;
4750 for (unsigned i = 0; i < 8; ++i) {
4751 bool isNonZero = (NonZeros & (1 << i)) != 0;
4752 if (isNonZero) {
4753 if (First) {
4754 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004756 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004758 First = false;
4759 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004760 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004762 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004763 }
4764 }
4765
4766 return V;
4767}
4768
Evan Chengf26ffe92008-05-29 08:22:04 +00004769/// getVShift - Return a vector logical shift node.
4770///
Owen Andersone50ed302009-08-10 22:56:29 +00004771static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004772 unsigned NumBits, SelectionDAG &DAG,
4773 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004774 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004775 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004776 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004777 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4778 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004779 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004780 DAG.getConstant(NumBits,
4781 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004782}
4783
Dan Gohman475871a2008-07-27 21:46:04 +00004784SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004785X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004786 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004787
Evan Chengc3630942009-12-09 21:00:30 +00004788 // Check if the scalar load can be widened into a vector load. And if
4789 // the address is "base + cst" see if the cst can be "absorbed" into
4790 // the shuffle mask.
4791 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4792 SDValue Ptr = LD->getBasePtr();
4793 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4794 return SDValue();
4795 EVT PVT = LD->getValueType(0);
4796 if (PVT != MVT::i32 && PVT != MVT::f32)
4797 return SDValue();
4798
4799 int FI = -1;
4800 int64_t Offset = 0;
4801 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4802 FI = FINode->getIndex();
4803 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004804 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004805 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4806 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4807 Offset = Ptr.getConstantOperandVal(1);
4808 Ptr = Ptr.getOperand(0);
4809 } else {
4810 return SDValue();
4811 }
4812
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004813 // FIXME: 256-bit vector instructions don't require a strict alignment,
4814 // improve this code to support it better.
4815 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004816 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004817 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004818 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004819 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004820 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004821 // Can't change the alignment. FIXME: It's possible to compute
4822 // the exact stack offset and reference FI + adjust offset instead.
4823 // If someone *really* cares about this. That's the way to implement it.
4824 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004825 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004826 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004827 }
4828 }
4829
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004830 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004831 // Ptr + (Offset & ~15).
4832 if (Offset < 0)
4833 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004834 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004835 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004836 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004837 if (StartOffset)
4838 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4839 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4840
4841 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004842 int NumElems = VT.getVectorNumElements();
4843
4844 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4845 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4846 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004847 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004848 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004849
4850 // Canonicalize it to a v4i32 or v8i32 shuffle.
4851 SmallVector<int, 8> Mask;
4852 for (int i = 0; i < NumElems; ++i)
4853 Mask.push_back(EltNo);
4854
4855 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4856 return DAG.getNode(ISD::BITCAST, dl, NVT,
4857 DAG.getVectorShuffle(CanonVT, dl, V1,
4858 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004859 }
4860
4861 return SDValue();
4862}
4863
Michael J. Spencerec38de22010-10-10 22:04:20 +00004864/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4865/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004866/// load which has the same value as a build_vector whose operands are 'elts'.
4867///
4868/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004869///
Nate Begeman1449f292010-03-24 22:19:06 +00004870/// FIXME: we'd also like to handle the case where the last elements are zero
4871/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4872/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004873static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004874 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004875 EVT EltVT = VT.getVectorElementType();
4876 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004877
Nate Begemanfdea31a2010-03-24 20:49:50 +00004878 LoadSDNode *LDBase = NULL;
4879 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004880
Nate Begeman1449f292010-03-24 22:19:06 +00004881 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004882 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004883 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004884 for (unsigned i = 0; i < NumElems; ++i) {
4885 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004886
Nate Begemanfdea31a2010-03-24 20:49:50 +00004887 if (!Elt.getNode() ||
4888 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4889 return SDValue();
4890 if (!LDBase) {
4891 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4892 return SDValue();
4893 LDBase = cast<LoadSDNode>(Elt.getNode());
4894 LastLoadedElt = i;
4895 continue;
4896 }
4897 if (Elt.getOpcode() == ISD::UNDEF)
4898 continue;
4899
4900 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4901 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4902 return SDValue();
4903 LastLoadedElt = i;
4904 }
Nate Begeman1449f292010-03-24 22:19:06 +00004905
4906 // If we have found an entire vector of loads and undefs, then return a large
4907 // load of the entire vector width starting at the base pointer. If we found
4908 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004909 if (LastLoadedElt == NumElems - 1) {
4910 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004911 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004912 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004913 LDBase->isVolatile(), LDBase->isNonTemporal(),
4914 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004915 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004916 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004917 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004918 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004919 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4920 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004921 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4922 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004923 SDValue ResNode =
4924 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4925 LDBase->getPointerInfo(),
4926 LDBase->getAlignment(),
4927 false/*isVolatile*/, true/*ReadMem*/,
4928 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004929 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004930 }
4931 return SDValue();
4932}
4933
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004934/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4935/// a vbroadcast node. We support two patterns:
4936/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4937/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4938/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004939/// The scalar load node is returned when a pattern is found,
4940/// or SDValue() otherwise.
4941static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004942 EVT VT = Op.getValueType();
4943 SDValue V = Op;
4944
4945 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4946 V = V.getOperand(0);
4947
4948 //A suspected load to be broadcasted.
4949 SDValue Ld;
4950
4951 switch (V.getOpcode()) {
4952 default:
4953 // Unknown pattern found.
4954 return SDValue();
4955
4956 case ISD::BUILD_VECTOR: {
4957 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004958 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004959 return SDValue();
4960
4961 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004962
4963 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004964 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004965 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004966 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004967 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004968 }
4969
4970 case ISD::VECTOR_SHUFFLE: {
4971 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4972
4973 // Shuffles must have a splat mask where the first element is
4974 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004975 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004976 return SDValue();
4977
4978 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004979 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004980 return SDValue();
4981
4982 Ld = Sc.getOperand(0);
4983
4984 // The scalar_to_vector node and the suspected
4985 // load node must have exactly one user.
4986 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4987 return SDValue();
4988 break;
4989 }
4990 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004993 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004995
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004996 bool Is256 = VT.getSizeInBits() == 256;
4997 bool Is128 = VT.getSizeInBits() == 128;
4998 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4999
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005000 if (hasAVX2) {
5001 // VBroadcast to YMM
5002 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5003 ScalarSize == 32 || ScalarSize == 64 ))
5004 return Ld;
5005
5006 // VBroadcast to XMM
5007 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5008 ScalarSize == 16 || ScalarSize == 64 ))
5009 return Ld;
5010 }
5011
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005012 // VBroadcast to YMM
5013 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5014 return Ld;
5015
5016 // VBroadcast to XMM
5017 if (Is128 && (ScalarSize == 32))
5018 return Ld;
5019
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005020
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005021 // Unsupported broadcast.
5022 return SDValue();
5023}
5024
Evan Chengc3630942009-12-09 21:00:30 +00005025SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005026X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005027 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005028
David Greenef125a292011-02-08 19:04:41 +00005029 EVT VT = Op.getValueType();
5030 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005031 unsigned NumElems = Op.getNumOperands();
5032
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005033 // Vectors containing all zeros can be matched by pxor and xorps later
5034 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5035 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5036 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005037 if (Op.getValueType() == MVT::v4i32 ||
5038 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005039 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005040
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005041 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005042 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005044 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005045 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5046 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005047 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005048 if (Op.getValueType() == MVT::v4i32 ||
5049 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005050 return Op;
5051
Craig Topper745a86b2011-11-19 22:34:59 +00005052 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005053 }
5054
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005055 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005056 if (Subtarget->hasAVX() && LD.getNode())
5057 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5058
Owen Andersone50ed302009-08-10 22:56:29 +00005059 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005060
Evan Cheng0db9fe62006-04-25 20:13:52 +00005061 unsigned NumZero = 0;
5062 unsigned NumNonZero = 0;
5063 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005064 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005065 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005067 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005068 if (Elt.getOpcode() == ISD::UNDEF)
5069 continue;
5070 Values.insert(Elt);
5071 if (Elt.getOpcode() != ISD::Constant &&
5072 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005073 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005074 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005075 NumZero++;
5076 else {
5077 NonZeros |= (1 << i);
5078 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079 }
5080 }
5081
Chris Lattner97a2a562010-08-26 05:24:29 +00005082 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5083 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005084 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085
Chris Lattner67f453a2008-03-09 05:42:06 +00005086 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005087 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005088 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005089 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005090
Chris Lattner62098042008-03-09 01:05:04 +00005091 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5092 // the value are obviously zero, truncate the value to i32 and do the
5093 // insertion that way. Only do this if the value is non-constant or if the
5094 // value is a constant being inserted into element 0. It is cheaper to do
5095 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005097 (!IsAllConstants || Idx == 0)) {
5098 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005099 // Handle SSE only.
5100 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5101 EVT VecVT = MVT::v4i32;
5102 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005103
Chris Lattner62098042008-03-09 01:05:04 +00005104 // Truncate the value (which may itself be a constant) to i32, and
5105 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005107 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005108 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005109 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005110
Chris Lattner62098042008-03-09 01:05:04 +00005111 // Now we have our 32-bit value zero extended in the low element of
5112 // a vector. If Idx != 0, swizzle it into place.
5113 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005114 SmallVector<int, 4> Mask;
5115 Mask.push_back(Idx);
5116 for (unsigned i = 1; i != VecElts; ++i)
5117 Mask.push_back(i);
5118 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005119 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005120 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005121 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005122 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005123 }
5124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005125
Chris Lattner19f79692008-03-08 22:59:52 +00005126 // If we have a constant or non-constant insertion into the low element of
5127 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5128 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005129 // depending on what the source datatype is.
5130 if (Idx == 0) {
5131 if (NumZero == 0) {
5132 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5134 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005135 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5136 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005137 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005138 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5140 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005141 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5142 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005143 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5144 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005145 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005146 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005147 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005148 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005149
5150 // Is it a vector logical left shift?
5151 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005152 X86::isZeroNode(Op.getOperand(0)) &&
5153 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005154 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005155 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005156 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005157 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005158 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005160
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005161 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005162 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005163
Chris Lattner19f79692008-03-08 22:59:52 +00005164 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5165 // is a non-constant being inserted into an element other than the low one,
5166 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5167 // movd/movss) to move this into the low element, then shuffle it into
5168 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005170 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005171
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005173 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005174 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005175 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005176 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005177 MaskVec.push_back(i == Idx ? 0 : 1);
5178 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005179 }
5180 }
5181
Chris Lattner67f453a2008-03-09 05:42:06 +00005182 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005183 if (Values.size() == 1) {
5184 if (EVTBits == 32) {
5185 // Instead of a shuffle like this:
5186 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5187 // Check if it's possible to issue this instead.
5188 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5189 unsigned Idx = CountTrailingZeros_32(NonZeros);
5190 SDValue Item = Op.getOperand(Idx);
5191 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5192 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5193 }
Dan Gohman475871a2008-07-27 21:46:04 +00005194 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Dan Gohmana3941172007-07-24 22:55:08 +00005197 // A vector full of immediates; various special cases are already
5198 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005199 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005200 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005201
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005202 // For AVX-length vectors, build the individual 128-bit pieces and use
5203 // shuffles to put them in place.
5204 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5205 SmallVector<SDValue, 32> V;
5206 for (unsigned i = 0; i < NumElems; ++i)
5207 V.push_back(Op.getOperand(i));
5208
5209 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5210
5211 // Build both the lower and upper subvector.
5212 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5213 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5214 NumElems/2);
5215
5216 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005217 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5218 DAG.getConstant(0, MVT::i32), DAG, dl);
5219 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005220 DAG, dl);
5221 }
5222
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005223 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005224 if (EVTBits == 64) {
5225 if (NumNonZero == 1) {
5226 // One half is zero or undef.
5227 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005228 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005229 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005230 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005231 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005232 }
Dan Gohman475871a2008-07-27 21:46:04 +00005233 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005234 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005235
5236 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005237 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005238 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005239 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005240 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005241 }
5242
Bill Wendling826f36f2007-03-28 00:57:11 +00005243 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005244 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005245 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005246 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005247 }
5248
5249 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005250 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005251 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252 if (NumElems == 4 && NumZero > 0) {
5253 for (unsigned i = 0; i < 4; ++i) {
5254 bool isZero = !(NonZeros & (1 << i));
5255 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005256 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257 else
Dale Johannesenace16102009-02-03 19:33:06 +00005258 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259 }
5260
5261 for (unsigned i = 0; i < 2; ++i) {
5262 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5263 default: break;
5264 case 0:
5265 V[i] = V[i*2]; // Must be a zero vector.
5266 break;
5267 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005268 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 break;
5270 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005271 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 break;
5273 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005274 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275 break;
5276 }
5277 }
5278
Nate Begeman9008ca62009-04-27 18:41:29 +00005279 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280 bool Reverse = (NonZeros & 0x3) == 2;
5281 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005282 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5284 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005285 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5286 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 }
5288
Nate Begemanfdea31a2010-03-24 20:49:50 +00005289 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5290 // Check for a build vector of consecutive loads.
5291 for (unsigned i = 0; i < NumElems; ++i)
5292 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005293
Nate Begemanfdea31a2010-03-24 20:49:50 +00005294 // Check for elements which are consecutive loads.
5295 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5296 if (LD.getNode())
5297 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005298
5299 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005300 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005301 SDValue Result;
5302 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5303 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5304 else
5305 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005306
Chris Lattner24faf612010-08-28 17:59:08 +00005307 for (unsigned i = 1; i < NumElems; ++i) {
5308 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5309 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005310 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005311 }
5312 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005313 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005314
Chris Lattner6e80e442010-08-28 17:15:43 +00005315 // Otherwise, expand into a number of unpckl*, start by extending each of
5316 // our (non-undef) elements to the full vector width with the element in the
5317 // bottom slot of the vector (which generates no code for SSE).
5318 for (unsigned i = 0; i < NumElems; ++i) {
5319 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5320 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5321 else
5322 V[i] = DAG.getUNDEF(VT);
5323 }
5324
5325 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5327 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5328 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005329 unsigned EltStride = NumElems >> 1;
5330 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005331 for (unsigned i = 0; i < EltStride; ++i) {
5332 // If V[i+EltStride] is undef and this is the first round of mixing,
5333 // then it is safe to just drop this shuffle: V[i] is already in the
5334 // right place, the one element (since it's the first round) being
5335 // inserted as undef can be dropped. This isn't safe for successive
5336 // rounds because they will permute elements within both vectors.
5337 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5338 EltStride == NumElems/2)
5339 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005340
Chris Lattner6e80e442010-08-28 17:15:43 +00005341 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005342 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005343 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005344 }
5345 return V[0];
5346 }
Dan Gohman475871a2008-07-27 21:46:04 +00005347 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005348}
5349
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005350// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5351// them in a MMX register. This is better than doing a stack convert.
5352static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005353 DebugLoc dl = Op.getDebugLoc();
5354 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005355
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005356 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5357 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5358 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005359 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005360 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5361 InVec = Op.getOperand(1);
5362 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5363 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005364 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005365 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5366 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5367 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005368 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005369 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5370 Mask[0] = 0; Mask[1] = 2;
5371 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5372 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005373 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005374}
5375
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005376// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5377// to create 256-bit vectors from two other 128-bit ones.
5378static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5379 DebugLoc dl = Op.getDebugLoc();
5380 EVT ResVT = Op.getValueType();
5381
5382 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5383
5384 SDValue V1 = Op.getOperand(0);
5385 SDValue V2 = Op.getOperand(1);
5386 unsigned NumElems = ResVT.getVectorNumElements();
5387
5388 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5389 DAG.getConstant(0, MVT::i32), DAG, dl);
5390 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5391 DAG, dl);
5392}
5393
5394SDValue
5395X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005396 EVT ResVT = Op.getValueType();
5397
5398 assert(Op.getNumOperands() == 2);
5399 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5400 "Unsupported CONCAT_VECTORS for value type");
5401
5402 // We support concatenate two MMX registers and place them in a MMX register.
5403 // This is better than doing a stack convert.
5404 if (ResVT.is128BitVector())
5405 return LowerMMXCONCAT_VECTORS(Op, DAG);
5406
5407 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5408 // from two other 128-bit ones.
5409 return LowerAVXCONCAT_VECTORS(Op, DAG);
5410}
5411
Nate Begemanb9a47b82009-02-23 08:49:38 +00005412// v8i16 shuffles - Prefer shuffles in the following order:
5413// 1. [all] pshuflw, pshufhw, optional move
5414// 2. [ssse3] 1 x pshufb
5415// 3. [ssse3] 2 x pshufb + 1 x por
5416// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005417SDValue
5418X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5419 SelectionDAG &DAG) const {
5420 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005421 SDValue V1 = SVOp->getOperand(0);
5422 SDValue V2 = SVOp->getOperand(1);
5423 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005424 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005425
Nate Begemanb9a47b82009-02-23 08:49:38 +00005426 // Determine if more than 1 of the words in each of the low and high quadwords
5427 // of the result come from the same quadword of one of the two inputs. Undef
5428 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005429 unsigned LoQuad[] = { 0, 0, 0, 0 };
5430 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005431 BitVector InputQuads(4);
5432 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005433 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005434 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005435 MaskVals.push_back(EltIdx);
5436 if (EltIdx < 0) {
5437 ++Quad[0];
5438 ++Quad[1];
5439 ++Quad[2];
5440 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005441 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005442 }
5443 ++Quad[EltIdx / 4];
5444 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005445 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005446
Nate Begemanb9a47b82009-02-23 08:49:38 +00005447 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005448 unsigned MaxQuad = 1;
5449 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005450 if (LoQuad[i] > MaxQuad) {
5451 BestLoQuad = i;
5452 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005453 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005454 }
5455
Nate Begemanb9a47b82009-02-23 08:49:38 +00005456 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005457 MaxQuad = 1;
5458 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005459 if (HiQuad[i] > MaxQuad) {
5460 BestHiQuad = i;
5461 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005462 }
5463 }
5464
Nate Begemanb9a47b82009-02-23 08:49:38 +00005465 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005466 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005467 // single pshufb instruction is necessary. If There are more than 2 input
5468 // quads, disable the next transformation since it does not help SSSE3.
5469 bool V1Used = InputQuads[0] || InputQuads[1];
5470 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005471 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 if (InputQuads.count() == 2 && V1Used && V2Used) {
5473 BestLoQuad = InputQuads.find_first();
5474 BestHiQuad = InputQuads.find_next(BestLoQuad);
5475 }
5476 if (InputQuads.count() > 2) {
5477 BestLoQuad = -1;
5478 BestHiQuad = -1;
5479 }
5480 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005481
Nate Begemanb9a47b82009-02-23 08:49:38 +00005482 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5483 // the shuffle mask. If a quad is scored as -1, that means that it contains
5484 // words from all 4 input quadwords.
5485 SDValue NewV;
5486 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005487 SmallVector<int, 8> MaskV;
5488 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5489 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005490 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005491 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5492 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5493 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005494
Nate Begemanb9a47b82009-02-23 08:49:38 +00005495 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5496 // source words for the shuffle, to aid later transformations.
5497 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005498 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005499 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005500 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005501 if (idx != (int)i)
5502 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005503 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005504 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 AllWordsInNewV = false;
5506 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005507 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005508
Nate Begemanb9a47b82009-02-23 08:49:38 +00005509 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5510 if (AllWordsInNewV) {
5511 for (int i = 0; i != 8; ++i) {
5512 int idx = MaskVals[i];
5513 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005514 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005515 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005516 if ((idx != i) && idx < 4)
5517 pshufhw = false;
5518 if ((idx != i) && idx > 3)
5519 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005520 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 V1 = NewV;
5522 V2Used = false;
5523 BestLoQuad = 0;
5524 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005525 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005526
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5528 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005529 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005530 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5531 unsigned TargetMask = 0;
5532 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005534 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5535 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5536 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005537 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005538 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005539 }
Eric Christopherfd179292009-08-27 18:07:15 +00005540
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 // If we have SSSE3, and all words of the result are from 1 input vector,
5542 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5543 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005544 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005546
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005548 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 // mask, and elements that come from V1 in the V2 mask, so that the two
5550 // results can be OR'd together.
5551 bool TwoInputs = V1Used && V2Used;
5552 for (unsigned i = 0; i != 8; ++i) {
5553 int EltIdx = MaskVals[i] * 2;
5554 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5556 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 continue;
5558 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5560 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005562 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005563 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005564 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005567 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005568
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 // Calculate the shuffle mask for the second input, shuffle it, and
5570 // OR it with the first shuffled input.
5571 pshufbMask.clear();
5572 for (unsigned i = 0; i != 8; ++i) {
5573 int EltIdx = MaskVals[i] * 2;
5574 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5576 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 continue;
5578 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5580 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005582 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005583 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005584 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 MVT::v16i8, &pshufbMask[0], 16));
5586 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005587 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 }
5589
5590 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5591 // and update MaskVals with new element order.
5592 BitVector InOrder(8);
5593 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005594 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 for (int i = 0; i != 4; ++i) {
5596 int idx = MaskVals[i];
5597 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005598 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 InOrder.set(i);
5600 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005601 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 InOrder.set(i);
5603 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005604 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 }
5606 }
5607 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005608 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005610 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005611
Craig Topperc0d82852011-11-22 00:44:41 +00005612 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005613 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5614 NewV.getOperand(0),
5615 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5616 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 }
Eric Christopherfd179292009-08-27 18:07:15 +00005618
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5620 // and update MaskVals with the new element order.
5621 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005622 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005624 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 for (unsigned i = 4; i != 8; ++i) {
5626 int idx = MaskVals[i];
5627 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005628 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 InOrder.set(i);
5630 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005631 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 InOrder.set(i);
5633 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005634 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 }
5636 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005638 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005639
Craig Topperc0d82852011-11-22 00:44:41 +00005640 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005641 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5642 NewV.getOperand(0),
5643 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5644 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 }
Eric Christopherfd179292009-08-27 18:07:15 +00005646
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 // In case BestHi & BestLo were both -1, which means each quadword has a word
5648 // from each of the four input quadwords, calculate the InOrder bitvector now
5649 // before falling through to the insert/extract cleanup.
5650 if (BestLoQuad == -1 && BestHiQuad == -1) {
5651 NewV = V1;
5652 for (int i = 0; i != 8; ++i)
5653 if (MaskVals[i] < 0 || MaskVals[i] == i)
5654 InOrder.set(i);
5655 }
Eric Christopherfd179292009-08-27 18:07:15 +00005656
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 // The other elements are put in the right place using pextrw and pinsrw.
5658 for (unsigned i = 0; i != 8; ++i) {
5659 if (InOrder[i])
5660 continue;
5661 int EltIdx = MaskVals[i];
5662 if (EltIdx < 0)
5663 continue;
5664 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 DAG.getIntPtrConstant(i));
5671 }
5672 return NewV;
5673}
5674
5675// v16i8 shuffles - Prefer shuffles in the following order:
5676// 1. [ssse3] 1 x pshufb
5677// 2. [ssse3] 2 x pshufb + 1 x por
5678// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5679static
Nate Begeman9008ca62009-04-27 18:41:29 +00005680SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005681 SelectionDAG &DAG,
5682 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005683 SDValue V1 = SVOp->getOperand(0);
5684 SDValue V2 = SVOp->getOperand(1);
5685 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005687 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005688
Nate Begemanb9a47b82009-02-23 08:49:38 +00005689 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005690 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 // present, fall back to case 3.
5692 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5693 bool V1Only = true;
5694 bool V2Only = true;
5695 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005696 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 if (EltIdx < 0)
5698 continue;
5699 if (EltIdx < 16)
5700 V2Only = false;
5701 else
5702 V1Only = false;
5703 }
Eric Christopherfd179292009-08-27 18:07:15 +00005704
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005706 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005708
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005710 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 //
5712 // Otherwise, we have elements from both input vectors, and must zero out
5713 // elements that come from V2 in the first mask, and V1 in the second mask
5714 // so that we can OR them together.
5715 bool TwoInputs = !(V1Only || V2Only);
5716 for (unsigned i = 0; i != 16; ++i) {
5717 int EltIdx = MaskVals[i];
5718 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 continue;
5721 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005722 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 }
5724 // If all the elements are from V2, assign it to V1 and return after
5725 // building the first pshufb.
5726 if (V2Only)
5727 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005729 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 if (!TwoInputs)
5732 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005733
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 // Calculate the shuffle mask for the second input, shuffle it, and
5735 // OR it with the first shuffled input.
5736 pshufbMask.clear();
5737 for (unsigned i = 0; i != 16; ++i) {
5738 int EltIdx = MaskVals[i];
5739 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005740 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 continue;
5742 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005746 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 MVT::v16i8, &pshufbMask[0], 16));
5748 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 }
Eric Christopherfd179292009-08-27 18:07:15 +00005750
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 // No SSSE3 - Calculate in place words and then fix all out of place words
5752 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5753 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005754 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5755 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005756 SDValue NewV = V2Only ? V2 : V1;
5757 for (int i = 0; i != 8; ++i) {
5758 int Elt0 = MaskVals[i*2];
5759 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005760
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 // This word of the result is all undef, skip it.
5762 if (Elt0 < 0 && Elt1 < 0)
5763 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005764
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 // This word of the result is already in the correct place, skip it.
5766 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5767 continue;
5768 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5769 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005770
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5772 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5773 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005774
5775 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5776 // using a single extract together, load it and store it.
5777 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005779 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005781 DAG.getIntPtrConstant(i));
5782 continue;
5783 }
5784
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005786 // source byte is not also odd, shift the extracted word left 8 bits
5787 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005788 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 DAG.getIntPtrConstant(Elt1 / 2));
5791 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005793 DAG.getConstant(8,
5794 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005795 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5797 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 }
5799 // If Elt0 is defined, extract it from the appropriate source. If the
5800 // source byte is not also even, shift the extracted word right 8 bits. If
5801 // Elt1 was also defined, OR the extracted values together before
5802 // inserting them in the result.
5803 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005804 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5806 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005807 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005808 DAG.getConstant(8,
5809 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005810 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5812 DAG.getConstant(0x00FF, MVT::i16));
5813 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 : InsElt0;
5815 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 DAG.getIntPtrConstant(i));
5818 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005819 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005820}
5821
Evan Cheng7a831ce2007-12-15 03:00:47 +00005822/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005823/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005824/// done when every pair / quad of shuffle mask elements point to elements in
5825/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005826/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005827static
Nate Begeman9008ca62009-04-27 18:41:29 +00005828SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005829 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005830 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005831 SDValue V1 = SVOp->getOperand(0);
5832 SDValue V2 = SVOp->getOperand(1);
5833 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005834 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005835 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005837 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 case MVT::v4f32: NewVT = MVT::v2f64; break;
5839 case MVT::v4i32: NewVT = MVT::v2i64; break;
5840 case MVT::v8i16: NewVT = MVT::v4i32; break;
5841 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005842 }
5843
Nate Begeman9008ca62009-04-27 18:41:29 +00005844 int Scale = NumElems / NewWidth;
5845 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005846 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005847 int StartIdx = -1;
5848 for (int j = 0; j < Scale; ++j) {
5849 int EltIdx = SVOp->getMaskElt(i+j);
5850 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005851 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005852 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005853 StartIdx = EltIdx - (EltIdx % Scale);
5854 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005855 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005856 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005857 if (StartIdx == -1)
5858 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005859 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005860 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005861 }
5862
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005863 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5864 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005865 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005866}
5867
Evan Chengd880b972008-05-09 21:53:03 +00005868/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005869///
Owen Andersone50ed302009-08-10 22:56:29 +00005870static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005871 SDValue SrcOp, SelectionDAG &DAG,
5872 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005874 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005875 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005876 LD = dyn_cast<LoadSDNode>(SrcOp);
5877 if (!LD) {
5878 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5879 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005880 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005881 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005882 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005883 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005884 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005885 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005887 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005888 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5889 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5890 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005891 SrcOp.getOperand(0)
5892 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005893 }
5894 }
5895 }
5896
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005897 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005898 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005899 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005900 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005901}
5902
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005903/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5904/// shuffle node referes to only one lane in the sources.
5905static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5906 EVT VT = SVOp->getValueType(0);
5907 int NumElems = VT.getVectorNumElements();
5908 int HalfSize = NumElems/2;
5909 SmallVector<int, 16> M;
5910 SVOp->getMask(M);
5911 bool MatchA = false, MatchB = false;
5912
5913 for (int l = 0; l < NumElems*2; l += HalfSize) {
5914 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5915 MatchA = true;
5916 break;
5917 }
5918 }
5919
5920 for (int l = 0; l < NumElems*2; l += HalfSize) {
5921 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5922 MatchB = true;
5923 break;
5924 }
5925 }
5926
5927 return MatchA && MatchB;
5928}
5929
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005930/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5931/// which could not be matched by any known target speficic shuffle
5932static SDValue
5933LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005934 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5935 // If each half of a vector shuffle node referes to only one lane in the
5936 // source vectors, extract each used 128-bit lane and shuffle them using
5937 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5938 // the work to the legalizer.
5939 DebugLoc dl = SVOp->getDebugLoc();
5940 EVT VT = SVOp->getValueType(0);
5941 int NumElems = VT.getVectorNumElements();
5942 int HalfSize = NumElems/2;
5943
5944 // Extract the reference for each half
5945 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5946 int FstVecOpNum = 0, SndVecOpNum = 0;
5947 for (int i = 0; i < HalfSize; ++i) {
5948 int Elt = SVOp->getMaskElt(i);
5949 if (SVOp->getMaskElt(i) < 0)
5950 continue;
5951 FstVecOpNum = Elt/NumElems;
5952 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5953 break;
5954 }
5955 for (int i = HalfSize; i < NumElems; ++i) {
5956 int Elt = SVOp->getMaskElt(i);
5957 if (SVOp->getMaskElt(i) < 0)
5958 continue;
5959 SndVecOpNum = Elt/NumElems;
5960 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5961 break;
5962 }
5963
5964 // Extract the subvectors
5965 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5966 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5967 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5968 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5969
5970 // Generate 128-bit shuffles
5971 SmallVector<int, 16> MaskV1, MaskV2;
5972 for (int i = 0; i < HalfSize; ++i) {
5973 int Elt = SVOp->getMaskElt(i);
5974 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5975 }
5976 for (int i = HalfSize; i < NumElems; ++i) {
5977 int Elt = SVOp->getMaskElt(i);
5978 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5979 }
5980
5981 EVT NVT = V1.getValueType();
5982 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
5983 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
5984
5985 // Concatenate the result back
5986 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
5987 DAG.getConstant(0, MVT::i32), DAG, dl);
5988 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5989 DAG, dl);
5990 }
5991
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005992 return SDValue();
5993}
5994
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005995/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5996/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005997static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005998LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005999 SDValue V1 = SVOp->getOperand(0);
6000 SDValue V2 = SVOp->getOperand(1);
6001 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006002 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006003
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006004 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6005
Evan Chengace3c172008-07-22 21:13:36 +00006006 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006007 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006008 SmallVector<int, 8> Mask1(4U, -1);
6009 SmallVector<int, 8> PermMask;
6010 SVOp->getMask(PermMask);
6011
Evan Chengace3c172008-07-22 21:13:36 +00006012 unsigned NumHi = 0;
6013 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006014 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006015 int Idx = PermMask[i];
6016 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006017 Locs[i] = std::make_pair(-1, -1);
6018 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006019 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6020 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006021 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006022 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006023 NumLo++;
6024 } else {
6025 Locs[i] = std::make_pair(1, NumHi);
6026 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006027 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006028 NumHi++;
6029 }
6030 }
6031 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006032
Evan Chengace3c172008-07-22 21:13:36 +00006033 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006034 // If no more than two elements come from either vector. This can be
6035 // implemented with two shuffles. First shuffle gather the elements.
6036 // The second shuffle, which takes the first shuffle as both of its
6037 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006038 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006039
Nate Begeman9008ca62009-04-27 18:41:29 +00006040 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006041
Evan Chengace3c172008-07-22 21:13:36 +00006042 for (unsigned i = 0; i != 4; ++i) {
6043 if (Locs[i].first == -1)
6044 continue;
6045 else {
6046 unsigned Idx = (i < 2) ? 0 : 4;
6047 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006049 }
6050 }
6051
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006053 } else if (NumLo == 3 || NumHi == 3) {
6054 // Otherwise, we must have three elements from one vector, call it X, and
6055 // one element from the other, call it Y. First, use a shufps to build an
6056 // intermediate vector with the one element from Y and the element from X
6057 // that will be in the same half in the final destination (the indexes don't
6058 // matter). Then, use a shufps to build the final vector, taking the half
6059 // containing the element from Y from the intermediate, and the other half
6060 // from X.
6061 if (NumHi == 3) {
6062 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006063 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006064 std::swap(V1, V2);
6065 }
6066
6067 // Find the element from V2.
6068 unsigned HiIndex;
6069 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006070 int Val = PermMask[HiIndex];
6071 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006072 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006073 if (Val >= 4)
6074 break;
6075 }
6076
Nate Begeman9008ca62009-04-27 18:41:29 +00006077 Mask1[0] = PermMask[HiIndex];
6078 Mask1[1] = -1;
6079 Mask1[2] = PermMask[HiIndex^1];
6080 Mask1[3] = -1;
6081 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006082
6083 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 Mask1[0] = PermMask[0];
6085 Mask1[1] = PermMask[1];
6086 Mask1[2] = HiIndex & 1 ? 6 : 4;
6087 Mask1[3] = HiIndex & 1 ? 4 : 6;
6088 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006089 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006090 Mask1[0] = HiIndex & 1 ? 2 : 0;
6091 Mask1[1] = HiIndex & 1 ? 0 : 2;
6092 Mask1[2] = PermMask[2];
6093 Mask1[3] = PermMask[3];
6094 if (Mask1[2] >= 0)
6095 Mask1[2] += 4;
6096 if (Mask1[3] >= 0)
6097 Mask1[3] += 4;
6098 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006099 }
Evan Chengace3c172008-07-22 21:13:36 +00006100 }
6101
6102 // Break it into (shuffle shuffle_hi, shuffle_lo).
6103 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006104 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006105 SmallVector<int,8> LoMask(4U, -1);
6106 SmallVector<int,8> HiMask(4U, -1);
6107
6108 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006109 unsigned MaskIdx = 0;
6110 unsigned LoIdx = 0;
6111 unsigned HiIdx = 2;
6112 for (unsigned i = 0; i != 4; ++i) {
6113 if (i == 2) {
6114 MaskPtr = &HiMask;
6115 MaskIdx = 1;
6116 LoIdx = 0;
6117 HiIdx = 2;
6118 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006119 int Idx = PermMask[i];
6120 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006121 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006122 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006123 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006124 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006125 LoIdx++;
6126 } else {
6127 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006128 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006129 HiIdx++;
6130 }
6131 }
6132
Nate Begeman9008ca62009-04-27 18:41:29 +00006133 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6134 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6135 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006136 for (unsigned i = 0; i != 4; ++i) {
6137 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006139 } else {
6140 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006141 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006142 }
6143 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006144 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006145}
6146
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006147static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006148 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006149 V = V.getOperand(0);
6150 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6151 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006152 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6153 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6154 // BUILD_VECTOR (load), undef
6155 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006156 if (MayFoldLoad(V))
6157 return true;
6158 return false;
6159}
6160
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006161// FIXME: the version above should always be used. Since there's
6162// a bug where several vector shuffles can't be folded because the
6163// DAG is not updated during lowering and a node claims to have two
6164// uses while it only has one, use this version, and let isel match
6165// another instruction if the load really happens to have more than
6166// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006167// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006168static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006169 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006170 V = V.getOperand(0);
6171 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6172 V = V.getOperand(0);
6173 if (ISD::isNormalLoad(V.getNode()))
6174 return true;
6175 return false;
6176}
6177
6178/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6179/// a vector extract, and if both can be later optimized into a single load.
6180/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6181/// here because otherwise a target specific shuffle node is going to be
6182/// emitted for this shuffle, and the optimization not done.
6183/// FIXME: This is probably not the best approach, but fix the problem
6184/// until the right path is decided.
6185static
6186bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6187 const TargetLowering &TLI) {
6188 EVT VT = V.getValueType();
6189 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6190
6191 // Be sure that the vector shuffle is present in a pattern like this:
6192 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6193 if (!V.hasOneUse())
6194 return false;
6195
6196 SDNode *N = *V.getNode()->use_begin();
6197 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6198 return false;
6199
6200 SDValue EltNo = N->getOperand(1);
6201 if (!isa<ConstantSDNode>(EltNo))
6202 return false;
6203
6204 // If the bit convert changed the number of elements, it is unsafe
6205 // to examine the mask.
6206 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006207 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006208 EVT SrcVT = V.getOperand(0).getValueType();
6209 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6210 return false;
6211 V = V.getOperand(0);
6212 HasShuffleIntoBitcast = true;
6213 }
6214
6215 // Select the input vector, guarding against out of range extract vector.
6216 unsigned NumElems = VT.getVectorNumElements();
6217 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6218 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6219 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6220
6221 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006222 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006223 V = V.getOperand(0);
6224
6225 if (ISD::isNormalLoad(V.getNode())) {
6226 // Is the original load suitable?
6227 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6228
6229 // FIXME: avoid the multi-use bug that is preventing lots of
6230 // of foldings to be detected, this is still wrong of course, but
6231 // give the temporary desired behavior, and if it happens that
6232 // the load has real more uses, during isel it will not fold, and
6233 // will generate poor code.
6234 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6235 return false;
6236
6237 if (!HasShuffleIntoBitcast)
6238 return true;
6239
6240 // If there's a bitcast before the shuffle, check if the load type and
6241 // alignment is valid.
6242 unsigned Align = LN0->getAlignment();
6243 unsigned NewAlign =
6244 TLI.getTargetData()->getABITypeAlignment(
6245 VT.getTypeForEVT(*DAG.getContext()));
6246
6247 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6248 return false;
6249 }
6250
6251 return true;
6252}
6253
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006254static
Evan Cheng835580f2010-10-07 20:50:20 +00006255SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6256 EVT VT = Op.getValueType();
6257
6258 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006259 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6260 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006261 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6262 V1, DAG));
6263}
6264
6265static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006266SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006267 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006268 SDValue V1 = Op.getOperand(0);
6269 SDValue V2 = Op.getOperand(1);
6270 EVT VT = Op.getValueType();
6271
6272 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6273
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006274 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006275 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6276
Evan Cheng0899f5c2011-08-31 02:05:24 +00006277 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6278 return DAG.getNode(ISD::BITCAST, dl, VT,
6279 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6280 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6281 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006282}
6283
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006284static
6285SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6286 SDValue V1 = Op.getOperand(0);
6287 SDValue V2 = Op.getOperand(1);
6288 EVT VT = Op.getValueType();
6289
6290 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6291 "unsupported shuffle type");
6292
6293 if (V2.getOpcode() == ISD::UNDEF)
6294 V2 = V1;
6295
6296 // v4i32 or v4f32
6297 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6298}
6299
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006300static inline unsigned getSHUFPOpcode(EVT VT) {
6301 switch(VT.getSimpleVT().SimpleTy) {
6302 case MVT::v8i32: // Use fp unit for int unpack.
6303 case MVT::v8f32:
6304 case MVT::v4i32: // Use fp unit for int unpack.
6305 case MVT::v4f32: return X86ISD::SHUFPS;
6306 case MVT::v4i64: // Use fp unit for int unpack.
6307 case MVT::v4f64:
6308 case MVT::v2i64: // Use fp unit for int unpack.
6309 case MVT::v2f64: return X86ISD::SHUFPD;
6310 default:
6311 llvm_unreachable("Unknown type for shufp*");
6312 }
6313 return 0;
6314}
6315
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006316static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006317SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006318 SDValue V1 = Op.getOperand(0);
6319 SDValue V2 = Op.getOperand(1);
6320 EVT VT = Op.getValueType();
6321 unsigned NumElems = VT.getVectorNumElements();
6322
6323 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6324 // operand of these instructions is only memory, so check if there's a
6325 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6326 // same masks.
6327 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006328
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006329 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006330 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006331 CanFoldLoad = true;
6332
6333 // When V1 is a load, it can be folded later into a store in isel, example:
6334 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6335 // turns into:
6336 // (MOVLPSmr addr:$src1, VR128:$src2)
6337 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006338 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006339 CanFoldLoad = true;
6340
Dan Gohman65fd6562011-11-03 21:49:52 +00006341 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006342 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006343 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006344 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6345
6346 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006347 // If we don't care about the second element, procede to use movss.
6348 if (SVOp->getMaskElt(1) != -1)
6349 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006350 }
6351
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006352 // movl and movlp will both match v2i64, but v2i64 is never matched by
6353 // movl earlier because we make it strict to avoid messing with the movlp load
6354 // folding logic (see the code above getMOVLP call). Match it here then,
6355 // this is horrible, but will stay like this until we move all shuffle
6356 // matching to x86 specific nodes. Note that for the 1st condition all
6357 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006358 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006359 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6360 // as to remove this logic from here, as much as possible
6361 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006362 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006363 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006364 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006365
6366 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6367
6368 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006369 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006370 X86::getShuffleSHUFImmediate(SVOp), DAG);
6371}
6372
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006373static
6374SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006375 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006376 const X86Subtarget *Subtarget) {
6377 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6378 EVT VT = Op.getValueType();
6379 DebugLoc dl = Op.getDebugLoc();
6380 SDValue V1 = Op.getOperand(0);
6381 SDValue V2 = Op.getOperand(1);
6382
6383 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006384 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006385
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006386 // Handle splat operations
6387 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006388 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006389 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006390 // Special case, this is the only place now where it's allowed to return
6391 // a vector_shuffle operation without using a target specific node, because
6392 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6393 // this be moved to DAGCombine instead?
6394 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006395 return Op;
6396
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006397 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006398 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006399 if (Subtarget->hasAVX() && LD.getNode())
6400 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006401
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006402 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006403 if ((Size == 128 && NumElem <= 4) ||
6404 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006405 return SDValue();
6406
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006407 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006408 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006409 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006410
6411 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6412 // do it!
6413 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6414 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6415 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006416 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006417 } else if ((VT == MVT::v4i32 ||
6418 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006419 // FIXME: Figure out a cleaner way to do this.
6420 // Try to make use of movq to zero out the top part.
6421 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6422 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6423 if (NewOp.getNode()) {
6424 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6425 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6426 DAG, Subtarget, dl);
6427 }
6428 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6429 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6430 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6431 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6432 DAG, Subtarget, dl);
6433 }
6434 }
6435 return SDValue();
6436}
6437
Dan Gohman475871a2008-07-27 21:46:04 +00006438SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006439X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006440 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006441 SDValue V1 = Op.getOperand(0);
6442 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006443 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006444 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006445 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006446 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006447 bool V1IsSplat = false;
6448 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006449 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006450 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006451 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006452 MachineFunction &MF = DAG.getMachineFunction();
6453 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006454
Craig Topper3426a3e2011-11-14 06:46:21 +00006455 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006456
Craig Topper38034c52011-11-26 22:55:48 +00006457 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6458
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006459 // Vector shuffle lowering takes 3 steps:
6460 //
6461 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6462 // narrowing and commutation of operands should be handled.
6463 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6464 // shuffle nodes.
6465 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6466 // so the shuffle can be broken into other shuffles and the legalizer can
6467 // try the lowering again.
6468 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006469 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006470 // be matched during isel, all of them must be converted to a target specific
6471 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006472
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006473 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6474 // narrowing and commutation of operands should be handled. The actual code
6475 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006476 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006477 if (NewOp.getNode())
6478 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006479
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006480 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6481 // unpckh_undef). Only use pshufd if speed is more important than size.
6482 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper34671b82011-12-06 08:21:25 +00006483 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006484 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper34671b82011-12-06 08:21:25 +00006485 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006486
Craig Topperc0d82852011-11-22 00:44:41 +00006487 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006488 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006489 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006490
Dale Johannesen0488fb62010-09-30 23:57:10 +00006491 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006492 return getMOVHighToLow(Op, dl, DAG);
6493
6494 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006495 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006496 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006497 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006498
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006499 if (X86::isPSHUFDMask(SVOp)) {
6500 // The actual implementation will match the mask in the if above and then
6501 // during isel it can match several different instructions, not only pshufd
6502 // as its name says, sad but true, emulate the behavior for now...
6503 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6504 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6505
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006506 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6507
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006508 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006509 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6510
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006511 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6512 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006513 }
Eric Christopherfd179292009-08-27 18:07:15 +00006514
Evan Chengf26ffe92008-05-29 08:22:04 +00006515 // Check if this can be converted into a logical shift.
6516 bool isLeft = false;
6517 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006518 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006519 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006520 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006521 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006522 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006523 EVT EltVT = VT.getVectorElementType();
6524 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006525 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006526 }
Eric Christopherfd179292009-08-27 18:07:15 +00006527
Nate Begeman9008ca62009-04-27 18:41:29 +00006528 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006529 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006530 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006531 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006532 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006533 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6534
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006535 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006536 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6537 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006538 }
Eric Christopherfd179292009-08-27 18:07:15 +00006539
Nate Begeman9008ca62009-04-27 18:41:29 +00006540 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006541 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006542 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006543
Dale Johannesen0488fb62010-09-30 23:57:10 +00006544 if (X86::isMOVHLPSMask(SVOp))
6545 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006546
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006547 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006548 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006549
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006550 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006551 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006552
Dale Johannesen0488fb62010-09-30 23:57:10 +00006553 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006554 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006555
Nate Begeman9008ca62009-04-27 18:41:29 +00006556 if (ShouldXformToMOVHLPS(SVOp) ||
6557 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6558 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006559
Evan Chengf26ffe92008-05-29 08:22:04 +00006560 if (isShift) {
6561 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006562 EVT EltVT = VT.getVectorElementType();
6563 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006564 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006565 }
Eric Christopherfd179292009-08-27 18:07:15 +00006566
Evan Cheng9eca5e82006-10-25 21:49:50 +00006567 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006568 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6569 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006570 V1IsSplat = isSplatVector(V1.getNode());
6571 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006572
Chris Lattner8a594482007-11-25 00:24:49 +00006573 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006574 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006575 Op = CommuteVectorShuffle(SVOp, DAG);
6576 SVOp = cast<ShuffleVectorSDNode>(Op);
6577 V1 = SVOp->getOperand(0);
6578 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006579 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006580 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006581 }
6582
Craig Topperbeabc6c2011-12-05 06:56:46 +00006583 SmallVector<int, 32> M;
6584 SVOp->getMask(M);
6585
6586 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006587 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006588 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006589 return V1;
6590 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6591 // the instruction selector will not match, so get a canonical MOVL with
6592 // swapped operands to undo the commute.
6593 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006594 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006595
Craig Topperbeabc6c2011-12-05 06:56:46 +00006596 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006597 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006598
Craig Topperbeabc6c2011-12-05 06:56:46 +00006599 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006600 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006601
Evan Cheng9bbbb982006-10-25 20:48:19 +00006602 if (V2IsSplat) {
6603 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006604 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006605 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006606 SDValue NewMask = NormalizeMask(SVOp, DAG);
6607 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6608 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006609 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006610 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006611 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006612 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006613 }
6614 }
6615 }
6616
Evan Cheng9eca5e82006-10-25 21:49:50 +00006617 if (Commuted) {
6618 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006619 // FIXME: this seems wrong.
6620 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6621 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006622
Craig Topperc0d82852011-11-22 00:44:41 +00006623 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006624 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006625
Craig Topperc0d82852011-11-22 00:44:41 +00006626 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006627 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006628 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006629
Nate Begeman9008ca62009-04-27 18:41:29 +00006630 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006631 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6632 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006633 return CommuteVectorShuffle(SVOp, DAG);
6634
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006635 // The checks below are all present in isShuffleMaskLegal, but they are
6636 // inlined here right now to enable us to directly emit target specific
6637 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006638
Craig Topperc0d82852011-11-22 00:44:41 +00006639 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006640 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006641 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006642 DAG);
6643
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006644 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6645 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006646 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006647 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006648 }
6649
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006650 if (isPSHUFHWMask(M, VT))
6651 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6652 X86::getShufflePSHUFHWImmediate(SVOp),
6653 DAG);
6654
6655 if (isPSHUFLWMask(M, VT))
6656 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6657 X86::getShufflePSHUFLWImmediate(SVOp),
6658 DAG);
6659
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006660 if (isSHUFPMask(M, VT))
6661 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6662 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006663
Craig Topperbeabc6c2011-12-05 06:56:46 +00006664 if (isUNPCKL_v_undef_Mask(M, VT))
Craig Topper34671b82011-12-06 08:21:25 +00006665 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topperbeabc6c2011-12-05 06:56:46 +00006666 if (isUNPCKH_v_undef_Mask(M, VT))
Craig Topper34671b82011-12-06 08:21:25 +00006667 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006668
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006669 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006670 // Generate target specific nodes for 128 or 256-bit shuffles only
6671 // supported in the AVX instruction set.
6672 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006673
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006674 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006675 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006676 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6677
Craig Topper70b883b2011-11-28 10:14:51 +00006678 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006679 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006680 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006681 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006682
Craig Topper70b883b2011-11-28 10:14:51 +00006683 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006684 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006685 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006686 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006687
Craig Topper70b883b2011-11-28 10:14:51 +00006688 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006689 if (isVSHUFPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006690 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006691 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006692
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006693 //===--------------------------------------------------------------------===//
6694 // Since no target specific shuffle was selected for this generic one,
6695 // lower it into other known shuffles. FIXME: this isn't true yet, but
6696 // this is the plan.
6697 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006698
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006699 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6700 if (VT == MVT::v8i16) {
6701 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6702 if (NewOp.getNode())
6703 return NewOp;
6704 }
6705
6706 if (VT == MVT::v16i8) {
6707 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6708 if (NewOp.getNode())
6709 return NewOp;
6710 }
6711
6712 // Handle all 128-bit wide vectors with 4 elements, and match them with
6713 // several different shuffle types.
6714 if (NumElems == 4 && VT.getSizeInBits() == 128)
6715 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6716
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006717 // Handle general 256-bit shuffles
6718 if (VT.is256BitVector())
6719 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6720
Dan Gohman475871a2008-07-27 21:46:04 +00006721 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006722}
6723
Dan Gohman475871a2008-07-27 21:46:04 +00006724SDValue
6725X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006726 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006727 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006728 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006729
6730 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6731 return SDValue();
6732
Duncan Sands83ec4b62008-06-06 12:08:01 +00006733 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006735 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006736 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006737 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006738 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006739 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006740 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6741 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6742 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006743 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6744 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006745 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006747 Op.getOperand(0)),
6748 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006749 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006750 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006751 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006752 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006753 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006755 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6756 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006757 // result has a single use which is a store or a bitcast to i32. And in
6758 // the case of a store, it's not worth it if the index is a constant 0,
6759 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006760 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006761 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006762 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006763 if ((User->getOpcode() != ISD::STORE ||
6764 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6765 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006766 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006768 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006769 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006770 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006771 Op.getOperand(0)),
6772 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006773 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006774 } else if (VT == MVT::i32 || VT == MVT::i64) {
6775 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006776 if (isa<ConstantSDNode>(Op.getOperand(1)))
6777 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006778 }
Dan Gohman475871a2008-07-27 21:46:04 +00006779 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006780}
6781
6782
Dan Gohman475871a2008-07-27 21:46:04 +00006783SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006784X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6785 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006786 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006787 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788
David Greene74a579d2011-02-10 16:57:36 +00006789 SDValue Vec = Op.getOperand(0);
6790 EVT VecVT = Vec.getValueType();
6791
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006792 // If this is a 256-bit vector result, first extract the 128-bit vector and
6793 // then extract the element from the 128-bit vector.
6794 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006795 DebugLoc dl = Op.getNode()->getDebugLoc();
6796 unsigned NumElems = VecVT.getVectorNumElements();
6797 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006798 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6799
6800 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006801 bool Upper = IdxVal >= NumElems/2;
6802 Vec = Extract128BitVector(Vec,
6803 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006804
David Greene74a579d2011-02-10 16:57:36 +00006805 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006806 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006807 }
6808
6809 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6810
Craig Topperc0d82852011-11-22 00:44:41 +00006811 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006812 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006813 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006814 return Res;
6815 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006816
Owen Andersone50ed302009-08-10 22:56:29 +00006817 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006818 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006820 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006821 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006822 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006823 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006824 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6825 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006826 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006828 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006829 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006830 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006831 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006832 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006833 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006835 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006836 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006837 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006838 if (Idx == 0)
6839 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006840
Evan Cheng0db9fe62006-04-25 20:13:52 +00006841 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006842 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006843 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006844 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006845 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006846 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006847 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006848 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006849 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6850 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6851 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006852 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853 if (Idx == 0)
6854 return Op;
6855
6856 // UNPCKHPD the element to the lowest double word, then movsd.
6857 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6858 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006859 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006860 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006861 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006862 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006863 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006864 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 }
6866
Dan Gohman475871a2008-07-27 21:46:04 +00006867 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868}
6869
Dan Gohman475871a2008-07-27 21:46:04 +00006870SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006871X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6872 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006873 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006874 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006875 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006876
Dan Gohman475871a2008-07-27 21:46:04 +00006877 SDValue N0 = Op.getOperand(0);
6878 SDValue N1 = Op.getOperand(1);
6879 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006880
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006881 if (VT.getSizeInBits() == 256)
6882 return SDValue();
6883
Dan Gohman8a55ce42009-09-23 21:02:20 +00006884 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006885 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006886 unsigned Opc;
6887 if (VT == MVT::v8i16)
6888 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006889 else if (VT == MVT::v16i8)
6890 Opc = X86ISD::PINSRB;
6891 else
6892 Opc = X86ISD::PINSRB;
6893
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6895 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006896 if (N1.getValueType() != MVT::i32)
6897 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6898 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006899 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006900 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006901 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006902 // Bits [7:6] of the constant are the source select. This will always be
6903 // zero here. The DAG Combiner may combine an extract_elt index into these
6904 // bits. For example (insert (extract, 3), 2) could be matched by putting
6905 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006906 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006907 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006908 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006909 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006910 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006911 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006912 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006913 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006914 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6915 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006916 // PINSR* works with constant index.
6917 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006918 }
Dan Gohman475871a2008-07-27 21:46:04 +00006919 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006920}
6921
Dan Gohman475871a2008-07-27 21:46:04 +00006922SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006923X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006924 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006925 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006926
David Greene6b381262011-02-09 15:32:06 +00006927 DebugLoc dl = Op.getDebugLoc();
6928 SDValue N0 = Op.getOperand(0);
6929 SDValue N1 = Op.getOperand(1);
6930 SDValue N2 = Op.getOperand(2);
6931
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006932 // If this is a 256-bit vector result, first extract the 128-bit vector,
6933 // insert the element into the extracted half and then place it back.
6934 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006935 if (!isa<ConstantSDNode>(N2))
6936 return SDValue();
6937
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006938 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006939 unsigned NumElems = VT.getVectorNumElements();
6940 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006941 bool Upper = IdxVal >= NumElems/2;
6942 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6943 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006944
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006945 // Insert the element into the desired half.
6946 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6947 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006948
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006949 // Insert the changed part back to the 256-bit vector
6950 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006951 }
6952
Craig Topperc0d82852011-11-22 00:44:41 +00006953 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006954 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6955
Dan Gohman8a55ce42009-09-23 21:02:20 +00006956 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006957 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006958
Dan Gohman8a55ce42009-09-23 21:02:20 +00006959 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006960 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6961 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006962 if (N1.getValueType() != MVT::i32)
6963 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6964 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006965 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006966 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006967 }
Dan Gohman475871a2008-07-27 21:46:04 +00006968 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006969}
6970
Dan Gohman475871a2008-07-27 21:46:04 +00006971SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006972X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006973 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006974 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006975 EVT OpVT = Op.getValueType();
6976
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006977 // If this is a 256-bit vector result, first insert into a 128-bit
6978 // vector and then insert into the 256-bit vector.
6979 if (OpVT.getSizeInBits() > 128) {
6980 // Insert into a 128-bit vector.
6981 EVT VT128 = EVT::getVectorVT(*Context,
6982 OpVT.getVectorElementType(),
6983 OpVT.getVectorNumElements() / 2);
6984
6985 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6986
6987 // Insert the 128-bit vector.
6988 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6989 DAG.getConstant(0, MVT::i32),
6990 DAG, dl);
6991 }
6992
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006993 if (Op.getValueType() == MVT::v1i64 &&
6994 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006995 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006996
Owen Anderson825b72b2009-08-11 20:47:22 +00006997 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006998 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6999 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007000 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007001 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007002}
7003
David Greene91585092011-01-26 15:38:49 +00007004// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7005// a simple subregister reference or explicit instructions to grab
7006// upper bits of a vector.
7007SDValue
7008X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7009 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007010 DebugLoc dl = Op.getNode()->getDebugLoc();
7011 SDValue Vec = Op.getNode()->getOperand(0);
7012 SDValue Idx = Op.getNode()->getOperand(1);
7013
7014 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7015 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7016 return Extract128BitVector(Vec, Idx, DAG, dl);
7017 }
David Greene91585092011-01-26 15:38:49 +00007018 }
7019 return SDValue();
7020}
7021
David Greenecfe33c42011-01-26 19:13:22 +00007022// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7023// simple superregister reference or explicit instructions to insert
7024// the upper bits of a vector.
7025SDValue
7026X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7027 if (Subtarget->hasAVX()) {
7028 DebugLoc dl = Op.getNode()->getDebugLoc();
7029 SDValue Vec = Op.getNode()->getOperand(0);
7030 SDValue SubVec = Op.getNode()->getOperand(1);
7031 SDValue Idx = Op.getNode()->getOperand(2);
7032
7033 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7034 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007035 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007036 }
7037 }
7038 return SDValue();
7039}
7040
Bill Wendling056292f2008-09-16 21:48:12 +00007041// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7042// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7043// one of the above mentioned nodes. It has to be wrapped because otherwise
7044// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7045// be used to form addressing mode. These wrapped nodes will be selected
7046// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007047SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007048X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007049 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007050
Chris Lattner41621a22009-06-26 19:22:52 +00007051 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7052 // global base reg.
7053 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007054 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007055 CodeModel::Model M = getTargetMachine().getCodeModel();
7056
Chris Lattner4f066492009-07-11 20:29:19 +00007057 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007058 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007059 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007060 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007061 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007062 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007063 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007064
Evan Cheng1606e8e2009-03-13 07:51:59 +00007065 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007066 CP->getAlignment(),
7067 CP->getOffset(), OpFlag);
7068 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007069 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007070 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007071 if (OpFlag) {
7072 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007073 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007074 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007075 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007076 }
7077
7078 return Result;
7079}
7080
Dan Gohmand858e902010-04-17 15:26:15 +00007081SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007082 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007083
Chris Lattner18c59872009-06-27 04:16:01 +00007084 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7085 // global base reg.
7086 unsigned char OpFlag = 0;
7087 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007088 CodeModel::Model M = getTargetMachine().getCodeModel();
7089
Chris Lattner4f066492009-07-11 20:29:19 +00007090 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007091 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007092 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007093 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007094 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007095 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007096 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007097
Chris Lattner18c59872009-06-27 04:16:01 +00007098 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7099 OpFlag);
7100 DebugLoc DL = JT->getDebugLoc();
7101 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007102
Chris Lattner18c59872009-06-27 04:16:01 +00007103 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007104 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007105 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7106 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007107 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007108 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007109
Chris Lattner18c59872009-06-27 04:16:01 +00007110 return Result;
7111}
7112
7113SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007114X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007115 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007116
Chris Lattner18c59872009-06-27 04:16:01 +00007117 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7118 // global base reg.
7119 unsigned char OpFlag = 0;
7120 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007121 CodeModel::Model M = getTargetMachine().getCodeModel();
7122
Chris Lattner4f066492009-07-11 20:29:19 +00007123 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007124 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7125 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7126 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007127 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007128 } else if (Subtarget->isPICStyleGOT()) {
7129 OpFlag = X86II::MO_GOT;
7130 } else if (Subtarget->isPICStyleStubPIC()) {
7131 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7132 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7133 OpFlag = X86II::MO_DARWIN_NONLAZY;
7134 }
Eric Christopherfd179292009-08-27 18:07:15 +00007135
Chris Lattner18c59872009-06-27 04:16:01 +00007136 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007137
Chris Lattner18c59872009-06-27 04:16:01 +00007138 DebugLoc DL = Op.getDebugLoc();
7139 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007140
7141
Chris Lattner18c59872009-06-27 04:16:01 +00007142 // With PIC, the address is actually $g + Offset.
7143 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007144 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007145 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7146 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007147 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007148 Result);
7149 }
Eric Christopherfd179292009-08-27 18:07:15 +00007150
Eli Friedman586272d2011-08-11 01:48:05 +00007151 // For symbols that require a load from a stub to get the address, emit the
7152 // load.
7153 if (isGlobalStubReference(OpFlag))
7154 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007155 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007156
Chris Lattner18c59872009-06-27 04:16:01 +00007157 return Result;
7158}
7159
Dan Gohman475871a2008-07-27 21:46:04 +00007160SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007161X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007162 // Create the TargetBlockAddressAddress node.
7163 unsigned char OpFlags =
7164 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007165 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007166 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007167 DebugLoc dl = Op.getDebugLoc();
7168 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7169 /*isTarget=*/true, OpFlags);
7170
Dan Gohmanf705adb2009-10-30 01:28:02 +00007171 if (Subtarget->isPICStyleRIPRel() &&
7172 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007173 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7174 else
7175 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007176
Dan Gohman29cbade2009-11-20 23:18:13 +00007177 // With PIC, the address is actually $g + Offset.
7178 if (isGlobalRelativeToPICBase(OpFlags)) {
7179 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7180 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7181 Result);
7182 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007183
7184 return Result;
7185}
7186
7187SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007188X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007189 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007190 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007191 // Create the TargetGlobalAddress node, folding in the constant
7192 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007193 unsigned char OpFlags =
7194 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007195 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007196 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007197 if (OpFlags == X86II::MO_NO_FLAG &&
7198 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007199 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007200 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007201 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007202 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007203 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007204 }
Eric Christopherfd179292009-08-27 18:07:15 +00007205
Chris Lattner4f066492009-07-11 20:29:19 +00007206 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007207 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007208 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7209 else
7210 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007211
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007212 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007213 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007214 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7215 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007216 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007218
Chris Lattner36c25012009-07-10 07:34:39 +00007219 // For globals that require a load from a stub to get the address, emit the
7220 // load.
7221 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007222 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007223 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007224
Dan Gohman6520e202008-10-18 02:06:02 +00007225 // If there was a non-zero offset that we didn't fold, create an explicit
7226 // addition for it.
7227 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007228 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007229 DAG.getConstant(Offset, getPointerTy()));
7230
Evan Cheng0db9fe62006-04-25 20:13:52 +00007231 return Result;
7232}
7233
Evan Chengda43bcf2008-09-24 00:05:32 +00007234SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007235X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007236 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007237 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007238 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007239}
7240
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007241static SDValue
7242GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007243 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007244 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007245 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007246 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007247 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007248 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007249 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007250 GA->getOffset(),
7251 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007252 if (InFlag) {
7253 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007254 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007255 } else {
7256 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007257 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007258 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007259
7260 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007261 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007262
Rafael Espindola15f1b662009-04-24 12:59:40 +00007263 SDValue Flag = Chain.getValue(1);
7264 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007265}
7266
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007267// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007268static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007269LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007270 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007271 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007272 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7273 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007274 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007275 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007276 InFlag = Chain.getValue(1);
7277
Chris Lattnerb903bed2009-06-26 21:20:29 +00007278 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007279}
7280
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007281// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007282static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007283LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007284 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007285 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7286 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007287}
7288
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007289// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7290// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007291static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007292 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007293 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007294 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007295
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007296 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7297 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7298 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007299
Michael J. Spencerec38de22010-10-10 22:04:20 +00007300 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007301 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007302 MachinePointerInfo(Ptr),
7303 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007304
Chris Lattnerb903bed2009-06-26 21:20:29 +00007305 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007306 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7307 // initialexec.
7308 unsigned WrapperKind = X86ISD::Wrapper;
7309 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007310 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007311 } else if (is64Bit) {
7312 assert(model == TLSModel::InitialExec);
7313 OperandFlags = X86II::MO_GOTTPOFF;
7314 WrapperKind = X86ISD::WrapperRIP;
7315 } else {
7316 assert(model == TLSModel::InitialExec);
7317 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007318 }
Eric Christopherfd179292009-08-27 18:07:15 +00007319
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007320 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7321 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007322 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007323 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007324 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007325 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007326
Rafael Espindola9a580232009-02-27 13:37:18 +00007327 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007328 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007329 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007330
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007331 // The address of the thread local variable is the add of the thread
7332 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007333 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007334}
7335
Dan Gohman475871a2008-07-27 21:46:04 +00007336SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007337X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007338
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007339 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007340 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007341
Eric Christopher30ef0e52010-06-03 04:07:48 +00007342 if (Subtarget->isTargetELF()) {
7343 // TODO: implement the "local dynamic" model
7344 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007345
Eric Christopher30ef0e52010-06-03 04:07:48 +00007346 // If GV is an alias then use the aliasee for determining
7347 // thread-localness.
7348 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7349 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007350
7351 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007352 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007353
Eric Christopher30ef0e52010-06-03 04:07:48 +00007354 switch (model) {
7355 case TLSModel::GeneralDynamic:
7356 case TLSModel::LocalDynamic: // not implemented
7357 if (Subtarget->is64Bit())
7358 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7359 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007360
Eric Christopher30ef0e52010-06-03 04:07:48 +00007361 case TLSModel::InitialExec:
7362 case TLSModel::LocalExec:
7363 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7364 Subtarget->is64Bit());
7365 }
7366 } else if (Subtarget->isTargetDarwin()) {
7367 // Darwin only has one model of TLS. Lower to that.
7368 unsigned char OpFlag = 0;
7369 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7370 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007371
Eric Christopher30ef0e52010-06-03 04:07:48 +00007372 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7373 // global base reg.
7374 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7375 !Subtarget->is64Bit();
7376 if (PIC32)
7377 OpFlag = X86II::MO_TLVP_PIC_BASE;
7378 else
7379 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007380 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007381 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007382 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007383 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007384 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007385
Eric Christopher30ef0e52010-06-03 04:07:48 +00007386 // With PIC32, the address is actually $g + Offset.
7387 if (PIC32)
7388 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7389 DAG.getNode(X86ISD::GlobalBaseReg,
7390 DebugLoc(), getPointerTy()),
7391 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007392
Eric Christopher30ef0e52010-06-03 04:07:48 +00007393 // Lowering the machine isd will make sure everything is in the right
7394 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007395 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007396 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007397 SDValue Args[] = { Chain, Offset };
7398 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007399
Eric Christopher30ef0e52010-06-03 04:07:48 +00007400 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7401 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7402 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007403
Eric Christopher30ef0e52010-06-03 04:07:48 +00007404 // And our return value (tls address) is in the standard call return value
7405 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007406 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007407 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7408 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007409 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007410
Eric Christopher30ef0e52010-06-03 04:07:48 +00007411 assert(false &&
7412 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007413
Torok Edwinc23197a2009-07-14 16:55:14 +00007414 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007415 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007416}
7417
Evan Cheng0db9fe62006-04-25 20:13:52 +00007418
Nadav Rotem43012222011-05-11 08:12:09 +00007419/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007420/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007421SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007422 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007423 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007424 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007425 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007426 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007427 SDValue ShOpLo = Op.getOperand(0);
7428 SDValue ShOpHi = Op.getOperand(1);
7429 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007430 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007432 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007433
Dan Gohman475871a2008-07-27 21:46:04 +00007434 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007435 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007436 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7437 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007438 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007439 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7440 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007441 }
Evan Chenge3413162006-01-09 18:33:28 +00007442
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7444 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007445 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007447
Dan Gohman475871a2008-07-27 21:46:04 +00007448 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007449 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007450 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7451 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007452
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007453 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007454 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7455 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007456 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007457 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7458 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007459 }
7460
Dan Gohman475871a2008-07-27 21:46:04 +00007461 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007462 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007463}
Evan Chenga3195e82006-01-12 22:54:21 +00007464
Dan Gohmand858e902010-04-17 15:26:15 +00007465SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7466 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007467 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007468
Dale Johannesen0488fb62010-09-30 23:57:10 +00007469 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007470 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007471
Owen Anderson825b72b2009-08-11 20:47:22 +00007472 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007473 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007474
Eli Friedman36df4992009-05-27 00:47:34 +00007475 // These are really Legal; return the operand so the caller accepts it as
7476 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007477 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007478 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007480 Subtarget->is64Bit()) {
7481 return Op;
7482 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007483
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007484 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007485 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007486 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007487 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007488 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007489 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007490 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007491 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007492 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007493 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7494}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007495
Owen Andersone50ed302009-08-10 22:56:29 +00007496SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007497 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007498 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007499 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007500 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007501 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007502 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007503 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007504 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007505 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007506 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007507
Chris Lattner492a43e2010-09-22 01:28:21 +00007508 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007509
Stuart Hastings84be9582011-06-02 15:57:11 +00007510 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7511 MachineMemOperand *MMO;
7512 if (FI) {
7513 int SSFI = FI->getIndex();
7514 MMO =
7515 DAG.getMachineFunction()
7516 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7517 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7518 } else {
7519 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7520 StackSlot = StackSlot.getOperand(1);
7521 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007522 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007523 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7524 X86ISD::FILD, DL,
7525 Tys, Ops, array_lengthof(Ops),
7526 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007527
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007528 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007529 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007530 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007531
7532 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7533 // shouldn't be necessary except that RFP cannot be live across
7534 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007535 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007536 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7537 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007538 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007540 SDValue Ops[] = {
7541 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7542 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007543 MachineMemOperand *MMO =
7544 DAG.getMachineFunction()
7545 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007546 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007547
Chris Lattner492a43e2010-09-22 01:28:21 +00007548 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7549 Ops, array_lengthof(Ops),
7550 Op.getValueType(), MMO);
7551 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007552 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007553 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007554 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007555
Evan Cheng0db9fe62006-04-25 20:13:52 +00007556 return Result;
7557}
7558
Bill Wendling8b8a6362009-01-17 03:56:04 +00007559// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007560SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7561 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007562 // This algorithm is not obvious. Here it is in C code, more or less:
7563 /*
7564 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7565 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7566 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007567
Bill Wendling8b8a6362009-01-17 03:56:04 +00007568 // Copy ints to xmm registers.
7569 __m128i xh = _mm_cvtsi32_si128( hi );
7570 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007571
Bill Wendling8b8a6362009-01-17 03:56:04 +00007572 // Combine into low half of a single xmm register.
7573 __m128i x = _mm_unpacklo_epi32( xh, xl );
7574 __m128d d;
7575 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007576
Bill Wendling8b8a6362009-01-17 03:56:04 +00007577 // Merge in appropriate exponents to give the integer bits the right
7578 // magnitude.
7579 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007580
Bill Wendling8b8a6362009-01-17 03:56:04 +00007581 // Subtract away the biases to deal with the IEEE-754 double precision
7582 // implicit 1.
7583 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007584
Bill Wendling8b8a6362009-01-17 03:56:04 +00007585 // All conversions up to here are exact. The correctly rounded result is
7586 // calculated using the current rounding mode using the following
7587 // horizontal add.
7588 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7589 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7590 // store doesn't really need to be here (except
7591 // maybe to zero the other double)
7592 return sd;
7593 }
7594 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007595
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007596 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007597 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007598
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007599 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007600 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007601 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7602 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7603 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7604 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007605 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007606 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007607
Chad Rosier01d426e2011-12-15 01:16:09 +00007608 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007609 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007610 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007611 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007612 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007613 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007614 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007615
Owen Anderson825b72b2009-08-11 20:47:22 +00007616 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7617 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007618 Op.getOperand(0),
7619 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7621 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007622 Op.getOperand(0),
7623 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007624 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7625 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007626 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007627 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007629 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007630 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007631 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007632 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007634
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007635 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007636 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7638 DAG.getUNDEF(MVT::v2f64), ShufMask);
7639 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7640 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007641 DAG.getIntPtrConstant(0));
7642}
7643
Bill Wendling8b8a6362009-01-17 03:56:04 +00007644// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007645SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7646 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007647 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007648 // FP constant to bias correct the final result.
7649 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007651
7652 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007654 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007655
Eli Friedmanf3704762011-08-29 21:15:46 +00007656 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007657 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7658 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007659
Owen Anderson825b72b2009-08-11 20:47:22 +00007660 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007661 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007662 DAG.getIntPtrConstant(0));
7663
7664 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007666 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007667 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007669 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007670 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 MVT::v2f64, Bias)));
7672 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007673 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007674 DAG.getIntPtrConstant(0));
7675
7676 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007678
7679 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007680 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007681
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007683 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007684 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007686 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007687 }
7688
7689 // Handle final rounding.
7690 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007691}
7692
Dan Gohmand858e902010-04-17 15:26:15 +00007693SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7694 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007695 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007696 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007697
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007698 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007699 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7700 // the optimization here.
7701 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007702 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007703
Owen Andersone50ed302009-08-10 22:56:29 +00007704 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007705 EVT DstVT = Op.getValueType();
7706 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007707 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007708 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007709 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007710
7711 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007713 if (SrcVT == MVT::i32) {
7714 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7715 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7716 getPointerTy(), StackSlot, WordOff);
7717 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007718 StackSlot, MachinePointerInfo(),
7719 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007721 OffsetSlot, MachinePointerInfo(),
7722 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007723 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7724 return Fild;
7725 }
7726
7727 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7728 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007729 StackSlot, MachinePointerInfo(),
7730 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007731 // For i64 source, we need to add the appropriate power of 2 if the input
7732 // was negative. This is the same as the optimization in
7733 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7734 // we must be careful to do the computation in x87 extended precision, not
7735 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007736 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7737 MachineMemOperand *MMO =
7738 DAG.getMachineFunction()
7739 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7740 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007741
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007742 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7743 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007744 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7745 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007746
7747 APInt FF(32, 0x5F800000ULL);
7748
7749 // Check whether the sign bit is set.
7750 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7751 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7752 ISD::SETLT);
7753
7754 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7755 SDValue FudgePtr = DAG.getConstantPool(
7756 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7757 getPointerTy());
7758
7759 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7760 SDValue Zero = DAG.getIntPtrConstant(0);
7761 SDValue Four = DAG.getIntPtrConstant(4);
7762 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7763 Zero, Four);
7764 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7765
7766 // Load the value out, extending it from f32 to f80.
7767 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007768 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007769 FudgePtr, MachinePointerInfo::getConstantPool(),
7770 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007771 // Extend everything to 80 bits to force it to be done on x87.
7772 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7773 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007774}
7775
Dan Gohman475871a2008-07-27 21:46:04 +00007776std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007777FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007778 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007779
Owen Andersone50ed302009-08-10 22:56:29 +00007780 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007781
7782 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7784 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007785 }
7786
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7788 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007789 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007790
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007791 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007793 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007794 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007795 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007796 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007797 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007798 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007799
Evan Cheng87c89352007-10-15 20:11:21 +00007800 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7801 // stack slot.
7802 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007803 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007804 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007805 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007806
Michael J. Spencerec38de22010-10-10 22:04:20 +00007807
7808
Evan Cheng0db9fe62006-04-25 20:13:52 +00007809 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007810 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007811 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7813 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7814 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007815 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007816
Dan Gohman475871a2008-07-27 21:46:04 +00007817 SDValue Chain = DAG.getEntryNode();
7818 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007819 EVT TheVT = Op.getOperand(0).getValueType();
7820 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007821 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007822 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007823 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007824 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007826 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007827 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007828 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007829
Chris Lattner492a43e2010-09-22 01:28:21 +00007830 MachineMemOperand *MMO =
7831 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7832 MachineMemOperand::MOLoad, MemSize, MemSize);
7833 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7834 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007835 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007836 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007837 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7838 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007839
Chris Lattner07290932010-09-22 01:05:16 +00007840 MachineMemOperand *MMO =
7841 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7842 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007843
Evan Cheng0db9fe62006-04-25 20:13:52 +00007844 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007845 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007846 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7847 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007848
Chris Lattner27a6c732007-11-24 07:07:01 +00007849 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007850}
7851
Dan Gohmand858e902010-04-17 15:26:15 +00007852SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7853 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007854 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007855 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007856
Eli Friedman948e95a2009-05-23 09:59:16 +00007857 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007858 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007859 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7860 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007861
Chris Lattner27a6c732007-11-24 07:07:01 +00007862 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007863 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007864 FIST, StackSlot, MachinePointerInfo(),
7865 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007866}
7867
Dan Gohmand858e902010-04-17 15:26:15 +00007868SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7869 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007870 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7871 SDValue FIST = Vals.first, StackSlot = Vals.second;
7872 assert(FIST.getNode() && "Unexpected failure");
7873
7874 // Load the result.
7875 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007876 FIST, StackSlot, MachinePointerInfo(),
7877 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007878}
7879
Dan Gohmand858e902010-04-17 15:26:15 +00007880SDValue X86TargetLowering::LowerFABS(SDValue Op,
7881 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007882 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007883 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007884 EVT VT = Op.getValueType();
7885 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007886 if (VT.isVector())
7887 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007888 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007889 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007890 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007891 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007892 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007893 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007894 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007895 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007896 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007897 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007898 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007899 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007900 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007901 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007902}
7903
Dan Gohmand858e902010-04-17 15:26:15 +00007904SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007905 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007906 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007907 EVT VT = Op.getValueType();
7908 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007909 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7910 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007911 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007912 NumElts = VT.getVectorNumElements();
7913 }
7914 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007915 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007916 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007917 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007918 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007919 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007920 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007921 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007922 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007923 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007924 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007925 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007926 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007927 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007928 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007929 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007930 DAG.getNode(ISD::XOR, dl, XORVT,
7931 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007932 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007933 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007934 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007935 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007936 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007937}
7938
Dan Gohmand858e902010-04-17 15:26:15 +00007939SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007940 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007941 SDValue Op0 = Op.getOperand(0);
7942 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007943 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007944 EVT VT = Op.getValueType();
7945 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007946
7947 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007948 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007949 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007950 SrcVT = VT;
7951 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007952 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007953 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007954 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007955 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007956 }
7957
7958 // At this point the operands and the result should have the same
7959 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007960
Evan Cheng68c47cb2007-01-05 07:55:56 +00007961 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007962 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007964 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7965 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007966 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007967 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7968 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7969 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7970 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007971 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007972 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007973 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007974 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007975 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007976 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007977 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007978
7979 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007980 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007981 // Op0 is MVT::f32, Op1 is MVT::f64.
7982 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7983 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7984 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007985 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007987 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007988 }
7989
Evan Cheng73d6cf12007-01-05 21:37:56 +00007990 // Clear first operand sign bit.
7991 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007992 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007993 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7994 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007995 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007996 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7997 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7998 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7999 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008000 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008001 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008002 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008003 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008004 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008005 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008006 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008007
8008 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008009 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008010}
8011
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008012SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8013 SDValue N0 = Op.getOperand(0);
8014 DebugLoc dl = Op.getDebugLoc();
8015 EVT VT = Op.getValueType();
8016
8017 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8018 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8019 DAG.getConstant(1, VT));
8020 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8021}
8022
Dan Gohman076aee32009-03-04 19:44:21 +00008023/// Emit nodes that will be selected as "test Op0,Op0", or something
8024/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008025SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008026 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008027 DebugLoc dl = Op.getDebugLoc();
8028
Dan Gohman31125812009-03-07 01:58:32 +00008029 // CF and OF aren't always set the way we want. Determine which
8030 // of these we need.
8031 bool NeedCF = false;
8032 bool NeedOF = false;
8033 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008034 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008035 case X86::COND_A: case X86::COND_AE:
8036 case X86::COND_B: case X86::COND_BE:
8037 NeedCF = true;
8038 break;
8039 case X86::COND_G: case X86::COND_GE:
8040 case X86::COND_L: case X86::COND_LE:
8041 case X86::COND_O: case X86::COND_NO:
8042 NeedOF = true;
8043 break;
Dan Gohman31125812009-03-07 01:58:32 +00008044 }
8045
Dan Gohman076aee32009-03-04 19:44:21 +00008046 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008047 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8048 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008049 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8050 // Emit a CMP with 0, which is the TEST pattern.
8051 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8052 DAG.getConstant(0, Op.getValueType()));
8053
8054 unsigned Opcode = 0;
8055 unsigned NumOperands = 0;
8056 switch (Op.getNode()->getOpcode()) {
8057 case ISD::ADD:
8058 // Due to an isel shortcoming, be conservative if this add is likely to be
8059 // selected as part of a load-modify-store instruction. When the root node
8060 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8061 // uses of other nodes in the match, such as the ADD in this case. This
8062 // leads to the ADD being left around and reselected, with the result being
8063 // two adds in the output. Alas, even if none our users are stores, that
8064 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8065 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8066 // climbing the DAG back to the root, and it doesn't seem to be worth the
8067 // effort.
8068 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008069 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8070 if (UI->getOpcode() != ISD::CopyToReg &&
8071 UI->getOpcode() != ISD::SETCC &&
8072 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008073 goto default_case;
8074
8075 if (ConstantSDNode *C =
8076 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8077 // An add of one will be selected as an INC.
8078 if (C->getAPIntValue() == 1) {
8079 Opcode = X86ISD::INC;
8080 NumOperands = 1;
8081 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008082 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008083
8084 // An add of negative one (subtract of one) will be selected as a DEC.
8085 if (C->getAPIntValue().isAllOnesValue()) {
8086 Opcode = X86ISD::DEC;
8087 NumOperands = 1;
8088 break;
8089 }
Dan Gohman076aee32009-03-04 19:44:21 +00008090 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008091
8092 // Otherwise use a regular EFLAGS-setting add.
8093 Opcode = X86ISD::ADD;
8094 NumOperands = 2;
8095 break;
8096 case ISD::AND: {
8097 // If the primary and result isn't used, don't bother using X86ISD::AND,
8098 // because a TEST instruction will be better.
8099 bool NonFlagUse = false;
8100 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8101 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8102 SDNode *User = *UI;
8103 unsigned UOpNo = UI.getOperandNo();
8104 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8105 // Look pass truncate.
8106 UOpNo = User->use_begin().getOperandNo();
8107 User = *User->use_begin();
8108 }
8109
8110 if (User->getOpcode() != ISD::BRCOND &&
8111 User->getOpcode() != ISD::SETCC &&
8112 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8113 NonFlagUse = true;
8114 break;
8115 }
Dan Gohman076aee32009-03-04 19:44:21 +00008116 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008117
8118 if (!NonFlagUse)
8119 break;
8120 }
8121 // FALL THROUGH
8122 case ISD::SUB:
8123 case ISD::OR:
8124 case ISD::XOR:
8125 // Due to the ISEL shortcoming noted above, be conservative if this op is
8126 // likely to be selected as part of a load-modify-store instruction.
8127 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8128 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8129 if (UI->getOpcode() == ISD::STORE)
8130 goto default_case;
8131
8132 // Otherwise use a regular EFLAGS-setting instruction.
8133 switch (Op.getNode()->getOpcode()) {
8134 default: llvm_unreachable("unexpected operator!");
8135 case ISD::SUB: Opcode = X86ISD::SUB; break;
8136 case ISD::OR: Opcode = X86ISD::OR; break;
8137 case ISD::XOR: Opcode = X86ISD::XOR; break;
8138 case ISD::AND: Opcode = X86ISD::AND; break;
8139 }
8140
8141 NumOperands = 2;
8142 break;
8143 case X86ISD::ADD:
8144 case X86ISD::SUB:
8145 case X86ISD::INC:
8146 case X86ISD::DEC:
8147 case X86ISD::OR:
8148 case X86ISD::XOR:
8149 case X86ISD::AND:
8150 return SDValue(Op.getNode(), 1);
8151 default:
8152 default_case:
8153 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008154 }
8155
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008156 if (Opcode == 0)
8157 // Emit a CMP with 0, which is the TEST pattern.
8158 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8159 DAG.getConstant(0, Op.getValueType()));
8160
8161 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8162 SmallVector<SDValue, 4> Ops;
8163 for (unsigned i = 0; i != NumOperands; ++i)
8164 Ops.push_back(Op.getOperand(i));
8165
8166 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8167 DAG.ReplaceAllUsesWith(Op, New);
8168 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008169}
8170
8171/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8172/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008173SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008174 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008175 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8176 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008177 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008178
8179 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008180 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008181}
8182
Evan Chengd40d03e2010-01-06 19:38:29 +00008183/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8184/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008185SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8186 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008187 SDValue Op0 = And.getOperand(0);
8188 SDValue Op1 = And.getOperand(1);
8189 if (Op0.getOpcode() == ISD::TRUNCATE)
8190 Op0 = Op0.getOperand(0);
8191 if (Op1.getOpcode() == ISD::TRUNCATE)
8192 Op1 = Op1.getOperand(0);
8193
Evan Chengd40d03e2010-01-06 19:38:29 +00008194 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008195 if (Op1.getOpcode() == ISD::SHL)
8196 std::swap(Op0, Op1);
8197 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008198 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8199 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008200 // If we looked past a truncate, check that it's only truncating away
8201 // known zeros.
8202 unsigned BitWidth = Op0.getValueSizeInBits();
8203 unsigned AndBitWidth = And.getValueSizeInBits();
8204 if (BitWidth > AndBitWidth) {
8205 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8206 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8207 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8208 return SDValue();
8209 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008210 LHS = Op1;
8211 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008212 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008213 } else if (Op1.getOpcode() == ISD::Constant) {
8214 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008215 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008216 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008217
8218 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008219 LHS = AndLHS.getOperand(0);
8220 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008221 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008222
8223 // Use BT if the immediate can't be encoded in a TEST instruction.
8224 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8225 LHS = AndLHS;
8226 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8227 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008228 }
Evan Cheng0488db92007-09-25 01:57:46 +00008229
Evan Chengd40d03e2010-01-06 19:38:29 +00008230 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008231 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008232 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008233 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008235 // Also promote i16 to i32 for performance / code size reason.
8236 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008237 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008238 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008239
Evan Chengd40d03e2010-01-06 19:38:29 +00008240 // If the operand types disagree, extend the shift amount to match. Since
8241 // BT ignores high bits (like shifts) we can use anyextend.
8242 if (LHS.getValueType() != RHS.getValueType())
8243 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008244
Evan Chengd40d03e2010-01-06 19:38:29 +00008245 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8246 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8247 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8248 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008249 }
8250
Evan Cheng54de3ea2010-01-05 06:52:31 +00008251 return SDValue();
8252}
8253
Dan Gohmand858e902010-04-17 15:26:15 +00008254SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008255
8256 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8257
Evan Cheng54de3ea2010-01-05 06:52:31 +00008258 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8259 SDValue Op0 = Op.getOperand(0);
8260 SDValue Op1 = Op.getOperand(1);
8261 DebugLoc dl = Op.getDebugLoc();
8262 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8263
8264 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008265 // Lower (X & (1 << N)) == 0 to BT(X, N).
8266 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8267 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008268 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008269 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008270 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008271 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8272 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8273 if (NewSetCC.getNode())
8274 return NewSetCC;
8275 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008276
Chris Lattner481eebc2010-12-19 21:23:48 +00008277 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8278 // these.
8279 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008280 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008281 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8282 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008283
Chris Lattner481eebc2010-12-19 21:23:48 +00008284 // If the input is a setcc, then reuse the input setcc or use a new one with
8285 // the inverted condition.
8286 if (Op0.getOpcode() == X86ISD::SETCC) {
8287 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8288 bool Invert = (CC == ISD::SETNE) ^
8289 cast<ConstantSDNode>(Op1)->isNullValue();
8290 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008291
Evan Cheng2c755ba2010-02-27 07:36:59 +00008292 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008293 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8294 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8295 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008296 }
8297
Evan Chenge5b51ac2010-04-17 06:13:15 +00008298 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008299 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008300 if (X86CC == X86::COND_INVALID)
8301 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008302
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008303 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008304 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008305 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008306}
8307
Craig Topper89af15e2011-09-18 08:03:58 +00008308// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008309// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008310static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008311 EVT VT = Op.getValueType();
8312
Duncan Sands28b77e92011-09-06 19:07:46 +00008313 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008314 "Unsupported value type for operation");
8315
8316 int NumElems = VT.getVectorNumElements();
8317 DebugLoc dl = Op.getDebugLoc();
8318 SDValue CC = Op.getOperand(2);
8319 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8320 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8321
8322 // Extract the LHS vectors
8323 SDValue LHS = Op.getOperand(0);
8324 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8325 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8326
8327 // Extract the RHS vectors
8328 SDValue RHS = Op.getOperand(1);
8329 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8330 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8331
8332 // Issue the operation on the smaller types and concatenate the result back
8333 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8334 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8335 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8336 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8337 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8338}
8339
8340
Dan Gohmand858e902010-04-17 15:26:15 +00008341SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008342 SDValue Cond;
8343 SDValue Op0 = Op.getOperand(0);
8344 SDValue Op1 = Op.getOperand(1);
8345 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008346 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008347 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8348 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008349 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008350
8351 if (isFP) {
8352 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008353 EVT EltVT = Op0.getValueType().getVectorElementType();
8354 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8355
8356 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008357 bool Swap = false;
8358
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008359 // SSE Condition code mapping:
8360 // 0 - EQ
8361 // 1 - LT
8362 // 2 - LE
8363 // 3 - UNORD
8364 // 4 - NEQ
8365 // 5 - NLT
8366 // 6 - NLE
8367 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008368 switch (SetCCOpcode) {
8369 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008370 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008371 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008372 case ISD::SETOGT:
8373 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008374 case ISD::SETLT:
8375 case ISD::SETOLT: SSECC = 1; break;
8376 case ISD::SETOGE:
8377 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008378 case ISD::SETLE:
8379 case ISD::SETOLE: SSECC = 2; break;
8380 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008381 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008382 case ISD::SETNE: SSECC = 4; break;
8383 case ISD::SETULE: Swap = true;
8384 case ISD::SETUGE: SSECC = 5; break;
8385 case ISD::SETULT: Swap = true;
8386 case ISD::SETUGT: SSECC = 6; break;
8387 case ISD::SETO: SSECC = 7; break;
8388 }
8389 if (Swap)
8390 std::swap(Op0, Op1);
8391
Nate Begemanfb8ead02008-07-25 19:05:58 +00008392 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008394 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008395 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008396 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8397 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008398 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008399 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008400 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008401 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8402 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008403 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008404 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008405 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008406 }
8407 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008408 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008409 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008410
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008411 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008412 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008413 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008414
Nate Begeman30a0de92008-07-17 16:51:19 +00008415 // We are handling one of the integer comparisons here. Since SSE only has
8416 // GT and EQ comparisons for integer, swapping operands and multiple
8417 // operations may be required for some comparisons.
8418 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8419 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008420
Craig Topper0a150352011-11-09 08:06:13 +00008421 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008422 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008423 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8424 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8425 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8426 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008428
Nate Begeman30a0de92008-07-17 16:51:19 +00008429 switch (SetCCOpcode) {
8430 default: break;
8431 case ISD::SETNE: Invert = true;
8432 case ISD::SETEQ: Opc = EQOpc; break;
8433 case ISD::SETLT: Swap = true;
8434 case ISD::SETGT: Opc = GTOpc; break;
8435 case ISD::SETGE: Swap = true;
8436 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8437 case ISD::SETULT: Swap = true;
8438 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8439 case ISD::SETUGE: Swap = true;
8440 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8441 }
8442 if (Swap)
8443 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008444
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008445 // Check that the operation in question is available (most are plain SSE2,
8446 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008447 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008448 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008449 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008450 return SDValue();
8451
Nate Begeman30a0de92008-07-17 16:51:19 +00008452 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8453 // bits of the inputs before performing those operations.
8454 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008455 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008456 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8457 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008458 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008459 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8460 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008461 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8462 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008463 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008464
Dale Johannesenace16102009-02-03 19:33:06 +00008465 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008466
8467 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008468 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008469 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008470
Nate Begeman30a0de92008-07-17 16:51:19 +00008471 return Result;
8472}
Evan Cheng0488db92007-09-25 01:57:46 +00008473
Evan Cheng370e5342008-12-03 08:38:43 +00008474// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008475static bool isX86LogicalCmp(SDValue Op) {
8476 unsigned Opc = Op.getNode()->getOpcode();
8477 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8478 return true;
8479 if (Op.getResNo() == 1 &&
8480 (Opc == X86ISD::ADD ||
8481 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008482 Opc == X86ISD::ADC ||
8483 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008484 Opc == X86ISD::SMUL ||
8485 Opc == X86ISD::UMUL ||
8486 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008487 Opc == X86ISD::DEC ||
8488 Opc == X86ISD::OR ||
8489 Opc == X86ISD::XOR ||
8490 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008491 return true;
8492
Chris Lattner9637d5b2010-12-05 07:49:54 +00008493 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8494 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008495
Dan Gohman076aee32009-03-04 19:44:21 +00008496 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008497}
8498
Chris Lattnera2b56002010-12-05 01:23:24 +00008499static bool isZero(SDValue V) {
8500 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8501 return C && C->isNullValue();
8502}
8503
Chris Lattner96908b12010-12-05 02:00:51 +00008504static bool isAllOnes(SDValue V) {
8505 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8506 return C && C->isAllOnesValue();
8507}
8508
Dan Gohmand858e902010-04-17 15:26:15 +00008509SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008510 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008511 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008512 SDValue Op1 = Op.getOperand(1);
8513 SDValue Op2 = Op.getOperand(2);
8514 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008515 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008516
Dan Gohman1a492952009-10-20 16:22:37 +00008517 if (Cond.getOpcode() == ISD::SETCC) {
8518 SDValue NewCond = LowerSETCC(Cond, DAG);
8519 if (NewCond.getNode())
8520 Cond = NewCond;
8521 }
Evan Cheng734503b2006-09-11 02:19:56 +00008522
Chris Lattnera2b56002010-12-05 01:23:24 +00008523 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008524 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008525 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008526 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008527 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008528 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8529 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008530 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008531
Chris Lattnera2b56002010-12-05 01:23:24 +00008532 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008533
8534 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008535 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8536 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008537
8538 SDValue CmpOp0 = Cmp.getOperand(0);
8539 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8540 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008541
Chris Lattner96908b12010-12-05 02:00:51 +00008542 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008543 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8544 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008545
Chris Lattner96908b12010-12-05 02:00:51 +00008546 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8547 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008548
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008549 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008550 if (N2C == 0 || !N2C->isNullValue())
8551 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8552 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008553 }
8554 }
8555
Chris Lattnera2b56002010-12-05 01:23:24 +00008556 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008557 if (Cond.getOpcode() == ISD::AND &&
8558 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8559 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008560 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008561 Cond = Cond.getOperand(0);
8562 }
8563
Evan Cheng3f41d662007-10-08 22:16:29 +00008564 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8565 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008566 unsigned CondOpcode = Cond.getOpcode();
8567 if (CondOpcode == X86ISD::SETCC ||
8568 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008569 CC = Cond.getOperand(0);
8570
Dan Gohman475871a2008-07-27 21:46:04 +00008571 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008572 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008573 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008574
Evan Cheng3f41d662007-10-08 22:16:29 +00008575 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008576 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008577 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008578 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008579
Chris Lattnerd1980a52009-03-12 06:52:53 +00008580 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8581 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008582 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008583 addTest = false;
8584 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008585 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8586 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8587 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8588 Cond.getOperand(0).getValueType() != MVT::i8)) {
8589 SDValue LHS = Cond.getOperand(0);
8590 SDValue RHS = Cond.getOperand(1);
8591 unsigned X86Opcode;
8592 unsigned X86Cond;
8593 SDVTList VTs;
8594 switch (CondOpcode) {
8595 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8596 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8597 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8598 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8599 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8600 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8601 default: llvm_unreachable("unexpected overflowing operator");
8602 }
8603 if (CondOpcode == ISD::UMULO)
8604 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8605 MVT::i32);
8606 else
8607 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8608
8609 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8610
8611 if (CondOpcode == ISD::UMULO)
8612 Cond = X86Op.getValue(2);
8613 else
8614 Cond = X86Op.getValue(1);
8615
8616 CC = DAG.getConstant(X86Cond, MVT::i8);
8617 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008618 }
8619
8620 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008621 // Look pass the truncate.
8622 if (Cond.getOpcode() == ISD::TRUNCATE)
8623 Cond = Cond.getOperand(0);
8624
8625 // We know the result of AND is compared against zero. Try to match
8626 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008627 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008628 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008629 if (NewSetCC.getNode()) {
8630 CC = NewSetCC.getOperand(0);
8631 Cond = NewSetCC.getOperand(1);
8632 addTest = false;
8633 }
8634 }
8635 }
8636
8637 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008638 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008639 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008640 }
8641
Benjamin Kramere915ff32010-12-22 23:09:28 +00008642 // a < b ? -1 : 0 -> RES = ~setcc_carry
8643 // a < b ? 0 : -1 -> RES = setcc_carry
8644 // a >= b ? -1 : 0 -> RES = setcc_carry
8645 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8646 if (Cond.getOpcode() == X86ISD::CMP) {
8647 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8648
8649 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8650 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8651 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8652 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8653 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8654 return DAG.getNOT(DL, Res, Res.getValueType());
8655 return Res;
8656 }
8657 }
8658
Evan Cheng0488db92007-09-25 01:57:46 +00008659 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8660 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008661 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008662 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008663 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008664}
8665
Evan Cheng370e5342008-12-03 08:38:43 +00008666// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8667// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8668// from the AND / OR.
8669static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8670 Opc = Op.getOpcode();
8671 if (Opc != ISD::OR && Opc != ISD::AND)
8672 return false;
8673 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8674 Op.getOperand(0).hasOneUse() &&
8675 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8676 Op.getOperand(1).hasOneUse());
8677}
8678
Evan Cheng961d6d42009-02-02 08:19:07 +00008679// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8680// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008681static bool isXor1OfSetCC(SDValue Op) {
8682 if (Op.getOpcode() != ISD::XOR)
8683 return false;
8684 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8685 if (N1C && N1C->getAPIntValue() == 1) {
8686 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8687 Op.getOperand(0).hasOneUse();
8688 }
8689 return false;
8690}
8691
Dan Gohmand858e902010-04-17 15:26:15 +00008692SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008693 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008694 SDValue Chain = Op.getOperand(0);
8695 SDValue Cond = Op.getOperand(1);
8696 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008697 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008698 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008699 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008700
Dan Gohman1a492952009-10-20 16:22:37 +00008701 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008702 // Check for setcc([su]{add,sub,mul}o == 0).
8703 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8704 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8705 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8706 Cond.getOperand(0).getResNo() == 1 &&
8707 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8708 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8709 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8710 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8711 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8712 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8713 Inverted = true;
8714 Cond = Cond.getOperand(0);
8715 } else {
8716 SDValue NewCond = LowerSETCC(Cond, DAG);
8717 if (NewCond.getNode())
8718 Cond = NewCond;
8719 }
Dan Gohman1a492952009-10-20 16:22:37 +00008720 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008721#if 0
8722 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008723 else if (Cond.getOpcode() == X86ISD::ADD ||
8724 Cond.getOpcode() == X86ISD::SUB ||
8725 Cond.getOpcode() == X86ISD::SMUL ||
8726 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008727 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008728#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008729
Evan Chengad9c0a32009-12-15 00:53:42 +00008730 // Look pass (and (setcc_carry (cmp ...)), 1).
8731 if (Cond.getOpcode() == ISD::AND &&
8732 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8733 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008734 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008735 Cond = Cond.getOperand(0);
8736 }
8737
Evan Cheng3f41d662007-10-08 22:16:29 +00008738 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8739 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008740 unsigned CondOpcode = Cond.getOpcode();
8741 if (CondOpcode == X86ISD::SETCC ||
8742 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008743 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008744
Dan Gohman475871a2008-07-27 21:46:04 +00008745 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008746 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008747 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008748 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008749 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008750 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008751 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008752 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008753 default: break;
8754 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008755 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008756 // These can only come from an arithmetic instruction with overflow,
8757 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008758 Cond = Cond.getNode()->getOperand(1);
8759 addTest = false;
8760 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008761 }
Evan Cheng0488db92007-09-25 01:57:46 +00008762 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008763 }
8764 CondOpcode = Cond.getOpcode();
8765 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8766 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8767 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8768 Cond.getOperand(0).getValueType() != MVT::i8)) {
8769 SDValue LHS = Cond.getOperand(0);
8770 SDValue RHS = Cond.getOperand(1);
8771 unsigned X86Opcode;
8772 unsigned X86Cond;
8773 SDVTList VTs;
8774 switch (CondOpcode) {
8775 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8776 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8777 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8778 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8779 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8780 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8781 default: llvm_unreachable("unexpected overflowing operator");
8782 }
8783 if (Inverted)
8784 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8785 if (CondOpcode == ISD::UMULO)
8786 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8787 MVT::i32);
8788 else
8789 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8790
8791 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8792
8793 if (CondOpcode == ISD::UMULO)
8794 Cond = X86Op.getValue(2);
8795 else
8796 Cond = X86Op.getValue(1);
8797
8798 CC = DAG.getConstant(X86Cond, MVT::i8);
8799 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008800 } else {
8801 unsigned CondOpc;
8802 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8803 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008804 if (CondOpc == ISD::OR) {
8805 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8806 // two branches instead of an explicit OR instruction with a
8807 // separate test.
8808 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008809 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008810 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008811 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008812 Chain, Dest, CC, Cmp);
8813 CC = Cond.getOperand(1).getOperand(0);
8814 Cond = Cmp;
8815 addTest = false;
8816 }
8817 } else { // ISD::AND
8818 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8819 // two branches instead of an explicit AND instruction with a
8820 // separate test. However, we only do this if this block doesn't
8821 // have a fall-through edge, because this requires an explicit
8822 // jmp when the condition is false.
8823 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008824 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008825 Op.getNode()->hasOneUse()) {
8826 X86::CondCode CCode =
8827 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8828 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008829 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008830 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008831 // Look for an unconditional branch following this conditional branch.
8832 // We need this because we need to reverse the successors in order
8833 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008834 if (User->getOpcode() == ISD::BR) {
8835 SDValue FalseBB = User->getOperand(1);
8836 SDNode *NewBR =
8837 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008838 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008839 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008840 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008841
Dale Johannesene4d209d2009-02-03 20:21:25 +00008842 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008843 Chain, Dest, CC, Cmp);
8844 X86::CondCode CCode =
8845 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8846 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008847 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008848 Cond = Cmp;
8849 addTest = false;
8850 }
8851 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008852 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008853 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8854 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8855 // It should be transformed during dag combiner except when the condition
8856 // is set by a arithmetics with overflow node.
8857 X86::CondCode CCode =
8858 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8859 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008860 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008861 Cond = Cond.getOperand(0).getOperand(1);
8862 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008863 } else if (Cond.getOpcode() == ISD::SETCC &&
8864 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8865 // For FCMP_OEQ, we can emit
8866 // two branches instead of an explicit AND instruction with a
8867 // separate test. However, we only do this if this block doesn't
8868 // have a fall-through edge, because this requires an explicit
8869 // jmp when the condition is false.
8870 if (Op.getNode()->hasOneUse()) {
8871 SDNode *User = *Op.getNode()->use_begin();
8872 // Look for an unconditional branch following this conditional branch.
8873 // We need this because we need to reverse the successors in order
8874 // to implement FCMP_OEQ.
8875 if (User->getOpcode() == ISD::BR) {
8876 SDValue FalseBB = User->getOperand(1);
8877 SDNode *NewBR =
8878 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8879 assert(NewBR == User);
8880 (void)NewBR;
8881 Dest = FalseBB;
8882
8883 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8884 Cond.getOperand(0), Cond.getOperand(1));
8885 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8886 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8887 Chain, Dest, CC, Cmp);
8888 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8889 Cond = Cmp;
8890 addTest = false;
8891 }
8892 }
8893 } else if (Cond.getOpcode() == ISD::SETCC &&
8894 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8895 // For FCMP_UNE, we can emit
8896 // two branches instead of an explicit AND instruction with a
8897 // separate test. However, we only do this if this block doesn't
8898 // have a fall-through edge, because this requires an explicit
8899 // jmp when the condition is false.
8900 if (Op.getNode()->hasOneUse()) {
8901 SDNode *User = *Op.getNode()->use_begin();
8902 // Look for an unconditional branch following this conditional branch.
8903 // We need this because we need to reverse the successors in order
8904 // to implement FCMP_UNE.
8905 if (User->getOpcode() == ISD::BR) {
8906 SDValue FalseBB = User->getOperand(1);
8907 SDNode *NewBR =
8908 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8909 assert(NewBR == User);
8910 (void)NewBR;
8911
8912 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8913 Cond.getOperand(0), Cond.getOperand(1));
8914 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8915 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8916 Chain, Dest, CC, Cmp);
8917 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8918 Cond = Cmp;
8919 addTest = false;
8920 Dest = FalseBB;
8921 }
8922 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008923 }
Evan Cheng0488db92007-09-25 01:57:46 +00008924 }
8925
8926 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008927 // Look pass the truncate.
8928 if (Cond.getOpcode() == ISD::TRUNCATE)
8929 Cond = Cond.getOperand(0);
8930
8931 // We know the result of AND is compared against zero. Try to match
8932 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008933 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008934 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8935 if (NewSetCC.getNode()) {
8936 CC = NewSetCC.getOperand(0);
8937 Cond = NewSetCC.getOperand(1);
8938 addTest = false;
8939 }
8940 }
8941 }
8942
8943 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008944 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008945 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008946 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008947 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008948 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008949}
8950
Anton Korobeynikove060b532007-04-17 19:34:00 +00008951
8952// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8953// Calls to _alloca is needed to probe the stack when allocating more than 4k
8954// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8955// that the guard pages used by the OS virtual memory manager are allocated in
8956// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008957SDValue
8958X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008959 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008960 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008961 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008962 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008963 "are being used");
8964 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008965 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008966
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008967 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008968 SDValue Chain = Op.getOperand(0);
8969 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008970 // FIXME: Ensure alignment here
8971
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008972 bool Is64Bit = Subtarget->is64Bit();
8973 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008974
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008975 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008976 MachineFunction &MF = DAG.getMachineFunction();
8977 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008978
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008979 if (Is64Bit) {
8980 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008981 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008982 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008983
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008984 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8985 I != E; I++)
8986 if (I->hasNestAttr())
8987 report_fatal_error("Cannot use segmented stacks with functions that "
8988 "have nested arguments.");
8989 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008990
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008991 const TargetRegisterClass *AddrRegClass =
8992 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8993 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8994 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8995 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8996 DAG.getRegister(Vreg, SPTy));
8997 SDValue Ops1[2] = { Value, Chain };
8998 return DAG.getMergeValues(Ops1, 2, dl);
8999 } else {
9000 SDValue Flag;
9001 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009002
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009003 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9004 Flag = Chain.getValue(1);
9005 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009006
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009007 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9008 Flag = Chain.getValue(1);
9009
9010 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9011
9012 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9013 return DAG.getMergeValues(Ops1, 2, dl);
9014 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009015}
9016
Dan Gohmand858e902010-04-17 15:26:15 +00009017SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009018 MachineFunction &MF = DAG.getMachineFunction();
9019 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9020
Dan Gohman69de1932008-02-06 22:27:42 +00009021 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009022 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009023
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009024 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009025 // vastart just stores the address of the VarArgsFrameIndex slot into the
9026 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009027 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9028 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009029 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9030 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009031 }
9032
9033 // __va_list_tag:
9034 // gp_offset (0 - 6 * 8)
9035 // fp_offset (48 - 48 + 8 * 16)
9036 // overflow_arg_area (point to parameters coming in memory).
9037 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009038 SmallVector<SDValue, 8> MemOps;
9039 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009040 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009041 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009042 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9043 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009044 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009045 MemOps.push_back(Store);
9046
9047 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009048 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009049 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009050 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009051 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9052 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009053 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009054 MemOps.push_back(Store);
9055
9056 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009057 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009058 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009059 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9060 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009061 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9062 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009063 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009064 MemOps.push_back(Store);
9065
9066 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009067 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009068 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009069 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9070 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009071 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9072 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009073 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009074 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009076}
9077
Dan Gohmand858e902010-04-17 15:26:15 +00009078SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009079 assert(Subtarget->is64Bit() &&
9080 "LowerVAARG only handles 64-bit va_arg!");
9081 assert((Subtarget->isTargetLinux() ||
9082 Subtarget->isTargetDarwin()) &&
9083 "Unhandled target in LowerVAARG");
9084 assert(Op.getNode()->getNumOperands() == 4);
9085 SDValue Chain = Op.getOperand(0);
9086 SDValue SrcPtr = Op.getOperand(1);
9087 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9088 unsigned Align = Op.getConstantOperandVal(3);
9089 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009090
Dan Gohman320afb82010-10-12 18:00:49 +00009091 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009092 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009093 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9094 uint8_t ArgMode;
9095
9096 // Decide which area this value should be read from.
9097 // TODO: Implement the AMD64 ABI in its entirety. This simple
9098 // selection mechanism works only for the basic types.
9099 if (ArgVT == MVT::f80) {
9100 llvm_unreachable("va_arg for f80 not yet implemented");
9101 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9102 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9103 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9104 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9105 } else {
9106 llvm_unreachable("Unhandled argument type in LowerVAARG");
9107 }
9108
9109 if (ArgMode == 2) {
9110 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009111 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009112 !(DAG.getMachineFunction()
9113 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009114 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009115 }
9116
9117 // Insert VAARG_64 node into the DAG
9118 // VAARG_64 returns two values: Variable Argument Address, Chain
9119 SmallVector<SDValue, 11> InstOps;
9120 InstOps.push_back(Chain);
9121 InstOps.push_back(SrcPtr);
9122 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9123 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9124 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9125 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9126 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9127 VTs, &InstOps[0], InstOps.size(),
9128 MVT::i64,
9129 MachinePointerInfo(SV),
9130 /*Align=*/0,
9131 /*Volatile=*/false,
9132 /*ReadMem=*/true,
9133 /*WriteMem=*/true);
9134 Chain = VAARG.getValue(1);
9135
9136 // Load the next argument and return it
9137 return DAG.getLoad(ArgVT, dl,
9138 Chain,
9139 VAARG,
9140 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009141 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009142}
9143
Dan Gohmand858e902010-04-17 15:26:15 +00009144SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009145 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009146 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009147 SDValue Chain = Op.getOperand(0);
9148 SDValue DstPtr = Op.getOperand(1);
9149 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009150 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9151 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009152 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009153
Chris Lattnere72f2022010-09-21 05:40:29 +00009154 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009155 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009156 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009157 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009158}
9159
Dan Gohman475871a2008-07-27 21:46:04 +00009160SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009161X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009162 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009163 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009164 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009165 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009166 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009167 case Intrinsic::x86_sse_comieq_ss:
9168 case Intrinsic::x86_sse_comilt_ss:
9169 case Intrinsic::x86_sse_comile_ss:
9170 case Intrinsic::x86_sse_comigt_ss:
9171 case Intrinsic::x86_sse_comige_ss:
9172 case Intrinsic::x86_sse_comineq_ss:
9173 case Intrinsic::x86_sse_ucomieq_ss:
9174 case Intrinsic::x86_sse_ucomilt_ss:
9175 case Intrinsic::x86_sse_ucomile_ss:
9176 case Intrinsic::x86_sse_ucomigt_ss:
9177 case Intrinsic::x86_sse_ucomige_ss:
9178 case Intrinsic::x86_sse_ucomineq_ss:
9179 case Intrinsic::x86_sse2_comieq_sd:
9180 case Intrinsic::x86_sse2_comilt_sd:
9181 case Intrinsic::x86_sse2_comile_sd:
9182 case Intrinsic::x86_sse2_comigt_sd:
9183 case Intrinsic::x86_sse2_comige_sd:
9184 case Intrinsic::x86_sse2_comineq_sd:
9185 case Intrinsic::x86_sse2_ucomieq_sd:
9186 case Intrinsic::x86_sse2_ucomilt_sd:
9187 case Intrinsic::x86_sse2_ucomile_sd:
9188 case Intrinsic::x86_sse2_ucomigt_sd:
9189 case Intrinsic::x86_sse2_ucomige_sd:
9190 case Intrinsic::x86_sse2_ucomineq_sd: {
9191 unsigned Opc = 0;
9192 ISD::CondCode CC = ISD::SETCC_INVALID;
9193 switch (IntNo) {
9194 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009195 case Intrinsic::x86_sse_comieq_ss:
9196 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009197 Opc = X86ISD::COMI;
9198 CC = ISD::SETEQ;
9199 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009200 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009201 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009202 Opc = X86ISD::COMI;
9203 CC = ISD::SETLT;
9204 break;
9205 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009206 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009207 Opc = X86ISD::COMI;
9208 CC = ISD::SETLE;
9209 break;
9210 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009211 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009212 Opc = X86ISD::COMI;
9213 CC = ISD::SETGT;
9214 break;
9215 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009216 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009217 Opc = X86ISD::COMI;
9218 CC = ISD::SETGE;
9219 break;
9220 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009221 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009222 Opc = X86ISD::COMI;
9223 CC = ISD::SETNE;
9224 break;
9225 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009226 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009227 Opc = X86ISD::UCOMI;
9228 CC = ISD::SETEQ;
9229 break;
9230 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009231 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009232 Opc = X86ISD::UCOMI;
9233 CC = ISD::SETLT;
9234 break;
9235 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009236 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009237 Opc = X86ISD::UCOMI;
9238 CC = ISD::SETLE;
9239 break;
9240 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009241 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009242 Opc = X86ISD::UCOMI;
9243 CC = ISD::SETGT;
9244 break;
9245 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009246 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009247 Opc = X86ISD::UCOMI;
9248 CC = ISD::SETGE;
9249 break;
9250 case Intrinsic::x86_sse_ucomineq_ss:
9251 case Intrinsic::x86_sse2_ucomineq_sd:
9252 Opc = X86ISD::UCOMI;
9253 CC = ISD::SETNE;
9254 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009255 }
Evan Cheng734503b2006-09-11 02:19:56 +00009256
Dan Gohman475871a2008-07-27 21:46:04 +00009257 SDValue LHS = Op.getOperand(1);
9258 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009259 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009260 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009261 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9262 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9263 DAG.getConstant(X86CC, MVT::i8), Cond);
9264 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009265 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009266 // Arithmetic intrinsics.
9267 case Intrinsic::x86_sse3_hadd_ps:
9268 case Intrinsic::x86_sse3_hadd_pd:
9269 case Intrinsic::x86_avx_hadd_ps_256:
9270 case Intrinsic::x86_avx_hadd_pd_256:
9271 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9272 Op.getOperand(1), Op.getOperand(2));
9273 case Intrinsic::x86_sse3_hsub_ps:
9274 case Intrinsic::x86_sse3_hsub_pd:
9275 case Intrinsic::x86_avx_hsub_ps_256:
9276 case Intrinsic::x86_avx_hsub_pd_256:
9277 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9278 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009279 case Intrinsic::x86_avx2_psllv_d:
9280 case Intrinsic::x86_avx2_psllv_q:
9281 case Intrinsic::x86_avx2_psllv_d_256:
9282 case Intrinsic::x86_avx2_psllv_q_256:
9283 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9284 Op.getOperand(1), Op.getOperand(2));
9285 case Intrinsic::x86_avx2_psrlv_d:
9286 case Intrinsic::x86_avx2_psrlv_q:
9287 case Intrinsic::x86_avx2_psrlv_d_256:
9288 case Intrinsic::x86_avx2_psrlv_q_256:
9289 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9290 Op.getOperand(1), Op.getOperand(2));
9291 case Intrinsic::x86_avx2_psrav_d:
9292 case Intrinsic::x86_avx2_psrav_d_256:
9293 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9294 Op.getOperand(1), Op.getOperand(2));
9295
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009296 // ptest and testp intrinsics. The intrinsic these come from are designed to
9297 // return an integer value, not just an instruction so lower it to the ptest
9298 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009299 case Intrinsic::x86_sse41_ptestz:
9300 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009301 case Intrinsic::x86_sse41_ptestnzc:
9302 case Intrinsic::x86_avx_ptestz_256:
9303 case Intrinsic::x86_avx_ptestc_256:
9304 case Intrinsic::x86_avx_ptestnzc_256:
9305 case Intrinsic::x86_avx_vtestz_ps:
9306 case Intrinsic::x86_avx_vtestc_ps:
9307 case Intrinsic::x86_avx_vtestnzc_ps:
9308 case Intrinsic::x86_avx_vtestz_pd:
9309 case Intrinsic::x86_avx_vtestc_pd:
9310 case Intrinsic::x86_avx_vtestnzc_pd:
9311 case Intrinsic::x86_avx_vtestz_ps_256:
9312 case Intrinsic::x86_avx_vtestc_ps_256:
9313 case Intrinsic::x86_avx_vtestnzc_ps_256:
9314 case Intrinsic::x86_avx_vtestz_pd_256:
9315 case Intrinsic::x86_avx_vtestc_pd_256:
9316 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9317 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009318 unsigned X86CC = 0;
9319 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009320 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009321 case Intrinsic::x86_avx_vtestz_ps:
9322 case Intrinsic::x86_avx_vtestz_pd:
9323 case Intrinsic::x86_avx_vtestz_ps_256:
9324 case Intrinsic::x86_avx_vtestz_pd_256:
9325 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009326 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009327 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009328 // ZF = 1
9329 X86CC = X86::COND_E;
9330 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009331 case Intrinsic::x86_avx_vtestc_ps:
9332 case Intrinsic::x86_avx_vtestc_pd:
9333 case Intrinsic::x86_avx_vtestc_ps_256:
9334 case Intrinsic::x86_avx_vtestc_pd_256:
9335 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009336 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009337 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009338 // CF = 1
9339 X86CC = X86::COND_B;
9340 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009341 case Intrinsic::x86_avx_vtestnzc_ps:
9342 case Intrinsic::x86_avx_vtestnzc_pd:
9343 case Intrinsic::x86_avx_vtestnzc_ps_256:
9344 case Intrinsic::x86_avx_vtestnzc_pd_256:
9345 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009346 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009347 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009348 // ZF and CF = 0
9349 X86CC = X86::COND_A;
9350 break;
9351 }
Eric Christopherfd179292009-08-27 18:07:15 +00009352
Eric Christopher71c67532009-07-29 00:28:05 +00009353 SDValue LHS = Op.getOperand(1);
9354 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009355 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9356 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009357 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9358 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9359 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009360 }
Evan Cheng5759f972008-05-04 09:15:50 +00009361
9362 // Fix vector shift instructions where the last operand is a non-immediate
9363 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009364 case Intrinsic::x86_avx2_pslli_w:
9365 case Intrinsic::x86_avx2_pslli_d:
9366 case Intrinsic::x86_avx2_pslli_q:
9367 case Intrinsic::x86_avx2_psrli_w:
9368 case Intrinsic::x86_avx2_psrli_d:
9369 case Intrinsic::x86_avx2_psrli_q:
9370 case Intrinsic::x86_avx2_psrai_w:
9371 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009372 case Intrinsic::x86_sse2_pslli_w:
9373 case Intrinsic::x86_sse2_pslli_d:
9374 case Intrinsic::x86_sse2_pslli_q:
9375 case Intrinsic::x86_sse2_psrli_w:
9376 case Intrinsic::x86_sse2_psrli_d:
9377 case Intrinsic::x86_sse2_psrli_q:
9378 case Intrinsic::x86_sse2_psrai_w:
9379 case Intrinsic::x86_sse2_psrai_d:
9380 case Intrinsic::x86_mmx_pslli_w:
9381 case Intrinsic::x86_mmx_pslli_d:
9382 case Intrinsic::x86_mmx_pslli_q:
9383 case Intrinsic::x86_mmx_psrli_w:
9384 case Intrinsic::x86_mmx_psrli_d:
9385 case Intrinsic::x86_mmx_psrli_q:
9386 case Intrinsic::x86_mmx_psrai_w:
9387 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009388 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009389 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009390 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009391
9392 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009393 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009394 switch (IntNo) {
9395 case Intrinsic::x86_sse2_pslli_w:
9396 NewIntNo = Intrinsic::x86_sse2_psll_w;
9397 break;
9398 case Intrinsic::x86_sse2_pslli_d:
9399 NewIntNo = Intrinsic::x86_sse2_psll_d;
9400 break;
9401 case Intrinsic::x86_sse2_pslli_q:
9402 NewIntNo = Intrinsic::x86_sse2_psll_q;
9403 break;
9404 case Intrinsic::x86_sse2_psrli_w:
9405 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9406 break;
9407 case Intrinsic::x86_sse2_psrli_d:
9408 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9409 break;
9410 case Intrinsic::x86_sse2_psrli_q:
9411 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9412 break;
9413 case Intrinsic::x86_sse2_psrai_w:
9414 NewIntNo = Intrinsic::x86_sse2_psra_w;
9415 break;
9416 case Intrinsic::x86_sse2_psrai_d:
9417 NewIntNo = Intrinsic::x86_sse2_psra_d;
9418 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009419 case Intrinsic::x86_avx2_pslli_w:
9420 NewIntNo = Intrinsic::x86_avx2_psll_w;
9421 break;
9422 case Intrinsic::x86_avx2_pslli_d:
9423 NewIntNo = Intrinsic::x86_avx2_psll_d;
9424 break;
9425 case Intrinsic::x86_avx2_pslli_q:
9426 NewIntNo = Intrinsic::x86_avx2_psll_q;
9427 break;
9428 case Intrinsic::x86_avx2_psrli_w:
9429 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9430 break;
9431 case Intrinsic::x86_avx2_psrli_d:
9432 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9433 break;
9434 case Intrinsic::x86_avx2_psrli_q:
9435 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9436 break;
9437 case Intrinsic::x86_avx2_psrai_w:
9438 NewIntNo = Intrinsic::x86_avx2_psra_w;
9439 break;
9440 case Intrinsic::x86_avx2_psrai_d:
9441 NewIntNo = Intrinsic::x86_avx2_psra_d;
9442 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009443 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009445 switch (IntNo) {
9446 case Intrinsic::x86_mmx_pslli_w:
9447 NewIntNo = Intrinsic::x86_mmx_psll_w;
9448 break;
9449 case Intrinsic::x86_mmx_pslli_d:
9450 NewIntNo = Intrinsic::x86_mmx_psll_d;
9451 break;
9452 case Intrinsic::x86_mmx_pslli_q:
9453 NewIntNo = Intrinsic::x86_mmx_psll_q;
9454 break;
9455 case Intrinsic::x86_mmx_psrli_w:
9456 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9457 break;
9458 case Intrinsic::x86_mmx_psrli_d:
9459 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9460 break;
9461 case Intrinsic::x86_mmx_psrli_q:
9462 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9463 break;
9464 case Intrinsic::x86_mmx_psrai_w:
9465 NewIntNo = Intrinsic::x86_mmx_psra_w;
9466 break;
9467 case Intrinsic::x86_mmx_psrai_d:
9468 NewIntNo = Intrinsic::x86_mmx_psra_d;
9469 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009470 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009471 }
9472 break;
9473 }
9474 }
Mon P Wangefa42202009-09-03 19:56:25 +00009475
9476 // The vector shift intrinsics with scalars uses 32b shift amounts but
9477 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9478 // to be zero.
9479 SDValue ShOps[4];
9480 ShOps[0] = ShAmt;
9481 ShOps[1] = DAG.getConstant(0, MVT::i32);
9482 if (ShAmtVT == MVT::v4i32) {
9483 ShOps[2] = DAG.getUNDEF(MVT::i32);
9484 ShOps[3] = DAG.getUNDEF(MVT::i32);
9485 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9486 } else {
9487 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009488// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009489 }
9490
Owen Andersone50ed302009-08-10 22:56:29 +00009491 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009492 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009493 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009494 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009495 Op.getOperand(1), ShAmt);
9496 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009497 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009498}
Evan Cheng72261582005-12-20 06:22:03 +00009499
Dan Gohmand858e902010-04-17 15:26:15 +00009500SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9501 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009502 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9503 MFI->setReturnAddressIsTaken(true);
9504
Bill Wendling64e87322009-01-16 19:25:27 +00009505 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009506 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009507
9508 if (Depth > 0) {
9509 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9510 SDValue Offset =
9511 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009512 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009513 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009514 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009515 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009516 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009517 }
9518
9519 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009520 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009521 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009522 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009523}
9524
Dan Gohmand858e902010-04-17 15:26:15 +00009525SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009526 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9527 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009528
Owen Andersone50ed302009-08-10 22:56:29 +00009529 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009530 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009531 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9532 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009533 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009534 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009535 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9536 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009537 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009538 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009539}
9540
Dan Gohman475871a2008-07-27 21:46:04 +00009541SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009542 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009543 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009544}
9545
Dan Gohmand858e902010-04-17 15:26:15 +00009546SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009547 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009548 SDValue Chain = Op.getOperand(0);
9549 SDValue Offset = Op.getOperand(1);
9550 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009551 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009552
Dan Gohmand8816272010-08-11 18:14:00 +00009553 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9554 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9555 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009556 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009557
Dan Gohmand8816272010-08-11 18:14:00 +00009558 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9559 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009560 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009561 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9562 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009563 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009564 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009565
Dale Johannesene4d209d2009-02-03 20:21:25 +00009566 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009567 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009568 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009569}
9570
Duncan Sands4a544a72011-09-06 13:37:06 +00009571SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9572 SelectionDAG &DAG) const {
9573 return Op.getOperand(0);
9574}
9575
9576SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9577 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009578 SDValue Root = Op.getOperand(0);
9579 SDValue Trmp = Op.getOperand(1); // trampoline
9580 SDValue FPtr = Op.getOperand(2); // nested function
9581 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009582 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009583
Dan Gohman69de1932008-02-06 22:27:42 +00009584 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009585
9586 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009587 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009588
9589 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009590 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9591 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009592
Evan Cheng0e6a0522011-07-18 20:57:22 +00009593 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9594 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009595
9596 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9597
9598 // Load the pointer to the nested function into R11.
9599 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009600 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009602 Addr, MachinePointerInfo(TrmpAddr),
9603 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009604
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9606 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009607 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9608 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009609 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009610
9611 // Load the 'nest' parameter value into R10.
9612 // R10 is specified in X86CallingConv.td
9613 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009614 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9615 DAG.getConstant(10, MVT::i64));
9616 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009617 Addr, MachinePointerInfo(TrmpAddr, 10),
9618 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009619
Owen Anderson825b72b2009-08-11 20:47:22 +00009620 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9621 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009622 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9623 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009624 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009625
9626 // Jump to the nested function.
9627 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009628 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9629 DAG.getConstant(20, MVT::i64));
9630 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009631 Addr, MachinePointerInfo(TrmpAddr, 20),
9632 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009633
9634 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009635 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9636 DAG.getConstant(22, MVT::i64));
9637 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009638 MachinePointerInfo(TrmpAddr, 22),
9639 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009640
Duncan Sands4a544a72011-09-06 13:37:06 +00009641 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009642 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009643 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009644 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009645 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009646 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009647
9648 switch (CC) {
9649 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009650 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009651 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009652 case CallingConv::X86_StdCall: {
9653 // Pass 'nest' parameter in ECX.
9654 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009655 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009656
9657 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009658 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009659 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009660
Chris Lattner58d74912008-03-12 17:45:29 +00009661 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009662 unsigned InRegCount = 0;
9663 unsigned Idx = 1;
9664
9665 for (FunctionType::param_iterator I = FTy->param_begin(),
9666 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009667 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009668 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009669 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009670
9671 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009672 report_fatal_error("Nest register in use - reduce number of inreg"
9673 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009674 }
9675 }
9676 break;
9677 }
9678 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009679 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009680 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009681 // Pass 'nest' parameter in EAX.
9682 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009683 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009684 break;
9685 }
9686
Dan Gohman475871a2008-07-27 21:46:04 +00009687 SDValue OutChains[4];
9688 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009689
Owen Anderson825b72b2009-08-11 20:47:22 +00009690 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9691 DAG.getConstant(10, MVT::i32));
9692 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009693
Chris Lattnera62fe662010-02-05 19:20:30 +00009694 // This is storing the opcode for MOV32ri.
9695 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009696 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009697 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009698 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009699 Trmp, MachinePointerInfo(TrmpAddr),
9700 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009701
Owen Anderson825b72b2009-08-11 20:47:22 +00009702 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9703 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009704 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9705 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009706 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009707
Chris Lattnera62fe662010-02-05 19:20:30 +00009708 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009709 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9710 DAG.getConstant(5, MVT::i32));
9711 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009712 MachinePointerInfo(TrmpAddr, 5),
9713 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009714
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9716 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009717 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9718 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009719 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009720
Duncan Sands4a544a72011-09-06 13:37:06 +00009721 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009722 }
9723}
9724
Dan Gohmand858e902010-04-17 15:26:15 +00009725SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9726 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009727 /*
9728 The rounding mode is in bits 11:10 of FPSR, and has the following
9729 settings:
9730 00 Round to nearest
9731 01 Round to -inf
9732 10 Round to +inf
9733 11 Round to 0
9734
9735 FLT_ROUNDS, on the other hand, expects the following:
9736 -1 Undefined
9737 0 Round to 0
9738 1 Round to nearest
9739 2 Round to +inf
9740 3 Round to -inf
9741
9742 To perform the conversion, we do:
9743 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9744 */
9745
9746 MachineFunction &MF = DAG.getMachineFunction();
9747 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009748 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009749 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009750 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009751 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009752
9753 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009754 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009755 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009756
Michael J. Spencerec38de22010-10-10 22:04:20 +00009757
Chris Lattner2156b792010-09-22 01:11:26 +00009758 MachineMemOperand *MMO =
9759 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9760 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009761
Chris Lattner2156b792010-09-22 01:11:26 +00009762 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9763 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9764 DAG.getVTList(MVT::Other),
9765 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009766
9767 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009768 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009769 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009770
9771 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009772 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009773 DAG.getNode(ISD::SRL, DL, MVT::i16,
9774 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 CWD, DAG.getConstant(0x800, MVT::i16)),
9776 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009777 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009778 DAG.getNode(ISD::SRL, DL, MVT::i16,
9779 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009780 CWD, DAG.getConstant(0x400, MVT::i16)),
9781 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009782
Dan Gohman475871a2008-07-27 21:46:04 +00009783 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009784 DAG.getNode(ISD::AND, DL, MVT::i16,
9785 DAG.getNode(ISD::ADD, DL, MVT::i16,
9786 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009787 DAG.getConstant(1, MVT::i16)),
9788 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009789
9790
Duncan Sands83ec4b62008-06-06 12:08:01 +00009791 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009792 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009793}
9794
Dan Gohmand858e902010-04-17 15:26:15 +00009795SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009796 EVT VT = Op.getValueType();
9797 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009798 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009799 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009800
9801 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009802 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009803 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009804 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009805 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009806 }
Evan Cheng18efe262007-12-14 02:13:44 +00009807
Evan Cheng152804e2007-12-14 08:30:15 +00009808 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009810 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009811
9812 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009813 SDValue Ops[] = {
9814 Op,
9815 DAG.getConstant(NumBits+NumBits-1, OpVT),
9816 DAG.getConstant(X86::COND_E, MVT::i8),
9817 Op.getValue(1)
9818 };
9819 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009820
9821 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009822 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009823
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 if (VT == MVT::i8)
9825 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009826 return Op;
9827}
9828
Dan Gohmand858e902010-04-17 15:26:15 +00009829SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009830 EVT VT = Op.getValueType();
9831 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009832 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009833 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009834
9835 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009836 if (VT == MVT::i8) {
9837 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009838 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009839 }
Evan Cheng152804e2007-12-14 08:30:15 +00009840
9841 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009842 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009843 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009844
9845 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009846 SDValue Ops[] = {
9847 Op,
9848 DAG.getConstant(NumBits, OpVT),
9849 DAG.getConstant(X86::COND_E, MVT::i8),
9850 Op.getValue(1)
9851 };
9852 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009853
Owen Anderson825b72b2009-08-11 20:47:22 +00009854 if (VT == MVT::i8)
9855 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009856 return Op;
9857}
9858
Craig Topper13894fa2011-08-24 06:14:18 +00009859// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9860// ones, and then concatenate the result back.
9861static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009862 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009863
9864 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9865 "Unsupported value type for operation");
9866
9867 int NumElems = VT.getVectorNumElements();
9868 DebugLoc dl = Op.getDebugLoc();
9869 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9870 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9871
9872 // Extract the LHS vectors
9873 SDValue LHS = Op.getOperand(0);
9874 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9875 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9876
9877 // Extract the RHS vectors
9878 SDValue RHS = Op.getOperand(1);
9879 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9880 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9881
9882 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9883 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9884
9885 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9886 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9887 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9888}
9889
9890SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9891 assert(Op.getValueType().getSizeInBits() == 256 &&
9892 Op.getValueType().isInteger() &&
9893 "Only handle AVX 256-bit vector integer operation");
9894 return Lower256IntArith(Op, DAG);
9895}
9896
9897SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9898 assert(Op.getValueType().getSizeInBits() == 256 &&
9899 Op.getValueType().isInteger() &&
9900 "Only handle AVX 256-bit vector integer operation");
9901 return Lower256IntArith(Op, DAG);
9902}
9903
9904SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9905 EVT VT = Op.getValueType();
9906
9907 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009908 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009909 return Lower256IntArith(Op, DAG);
9910
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009911 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009912
Craig Topperaaa643c2011-11-09 07:28:55 +00009913 SDValue A = Op.getOperand(0);
9914 SDValue B = Op.getOperand(1);
9915
9916 if (VT == MVT::v4i64) {
9917 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9918
9919 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9920 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9921 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9922 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9923 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9924 //
9925 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9926 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9927 // return AloBlo + AloBhi + AhiBlo;
9928
9929 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9930 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9931 A, DAG.getConstant(32, MVT::i32));
9932 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9933 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9934 B, DAG.getConstant(32, MVT::i32));
9935 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9936 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9937 A, B);
9938 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9939 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9940 A, Bhi);
9941 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9942 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9943 Ahi, B);
9944 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9945 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9946 AloBhi, DAG.getConstant(32, MVT::i32));
9947 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9948 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9949 AhiBlo, DAG.getConstant(32, MVT::i32));
9950 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9951 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9952 return Res;
9953 }
9954
9955 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9956
Mon P Wangaf9b9522008-12-18 21:42:19 +00009957 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9958 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9959 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9960 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9961 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9962 //
9963 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9964 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9965 // return AloBlo + AloBhi + AhiBlo;
9966
Dale Johannesene4d209d2009-02-03 20:21:25 +00009967 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009968 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9969 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009970 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9972 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009973 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009974 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009975 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009976 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009977 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009978 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009979 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009980 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009981 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009982 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009983 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9984 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009985 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009986 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9987 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009988 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9989 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009990 return Res;
9991}
9992
Nadav Rotem43012222011-05-11 08:12:09 +00009993SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9994
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009995 EVT VT = Op.getValueType();
9996 DebugLoc dl = Op.getDebugLoc();
9997 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009998 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009999 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010000
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010001 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010002 return SDValue();
10003
Nadav Rotem43012222011-05-11 08:12:09 +000010004 // Optimize shl/srl/sra with constant shift amount.
10005 if (isSplatVector(Amt.getNode())) {
10006 SDValue SclrAmt = Amt->getOperand(0);
10007 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10008 uint64_t ShiftAmt = C->getZExtValue();
10009
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010010 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10011 // Make a large shift.
10012 SDValue SHL =
10013 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10014 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10015 R, DAG.getConstant(ShiftAmt, MVT::i32));
10016 // Zero out the rightmost bits.
10017 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10018 MVT::i8));
10019 return DAG.getNode(ISD::AND, dl, VT, SHL,
10020 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10021 }
10022
Nadav Rotem43012222011-05-11 08:12:09 +000010023 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10024 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10025 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10026 R, DAG.getConstant(ShiftAmt, MVT::i32));
10027
10028 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10029 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10030 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10031 R, DAG.getConstant(ShiftAmt, MVT::i32));
10032
10033 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10034 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10035 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10036 R, DAG.getConstant(ShiftAmt, MVT::i32));
10037
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010038 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10039 // Make a large shift.
10040 SDValue SRL =
10041 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10042 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10043 R, DAG.getConstant(ShiftAmt, MVT::i32));
10044 // Zero out the leftmost bits.
10045 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10046 MVT::i8));
10047 return DAG.getNode(ISD::AND, dl, VT, SRL,
10048 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10049 }
10050
Nadav Rotem43012222011-05-11 08:12:09 +000010051 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10052 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10053 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10054 R, DAG.getConstant(ShiftAmt, MVT::i32));
10055
10056 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10057 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10058 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10059 R, DAG.getConstant(ShiftAmt, MVT::i32));
10060
10061 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10062 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10063 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10064 R, DAG.getConstant(ShiftAmt, MVT::i32));
10065
10066 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10067 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10068 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10069 R, DAG.getConstant(ShiftAmt, MVT::i32));
10070
10071 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10072 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10073 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10074 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010075
10076 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10077 if (ShiftAmt == 7) {
10078 // R s>> 7 === R s< 0
10079 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10080 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10081 }
10082
10083 // R s>> a === ((R u>> a) ^ m) - m
10084 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10085 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10086 MVT::i8));
10087 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10088 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10089 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10090 return Res;
10091 }
Craig Topper46154eb2011-11-11 07:39:23 +000010092
Craig Topper0d86d462011-11-20 00:12:05 +000010093 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10094 if (Op.getOpcode() == ISD::SHL) {
10095 // Make a large shift.
10096 SDValue SHL =
10097 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10098 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10099 R, DAG.getConstant(ShiftAmt, MVT::i32));
10100 // Zero out the rightmost bits.
10101 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10102 MVT::i8));
10103 return DAG.getNode(ISD::AND, dl, VT, SHL,
10104 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010105 }
Craig Topper0d86d462011-11-20 00:12:05 +000010106 if (Op.getOpcode() == ISD::SRL) {
10107 // Make a large shift.
10108 SDValue SRL =
10109 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10110 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10111 R, DAG.getConstant(ShiftAmt, MVT::i32));
10112 // Zero out the leftmost bits.
10113 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10114 MVT::i8));
10115 return DAG.getNode(ISD::AND, dl, VT, SRL,
10116 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10117 }
10118 if (Op.getOpcode() == ISD::SRA) {
10119 if (ShiftAmt == 7) {
10120 // R s>> 7 === R s< 0
10121 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10122 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10123 }
10124
10125 // R s>> a === ((R u>> a) ^ m) - m
10126 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10127 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10128 MVT::i8));
10129 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10130 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10131 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10132 return Res;
10133 }
10134 }
Nadav Rotem43012222011-05-11 08:12:09 +000010135 }
10136 }
10137
10138 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010139 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010140 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10141 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10142 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10143
10144 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010145
Nate Begeman51409212010-07-28 00:21:48 +000010146 std::vector<Constant*> CV(4, CI);
10147 Constant *C = ConstantVector::get(CV);
10148 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10149 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010150 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010151 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010152
10153 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010154 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010155 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10156 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10157 }
Nadav Rotem43012222011-05-11 08:12:09 +000010158 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010159 // a = a << 5;
10160 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10161 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10162 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10163
10164 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10165 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10166
10167 std::vector<Constant*> CVM1(16, CM1);
10168 std::vector<Constant*> CVM2(16, CM2);
10169 Constant *C = ConstantVector::get(CVM1);
10170 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10171 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010172 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010173 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010174
10175 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10176 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10177 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10178 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10179 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010180 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010181 // a += a
10182 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010183
Nate Begeman51409212010-07-28 00:21:48 +000010184 C = ConstantVector::get(CVM2);
10185 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10186 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010187 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010188 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010189
Nate Begeman51409212010-07-28 00:21:48 +000010190 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10191 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10192 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10193 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10194 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010195 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010196 // a += a
10197 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010198
Nate Begeman51409212010-07-28 00:21:48 +000010199 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010200 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10201 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010202 return R;
10203 }
Craig Topper46154eb2011-11-11 07:39:23 +000010204
10205 // Decompose 256-bit shifts into smaller 128-bit shifts.
10206 if (VT.getSizeInBits() == 256) {
10207 int NumElems = VT.getVectorNumElements();
10208 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10209 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10210
10211 // Extract the two vectors
10212 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10213 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10214 DAG, dl);
10215
10216 // Recreate the shift amount vectors
10217 SDValue Amt1, Amt2;
10218 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10219 // Constant shift amount
10220 SmallVector<SDValue, 4> Amt1Csts;
10221 SmallVector<SDValue, 4> Amt2Csts;
10222 for (int i = 0; i < NumElems/2; ++i)
10223 Amt1Csts.push_back(Amt->getOperand(i));
10224 for (int i = NumElems/2; i < NumElems; ++i)
10225 Amt2Csts.push_back(Amt->getOperand(i));
10226
10227 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10228 &Amt1Csts[0], NumElems/2);
10229 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10230 &Amt2Csts[0], NumElems/2);
10231 } else {
10232 // Variable shift amount
10233 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10234 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10235 DAG, dl);
10236 }
10237
10238 // Issue new vector shifts for the smaller types
10239 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10240 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10241
10242 // Concatenate the result back
10243 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10244 }
10245
Nate Begeman51409212010-07-28 00:21:48 +000010246 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010247}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010248
Dan Gohmand858e902010-04-17 15:26:15 +000010249SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010250 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10251 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010252 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10253 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010254 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010255 SDValue LHS = N->getOperand(0);
10256 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010257 unsigned BaseOp = 0;
10258 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010259 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010260 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010261 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010262 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010263 // A subtract of one will be selected as a INC. Note that INC doesn't
10264 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010265 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10266 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010267 BaseOp = X86ISD::INC;
10268 Cond = X86::COND_O;
10269 break;
10270 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010271 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010272 Cond = X86::COND_O;
10273 break;
10274 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010275 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010276 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010277 break;
10278 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010279 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10280 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010281 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10282 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010283 BaseOp = X86ISD::DEC;
10284 Cond = X86::COND_O;
10285 break;
10286 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010287 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010288 Cond = X86::COND_O;
10289 break;
10290 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010291 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010292 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010293 break;
10294 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010295 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010296 Cond = X86::COND_O;
10297 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010298 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10299 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10300 MVT::i32);
10301 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010302
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010303 SDValue SetCC =
10304 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10305 DAG.getConstant(X86::COND_O, MVT::i32),
10306 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010307
Dan Gohman6e5fda22011-07-22 18:45:15 +000010308 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010309 }
Bill Wendling74c37652008-12-09 22:08:41 +000010310 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010311
Bill Wendling61edeb52008-12-02 01:06:39 +000010312 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010313 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010314 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010315
Bill Wendling61edeb52008-12-02 01:06:39 +000010316 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010317 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10318 DAG.getConstant(Cond, MVT::i32),
10319 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010320
Dan Gohman6e5fda22011-07-22 18:45:15 +000010321 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010322}
10323
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010324SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10325 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010326 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10327 EVT VT = Op.getValueType();
10328
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010329 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010330 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10331 ExtraVT.getScalarType().getSizeInBits();
10332 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10333
10334 unsigned SHLIntrinsicsID = 0;
10335 unsigned SRAIntrinsicsID = 0;
10336 switch (VT.getSimpleVT().SimpleTy) {
10337 default:
10338 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010339 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010340 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10341 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10342 break;
Craig Toppera124f942011-11-21 01:12:36 +000010343 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010344 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10345 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10346 break;
Craig Toppera124f942011-11-21 01:12:36 +000010347 case MVT::v8i32:
10348 case MVT::v16i16:
10349 if (!Subtarget->hasAVX())
10350 return SDValue();
10351 if (!Subtarget->hasAVX2()) {
10352 // needs to be split
10353 int NumElems = VT.getVectorNumElements();
10354 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10355 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10356
10357 // Extract the LHS vectors
10358 SDValue LHS = Op.getOperand(0);
10359 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10360 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10361
10362 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10363 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10364
10365 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10366 int ExtraNumElems = ExtraVT.getVectorNumElements();
10367 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10368 ExtraNumElems/2);
10369 SDValue Extra = DAG.getValueType(ExtraVT);
10370
10371 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10372 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10373
10374 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10375 }
10376 if (VT == MVT::v8i32) {
10377 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10378 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10379 } else {
10380 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10381 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10382 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010383 }
10384
10385 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10386 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010387 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010388
Nadav Rotema7934dd2011-10-10 19:31:45 +000010389 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10390 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10391 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010392 }
10393
10394 return SDValue();
10395}
10396
10397
Eric Christopher9a9d2752010-07-22 02:48:34 +000010398SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10399 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010400
Eric Christopher77ed1352011-07-08 00:04:56 +000010401 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10402 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010403 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010404 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010405 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010406 SDValue Ops[] = {
10407 DAG.getRegister(X86::ESP, MVT::i32), // Base
10408 DAG.getTargetConstant(1, MVT::i8), // Scale
10409 DAG.getRegister(0, MVT::i32), // Index
10410 DAG.getTargetConstant(0, MVT::i32), // Disp
10411 DAG.getRegister(0, MVT::i32), // Segment.
10412 Zero,
10413 Chain
10414 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010415 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010416 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10417 array_lengthof(Ops));
10418 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010419 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010420
Eric Christopher9a9d2752010-07-22 02:48:34 +000010421 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010422 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010423 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010424
Chris Lattner132929a2010-08-14 17:26:09 +000010425 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10426 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10427 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10428 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010429
Chris Lattner132929a2010-08-14 17:26:09 +000010430 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10431 if (!Op1 && !Op2 && !Op3 && Op4)
10432 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010433
Chris Lattner132929a2010-08-14 17:26:09 +000010434 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10435 if (Op1 && !Op2 && !Op3 && !Op4)
10436 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010437
10438 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010439 // (MFENCE)>;
10440 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010441}
10442
Eli Friedman14648462011-07-27 22:21:52 +000010443SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10444 SelectionDAG &DAG) const {
10445 DebugLoc dl = Op.getDebugLoc();
10446 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10447 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10448 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10449 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10450
10451 // The only fence that needs an instruction is a sequentially-consistent
10452 // cross-thread fence.
10453 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10454 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10455 // no-sse2). There isn't any reason to disable it if the target processor
10456 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010457 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010458 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10459
10460 SDValue Chain = Op.getOperand(0);
10461 SDValue Zero = DAG.getConstant(0, MVT::i32);
10462 SDValue Ops[] = {
10463 DAG.getRegister(X86::ESP, MVT::i32), // Base
10464 DAG.getTargetConstant(1, MVT::i8), // Scale
10465 DAG.getRegister(0, MVT::i32), // Index
10466 DAG.getTargetConstant(0, MVT::i32), // Disp
10467 DAG.getRegister(0, MVT::i32), // Segment.
10468 Zero,
10469 Chain
10470 };
10471 SDNode *Res =
10472 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10473 array_lengthof(Ops));
10474 return SDValue(Res, 0);
10475 }
10476
10477 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10478 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10479}
10480
10481
Dan Gohmand858e902010-04-17 15:26:15 +000010482SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010483 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010484 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010485 unsigned Reg = 0;
10486 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010487 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010488 default:
10489 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010490 case MVT::i8: Reg = X86::AL; size = 1; break;
10491 case MVT::i16: Reg = X86::AX; size = 2; break;
10492 case MVT::i32: Reg = X86::EAX; size = 4; break;
10493 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010494 assert(Subtarget->is64Bit() && "Node not type legal!");
10495 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010496 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010497 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010498 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010499 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010500 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010501 Op.getOperand(1),
10502 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010503 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010504 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010505 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010506 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10507 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10508 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010509 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010510 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010511 return cpOut;
10512}
10513
Duncan Sands1607f052008-12-01 11:39:25 +000010514SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010515 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010516 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010517 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010518 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010519 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010520 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010521 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10522 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010523 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010524 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10525 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010526 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010527 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010528 rdx.getValue(1)
10529 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010530 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010531}
10532
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010533SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010534 SelectionDAG &DAG) const {
10535 EVT SrcVT = Op.getOperand(0).getValueType();
10536 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010537 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010538 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010539 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010540 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010541 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010542 // i64 <=> MMX conversions are Legal.
10543 if (SrcVT==MVT::i64 && DstVT.isVector())
10544 return Op;
10545 if (DstVT==MVT::i64 && SrcVT.isVector())
10546 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010547 // MMX <=> MMX conversions are Legal.
10548 if (SrcVT.isVector() && DstVT.isVector())
10549 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010550 // All other conversions need to be expanded.
10551 return SDValue();
10552}
Chris Lattner5b856542010-12-20 00:59:46 +000010553
Dan Gohmand858e902010-04-17 15:26:15 +000010554SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010555 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010556 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010557 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010558 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010559 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010560 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010561 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010562 Node->getOperand(0),
10563 Node->getOperand(1), negOp,
10564 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010565 cast<AtomicSDNode>(Node)->getAlignment(),
10566 cast<AtomicSDNode>(Node)->getOrdering(),
10567 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010568}
10569
Eli Friedman327236c2011-08-24 20:50:09 +000010570static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10571 SDNode *Node = Op.getNode();
10572 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010573 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010574
10575 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010576 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10577 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10578 // (The only way to get a 16-byte store is cmpxchg16b)
10579 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10580 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10581 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010582 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10583 cast<AtomicSDNode>(Node)->getMemoryVT(),
10584 Node->getOperand(0),
10585 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010586 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010587 cast<AtomicSDNode>(Node)->getOrdering(),
10588 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010589 return Swap.getValue(1);
10590 }
10591 // Other atomic stores have a simple pattern.
10592 return Op;
10593}
10594
Chris Lattner5b856542010-12-20 00:59:46 +000010595static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10596 EVT VT = Op.getNode()->getValueType(0);
10597
10598 // Let legalize expand this if it isn't a legal type yet.
10599 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10600 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010601
Chris Lattner5b856542010-12-20 00:59:46 +000010602 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010603
Chris Lattner5b856542010-12-20 00:59:46 +000010604 unsigned Opc;
10605 bool ExtraOp = false;
10606 switch (Op.getOpcode()) {
10607 default: assert(0 && "Invalid code");
10608 case ISD::ADDC: Opc = X86ISD::ADD; break;
10609 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10610 case ISD::SUBC: Opc = X86ISD::SUB; break;
10611 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10612 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010613
Chris Lattner5b856542010-12-20 00:59:46 +000010614 if (!ExtraOp)
10615 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10616 Op.getOperand(1));
10617 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10618 Op.getOperand(1), Op.getOperand(2));
10619}
10620
Evan Cheng0db9fe62006-04-25 20:13:52 +000010621/// LowerOperation - Provide custom lowering hooks for some operations.
10622///
Dan Gohmand858e902010-04-17 15:26:15 +000010623SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010624 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010625 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010626 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010627 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010628 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010629 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10630 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010631 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010632 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010633 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010634 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10635 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10636 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010637 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010638 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010639 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10640 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10641 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010642 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010643 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010644 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010645 case ISD::SHL_PARTS:
10646 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010647 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010648 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010649 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010650 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010651 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010652 case ISD::FABS: return LowerFABS(Op, DAG);
10653 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010654 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010655 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010656 case ISD::SETCC: return LowerSETCC(Op, DAG);
10657 case ISD::SELECT: return LowerSELECT(Op, DAG);
10658 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010659 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010660 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010661 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010662 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010663 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010664 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10665 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010666 case ISD::FRAME_TO_ARGS_OFFSET:
10667 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010668 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010669 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010670 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10671 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010672 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010673 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10674 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010675 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010676 case ISD::SRA:
10677 case ISD::SRL:
10678 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010679 case ISD::SADDO:
10680 case ISD::UADDO:
10681 case ISD::SSUBO:
10682 case ISD::USUBO:
10683 case ISD::SMULO:
10684 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010685 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010686 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010687 case ISD::ADDC:
10688 case ISD::ADDE:
10689 case ISD::SUBC:
10690 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010691 case ISD::ADD: return LowerADD(Op, DAG);
10692 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010693 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010694}
10695
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010696static void ReplaceATOMIC_LOAD(SDNode *Node,
10697 SmallVectorImpl<SDValue> &Results,
10698 SelectionDAG &DAG) {
10699 DebugLoc dl = Node->getDebugLoc();
10700 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10701
10702 // Convert wide load -> cmpxchg8b/cmpxchg16b
10703 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10704 // (The only way to get a 16-byte load is cmpxchg16b)
10705 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010706 SDValue Zero = DAG.getConstant(0, VT);
10707 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010708 Node->getOperand(0),
10709 Node->getOperand(1), Zero, Zero,
10710 cast<AtomicSDNode>(Node)->getMemOperand(),
10711 cast<AtomicSDNode>(Node)->getOrdering(),
10712 cast<AtomicSDNode>(Node)->getSynchScope());
10713 Results.push_back(Swap.getValue(0));
10714 Results.push_back(Swap.getValue(1));
10715}
10716
Duncan Sands1607f052008-12-01 11:39:25 +000010717void X86TargetLowering::
10718ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010719 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010720 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010721 assert (Node->getValueType(0) == MVT::i64 &&
10722 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010723
10724 SDValue Chain = Node->getOperand(0);
10725 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010726 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010727 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010728 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010729 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010730 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010731 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010732 SDValue Result =
10733 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10734 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010735 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010736 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010737 Results.push_back(Result.getValue(2));
10738}
10739
Duncan Sands126d9072008-07-04 11:47:58 +000010740/// ReplaceNodeResults - Replace a node with an illegal result type
10741/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010742void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10743 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010744 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010745 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010746 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010747 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010748 assert(false && "Do not know how to custom type legalize this operation!");
10749 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010750 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010751 case ISD::ADDC:
10752 case ISD::ADDE:
10753 case ISD::SUBC:
10754 case ISD::SUBE:
10755 // We don't want to expand or promote these.
10756 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010757 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010758 std::pair<SDValue,SDValue> Vals =
10759 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010760 SDValue FIST = Vals.first, StackSlot = Vals.second;
10761 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010762 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010763 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010764 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010765 MachinePointerInfo(),
10766 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010767 }
10768 return;
10769 }
10770 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010771 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010772 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010773 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010774 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010775 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010776 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010777 eax.getValue(2));
10778 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10779 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010780 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010781 Results.push_back(edx.getValue(1));
10782 return;
10783 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010784 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010785 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010786 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010787 bool Regs64bit = T == MVT::i128;
10788 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010789 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010790 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10791 DAG.getConstant(0, HalfT));
10792 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10793 DAG.getConstant(1, HalfT));
10794 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10795 Regs64bit ? X86::RAX : X86::EAX,
10796 cpInL, SDValue());
10797 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10798 Regs64bit ? X86::RDX : X86::EDX,
10799 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010800 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010801 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10802 DAG.getConstant(0, HalfT));
10803 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10804 DAG.getConstant(1, HalfT));
10805 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10806 Regs64bit ? X86::RBX : X86::EBX,
10807 swapInL, cpInH.getValue(1));
10808 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10809 Regs64bit ? X86::RCX : X86::ECX,
10810 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010811 SDValue Ops[] = { swapInH.getValue(0),
10812 N->getOperand(1),
10813 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010814 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010815 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010816 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10817 X86ISD::LCMPXCHG8_DAG;
10818 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010819 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010820 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10821 Regs64bit ? X86::RAX : X86::EAX,
10822 HalfT, Result.getValue(1));
10823 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10824 Regs64bit ? X86::RDX : X86::EDX,
10825 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010826 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010827 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010828 Results.push_back(cpOutH.getValue(1));
10829 return;
10830 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010831 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010832 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10833 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010834 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010835 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10836 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010837 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010838 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10839 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010840 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010841 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10842 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010843 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010844 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10845 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010846 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010847 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10848 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010849 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010850 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10851 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010852 case ISD::ATOMIC_LOAD:
10853 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010854 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010855}
10856
Evan Cheng72261582005-12-20 06:22:03 +000010857const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10858 switch (Opcode) {
10859 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010860 case X86ISD::BSF: return "X86ISD::BSF";
10861 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010862 case X86ISD::SHLD: return "X86ISD::SHLD";
10863 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010864 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010865 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010866 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010867 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010868 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010869 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010870 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10871 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10872 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010873 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010874 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010875 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010876 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010877 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010878 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010879 case X86ISD::COMI: return "X86ISD::COMI";
10880 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010881 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010882 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010883 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10884 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010885 case X86ISD::CMOV: return "X86ISD::CMOV";
10886 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010887 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010888 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10889 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010890 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010891 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010892 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010893 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010894 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010895 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10896 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010897 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010898 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010899 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010900 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010901 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010902 case X86ISD::HADD: return "X86ISD::HADD";
10903 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010904 case X86ISD::FHADD: return "X86ISD::FHADD";
10905 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010906 case X86ISD::FMAX: return "X86ISD::FMAX";
10907 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010908 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10909 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010910 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010911 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010912 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010913 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010914 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010915 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10916 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010917 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10918 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10919 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10920 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10921 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10922 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010923 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10924 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010925 case X86ISD::VSHL: return "X86ISD::VSHL";
10926 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010927 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10928 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10929 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10930 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10931 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10932 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10933 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10934 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10935 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10936 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010937 case X86ISD::ADD: return "X86ISD::ADD";
10938 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010939 case X86ISD::ADC: return "X86ISD::ADC";
10940 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010941 case X86ISD::SMUL: return "X86ISD::SMUL";
10942 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010943 case X86ISD::INC: return "X86ISD::INC";
10944 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010945 case X86ISD::OR: return "X86ISD::OR";
10946 case X86ISD::XOR: return "X86ISD::XOR";
10947 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010948 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000010949 case X86ISD::BLSI: return "X86ISD::BLSI";
10950 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
10951 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000010952 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010953 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010954 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010955 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10956 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10957 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10958 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10959 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10960 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
10961 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
10962 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
10963 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010964 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010965 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010966 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010967 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10968 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010969 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10970 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10971 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10972 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10973 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10974 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10975 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000010976 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
10977 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000010978 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000010979 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000010980 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010981 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010982 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010983 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010984 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000010985 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000010986 }
10987}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010988
Chris Lattnerc9addb72007-03-30 23:15:24 +000010989// isLegalAddressingMode - Return true if the addressing mode represented
10990// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010991bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010992 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010993 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010994 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010995 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010996
Chris Lattnerc9addb72007-03-30 23:15:24 +000010997 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010998 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010999 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011000
Chris Lattnerc9addb72007-03-30 23:15:24 +000011001 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011002 unsigned GVFlags =
11003 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011004
Chris Lattnerdfed4132009-07-10 07:38:24 +000011005 // If a reference to this global requires an extra load, we can't fold it.
11006 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011007 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011008
Chris Lattnerdfed4132009-07-10 07:38:24 +000011009 // If BaseGV requires a register for the PIC base, we cannot also have a
11010 // BaseReg specified.
11011 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011012 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011013
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011014 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011015 if ((M != CodeModel::Small || R != Reloc::Static) &&
11016 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011017 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011018 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011019
Chris Lattnerc9addb72007-03-30 23:15:24 +000011020 switch (AM.Scale) {
11021 case 0:
11022 case 1:
11023 case 2:
11024 case 4:
11025 case 8:
11026 // These scales always work.
11027 break;
11028 case 3:
11029 case 5:
11030 case 9:
11031 // These scales are formed with basereg+scalereg. Only accept if there is
11032 // no basereg yet.
11033 if (AM.HasBaseReg)
11034 return false;
11035 break;
11036 default: // Other stuff never works.
11037 return false;
11038 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011039
Chris Lattnerc9addb72007-03-30 23:15:24 +000011040 return true;
11041}
11042
11043
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011044bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011045 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011046 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011047 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11048 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011049 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011050 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011051 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011052}
11053
Owen Andersone50ed302009-08-10 22:56:29 +000011054bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011055 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011056 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011057 unsigned NumBits1 = VT1.getSizeInBits();
11058 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011059 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011060 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011061 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011062}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011063
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011064bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011065 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011066 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011067}
11068
Owen Andersone50ed302009-08-10 22:56:29 +000011069bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011070 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011071 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011072}
11073
Owen Andersone50ed302009-08-10 22:56:29 +000011074bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011075 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011076 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011077}
11078
Evan Cheng60c07e12006-07-05 22:17:51 +000011079/// isShuffleMaskLegal - Targets can use this to indicate that they only
11080/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11081/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11082/// are assumed to be legal.
11083bool
Eric Christopherfd179292009-08-27 18:07:15 +000011084X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011085 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011086 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011087 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011088 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011089
Nate Begemana09008b2009-10-19 02:17:23 +000011090 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011091 return (VT.getVectorNumElements() == 2 ||
11092 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11093 isMOVLMask(M, VT) ||
11094 isSHUFPMask(M, VT) ||
11095 isPSHUFDMask(M, VT) ||
11096 isPSHUFHWMask(M, VT) ||
11097 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011098 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011099 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11100 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011101 isUNPCKL_v_undef_Mask(M, VT) ||
11102 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011103}
11104
Dan Gohman7d8143f2008-04-09 20:09:42 +000011105bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011106X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011107 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011108 unsigned NumElts = VT.getVectorNumElements();
11109 // FIXME: This collection of masks seems suspect.
11110 if (NumElts == 2)
11111 return true;
11112 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11113 return (isMOVLMask(Mask, VT) ||
11114 isCommutedMOVLMask(Mask, VT, true) ||
11115 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011116 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011117 }
11118 return false;
11119}
11120
11121//===----------------------------------------------------------------------===//
11122// X86 Scheduler Hooks
11123//===----------------------------------------------------------------------===//
11124
Mon P Wang63307c32008-05-05 19:05:59 +000011125// private utility function
11126MachineBasicBlock *
11127X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11128 MachineBasicBlock *MBB,
11129 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011130 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011131 unsigned LoadOpc,
11132 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011133 unsigned notOpc,
11134 unsigned EAXreg,
11135 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011136 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011137 // For the atomic bitwise operator, we generate
11138 // thisMBB:
11139 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011140 // ld t1 = [bitinstr.addr]
11141 // op t2 = t1, [bitinstr.val]
11142 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011143 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11144 // bz newMBB
11145 // fallthrough -->nextMBB
11146 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11147 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011148 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011149 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011150
Mon P Wang63307c32008-05-05 19:05:59 +000011151 /// First build the CFG
11152 MachineFunction *F = MBB->getParent();
11153 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011154 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11155 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11156 F->insert(MBBIter, newMBB);
11157 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011158
Dan Gohman14152b42010-07-06 20:24:04 +000011159 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11160 nextMBB->splice(nextMBB->begin(), thisMBB,
11161 llvm::next(MachineBasicBlock::iterator(bInstr)),
11162 thisMBB->end());
11163 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011164
Mon P Wang63307c32008-05-05 19:05:59 +000011165 // Update thisMBB to fall through to newMBB
11166 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011167
Mon P Wang63307c32008-05-05 19:05:59 +000011168 // newMBB jumps to itself and fall through to nextMBB
11169 newMBB->addSuccessor(nextMBB);
11170 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011171
Mon P Wang63307c32008-05-05 19:05:59 +000011172 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011173 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011174 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011175 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011176 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011177 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011178 int numArgs = bInstr->getNumOperands() - 1;
11179 for (int i=0; i < numArgs; ++i)
11180 argOpers[i] = &bInstr->getOperand(i+1);
11181
11182 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011183 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011184 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011185
Dale Johannesen140be2d2008-08-19 18:47:28 +000011186 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011187 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011188 for (int i=0; i <= lastAddrIndx; ++i)
11189 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011190
Dale Johannesen140be2d2008-08-19 18:47:28 +000011191 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011192 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011193 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011194 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011195 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011196 tt = t1;
11197
Dale Johannesen140be2d2008-08-19 18:47:28 +000011198 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011199 assert((argOpers[valArgIndx]->isReg() ||
11200 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011201 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011202 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011203 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011204 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011205 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011206 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011207 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011208
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011209 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011210 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011211
Dale Johannesene4d209d2009-02-03 20:21:25 +000011212 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011213 for (int i=0; i <= lastAddrIndx; ++i)
11214 (*MIB).addOperand(*argOpers[i]);
11215 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011216 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011217 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11218 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011219
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011220 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011221 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011222
Mon P Wang63307c32008-05-05 19:05:59 +000011223 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011224 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011225
Dan Gohman14152b42010-07-06 20:24:04 +000011226 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011227 return nextMBB;
11228}
11229
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011230// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011231MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011232X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11233 MachineBasicBlock *MBB,
11234 unsigned regOpcL,
11235 unsigned regOpcH,
11236 unsigned immOpcL,
11237 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011238 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011239 // For the atomic bitwise operator, we generate
11240 // thisMBB (instructions are in pairs, except cmpxchg8b)
11241 // ld t1,t2 = [bitinstr.addr]
11242 // newMBB:
11243 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11244 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011245 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011246 // mov ECX, EBX <- t5, t6
11247 // mov EAX, EDX <- t1, t2
11248 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11249 // mov t3, t4 <- EAX, EDX
11250 // bz newMBB
11251 // result in out1, out2
11252 // fallthrough -->nextMBB
11253
11254 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11255 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011256 const unsigned NotOpc = X86::NOT32r;
11257 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11258 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11259 MachineFunction::iterator MBBIter = MBB;
11260 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011261
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011262 /// First build the CFG
11263 MachineFunction *F = MBB->getParent();
11264 MachineBasicBlock *thisMBB = MBB;
11265 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11266 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11267 F->insert(MBBIter, newMBB);
11268 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011269
Dan Gohman14152b42010-07-06 20:24:04 +000011270 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11271 nextMBB->splice(nextMBB->begin(), thisMBB,
11272 llvm::next(MachineBasicBlock::iterator(bInstr)),
11273 thisMBB->end());
11274 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011275
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011276 // Update thisMBB to fall through to newMBB
11277 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011278
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011279 // newMBB jumps to itself and fall through to nextMBB
11280 newMBB->addSuccessor(nextMBB);
11281 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011282
Dale Johannesene4d209d2009-02-03 20:21:25 +000011283 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011284 // Insert instructions into newMBB based on incoming instruction
11285 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011286 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011287 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011288 MachineOperand& dest1Oper = bInstr->getOperand(0);
11289 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011290 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11291 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011292 argOpers[i] = &bInstr->getOperand(i+2);
11293
Dan Gohman71ea4e52010-05-14 21:01:44 +000011294 // We use some of the operands multiple times, so conservatively just
11295 // clear any kill flags that might be present.
11296 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11297 argOpers[i]->setIsKill(false);
11298 }
11299
Evan Chengad5b52f2010-01-08 19:14:57 +000011300 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011301 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011302
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011303 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011304 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011305 for (int i=0; i <= lastAddrIndx; ++i)
11306 (*MIB).addOperand(*argOpers[i]);
11307 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011308 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011309 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011310 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011311 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011312 MachineOperand newOp3 = *(argOpers[3]);
11313 if (newOp3.isImm())
11314 newOp3.setImm(newOp3.getImm()+4);
11315 else
11316 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011317 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011318 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011319
11320 // t3/4 are defined later, at the bottom of the loop
11321 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11322 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011323 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011324 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011325 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011326 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11327
Evan Cheng306b4ca2010-01-08 23:41:50 +000011328 // The subsequent operations should be using the destination registers of
11329 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011330 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011331 t1 = F->getRegInfo().createVirtualRegister(RC);
11332 t2 = F->getRegInfo().createVirtualRegister(RC);
11333 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11334 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011335 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011336 t1 = dest1Oper.getReg();
11337 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011338 }
11339
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011340 int valArgIndx = lastAddrIndx + 1;
11341 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011342 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011343 "invalid operand");
11344 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11345 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011346 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011347 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011348 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011349 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011350 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011351 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011352 (*MIB).addOperand(*argOpers[valArgIndx]);
11353 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011354 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011355 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011356 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011357 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011358 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011359 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011360 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011361 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011362 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011363 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011365 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011366 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011367 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011368 MIB.addReg(t2);
11369
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011370 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011371 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011372 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011373 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011374
Dale Johannesene4d209d2009-02-03 20:21:25 +000011375 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011376 for (int i=0; i <= lastAddrIndx; ++i)
11377 (*MIB).addOperand(*argOpers[i]);
11378
11379 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011380 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11381 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011382
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011383 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011384 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011385 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011386 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011387
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011388 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011389 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011390
Dan Gohman14152b42010-07-06 20:24:04 +000011391 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011392 return nextMBB;
11393}
11394
11395// private utility function
11396MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011397X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11398 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011399 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011400 // For the atomic min/max operator, we generate
11401 // thisMBB:
11402 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011403 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011404 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011405 // cmp t1, t2
11406 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011407 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011408 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11409 // bz newMBB
11410 // fallthrough -->nextMBB
11411 //
11412 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11413 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011414 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011415 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011416
Mon P Wang63307c32008-05-05 19:05:59 +000011417 /// First build the CFG
11418 MachineFunction *F = MBB->getParent();
11419 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011420 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11421 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11422 F->insert(MBBIter, newMBB);
11423 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011424
Dan Gohman14152b42010-07-06 20:24:04 +000011425 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11426 nextMBB->splice(nextMBB->begin(), thisMBB,
11427 llvm::next(MachineBasicBlock::iterator(mInstr)),
11428 thisMBB->end());
11429 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011430
Mon P Wang63307c32008-05-05 19:05:59 +000011431 // Update thisMBB to fall through to newMBB
11432 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011433
Mon P Wang63307c32008-05-05 19:05:59 +000011434 // newMBB jumps to newMBB and fall through to nextMBB
11435 newMBB->addSuccessor(nextMBB);
11436 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011437
Dale Johannesene4d209d2009-02-03 20:21:25 +000011438 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011439 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011440 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011441 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011442 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011443 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011444 int numArgs = mInstr->getNumOperands() - 1;
11445 for (int i=0; i < numArgs; ++i)
11446 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011447
Mon P Wang63307c32008-05-05 19:05:59 +000011448 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011449 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011450 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011451
Mon P Wangab3e7472008-05-05 22:56:23 +000011452 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011453 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011454 for (int i=0; i <= lastAddrIndx; ++i)
11455 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011456
Mon P Wang63307c32008-05-05 19:05:59 +000011457 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011458 assert((argOpers[valArgIndx]->isReg() ||
11459 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011460 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011461
11462 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011463 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011464 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011465 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011466 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011467 (*MIB).addOperand(*argOpers[valArgIndx]);
11468
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011469 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011470 MIB.addReg(t1);
11471
Dale Johannesene4d209d2009-02-03 20:21:25 +000011472 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011473 MIB.addReg(t1);
11474 MIB.addReg(t2);
11475
11476 // Generate movc
11477 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011478 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011479 MIB.addReg(t2);
11480 MIB.addReg(t1);
11481
11482 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011483 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011484 for (int i=0; i <= lastAddrIndx; ++i)
11485 (*MIB).addOperand(*argOpers[i]);
11486 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011487 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011488 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11489 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011490
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011491 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011492 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011493
Mon P Wang63307c32008-05-05 19:05:59 +000011494 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011495 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011496
Dan Gohman14152b42010-07-06 20:24:04 +000011497 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011498 return nextMBB;
11499}
11500
Eric Christopherf83a5de2009-08-27 18:08:16 +000011501// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011502// or XMM0_V32I8 in AVX all of this code can be replaced with that
11503// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011504MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011505X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011506 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011507 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011508 "Target must have SSE4.2 or AVX features enabled");
11509
Eric Christopherb120ab42009-08-18 22:50:32 +000011510 DebugLoc dl = MI->getDebugLoc();
11511 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011512 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011513 if (!Subtarget->hasAVX()) {
11514 if (memArg)
11515 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11516 else
11517 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11518 } else {
11519 if (memArg)
11520 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11521 else
11522 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11523 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011524
Eric Christopher41c902f2010-11-30 08:20:21 +000011525 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011526 for (unsigned i = 0; i < numArgs; ++i) {
11527 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011528 if (!(Op.isReg() && Op.isImplicit()))
11529 MIB.addOperand(Op);
11530 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011531 BuildMI(*BB, MI, dl,
11532 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11533 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011534 .addReg(X86::XMM0);
11535
Dan Gohman14152b42010-07-06 20:24:04 +000011536 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011537 return BB;
11538}
11539
11540MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011541X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011542 DebugLoc dl = MI->getDebugLoc();
11543 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011544
Eric Christopher228232b2010-11-30 07:20:12 +000011545 // Address into RAX/EAX, other two args into ECX, EDX.
11546 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11547 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11548 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11549 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011550 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011551
Eric Christopher228232b2010-11-30 07:20:12 +000011552 unsigned ValOps = X86::AddrNumOperands;
11553 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11554 .addReg(MI->getOperand(ValOps).getReg());
11555 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11556 .addReg(MI->getOperand(ValOps+1).getReg());
11557
11558 // The instruction doesn't actually take any operands though.
11559 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011560
Eric Christopher228232b2010-11-30 07:20:12 +000011561 MI->eraseFromParent(); // The pseudo is gone now.
11562 return BB;
11563}
11564
11565MachineBasicBlock *
11566X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011567 DebugLoc dl = MI->getDebugLoc();
11568 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011569
Eric Christopher228232b2010-11-30 07:20:12 +000011570 // First arg in ECX, the second in EAX.
11571 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11572 .addReg(MI->getOperand(0).getReg());
11573 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11574 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011575
Eric Christopher228232b2010-11-30 07:20:12 +000011576 // The instruction doesn't actually take any operands though.
11577 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011578
Eric Christopher228232b2010-11-30 07:20:12 +000011579 MI->eraseFromParent(); // The pseudo is gone now.
11580 return BB;
11581}
11582
11583MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011584X86TargetLowering::EmitVAARG64WithCustomInserter(
11585 MachineInstr *MI,
11586 MachineBasicBlock *MBB) const {
11587 // Emit va_arg instruction on X86-64.
11588
11589 // Operands to this pseudo-instruction:
11590 // 0 ) Output : destination address (reg)
11591 // 1-5) Input : va_list address (addr, i64mem)
11592 // 6 ) ArgSize : Size (in bytes) of vararg type
11593 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11594 // 8 ) Align : Alignment of type
11595 // 9 ) EFLAGS (implicit-def)
11596
11597 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11598 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11599
11600 unsigned DestReg = MI->getOperand(0).getReg();
11601 MachineOperand &Base = MI->getOperand(1);
11602 MachineOperand &Scale = MI->getOperand(2);
11603 MachineOperand &Index = MI->getOperand(3);
11604 MachineOperand &Disp = MI->getOperand(4);
11605 MachineOperand &Segment = MI->getOperand(5);
11606 unsigned ArgSize = MI->getOperand(6).getImm();
11607 unsigned ArgMode = MI->getOperand(7).getImm();
11608 unsigned Align = MI->getOperand(8).getImm();
11609
11610 // Memory Reference
11611 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11612 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11613 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11614
11615 // Machine Information
11616 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11617 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11618 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11619 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11620 DebugLoc DL = MI->getDebugLoc();
11621
11622 // struct va_list {
11623 // i32 gp_offset
11624 // i32 fp_offset
11625 // i64 overflow_area (address)
11626 // i64 reg_save_area (address)
11627 // }
11628 // sizeof(va_list) = 24
11629 // alignment(va_list) = 8
11630
11631 unsigned TotalNumIntRegs = 6;
11632 unsigned TotalNumXMMRegs = 8;
11633 bool UseGPOffset = (ArgMode == 1);
11634 bool UseFPOffset = (ArgMode == 2);
11635 unsigned MaxOffset = TotalNumIntRegs * 8 +
11636 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11637
11638 /* Align ArgSize to a multiple of 8 */
11639 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11640 bool NeedsAlign = (Align > 8);
11641
11642 MachineBasicBlock *thisMBB = MBB;
11643 MachineBasicBlock *overflowMBB;
11644 MachineBasicBlock *offsetMBB;
11645 MachineBasicBlock *endMBB;
11646
11647 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11648 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11649 unsigned OffsetReg = 0;
11650
11651 if (!UseGPOffset && !UseFPOffset) {
11652 // If we only pull from the overflow region, we don't create a branch.
11653 // We don't need to alter control flow.
11654 OffsetDestReg = 0; // unused
11655 OverflowDestReg = DestReg;
11656
11657 offsetMBB = NULL;
11658 overflowMBB = thisMBB;
11659 endMBB = thisMBB;
11660 } else {
11661 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11662 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11663 // If not, pull from overflow_area. (branch to overflowMBB)
11664 //
11665 // thisMBB
11666 // | .
11667 // | .
11668 // offsetMBB overflowMBB
11669 // | .
11670 // | .
11671 // endMBB
11672
11673 // Registers for the PHI in endMBB
11674 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11675 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11676
11677 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11678 MachineFunction *MF = MBB->getParent();
11679 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11680 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11681 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11682
11683 MachineFunction::iterator MBBIter = MBB;
11684 ++MBBIter;
11685
11686 // Insert the new basic blocks
11687 MF->insert(MBBIter, offsetMBB);
11688 MF->insert(MBBIter, overflowMBB);
11689 MF->insert(MBBIter, endMBB);
11690
11691 // Transfer the remainder of MBB and its successor edges to endMBB.
11692 endMBB->splice(endMBB->begin(), thisMBB,
11693 llvm::next(MachineBasicBlock::iterator(MI)),
11694 thisMBB->end());
11695 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11696
11697 // Make offsetMBB and overflowMBB successors of thisMBB
11698 thisMBB->addSuccessor(offsetMBB);
11699 thisMBB->addSuccessor(overflowMBB);
11700
11701 // endMBB is a successor of both offsetMBB and overflowMBB
11702 offsetMBB->addSuccessor(endMBB);
11703 overflowMBB->addSuccessor(endMBB);
11704
11705 // Load the offset value into a register
11706 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11707 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11708 .addOperand(Base)
11709 .addOperand(Scale)
11710 .addOperand(Index)
11711 .addDisp(Disp, UseFPOffset ? 4 : 0)
11712 .addOperand(Segment)
11713 .setMemRefs(MMOBegin, MMOEnd);
11714
11715 // Check if there is enough room left to pull this argument.
11716 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11717 .addReg(OffsetReg)
11718 .addImm(MaxOffset + 8 - ArgSizeA8);
11719
11720 // Branch to "overflowMBB" if offset >= max
11721 // Fall through to "offsetMBB" otherwise
11722 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11723 .addMBB(overflowMBB);
11724 }
11725
11726 // In offsetMBB, emit code to use the reg_save_area.
11727 if (offsetMBB) {
11728 assert(OffsetReg != 0);
11729
11730 // Read the reg_save_area address.
11731 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11732 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11733 .addOperand(Base)
11734 .addOperand(Scale)
11735 .addOperand(Index)
11736 .addDisp(Disp, 16)
11737 .addOperand(Segment)
11738 .setMemRefs(MMOBegin, MMOEnd);
11739
11740 // Zero-extend the offset
11741 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11742 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11743 .addImm(0)
11744 .addReg(OffsetReg)
11745 .addImm(X86::sub_32bit);
11746
11747 // Add the offset to the reg_save_area to get the final address.
11748 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11749 .addReg(OffsetReg64)
11750 .addReg(RegSaveReg);
11751
11752 // Compute the offset for the next argument
11753 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11754 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11755 .addReg(OffsetReg)
11756 .addImm(UseFPOffset ? 16 : 8);
11757
11758 // Store it back into the va_list.
11759 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11760 .addOperand(Base)
11761 .addOperand(Scale)
11762 .addOperand(Index)
11763 .addDisp(Disp, UseFPOffset ? 4 : 0)
11764 .addOperand(Segment)
11765 .addReg(NextOffsetReg)
11766 .setMemRefs(MMOBegin, MMOEnd);
11767
11768 // Jump to endMBB
11769 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11770 .addMBB(endMBB);
11771 }
11772
11773 //
11774 // Emit code to use overflow area
11775 //
11776
11777 // Load the overflow_area address into a register.
11778 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11779 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11780 .addOperand(Base)
11781 .addOperand(Scale)
11782 .addOperand(Index)
11783 .addDisp(Disp, 8)
11784 .addOperand(Segment)
11785 .setMemRefs(MMOBegin, MMOEnd);
11786
11787 // If we need to align it, do so. Otherwise, just copy the address
11788 // to OverflowDestReg.
11789 if (NeedsAlign) {
11790 // Align the overflow address
11791 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11792 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11793
11794 // aligned_addr = (addr + (align-1)) & ~(align-1)
11795 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11796 .addReg(OverflowAddrReg)
11797 .addImm(Align-1);
11798
11799 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11800 .addReg(TmpReg)
11801 .addImm(~(uint64_t)(Align-1));
11802 } else {
11803 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11804 .addReg(OverflowAddrReg);
11805 }
11806
11807 // Compute the next overflow address after this argument.
11808 // (the overflow address should be kept 8-byte aligned)
11809 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11810 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11811 .addReg(OverflowDestReg)
11812 .addImm(ArgSizeA8);
11813
11814 // Store the new overflow address.
11815 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11816 .addOperand(Base)
11817 .addOperand(Scale)
11818 .addOperand(Index)
11819 .addDisp(Disp, 8)
11820 .addOperand(Segment)
11821 .addReg(NextAddrReg)
11822 .setMemRefs(MMOBegin, MMOEnd);
11823
11824 // If we branched, emit the PHI to the front of endMBB.
11825 if (offsetMBB) {
11826 BuildMI(*endMBB, endMBB->begin(), DL,
11827 TII->get(X86::PHI), DestReg)
11828 .addReg(OffsetDestReg).addMBB(offsetMBB)
11829 .addReg(OverflowDestReg).addMBB(overflowMBB);
11830 }
11831
11832 // Erase the pseudo instruction
11833 MI->eraseFromParent();
11834
11835 return endMBB;
11836}
11837
11838MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011839X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11840 MachineInstr *MI,
11841 MachineBasicBlock *MBB) const {
11842 // Emit code to save XMM registers to the stack. The ABI says that the
11843 // number of registers to save is given in %al, so it's theoretically
11844 // possible to do an indirect jump trick to avoid saving all of them,
11845 // however this code takes a simpler approach and just executes all
11846 // of the stores if %al is non-zero. It's less code, and it's probably
11847 // easier on the hardware branch predictor, and stores aren't all that
11848 // expensive anyway.
11849
11850 // Create the new basic blocks. One block contains all the XMM stores,
11851 // and one block is the final destination regardless of whether any
11852 // stores were performed.
11853 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11854 MachineFunction *F = MBB->getParent();
11855 MachineFunction::iterator MBBIter = MBB;
11856 ++MBBIter;
11857 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11858 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11859 F->insert(MBBIter, XMMSaveMBB);
11860 F->insert(MBBIter, EndMBB);
11861
Dan Gohman14152b42010-07-06 20:24:04 +000011862 // Transfer the remainder of MBB and its successor edges to EndMBB.
11863 EndMBB->splice(EndMBB->begin(), MBB,
11864 llvm::next(MachineBasicBlock::iterator(MI)),
11865 MBB->end());
11866 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11867
Dan Gohmand6708ea2009-08-15 01:38:56 +000011868 // The original block will now fall through to the XMM save block.
11869 MBB->addSuccessor(XMMSaveMBB);
11870 // The XMMSaveMBB will fall through to the end block.
11871 XMMSaveMBB->addSuccessor(EndMBB);
11872
11873 // Now add the instructions.
11874 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11875 DebugLoc DL = MI->getDebugLoc();
11876
11877 unsigned CountReg = MI->getOperand(0).getReg();
11878 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11879 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11880
11881 if (!Subtarget->isTargetWin64()) {
11882 // If %al is 0, branch around the XMM save block.
11883 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011884 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011885 MBB->addSuccessor(EndMBB);
11886 }
11887
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011888 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011889 // In the XMM save block, save all the XMM argument registers.
11890 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11891 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011892 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011893 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011894 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011895 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011896 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011897 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011898 .addFrameIndex(RegSaveFrameIndex)
11899 .addImm(/*Scale=*/1)
11900 .addReg(/*IndexReg=*/0)
11901 .addImm(/*Disp=*/Offset)
11902 .addReg(/*Segment=*/0)
11903 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011904 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011905 }
11906
Dan Gohman14152b42010-07-06 20:24:04 +000011907 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011908
11909 return EndMBB;
11910}
Mon P Wang63307c32008-05-05 19:05:59 +000011911
Evan Cheng60c07e12006-07-05 22:17:51 +000011912MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011913X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011914 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011915 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11916 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011917
Chris Lattner52600972009-09-02 05:57:00 +000011918 // To "insert" a SELECT_CC instruction, we actually have to insert the
11919 // diamond control-flow pattern. The incoming instruction knows the
11920 // destination vreg to set, the condition code register to branch on, the
11921 // true/false values to select between, and a branch opcode to use.
11922 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11923 MachineFunction::iterator It = BB;
11924 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011925
Chris Lattner52600972009-09-02 05:57:00 +000011926 // thisMBB:
11927 // ...
11928 // TrueVal = ...
11929 // cmpTY ccX, r1, r2
11930 // bCC copy1MBB
11931 // fallthrough --> copy0MBB
11932 MachineBasicBlock *thisMBB = BB;
11933 MachineFunction *F = BB->getParent();
11934 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11935 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011936 F->insert(It, copy0MBB);
11937 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011938
Bill Wendling730c07e2010-06-25 20:48:10 +000011939 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11940 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011941 if (!MI->killsRegister(X86::EFLAGS)) {
11942 copy0MBB->addLiveIn(X86::EFLAGS);
11943 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011944 }
11945
Dan Gohman14152b42010-07-06 20:24:04 +000011946 // Transfer the remainder of BB and its successor edges to sinkMBB.
11947 sinkMBB->splice(sinkMBB->begin(), BB,
11948 llvm::next(MachineBasicBlock::iterator(MI)),
11949 BB->end());
11950 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11951
11952 // Add the true and fallthrough blocks as its successors.
11953 BB->addSuccessor(copy0MBB);
11954 BB->addSuccessor(sinkMBB);
11955
11956 // Create the conditional branch instruction.
11957 unsigned Opc =
11958 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11959 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11960
Chris Lattner52600972009-09-02 05:57:00 +000011961 // copy0MBB:
11962 // %FalseValue = ...
11963 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011964 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011965
Chris Lattner52600972009-09-02 05:57:00 +000011966 // sinkMBB:
11967 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11968 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011969 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11970 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011971 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11972 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11973
Dan Gohman14152b42010-07-06 20:24:04 +000011974 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011975 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011976}
11977
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011978MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011979X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
11980 bool Is64Bit) const {
11981 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11982 DebugLoc DL = MI->getDebugLoc();
11983 MachineFunction *MF = BB->getParent();
11984 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11985
Nick Lewycky8a8d4792011-12-02 22:16:29 +000011986 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011987
11988 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
11989 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
11990
11991 // BB:
11992 // ... [Till the alloca]
11993 // If stacklet is not large enough, jump to mallocMBB
11994 //
11995 // bumpMBB:
11996 // Allocate by subtracting from RSP
11997 // Jump to continueMBB
11998 //
11999 // mallocMBB:
12000 // Allocate by call to runtime
12001 //
12002 // continueMBB:
12003 // ...
12004 // [rest of original BB]
12005 //
12006
12007 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12008 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12009 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12010
12011 MachineRegisterInfo &MRI = MF->getRegInfo();
12012 const TargetRegisterClass *AddrRegClass =
12013 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12014
12015 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12016 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12017 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012018 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012019 sizeVReg = MI->getOperand(1).getReg(),
12020 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12021
12022 MachineFunction::iterator MBBIter = BB;
12023 ++MBBIter;
12024
12025 MF->insert(MBBIter, bumpMBB);
12026 MF->insert(MBBIter, mallocMBB);
12027 MF->insert(MBBIter, continueMBB);
12028
12029 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12030 (MachineBasicBlock::iterator(MI)), BB->end());
12031 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12032
12033 // Add code to the main basic block to check if the stack limit has been hit,
12034 // and if so, jump to mallocMBB otherwise to bumpMBB.
12035 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012036 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012037 .addReg(tmpSPVReg).addReg(sizeVReg);
12038 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12039 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012040 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012041 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12042
12043 // bumpMBB simply decreases the stack pointer, since we know the current
12044 // stacklet has enough space.
12045 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012046 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012047 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012048 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012049 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12050
12051 // Calls into a routine in libgcc to allocate more space from the heap.
12052 if (Is64Bit) {
12053 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12054 .addReg(sizeVReg);
12055 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12056 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12057 } else {
12058 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12059 .addImm(12);
12060 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12061 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12062 .addExternalSymbol("__morestack_allocate_stack_space");
12063 }
12064
12065 if (!Is64Bit)
12066 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12067 .addImm(16);
12068
12069 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12070 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12071 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12072
12073 // Set up the CFG correctly.
12074 BB->addSuccessor(bumpMBB);
12075 BB->addSuccessor(mallocMBB);
12076 mallocMBB->addSuccessor(continueMBB);
12077 bumpMBB->addSuccessor(continueMBB);
12078
12079 // Take care of the PHI nodes.
12080 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12081 MI->getOperand(0).getReg())
12082 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12083 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12084
12085 // Delete the original pseudo instruction.
12086 MI->eraseFromParent();
12087
12088 // And we're done.
12089 return continueMBB;
12090}
12091
12092MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012093X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012094 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012095 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12096 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012097
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012098 assert(!Subtarget->isTargetEnvMacho());
12099
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012100 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12101 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012102
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012103 if (Subtarget->isTargetWin64()) {
12104 if (Subtarget->isTargetCygMing()) {
12105 // ___chkstk(Mingw64):
12106 // Clobbers R10, R11, RAX and EFLAGS.
12107 // Updates RSP.
12108 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12109 .addExternalSymbol("___chkstk")
12110 .addReg(X86::RAX, RegState::Implicit)
12111 .addReg(X86::RSP, RegState::Implicit)
12112 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12113 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12114 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12115 } else {
12116 // __chkstk(MSVCRT): does not update stack pointer.
12117 // Clobbers R10, R11 and EFLAGS.
12118 // FIXME: RAX(allocated size) might be reused and not killed.
12119 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12120 .addExternalSymbol("__chkstk")
12121 .addReg(X86::RAX, RegState::Implicit)
12122 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12123 // RAX has the offset to subtracted from RSP.
12124 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12125 .addReg(X86::RSP)
12126 .addReg(X86::RAX);
12127 }
12128 } else {
12129 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012130 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12131
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012132 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12133 .addExternalSymbol(StackProbeSymbol)
12134 .addReg(X86::EAX, RegState::Implicit)
12135 .addReg(X86::ESP, RegState::Implicit)
12136 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12137 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12138 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12139 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012140
Dan Gohman14152b42010-07-06 20:24:04 +000012141 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012142 return BB;
12143}
Chris Lattner52600972009-09-02 05:57:00 +000012144
12145MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012146X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12147 MachineBasicBlock *BB) const {
12148 // This is pretty easy. We're taking the value that we received from
12149 // our load from the relocation, sticking it in either RDI (x86-64)
12150 // or EAX and doing an indirect call. The return value will then
12151 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012152 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012153 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012154 DebugLoc DL = MI->getDebugLoc();
12155 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012156
12157 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012158 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012159
Eric Christopher30ef0e52010-06-03 04:07:48 +000012160 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012161 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12162 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012163 .addReg(X86::RIP)
12164 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012165 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012166 MI->getOperand(3).getTargetFlags())
12167 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012168 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012169 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012170 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012171 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12172 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012173 .addReg(0)
12174 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012175 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012176 MI->getOperand(3).getTargetFlags())
12177 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012178 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012179 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012180 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012181 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12182 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012183 .addReg(TII->getGlobalBaseReg(F))
12184 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012185 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012186 MI->getOperand(3).getTargetFlags())
12187 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012188 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012189 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012190 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012191
Dan Gohman14152b42010-07-06 20:24:04 +000012192 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012193 return BB;
12194}
12195
12196MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012197X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012198 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012199 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012200 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012201 case X86::TAILJMPd64:
12202 case X86::TAILJMPr64:
12203 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012204 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012205 case X86::TCRETURNdi64:
12206 case X86::TCRETURNri64:
12207 case X86::TCRETURNmi64:
12208 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12209 // On AMD64, additional defs should be added before register allocation.
12210 if (!Subtarget->isTargetWin64()) {
12211 MI->addRegisterDefined(X86::RSI);
12212 MI->addRegisterDefined(X86::RDI);
12213 MI->addRegisterDefined(X86::XMM6);
12214 MI->addRegisterDefined(X86::XMM7);
12215 MI->addRegisterDefined(X86::XMM8);
12216 MI->addRegisterDefined(X86::XMM9);
12217 MI->addRegisterDefined(X86::XMM10);
12218 MI->addRegisterDefined(X86::XMM11);
12219 MI->addRegisterDefined(X86::XMM12);
12220 MI->addRegisterDefined(X86::XMM13);
12221 MI->addRegisterDefined(X86::XMM14);
12222 MI->addRegisterDefined(X86::XMM15);
12223 }
12224 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012225 case X86::WIN_ALLOCA:
12226 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012227 case X86::SEG_ALLOCA_32:
12228 return EmitLoweredSegAlloca(MI, BB, false);
12229 case X86::SEG_ALLOCA_64:
12230 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012231 case X86::TLSCall_32:
12232 case X86::TLSCall_64:
12233 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012234 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012235 case X86::CMOV_FR32:
12236 case X86::CMOV_FR64:
12237 case X86::CMOV_V4F32:
12238 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012239 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012240 case X86::CMOV_V8F32:
12241 case X86::CMOV_V4F64:
12242 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012243 case X86::CMOV_GR16:
12244 case X86::CMOV_GR32:
12245 case X86::CMOV_RFP32:
12246 case X86::CMOV_RFP64:
12247 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012248 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012249
Dale Johannesen849f2142007-07-03 00:53:03 +000012250 case X86::FP32_TO_INT16_IN_MEM:
12251 case X86::FP32_TO_INT32_IN_MEM:
12252 case X86::FP32_TO_INT64_IN_MEM:
12253 case X86::FP64_TO_INT16_IN_MEM:
12254 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012255 case X86::FP64_TO_INT64_IN_MEM:
12256 case X86::FP80_TO_INT16_IN_MEM:
12257 case X86::FP80_TO_INT32_IN_MEM:
12258 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012259 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12260 DebugLoc DL = MI->getDebugLoc();
12261
Evan Cheng60c07e12006-07-05 22:17:51 +000012262 // Change the floating point control register to use "round towards zero"
12263 // mode when truncating to an integer value.
12264 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012265 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012266 addFrameReference(BuildMI(*BB, MI, DL,
12267 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012268
12269 // Load the old value of the high byte of the control word...
12270 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012271 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012272 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012273 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012274
12275 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012276 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012277 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012278
12279 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012280 addFrameReference(BuildMI(*BB, MI, DL,
12281 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012282
12283 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012284 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012285 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012286
12287 // Get the X86 opcode to use.
12288 unsigned Opc;
12289 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012290 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012291 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12292 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12293 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12294 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12295 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12296 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012297 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12298 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12299 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012300 }
12301
12302 X86AddressMode AM;
12303 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012304 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012305 AM.BaseType = X86AddressMode::RegBase;
12306 AM.Base.Reg = Op.getReg();
12307 } else {
12308 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012309 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012310 }
12311 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012312 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012313 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012314 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012315 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012316 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012317 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012318 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012319 AM.GV = Op.getGlobal();
12320 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012321 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012322 }
Dan Gohman14152b42010-07-06 20:24:04 +000012323 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012324 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012325
12326 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012327 addFrameReference(BuildMI(*BB, MI, DL,
12328 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012329
Dan Gohman14152b42010-07-06 20:24:04 +000012330 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012331 return BB;
12332 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012333 // String/text processing lowering.
12334 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012335 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012336 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12337 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012338 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012339 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12340 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012341 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012342 return EmitPCMP(MI, BB, 5, false /* in mem */);
12343 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012344 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012345 return EmitPCMP(MI, BB, 5, true /* in mem */);
12346
Eric Christopher228232b2010-11-30 07:20:12 +000012347 // Thread synchronization.
12348 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012349 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012350 case X86::MWAIT:
12351 return EmitMwait(MI, BB);
12352
Eric Christopherb120ab42009-08-18 22:50:32 +000012353 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012354 case X86::ATOMAND32:
12355 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012356 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012357 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012358 X86::NOT32r, X86::EAX,
12359 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012360 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012361 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12362 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012363 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012364 X86::NOT32r, X86::EAX,
12365 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012366 case X86::ATOMXOR32:
12367 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012368 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012369 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012370 X86::NOT32r, X86::EAX,
12371 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012372 case X86::ATOMNAND32:
12373 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012374 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012375 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012376 X86::NOT32r, X86::EAX,
12377 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012378 case X86::ATOMMIN32:
12379 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12380 case X86::ATOMMAX32:
12381 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12382 case X86::ATOMUMIN32:
12383 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12384 case X86::ATOMUMAX32:
12385 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012386
12387 case X86::ATOMAND16:
12388 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12389 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012390 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012391 X86::NOT16r, X86::AX,
12392 X86::GR16RegisterClass);
12393 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012394 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012395 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012396 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012397 X86::NOT16r, X86::AX,
12398 X86::GR16RegisterClass);
12399 case X86::ATOMXOR16:
12400 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12401 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012402 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012403 X86::NOT16r, X86::AX,
12404 X86::GR16RegisterClass);
12405 case X86::ATOMNAND16:
12406 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12407 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012408 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012409 X86::NOT16r, X86::AX,
12410 X86::GR16RegisterClass, true);
12411 case X86::ATOMMIN16:
12412 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12413 case X86::ATOMMAX16:
12414 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12415 case X86::ATOMUMIN16:
12416 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12417 case X86::ATOMUMAX16:
12418 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12419
12420 case X86::ATOMAND8:
12421 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12422 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012423 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012424 X86::NOT8r, X86::AL,
12425 X86::GR8RegisterClass);
12426 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012427 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012428 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012429 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012430 X86::NOT8r, X86::AL,
12431 X86::GR8RegisterClass);
12432 case X86::ATOMXOR8:
12433 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12434 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012435 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012436 X86::NOT8r, X86::AL,
12437 X86::GR8RegisterClass);
12438 case X86::ATOMNAND8:
12439 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12440 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012441 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012442 X86::NOT8r, X86::AL,
12443 X86::GR8RegisterClass, true);
12444 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012445 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012446 case X86::ATOMAND64:
12447 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012448 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012449 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012450 X86::NOT64r, X86::RAX,
12451 X86::GR64RegisterClass);
12452 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012453 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12454 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012455 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012456 X86::NOT64r, X86::RAX,
12457 X86::GR64RegisterClass);
12458 case X86::ATOMXOR64:
12459 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012460 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012461 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012462 X86::NOT64r, X86::RAX,
12463 X86::GR64RegisterClass);
12464 case X86::ATOMNAND64:
12465 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12466 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012467 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012468 X86::NOT64r, X86::RAX,
12469 X86::GR64RegisterClass, true);
12470 case X86::ATOMMIN64:
12471 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12472 case X86::ATOMMAX64:
12473 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12474 case X86::ATOMUMIN64:
12475 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12476 case X86::ATOMUMAX64:
12477 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012478
12479 // This group does 64-bit operations on a 32-bit host.
12480 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012481 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012482 X86::AND32rr, X86::AND32rr,
12483 X86::AND32ri, X86::AND32ri,
12484 false);
12485 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012486 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012487 X86::OR32rr, X86::OR32rr,
12488 X86::OR32ri, X86::OR32ri,
12489 false);
12490 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012491 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012492 X86::XOR32rr, X86::XOR32rr,
12493 X86::XOR32ri, X86::XOR32ri,
12494 false);
12495 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012496 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012497 X86::AND32rr, X86::AND32rr,
12498 X86::AND32ri, X86::AND32ri,
12499 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012500 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012501 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012502 X86::ADD32rr, X86::ADC32rr,
12503 X86::ADD32ri, X86::ADC32ri,
12504 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012505 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012506 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012507 X86::SUB32rr, X86::SBB32rr,
12508 X86::SUB32ri, X86::SBB32ri,
12509 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012510 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012511 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012512 X86::MOV32rr, X86::MOV32rr,
12513 X86::MOV32ri, X86::MOV32ri,
12514 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012515 case X86::VASTART_SAVE_XMM_REGS:
12516 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012517
12518 case X86::VAARG_64:
12519 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012520 }
12521}
12522
12523//===----------------------------------------------------------------------===//
12524// X86 Optimization Hooks
12525//===----------------------------------------------------------------------===//
12526
Dan Gohman475871a2008-07-27 21:46:04 +000012527void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012528 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012529 APInt &KnownZero,
12530 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012531 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012532 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012533 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012534 assert((Opc >= ISD::BUILTIN_OP_END ||
12535 Opc == ISD::INTRINSIC_WO_CHAIN ||
12536 Opc == ISD::INTRINSIC_W_CHAIN ||
12537 Opc == ISD::INTRINSIC_VOID) &&
12538 "Should use MaskedValueIsZero if you don't know whether Op"
12539 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012540
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012541 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012542 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012543 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012544 case X86ISD::ADD:
12545 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012546 case X86ISD::ADC:
12547 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012548 case X86ISD::SMUL:
12549 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012550 case X86ISD::INC:
12551 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012552 case X86ISD::OR:
12553 case X86ISD::XOR:
12554 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012555 // These nodes' second result is a boolean.
12556 if (Op.getResNo() == 0)
12557 break;
12558 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012559 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012560 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12561 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012562 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012563 case ISD::INTRINSIC_WO_CHAIN: {
12564 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12565 unsigned NumLoBits = 0;
12566 switch (IntId) {
12567 default: break;
12568 case Intrinsic::x86_sse_movmsk_ps:
12569 case Intrinsic::x86_avx_movmsk_ps_256:
12570 case Intrinsic::x86_sse2_movmsk_pd:
12571 case Intrinsic::x86_avx_movmsk_pd_256:
12572 case Intrinsic::x86_mmx_pmovmskb:
12573 case Intrinsic::x86_sse2_pmovmskb_128: {
12574 // High bits of movmskp{s|d}, pmovmskb are known zero.
12575 switch (IntId) {
12576 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12577 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12578 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12579 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12580 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12581 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12582 }
12583 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12584 Mask.getBitWidth() - NumLoBits);
12585 break;
12586 }
12587 }
12588 break;
12589 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012590 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012591}
Chris Lattner259e97c2006-01-31 19:43:35 +000012592
Owen Andersonbc146b02010-09-21 20:42:50 +000012593unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12594 unsigned Depth) const {
12595 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12596 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12597 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012598
Owen Andersonbc146b02010-09-21 20:42:50 +000012599 // Fallback case.
12600 return 1;
12601}
12602
Evan Cheng206ee9d2006-07-07 08:33:52 +000012603/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012604/// node is a GlobalAddress + offset.
12605bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012606 const GlobalValue* &GA,
12607 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012608 if (N->getOpcode() == X86ISD::Wrapper) {
12609 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012610 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012611 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012612 return true;
12613 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012614 }
Evan Chengad4196b2008-05-12 19:56:52 +000012615 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012616}
12617
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012618/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12619/// same as extracting the high 128-bit part of 256-bit vector and then
12620/// inserting the result into the low part of a new 256-bit vector
12621static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12622 EVT VT = SVOp->getValueType(0);
12623 int NumElems = VT.getVectorNumElements();
12624
12625 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12626 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12627 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12628 SVOp->getMaskElt(j) >= 0)
12629 return false;
12630
12631 return true;
12632}
12633
12634/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12635/// same as extracting the low 128-bit part of 256-bit vector and then
12636/// inserting the result into the high part of a new 256-bit vector
12637static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12638 EVT VT = SVOp->getValueType(0);
12639 int NumElems = VT.getVectorNumElements();
12640
12641 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12642 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12643 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12644 SVOp->getMaskElt(j) >= 0)
12645 return false;
12646
12647 return true;
12648}
12649
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012650/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12651static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12652 TargetLowering::DAGCombinerInfo &DCI) {
12653 DebugLoc dl = N->getDebugLoc();
12654 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12655 SDValue V1 = SVOp->getOperand(0);
12656 SDValue V2 = SVOp->getOperand(1);
12657 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012658 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012659
12660 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12661 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12662 //
12663 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012664 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012665 // V UNDEF BUILD_VECTOR UNDEF
12666 // \ / \ /
12667 // CONCAT_VECTOR CONCAT_VECTOR
12668 // \ /
12669 // \ /
12670 // RESULT: V + zero extended
12671 //
12672 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12673 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12674 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12675 return SDValue();
12676
12677 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12678 return SDValue();
12679
12680 // To match the shuffle mask, the first half of the mask should
12681 // be exactly the first vector, and all the rest a splat with the
12682 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012683 for (int i = 0; i < NumElems/2; ++i)
12684 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12685 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12686 return SDValue();
12687
12688 // Emit a zeroed vector and insert the desired subvector on its
12689 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012690 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012691 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12692 DAG.getConstant(0, MVT::i32), DAG, dl);
12693 return DCI.CombineTo(N, InsV);
12694 }
12695
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012696 //===--------------------------------------------------------------------===//
12697 // Combine some shuffles into subvector extracts and inserts:
12698 //
12699
12700 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12701 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12702 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12703 DAG, dl);
12704 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12705 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12706 return DCI.CombineTo(N, InsV);
12707 }
12708
12709 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12710 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12711 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12712 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12713 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12714 return DCI.CombineTo(N, InsV);
12715 }
12716
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012717 return SDValue();
12718}
12719
12720/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012721static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012722 TargetLowering::DAGCombinerInfo &DCI,
12723 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012724 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012725 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012726
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012727 // Don't create instructions with illegal types after legalize types has run.
12728 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12729 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12730 return SDValue();
12731
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012732 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12733 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12734 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012735 return PerformShuffleCombine256(N, DAG, DCI);
12736
12737 // Only handle 128 wide vector from here on.
12738 if (VT.getSizeInBits() != 128)
12739 return SDValue();
12740
12741 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12742 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12743 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012744 SmallVector<SDValue, 16> Elts;
12745 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012746 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012747
Nate Begemanfdea31a2010-03-24 20:49:50 +000012748 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012749}
Evan Chengd880b972008-05-09 21:53:03 +000012750
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012751/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12752/// generation and convert it from being a bunch of shuffles and extracts
12753/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012754static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12755 const TargetLowering &TLI) {
12756 SDValue InputVector = N->getOperand(0);
12757
12758 // Only operate on vectors of 4 elements, where the alternative shuffling
12759 // gets to be more expensive.
12760 if (InputVector.getValueType() != MVT::v4i32)
12761 return SDValue();
12762
12763 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12764 // single use which is a sign-extend or zero-extend, and all elements are
12765 // used.
12766 SmallVector<SDNode *, 4> Uses;
12767 unsigned ExtractedElements = 0;
12768 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12769 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12770 if (UI.getUse().getResNo() != InputVector.getResNo())
12771 return SDValue();
12772
12773 SDNode *Extract = *UI;
12774 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12775 return SDValue();
12776
12777 if (Extract->getValueType(0) != MVT::i32)
12778 return SDValue();
12779 if (!Extract->hasOneUse())
12780 return SDValue();
12781 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12782 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12783 return SDValue();
12784 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12785 return SDValue();
12786
12787 // Record which element was extracted.
12788 ExtractedElements |=
12789 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12790
12791 Uses.push_back(Extract);
12792 }
12793
12794 // If not all the elements were used, this may not be worthwhile.
12795 if (ExtractedElements != 15)
12796 return SDValue();
12797
12798 // Ok, we've now decided to do the transformation.
12799 DebugLoc dl = InputVector.getDebugLoc();
12800
12801 // Store the value to a temporary stack slot.
12802 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012803 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12804 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012805
12806 // Replace each use (extract) with a load of the appropriate element.
12807 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12808 UE = Uses.end(); UI != UE; ++UI) {
12809 SDNode *Extract = *UI;
12810
Nadav Rotem86694292011-05-17 08:31:57 +000012811 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012812 SDValue Idx = Extract->getOperand(1);
12813 unsigned EltSize =
12814 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12815 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12816 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12817
Nadav Rotem86694292011-05-17 08:31:57 +000012818 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012819 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012820
12821 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012822 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012823 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012824 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012825
12826 // Replace the exact with the load.
12827 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12828 }
12829
12830 // The replacement was made in place; don't return anything.
12831 return SDValue();
12832}
12833
Duncan Sands6bcd2192011-09-17 16:49:39 +000012834/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12835/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012836static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012837 const X86Subtarget *Subtarget) {
12838 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012839 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012840 // Get the LHS/RHS of the select.
12841 SDValue LHS = N->getOperand(1);
12842 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012843 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012844
Dan Gohman670e5392009-09-21 18:03:22 +000012845 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012846 // instructions match the semantics of the common C idiom x<y?x:y but not
12847 // x<=y?x:y, because of how they handle negative zero (which can be
12848 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012849 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12850 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
12851 (Subtarget->hasXMMInt() ||
12852 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012853 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012854
Chris Lattner47b4ce82009-03-11 05:48:52 +000012855 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012856 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012857 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12858 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012859 switch (CC) {
12860 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012861 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012862 // Converting this to a min would handle NaNs incorrectly, and swapping
12863 // the operands would cause it to handle comparisons between positive
12864 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012865 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012866 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012867 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12868 break;
12869 std::swap(LHS, RHS);
12870 }
Dan Gohman670e5392009-09-21 18:03:22 +000012871 Opcode = X86ISD::FMIN;
12872 break;
12873 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012874 // Converting this to a min would handle comparisons between positive
12875 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012876 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012877 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12878 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012879 Opcode = X86ISD::FMIN;
12880 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012881 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012882 // Converting this to a min would handle both negative zeros and NaNs
12883 // incorrectly, but we can swap the operands to fix both.
12884 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012885 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012886 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012887 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012888 Opcode = X86ISD::FMIN;
12889 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012890
Dan Gohman670e5392009-09-21 18:03:22 +000012891 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012892 // Converting this to a max would handle comparisons between positive
12893 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012894 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012895 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012896 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012897 Opcode = X86ISD::FMAX;
12898 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012899 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012900 // Converting this to a max would handle NaNs incorrectly, and swapping
12901 // the operands would cause it to handle comparisons between positive
12902 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012903 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012904 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012905 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12906 break;
12907 std::swap(LHS, RHS);
12908 }
Dan Gohman670e5392009-09-21 18:03:22 +000012909 Opcode = X86ISD::FMAX;
12910 break;
12911 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012912 // Converting this to a max would handle both negative zeros and NaNs
12913 // incorrectly, but we can swap the operands to fix both.
12914 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012915 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012916 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012917 case ISD::SETGE:
12918 Opcode = X86ISD::FMAX;
12919 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012920 }
Dan Gohman670e5392009-09-21 18:03:22 +000012921 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012922 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12923 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012924 switch (CC) {
12925 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012926 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012927 // Converting this to a min would handle comparisons between positive
12928 // and negative zero incorrectly, and swapping the operands would
12929 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012930 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012931 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012932 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012933 break;
12934 std::swap(LHS, RHS);
12935 }
Dan Gohman670e5392009-09-21 18:03:22 +000012936 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012937 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012938 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012939 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012940 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012941 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12942 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012943 Opcode = X86ISD::FMIN;
12944 break;
12945 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012946 // Converting this to a min would handle both negative zeros and NaNs
12947 // incorrectly, but we can swap the operands to fix both.
12948 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012949 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012950 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012951 case ISD::SETGE:
12952 Opcode = X86ISD::FMIN;
12953 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012954
Dan Gohman670e5392009-09-21 18:03:22 +000012955 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012956 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012957 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012958 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012959 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000012960 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012961 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012962 // Converting this to a max would handle comparisons between positive
12963 // and negative zero incorrectly, and swapping the operands would
12964 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012965 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012966 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000012967 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012968 break;
12969 std::swap(LHS, RHS);
12970 }
Dan Gohman670e5392009-09-21 18:03:22 +000012971 Opcode = X86ISD::FMAX;
12972 break;
12973 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012974 // Converting this to a max would handle both negative zeros and NaNs
12975 // incorrectly, but we can swap the operands to fix both.
12976 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012977 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012978 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012979 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012980 Opcode = X86ISD::FMAX;
12981 break;
12982 }
Chris Lattner83e6c992006-10-04 06:57:07 +000012983 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012984
Chris Lattner47b4ce82009-03-11 05:48:52 +000012985 if (Opcode)
12986 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000012987 }
Eric Christopherfd179292009-08-27 18:07:15 +000012988
Chris Lattnerd1980a52009-03-12 06:52:53 +000012989 // If this is a select between two integer constants, try to do some
12990 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000012991 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
12992 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000012993 // Don't do this for crazy integer types.
12994 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
12995 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000012996 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012997 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000012998
Chris Lattnercee56e72009-03-13 05:53:31 +000012999 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013000 // Efficiently invertible.
13001 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13002 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13003 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13004 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013005 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013006 }
Eric Christopherfd179292009-08-27 18:07:15 +000013007
Chris Lattnerd1980a52009-03-12 06:52:53 +000013008 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013009 if (FalseC->getAPIntValue() == 0 &&
13010 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013011 if (NeedsCondInvert) // Invert the condition if needed.
13012 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13013 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013014
Chris Lattnerd1980a52009-03-12 06:52:53 +000013015 // Zero extend the condition if needed.
13016 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013017
Chris Lattnercee56e72009-03-13 05:53:31 +000013018 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013019 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013020 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013021 }
Eric Christopherfd179292009-08-27 18:07:15 +000013022
Chris Lattner97a29a52009-03-13 05:22:11 +000013023 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013024 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013025 if (NeedsCondInvert) // Invert the condition if needed.
13026 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13027 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013028
Chris Lattner97a29a52009-03-13 05:22:11 +000013029 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013030 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13031 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013032 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013033 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013034 }
Eric Christopherfd179292009-08-27 18:07:15 +000013035
Chris Lattnercee56e72009-03-13 05:53:31 +000013036 // Optimize cases that will turn into an LEA instruction. This requires
13037 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013038 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013039 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013040 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013041
Chris Lattnercee56e72009-03-13 05:53:31 +000013042 bool isFastMultiplier = false;
13043 if (Diff < 10) {
13044 switch ((unsigned char)Diff) {
13045 default: break;
13046 case 1: // result = add base, cond
13047 case 2: // result = lea base( , cond*2)
13048 case 3: // result = lea base(cond, cond*2)
13049 case 4: // result = lea base( , cond*4)
13050 case 5: // result = lea base(cond, cond*4)
13051 case 8: // result = lea base( , cond*8)
13052 case 9: // result = lea base(cond, cond*8)
13053 isFastMultiplier = true;
13054 break;
13055 }
13056 }
Eric Christopherfd179292009-08-27 18:07:15 +000013057
Chris Lattnercee56e72009-03-13 05:53:31 +000013058 if (isFastMultiplier) {
13059 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13060 if (NeedsCondInvert) // Invert the condition if needed.
13061 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13062 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013063
Chris Lattnercee56e72009-03-13 05:53:31 +000013064 // Zero extend the condition if needed.
13065 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13066 Cond);
13067 // Scale the condition by the difference.
13068 if (Diff != 1)
13069 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13070 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013071
Chris Lattnercee56e72009-03-13 05:53:31 +000013072 // Add the base if non-zero.
13073 if (FalseC->getAPIntValue() != 0)
13074 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13075 SDValue(FalseC, 0));
13076 return Cond;
13077 }
Eric Christopherfd179292009-08-27 18:07:15 +000013078 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013079 }
13080 }
Eric Christopherfd179292009-08-27 18:07:15 +000013081
Dan Gohman475871a2008-07-27 21:46:04 +000013082 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013083}
13084
Chris Lattnerd1980a52009-03-12 06:52:53 +000013085/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13086static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13087 TargetLowering::DAGCombinerInfo &DCI) {
13088 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013089
Chris Lattnerd1980a52009-03-12 06:52:53 +000013090 // If the flag operand isn't dead, don't touch this CMOV.
13091 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13092 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013093
Evan Chengb5a55d92011-05-24 01:48:22 +000013094 SDValue FalseOp = N->getOperand(0);
13095 SDValue TrueOp = N->getOperand(1);
13096 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13097 SDValue Cond = N->getOperand(3);
13098 if (CC == X86::COND_E || CC == X86::COND_NE) {
13099 switch (Cond.getOpcode()) {
13100 default: break;
13101 case X86ISD::BSR:
13102 case X86ISD::BSF:
13103 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13104 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13105 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13106 }
13107 }
13108
Chris Lattnerd1980a52009-03-12 06:52:53 +000013109 // If this is a select between two integer constants, try to do some
13110 // optimizations. Note that the operands are ordered the opposite of SELECT
13111 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013112 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13113 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013114 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13115 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013116 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13117 CC = X86::GetOppositeBranchCondition(CC);
13118 std::swap(TrueC, FalseC);
13119 }
Eric Christopherfd179292009-08-27 18:07:15 +000013120
Chris Lattnerd1980a52009-03-12 06:52:53 +000013121 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013122 // This is efficient for any integer data type (including i8/i16) and
13123 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013124 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013125 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13126 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013127
Chris Lattnerd1980a52009-03-12 06:52:53 +000013128 // Zero extend the condition if needed.
13129 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013130
Chris Lattnerd1980a52009-03-12 06:52:53 +000013131 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13132 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013133 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013134 if (N->getNumValues() == 2) // Dead flag value?
13135 return DCI.CombineTo(N, Cond, SDValue());
13136 return Cond;
13137 }
Eric Christopherfd179292009-08-27 18:07:15 +000013138
Chris Lattnercee56e72009-03-13 05:53:31 +000013139 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13140 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013141 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013142 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13143 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013144
Chris Lattner97a29a52009-03-13 05:22:11 +000013145 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013146 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13147 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013148 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13149 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013150
Chris Lattner97a29a52009-03-13 05:22:11 +000013151 if (N->getNumValues() == 2) // Dead flag value?
13152 return DCI.CombineTo(N, Cond, SDValue());
13153 return Cond;
13154 }
Eric Christopherfd179292009-08-27 18:07:15 +000013155
Chris Lattnercee56e72009-03-13 05:53:31 +000013156 // Optimize cases that will turn into an LEA instruction. This requires
13157 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013158 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013159 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013160 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013161
Chris Lattnercee56e72009-03-13 05:53:31 +000013162 bool isFastMultiplier = false;
13163 if (Diff < 10) {
13164 switch ((unsigned char)Diff) {
13165 default: break;
13166 case 1: // result = add base, cond
13167 case 2: // result = lea base( , cond*2)
13168 case 3: // result = lea base(cond, cond*2)
13169 case 4: // result = lea base( , cond*4)
13170 case 5: // result = lea base(cond, cond*4)
13171 case 8: // result = lea base( , cond*8)
13172 case 9: // result = lea base(cond, cond*8)
13173 isFastMultiplier = true;
13174 break;
13175 }
13176 }
Eric Christopherfd179292009-08-27 18:07:15 +000013177
Chris Lattnercee56e72009-03-13 05:53:31 +000013178 if (isFastMultiplier) {
13179 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013180 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13181 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013182 // Zero extend the condition if needed.
13183 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13184 Cond);
13185 // Scale the condition by the difference.
13186 if (Diff != 1)
13187 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13188 DAG.getConstant(Diff, Cond.getValueType()));
13189
13190 // Add the base if non-zero.
13191 if (FalseC->getAPIntValue() != 0)
13192 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13193 SDValue(FalseC, 0));
13194 if (N->getNumValues() == 2) // Dead flag value?
13195 return DCI.CombineTo(N, Cond, SDValue());
13196 return Cond;
13197 }
Eric Christopherfd179292009-08-27 18:07:15 +000013198 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013199 }
13200 }
13201 return SDValue();
13202}
13203
13204
Evan Cheng0b0cd912009-03-28 05:57:29 +000013205/// PerformMulCombine - Optimize a single multiply with constant into two
13206/// in order to implement it with two cheaper instructions, e.g.
13207/// LEA + SHL, LEA + LEA.
13208static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13209 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013210 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13211 return SDValue();
13212
Owen Andersone50ed302009-08-10 22:56:29 +000013213 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013214 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013215 return SDValue();
13216
13217 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13218 if (!C)
13219 return SDValue();
13220 uint64_t MulAmt = C->getZExtValue();
13221 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13222 return SDValue();
13223
13224 uint64_t MulAmt1 = 0;
13225 uint64_t MulAmt2 = 0;
13226 if ((MulAmt % 9) == 0) {
13227 MulAmt1 = 9;
13228 MulAmt2 = MulAmt / 9;
13229 } else if ((MulAmt % 5) == 0) {
13230 MulAmt1 = 5;
13231 MulAmt2 = MulAmt / 5;
13232 } else if ((MulAmt % 3) == 0) {
13233 MulAmt1 = 3;
13234 MulAmt2 = MulAmt / 3;
13235 }
13236 if (MulAmt2 &&
13237 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13238 DebugLoc DL = N->getDebugLoc();
13239
13240 if (isPowerOf2_64(MulAmt2) &&
13241 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13242 // If second multiplifer is pow2, issue it first. We want the multiply by
13243 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13244 // is an add.
13245 std::swap(MulAmt1, MulAmt2);
13246
13247 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013248 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013249 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013250 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013251 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013252 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013253 DAG.getConstant(MulAmt1, VT));
13254
Eric Christopherfd179292009-08-27 18:07:15 +000013255 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013256 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013257 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013258 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013259 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013260 DAG.getConstant(MulAmt2, VT));
13261
13262 // Do not add new nodes to DAG combiner worklist.
13263 DCI.CombineTo(N, NewMul, false);
13264 }
13265 return SDValue();
13266}
13267
Evan Chengad9c0a32009-12-15 00:53:42 +000013268static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13269 SDValue N0 = N->getOperand(0);
13270 SDValue N1 = N->getOperand(1);
13271 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13272 EVT VT = N0.getValueType();
13273
13274 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13275 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013276 if (VT.isInteger() && !VT.isVector() &&
13277 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013278 N0.getOperand(1).getOpcode() == ISD::Constant) {
13279 SDValue N00 = N0.getOperand(0);
13280 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13281 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13282 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13283 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13284 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13285 APInt ShAmt = N1C->getAPIntValue();
13286 Mask = Mask.shl(ShAmt);
13287 if (Mask != 0)
13288 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13289 N00, DAG.getConstant(Mask, VT));
13290 }
13291 }
13292
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013293
13294 // Hardware support for vector shifts is sparse which makes us scalarize the
13295 // vector operations in many cases. Also, on sandybridge ADD is faster than
13296 // shl.
13297 // (shl V, 1) -> add V,V
13298 if (isSplatVector(N1.getNode())) {
13299 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13300 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13301 // We shift all of the values by one. In many cases we do not have
13302 // hardware support for this operation. This is better expressed as an ADD
13303 // of two values.
13304 if (N1C && (1 == N1C->getZExtValue())) {
13305 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13306 }
13307 }
13308
Evan Chengad9c0a32009-12-15 00:53:42 +000013309 return SDValue();
13310}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013311
Nate Begeman740ab032009-01-26 00:52:55 +000013312/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13313/// when possible.
13314static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13315 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013316 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013317 if (N->getOpcode() == ISD::SHL) {
13318 SDValue V = PerformSHLCombine(N, DAG);
13319 if (V.getNode()) return V;
13320 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013321
Nate Begeman740ab032009-01-26 00:52:55 +000013322 // On X86 with SSE2 support, we can transform this to a vector shift if
13323 // all elements are shifted by the same amount. We can't do this in legalize
13324 // because the a constant vector is typically transformed to a constant pool
13325 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013326 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013327 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013328
Craig Topper7be5dfd2011-11-12 09:58:49 +000013329 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13330 (!Subtarget->hasAVX2() ||
13331 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013332 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013333
Mon P Wang3becd092009-01-28 08:12:05 +000013334 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013335 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013336 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013337 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013338 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13339 unsigned NumElts = VT.getVectorNumElements();
13340 unsigned i = 0;
13341 for (; i != NumElts; ++i) {
13342 SDValue Arg = ShAmtOp.getOperand(i);
13343 if (Arg.getOpcode() == ISD::UNDEF) continue;
13344 BaseShAmt = Arg;
13345 break;
13346 }
13347 for (; i != NumElts; ++i) {
13348 SDValue Arg = ShAmtOp.getOperand(i);
13349 if (Arg.getOpcode() == ISD::UNDEF) continue;
13350 if (Arg != BaseShAmt) {
13351 return SDValue();
13352 }
13353 }
13354 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013355 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013356 SDValue InVec = ShAmtOp.getOperand(0);
13357 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13358 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13359 unsigned i = 0;
13360 for (; i != NumElts; ++i) {
13361 SDValue Arg = InVec.getOperand(i);
13362 if (Arg.getOpcode() == ISD::UNDEF) continue;
13363 BaseShAmt = Arg;
13364 break;
13365 }
13366 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13367 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013368 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013369 if (C->getZExtValue() == SplatIdx)
13370 BaseShAmt = InVec.getOperand(1);
13371 }
13372 }
13373 if (BaseShAmt.getNode() == 0)
13374 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13375 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013376 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013377 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013378
Mon P Wangefa42202009-09-03 19:56:25 +000013379 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013380 if (EltVT.bitsGT(MVT::i32))
13381 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13382 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013383 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013384
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013385 // The shift amount is identical so we can do a vector shift.
13386 SDValue ValOp = N->getOperand(0);
13387 switch (N->getOpcode()) {
13388 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013389 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013390 break;
13391 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013392 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013393 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013394 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013395 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013396 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013397 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013398 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013399 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013400 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013401 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013402 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013403 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013404 if (VT == MVT::v4i64)
13405 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13406 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13407 ValOp, BaseShAmt);
13408 if (VT == MVT::v8i32)
13409 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13410 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13411 ValOp, BaseShAmt);
13412 if (VT == MVT::v16i16)
13413 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13414 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13415 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013416 break;
13417 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013418 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013419 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013420 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013421 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013422 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013423 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013424 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013425 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013426 if (VT == MVT::v8i32)
13427 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13428 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13429 ValOp, BaseShAmt);
13430 if (VT == MVT::v16i16)
13431 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13432 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13433 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013434 break;
13435 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013436 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013437 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013438 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013439 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013440 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013441 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013442 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013443 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013444 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013445 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013446 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013447 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013448 if (VT == MVT::v4i64)
13449 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13450 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13451 ValOp, BaseShAmt);
13452 if (VT == MVT::v8i32)
13453 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13454 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13455 ValOp, BaseShAmt);
13456 if (VT == MVT::v16i16)
13457 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13458 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13459 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013460 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013461 }
13462 return SDValue();
13463}
13464
Nate Begemanb65c1752010-12-17 22:55:37 +000013465
Stuart Hastings865f0932011-06-03 23:53:54 +000013466// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13467// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13468// and friends. Likewise for OR -> CMPNEQSS.
13469static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13470 TargetLowering::DAGCombinerInfo &DCI,
13471 const X86Subtarget *Subtarget) {
13472 unsigned opcode;
13473
13474 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13475 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013476 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013477 SDValue N0 = N->getOperand(0);
13478 SDValue N1 = N->getOperand(1);
13479 SDValue CMP0 = N0->getOperand(1);
13480 SDValue CMP1 = N1->getOperand(1);
13481 DebugLoc DL = N->getDebugLoc();
13482
13483 // The SETCCs should both refer to the same CMP.
13484 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13485 return SDValue();
13486
13487 SDValue CMP00 = CMP0->getOperand(0);
13488 SDValue CMP01 = CMP0->getOperand(1);
13489 EVT VT = CMP00.getValueType();
13490
13491 if (VT == MVT::f32 || VT == MVT::f64) {
13492 bool ExpectingFlags = false;
13493 // Check for any users that want flags:
13494 for (SDNode::use_iterator UI = N->use_begin(),
13495 UE = N->use_end();
13496 !ExpectingFlags && UI != UE; ++UI)
13497 switch (UI->getOpcode()) {
13498 default:
13499 case ISD::BR_CC:
13500 case ISD::BRCOND:
13501 case ISD::SELECT:
13502 ExpectingFlags = true;
13503 break;
13504 case ISD::CopyToReg:
13505 case ISD::SIGN_EXTEND:
13506 case ISD::ZERO_EXTEND:
13507 case ISD::ANY_EXTEND:
13508 break;
13509 }
13510
13511 if (!ExpectingFlags) {
13512 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13513 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13514
13515 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13516 X86::CondCode tmp = cc0;
13517 cc0 = cc1;
13518 cc1 = tmp;
13519 }
13520
13521 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13522 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13523 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13524 X86ISD::NodeType NTOperator = is64BitFP ?
13525 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13526 // FIXME: need symbolic constants for these magic numbers.
13527 // See X86ATTInstPrinter.cpp:printSSECC().
13528 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13529 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13530 DAG.getConstant(x86cc, MVT::i8));
13531 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13532 OnesOrZeroesF);
13533 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13534 DAG.getConstant(1, MVT::i32));
13535 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13536 return OneBitOfTruth;
13537 }
13538 }
13539 }
13540 }
13541 return SDValue();
13542}
13543
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013544/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13545/// so it can be folded inside ANDNP.
13546static bool CanFoldXORWithAllOnes(const SDNode *N) {
13547 EVT VT = N->getValueType(0);
13548
13549 // Match direct AllOnes for 128 and 256-bit vectors
13550 if (ISD::isBuildVectorAllOnes(N))
13551 return true;
13552
13553 // Look through a bit convert.
13554 if (N->getOpcode() == ISD::BITCAST)
13555 N = N->getOperand(0).getNode();
13556
13557 // Sometimes the operand may come from a insert_subvector building a 256-bit
13558 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013559 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013560 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13561 SDValue V1 = N->getOperand(0);
13562 SDValue V2 = N->getOperand(1);
13563
13564 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13565 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13566 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13567 ISD::isBuildVectorAllOnes(V2.getNode()))
13568 return true;
13569 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013570
13571 return false;
13572}
13573
Nate Begemanb65c1752010-12-17 22:55:37 +000013574static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13575 TargetLowering::DAGCombinerInfo &DCI,
13576 const X86Subtarget *Subtarget) {
13577 if (DCI.isBeforeLegalizeOps())
13578 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013579
Stuart Hastings865f0932011-06-03 23:53:54 +000013580 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13581 if (R.getNode())
13582 return R;
13583
Craig Topper54a11172011-10-14 07:06:56 +000013584 EVT VT = N->getValueType(0);
13585
Craig Topperb4c94572011-10-21 06:55:01 +000013586 // Create ANDN, BLSI, and BLSR instructions
13587 // BLSI is X & (-X)
13588 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013589 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13590 SDValue N0 = N->getOperand(0);
13591 SDValue N1 = N->getOperand(1);
13592 DebugLoc DL = N->getDebugLoc();
13593
13594 // Check LHS for not
13595 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13596 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13597 // Check RHS for not
13598 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13599 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13600
Craig Topperb4c94572011-10-21 06:55:01 +000013601 // Check LHS for neg
13602 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13603 isZero(N0.getOperand(0)))
13604 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13605
13606 // Check RHS for neg
13607 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13608 isZero(N1.getOperand(0)))
13609 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13610
13611 // Check LHS for X-1
13612 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13613 isAllOnes(N0.getOperand(1)))
13614 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13615
13616 // Check RHS for X-1
13617 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13618 isAllOnes(N1.getOperand(1)))
13619 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13620
Craig Topper54a11172011-10-14 07:06:56 +000013621 return SDValue();
13622 }
13623
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013624 // Want to form ANDNP nodes:
13625 // 1) In the hopes of then easily combining them with OR and AND nodes
13626 // to form PBLEND/PSIGN.
13627 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013628 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013629 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013630
Nate Begemanb65c1752010-12-17 22:55:37 +000013631 SDValue N0 = N->getOperand(0);
13632 SDValue N1 = N->getOperand(1);
13633 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013634
Nate Begemanb65c1752010-12-17 22:55:37 +000013635 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013636 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013637 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13638 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013639 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013640
13641 // Check RHS for vnot
13642 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013643 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13644 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013645 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013646
Nate Begemanb65c1752010-12-17 22:55:37 +000013647 return SDValue();
13648}
13649
Evan Cheng760d1942010-01-04 21:22:48 +000013650static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013651 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013652 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013653 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013654 return SDValue();
13655
Stuart Hastings865f0932011-06-03 23:53:54 +000013656 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13657 if (R.getNode())
13658 return R;
13659
Evan Cheng760d1942010-01-04 21:22:48 +000013660 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013661
Evan Cheng760d1942010-01-04 21:22:48 +000013662 SDValue N0 = N->getOperand(0);
13663 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013664
Nate Begemanb65c1752010-12-17 22:55:37 +000013665 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013666 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013667 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013668 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13669 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013670
Craig Topper1666cb62011-11-19 07:07:26 +000013671 // Canonicalize pandn to RHS
13672 if (N0.getOpcode() == X86ISD::ANDNP)
13673 std::swap(N0, N1);
13674 // or (and (m, x), (pandn m, y))
13675 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13676 SDValue Mask = N1.getOperand(0);
13677 SDValue X = N1.getOperand(1);
13678 SDValue Y;
13679 if (N0.getOperand(0) == Mask)
13680 Y = N0.getOperand(1);
13681 if (N0.getOperand(1) == Mask)
13682 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013683
Craig Topper1666cb62011-11-19 07:07:26 +000013684 // Check to see if the mask appeared in both the AND and ANDNP and
13685 if (!Y.getNode())
13686 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013687
Craig Topper1666cb62011-11-19 07:07:26 +000013688 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13689 if (Mask.getOpcode() != ISD::BITCAST ||
13690 X.getOpcode() != ISD::BITCAST ||
13691 Y.getOpcode() != ISD::BITCAST)
13692 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013693
Craig Topper1666cb62011-11-19 07:07:26 +000013694 // Look through mask bitcast.
13695 Mask = Mask.getOperand(0);
13696 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013697
Craig Topper1666cb62011-11-19 07:07:26 +000013698 // Validate that the Mask operand is a vector sra node. The sra node
13699 // will be an intrinsic.
13700 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13701 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013702
Craig Topper1666cb62011-11-19 07:07:26 +000013703 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13704 // there is no psrai.b
13705 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13706 case Intrinsic::x86_sse2_psrai_w:
13707 case Intrinsic::x86_sse2_psrai_d:
13708 case Intrinsic::x86_avx2_psrai_w:
13709 case Intrinsic::x86_avx2_psrai_d:
13710 break;
13711 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013712 }
Craig Topper1666cb62011-11-19 07:07:26 +000013713
13714 // Check that the SRA is all signbits.
13715 SDValue SraC = Mask.getOperand(2);
13716 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13717 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13718 if ((SraAmt + 1) != EltBits)
13719 return SDValue();
13720
13721 DebugLoc DL = N->getDebugLoc();
13722
13723 // Now we know we at least have a plendvb with the mask val. See if
13724 // we can form a psignb/w/d.
13725 // psign = x.type == y.type == mask.type && y = sub(0, x);
13726 X = X.getOperand(0);
13727 Y = Y.getOperand(0);
13728 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13729 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013730 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13731 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13732 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13733 Mask.getOperand(1));
13734 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013735 }
13736 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013737 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013738 return SDValue();
13739
13740 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13741
13742 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13743 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13744 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013745 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013746 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013747 }
13748 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013749
Craig Topper1666cb62011-11-19 07:07:26 +000013750 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13751 return SDValue();
13752
Nate Begemanb65c1752010-12-17 22:55:37 +000013753 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013754 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13755 std::swap(N0, N1);
13756 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13757 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013758 if (!N0.hasOneUse() || !N1.hasOneUse())
13759 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013760
13761 SDValue ShAmt0 = N0.getOperand(1);
13762 if (ShAmt0.getValueType() != MVT::i8)
13763 return SDValue();
13764 SDValue ShAmt1 = N1.getOperand(1);
13765 if (ShAmt1.getValueType() != MVT::i8)
13766 return SDValue();
13767 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13768 ShAmt0 = ShAmt0.getOperand(0);
13769 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13770 ShAmt1 = ShAmt1.getOperand(0);
13771
13772 DebugLoc DL = N->getDebugLoc();
13773 unsigned Opc = X86ISD::SHLD;
13774 SDValue Op0 = N0.getOperand(0);
13775 SDValue Op1 = N1.getOperand(0);
13776 if (ShAmt0.getOpcode() == ISD::SUB) {
13777 Opc = X86ISD::SHRD;
13778 std::swap(Op0, Op1);
13779 std::swap(ShAmt0, ShAmt1);
13780 }
13781
Evan Cheng8b1190a2010-04-28 01:18:01 +000013782 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013783 if (ShAmt1.getOpcode() == ISD::SUB) {
13784 SDValue Sum = ShAmt1.getOperand(0);
13785 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013786 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13787 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13788 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13789 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013790 return DAG.getNode(Opc, DL, VT,
13791 Op0, Op1,
13792 DAG.getNode(ISD::TRUNCATE, DL,
13793 MVT::i8, ShAmt0));
13794 }
13795 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13796 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13797 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013798 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013799 return DAG.getNode(Opc, DL, VT,
13800 N0.getOperand(0), N1.getOperand(0),
13801 DAG.getNode(ISD::TRUNCATE, DL,
13802 MVT::i8, ShAmt0));
13803 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013804
Evan Cheng760d1942010-01-04 21:22:48 +000013805 return SDValue();
13806}
13807
Craig Topperb4c94572011-10-21 06:55:01 +000013808static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13809 TargetLowering::DAGCombinerInfo &DCI,
13810 const X86Subtarget *Subtarget) {
13811 if (DCI.isBeforeLegalizeOps())
13812 return SDValue();
13813
13814 EVT VT = N->getValueType(0);
13815
13816 if (VT != MVT::i32 && VT != MVT::i64)
13817 return SDValue();
13818
13819 // Create BLSMSK instructions by finding X ^ (X-1)
13820 SDValue N0 = N->getOperand(0);
13821 SDValue N1 = N->getOperand(1);
13822 DebugLoc DL = N->getDebugLoc();
13823
13824 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13825 isAllOnes(N0.getOperand(1)))
13826 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13827
13828 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13829 isAllOnes(N1.getOperand(1)))
13830 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13831
13832 return SDValue();
13833}
13834
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013835/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13836static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13837 const X86Subtarget *Subtarget) {
13838 LoadSDNode *Ld = cast<LoadSDNode>(N);
13839 EVT RegVT = Ld->getValueType(0);
13840 EVT MemVT = Ld->getMemoryVT();
13841 DebugLoc dl = Ld->getDebugLoc();
13842 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13843
13844 ISD::LoadExtType Ext = Ld->getExtensionType();
13845
Nadav Rotemca6f2962011-09-18 19:00:23 +000013846 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013847 // shuffle. We need SSE4 for the shuffles.
13848 // TODO: It is possible to support ZExt by zeroing the undef values
13849 // during the shuffle phase or after the shuffle.
13850 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
13851 assert(MemVT != RegVT && "Cannot extend to the same type");
13852 assert(MemVT.isVector() && "Must load a vector from memory");
13853
13854 unsigned NumElems = RegVT.getVectorNumElements();
13855 unsigned RegSz = RegVT.getSizeInBits();
13856 unsigned MemSz = MemVT.getSizeInBits();
13857 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013858 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013859 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13860
13861 // Attempt to load the original value using a single load op.
13862 // Find a scalar type which is equal to the loaded word size.
13863 MVT SclrLoadTy = MVT::i8;
13864 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13865 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13866 MVT Tp = (MVT::SimpleValueType)tp;
13867 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13868 SclrLoadTy = Tp;
13869 break;
13870 }
13871 }
13872
13873 // Proceed if a load word is found.
13874 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13875
13876 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13877 RegSz/SclrLoadTy.getSizeInBits());
13878
13879 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13880 RegSz/MemVT.getScalarType().getSizeInBits());
13881 // Can't shuffle using an illegal type.
13882 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13883
13884 // Perform a single load.
13885 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13886 Ld->getBasePtr(),
13887 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013888 Ld->isNonTemporal(), Ld->isInvariant(),
13889 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013890
13891 // Insert the word loaded into a vector.
13892 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13893 LoadUnitVecVT, ScalarLoad);
13894
13895 // Bitcast the loaded value to a vector of the original element type, in
13896 // the size of the target vector type.
13897 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
13898 unsigned SizeRatio = RegSz/MemSz;
13899
13900 // Redistribute the loaded elements into the different locations.
13901 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13902 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
13903
13904 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
13905 DAG.getUNDEF(SlicedVec.getValueType()),
13906 ShuffleVec.data());
13907
13908 // Bitcast to the requested type.
13909 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
13910 // Replace the original load with the new sequence
13911 // and return the new chain.
13912 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
13913 return SDValue(ScalarLoad.getNode(), 1);
13914 }
13915
13916 return SDValue();
13917}
13918
Chris Lattner149a4e52008-02-22 02:09:43 +000013919/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013920static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013921 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013922 StoreSDNode *St = cast<StoreSDNode>(N);
13923 EVT VT = St->getValue().getValueType();
13924 EVT StVT = St->getMemoryVT();
13925 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000013926 SDValue StoredVal = St->getOperand(1);
13927 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13928
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013929 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000013930 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
13931 // 128-bit ones. If in the future the cost becomes only one memory access the
13932 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000013933 if (VT.getSizeInBits() == 256 &&
13934 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
13935 StoredVal.getNumOperands() == 2) {
13936
13937 SDValue Value0 = StoredVal.getOperand(0);
13938 SDValue Value1 = StoredVal.getOperand(1);
13939
13940 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
13941 SDValue Ptr0 = St->getBasePtr();
13942 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
13943
13944 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
13945 St->getPointerInfo(), St->isVolatile(),
13946 St->isNonTemporal(), St->getAlignment());
13947 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
13948 St->getPointerInfo(), St->isVolatile(),
13949 St->isNonTemporal(), St->getAlignment());
13950 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
13951 }
Nadav Rotem614061b2011-08-10 19:30:14 +000013952
13953 // Optimize trunc store (of multiple scalars) to shuffle and store.
13954 // First, pack all of the elements in one place. Next, store to memory
13955 // in fewer chunks.
13956 if (St->isTruncatingStore() && VT.isVector()) {
13957 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13958 unsigned NumElems = VT.getVectorNumElements();
13959 assert(StVT != VT && "Cannot truncate to the same type");
13960 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
13961 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
13962
13963 // From, To sizes and ElemCount must be pow of two
13964 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000013965 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000013966 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000013967 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013968
Nadav Rotem614061b2011-08-10 19:30:14 +000013969 unsigned SizeRatio = FromSz / ToSz;
13970
13971 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
13972
13973 // Create a type on which we perform the shuffle
13974 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
13975 StVT.getScalarType(), NumElems*SizeRatio);
13976
13977 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
13978
13979 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
13980 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13981 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
13982
13983 // Can't shuffle using an illegal type
13984 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13985
13986 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
13987 DAG.getUNDEF(WideVec.getValueType()),
13988 ShuffleVec.data());
13989 // At this point all of the data is stored at the bottom of the
13990 // register. We now need to save it to mem.
13991
13992 // Find the largest store unit
13993 MVT StoreType = MVT::i8;
13994 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13995 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13996 MVT Tp = (MVT::SimpleValueType)tp;
13997 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
13998 StoreType = Tp;
13999 }
14000
14001 // Bitcast the original vector into a vector of store-size units
14002 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14003 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14004 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14005 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14006 SmallVector<SDValue, 8> Chains;
14007 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14008 TLI.getPointerTy());
14009 SDValue Ptr = St->getBasePtr();
14010
14011 // Perform one or more big stores into memory.
14012 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14013 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14014 StoreType, ShuffWide,
14015 DAG.getIntPtrConstant(i));
14016 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14017 St->getPointerInfo(), St->isVolatile(),
14018 St->isNonTemporal(), St->getAlignment());
14019 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14020 Chains.push_back(Ch);
14021 }
14022
14023 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14024 Chains.size());
14025 }
14026
14027
Chris Lattner149a4e52008-02-22 02:09:43 +000014028 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14029 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014030 // A preferable solution to the general problem is to figure out the right
14031 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014032
14033 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014034 if (VT.getSizeInBits() != 64)
14035 return SDValue();
14036
Devang Patel578efa92009-06-05 21:57:13 +000014037 const Function *F = DAG.getMachineFunction().getFunction();
14038 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014039 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014040 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014041 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014042 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014043 isa<LoadSDNode>(St->getValue()) &&
14044 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14045 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014046 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014047 LoadSDNode *Ld = 0;
14048 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014049 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014050 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014051 // Must be a store of a load. We currently handle two cases: the load
14052 // is a direct child, and it's under an intervening TokenFactor. It is
14053 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014054 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014055 Ld = cast<LoadSDNode>(St->getChain());
14056 else if (St->getValue().hasOneUse() &&
14057 ChainVal->getOpcode() == ISD::TokenFactor) {
14058 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014059 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014060 TokenFactorIndex = i;
14061 Ld = cast<LoadSDNode>(St->getValue());
14062 } else
14063 Ops.push_back(ChainVal->getOperand(i));
14064 }
14065 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014066
Evan Cheng536e6672009-03-12 05:59:15 +000014067 if (!Ld || !ISD::isNormalLoad(Ld))
14068 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014069
Evan Cheng536e6672009-03-12 05:59:15 +000014070 // If this is not the MMX case, i.e. we are just turning i64 load/store
14071 // into f64 load/store, avoid the transformation if there are multiple
14072 // uses of the loaded value.
14073 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14074 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014075
Evan Cheng536e6672009-03-12 05:59:15 +000014076 DebugLoc LdDL = Ld->getDebugLoc();
14077 DebugLoc StDL = N->getDebugLoc();
14078 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14079 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14080 // pair instead.
14081 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014082 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014083 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14084 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014085 Ld->isNonTemporal(), Ld->isInvariant(),
14086 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014087 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014088 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014089 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014090 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014091 Ops.size());
14092 }
Evan Cheng536e6672009-03-12 05:59:15 +000014093 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014094 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014095 St->isVolatile(), St->isNonTemporal(),
14096 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014097 }
Evan Cheng536e6672009-03-12 05:59:15 +000014098
14099 // Otherwise, lower to two pairs of 32-bit loads / stores.
14100 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014101 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14102 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014103
Owen Anderson825b72b2009-08-11 20:47:22 +000014104 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014105 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014106 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014107 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014108 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014109 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014110 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014111 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014112 MinAlign(Ld->getAlignment(), 4));
14113
14114 SDValue NewChain = LoLd.getValue(1);
14115 if (TokenFactorIndex != -1) {
14116 Ops.push_back(LoLd);
14117 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014118 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014119 Ops.size());
14120 }
14121
14122 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014123 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14124 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014125
14126 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014127 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014128 St->isVolatile(), St->isNonTemporal(),
14129 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014130 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014131 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014132 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014133 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014134 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014135 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014136 }
Dan Gohman475871a2008-07-27 21:46:04 +000014137 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014138}
14139
Duncan Sands17470be2011-09-22 20:15:48 +000014140/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14141/// and return the operands for the horizontal operation in LHS and RHS. A
14142/// horizontal operation performs the binary operation on successive elements
14143/// of its first operand, then on successive elements of its second operand,
14144/// returning the resulting values in a vector. For example, if
14145/// A = < float a0, float a1, float a2, float a3 >
14146/// and
14147/// B = < float b0, float b1, float b2, float b3 >
14148/// then the result of doing a horizontal operation on A and B is
14149/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14150/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14151/// A horizontal-op B, for some already available A and B, and if so then LHS is
14152/// set to A, RHS to B, and the routine returns 'true'.
14153/// Note that the binary operation should have the property that if one of the
14154/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014155static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014156 // Look for the following pattern: if
14157 // A = < float a0, float a1, float a2, float a3 >
14158 // B = < float b0, float b1, float b2, float b3 >
14159 // and
14160 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14161 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14162 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14163 // which is A horizontal-op B.
14164
14165 // At least one of the operands should be a vector shuffle.
14166 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14167 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14168 return false;
14169
14170 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014171
14172 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14173 "Unsupported vector type for horizontal add/sub");
14174
14175 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14176 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014177 unsigned NumElts = VT.getVectorNumElements();
14178 unsigned NumLanes = VT.getSizeInBits()/128;
14179 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014180 assert((NumLaneElts % 2 == 0) &&
14181 "Vector type should have an even number of elements in each lane");
14182 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014183
14184 // View LHS in the form
14185 // LHS = VECTOR_SHUFFLE A, B, LMask
14186 // If LHS is not a shuffle then pretend it is the shuffle
14187 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14188 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14189 // type VT.
14190 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014191 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014192 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14193 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14194 A = LHS.getOperand(0);
14195 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14196 B = LHS.getOperand(1);
14197 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14198 } else {
14199 if (LHS.getOpcode() != ISD::UNDEF)
14200 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014201 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014202 LMask[i] = i;
14203 }
14204
14205 // Likewise, view RHS in the form
14206 // RHS = VECTOR_SHUFFLE C, D, RMask
14207 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014208 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014209 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14210 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14211 C = RHS.getOperand(0);
14212 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14213 D = RHS.getOperand(1);
14214 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14215 } else {
14216 if (RHS.getOpcode() != ISD::UNDEF)
14217 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014218 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014219 RMask[i] = i;
14220 }
14221
14222 // Check that the shuffles are both shuffling the same vectors.
14223 if (!(A == C && B == D) && !(A == D && B == C))
14224 return false;
14225
14226 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14227 if (!A.getNode() && !B.getNode())
14228 return false;
14229
14230 // If A and B occur in reverse order in RHS, then "swap" them (which means
14231 // rewriting the mask).
14232 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014233 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014234
14235 // At this point LHS and RHS are equivalent to
14236 // LHS = VECTOR_SHUFFLE A, B, LMask
14237 // RHS = VECTOR_SHUFFLE A, B, RMask
14238 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014239 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014240 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014241
Craig Topperf8363302011-12-02 08:18:41 +000014242 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014243 if (LIdx < 0 || RIdx < 0 ||
14244 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14245 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014246 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014247
Craig Topperf8363302011-12-02 08:18:41 +000014248 // Check that successive elements are being operated on. If not, this is
14249 // not a horizontal operation.
14250 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14251 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014252 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014253 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014254 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014255 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014256 }
14257
14258 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14259 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14260 return true;
14261}
14262
14263/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14264static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14265 const X86Subtarget *Subtarget) {
14266 EVT VT = N->getValueType(0);
14267 SDValue LHS = N->getOperand(0);
14268 SDValue RHS = N->getOperand(1);
14269
14270 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014271 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14272 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014273 isHorizontalBinOp(LHS, RHS, true))
14274 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14275 return SDValue();
14276}
14277
14278/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14279static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14280 const X86Subtarget *Subtarget) {
14281 EVT VT = N->getValueType(0);
14282 SDValue LHS = N->getOperand(0);
14283 SDValue RHS = N->getOperand(1);
14284
14285 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014286 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14287 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014288 isHorizontalBinOp(LHS, RHS, false))
14289 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14290 return SDValue();
14291}
14292
Chris Lattner6cf73262008-01-25 06:14:17 +000014293/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14294/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014295static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014296 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14297 // F[X]OR(0.0, x) -> x
14298 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014299 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14300 if (C->getValueAPF().isPosZero())
14301 return N->getOperand(1);
14302 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14303 if (C->getValueAPF().isPosZero())
14304 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014305 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014306}
14307
14308/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014309static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014310 // FAND(0.0, x) -> 0.0
14311 // FAND(x, 0.0) -> 0.0
14312 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14313 if (C->getValueAPF().isPosZero())
14314 return N->getOperand(0);
14315 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14316 if (C->getValueAPF().isPosZero())
14317 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014318 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014319}
14320
Dan Gohmane5af2d32009-01-29 01:59:02 +000014321static SDValue PerformBTCombine(SDNode *N,
14322 SelectionDAG &DAG,
14323 TargetLowering::DAGCombinerInfo &DCI) {
14324 // BT ignores high bits in the bit index operand.
14325 SDValue Op1 = N->getOperand(1);
14326 if (Op1.hasOneUse()) {
14327 unsigned BitWidth = Op1.getValueSizeInBits();
14328 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14329 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014330 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14331 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014332 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014333 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14334 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14335 DCI.CommitTargetLoweringOpt(TLO);
14336 }
14337 return SDValue();
14338}
Chris Lattner83e6c992006-10-04 06:57:07 +000014339
Eli Friedman7a5e5552009-06-07 06:52:44 +000014340static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14341 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014342 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014343 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014344 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014345 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014346 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014347 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014348 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014349 }
14350 return SDValue();
14351}
14352
Evan Cheng2e489c42009-12-16 00:53:11 +000014353static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14354 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14355 // (and (i32 x86isd::setcc_carry), 1)
14356 // This eliminates the zext. This transformation is necessary because
14357 // ISD::SETCC is always legalized to i8.
14358 DebugLoc dl = N->getDebugLoc();
14359 SDValue N0 = N->getOperand(0);
14360 EVT VT = N->getValueType(0);
14361 if (N0.getOpcode() == ISD::AND &&
14362 N0.hasOneUse() &&
14363 N0.getOperand(0).hasOneUse()) {
14364 SDValue N00 = N0.getOperand(0);
14365 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14366 return SDValue();
14367 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14368 if (!C || C->getZExtValue() != 1)
14369 return SDValue();
14370 return DAG.getNode(ISD::AND, dl, VT,
14371 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14372 N00.getOperand(0), N00.getOperand(1)),
14373 DAG.getConstant(1, VT));
14374 }
14375
14376 return SDValue();
14377}
14378
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014379// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14380static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14381 unsigned X86CC = N->getConstantOperandVal(0);
14382 SDValue EFLAG = N->getOperand(1);
14383 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014384
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014385 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14386 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14387 // cases.
14388 if (X86CC == X86::COND_B)
14389 return DAG.getNode(ISD::AND, DL, MVT::i8,
14390 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14391 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14392 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014393
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014394 return SDValue();
14395}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014396
Benjamin Kramer1396c402011-06-18 11:09:41 +000014397static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14398 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014399 SDValue Op0 = N->getOperand(0);
14400 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14401 // a 32-bit target where SSE doesn't support i64->FP operations.
14402 if (Op0.getOpcode() == ISD::LOAD) {
14403 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14404 EVT VT = Ld->getValueType(0);
14405 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14406 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14407 !XTLI->getSubtarget()->is64Bit() &&
14408 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014409 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14410 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014411 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14412 return FILDChain;
14413 }
14414 }
14415 return SDValue();
14416}
14417
Chris Lattner23a01992010-12-20 01:37:09 +000014418// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14419static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14420 X86TargetLowering::DAGCombinerInfo &DCI) {
14421 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14422 // the result is either zero or one (depending on the input carry bit).
14423 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14424 if (X86::isZeroNode(N->getOperand(0)) &&
14425 X86::isZeroNode(N->getOperand(1)) &&
14426 // We don't have a good way to replace an EFLAGS use, so only do this when
14427 // dead right now.
14428 SDValue(N, 1).use_empty()) {
14429 DebugLoc DL = N->getDebugLoc();
14430 EVT VT = N->getValueType(0);
14431 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14432 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14433 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14434 DAG.getConstant(X86::COND_B,MVT::i8),
14435 N->getOperand(2)),
14436 DAG.getConstant(1, VT));
14437 return DCI.CombineTo(N, Res1, CarryOut);
14438 }
14439
14440 return SDValue();
14441}
14442
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014443// fold (add Y, (sete X, 0)) -> adc 0, Y
14444// (add Y, (setne X, 0)) -> sbb -1, Y
14445// (sub (sete X, 0), Y) -> sbb 0, Y
14446// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014447static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014448 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014449
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014450 // Look through ZExts.
14451 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14452 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14453 return SDValue();
14454
14455 SDValue SetCC = Ext.getOperand(0);
14456 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14457 return SDValue();
14458
14459 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14460 if (CC != X86::COND_E && CC != X86::COND_NE)
14461 return SDValue();
14462
14463 SDValue Cmp = SetCC.getOperand(1);
14464 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014465 !X86::isZeroNode(Cmp.getOperand(1)) ||
14466 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014467 return SDValue();
14468
14469 SDValue CmpOp0 = Cmp.getOperand(0);
14470 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14471 DAG.getConstant(1, CmpOp0.getValueType()));
14472
14473 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14474 if (CC == X86::COND_NE)
14475 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14476 DL, OtherVal.getValueType(), OtherVal,
14477 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14478 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14479 DL, OtherVal.getValueType(), OtherVal,
14480 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14481}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014482
Craig Topper54f952a2011-11-19 09:02:40 +000014483/// PerformADDCombine - Do target-specific dag combines on integer adds.
14484static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14485 const X86Subtarget *Subtarget) {
14486 EVT VT = N->getValueType(0);
14487 SDValue Op0 = N->getOperand(0);
14488 SDValue Op1 = N->getOperand(1);
14489
14490 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperb72039c2011-11-30 09:10:50 +000014491 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14492 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014493 isHorizontalBinOp(Op0, Op1, true))
14494 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14495
14496 return OptimizeConditionalInDecrement(N, DAG);
14497}
14498
14499static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14500 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014501 SDValue Op0 = N->getOperand(0);
14502 SDValue Op1 = N->getOperand(1);
14503
14504 // X86 can't encode an immediate LHS of a sub. See if we can push the
14505 // negation into a preceding instruction.
14506 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014507 // If the RHS of the sub is a XOR with one use and a constant, invert the
14508 // immediate. Then add one to the LHS of the sub so we can turn
14509 // X-Y -> X+~Y+1, saving one register.
14510 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14511 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014512 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014513 EVT VT = Op0.getValueType();
14514 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14515 Op1.getOperand(0),
14516 DAG.getConstant(~XorC, VT));
14517 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014518 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014519 }
14520 }
14521
Craig Topper54f952a2011-11-19 09:02:40 +000014522 // Try to synthesize horizontal adds from adds of shuffles.
14523 EVT VT = N->getValueType(0);
Craig Topperb72039c2011-11-30 09:10:50 +000014524 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14525 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14526 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014527 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14528
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014529 return OptimizeConditionalInDecrement(N, DAG);
14530}
14531
Dan Gohman475871a2008-07-27 21:46:04 +000014532SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014533 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014534 SelectionDAG &DAG = DCI.DAG;
14535 switch (N->getOpcode()) {
14536 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014537 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014538 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014539 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014540 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014541 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014542 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14543 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014544 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014545 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014546 case ISD::SHL:
14547 case ISD::SRA:
14548 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014549 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014550 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014551 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014552 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014553 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014554 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014555 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14556 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014557 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014558 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14559 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014560 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014561 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014562 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014563 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014564 case X86ISD::SHUFPS: // Handle all target specific shuffles
14565 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014566 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014567 case X86ISD::UNPCKH:
14568 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014569 case X86ISD::MOVHLPS:
14570 case X86ISD::MOVLHPS:
14571 case X86ISD::PSHUFD:
14572 case X86ISD::PSHUFHW:
14573 case X86ISD::PSHUFLW:
14574 case X86ISD::MOVSS:
14575 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014576 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014577 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014578 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014579 }
14580
Dan Gohman475871a2008-07-27 21:46:04 +000014581 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014582}
14583
Evan Chenge5b51ac2010-04-17 06:13:15 +000014584/// isTypeDesirableForOp - Return true if the target has native support for
14585/// the specified value type and it is 'desirable' to use the type for the
14586/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14587/// instruction encodings are longer and some i16 instructions are slow.
14588bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14589 if (!isTypeLegal(VT))
14590 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014591 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014592 return true;
14593
14594 switch (Opc) {
14595 default:
14596 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014597 case ISD::LOAD:
14598 case ISD::SIGN_EXTEND:
14599 case ISD::ZERO_EXTEND:
14600 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014601 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014602 case ISD::SRL:
14603 case ISD::SUB:
14604 case ISD::ADD:
14605 case ISD::MUL:
14606 case ISD::AND:
14607 case ISD::OR:
14608 case ISD::XOR:
14609 return false;
14610 }
14611}
14612
14613/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014614/// beneficial for dag combiner to promote the specified node. If true, it
14615/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014616bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014617 EVT VT = Op.getValueType();
14618 if (VT != MVT::i16)
14619 return false;
14620
Evan Cheng4c26e932010-04-19 19:29:22 +000014621 bool Promote = false;
14622 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014623 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014624 default: break;
14625 case ISD::LOAD: {
14626 LoadSDNode *LD = cast<LoadSDNode>(Op);
14627 // If the non-extending load has a single use and it's not live out, then it
14628 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014629 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14630 Op.hasOneUse()*/) {
14631 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14632 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14633 // The only case where we'd want to promote LOAD (rather then it being
14634 // promoted as an operand is when it's only use is liveout.
14635 if (UI->getOpcode() != ISD::CopyToReg)
14636 return false;
14637 }
14638 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014639 Promote = true;
14640 break;
14641 }
14642 case ISD::SIGN_EXTEND:
14643 case ISD::ZERO_EXTEND:
14644 case ISD::ANY_EXTEND:
14645 Promote = true;
14646 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014647 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014648 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014649 SDValue N0 = Op.getOperand(0);
14650 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014651 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014652 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014653 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014654 break;
14655 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014656 case ISD::ADD:
14657 case ISD::MUL:
14658 case ISD::AND:
14659 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014660 case ISD::XOR:
14661 Commute = true;
14662 // fallthrough
14663 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014664 SDValue N0 = Op.getOperand(0);
14665 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014666 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014667 return false;
14668 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014669 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014670 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014671 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014672 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014673 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014674 }
14675 }
14676
14677 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014678 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014679}
14680
Evan Cheng60c07e12006-07-05 22:17:51 +000014681//===----------------------------------------------------------------------===//
14682// X86 Inline Assembly Support
14683//===----------------------------------------------------------------------===//
14684
Chris Lattnerb8105652009-07-20 17:51:36 +000014685bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14686 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014687
14688 std::string AsmStr = IA->getAsmString();
14689
14690 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014691 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014692 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014693
14694 switch (AsmPieces.size()) {
14695 default: return false;
14696 case 1:
14697 AsmStr = AsmPieces[0];
14698 AsmPieces.clear();
14699 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14700
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014701 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014702 // we will turn this bswap into something that will be lowered to logical ops
14703 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14704 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014705 // bswap $0
14706 if (AsmPieces.size() == 2 &&
14707 (AsmPieces[0] == "bswap" ||
14708 AsmPieces[0] == "bswapq" ||
14709 AsmPieces[0] == "bswapl") &&
14710 (AsmPieces[1] == "$0" ||
14711 AsmPieces[1] == "${0:q}")) {
14712 // No need to check constraints, nothing other than the equivalent of
14713 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014714 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014715 if (!Ty || Ty->getBitWidth() % 16 != 0)
14716 return false;
14717 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014718 }
14719 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014720 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014721 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014722 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014723 AsmPieces[1] == "$$8," &&
14724 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014725 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14726 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014727 const std::string &ConstraintsStr = IA->getConstraintString();
14728 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014729 std::sort(AsmPieces.begin(), AsmPieces.end());
14730 if (AsmPieces.size() == 4 &&
14731 AsmPieces[0] == "~{cc}" &&
14732 AsmPieces[1] == "~{dirflag}" &&
14733 AsmPieces[2] == "~{flags}" &&
14734 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014735 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014736 if (!Ty || Ty->getBitWidth() % 16 != 0)
14737 return false;
14738 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014739 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014740 }
14741 break;
14742 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014743 if (CI->getType()->isIntegerTy(32) &&
14744 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14745 SmallVector<StringRef, 4> Words;
14746 SplitString(AsmPieces[0], Words, " \t,");
14747 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14748 Words[2] == "${0:w}") {
14749 Words.clear();
14750 SplitString(AsmPieces[1], Words, " \t,");
14751 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14752 Words[2] == "$0") {
14753 Words.clear();
14754 SplitString(AsmPieces[2], Words, " \t,");
14755 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14756 Words[2] == "${0:w}") {
14757 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014758 const std::string &ConstraintsStr = IA->getConstraintString();
14759 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014760 std::sort(AsmPieces.begin(), AsmPieces.end());
14761 if (AsmPieces.size() == 4 &&
14762 AsmPieces[0] == "~{cc}" &&
14763 AsmPieces[1] == "~{dirflag}" &&
14764 AsmPieces[2] == "~{flags}" &&
14765 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014766 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014767 if (!Ty || Ty->getBitWidth() % 16 != 0)
14768 return false;
14769 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014770 }
14771 }
14772 }
14773 }
14774 }
Evan Cheng55d42002011-01-08 01:24:27 +000014775
14776 if (CI->getType()->isIntegerTy(64)) {
14777 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14778 if (Constraints.size() >= 2 &&
14779 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14780 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14781 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14782 SmallVector<StringRef, 4> Words;
14783 SplitString(AsmPieces[0], Words, " \t");
14784 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014785 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014786 SplitString(AsmPieces[1], Words, " \t");
14787 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14788 Words.clear();
14789 SplitString(AsmPieces[2], Words, " \t,");
14790 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14791 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014792 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014793 if (!Ty || Ty->getBitWidth() % 16 != 0)
14794 return false;
14795 return IntrinsicLowering::LowerToByteSwap(CI);
14796 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014797 }
14798 }
14799 }
14800 }
14801 break;
14802 }
14803 return false;
14804}
14805
14806
14807
Chris Lattnerf4dff842006-07-11 02:54:03 +000014808/// getConstraintType - Given a constraint letter, return the type of
14809/// constraint it is for this target.
14810X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014811X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14812 if (Constraint.size() == 1) {
14813 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014814 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014815 case 'q':
14816 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014817 case 'f':
14818 case 't':
14819 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014820 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014821 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014822 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014823 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014824 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014825 case 'a':
14826 case 'b':
14827 case 'c':
14828 case 'd':
14829 case 'S':
14830 case 'D':
14831 case 'A':
14832 return C_Register;
14833 case 'I':
14834 case 'J':
14835 case 'K':
14836 case 'L':
14837 case 'M':
14838 case 'N':
14839 case 'G':
14840 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014841 case 'e':
14842 case 'Z':
14843 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014844 default:
14845 break;
14846 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014847 }
Chris Lattner4234f572007-03-25 02:14:49 +000014848 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014849}
14850
John Thompson44ab89e2010-10-29 17:29:13 +000014851/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014852/// This object must already have been set up with the operand type
14853/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014854TargetLowering::ConstraintWeight
14855 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014856 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014857 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014858 Value *CallOperandVal = info.CallOperandVal;
14859 // If we don't have a value, we can't do a match,
14860 // but allow it at the lowest weight.
14861 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014862 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014863 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014864 // Look at the constraint type.
14865 switch (*constraint) {
14866 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014867 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14868 case 'R':
14869 case 'q':
14870 case 'Q':
14871 case 'a':
14872 case 'b':
14873 case 'c':
14874 case 'd':
14875 case 'S':
14876 case 'D':
14877 case 'A':
14878 if (CallOperandVal->getType()->isIntegerTy())
14879 weight = CW_SpecificReg;
14880 break;
14881 case 'f':
14882 case 't':
14883 case 'u':
14884 if (type->isFloatingPointTy())
14885 weight = CW_SpecificReg;
14886 break;
14887 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014888 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014889 weight = CW_SpecificReg;
14890 break;
14891 case 'x':
14892 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014893 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000014894 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014895 break;
14896 case 'I':
14897 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14898 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014899 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014900 }
14901 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014902 case 'J':
14903 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14904 if (C->getZExtValue() <= 63)
14905 weight = CW_Constant;
14906 }
14907 break;
14908 case 'K':
14909 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14910 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14911 weight = CW_Constant;
14912 }
14913 break;
14914 case 'L':
14915 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14916 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14917 weight = CW_Constant;
14918 }
14919 break;
14920 case 'M':
14921 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14922 if (C->getZExtValue() <= 3)
14923 weight = CW_Constant;
14924 }
14925 break;
14926 case 'N':
14927 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14928 if (C->getZExtValue() <= 0xff)
14929 weight = CW_Constant;
14930 }
14931 break;
14932 case 'G':
14933 case 'C':
14934 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14935 weight = CW_Constant;
14936 }
14937 break;
14938 case 'e':
14939 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14940 if ((C->getSExtValue() >= -0x80000000LL) &&
14941 (C->getSExtValue() <= 0x7fffffffLL))
14942 weight = CW_Constant;
14943 }
14944 break;
14945 case 'Z':
14946 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14947 if (C->getZExtValue() <= 0xffffffff)
14948 weight = CW_Constant;
14949 }
14950 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014951 }
14952 return weight;
14953}
14954
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014955/// LowerXConstraint - try to replace an X constraint, which matches anything,
14956/// with another that has more specific requirements based on the type of the
14957/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000014958const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000014959LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000014960 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
14961 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000014962 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014963 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000014964 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014965 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000014966 return "x";
14967 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014968
Chris Lattner5e764232008-04-26 23:02:14 +000014969 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014970}
14971
Chris Lattner48884cd2007-08-25 00:47:38 +000014972/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
14973/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000014974void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000014975 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000014976 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000014977 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000014978 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000014979
Eric Christopher100c8332011-06-02 23:16:42 +000014980 // Only support length 1 constraints for now.
14981 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000014982
Eric Christopher100c8332011-06-02 23:16:42 +000014983 char ConstraintLetter = Constraint[0];
14984 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014985 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000014986 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000014987 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000014988 if (C->getZExtValue() <= 31) {
14989 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000014990 break;
14991 }
Devang Patel84f7fd22007-03-17 00:13:28 +000014992 }
Chris Lattner48884cd2007-08-25 00:47:38 +000014993 return;
Evan Cheng364091e2008-09-22 23:57:37 +000014994 case 'J':
14995 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000014996 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000014997 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14998 break;
14999 }
15000 }
15001 return;
15002 case 'K':
15003 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015004 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015005 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15006 break;
15007 }
15008 }
15009 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015010 case 'N':
15011 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015012 if (C->getZExtValue() <= 255) {
15013 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015014 break;
15015 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015016 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015017 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015018 case 'e': {
15019 // 32-bit signed value
15020 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015021 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15022 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015023 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015024 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015025 break;
15026 }
15027 // FIXME gcc accepts some relocatable values here too, but only in certain
15028 // memory models; it's complicated.
15029 }
15030 return;
15031 }
15032 case 'Z': {
15033 // 32-bit unsigned value
15034 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015035 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15036 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015037 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15038 break;
15039 }
15040 }
15041 // FIXME gcc accepts some relocatable values here too, but only in certain
15042 // memory models; it's complicated.
15043 return;
15044 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015045 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015046 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015047 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015048 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015049 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015050 break;
15051 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015052
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015053 // In any sort of PIC mode addresses need to be computed at runtime by
15054 // adding in a register or some sort of table lookup. These can't
15055 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015056 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015057 return;
15058
Chris Lattnerdc43a882007-05-03 16:52:29 +000015059 // If we are in non-pic codegen mode, we allow the address of a global (with
15060 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015061 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015062 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015063
Chris Lattner49921962009-05-08 18:23:14 +000015064 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15065 while (1) {
15066 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15067 Offset += GA->getOffset();
15068 break;
15069 } else if (Op.getOpcode() == ISD::ADD) {
15070 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15071 Offset += C->getZExtValue();
15072 Op = Op.getOperand(0);
15073 continue;
15074 }
15075 } else if (Op.getOpcode() == ISD::SUB) {
15076 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15077 Offset += -C->getZExtValue();
15078 Op = Op.getOperand(0);
15079 continue;
15080 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015081 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015082
Chris Lattner49921962009-05-08 18:23:14 +000015083 // Otherwise, this isn't something we can handle, reject it.
15084 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015085 }
Eric Christopherfd179292009-08-27 18:07:15 +000015086
Dan Gohman46510a72010-04-15 01:51:59 +000015087 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015088 // If we require an extra load to get this address, as in PIC mode, we
15089 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015090 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15091 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015092 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015093
Devang Patel0d881da2010-07-06 22:08:15 +000015094 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15095 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015096 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015097 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015098 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015099
Gabor Greifba36cb52008-08-28 21:40:38 +000015100 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015101 Ops.push_back(Result);
15102 return;
15103 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015104 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015105}
15106
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015107std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015108X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015109 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015110 // First, see if this is a constraint that directly corresponds to an LLVM
15111 // register class.
15112 if (Constraint.size() == 1) {
15113 // GCC Constraint Letters
15114 switch (Constraint[0]) {
15115 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015116 // TODO: Slight differences here in allocation order and leaving
15117 // RIP in the class. Do they matter any more here than they do
15118 // in the normal allocation?
15119 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15120 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015121 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015122 return std::make_pair(0U, X86::GR32RegisterClass);
15123 else if (VT == MVT::i16)
15124 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015125 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015126 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015127 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015128 return std::make_pair(0U, X86::GR64RegisterClass);
15129 break;
15130 }
15131 // 32-bit fallthrough
15132 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015133 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015134 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15135 else if (VT == MVT::i16)
15136 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015137 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015138 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15139 else if (VT == MVT::i64)
15140 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15141 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015142 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015143 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015144 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015145 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015146 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015147 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015148 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015149 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015150 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015151 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015152 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015153 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15154 if (VT == MVT::i16)
15155 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15156 if (VT == MVT::i32 || !Subtarget->is64Bit())
15157 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15158 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015159 case 'f': // FP Stack registers.
15160 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15161 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015162 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015163 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015164 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015165 return std::make_pair(0U, X86::RFP64RegisterClass);
15166 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015167 case 'y': // MMX_REGS if MMX allowed.
15168 if (!Subtarget->hasMMX()) break;
15169 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015170 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015171 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015172 // FALL THROUGH.
15173 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015174 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015175
Owen Anderson825b72b2009-08-11 20:47:22 +000015176 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015177 default: break;
15178 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015179 case MVT::f32:
15180 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015181 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015182 case MVT::f64:
15183 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015184 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015185 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015186 case MVT::v16i8:
15187 case MVT::v8i16:
15188 case MVT::v4i32:
15189 case MVT::v2i64:
15190 case MVT::v4f32:
15191 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015192 return std::make_pair(0U, X86::VR128RegisterClass);
15193 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015194 break;
15195 }
15196 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015197
Chris Lattnerf76d1802006-07-31 23:26:50 +000015198 // Use the default implementation in TargetLowering to convert the register
15199 // constraint into a member of a register class.
15200 std::pair<unsigned, const TargetRegisterClass*> Res;
15201 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015202
15203 // Not found as a standard register?
15204 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015205 // Map st(0) -> st(7) -> ST0
15206 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15207 tolower(Constraint[1]) == 's' &&
15208 tolower(Constraint[2]) == 't' &&
15209 Constraint[3] == '(' &&
15210 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15211 Constraint[5] == ')' &&
15212 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015213
Chris Lattner56d77c72009-09-13 22:41:48 +000015214 Res.first = X86::ST0+Constraint[4]-'0';
15215 Res.second = X86::RFP80RegisterClass;
15216 return Res;
15217 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015218
Chris Lattner56d77c72009-09-13 22:41:48 +000015219 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015220 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015221 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015222 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015223 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015224 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015225
15226 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015227 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015228 Res.first = X86::EFLAGS;
15229 Res.second = X86::CCRRegisterClass;
15230 return Res;
15231 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015232
Dale Johannesen330169f2008-11-13 21:52:36 +000015233 // 'A' means EAX + EDX.
15234 if (Constraint == "A") {
15235 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015236 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015237 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015238 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015239 return Res;
15240 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015241
Chris Lattnerf76d1802006-07-31 23:26:50 +000015242 // Otherwise, check to see if this is a register class of the wrong value
15243 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15244 // turn into {ax},{dx}.
15245 if (Res.second->hasType(VT))
15246 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015247
Chris Lattnerf76d1802006-07-31 23:26:50 +000015248 // All of the single-register GCC register classes map their values onto
15249 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15250 // really want an 8-bit or 32-bit register, map to the appropriate register
15251 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015252 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015253 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015254 unsigned DestReg = 0;
15255 switch (Res.first) {
15256 default: break;
15257 case X86::AX: DestReg = X86::AL; break;
15258 case X86::DX: DestReg = X86::DL; break;
15259 case X86::CX: DestReg = X86::CL; break;
15260 case X86::BX: DestReg = X86::BL; break;
15261 }
15262 if (DestReg) {
15263 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015264 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015265 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015266 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015267 unsigned DestReg = 0;
15268 switch (Res.first) {
15269 default: break;
15270 case X86::AX: DestReg = X86::EAX; break;
15271 case X86::DX: DestReg = X86::EDX; break;
15272 case X86::CX: DestReg = X86::ECX; break;
15273 case X86::BX: DestReg = X86::EBX; break;
15274 case X86::SI: DestReg = X86::ESI; break;
15275 case X86::DI: DestReg = X86::EDI; break;
15276 case X86::BP: DestReg = X86::EBP; break;
15277 case X86::SP: DestReg = X86::ESP; break;
15278 }
15279 if (DestReg) {
15280 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015281 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015282 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015283 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015284 unsigned DestReg = 0;
15285 switch (Res.first) {
15286 default: break;
15287 case X86::AX: DestReg = X86::RAX; break;
15288 case X86::DX: DestReg = X86::RDX; break;
15289 case X86::CX: DestReg = X86::RCX; break;
15290 case X86::BX: DestReg = X86::RBX; break;
15291 case X86::SI: DestReg = X86::RSI; break;
15292 case X86::DI: DestReg = X86::RDI; break;
15293 case X86::BP: DestReg = X86::RBP; break;
15294 case X86::SP: DestReg = X86::RSP; break;
15295 }
15296 if (DestReg) {
15297 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015298 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015299 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015300 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015301 } else if (Res.second == X86::FR32RegisterClass ||
15302 Res.second == X86::FR64RegisterClass ||
15303 Res.second == X86::VR128RegisterClass) {
15304 // Handle references to XMM physical registers that got mapped into the
15305 // wrong class. This can happen with constraints like {xmm0} where the
15306 // target independent register mapper will just pick the first match it can
15307 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015308 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015309 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015310 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015311 Res.second = X86::FR64RegisterClass;
15312 else if (X86::VR128RegisterClass->hasType(VT))
15313 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015314 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015315
Chris Lattnerf76d1802006-07-31 23:26:50 +000015316 return Res;
15317}