blob: d213081487280c19e37a349b6c997daa531b19c8 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Devang Patel6a784892009-06-05 18:48:29 +0000273 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
540 else if (EnableSegmentedStacks)
541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Evan Chengc7ce29b2009-02-13 22:36:38 +0000547 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000623 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000751 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000788 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000805 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Craig Topperc0d82852011-11-22 00:44:41 +0000911 if (Subtarget->hasSSE41orAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Craig Topperc0d82852011-11-22 00:44:41 +0000983 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
David Greene9b9838d2009-06-29 16:47:10 +0000986 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
1712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001713 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
1721 const CCValAssign &VA,
1722 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001724 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001726 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001728 EVT ValVT;
1729
1730 // If value is passed by pointer we have address passed instead of the value
1731 // itself.
1732 if (VA.getLocInfo() == CCValAssign::Indirect)
1733 ValVT = VA.getLocVT();
1734 else
1735 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001736
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001737 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // In case of tail call optimization mark all arguments mutable. Since they
1740 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001741 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001742 unsigned Bytes = Flags.getByValSize();
1743 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1744 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001745 return DAG.getFrameIndex(FI, getPointerTy());
1746 } else {
1747 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001748 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1750 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001751 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001752 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001753 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 bool isVarArg,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl,
1762 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001765 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 const Function* Fn = MF.getFunction();
1769 if (Fn->hasExternalLinkage() &&
1770 Subtarget->isTargetCygMing() &&
1771 Fn->getName() == "main")
1772 FuncInfo->setForceFramePointer(true);
1773
Evan Cheng1bc78042006-04-26 01:20:17 +00001774 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Chris Lattner29689432010-03-11 00:22:57 +00001778 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1779 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Chris Lattner638402b2007-02-28 07:00:42 +00001781 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001782 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001783 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001785
1786 // Allocate shadow area for Win64
1787 if (IsWin64) {
1788 CCInfo.AllocateStack(32, 8);
1789 }
1790
Duncan Sands45907662010-10-31 13:21:44 +00001791 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Chris Lattnerf39f7712007-02-28 05:46:49 +00001793 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1796 CCValAssign &VA = ArgLocs[i];
1797 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1798 // places.
1799 assert(VA.getValNo() != LastVal &&
1800 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001801 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001802 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001806 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001815 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1816 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001818 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001819 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001820 RC = X86::VR64RegisterClass;
1821 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001822 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Devang Patel68e6bee2011-02-21 23:21:26 +00001824 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1828 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1829 // right size.
1830 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001831 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 DAG.getValueType(VA.getValVT()));
1833 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001834 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001836 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 // Handle MMX values passed in XMM regs.
1841 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001842 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1843 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 } else
1845 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001846 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 } else {
1848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001850 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851
1852 // If value is passed via pointer - do a load.
1853 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001854 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001858 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Dan Gohman61a92132008-04-21 23:59:07 +00001860 // The x86-64 ABI for returning structs by value requires that we copy
1861 // the sret argument into %rax for the return. Save the argument into
1862 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001863 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
1866 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001868 FuncInfo->setSRetReturnReg(Reg);
1869 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
1873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001875 // Align stack specially for tail calls.
1876 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001877 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001882 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1883 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001884 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001887 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1888
1889 // FIXME: We should really autogenerate these arrays
1890 static const unsigned GPR64ArgRegsWin64[] = {
1891 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 static const unsigned GPR64ArgRegs64Bit[] = {
1894 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1895 };
1896 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1898 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1899 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001900 const unsigned *GPR64ArgRegs;
1901 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
1903 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001904 // The XMM registers which might contain var arg parameters are shadowed
1905 // in their paired GPR. So we only need to save the GPR to their home
1906 // slots.
1907 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 } else {
1910 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1911 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001912
1913 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 }
1915 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1916 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917
Devang Patel578efa92009-06-05 21:57:13 +00001918 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001919 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001920 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001921 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001922 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001923 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001924 // Kernel mode asks for SSE to be disabled, so don't push them
1925 // on the stack.
1926 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001927
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001928 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001929 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001930 // Get to the caller-allocated home save location. Add 8 to account
1931 // for the return address.
1932 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001934 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001935 // Fixup to set vararg frame on shadow area (4 x i64).
1936 if (NumIntRegs < 4)
1937 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 } else {
1939 // For X86-64, if there are vararg parameters that are passed via
1940 // registers, then we must store them to their spots on the stack so they
1941 // may be loaded by deferencing the result of va_next.
1942 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1943 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1944 FuncInfo->setRegSaveFrameIndex(
1945 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001946 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1952 getPointerTy());
1953 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001955 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1956 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001957 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(
1963 FuncInfo->getRegSaveFrameIndex(), Offset),
1964 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001966 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Dan Gohmanface41a2009-08-16 21:24:25 +00001969 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1970 // Now store the XMM (fp + vector) parameter registers.
1971 SmallVector<SDValue, 11> SaveXMMOps;
1972 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001973
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001975 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1976 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1979 FuncInfo->getRegSaveFrameIndex()));
1980 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1981 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohmanface41a2009-08-16 21:24:25 +00001983 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001985 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001986 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1987 SaveXMMOps.push_back(Val);
1988 }
1989 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1990 MVT::Other,
1991 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001993
1994 if (!MemOps.empty())
1995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1996 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00002001 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002003 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002005 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002006 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002008 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 // RegSaveFrameIndex is X86-64 only.
2012 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002013 if (CallConv == CallingConv::X86_FastCall ||
2014 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 // fastcc functions can't have varargs.
2016 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Evan Cheng25caf632006-05-23 21:06:34 +00002018
Rafael Espindola76927d752011-08-30 19:39:58 +00002019 FuncInfo->setArgumentStackSize(StackSize);
2020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002022}
2023
Dan Gohman475871a2008-07-27 21:46:04 +00002024SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2026 SDValue StackPtr, SDValue Arg,
2027 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002028 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002030 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002033 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002035
2036 return DAG.getStore(Chain, dl, Arg, PtrOff,
2037 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002038 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002039}
2040
Bill Wendling64e87322009-01-16 19:25:27 +00002041/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043SDValue
2044X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002045 SDValue &OutRetAddr, SDValue Chain,
2046 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002047 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002050 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002051
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002053 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002054 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056}
2057
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002060static SDValue
2061EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002063 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 // Store the return address to the appropriate stack slot.
2065 if (!FPDiff) return Chain;
2066 // Calculate the new stack slot for the return address.
2067 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002069 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002073 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002075 return Chain;
2076}
2077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002079X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002081 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg> &Ins,
2085 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002089 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002091 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Evan Cheng5f941932010-02-05 02:21:12 +00002093 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002094 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002095 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2096 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002098
2099 // Sibcalls are automatically detected tailcalls which do not require
2100 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002101 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002102 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002103
2104 if (isTailCall)
2105 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002106 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107
Chris Lattner29689432010-03-11 00:22:57 +00002108 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2109 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110
Chris Lattner638402b2007-02-28 07:00:42 +00002111 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002113 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115
2116 // Allocate shadow area for Win64
2117 if (IsWin64) {
2118 CCInfo.AllocateStack(32, 8);
2119 }
2120
Duncan Sands45907662010-10-31 13:21:44 +00002121 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Chris Lattner423c5f42007-02-28 05:31:48 +00002123 // Get a count of how many bytes are to be pushed on the stack.
2124 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002126 // This is a sibcall. The memory operands are available in caller's
2127 // own caller's stack.
2128 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002129 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002130 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002133 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2137 FPDiff = NumBytesCallerPushed - NumBytes;
2138
2139 // Set the delta of movement of the returnaddr stackslot.
2140 // But only set if delta is greater than previous delta.
2141 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2142 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2143 }
2144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall)
2146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002149 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002150 if (isTailCall && FPDiff)
2151 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2152 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002153
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2155 SmallVector<SDValue, 8> MemOpChains;
2156 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 // Walk the register/memloc assignments, inserting copies/loads. In the case
2159 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2161 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002165 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Promote the value if needed.
2168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 case CCValAssign::Full: break;
2171 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 break;
2174 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 break;
2177 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002178 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2179 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2182 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002183 } else
2184 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2185 break;
2186 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002188 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002189 case CCValAssign::Indirect: {
2190 // Store the argument.
2191 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002192 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002193 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002195 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 Arg = SpillSlot;
2197 break;
2198 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2203 if (isVarArg && IsWin64) {
2204 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2205 // shadow reg if callee is a varargs function.
2206 unsigned ShadowReg = 0;
2207 switch (VA.getLocReg()) {
2208 case X86::XMM0: ShadowReg = X86::RCX; break;
2209 case X86::XMM1: ShadowReg = X86::RDX; break;
2210 case X86::XMM2: ShadowReg = X86::R8; break;
2211 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002212 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002213 if (ShadowReg)
2214 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002215 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002217 assert(VA.isMemLoc());
2218 if (StackPtr.getNode() == 0)
2219 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2220 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2221 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng32fe1032006-05-25 00:59:30 +00002225 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002227 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002228
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 // Build a sequence of copy-to-reg nodes chained together with token chain
2230 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Tail call byval lowering might overwrite argument registers so in case of
2233 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002237 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 InFlag = Chain.getValue(1);
2239 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002240
Chris Lattner88e1fd52009-07-09 04:24:46 +00002241 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002242 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2243 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002245 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002247 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002248 InFlag);
2249 InFlag = Chain.getValue(1);
2250 } else {
2251 // If we are tail calling and generating PIC/GOT style code load the
2252 // address of the callee into ECX. The value in ecx is used as target of
2253 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2254 // for tail calls on PIC/GOT architectures. Normally we would just put the
2255 // address of GOT into ebx and then call target@PLT. But for tail calls
2256 // ebx would be restored (since ebx is callee saved) before jumping to the
2257 // target@PLT.
2258
2259 // Note: The actual moving to ECX is done further down.
2260 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2261 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2262 !G->getGlobal()->hasProtectedVisibility())
2263 Callee = LowerGlobalAddress(Callee, DAG);
2264 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002265 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002266 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002269 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // From AMD64 ABI document:
2271 // For calls that may call functions that use varargs or stdargs
2272 // (prototype-less calls or calls to functions containing ellipsis (...) in
2273 // the declaration) %al is used as hidden argument to specify the number
2274 // of SSE registers used. The contents of %al do not need to match exactly
2275 // the number of registers, but must be an ubound on the number of SSE
2276 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002277
Gordon Henriksen86737662008-01-05 16:56:59 +00002278 // Count the number of XMM registers allocated.
2279 static const unsigned XMMArgRegs[] = {
2280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2282 };
2283 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002284 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002285 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002289 InFlag = Chain.getValue(1);
2290 }
2291
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002292
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002293 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isTailCall) {
2295 // Force all the incoming stack arguments to be loaded from the stack
2296 // before any new outgoing arguments are stored to the stack, because the
2297 // outgoing stack slots may alias the incoming argument stack slots, and
2298 // the alias isn't otherwise explicit. This is slightly more conservative
2299 // than necessary, because it means that each store effectively depends
2300 // on every argument instead of just those arguments it would clobber.
2301 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SmallVector<SDValue, 8> MemOpChains2;
2304 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002308 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2310 CCValAssign &VA = ArgLocs[i];
2311 if (VA.isRegLoc())
2312 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002313 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Create frame index.
2317 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002319 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002320 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002321
Duncan Sands276dcbd2008-03-21 09:14:45 +00002322 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002323 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002328 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2331 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002334 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002335 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002337 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002338 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002339 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 }
2341 }
2342
2343 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002345 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 // Copy arguments to their registers.
2348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002350 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 InFlag = Chain.getValue(1);
2352 }
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002354
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002357 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 }
2359
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002360 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2361 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2362 // In the 64-bit large code model, we have to make all calls
2363 // through a register, since the call instruction's 32-bit
2364 // pc-relative offset may not be large enough to hold the whole
2365 // address.
2366 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 // If the callee is a GlobalAddress node (quite common, every direct call
2368 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2369 // it.
2370
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002371 // We should use extra load for direct calls to dllimported functions in
2372 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002373 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002374 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002375 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002376 bool ExtraLoad = false;
2377 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Chris Lattner48a7d022009-07-09 05:02:21 +00002379 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2380 // external symbols most go through the PLT in PIC mode. If the symbol
2381 // has hidden or protected visibility, or if it is static or local, then
2382 // we don't need to use the PLT - we can directly call it.
2383 if (Subtarget->isTargetELF() &&
2384 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002385 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002387 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002388 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002389 (!Subtarget->getTargetTriple().isMacOSX() ||
2390 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002391 // PC-relative references to external symbols should go through $stub,
2392 // unless we're building with the leopard linker or later, which
2393 // automatically synthesizes these stubs.
2394 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002395 } else if (Subtarget->isPICStyleRIPRel() &&
2396 isa<Function>(GV) &&
2397 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2398 // If the function is marked as non-lazy, generate an indirect call
2399 // which loads from the GOT directly. This avoids runtime overhead
2400 // at the cost of eager binding (and one extra byte of encoding).
2401 OpFlags = X86II::MO_GOTPCREL;
2402 WrapperKind = X86ISD::WrapperRIP;
2403 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002404 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002405
Devang Patel0d881da2010-07-06 22:08:15 +00002406 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002407 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002408
2409 // Add a wrapper if needed.
2410 if (WrapperKind != ISD::DELETED_NODE)
2411 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2412 // Add extra indirection if needed.
2413 if (ExtraLoad)
2414 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2415 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002416 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 }
Bill Wendling056292f2008-09-16 21:48:12 +00002418 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
2420
Evan Cheng1bf891a2010-12-01 22:59:46 +00002421 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2422 // external symbols should go through the PLT.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2425 OpFlags = X86II::MO_PLT;
2426 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002433 }
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2436 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002437 }
2438
Chris Lattnerd96d0722007-02-25 06:40:16 +00002439 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002442
Evan Chengf22f9b32010-02-06 03:28:46 +00002443 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002446 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002451
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002454
Gordon Henriksen86737662008-01-05 16:56:59 +00002455 // Add argument registers to the end of the list so that they are known live
2456 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002457 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2458 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2459 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Evan Cheng586ccac2008-03-18 23:36:35 +00002461 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002463 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2464
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002465 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002468
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002470 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002473 // We used to do:
2474 //// If this is the first return lowered for this function, add the regs
2475 //// to the liveout set for the function.
2476 // This isn't right, although it's probably harmless on x86; liveouts
2477 // should be computed from returns not tail calls. Consider a void
2478 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return DAG.getNode(X86ISD::TC_RETURN, dl,
2480 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 }
2482
Dale Johannesenace16102009-02-03 19:33:06 +00002483 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002484 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002485
Chris Lattner2d297092006-05-23 18:50:38 +00002486 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002488 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002489 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002490 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002491 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002492 // pops the hidden struct pointer, so we have to push it back.
2493 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002494 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002496 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall) {
2500 Chain = DAG.getCALLSEQ_END(Chain,
2501 DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2503 true),
2504 InFlag);
2505 InFlag = Chain.getValue(1);
2506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002507
Chris Lattner3085e152007-02-25 08:59:22 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2511 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
Evan Cheng25ab6902006-09-08 06:48:29 +00002514
2515//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516// Fast Calling Convention (tail call) implementation
2517//===----------------------------------------------------------------------===//
2518
2519// Like std call, callee cleans arguments, convention except that ECX is
2520// reserved for storing the tail called function address. Only 2 registers are
2521// free for argument passing (inreg). Tail call optimization is performed
2522// provided:
2523// * tailcallopt is enabled
2524// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002525// On X86_64 architecture with GOT-style position independent code only local
2526// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002527// To keep the stack aligned according to platform abi the function
2528// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2529// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530// If a tail called function callee has more arguments than the caller the
2531// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002532// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002533// original REtADDR, but before the saved framepointer or the spilled registers
2534// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2535// stack layout:
2536// arg1
2537// arg2
2538// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002539// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002540// move area ]
2541// (possible EBP)
2542// ESI
2543// EDI
2544// local1 ..
2545
2546/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2547/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002548unsigned
2549X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2550 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002553 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002554 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002556 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002557 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002558 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2559 // Number smaller than 12 so just add the difference.
2560 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2561 } else {
2562 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Evan Cheng5f941932010-02-05 02:21:12 +00002569/// MatchingStackOffset - Return true if the given stack call argument is
2570/// already available in the same position (relatively) of the caller's
2571/// incoming argument stack.
2572static
2573bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2574 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2575 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002576 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2577 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002578 if (Arg.getOpcode() == ISD::CopyFromReg) {
2579 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002580 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002581 return false;
2582 MachineInstr *Def = MRI->getVRegDef(VR);
2583 if (!Def)
2584 return false;
2585 if (!Flags.isByVal()) {
2586 if (!TII->isLoadFromStackSlot(Def, FI))
2587 return false;
2588 } else {
2589 unsigned Opcode = Def->getOpcode();
2590 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2591 Def->getOperand(1).isFI()) {
2592 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002593 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002594 } else
2595 return false;
2596 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002597 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2598 if (Flags.isByVal())
2599 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002600 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 // define @foo(%struct.X* %A) {
2602 // tail call @bar(%struct.X* byval %A)
2603 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 SDValue Ptr = Ld->getBasePtr();
2606 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2607 if (!FINode)
2608 return false;
2609 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002610 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002611 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002612 FI = FINode->getIndex();
2613 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 } else
2615 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002616
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002618 if (!MFI->isFixedObjectIndex(FI))
2619 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002621}
2622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2624/// for tail call optimization. Targets which want to do tail call
2625/// optimization should implement this function.
2626bool
2627X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002628 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002630 bool isCalleeStructRet,
2631 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002633 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002634 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002636 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002637 CalleeCC != CallingConv::C)
2638 return false;
2639
Evan Cheng7096ae42010-01-29 06:45:59 +00002640 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002641 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002642 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002643 CallingConv::ID CallerCC = CallerF->getCallingConv();
2644 bool CCMatch = CallerCC == CalleeCC;
2645
Dan Gohman1797ed52010-02-08 20:27:50 +00002646 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002647 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002648 return true;
2649 return false;
2650 }
2651
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002652 // Look for obvious safe cases to perform tail call optimization that do not
2653 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002654
Evan Cheng2c12cb42010-03-26 16:26:03 +00002655 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2656 // emit a special epilogue.
2657 if (RegInfo->needsStackRealignment(MF))
2658 return false;
2659
Evan Chenga375d472010-03-15 18:54:48 +00002660 // Also avoid sibcall optimization if either caller or callee uses struct
2661 // return semantics.
2662 if (isCalleeStructRet || isCallerStructRet)
2663 return false;
2664
Chad Rosier2416da32011-06-24 21:15:36 +00002665 // An stdcall caller is expected to clean up its arguments; the callee
2666 // isn't going to do that.
2667 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2668 return false;
2669
Chad Rosier871f6642011-05-18 19:59:50 +00002670 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002671 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002672 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002673
2674 // Optimizing for varargs on Win64 is unlikely to be safe without
2675 // additional testing.
2676 if (Subtarget->isTargetWin64())
2677 return false;
2678
Chad Rosier871f6642011-05-18 19:59:50 +00002679 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002680 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2681 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002682
Chad Rosier871f6642011-05-18 19:59:50 +00002683 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2685 if (!ArgLocs[i].isRegLoc())
2686 return false;
2687 }
2688
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002689 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2690 // Therefore if it's not used by the call it is not safe to optimize this into
2691 // a sibcall.
2692 bool Unused = false;
2693 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2694 if (!Ins[i].Used) {
2695 Unused = true;
2696 break;
2697 }
2698 }
2699 if (Unused) {
2700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002703 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002705 CCValAssign &VA = RVLocs[i];
2706 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2707 return false;
2708 }
2709 }
2710
Evan Cheng13617962010-04-30 01:12:32 +00002711 // If the calling conventions do not match, then we'd better make sure the
2712 // results are returned in the same way as what the caller expects.
2713 if (!CCMatch) {
2714 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002717 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2718
2719 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002720 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2721 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002722 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2723
2724 if (RVLocs1.size() != RVLocs2.size())
2725 return false;
2726 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2727 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2728 return false;
2729 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2730 return false;
2731 if (RVLocs1[i].isRegLoc()) {
2732 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2733 return false;
2734 } else {
2735 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2736 return false;
2737 }
2738 }
2739 }
2740
Evan Chenga6bff982010-01-30 01:22:00 +00002741 // If the callee takes no arguments then go on to check the results of the
2742 // call.
2743 if (!Outs.empty()) {
2744 // Check if stack adjustment is needed. For now, do not do this if any
2745 // argument is passed on the stack.
2746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002749
2750 // Allocate shadow area for Win64
2751 if (Subtarget->isTargetWin64()) {
2752 CCInfo.AllocateStack(32, 8);
2753 }
2754
Duncan Sands45907662010-10-31 13:21:44 +00002755 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002756 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002757 MachineFunction &MF = DAG.getMachineFunction();
2758 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2759 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002760
2761 // Check if the arguments are already laid out in the right way as
2762 // the caller's fixed stack objects.
2763 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002764 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2765 const X86InstrInfo *TII =
2766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2768 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002770 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002771 if (VA.getLocInfo() == CCValAssign::Indirect)
2772 return false;
2773 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002774 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2775 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002776 return false;
2777 }
2778 }
2779 }
Evan Cheng9c044672010-05-29 01:35:22 +00002780
2781 // If the tailcall address may be in a register, then make sure it's
2782 // possible to register allocate for it. In 32-bit, the call address can
2783 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002784 // callee-saved registers are restored. These happen to be the same
2785 // registers used to pass 'inreg' arguments so watch out for those.
2786 if (!Subtarget->is64Bit() &&
2787 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002788 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002789 unsigned NumInRegs = 0;
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002792 if (!VA.isRegLoc())
2793 continue;
2794 unsigned Reg = VA.getLocReg();
2795 switch (Reg) {
2796 default: break;
2797 case X86::EAX: case X86::EDX: case X86::ECX:
2798 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002799 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002800 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002801 }
2802 }
2803 }
Evan Chenga6bff982010-01-30 01:22:00 +00002804 }
Evan Chengb1712452010-01-27 06:25:16 +00002805
Evan Cheng86809cc2010-02-03 03:28:02 +00002806 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002807}
2808
Dan Gohman3df24e62008-09-03 23:12:08 +00002809FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002810X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2811 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002812}
2813
2814
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002815//===----------------------------------------------------------------------===//
2816// Other Lowering Hooks
2817//===----------------------------------------------------------------------===//
2818
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002819static bool MayFoldLoad(SDValue Op) {
2820 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2821}
2822
2823static bool MayFoldIntoStore(SDValue Op) {
2824 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2825}
2826
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002827static bool isTargetShuffle(unsigned Opcode) {
2828 switch(Opcode) {
2829 default: return false;
2830 case X86ISD::PSHUFD:
2831 case X86ISD::PSHUFHW:
2832 case X86ISD::PSHUFLW:
2833 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002834 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835 case X86ISD::SHUFPS:
2836 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002837 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002838 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002839 case X86ISD::MOVLPS:
2840 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002841 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002842 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002843 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002844 case X86ISD::MOVSS:
2845 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002846 case X86ISD::UNPCKLP:
2847 case X86ISD::PUNPCKL:
2848 case X86ISD::UNPCKHP:
2849 case X86ISD::PUNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002850 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002851 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002852 return true;
2853 }
2854 return false;
2855}
2856
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002857static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002858 SDValue V1, SelectionDAG &DAG) {
2859 switch(Opc) {
2860 default: llvm_unreachable("Unknown x86 shuffle node");
2861 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002862 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002863 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002864 return DAG.getNode(Opc, dl, VT, V1);
2865 }
2866
2867 return SDValue();
2868}
2869
2870static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002871 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002872 switch(Opc) {
2873 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002874 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002875 case X86ISD::PSHUFHW:
2876 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002877 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002878 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2879 }
2880
2881 return SDValue();
2882}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002883
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002884static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2885 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2886 switch(Opc) {
2887 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002888 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002889 case X86ISD::SHUFPD:
2890 case X86ISD::SHUFPS:
Craig Topperec24e612011-11-30 07:47:51 +00002891 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002892 return DAG.getNode(Opc, dl, VT, V1, V2,
2893 DAG.getConstant(TargetMask, MVT::i8));
2894 }
2895 return SDValue();
2896}
2897
2898static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2899 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2900 switch(Opc) {
2901 default: llvm_unreachable("Unknown x86 shuffle node");
2902 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002903 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002904 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002905 case X86ISD::MOVLPS:
2906 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002907 case X86ISD::MOVSS:
2908 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002909 case X86ISD::UNPCKLP:
2910 case X86ISD::PUNPCKL:
2911 case X86ISD::UNPCKHP:
2912 case X86ISD::PUNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002913 return DAG.getNode(Opc, dl, VT, V1, V2);
2914 }
2915 return SDValue();
2916}
2917
Dan Gohmand858e902010-04-17 15:26:15 +00002918SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002919 MachineFunction &MF = DAG.getMachineFunction();
2920 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2921 int ReturnAddrIndex = FuncInfo->getRAIndex();
2922
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002923 if (ReturnAddrIndex == 0) {
2924 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002925 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002926 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002927 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002928 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002929 }
2930
Evan Cheng25ab6902006-09-08 06:48:29 +00002931 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002932}
2933
2934
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002935bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2936 bool hasSymbolicDisplacement) {
2937 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002938 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002939 return false;
2940
2941 // If we don't have a symbolic displacement - we don't have any extra
2942 // restrictions.
2943 if (!hasSymbolicDisplacement)
2944 return true;
2945
2946 // FIXME: Some tweaks might be needed for medium code model.
2947 if (M != CodeModel::Small && M != CodeModel::Kernel)
2948 return false;
2949
2950 // For small code model we assume that latest object is 16MB before end of 31
2951 // bits boundary. We may also accept pretty large negative constants knowing
2952 // that all objects are in the positive half of address space.
2953 if (M == CodeModel::Small && Offset < 16*1024*1024)
2954 return true;
2955
2956 // For kernel code model we know that all object resist in the negative half
2957 // of 32bits address space. We may not accept negative offsets, since they may
2958 // be just off and we may accept pretty large positive ones.
2959 if (M == CodeModel::Kernel && Offset > 0)
2960 return true;
2961
2962 return false;
2963}
2964
Evan Chengef41ff62011-06-23 17:54:54 +00002965/// isCalleePop - Determines whether the callee is required to pop its
2966/// own arguments. Callee pop is necessary to support tail calls.
2967bool X86::isCalleePop(CallingConv::ID CallingConv,
2968 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2969 if (IsVarArg)
2970 return false;
2971
2972 switch (CallingConv) {
2973 default:
2974 return false;
2975 case CallingConv::X86_StdCall:
2976 return !is64Bit;
2977 case CallingConv::X86_FastCall:
2978 return !is64Bit;
2979 case CallingConv::X86_ThisCall:
2980 return !is64Bit;
2981 case CallingConv::Fast:
2982 return TailCallOpt;
2983 case CallingConv::GHC:
2984 return TailCallOpt;
2985 }
2986}
2987
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002988/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2989/// specific condition code, returning the condition code and the LHS/RHS of the
2990/// comparison to make.
2991static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2992 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002993 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002994 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2995 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2996 // X > -1 -> X == 0, jump !sign.
2997 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002998 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002999 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3000 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003001 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003002 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003003 // X < 1 -> X <= 0
3004 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003005 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003006 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003007 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003008
Evan Chengd9558e02006-01-06 00:43:03 +00003009 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003010 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003011 case ISD::SETEQ: return X86::COND_E;
3012 case ISD::SETGT: return X86::COND_G;
3013 case ISD::SETGE: return X86::COND_GE;
3014 case ISD::SETLT: return X86::COND_L;
3015 case ISD::SETLE: return X86::COND_LE;
3016 case ISD::SETNE: return X86::COND_NE;
3017 case ISD::SETULT: return X86::COND_B;
3018 case ISD::SETUGT: return X86::COND_A;
3019 case ISD::SETULE: return X86::COND_BE;
3020 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003021 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003022 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003023
Chris Lattner4c78e022008-12-23 23:42:27 +00003024 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003025
Chris Lattner4c78e022008-12-23 23:42:27 +00003026 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003027 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3028 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003029 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3030 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003031 }
3032
Chris Lattner4c78e022008-12-23 23:42:27 +00003033 switch (SetCCOpcode) {
3034 default: break;
3035 case ISD::SETOLT:
3036 case ISD::SETOLE:
3037 case ISD::SETUGT:
3038 case ISD::SETUGE:
3039 std::swap(LHS, RHS);
3040 break;
3041 }
3042
3043 // On a floating point condition, the flags are set as follows:
3044 // ZF PF CF op
3045 // 0 | 0 | 0 | X > Y
3046 // 0 | 0 | 1 | X < Y
3047 // 1 | 0 | 0 | X == Y
3048 // 1 | 1 | 1 | unordered
3049 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003050 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003051 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003052 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003053 case ISD::SETOLT: // flipped
3054 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003055 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003056 case ISD::SETOLE: // flipped
3057 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003058 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 case ISD::SETUGT: // flipped
3060 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003061 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003062 case ISD::SETUGE: // flipped
3063 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003064 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003065 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 case ISD::SETNE: return X86::COND_NE;
3067 case ISD::SETUO: return X86::COND_P;
3068 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003069 case ISD::SETOEQ:
3070 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003071 }
Evan Chengd9558e02006-01-06 00:43:03 +00003072}
3073
Evan Cheng4a460802006-01-11 00:33:36 +00003074/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3075/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003076/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003077static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003078 switch (X86CC) {
3079 default:
3080 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003081 case X86::COND_B:
3082 case X86::COND_BE:
3083 case X86::COND_E:
3084 case X86::COND_P:
3085 case X86::COND_A:
3086 case X86::COND_AE:
3087 case X86::COND_NE:
3088 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003089 return true;
3090 }
3091}
3092
Evan Chengeb2f9692009-10-27 19:56:55 +00003093/// isFPImmLegal - Returns true if the target can instruction select the
3094/// specified FP immediate natively. If false, the legalizer will
3095/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003096bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003097 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3098 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3099 return true;
3100 }
3101 return false;
3102}
3103
Nate Begeman9008ca62009-04-27 18:41:29 +00003104/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3105/// the specified range (L, H].
3106static bool isUndefOrInRange(int Val, int Low, int Hi) {
3107 return (Val < 0) || (Val >= Low && Val < Hi);
3108}
3109
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003110/// isUndefOrInRange - Return true if every element in Mask, begining
3111/// from position Pos and ending in Pos+Size, falls within the specified
3112/// range (L, L+Pos]. or is undef.
3113static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3114 int Pos, int Size, int Low, int Hi) {
3115 for (int i = Pos, e = Pos+Size; i != e; ++i)
3116 if (!isUndefOrInRange(Mask[i], Low, Hi))
3117 return false;
3118 return true;
3119}
3120
Nate Begeman9008ca62009-04-27 18:41:29 +00003121/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3122/// specified value.
3123static bool isUndefOrEqual(int Val, int CmpVal) {
3124 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003125 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003127}
3128
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003129/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3130/// from position Pos and ending in Pos+Size, falls within the specified
3131/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003132static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3133 int Pos, int Size, int Low) {
3134 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3135 if (!isUndefOrEqual(Mask[i], Low))
3136 return false;
3137 return true;
3138}
3139
Nate Begeman9008ca62009-04-27 18:41:29 +00003140/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3141/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3142/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003143static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003144 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003146 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 return (Mask[0] < 2 && Mask[1] < 2);
3148 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003149}
3150
Nate Begeman9008ca62009-04-27 18:41:29 +00003151bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003152 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 N->getMask(M);
3154 return ::isPSHUFDMask(M, N->getValueType(0));
3155}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003156
Nate Begeman9008ca62009-04-27 18:41:29 +00003157/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3158/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003159static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003161 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003162
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 // Lower quadword copied in order or undef.
3164 for (int i = 0; i != 4; ++i)
3165 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003166 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003167
Evan Cheng506d3df2006-03-29 23:07:14 +00003168 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 for (int i = 4; i != 8; ++i)
3170 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003171 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003172
Evan Cheng506d3df2006-03-29 23:07:14 +00003173 return true;
3174}
3175
Nate Begeman9008ca62009-04-27 18:41:29 +00003176bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003177 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 N->getMask(M);
3179 return ::isPSHUFHWMask(M, N->getValueType(0));
3180}
Evan Cheng506d3df2006-03-29 23:07:14 +00003181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3183/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003184static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003186 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003187
Rafael Espindola15684b22009-04-24 12:40:33 +00003188 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 for (int i = 4; i != 8; ++i)
3190 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Rafael Espindola15684b22009-04-24 12:40:33 +00003193 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 for (int i = 0; i != 4; ++i)
3195 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Rafael Espindola15684b22009-04-24 12:40:33 +00003198 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003199}
3200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003202 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 N->getMask(M);
3204 return ::isPSHUFLWMask(M, N->getValueType(0));
3205}
3206
Nate Begemana09008b2009-10-19 02:17:23 +00003207/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3208/// is suitable for input to PALIGNR.
3209static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003210 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003211 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003212 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3213 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003214
Nate Begemana09008b2009-10-19 02:17:23 +00003215 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003216 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003217 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003218
Nate Begemana09008b2009-10-19 02:17:23 +00003219 for (i = 0; i != e; ++i)
3220 if (Mask[i] >= 0)
3221 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003222
Nate Begemana09008b2009-10-19 02:17:23 +00003223 // All undef, not a palignr.
3224 if (i == e)
3225 return false;
3226
Eli Friedman63f8dde2011-07-25 21:36:45 +00003227 // Make sure we're shifting in the right direction.
3228 if (Mask[i] <= i)
3229 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003230
3231 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003232
Nate Begemana09008b2009-10-19 02:17:23 +00003233 // Check the rest of the elements to see if they are consecutive.
3234 for (++i; i != e; ++i) {
3235 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003236 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003237 return false;
3238 }
3239 return true;
3240}
3241
Craig Topper9d7025b2011-11-27 21:41:12 +00003242/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003243/// specifies a shuffle of elements that is suitable for input to 256-bit
3244/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003245static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper71c4c122011-11-28 01:14:24 +00003246 bool HasAVX) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003247 int NumElems = VT.getVectorNumElements();
3248
Craig Topper71c4c122011-11-28 01:14:24 +00003249 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003250 return false;
3251
Craig Topper9d7025b2011-11-27 21:41:12 +00003252 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003253 return false;
3254
3255 // VSHUFPSY divides the resulting vector into 4 chunks.
3256 // The sources are also splitted into 4 chunks, and each destination
3257 // chunk must come from a different source chunk.
3258 //
3259 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3260 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3261 //
3262 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3263 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3264 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003265 // VSHUFPDY divides the resulting vector into 4 chunks.
3266 // The sources are also splitted into 4 chunks, and each destination
3267 // chunk must come from a different source chunk.
3268 //
3269 // SRC1 => X3 X2 X1 X0
3270 // SRC2 => Y3 Y2 Y1 Y0
3271 //
3272 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3273 //
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003274 int QuarterSize = NumElems/4;
3275 int HalfSize = QuarterSize*2;
3276 for (int i = 0; i < QuarterSize; ++i)
3277 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3278 return false;
3279 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3280 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3281 return false;
3282
Craig Topper9d7025b2011-11-27 21:41:12 +00003283 // For VSHUFPSY, the mask of the second half must be the same as the first
Craig Topper70b883b2011-11-28 10:14:51 +00003284 // but with the appropriate offsets. This works in the same way as
3285 // VPERMILPS works with masks.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003286 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3287 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3288 return false;
Craig Topper9d7025b2011-11-27 21:41:12 +00003289 if (NumElems == 4)
3290 continue;
3291 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003292 int FstHalfIdx = i-HalfSize;
3293 if (Mask[FstHalfIdx] < 0)
3294 continue;
3295 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3296 return false;
3297 }
3298 for (int i = QuarterSize*3; i < NumElems; ++i) {
3299 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3300 return false;
3301 int FstHalfIdx = i-HalfSize;
Craig Topper9d7025b2011-11-27 21:41:12 +00003302 if (NumElems == 4)
3303 continue;
3304 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003305 if (Mask[FstHalfIdx] < 0)
3306 continue;
3307 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3308 return false;
Craig Topper71c4c122011-11-28 01:14:24 +00003309 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003310
Craig Topper71c4c122011-11-28 01:14:24 +00003311 return true;
3312}
3313
3314/// isCommutedVSHUFP() - Returns true if the shuffle mask is exactly
3315/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3316/// half elements to come from vector 1 (which would equal the dest.) and
3317/// the upper half to come from vector 2.
3318static bool isCommutedVSHUFPY(ShuffleVectorSDNode *N, bool HasAVX) {
3319 EVT VT = N->getValueType(0);
3320 int NumElems = VT.getVectorNumElements();
3321 SmallVector<int, 8> Mask;
3322 N->getMask(Mask);
3323
3324 if (!HasAVX || VT.getSizeInBits() != 256)
3325 return false;
3326
3327 if (NumElems != 4 && NumElems != 8)
3328 return false;
3329
3330 // VSHUFPSY divides the resulting vector into 4 chunks.
3331 // The sources are also splitted into 4 chunks, and each destination
3332 // chunk must come from a different source chunk.
3333 //
3334 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3335 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3336 //
3337 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3338 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3339 //
3340 // VSHUFPDY divides the resulting vector into 4 chunks.
3341 // The sources are also splitted into 4 chunks, and each destination
3342 // chunk must come from a different source chunk.
3343 //
3344 // SRC1 => X3 X2 X1 X0
3345 // SRC2 => Y3 Y2 Y1 Y0
3346 //
3347 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3348 //
3349 int QuarterSize = NumElems/4;
3350 int HalfSize = QuarterSize*2;
3351 for (int i = 0; i < QuarterSize; ++i)
3352 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3353 return false;
3354 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3355 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3356 return false;
3357
3358 // For VSHUFPSY, the mask of the second half must be the same as the first
Craig Topper70b883b2011-11-28 10:14:51 +00003359 // but with the appropriate offsets. This works in the same way as
3360 // VPERMILPS works with masks.
Craig Topper71c4c122011-11-28 01:14:24 +00003361 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3362 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3363 return false;
3364 if (NumElems == 4)
3365 continue;
3366 // VSHUFPSY handling
3367 int FstHalfIdx = i-HalfSize;
3368 if (Mask[FstHalfIdx] < 0)
3369 continue;
3370 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3371 return false;
3372 }
3373 for (int i = QuarterSize*3; i < NumElems; ++i) {
3374 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3375 return false;
3376 if (NumElems == 4)
3377 continue;
3378 // VSHUFPSY handling
3379 int FstHalfIdx = i-HalfSize;
3380 if (Mask[FstHalfIdx] < 0)
3381 continue;
3382 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3383 return false;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003384 }
3385
3386 return true;
3387}
3388
Craig Topper9d7025b2011-11-27 21:41:12 +00003389/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3390/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3391static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003392 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3393 EVT VT = SVOp->getValueType(0);
3394 int NumElems = VT.getVectorNumElements();
3395
Craig Topper9d7025b2011-11-27 21:41:12 +00003396 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3397 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003398
3399 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003400 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003401 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003402 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003403 int Elt = SVOp->getMaskElt(i);
3404 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003405 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003406 Elt %= HalfSize;
3407 unsigned Shamt = i;
3408 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3409 if (NumElems == 8) Shamt %= HalfSize;
3410 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003411 }
3412
3413 return Mask;
3414}
3415
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003416/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3417/// the two vector operands have swapped position.
3418static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
3419 unsigned NumElems = VT.getVectorNumElements();
3420 for (unsigned i = 0; i != NumElems; ++i) {
3421 int idx = Mask[i];
3422 if (idx < 0)
3423 continue;
3424 else if (idx < (int)NumElems)
3425 Mask[i] = idx + NumElems;
3426 else
3427 Mask[i] = idx - NumElems;
3428 }
3429}
3430
Evan Cheng14aed5e2006-03-24 01:18:28 +00003431/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003432/// specifies a shuffle of elements that is suitable for input to 128-bit
3433/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003434static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003436
3437 if (VT.getSizeInBits() != 128)
3438 return false;
3439
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 if (NumElems != 2 && NumElems != 4)
3441 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003442
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 int Half = NumElems / 2;
3444 for (int i = 0; i < Half; ++i)
3445 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003446 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 for (int i = Half; i < NumElems; ++i)
3448 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003449 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003450
Evan Cheng14aed5e2006-03-24 01:18:28 +00003451 return true;
3452}
3453
Nate Begeman9008ca62009-04-27 18:41:29 +00003454bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3455 SmallVector<int, 8> M;
3456 N->getMask(M);
3457 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003458}
3459
Craig Topper71c4c122011-11-28 01:14:24 +00003460/// isCommutedSHUFPMask - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003461/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3462/// half elements to come from vector 1 (which would equal the dest.) and
3463/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003464static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003466
3467 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003469
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 int Half = NumElems / 2;
3471 for (int i = 0; i < Half; ++i)
3472 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003473 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 for (int i = Half; i < NumElems; ++i)
3475 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003476 return false;
3477 return true;
3478}
3479
Nate Begeman9008ca62009-04-27 18:41:29 +00003480static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3481 SmallVector<int, 8> M;
3482 N->getMask(M);
3483 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003484}
3485
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003486/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3487/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003488bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003489 EVT VT = N->getValueType(0);
3490 unsigned NumElems = VT.getVectorNumElements();
3491
3492 if (VT.getSizeInBits() != 128)
3493 return false;
3494
3495 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003496 return false;
3497
Evan Cheng2064a2b2006-03-28 06:50:32 +00003498 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3500 isUndefOrEqual(N->getMaskElt(1), 7) &&
3501 isUndefOrEqual(N->getMaskElt(2), 2) &&
3502 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003503}
3504
Nate Begeman0b10b912009-11-07 23:17:15 +00003505/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3506/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3507/// <2, 3, 2, 3>
3508bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003509 EVT VT = N->getValueType(0);
3510 unsigned NumElems = VT.getVectorNumElements();
3511
3512 if (VT.getSizeInBits() != 128)
3513 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003514
Nate Begeman0b10b912009-11-07 23:17:15 +00003515 if (NumElems != 4)
3516 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003517
Nate Begeman0b10b912009-11-07 23:17:15 +00003518 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003519 isUndefOrEqual(N->getMaskElt(1), 3) &&
3520 isUndefOrEqual(N->getMaskElt(2), 2) &&
3521 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003522}
3523
Evan Cheng5ced1d82006-04-06 23:23:56 +00003524/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3525/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003526bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3527 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003528
Evan Cheng5ced1d82006-04-06 23:23:56 +00003529 if (NumElems != 2 && NumElems != 4)
3530 return false;
3531
Evan Chengc5cdff22006-04-07 21:53:05 +00003532 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003534 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003535
Evan Chengc5cdff22006-04-07 21:53:05 +00003536 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003538 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003539
3540 return true;
3541}
3542
Nate Begeman0b10b912009-11-07 23:17:15 +00003543/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3544/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3545bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003546 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003547
David Greenea20244d2011-03-02 17:23:43 +00003548 if ((NumElems != 2 && NumElems != 4)
3549 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003550 return false;
3551
Evan Chengc5cdff22006-04-07 21:53:05 +00003552 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003553 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003554 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003555
Nate Begeman9008ca62009-04-27 18:41:29 +00003556 for (unsigned i = 0; i < NumElems/2; ++i)
3557 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003558 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003559
3560 return true;
3561}
3562
Evan Cheng0038e592006-03-28 00:39:58 +00003563/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3564/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003565static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003566 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003567 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003568
3569 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3570 "Unsupported vector type for unpckh");
3571
Craig Topper6347e862011-11-21 06:57:39 +00003572 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003573 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003574 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003575
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003576 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3577 // independently on 128-bit lanes.
3578 unsigned NumLanes = VT.getSizeInBits()/128;
3579 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003580
3581 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003582 unsigned End = NumLaneElts;
3583 for (unsigned s = 0; s < NumLanes; ++s) {
3584 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003585 i != End;
3586 i += 2, ++j) {
3587 int BitI = Mask[i];
3588 int BitI1 = Mask[i+1];
3589 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003590 return false;
David Greenea20244d2011-03-02 17:23:43 +00003591 if (V2IsSplat) {
3592 if (!isUndefOrEqual(BitI1, NumElts))
3593 return false;
3594 } else {
3595 if (!isUndefOrEqual(BitI1, j + NumElts))
3596 return false;
3597 }
Evan Cheng39623da2006-04-20 08:58:49 +00003598 }
David Greenea20244d2011-03-02 17:23:43 +00003599 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003600 Start += NumLaneElts;
3601 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003602 }
David Greenea20244d2011-03-02 17:23:43 +00003603
Evan Cheng0038e592006-03-28 00:39:58 +00003604 return true;
3605}
3606
Craig Topper6347e862011-11-21 06:57:39 +00003607bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 SmallVector<int, 8> M;
3609 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003610 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003611}
3612
Evan Cheng4fcb9222006-03-28 02:43:26 +00003613/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3614/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003615static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003616 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003618
3619 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3620 "Unsupported vector type for unpckh");
3621
Craig Topper6347e862011-11-21 06:57:39 +00003622 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003623 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003624 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003625
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003626 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3627 // independently on 128-bit lanes.
3628 unsigned NumLanes = VT.getSizeInBits()/128;
3629 unsigned NumLaneElts = NumElts/NumLanes;
3630
3631 unsigned Start = 0;
3632 unsigned End = NumLaneElts;
3633 for (unsigned l = 0; l != NumLanes; ++l) {
3634 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3635 i != End; i += 2, ++j) {
3636 int BitI = Mask[i];
3637 int BitI1 = Mask[i+1];
3638 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003639 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003640 if (V2IsSplat) {
3641 if (isUndefOrEqual(BitI1, NumElts))
3642 return false;
3643 } else {
3644 if (!isUndefOrEqual(BitI1, j+NumElts))
3645 return false;
3646 }
Evan Cheng39623da2006-04-20 08:58:49 +00003647 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003648 // Process the next 128 bits.
3649 Start += NumLaneElts;
3650 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003651 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003652 return true;
3653}
3654
Craig Topper6347e862011-11-21 06:57:39 +00003655bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 SmallVector<int, 8> M;
3657 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003658 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003659}
3660
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003661/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3662/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3663/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003664static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003665 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003666 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003667 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003668
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003669 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3670 // FIXME: Need a better way to get rid of this, there's no latency difference
3671 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3672 // the former later. We should also remove the "_undef" special mask.
3673 if (NumElems == 4 && VT.getSizeInBits() == 256)
3674 return false;
3675
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003676 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3677 // independently on 128-bit lanes.
3678 unsigned NumLanes = VT.getSizeInBits() / 128;
3679 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003680
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003681 for (unsigned s = 0; s < NumLanes; ++s) {
3682 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3683 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003684 i += 2, ++j) {
3685 int BitI = Mask[i];
3686 int BitI1 = Mask[i+1];
3687
3688 if (!isUndefOrEqual(BitI, j))
3689 return false;
3690 if (!isUndefOrEqual(BitI1, j))
3691 return false;
3692 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003693 }
David Greenea20244d2011-03-02 17:23:43 +00003694
Rafael Espindola15684b22009-04-24 12:40:33 +00003695 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003696}
3697
Nate Begeman9008ca62009-04-27 18:41:29 +00003698bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3699 SmallVector<int, 8> M;
3700 N->getMask(M);
3701 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3702}
3703
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003704/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3705/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3706/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003707static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003708 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003709 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3710 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003711
Nate Begeman9008ca62009-04-27 18:41:29 +00003712 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3713 int BitI = Mask[i];
3714 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003715 if (!isUndefOrEqual(BitI, j))
3716 return false;
3717 if (!isUndefOrEqual(BitI1, j))
3718 return false;
3719 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003720 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003721}
3722
Nate Begeman9008ca62009-04-27 18:41:29 +00003723bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3724 SmallVector<int, 8> M;
3725 N->getMask(M);
3726 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3727}
3728
Evan Cheng017dcc62006-04-21 01:05:10 +00003729/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3730/// specifies a shuffle of elements that is suitable for input to MOVSS,
3731/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003732static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003733 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003734 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003735
3736 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003737
Nate Begeman9008ca62009-04-27 18:41:29 +00003738 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003739 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003740
Nate Begeman9008ca62009-04-27 18:41:29 +00003741 for (int i = 1; i < NumElts; ++i)
3742 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003743 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003744
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003745 return true;
3746}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003747
Nate Begeman9008ca62009-04-27 18:41:29 +00003748bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3749 SmallVector<int, 8> M;
3750 N->getMask(M);
3751 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003752}
3753
Craig Topper70b883b2011-11-28 10:14:51 +00003754/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003755/// as permutations between 128-bit chunks or halves. As an example: this
3756/// shuffle bellow:
3757/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3758/// The first half comes from the second half of V1 and the second half from the
3759/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003760static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3761 bool HasAVX) {
3762 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003763 return false;
3764
3765 // The shuffle result is divided into half A and half B. In total the two
3766 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3767 // B must come from C, D, E or F.
3768 int HalfSize = VT.getVectorNumElements()/2;
3769 bool MatchA = false, MatchB = false;
3770
3771 // Check if A comes from one of C, D, E, F.
3772 for (int Half = 0; Half < 4; ++Half) {
3773 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3774 MatchA = true;
3775 break;
3776 }
3777 }
3778
3779 // Check if B comes from one of C, D, E, F.
3780 for (int Half = 0; Half < 4; ++Half) {
3781 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3782 MatchB = true;
3783 break;
3784 }
3785 }
3786
3787 return MatchA && MatchB;
3788}
3789
Craig Topper70b883b2011-11-28 10:14:51 +00003790/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3791/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
3792static unsigned getShuffleVPERM2X128Immediate(SDNode *N) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003793 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3794 EVT VT = SVOp->getValueType(0);
3795
3796 int HalfSize = VT.getVectorNumElements()/2;
3797
3798 int FstHalf = 0, SndHalf = 0;
3799 for (int i = 0; i < HalfSize; ++i) {
3800 if (SVOp->getMaskElt(i) > 0) {
3801 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3802 break;
3803 }
3804 }
3805 for (int i = HalfSize; i < HalfSize*2; ++i) {
3806 if (SVOp->getMaskElt(i) > 0) {
3807 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3808 break;
3809 }
3810 }
3811
3812 return (FstHalf | (SndHalf << 4));
3813}
3814
Craig Topper70b883b2011-11-28 10:14:51 +00003815/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003816/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3817/// Note that VPERMIL mask matching is different depending whether theunderlying
3818/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3819/// to the same elements of the low, but to the higher half of the source.
3820/// In VPERMILPD the two lanes could be shuffled independently of each other
3821/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003822static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3823 bool HasAVX) {
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003824 int NumElts = VT.getVectorNumElements();
3825 int NumLanes = VT.getSizeInBits()/128;
3826
Craig Topper70b883b2011-11-28 10:14:51 +00003827 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003828 return false;
3829
Craig Topper70b883b2011-11-28 10:14:51 +00003830 // Only match 256-bit with 32/64-bit types
3831 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003832 return false;
3833
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003834 int LaneSize = NumElts/NumLanes;
Craig Topper70b883b2011-11-28 10:14:51 +00003835 for (int l = 0; l != NumLanes; ++l) {
3836 int LaneStart = l*LaneSize;
3837 for (int i = 0; i != LaneSize; ++i) {
3838 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3839 return false;
3840 if (NumElts == 4 || l == 0)
3841 continue;
3842 // VPERMILPS handling
3843 if (Mask[i] < 0)
3844 continue;
3845 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneSize))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003846 return false;
3847 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003848 }
3849
3850 return true;
3851}
3852
Craig Topper70b883b2011-11-28 10:14:51 +00003853/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3854/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
3855static unsigned getShuffleVPERMILPImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003856 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3857 EVT VT = SVOp->getValueType(0);
3858
3859 int NumElts = VT.getVectorNumElements();
3860 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003861 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003862
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003863 // Although the mask is equal for both lanes do it twice to get the cases
3864 // where a mask will match because the same mask element is undef on the
3865 // first half but valid on the second. This would get pathological cases
3866 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003867 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003868 unsigned Mask = 0;
Craig Topper70b883b2011-11-28 10:14:51 +00003869 for (int i = 0; i != NumElts; ++i) {
3870 int MaskElt = SVOp->getMaskElt(i);
3871 if (MaskElt < 0)
3872 continue;
3873 MaskElt %= LaneSize;
3874 unsigned Shamt = i;
3875 // VPERMILPSY, the mask of the first half must be equal to the second one
3876 if (NumElts == 8) Shamt %= LaneSize;
3877 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003878 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003879
3880 return Mask;
3881}
3882
Evan Cheng017dcc62006-04-21 01:05:10 +00003883/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3884/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003885/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003886static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003887 bool V2IsSplat = false, bool V2IsUndef = false) {
3888 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003889 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003890 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003891
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003893 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003894
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 for (int i = 1; i < NumOps; ++i)
3896 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3897 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3898 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003899 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003900
Evan Cheng39623da2006-04-20 08:58:49 +00003901 return true;
3902}
3903
Nate Begeman9008ca62009-04-27 18:41:29 +00003904static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003905 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003906 SmallVector<int, 8> M;
3907 N->getMask(M);
3908 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003909}
3910
Evan Chengd9539472006-04-14 21:59:03 +00003911/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3912/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003913/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3914bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3915 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003916 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003917 return false;
3918
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003919 // The second vector must be undef
3920 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3921 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003922
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003923 EVT VT = N->getValueType(0);
3924 unsigned NumElems = VT.getVectorNumElements();
3925
3926 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3927 (VT.getSizeInBits() == 256 && NumElems != 8))
3928 return false;
3929
3930 // "i+1" is the value the indexed mask element must have
3931 for (unsigned i = 0; i < NumElems; i += 2)
3932 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3933 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003934 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003935
3936 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003937}
3938
3939/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3940/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003941/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3942bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3943 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003944 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003945 return false;
3946
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003947 // The second vector must be undef
3948 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3949 return false;
3950
3951 EVT VT = N->getValueType(0);
3952 unsigned NumElems = VT.getVectorNumElements();
3953
3954 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3955 (VT.getSizeInBits() == 256 && NumElems != 8))
3956 return false;
3957
3958 // "i" is the value the indexed mask element must have
3959 for (unsigned i = 0; i < NumElems; i += 2)
3960 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3961 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003963
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003964 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003965}
3966
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003967/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3968/// specifies a shuffle of elements that is suitable for input to 256-bit
3969/// version of MOVDDUP.
3970static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
3971 const X86Subtarget *Subtarget) {
3972 EVT VT = N->getValueType(0);
3973 int NumElts = VT.getVectorNumElements();
3974 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
3975
3976 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
3977 !V2IsUndef || NumElts != 4)
3978 return false;
3979
3980 for (int i = 0; i != NumElts/2; ++i)
3981 if (!isUndefOrEqual(N->getMaskElt(i), 0))
3982 return false;
3983 for (int i = NumElts/2; i != NumElts; ++i)
3984 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
3985 return false;
3986 return true;
3987}
3988
Evan Cheng0b457f02008-09-25 20:50:48 +00003989/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003990/// specifies a shuffle of elements that is suitable for input to 128-bit
3991/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003992bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003993 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003994
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003995 if (VT.getSizeInBits() != 128)
3996 return false;
3997
3998 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 for (int i = 0; i < e; ++i)
4000 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004001 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 for (int i = 0; i < e; ++i)
4003 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004004 return false;
4005 return true;
4006}
4007
David Greenec38a03e2011-02-03 15:50:00 +00004008/// isVEXTRACTF128Index - Return true if the specified
4009/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4010/// suitable for input to VEXTRACTF128.
4011bool X86::isVEXTRACTF128Index(SDNode *N) {
4012 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4013 return false;
4014
4015 // The index should be aligned on a 128-bit boundary.
4016 uint64_t Index =
4017 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4018
4019 unsigned VL = N->getValueType(0).getVectorNumElements();
4020 unsigned VBits = N->getValueType(0).getSizeInBits();
4021 unsigned ElSize = VBits / VL;
4022 bool Result = (Index * ElSize) % 128 == 0;
4023
4024 return Result;
4025}
4026
David Greeneccacdc12011-02-04 16:08:29 +00004027/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4028/// operand specifies a subvector insert that is suitable for input to
4029/// VINSERTF128.
4030bool X86::isVINSERTF128Index(SDNode *N) {
4031 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4032 return false;
4033
4034 // The index should be aligned on a 128-bit boundary.
4035 uint64_t Index =
4036 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4037
4038 unsigned VL = N->getValueType(0).getVectorNumElements();
4039 unsigned VBits = N->getValueType(0).getSizeInBits();
4040 unsigned ElSize = VBits / VL;
4041 bool Result = (Index * ElSize) % 128 == 0;
4042
4043 return Result;
4044}
4045
Evan Cheng63d33002006-03-22 08:01:21 +00004046/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004047/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004048unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4050 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4051
Evan Chengb9df0ca2006-03-22 02:53:00 +00004052 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4053 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 for (int i = 0; i < NumOperands; ++i) {
4055 int Val = SVOp->getMaskElt(NumOperands-i-1);
4056 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004057 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004058 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004059 if (i != NumOperands - 1)
4060 Mask <<= Shift;
4061 }
Evan Cheng63d33002006-03-22 08:01:21 +00004062 return Mask;
4063}
4064
Evan Cheng506d3df2006-03-29 23:07:14 +00004065/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004066/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004067unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004069 unsigned Mask = 0;
4070 // 8 nodes, but we only care about the last 4.
4071 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 int Val = SVOp->getMaskElt(i);
4073 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004074 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004075 if (i != 4)
4076 Mask <<= 2;
4077 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004078 return Mask;
4079}
4080
4081/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004082/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004083unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004085 unsigned Mask = 0;
4086 // 8 nodes, but we only care about the first 4.
4087 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 int Val = SVOp->getMaskElt(i);
4089 if (Val >= 0)
4090 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004091 if (i != 0)
4092 Mask <<= 2;
4093 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004094 return Mask;
4095}
4096
Nate Begemana09008b2009-10-19 02:17:23 +00004097/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4098/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4099unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4100 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4101 EVT VVT = N->getValueType(0);
4102 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4103 int Val = 0;
4104
4105 unsigned i, e;
4106 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4107 Val = SVOp->getMaskElt(i);
4108 if (Val >= 0)
4109 break;
4110 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004111 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004112 return (Val - i) * EltSize;
4113}
4114
David Greenec38a03e2011-02-03 15:50:00 +00004115/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4116/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4117/// instructions.
4118unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4119 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4120 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4121
4122 uint64_t Index =
4123 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4124
4125 EVT VecVT = N->getOperand(0).getValueType();
4126 EVT ElVT = VecVT.getVectorElementType();
4127
4128 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004129 return Index / NumElemsPerChunk;
4130}
4131
David Greeneccacdc12011-02-04 16:08:29 +00004132/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4133/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4134/// instructions.
4135unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4136 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4137 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4138
4139 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004140 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004141
4142 EVT VecVT = N->getValueType(0);
4143 EVT ElVT = VecVT.getVectorElementType();
4144
4145 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004146 return Index / NumElemsPerChunk;
4147}
4148
Evan Cheng37b73872009-07-30 08:33:02 +00004149/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4150/// constant +0.0.
4151bool X86::isZeroNode(SDValue Elt) {
4152 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004153 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004154 (isa<ConstantFPSDNode>(Elt) &&
4155 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4156}
4157
Nate Begeman9008ca62009-04-27 18:41:29 +00004158/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4159/// their permute mask.
4160static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4161 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004162 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004163 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004165
Nate Begeman5a5ca152009-04-29 05:20:52 +00004166 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 int idx = SVOp->getMaskElt(i);
4168 if (idx < 0)
4169 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004170 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004172 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004174 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4176 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004177}
4178
Evan Cheng533a0aa2006-04-19 20:35:22 +00004179/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4180/// match movhlps. The lower half elements should come from upper half of
4181/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004182/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004183static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004184 EVT VT = Op->getValueType(0);
4185 if (VT.getSizeInBits() != 128)
4186 return false;
4187 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004188 return false;
4189 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004191 return false;
4192 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004194 return false;
4195 return true;
4196}
4197
Evan Cheng5ced1d82006-04-06 23:23:56 +00004198/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004199/// is promoted to a vector. It also returns the LoadSDNode by reference if
4200/// required.
4201static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004202 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4203 return false;
4204 N = N->getOperand(0).getNode();
4205 if (!ISD::isNON_EXTLoad(N))
4206 return false;
4207 if (LD)
4208 *LD = cast<LoadSDNode>(N);
4209 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004210}
4211
Dan Gohman65fd6562011-11-03 21:49:52 +00004212// Test whether the given value is a vector value which will be legalized
4213// into a load.
4214static bool WillBeConstantPoolLoad(SDNode *N) {
4215 if (N->getOpcode() != ISD::BUILD_VECTOR)
4216 return false;
4217
4218 // Check for any non-constant elements.
4219 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4220 switch (N->getOperand(i).getNode()->getOpcode()) {
4221 case ISD::UNDEF:
4222 case ISD::ConstantFP:
4223 case ISD::Constant:
4224 break;
4225 default:
4226 return false;
4227 }
4228
4229 // Vectors of all-zeros and all-ones are materialized with special
4230 // instructions rather than being loaded.
4231 return !ISD::isBuildVectorAllZeros(N) &&
4232 !ISD::isBuildVectorAllOnes(N);
4233}
4234
Evan Cheng533a0aa2006-04-19 20:35:22 +00004235/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4236/// match movlp{s|d}. The lower half elements should come from lower half of
4237/// V1 (and in order), and the upper half elements should come from the upper
4238/// half of V2 (and in order). And since V1 will become the source of the
4239/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004240static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4241 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004242 EVT VT = Op->getValueType(0);
4243 if (VT.getSizeInBits() != 128)
4244 return false;
4245
Evan Cheng466685d2006-10-09 20:57:25 +00004246 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004247 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004248 // Is V2 is a vector load, don't do this transformation. We will try to use
4249 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004250 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004251 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004252
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004253 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004254
Evan Cheng533a0aa2006-04-19 20:35:22 +00004255 if (NumElems != 2 && NumElems != 4)
4256 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004257 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004259 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004260 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004262 return false;
4263 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004264}
4265
Evan Cheng39623da2006-04-20 08:58:49 +00004266/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4267/// all the same.
4268static bool isSplatVector(SDNode *N) {
4269 if (N->getOpcode() != ISD::BUILD_VECTOR)
4270 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004271
Dan Gohman475871a2008-07-27 21:46:04 +00004272 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004273 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4274 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004275 return false;
4276 return true;
4277}
4278
Evan Cheng213d2cf2007-05-17 18:45:50 +00004279/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004280/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004281/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004282static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004283 SDValue V1 = N->getOperand(0);
4284 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004285 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4286 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004288 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004290 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4291 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004292 if (Opc != ISD::BUILD_VECTOR ||
4293 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 return false;
4295 } else if (Idx >= 0) {
4296 unsigned Opc = V1.getOpcode();
4297 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4298 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004299 if (Opc != ISD::BUILD_VECTOR ||
4300 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004301 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004302 }
4303 }
4304 return true;
4305}
4306
4307/// getZeroVector - Returns a vector of specified type with all zero elements.
4308///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004309static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004310 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004311 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004312
Dale Johannesen0488fb62010-09-30 23:57:10 +00004313 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004314 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004315 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004316 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004317 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004318 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4319 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4320 } else { // SSE1
4321 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4322 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4323 }
4324 } else if (VT.getSizeInBits() == 256) { // AVX
4325 // 256-bit logic and arithmetic instructions in AVX are
4326 // all floating-point, no support for integer ops. Default
4327 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004328 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004329 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4330 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004331 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004332 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004333}
4334
Chris Lattner8a594482007-11-25 00:24:49 +00004335/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004336/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4337/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4338/// Then bitcast to their original type, ensuring they get CSE'd.
4339static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4340 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004341 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004342 assert((VT.is128BitVector() || VT.is256BitVector())
4343 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004344
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004346 SDValue Vec;
4347 if (VT.getSizeInBits() == 256) {
4348 if (HasAVX2) { // AVX2
4349 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4350 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4351 } else { // AVX
4352 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4353 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4354 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4355 Vec = Insert128BitVector(InsV, Vec,
4356 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4357 }
4358 } else {
4359 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004360 }
4361
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004362 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004363}
4364
Evan Cheng39623da2006-04-20 08:58:49 +00004365/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4366/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004367static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004368 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004369 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004370
Evan Cheng39623da2006-04-20 08:58:49 +00004371 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 SmallVector<int, 8> MaskVec;
4373 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004374
Nate Begeman5a5ca152009-04-29 05:20:52 +00004375 for (unsigned i = 0; i != NumElems; ++i) {
4376 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 MaskVec[i] = NumElems;
4378 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004379 }
Evan Cheng39623da2006-04-20 08:58:49 +00004380 }
Evan Cheng39623da2006-04-20 08:58:49 +00004381 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4383 SVOp->getOperand(1), &MaskVec[0]);
4384 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004385}
4386
Evan Cheng017dcc62006-04-21 01:05:10 +00004387/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4388/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004389static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 SDValue V2) {
4391 unsigned NumElems = VT.getVectorNumElements();
4392 SmallVector<int, 8> Mask;
4393 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004394 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 Mask.push_back(i);
4396 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004397}
4398
Nate Begeman9008ca62009-04-27 18:41:29 +00004399/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004400static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 SDValue V2) {
4402 unsigned NumElems = VT.getVectorNumElements();
4403 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004404 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 Mask.push_back(i);
4406 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004407 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004408 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004409}
4410
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004411/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004412static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004413 SDValue V2) {
4414 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004415 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004417 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 Mask.push_back(i + Half);
4419 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004420 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004422}
4423
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004424// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004425// a generic shuffle instruction because the target has no such instructions.
4426// Generate shuffles which repeat i16 and i8 several times until they can be
4427// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004428static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004429 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004430 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004431 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004432
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 while (NumElems > 4) {
4434 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004435 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004436 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004437 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004438 EltNo -= NumElems/2;
4439 }
4440 NumElems >>= 1;
4441 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004442 return V;
4443}
Eric Christopherfd179292009-08-27 18:07:15 +00004444
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004445/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4446static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4447 EVT VT = V.getValueType();
4448 DebugLoc dl = V.getDebugLoc();
4449 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4450 && "Vector size not supported");
4451
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004452 if (VT.getSizeInBits() == 128) {
4453 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004454 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004455 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4456 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004457 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004458 // To use VPERMILPS to splat scalars, the second half of indicies must
4459 // refer to the higher part, which is a duplication of the lower one,
4460 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004461 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4462 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004463
4464 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4465 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4466 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004467 }
4468
4469 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4470}
4471
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004472/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004473static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4474 EVT SrcVT = SV->getValueType(0);
4475 SDValue V1 = SV->getOperand(0);
4476 DebugLoc dl = SV->getDebugLoc();
4477
4478 int EltNo = SV->getSplatIndex();
4479 int NumElems = SrcVT.getVectorNumElements();
4480 unsigned Size = SrcVT.getSizeInBits();
4481
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004482 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4483 "Unknown how to promote splat for type");
4484
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004485 // Extract the 128-bit part containing the splat element and update
4486 // the splat element index when it refers to the higher register.
4487 if (Size == 256) {
4488 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4489 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4490 if (Idx > 0)
4491 EltNo -= NumElems/2;
4492 }
4493
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004494 // All i16 and i8 vector types can't be used directly by a generic shuffle
4495 // instruction because the target has no such instruction. Generate shuffles
4496 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004497 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004498 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004499 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004500 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004501
4502 // Recreate the 256-bit vector and place the same 128-bit vector
4503 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004504 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004505 if (Size == 256) {
4506 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4507 DAG.getConstant(0, MVT::i32), DAG, dl);
4508 V1 = Insert128BitVector(InsV, V1,
4509 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4510 }
4511
4512 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004513}
4514
Evan Chengba05f722006-04-21 23:03:30 +00004515/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004516/// vector of zero or undef vector. This produces a shuffle where the low
4517/// element of V2 is swizzled into the zero/undef vector, landing at element
4518/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004519static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004520 bool isZero, bool HasXMMInt,
4521 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004522 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004523 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004524 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004525 unsigned NumElems = VT.getVectorNumElements();
4526 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004527 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004528 // If this is the insertion idx, put the low elt of V2 here.
4529 MaskVec.push_back(i == Idx ? NumElems : i);
4530 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004531}
4532
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004533/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4534/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004535static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4536 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004537 if (Depth == 6)
4538 return SDValue(); // Limit search depth.
4539
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004540 SDValue V = SDValue(N, 0);
4541 EVT VT = V.getValueType();
4542 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004543
4544 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4545 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4546 Index = SV->getMaskElt(Index);
4547
4548 if (Index < 0)
4549 return DAG.getUNDEF(VT.getVectorElementType());
4550
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004551 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004552 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004553 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004554 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004555
4556 // Recurse into target specific vector shuffles to find scalars.
4557 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004558 int NumElems = VT.getVectorNumElements();
4559 SmallVector<unsigned, 16> ShuffleMask;
4560 SDValue ImmN;
4561
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004562 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004563 case X86ISD::SHUFPS:
4564 case X86ISD::SHUFPD:
4565 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004566 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4567 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004568 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004569 case X86ISD::PUNPCKH:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004570 DecodePUNPCKHMask(NumElems, ShuffleMask);
4571 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004572 case X86ISD::UNPCKHP:
Craig Topperf7de5772011-11-22 01:57:35 +00004573 DecodeUNPCKHPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004574 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004575 case X86ISD::PUNPCKL:
David Greenec4db4e52011-02-28 19:06:56 +00004576 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004577 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004578 case X86ISD::UNPCKLP:
David Greenec4db4e52011-02-28 19:06:56 +00004579 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004580 break;
4581 case X86ISD::MOVHLPS:
4582 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4583 break;
4584 case X86ISD::MOVLHPS:
4585 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4586 break;
4587 case X86ISD::PSHUFD:
4588 ImmN = N->getOperand(N->getNumOperands()-1);
4589 DecodePSHUFMask(NumElems,
4590 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4591 ShuffleMask);
4592 break;
4593 case X86ISD::PSHUFHW:
4594 ImmN = N->getOperand(N->getNumOperands()-1);
4595 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4596 ShuffleMask);
4597 break;
4598 case X86ISD::PSHUFLW:
4599 ImmN = N->getOperand(N->getNumOperands()-1);
4600 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4601 ShuffleMask);
4602 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004603 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004604 case X86ISD::MOVSD: {
4605 // The index 0 always comes from the first element of the second source,
4606 // this is why MOVSS and MOVSD are used in the first place. The other
4607 // elements come from the other positions of the first source vector.
4608 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004609 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4610 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004611 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004612 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004613 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004614 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004615 ShuffleMask);
4616 break;
Craig Topperec24e612011-11-30 07:47:51 +00004617 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004618 ImmN = N->getOperand(N->getNumOperands()-1);
4619 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4620 ShuffleMask);
4621 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004622 case X86ISD::MOVDDUP:
4623 case X86ISD::MOVLHPD:
4624 case X86ISD::MOVLPD:
4625 case X86ISD::MOVLPS:
4626 case X86ISD::MOVSHDUP:
4627 case X86ISD::MOVSLDUP:
4628 case X86ISD::PALIGN:
4629 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004630 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004631 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004632 return SDValue();
4633 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004634
4635 Index = ShuffleMask[Index];
4636 if (Index < 0)
4637 return DAG.getUNDEF(VT.getVectorElementType());
4638
4639 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4640 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4641 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004642 }
4643
4644 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004645 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004646 V = V.getOperand(0);
4647 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004648 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004649
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004650 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004651 return SDValue();
4652 }
4653
4654 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4655 return (Index == 0) ? V.getOperand(0)
4656 : DAG.getUNDEF(VT.getVectorElementType());
4657
4658 if (V.getOpcode() == ISD::BUILD_VECTOR)
4659 return V.getOperand(Index);
4660
4661 return SDValue();
4662}
4663
4664/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4665/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004666/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004667static
4668unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4669 bool ZerosFromLeft, SelectionDAG &DAG) {
4670 int i = 0;
4671
4672 while (i < NumElems) {
4673 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004674 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004675 if (!(Elt.getNode() &&
4676 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4677 break;
4678 ++i;
4679 }
4680
4681 return i;
4682}
4683
4684/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4685/// MaskE correspond consecutively to elements from one of the vector operands,
4686/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4687static
4688bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4689 int OpIdx, int NumElems, unsigned &OpNum) {
4690 bool SeenV1 = false;
4691 bool SeenV2 = false;
4692
4693 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4694 int Idx = SVOp->getMaskElt(i);
4695 // Ignore undef indicies
4696 if (Idx < 0)
4697 continue;
4698
4699 if (Idx < NumElems)
4700 SeenV1 = true;
4701 else
4702 SeenV2 = true;
4703
4704 // Only accept consecutive elements from the same vector
4705 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4706 return false;
4707 }
4708
4709 OpNum = SeenV1 ? 0 : 1;
4710 return true;
4711}
4712
4713/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4714/// logical left shift of a vector.
4715static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4716 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4717 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4718 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4719 false /* check zeros from right */, DAG);
4720 unsigned OpSrc;
4721
4722 if (!NumZeros)
4723 return false;
4724
4725 // Considering the elements in the mask that are not consecutive zeros,
4726 // check if they consecutively come from only one of the source vectors.
4727 //
4728 // V1 = {X, A, B, C} 0
4729 // \ \ \ /
4730 // vector_shuffle V1, V2 <1, 2, 3, X>
4731 //
4732 if (!isShuffleMaskConsecutive(SVOp,
4733 0, // Mask Start Index
4734 NumElems-NumZeros-1, // Mask End Index
4735 NumZeros, // Where to start looking in the src vector
4736 NumElems, // Number of elements in vector
4737 OpSrc)) // Which source operand ?
4738 return false;
4739
4740 isLeft = false;
4741 ShAmt = NumZeros;
4742 ShVal = SVOp->getOperand(OpSrc);
4743 return true;
4744}
4745
4746/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4747/// logical left shift of a vector.
4748static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4749 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4750 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4751 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4752 true /* check zeros from left */, DAG);
4753 unsigned OpSrc;
4754
4755 if (!NumZeros)
4756 return false;
4757
4758 // Considering the elements in the mask that are not consecutive zeros,
4759 // check if they consecutively come from only one of the source vectors.
4760 //
4761 // 0 { A, B, X, X } = V2
4762 // / \ / /
4763 // vector_shuffle V1, V2 <X, X, 4, 5>
4764 //
4765 if (!isShuffleMaskConsecutive(SVOp,
4766 NumZeros, // Mask Start Index
4767 NumElems-1, // Mask End Index
4768 0, // Where to start looking in the src vector
4769 NumElems, // Number of elements in vector
4770 OpSrc)) // Which source operand ?
4771 return false;
4772
4773 isLeft = true;
4774 ShAmt = NumZeros;
4775 ShVal = SVOp->getOperand(OpSrc);
4776 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004777}
4778
4779/// isVectorShift - Returns true if the shuffle can be implemented as a
4780/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004781static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004782 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004783 // Although the logic below support any bitwidth size, there are no
4784 // shift instructions which handle more than 128-bit vectors.
4785 if (SVOp->getValueType(0).getSizeInBits() > 128)
4786 return false;
4787
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004788 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4789 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4790 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004791
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004792 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004793}
4794
Evan Chengc78d3b42006-04-24 18:01:45 +00004795/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4796///
Dan Gohman475871a2008-07-27 21:46:04 +00004797static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004798 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004799 SelectionDAG &DAG,
4800 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004801 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004802 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004803
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004804 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004805 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004806 bool First = true;
4807 for (unsigned i = 0; i < 16; ++i) {
4808 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4809 if (ThisIsNonZero && First) {
4810 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004812 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004814 First = false;
4815 }
4816
4817 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004818 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004819 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4820 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004821 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004823 }
4824 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4826 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4827 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004828 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004830 } else
4831 ThisElt = LastElt;
4832
Gabor Greifba36cb52008-08-28 21:40:38 +00004833 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004834 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004835 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004836 }
4837 }
4838
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004839 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004840}
4841
Bill Wendlinga348c562007-03-22 18:42:45 +00004842/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004843///
Dan Gohman475871a2008-07-27 21:46:04 +00004844static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004845 unsigned NumNonZero, unsigned NumZero,
4846 SelectionDAG &DAG,
4847 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004848 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004849 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004850
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004851 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004852 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004853 bool First = true;
4854 for (unsigned i = 0; i < 8; ++i) {
4855 bool isNonZero = (NonZeros & (1 << i)) != 0;
4856 if (isNonZero) {
4857 if (First) {
4858 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004860 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004861 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004862 First = false;
4863 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004864 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004866 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004867 }
4868 }
4869
4870 return V;
4871}
4872
Evan Chengf26ffe92008-05-29 08:22:04 +00004873/// getVShift - Return a vector logical shift node.
4874///
Owen Andersone50ed302009-08-10 22:56:29 +00004875static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 unsigned NumBits, SelectionDAG &DAG,
4877 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004878 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004879 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004880 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004881 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4882 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004883 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004884 DAG.getConstant(NumBits,
4885 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004886}
4887
Dan Gohman475871a2008-07-27 21:46:04 +00004888SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004889X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004890 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004891
Evan Chengc3630942009-12-09 21:00:30 +00004892 // Check if the scalar load can be widened into a vector load. And if
4893 // the address is "base + cst" see if the cst can be "absorbed" into
4894 // the shuffle mask.
4895 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4896 SDValue Ptr = LD->getBasePtr();
4897 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4898 return SDValue();
4899 EVT PVT = LD->getValueType(0);
4900 if (PVT != MVT::i32 && PVT != MVT::f32)
4901 return SDValue();
4902
4903 int FI = -1;
4904 int64_t Offset = 0;
4905 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4906 FI = FINode->getIndex();
4907 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004908 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004909 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4910 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4911 Offset = Ptr.getConstantOperandVal(1);
4912 Ptr = Ptr.getOperand(0);
4913 } else {
4914 return SDValue();
4915 }
4916
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004917 // FIXME: 256-bit vector instructions don't require a strict alignment,
4918 // improve this code to support it better.
4919 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004920 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004921 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004922 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004923 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004924 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004925 // Can't change the alignment. FIXME: It's possible to compute
4926 // the exact stack offset and reference FI + adjust offset instead.
4927 // If someone *really* cares about this. That's the way to implement it.
4928 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004929 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004930 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004931 }
4932 }
4933
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004934 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004935 // Ptr + (Offset & ~15).
4936 if (Offset < 0)
4937 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004938 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004939 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004940 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004941 if (StartOffset)
4942 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4943 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4944
4945 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004946 int NumElems = VT.getVectorNumElements();
4947
4948 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4949 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4950 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004951 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004952 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004953
4954 // Canonicalize it to a v4i32 or v8i32 shuffle.
4955 SmallVector<int, 8> Mask;
4956 for (int i = 0; i < NumElems; ++i)
4957 Mask.push_back(EltNo);
4958
4959 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4960 return DAG.getNode(ISD::BITCAST, dl, NVT,
4961 DAG.getVectorShuffle(CanonVT, dl, V1,
4962 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004963 }
4964
4965 return SDValue();
4966}
4967
Michael J. Spencerec38de22010-10-10 22:04:20 +00004968/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4969/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004970/// load which has the same value as a build_vector whose operands are 'elts'.
4971///
4972/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004973///
Nate Begeman1449f292010-03-24 22:19:06 +00004974/// FIXME: we'd also like to handle the case where the last elements are zero
4975/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4976/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004977static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004978 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004979 EVT EltVT = VT.getVectorElementType();
4980 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004981
Nate Begemanfdea31a2010-03-24 20:49:50 +00004982 LoadSDNode *LDBase = NULL;
4983 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004984
Nate Begeman1449f292010-03-24 22:19:06 +00004985 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004986 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004987 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004988 for (unsigned i = 0; i < NumElems; ++i) {
4989 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004990
Nate Begemanfdea31a2010-03-24 20:49:50 +00004991 if (!Elt.getNode() ||
4992 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4993 return SDValue();
4994 if (!LDBase) {
4995 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4996 return SDValue();
4997 LDBase = cast<LoadSDNode>(Elt.getNode());
4998 LastLoadedElt = i;
4999 continue;
5000 }
5001 if (Elt.getOpcode() == ISD::UNDEF)
5002 continue;
5003
5004 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5005 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5006 return SDValue();
5007 LastLoadedElt = i;
5008 }
Nate Begeman1449f292010-03-24 22:19:06 +00005009
5010 // If we have found an entire vector of loads and undefs, then return a large
5011 // load of the entire vector width starting at the base pointer. If we found
5012 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005013 if (LastLoadedElt == NumElems - 1) {
5014 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005015 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005016 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005017 LDBase->isVolatile(), LDBase->isNonTemporal(),
5018 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005019 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005020 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005021 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005022 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005023 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5024 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005025 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5026 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005027 SDValue ResNode =
5028 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5029 LDBase->getPointerInfo(),
5030 LDBase->getAlignment(),
5031 false/*isVolatile*/, true/*ReadMem*/,
5032 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005033 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005034 }
5035 return SDValue();
5036}
5037
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
5039/// a vbroadcast node. We support two patterns:
5040/// 1. A splat BUILD_VECTOR which uses a single scalar load.
5041/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
5042/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005043/// The scalar load node is returned when a pattern is found,
5044/// or SDValue() otherwise.
5045static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005046 EVT VT = Op.getValueType();
5047 SDValue V = Op;
5048
5049 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
5050 V = V.getOperand(0);
5051
5052 //A suspected load to be broadcasted.
5053 SDValue Ld;
5054
5055 switch (V.getOpcode()) {
5056 default:
5057 // Unknown pattern found.
5058 return SDValue();
5059
5060 case ISD::BUILD_VECTOR: {
5061 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005062 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005063 return SDValue();
5064
5065 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005066
5067 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005068 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005069 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005070 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005071 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005072 }
5073
5074 case ISD::VECTOR_SHUFFLE: {
5075 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5076
5077 // Shuffles must have a splat mask where the first element is
5078 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005079 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005080 return SDValue();
5081
5082 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005083 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005084 return SDValue();
5085
5086 Ld = Sc.getOperand(0);
5087
5088 // The scalar_to_vector node and the suspected
5089 // load node must have exactly one user.
5090 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5091 return SDValue();
5092 break;
5093 }
5094 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005095
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005096 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005097 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005098 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005099
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005100 bool Is256 = VT.getSizeInBits() == 256;
5101 bool Is128 = VT.getSizeInBits() == 128;
5102 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5103
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005104 if (hasAVX2) {
5105 // VBroadcast to YMM
5106 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5107 ScalarSize == 32 || ScalarSize == 64 ))
5108 return Ld;
5109
5110 // VBroadcast to XMM
5111 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5112 ScalarSize == 16 || ScalarSize == 64 ))
5113 return Ld;
5114 }
5115
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005116 // VBroadcast to YMM
5117 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5118 return Ld;
5119
5120 // VBroadcast to XMM
5121 if (Is128 && (ScalarSize == 32))
5122 return Ld;
5123
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005124
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005125 // Unsupported broadcast.
5126 return SDValue();
5127}
5128
Evan Chengc3630942009-12-09 21:00:30 +00005129SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005130X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005131 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005132
David Greenef125a292011-02-08 19:04:41 +00005133 EVT VT = Op.getValueType();
5134 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005135 unsigned NumElems = Op.getNumOperands();
5136
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005137 // Vectors containing all zeros can be matched by pxor and xorps later
5138 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5139 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5140 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005141 if (Op.getValueType() == MVT::v4i32 ||
5142 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005143 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005144
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005145 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005146 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005147
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005148 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005149 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5150 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005151 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005152 if (Op.getValueType() == MVT::v4i32 ||
5153 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005154 return Op;
5155
Craig Topper745a86b2011-11-19 22:34:59 +00005156 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005157 }
5158
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005159 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005160 if (Subtarget->hasAVX() && LD.getNode())
5161 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5162
Owen Andersone50ed302009-08-10 22:56:29 +00005163 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 unsigned NumZero = 0;
5166 unsigned NumNonZero = 0;
5167 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005168 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005169 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005171 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005172 if (Elt.getOpcode() == ISD::UNDEF)
5173 continue;
5174 Values.insert(Elt);
5175 if (Elt.getOpcode() != ISD::Constant &&
5176 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005177 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005178 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005179 NumZero++;
5180 else {
5181 NonZeros |= (1 << i);
5182 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005183 }
5184 }
5185
Chris Lattner97a2a562010-08-26 05:24:29 +00005186 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5187 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005188 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005189
Chris Lattner67f453a2008-03-09 05:42:06 +00005190 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005191 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005193 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Chris Lattner62098042008-03-09 01:05:04 +00005195 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5196 // the value are obviously zero, truncate the value to i32 and do the
5197 // insertion that way. Only do this if the value is non-constant or if the
5198 // value is a constant being inserted into element 0. It is cheaper to do
5199 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005200 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005201 (!IsAllConstants || Idx == 0)) {
5202 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005203 // Handle SSE only.
5204 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5205 EVT VecVT = MVT::v4i32;
5206 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005207
Chris Lattner62098042008-03-09 01:05:04 +00005208 // Truncate the value (which may itself be a constant) to i32, and
5209 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005211 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005212 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005213 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Chris Lattner62098042008-03-09 01:05:04 +00005215 // Now we have our 32-bit value zero extended in the low element of
5216 // a vector. If Idx != 0, swizzle it into place.
5217 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005218 SmallVector<int, 4> Mask;
5219 Mask.push_back(Idx);
5220 for (unsigned i = 1; i != VecElts; ++i)
5221 Mask.push_back(i);
5222 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005223 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005224 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005225 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005226 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005227 }
5228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005229
Chris Lattner19f79692008-03-08 22:59:52 +00005230 // If we have a constant or non-constant insertion into the low element of
5231 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5232 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005233 // depending on what the source datatype is.
5234 if (Idx == 0) {
5235 if (NumZero == 0) {
5236 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005237 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5238 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005239 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5240 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005241 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005242 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005243 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5244 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005245 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5246 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005247 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5248 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005249 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005250 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005251 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005252 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005253
5254 // Is it a vector logical left shift?
5255 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005256 X86::isZeroNode(Op.getOperand(0)) &&
5257 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005258 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005259 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005260 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005261 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005262 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005264
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005265 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005266 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005267
Chris Lattner19f79692008-03-08 22:59:52 +00005268 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5269 // is a non-constant being inserted into an element other than the low one,
5270 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5271 // movd/movss) to move this into the low element, then shuffle it into
5272 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005274 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005275
Evan Cheng0db9fe62006-04-25 20:13:52 +00005276 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005277 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005278 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005279 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005281 MaskVec.push_back(i == Idx ? 0 : 1);
5282 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 }
5284 }
5285
Chris Lattner67f453a2008-03-09 05:42:06 +00005286 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005287 if (Values.size() == 1) {
5288 if (EVTBits == 32) {
5289 // Instead of a shuffle like this:
5290 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5291 // Check if it's possible to issue this instead.
5292 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5293 unsigned Idx = CountTrailingZeros_32(NonZeros);
5294 SDValue Item = Op.getOperand(Idx);
5295 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5296 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5297 }
Dan Gohman475871a2008-07-27 21:46:04 +00005298 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005299 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005300
Dan Gohmana3941172007-07-24 22:55:08 +00005301 // A vector full of immediates; various special cases are already
5302 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005303 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005304 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005305
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005306 // For AVX-length vectors, build the individual 128-bit pieces and use
5307 // shuffles to put them in place.
5308 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5309 SmallVector<SDValue, 32> V;
5310 for (unsigned i = 0; i < NumElems; ++i)
5311 V.push_back(Op.getOperand(i));
5312
5313 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5314
5315 // Build both the lower and upper subvector.
5316 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5317 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5318 NumElems/2);
5319
5320 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005321 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5322 DAG.getConstant(0, MVT::i32), DAG, dl);
5323 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005324 DAG, dl);
5325 }
5326
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005327 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005328 if (EVTBits == 64) {
5329 if (NumNonZero == 1) {
5330 // One half is zero or undef.
5331 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005332 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005333 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005334 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005335 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005336 }
Dan Gohman475871a2008-07-27 21:46:04 +00005337 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005338 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339
5340 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005341 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005342 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005343 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005344 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345 }
5346
Bill Wendling826f36f2007-03-28 00:57:11 +00005347 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005348 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005349 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005350 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 }
5352
5353 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005354 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005355 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005356 if (NumElems == 4 && NumZero > 0) {
5357 for (unsigned i = 0; i < 4; ++i) {
5358 bool isZero = !(NonZeros & (1 << i));
5359 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005360 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005361 else
Dale Johannesenace16102009-02-03 19:33:06 +00005362 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005363 }
5364
5365 for (unsigned i = 0; i < 2; ++i) {
5366 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5367 default: break;
5368 case 0:
5369 V[i] = V[i*2]; // Must be a zero vector.
5370 break;
5371 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005372 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005373 break;
5374 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005375 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005376 break;
5377 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005378 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005379 break;
5380 }
5381 }
5382
Nate Begeman9008ca62009-04-27 18:41:29 +00005383 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005384 bool Reverse = (NonZeros & 0x3) == 2;
5385 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005386 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005387 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5388 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005389 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5390 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005391 }
5392
Nate Begemanfdea31a2010-03-24 20:49:50 +00005393 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5394 // Check for a build vector of consecutive loads.
5395 for (unsigned i = 0; i < NumElems; ++i)
5396 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005397
Nate Begemanfdea31a2010-03-24 20:49:50 +00005398 // Check for elements which are consecutive loads.
5399 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5400 if (LD.getNode())
5401 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005402
5403 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005404 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005405 SDValue Result;
5406 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5407 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5408 else
5409 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005410
Chris Lattner24faf612010-08-28 17:59:08 +00005411 for (unsigned i = 1; i < NumElems; ++i) {
5412 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5413 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005414 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005415 }
5416 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005417 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005418
Chris Lattner6e80e442010-08-28 17:15:43 +00005419 // Otherwise, expand into a number of unpckl*, start by extending each of
5420 // our (non-undef) elements to the full vector width with the element in the
5421 // bottom slot of the vector (which generates no code for SSE).
5422 for (unsigned i = 0; i < NumElems; ++i) {
5423 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5424 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5425 else
5426 V[i] = DAG.getUNDEF(VT);
5427 }
5428
5429 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005430 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5431 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5432 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005433 unsigned EltStride = NumElems >> 1;
5434 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005435 for (unsigned i = 0; i < EltStride; ++i) {
5436 // If V[i+EltStride] is undef and this is the first round of mixing,
5437 // then it is safe to just drop this shuffle: V[i] is already in the
5438 // right place, the one element (since it's the first round) being
5439 // inserted as undef can be dropped. This isn't safe for successive
5440 // rounds because they will permute elements within both vectors.
5441 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5442 EltStride == NumElems/2)
5443 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005444
Chris Lattner6e80e442010-08-28 17:15:43 +00005445 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005446 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005447 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005448 }
5449 return V[0];
5450 }
Dan Gohman475871a2008-07-27 21:46:04 +00005451 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005452}
5453
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005454// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5455// them in a MMX register. This is better than doing a stack convert.
5456static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005457 DebugLoc dl = Op.getDebugLoc();
5458 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005459
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005460 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5461 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5462 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005463 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005464 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5465 InVec = Op.getOperand(1);
5466 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5467 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005468 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005469 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5470 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5471 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005472 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005473 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5474 Mask[0] = 0; Mask[1] = 2;
5475 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5476 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005477 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005478}
5479
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005480// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5481// to create 256-bit vectors from two other 128-bit ones.
5482static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5483 DebugLoc dl = Op.getDebugLoc();
5484 EVT ResVT = Op.getValueType();
5485
5486 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5487
5488 SDValue V1 = Op.getOperand(0);
5489 SDValue V2 = Op.getOperand(1);
5490 unsigned NumElems = ResVT.getVectorNumElements();
5491
5492 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5493 DAG.getConstant(0, MVT::i32), DAG, dl);
5494 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5495 DAG, dl);
5496}
5497
5498SDValue
5499X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005500 EVT ResVT = Op.getValueType();
5501
5502 assert(Op.getNumOperands() == 2);
5503 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5504 "Unsupported CONCAT_VECTORS for value type");
5505
5506 // We support concatenate two MMX registers and place them in a MMX register.
5507 // This is better than doing a stack convert.
5508 if (ResVT.is128BitVector())
5509 return LowerMMXCONCAT_VECTORS(Op, DAG);
5510
5511 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5512 // from two other 128-bit ones.
5513 return LowerAVXCONCAT_VECTORS(Op, DAG);
5514}
5515
Nate Begemanb9a47b82009-02-23 08:49:38 +00005516// v8i16 shuffles - Prefer shuffles in the following order:
5517// 1. [all] pshuflw, pshufhw, optional move
5518// 2. [ssse3] 1 x pshufb
5519// 3. [ssse3] 2 x pshufb + 1 x por
5520// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005521SDValue
5522X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5523 SelectionDAG &DAG) const {
5524 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005525 SDValue V1 = SVOp->getOperand(0);
5526 SDValue V2 = SVOp->getOperand(1);
5527 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005528 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005529
Nate Begemanb9a47b82009-02-23 08:49:38 +00005530 // Determine if more than 1 of the words in each of the low and high quadwords
5531 // of the result come from the same quadword of one of the two inputs. Undef
5532 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005533 unsigned LoQuad[] = { 0, 0, 0, 0 };
5534 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 BitVector InputQuads(4);
5536 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005537 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005538 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 MaskVals.push_back(EltIdx);
5540 if (EltIdx < 0) {
5541 ++Quad[0];
5542 ++Quad[1];
5543 ++Quad[2];
5544 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005545 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 }
5547 ++Quad[EltIdx / 4];
5548 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005549 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005550
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005552 unsigned MaxQuad = 1;
5553 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 if (LoQuad[i] > MaxQuad) {
5555 BestLoQuad = i;
5556 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005557 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005558 }
5559
Nate Begemanb9a47b82009-02-23 08:49:38 +00005560 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005561 MaxQuad = 1;
5562 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005563 if (HiQuad[i] > MaxQuad) {
5564 BestHiQuad = i;
5565 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005566 }
5567 }
5568
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005570 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 // single pshufb instruction is necessary. If There are more than 2 input
5572 // quads, disable the next transformation since it does not help SSSE3.
5573 bool V1Used = InputQuads[0] || InputQuads[1];
5574 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005575 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576 if (InputQuads.count() == 2 && V1Used && V2Used) {
5577 BestLoQuad = InputQuads.find_first();
5578 BestHiQuad = InputQuads.find_next(BestLoQuad);
5579 }
5580 if (InputQuads.count() > 2) {
5581 BestLoQuad = -1;
5582 BestHiQuad = -1;
5583 }
5584 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005585
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5587 // the shuffle mask. If a quad is scored as -1, that means that it contains
5588 // words from all 4 input quadwords.
5589 SDValue NewV;
5590 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005591 SmallVector<int, 8> MaskV;
5592 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5593 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005594 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005595 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5596 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5597 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005598
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5600 // source words for the shuffle, to aid later transformations.
5601 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005602 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005603 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005605 if (idx != (int)i)
5606 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005608 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 AllWordsInNewV = false;
5610 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005611 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005612
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5614 if (AllWordsInNewV) {
5615 for (int i = 0; i != 8; ++i) {
5616 int idx = MaskVals[i];
5617 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005619 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 if ((idx != i) && idx < 4)
5621 pshufhw = false;
5622 if ((idx != i) && idx > 3)
5623 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005624 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 V1 = NewV;
5626 V2Used = false;
5627 BestLoQuad = 0;
5628 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005629 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005630
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5632 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005633 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005634 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5635 unsigned TargetMask = 0;
5636 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005638 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5639 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5640 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005641 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005642 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005643 }
Eric Christopherfd179292009-08-27 18:07:15 +00005644
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 // If we have SSSE3, and all words of the result are from 1 input vector,
5646 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5647 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005648 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005650
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005652 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005653 // mask, and elements that come from V1 in the V2 mask, so that the two
5654 // results can be OR'd together.
5655 bool TwoInputs = V1Used && V2Used;
5656 for (unsigned i = 0; i != 8; ++i) {
5657 int EltIdx = MaskVals[i] * 2;
5658 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5660 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 continue;
5662 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5664 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005666 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005667 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005668 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005671 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005672
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 // Calculate the shuffle mask for the second input, shuffle it, and
5674 // OR it with the first shuffled input.
5675 pshufbMask.clear();
5676 for (unsigned i = 0; i != 8; ++i) {
5677 int EltIdx = MaskVals[i] * 2;
5678 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5680 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 continue;
5682 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5684 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005686 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005687 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005688 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 MVT::v16i8, &pshufbMask[0], 16));
5690 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005691 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 }
5693
5694 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5695 // and update MaskVals with new element order.
5696 BitVector InOrder(8);
5697 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005698 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 for (int i = 0; i != 4; ++i) {
5700 int idx = MaskVals[i];
5701 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005702 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 InOrder.set(i);
5704 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005705 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 InOrder.set(i);
5707 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005708 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 }
5710 }
5711 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005712 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005714 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005715
Craig Topperc0d82852011-11-22 00:44:41 +00005716 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005717 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5718 NewV.getOperand(0),
5719 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5720 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 }
Eric Christopherfd179292009-08-27 18:07:15 +00005722
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5724 // and update MaskVals with the new element order.
5725 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005726 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005728 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 for (unsigned i = 4; i != 8; ++i) {
5730 int idx = MaskVals[i];
5731 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005732 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 InOrder.set(i);
5734 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005735 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 InOrder.set(i);
5737 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005738 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 }
5740 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005742 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005743
Craig Topperc0d82852011-11-22 00:44:41 +00005744 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005745 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5746 NewV.getOperand(0),
5747 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5748 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 }
Eric Christopherfd179292009-08-27 18:07:15 +00005750
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 // In case BestHi & BestLo were both -1, which means each quadword has a word
5752 // from each of the four input quadwords, calculate the InOrder bitvector now
5753 // before falling through to the insert/extract cleanup.
5754 if (BestLoQuad == -1 && BestHiQuad == -1) {
5755 NewV = V1;
5756 for (int i = 0; i != 8; ++i)
5757 if (MaskVals[i] < 0 || MaskVals[i] == i)
5758 InOrder.set(i);
5759 }
Eric Christopherfd179292009-08-27 18:07:15 +00005760
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 // The other elements are put in the right place using pextrw and pinsrw.
5762 for (unsigned i = 0; i != 8; ++i) {
5763 if (InOrder[i])
5764 continue;
5765 int EltIdx = MaskVals[i];
5766 if (EltIdx < 0)
5767 continue;
5768 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 DAG.getIntPtrConstant(i));
5775 }
5776 return NewV;
5777}
5778
5779// v16i8 shuffles - Prefer shuffles in the following order:
5780// 1. [ssse3] 1 x pshufb
5781// 2. [ssse3] 2 x pshufb + 1 x por
5782// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5783static
Nate Begeman9008ca62009-04-27 18:41:29 +00005784SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005785 SelectionDAG &DAG,
5786 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005787 SDValue V1 = SVOp->getOperand(0);
5788 SDValue V2 = SVOp->getOperand(1);
5789 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005791 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005792
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005794 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 // present, fall back to case 3.
5796 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5797 bool V1Only = true;
5798 bool V2Only = true;
5799 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005800 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 if (EltIdx < 0)
5802 continue;
5803 if (EltIdx < 16)
5804 V2Only = false;
5805 else
5806 V1Only = false;
5807 }
Eric Christopherfd179292009-08-27 18:07:15 +00005808
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005810 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005812
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005814 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 //
5816 // Otherwise, we have elements from both input vectors, and must zero out
5817 // elements that come from V2 in the first mask, and V1 in the second mask
5818 // so that we can OR them together.
5819 bool TwoInputs = !(V1Only || V2Only);
5820 for (unsigned i = 0; i != 16; ++i) {
5821 int EltIdx = MaskVals[i];
5822 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005824 continue;
5825 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 }
5828 // If all the elements are from V2, assign it to V1 and return after
5829 // building the first pshufb.
5830 if (V2Only)
5831 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005833 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 if (!TwoInputs)
5836 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005837
Nate Begemanb9a47b82009-02-23 08:49:38 +00005838 // Calculate the shuffle mask for the second input, shuffle it, and
5839 // OR it with the first shuffled input.
5840 pshufbMask.clear();
5841 for (unsigned i = 0; i != 16; ++i) {
5842 int EltIdx = MaskVals[i];
5843 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 continue;
5846 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005847 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005850 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 MVT::v16i8, &pshufbMask[0], 16));
5852 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 }
Eric Christopherfd179292009-08-27 18:07:15 +00005854
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 // No SSSE3 - Calculate in place words and then fix all out of place words
5856 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5857 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005858 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5859 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 SDValue NewV = V2Only ? V2 : V1;
5861 for (int i = 0; i != 8; ++i) {
5862 int Elt0 = MaskVals[i*2];
5863 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005864
Nate Begemanb9a47b82009-02-23 08:49:38 +00005865 // This word of the result is all undef, skip it.
5866 if (Elt0 < 0 && Elt1 < 0)
5867 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005868
Nate Begemanb9a47b82009-02-23 08:49:38 +00005869 // This word of the result is already in the correct place, skip it.
5870 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5871 continue;
5872 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5873 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005874
Nate Begemanb9a47b82009-02-23 08:49:38 +00005875 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5876 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5877 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005878
5879 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5880 // using a single extract together, load it and store it.
5881 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005883 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005885 DAG.getIntPtrConstant(i));
5886 continue;
5887 }
5888
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005890 // source byte is not also odd, shift the extracted word left 8 bits
5891 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005892 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005894 DAG.getIntPtrConstant(Elt1 / 2));
5895 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005897 DAG.getConstant(8,
5898 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005899 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5901 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005902 }
5903 // If Elt0 is defined, extract it from the appropriate source. If the
5904 // source byte is not also even, shift the extracted word right 8 bits. If
5905 // Elt1 was also defined, OR the extracted values together before
5906 // inserting them in the result.
5907 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005908 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005909 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5910 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005911 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005912 DAG.getConstant(8,
5913 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005914 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005915 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5916 DAG.getConstant(0x00FF, MVT::i16));
5917 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005918 : InsElt0;
5919 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005920 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005921 DAG.getIntPtrConstant(i));
5922 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005923 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005924}
5925
Evan Cheng7a831ce2007-12-15 03:00:47 +00005926/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005927/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005928/// done when every pair / quad of shuffle mask elements point to elements in
5929/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005930/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005931static
Nate Begeman9008ca62009-04-27 18:41:29 +00005932SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005933 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005934 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005935 SDValue V1 = SVOp->getOperand(0);
5936 SDValue V2 = SVOp->getOperand(1);
5937 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005938 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005939 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005940 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005941 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005942 case MVT::v4f32: NewVT = MVT::v2f64; break;
5943 case MVT::v4i32: NewVT = MVT::v2i64; break;
5944 case MVT::v8i16: NewVT = MVT::v4i32; break;
5945 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005946 }
5947
Nate Begeman9008ca62009-04-27 18:41:29 +00005948 int Scale = NumElems / NewWidth;
5949 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005950 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005951 int StartIdx = -1;
5952 for (int j = 0; j < Scale; ++j) {
5953 int EltIdx = SVOp->getMaskElt(i+j);
5954 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005955 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005956 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005957 StartIdx = EltIdx - (EltIdx % Scale);
5958 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005959 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005960 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005961 if (StartIdx == -1)
5962 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005963 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005964 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005965 }
5966
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005967 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5968 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005969 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005970}
5971
Evan Chengd880b972008-05-09 21:53:03 +00005972/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005973///
Owen Andersone50ed302009-08-10 22:56:29 +00005974static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005975 SDValue SrcOp, SelectionDAG &DAG,
5976 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005978 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005979 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005980 LD = dyn_cast<LoadSDNode>(SrcOp);
5981 if (!LD) {
5982 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5983 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005984 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005985 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005986 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005987 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005988 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005989 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005990 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005991 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005992 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5993 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5994 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005995 SrcOp.getOperand(0)
5996 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005997 }
5998 }
5999 }
6000
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006001 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006002 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006003 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006004 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006005}
6006
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006007/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
6008/// shuffle node referes to only one lane in the sources.
6009static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
6010 EVT VT = SVOp->getValueType(0);
6011 int NumElems = VT.getVectorNumElements();
6012 int HalfSize = NumElems/2;
6013 SmallVector<int, 16> M;
6014 SVOp->getMask(M);
6015 bool MatchA = false, MatchB = false;
6016
6017 for (int l = 0; l < NumElems*2; l += HalfSize) {
6018 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
6019 MatchA = true;
6020 break;
6021 }
6022 }
6023
6024 for (int l = 0; l < NumElems*2; l += HalfSize) {
6025 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6026 MatchB = true;
6027 break;
6028 }
6029 }
6030
6031 return MatchA && MatchB;
6032}
6033
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006034/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6035/// which could not be matched by any known target speficic shuffle
6036static SDValue
6037LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006038 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6039 // If each half of a vector shuffle node referes to only one lane in the
6040 // source vectors, extract each used 128-bit lane and shuffle them using
6041 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6042 // the work to the legalizer.
6043 DebugLoc dl = SVOp->getDebugLoc();
6044 EVT VT = SVOp->getValueType(0);
6045 int NumElems = VT.getVectorNumElements();
6046 int HalfSize = NumElems/2;
6047
6048 // Extract the reference for each half
6049 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6050 int FstVecOpNum = 0, SndVecOpNum = 0;
6051 for (int i = 0; i < HalfSize; ++i) {
6052 int Elt = SVOp->getMaskElt(i);
6053 if (SVOp->getMaskElt(i) < 0)
6054 continue;
6055 FstVecOpNum = Elt/NumElems;
6056 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6057 break;
6058 }
6059 for (int i = HalfSize; i < NumElems; ++i) {
6060 int Elt = SVOp->getMaskElt(i);
6061 if (SVOp->getMaskElt(i) < 0)
6062 continue;
6063 SndVecOpNum = Elt/NumElems;
6064 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6065 break;
6066 }
6067
6068 // Extract the subvectors
6069 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6070 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6071 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6072 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6073
6074 // Generate 128-bit shuffles
6075 SmallVector<int, 16> MaskV1, MaskV2;
6076 for (int i = 0; i < HalfSize; ++i) {
6077 int Elt = SVOp->getMaskElt(i);
6078 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6079 }
6080 for (int i = HalfSize; i < NumElems; ++i) {
6081 int Elt = SVOp->getMaskElt(i);
6082 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6083 }
6084
6085 EVT NVT = V1.getValueType();
6086 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6087 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6088
6089 // Concatenate the result back
6090 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6091 DAG.getConstant(0, MVT::i32), DAG, dl);
6092 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6093 DAG, dl);
6094 }
6095
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006096 return SDValue();
6097}
6098
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006099/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6100/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006101static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006102LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006103 SDValue V1 = SVOp->getOperand(0);
6104 SDValue V2 = SVOp->getOperand(1);
6105 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006106 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006107
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006108 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6109
Evan Chengace3c172008-07-22 21:13:36 +00006110 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006111 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006112 SmallVector<int, 8> Mask1(4U, -1);
6113 SmallVector<int, 8> PermMask;
6114 SVOp->getMask(PermMask);
6115
Evan Chengace3c172008-07-22 21:13:36 +00006116 unsigned NumHi = 0;
6117 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006118 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006119 int Idx = PermMask[i];
6120 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006121 Locs[i] = std::make_pair(-1, -1);
6122 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006123 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6124 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006125 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006126 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006127 NumLo++;
6128 } else {
6129 Locs[i] = std::make_pair(1, NumHi);
6130 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006131 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006132 NumHi++;
6133 }
6134 }
6135 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006136
Evan Chengace3c172008-07-22 21:13:36 +00006137 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006138 // If no more than two elements come from either vector. This can be
6139 // implemented with two shuffles. First shuffle gather the elements.
6140 // The second shuffle, which takes the first shuffle as both of its
6141 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006143
Nate Begeman9008ca62009-04-27 18:41:29 +00006144 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006145
Evan Chengace3c172008-07-22 21:13:36 +00006146 for (unsigned i = 0; i != 4; ++i) {
6147 if (Locs[i].first == -1)
6148 continue;
6149 else {
6150 unsigned Idx = (i < 2) ? 0 : 4;
6151 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006152 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006153 }
6154 }
6155
Nate Begeman9008ca62009-04-27 18:41:29 +00006156 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006157 } else if (NumLo == 3 || NumHi == 3) {
6158 // Otherwise, we must have three elements from one vector, call it X, and
6159 // one element from the other, call it Y. First, use a shufps to build an
6160 // intermediate vector with the one element from Y and the element from X
6161 // that will be in the same half in the final destination (the indexes don't
6162 // matter). Then, use a shufps to build the final vector, taking the half
6163 // containing the element from Y from the intermediate, and the other half
6164 // from X.
6165 if (NumHi == 3) {
6166 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006167 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006168 std::swap(V1, V2);
6169 }
6170
6171 // Find the element from V2.
6172 unsigned HiIndex;
6173 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 int Val = PermMask[HiIndex];
6175 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006176 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006177 if (Val >= 4)
6178 break;
6179 }
6180
Nate Begeman9008ca62009-04-27 18:41:29 +00006181 Mask1[0] = PermMask[HiIndex];
6182 Mask1[1] = -1;
6183 Mask1[2] = PermMask[HiIndex^1];
6184 Mask1[3] = -1;
6185 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006186
6187 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006188 Mask1[0] = PermMask[0];
6189 Mask1[1] = PermMask[1];
6190 Mask1[2] = HiIndex & 1 ? 6 : 4;
6191 Mask1[3] = HiIndex & 1 ? 4 : 6;
6192 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006193 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006194 Mask1[0] = HiIndex & 1 ? 2 : 0;
6195 Mask1[1] = HiIndex & 1 ? 0 : 2;
6196 Mask1[2] = PermMask[2];
6197 Mask1[3] = PermMask[3];
6198 if (Mask1[2] >= 0)
6199 Mask1[2] += 4;
6200 if (Mask1[3] >= 0)
6201 Mask1[3] += 4;
6202 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006203 }
Evan Chengace3c172008-07-22 21:13:36 +00006204 }
6205
6206 // Break it into (shuffle shuffle_hi, shuffle_lo).
6207 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006208 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006209 SmallVector<int,8> LoMask(4U, -1);
6210 SmallVector<int,8> HiMask(4U, -1);
6211
6212 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006213 unsigned MaskIdx = 0;
6214 unsigned LoIdx = 0;
6215 unsigned HiIdx = 2;
6216 for (unsigned i = 0; i != 4; ++i) {
6217 if (i == 2) {
6218 MaskPtr = &HiMask;
6219 MaskIdx = 1;
6220 LoIdx = 0;
6221 HiIdx = 2;
6222 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006223 int Idx = PermMask[i];
6224 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006225 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006226 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006227 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006228 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006229 LoIdx++;
6230 } else {
6231 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006232 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006233 HiIdx++;
6234 }
6235 }
6236
Nate Begeman9008ca62009-04-27 18:41:29 +00006237 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6238 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6239 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006240 for (unsigned i = 0; i != 4; ++i) {
6241 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006242 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006243 } else {
6244 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006245 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006246 }
6247 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006248 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006249}
6250
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006251static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006252 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006253 V = V.getOperand(0);
6254 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6255 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006256 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6257 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6258 // BUILD_VECTOR (load), undef
6259 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006260 if (MayFoldLoad(V))
6261 return true;
6262 return false;
6263}
6264
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006265// FIXME: the version above should always be used. Since there's
6266// a bug where several vector shuffles can't be folded because the
6267// DAG is not updated during lowering and a node claims to have two
6268// uses while it only has one, use this version, and let isel match
6269// another instruction if the load really happens to have more than
6270// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006271// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006272static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006273 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006274 V = V.getOperand(0);
6275 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6276 V = V.getOperand(0);
6277 if (ISD::isNormalLoad(V.getNode()))
6278 return true;
6279 return false;
6280}
6281
6282/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6283/// a vector extract, and if both can be later optimized into a single load.
6284/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6285/// here because otherwise a target specific shuffle node is going to be
6286/// emitted for this shuffle, and the optimization not done.
6287/// FIXME: This is probably not the best approach, but fix the problem
6288/// until the right path is decided.
6289static
6290bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6291 const TargetLowering &TLI) {
6292 EVT VT = V.getValueType();
6293 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6294
6295 // Be sure that the vector shuffle is present in a pattern like this:
6296 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6297 if (!V.hasOneUse())
6298 return false;
6299
6300 SDNode *N = *V.getNode()->use_begin();
6301 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6302 return false;
6303
6304 SDValue EltNo = N->getOperand(1);
6305 if (!isa<ConstantSDNode>(EltNo))
6306 return false;
6307
6308 // If the bit convert changed the number of elements, it is unsafe
6309 // to examine the mask.
6310 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006311 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006312 EVT SrcVT = V.getOperand(0).getValueType();
6313 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6314 return false;
6315 V = V.getOperand(0);
6316 HasShuffleIntoBitcast = true;
6317 }
6318
6319 // Select the input vector, guarding against out of range extract vector.
6320 unsigned NumElems = VT.getVectorNumElements();
6321 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6322 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6323 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6324
6325 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006326 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006327 V = V.getOperand(0);
6328
6329 if (ISD::isNormalLoad(V.getNode())) {
6330 // Is the original load suitable?
6331 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6332
6333 // FIXME: avoid the multi-use bug that is preventing lots of
6334 // of foldings to be detected, this is still wrong of course, but
6335 // give the temporary desired behavior, and if it happens that
6336 // the load has real more uses, during isel it will not fold, and
6337 // will generate poor code.
6338 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6339 return false;
6340
6341 if (!HasShuffleIntoBitcast)
6342 return true;
6343
6344 // If there's a bitcast before the shuffle, check if the load type and
6345 // alignment is valid.
6346 unsigned Align = LN0->getAlignment();
6347 unsigned NewAlign =
6348 TLI.getTargetData()->getABITypeAlignment(
6349 VT.getTypeForEVT(*DAG.getContext()));
6350
6351 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6352 return false;
6353 }
6354
6355 return true;
6356}
6357
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006358static
Evan Cheng835580f2010-10-07 20:50:20 +00006359SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6360 EVT VT = Op.getValueType();
6361
6362 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006363 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6364 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006365 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6366 V1, DAG));
6367}
6368
6369static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006370SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006371 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006372 SDValue V1 = Op.getOperand(0);
6373 SDValue V2 = Op.getOperand(1);
6374 EVT VT = Op.getValueType();
6375
6376 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6377
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006378 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006379 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6380
Evan Cheng0899f5c2011-08-31 02:05:24 +00006381 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6382 return DAG.getNode(ISD::BITCAST, dl, VT,
6383 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6384 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6385 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006386}
6387
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006388static
6389SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6390 SDValue V1 = Op.getOperand(0);
6391 SDValue V2 = Op.getOperand(1);
6392 EVT VT = Op.getValueType();
6393
6394 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6395 "unsupported shuffle type");
6396
6397 if (V2.getOpcode() == ISD::UNDEF)
6398 V2 = V1;
6399
6400 // v4i32 or v4f32
6401 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6402}
6403
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006404static inline unsigned getSHUFPOpcode(EVT VT) {
6405 switch(VT.getSimpleVT().SimpleTy) {
6406 case MVT::v8i32: // Use fp unit for int unpack.
6407 case MVT::v8f32:
6408 case MVT::v4i32: // Use fp unit for int unpack.
6409 case MVT::v4f32: return X86ISD::SHUFPS;
6410 case MVT::v4i64: // Use fp unit for int unpack.
6411 case MVT::v4f64:
6412 case MVT::v2i64: // Use fp unit for int unpack.
6413 case MVT::v2f64: return X86ISD::SHUFPD;
6414 default:
6415 llvm_unreachable("Unknown type for shufp*");
6416 }
6417 return 0;
6418}
6419
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006420static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006421SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006422 SDValue V1 = Op.getOperand(0);
6423 SDValue V2 = Op.getOperand(1);
6424 EVT VT = Op.getValueType();
6425 unsigned NumElems = VT.getVectorNumElements();
6426
6427 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6428 // operand of these instructions is only memory, so check if there's a
6429 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6430 // same masks.
6431 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006432
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006433 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006434 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006435 CanFoldLoad = true;
6436
6437 // When V1 is a load, it can be folded later into a store in isel, example:
6438 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6439 // turns into:
6440 // (MOVLPSmr addr:$src1, VR128:$src2)
6441 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006442 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006443 CanFoldLoad = true;
6444
Dan Gohman65fd6562011-11-03 21:49:52 +00006445 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006446 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006447 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006448 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6449
6450 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006451 // If we don't care about the second element, procede to use movss.
6452 if (SVOp->getMaskElt(1) != -1)
6453 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006454 }
6455
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006456 // movl and movlp will both match v2i64, but v2i64 is never matched by
6457 // movl earlier because we make it strict to avoid messing with the movlp load
6458 // folding logic (see the code above getMOVLP call). Match it here then,
6459 // this is horrible, but will stay like this until we move all shuffle
6460 // matching to x86 specific nodes. Note that for the 1st condition all
6461 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006462 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006463 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6464 // as to remove this logic from here, as much as possible
6465 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006466 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006467 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006468 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006469
6470 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6471
6472 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006473 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006474 X86::getShuffleSHUFImmediate(SVOp), DAG);
6475}
6476
Craig Topper6347e862011-11-21 06:57:39 +00006477static inline unsigned getUNPCKLOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006478 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006479 case MVT::v32i8:
6480 case MVT::v16i8:
6481 case MVT::v16i16:
6482 case MVT::v8i16:
6483 case MVT::v4i32:
6484 case MVT::v2i64: return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006485 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006486 case MVT::v4i64:
6487 if (HasAVX2) return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006488 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006489 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006490 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006491 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006492 case MVT::v2f64: return X86ISD::UNPCKLP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006493 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006494 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006495 }
6496 return 0;
6497}
6498
Craig Topper6347e862011-11-21 06:57:39 +00006499static inline unsigned getUNPCKHOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006500 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006501 case MVT::v32i8:
6502 case MVT::v16i8:
6503 case MVT::v16i16:
6504 case MVT::v8i16:
6505 case MVT::v4i32:
6506 case MVT::v2i64: return X86ISD::PUNPCKH;
6507 case MVT::v4i64:
Craig Topper6347e862011-11-21 06:57:39 +00006508 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006509 if (HasAVX2) return X86ISD::PUNPCKH;
Craig Topper6347e862011-11-21 06:57:39 +00006510 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006511 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006512 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006513 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006514 case MVT::v2f64: return X86ISD::UNPCKHP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006515 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006516 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006517 }
6518 return 0;
6519}
6520
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006521static
6522SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006523 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006524 const X86Subtarget *Subtarget) {
6525 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6526 EVT VT = Op.getValueType();
6527 DebugLoc dl = Op.getDebugLoc();
6528 SDValue V1 = Op.getOperand(0);
6529 SDValue V2 = Op.getOperand(1);
6530
6531 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006532 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006533
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006534 // Handle splat operations
6535 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006536 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006537 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006538 // Special case, this is the only place now where it's allowed to return
6539 // a vector_shuffle operation without using a target specific node, because
6540 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6541 // this be moved to DAGCombine instead?
6542 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006543 return Op;
6544
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006545 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006546 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006547 if (Subtarget->hasAVX() && LD.getNode())
6548 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006549
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006550 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006551 if ((Size == 128 && NumElem <= 4) ||
6552 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006553 return SDValue();
6554
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006555 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006556 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006557 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006558
6559 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6560 // do it!
6561 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6562 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6563 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006564 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006565 } else if ((VT == MVT::v4i32 ||
6566 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006567 // FIXME: Figure out a cleaner way to do this.
6568 // Try to make use of movq to zero out the top part.
6569 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6570 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6571 if (NewOp.getNode()) {
6572 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6573 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6574 DAG, Subtarget, dl);
6575 }
6576 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6577 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6578 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6579 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6580 DAG, Subtarget, dl);
6581 }
6582 }
6583 return SDValue();
6584}
6585
Dan Gohman475871a2008-07-27 21:46:04 +00006586SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006587X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006588 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006589 SDValue V1 = Op.getOperand(0);
6590 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006591 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006592 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006593 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006594 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006595 bool V1IsSplat = false;
6596 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006597 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topper6347e862011-11-21 06:57:39 +00006598 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006599 MachineFunction &MF = DAG.getMachineFunction();
6600 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006601
Craig Topper3426a3e2011-11-14 06:46:21 +00006602 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006603
Craig Topper38034c52011-11-26 22:55:48 +00006604 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6605
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006606 // Vector shuffle lowering takes 3 steps:
6607 //
6608 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6609 // narrowing and commutation of operands should be handled.
6610 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6611 // shuffle nodes.
6612 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6613 // so the shuffle can be broken into other shuffles and the legalizer can
6614 // try the lowering again.
6615 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006616 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006617 // be matched during isel, all of them must be converted to a target specific
6618 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006619
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006620 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6621 // narrowing and commutation of operands should be handled. The actual code
6622 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006623 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006624 if (NewOp.getNode())
6625 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006626
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006627 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6628 // unpckh_undef). Only use pshufd if speed is more important than size.
6629 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006630 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6631 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006632 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006633 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6634 DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006635
Craig Topperc0d82852011-11-22 00:44:41 +00006636 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006637 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006638 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006639
Dale Johannesen0488fb62010-09-30 23:57:10 +00006640 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006641 return getMOVHighToLow(Op, dl, DAG);
6642
6643 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006644 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006645 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper6347e862011-11-21 06:57:39 +00006646 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6647 DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006648
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006649 if (X86::isPSHUFDMask(SVOp)) {
6650 // The actual implementation will match the mask in the if above and then
6651 // during isel it can match several different instructions, not only pshufd
6652 // as its name says, sad but true, emulate the behavior for now...
6653 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6654 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6655
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006656 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6657
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006658 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006659 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6660
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006661 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6662 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006663 }
Eric Christopherfd179292009-08-27 18:07:15 +00006664
Evan Chengf26ffe92008-05-29 08:22:04 +00006665 // Check if this can be converted into a logical shift.
6666 bool isLeft = false;
6667 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006668 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006669 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006670 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006671 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006672 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006673 EVT EltVT = VT.getVectorElementType();
6674 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006675 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006676 }
Eric Christopherfd179292009-08-27 18:07:15 +00006677
Nate Begeman9008ca62009-04-27 18:41:29 +00006678 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006679 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006680 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006681 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006682 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006683 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6684
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006685 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006686 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6687 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006688 }
Eric Christopherfd179292009-08-27 18:07:15 +00006689
Nate Begeman9008ca62009-04-27 18:41:29 +00006690 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006691 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006692 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006693
Dale Johannesen0488fb62010-09-30 23:57:10 +00006694 if (X86::isMOVHLPSMask(SVOp))
6695 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006696
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006697 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006698 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006699
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006700 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006701 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006702
Dale Johannesen0488fb62010-09-30 23:57:10 +00006703 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006704 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006705
Nate Begeman9008ca62009-04-27 18:41:29 +00006706 if (ShouldXformToMOVHLPS(SVOp) ||
6707 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6708 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006709
Evan Chengf26ffe92008-05-29 08:22:04 +00006710 if (isShift) {
6711 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006712 EVT EltVT = VT.getVectorElementType();
6713 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006714 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006715 }
Eric Christopherfd179292009-08-27 18:07:15 +00006716
Evan Cheng9eca5e82006-10-25 21:49:50 +00006717 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006718 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6719 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006720 V1IsSplat = isSplatVector(V1.getNode());
6721 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006722
Chris Lattner8a594482007-11-25 00:24:49 +00006723 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006724 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006725 Op = CommuteVectorShuffle(SVOp, DAG);
6726 SVOp = cast<ShuffleVectorSDNode>(Op);
6727 V1 = SVOp->getOperand(0);
6728 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006729 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006730 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006731 }
6732
Nate Begeman9008ca62009-04-27 18:41:29 +00006733 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6734 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006735 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006736 return V1;
6737 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6738 // the instruction selector will not match, so get a canonical MOVL with
6739 // swapped operands to undo the commute.
6740 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006741 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006742
Craig Topperc0d82852011-11-22 00:44:41 +00006743 if (X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006744 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V2,
6745 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006746
Craig Topperc0d82852011-11-22 00:44:41 +00006747 if (X86::isUNPCKHMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006748 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V2,
6749 DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006750
Evan Cheng9bbbb982006-10-25 20:48:19 +00006751 if (V2IsSplat) {
6752 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006753 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006754 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006755 SDValue NewMask = NormalizeMask(SVOp, DAG);
6756 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6757 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006758 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006759 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006760 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006761 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006762 }
6763 }
6764 }
6765
Evan Cheng9eca5e82006-10-25 21:49:50 +00006766 if (Commuted) {
6767 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006768 // FIXME: this seems wrong.
6769 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6770 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006771
Craig Topperc0d82852011-11-22 00:44:41 +00006772 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006773 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V2, V1,
6774 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006775
Craig Topperc0d82852011-11-22 00:44:41 +00006776 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006777 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V2, V1,
6778 DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006779 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780
Nate Begeman9008ca62009-04-27 18:41:29 +00006781 // Normalize the node to match x86 shuffle ops if needed
Craig Topper71c4c122011-11-28 01:14:24 +00006782 if (!V2IsUndef && (isCommutedSHUFP(SVOp) ||
6783 isCommutedVSHUFPY(SVOp, Subtarget->hasAVX())))
Nate Begeman9008ca62009-04-27 18:41:29 +00006784 return CommuteVectorShuffle(SVOp, DAG);
6785
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006786 // The checks below are all present in isShuffleMaskLegal, but they are
6787 // inlined here right now to enable us to directly emit target specific
6788 // nodes, and remove one by one until they don't return Op anymore.
6789 SmallVector<int, 16> M;
6790 SVOp->getMask(M);
6791
Craig Topperc0d82852011-11-22 00:44:41 +00006792 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006793 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6794 X86::getShufflePALIGNRImmediate(SVOp),
6795 DAG);
6796
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006797 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6798 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006799 if (VT == MVT::v2f64)
Craig Topper06cb6802011-11-26 20:47:44 +00006800 return getTargetShuffleNode(X86ISD::UNPCKLP, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006801 if (VT == MVT::v2i64)
Craig Topper06cb6802011-11-26 20:47:44 +00006802 return getTargetShuffleNode(X86ISD::PUNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006803 }
6804
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006805 if (isPSHUFHWMask(M, VT))
6806 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6807 X86::getShufflePSHUFHWImmediate(SVOp),
6808 DAG);
6809
6810 if (isPSHUFLWMask(M, VT))
6811 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6812 X86::getShufflePSHUFLWImmediate(SVOp),
6813 DAG);
6814
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006815 if (isSHUFPMask(M, VT))
6816 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6817 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006818
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006819 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006820 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6821 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006822 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006823 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6824 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006825
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006826 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006827 // Generate target specific nodes for 128 or 256-bit shuffles only
6828 // supported in the AVX instruction set.
6829 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006830
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006831 // Handle VMOVDDUPY permutations
6832 if (isMOVDDUPYMask(SVOp, Subtarget))
6833 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6834
Craig Topper70b883b2011-11-28 10:14:51 +00006835 // Handle VPERMILPS/D* permutations
6836 if (isVPERMILPMask(M, VT, Subtarget->hasAVX()))
Craig Topper316cd2a2011-11-30 06:25:25 +00006837 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006838 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006839
Craig Topper70b883b2011-11-28 10:14:51 +00006840 // Handle VPERM2F128/VPERM2I128 permutations
6841 if (isVPERM2X128Mask(M, VT, Subtarget->hasAVX()))
Craig Topperec24e612011-11-30 07:47:51 +00006842 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006843 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006844
Craig Topper70b883b2011-11-28 10:14:51 +00006845 // Handle VSHUFPS/DY permutations
Craig Topper71c4c122011-11-28 01:14:24 +00006846 if (isVSHUFPYMask(M, VT, Subtarget->hasAVX()))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006847 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006848 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006849
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006850 //===--------------------------------------------------------------------===//
6851 // Since no target specific shuffle was selected for this generic one,
6852 // lower it into other known shuffles. FIXME: this isn't true yet, but
6853 // this is the plan.
6854 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006855
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006856 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6857 if (VT == MVT::v8i16) {
6858 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6859 if (NewOp.getNode())
6860 return NewOp;
6861 }
6862
6863 if (VT == MVT::v16i8) {
6864 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6865 if (NewOp.getNode())
6866 return NewOp;
6867 }
6868
6869 // Handle all 128-bit wide vectors with 4 elements, and match them with
6870 // several different shuffle types.
6871 if (NumElems == 4 && VT.getSizeInBits() == 128)
6872 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6873
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006874 // Handle general 256-bit shuffles
6875 if (VT.is256BitVector())
6876 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6877
Dan Gohman475871a2008-07-27 21:46:04 +00006878 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006879}
6880
Dan Gohman475871a2008-07-27 21:46:04 +00006881SDValue
6882X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006883 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006884 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006885 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006886
6887 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6888 return SDValue();
6889
Duncan Sands83ec4b62008-06-06 12:08:01 +00006890 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006891 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006892 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006893 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006895 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006896 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006897 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6898 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6899 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6901 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006902 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006903 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006904 Op.getOperand(0)),
6905 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006906 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006907 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006908 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006909 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006910 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006911 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006912 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6913 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006914 // result has a single use which is a store or a bitcast to i32. And in
6915 // the case of a store, it's not worth it if the index is a constant 0,
6916 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006917 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006918 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006919 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006920 if ((User->getOpcode() != ISD::STORE ||
6921 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6922 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006923 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006924 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006925 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006927 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006928 Op.getOperand(0)),
6929 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006930 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006931 } else if (VT == MVT::i32 || VT == MVT::i64) {
6932 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006933 if (isa<ConstantSDNode>(Op.getOperand(1)))
6934 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006935 }
Dan Gohman475871a2008-07-27 21:46:04 +00006936 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006937}
6938
6939
Dan Gohman475871a2008-07-27 21:46:04 +00006940SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006941X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6942 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006943 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006944 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006945
David Greene74a579d2011-02-10 16:57:36 +00006946 SDValue Vec = Op.getOperand(0);
6947 EVT VecVT = Vec.getValueType();
6948
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006949 // If this is a 256-bit vector result, first extract the 128-bit vector and
6950 // then extract the element from the 128-bit vector.
6951 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006952 DebugLoc dl = Op.getNode()->getDebugLoc();
6953 unsigned NumElems = VecVT.getVectorNumElements();
6954 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006955 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6956
6957 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006958 bool Upper = IdxVal >= NumElems/2;
6959 Vec = Extract128BitVector(Vec,
6960 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006961
David Greene74a579d2011-02-10 16:57:36 +00006962 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006963 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006964 }
6965
6966 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6967
Craig Topperc0d82852011-11-22 00:44:41 +00006968 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006969 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006970 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006971 return Res;
6972 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006973
Owen Andersone50ed302009-08-10 22:56:29 +00006974 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006975 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006976 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006977 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006978 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006979 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006980 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6982 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006983 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006985 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006986 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006987 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006988 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006989 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006990 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006991 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006992 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006993 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006994 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006995 if (Idx == 0)
6996 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006997
Evan Cheng0db9fe62006-04-25 20:13:52 +00006998 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006999 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007000 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007001 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007002 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007003 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007004 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007005 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007006 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7007 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7008 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007009 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007010 if (Idx == 0)
7011 return Op;
7012
7013 // UNPCKHPD the element to the lowest double word, then movsd.
7014 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7015 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007016 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007017 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007018 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007019 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007020 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007021 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007022 }
7023
Dan Gohman475871a2008-07-27 21:46:04 +00007024 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007025}
7026
Dan Gohman475871a2008-07-27 21:46:04 +00007027SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007028X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7029 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007030 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007031 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007032 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007033
Dan Gohman475871a2008-07-27 21:46:04 +00007034 SDValue N0 = Op.getOperand(0);
7035 SDValue N1 = Op.getOperand(1);
7036 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007037
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007038 if (VT.getSizeInBits() == 256)
7039 return SDValue();
7040
Dan Gohman8a55ce42009-09-23 21:02:20 +00007041 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007042 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007043 unsigned Opc;
7044 if (VT == MVT::v8i16)
7045 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007046 else if (VT == MVT::v16i8)
7047 Opc = X86ISD::PINSRB;
7048 else
7049 Opc = X86ISD::PINSRB;
7050
Nate Begeman14d12ca2008-02-11 04:19:36 +00007051 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7052 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007053 if (N1.getValueType() != MVT::i32)
7054 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7055 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007056 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007057 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007058 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007059 // Bits [7:6] of the constant are the source select. This will always be
7060 // zero here. The DAG Combiner may combine an extract_elt index into these
7061 // bits. For example (insert (extract, 3), 2) could be matched by putting
7062 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007063 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007064 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007065 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007066 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007067 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007068 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007070 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007071 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7072 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007073 // PINSR* works with constant index.
7074 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007075 }
Dan Gohman475871a2008-07-27 21:46:04 +00007076 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007077}
7078
Dan Gohman475871a2008-07-27 21:46:04 +00007079SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007080X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007081 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007082 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007083
David Greene6b381262011-02-09 15:32:06 +00007084 DebugLoc dl = Op.getDebugLoc();
7085 SDValue N0 = Op.getOperand(0);
7086 SDValue N1 = Op.getOperand(1);
7087 SDValue N2 = Op.getOperand(2);
7088
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007089 // If this is a 256-bit vector result, first extract the 128-bit vector,
7090 // insert the element into the extracted half and then place it back.
7091 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007092 if (!isa<ConstantSDNode>(N2))
7093 return SDValue();
7094
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007095 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007096 unsigned NumElems = VT.getVectorNumElements();
7097 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007098 bool Upper = IdxVal >= NumElems/2;
7099 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7100 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007101
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007102 // Insert the element into the desired half.
7103 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7104 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007105
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007106 // Insert the changed part back to the 256-bit vector
7107 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007108 }
7109
Craig Topperc0d82852011-11-22 00:44:41 +00007110 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007111 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7112
Dan Gohman8a55ce42009-09-23 21:02:20 +00007113 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007114 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007115
Dan Gohman8a55ce42009-09-23 21:02:20 +00007116 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007117 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7118 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 if (N1.getValueType() != MVT::i32)
7120 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7121 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007122 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007123 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007124 }
Dan Gohman475871a2008-07-27 21:46:04 +00007125 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007126}
7127
Dan Gohman475871a2008-07-27 21:46:04 +00007128SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007129X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007130 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007131 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007132 EVT OpVT = Op.getValueType();
7133
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007134 // If this is a 256-bit vector result, first insert into a 128-bit
7135 // vector and then insert into the 256-bit vector.
7136 if (OpVT.getSizeInBits() > 128) {
7137 // Insert into a 128-bit vector.
7138 EVT VT128 = EVT::getVectorVT(*Context,
7139 OpVT.getVectorElementType(),
7140 OpVT.getVectorNumElements() / 2);
7141
7142 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7143
7144 // Insert the 128-bit vector.
7145 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7146 DAG.getConstant(0, MVT::i32),
7147 DAG, dl);
7148 }
7149
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007150 if (Op.getValueType() == MVT::v1i64 &&
7151 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007153
Owen Anderson825b72b2009-08-11 20:47:22 +00007154 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007155 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7156 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007157 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007158 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007159}
7160
David Greene91585092011-01-26 15:38:49 +00007161// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7162// a simple subregister reference or explicit instructions to grab
7163// upper bits of a vector.
7164SDValue
7165X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7166 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007167 DebugLoc dl = Op.getNode()->getDebugLoc();
7168 SDValue Vec = Op.getNode()->getOperand(0);
7169 SDValue Idx = Op.getNode()->getOperand(1);
7170
7171 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7172 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7173 return Extract128BitVector(Vec, Idx, DAG, dl);
7174 }
David Greene91585092011-01-26 15:38:49 +00007175 }
7176 return SDValue();
7177}
7178
David Greenecfe33c42011-01-26 19:13:22 +00007179// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7180// simple superregister reference or explicit instructions to insert
7181// the upper bits of a vector.
7182SDValue
7183X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7184 if (Subtarget->hasAVX()) {
7185 DebugLoc dl = Op.getNode()->getDebugLoc();
7186 SDValue Vec = Op.getNode()->getOperand(0);
7187 SDValue SubVec = Op.getNode()->getOperand(1);
7188 SDValue Idx = Op.getNode()->getOperand(2);
7189
7190 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7191 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007192 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007193 }
7194 }
7195 return SDValue();
7196}
7197
Bill Wendling056292f2008-09-16 21:48:12 +00007198// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7199// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7200// one of the above mentioned nodes. It has to be wrapped because otherwise
7201// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7202// be used to form addressing mode. These wrapped nodes will be selected
7203// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007204SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007205X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007206 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007207
Chris Lattner41621a22009-06-26 19:22:52 +00007208 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7209 // global base reg.
7210 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007211 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007212 CodeModel::Model M = getTargetMachine().getCodeModel();
7213
Chris Lattner4f066492009-07-11 20:29:19 +00007214 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007215 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007216 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007217 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007218 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007219 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007220 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007221
Evan Cheng1606e8e2009-03-13 07:51:59 +00007222 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007223 CP->getAlignment(),
7224 CP->getOffset(), OpFlag);
7225 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007226 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007227 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007228 if (OpFlag) {
7229 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007230 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007231 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007232 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007233 }
7234
7235 return Result;
7236}
7237
Dan Gohmand858e902010-04-17 15:26:15 +00007238SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007239 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007240
Chris Lattner18c59872009-06-27 04:16:01 +00007241 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7242 // global base reg.
7243 unsigned char OpFlag = 0;
7244 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007245 CodeModel::Model M = getTargetMachine().getCodeModel();
7246
Chris Lattner4f066492009-07-11 20:29:19 +00007247 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007248 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007249 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007250 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007251 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007252 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007253 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007254
Chris Lattner18c59872009-06-27 04:16:01 +00007255 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7256 OpFlag);
7257 DebugLoc DL = JT->getDebugLoc();
7258 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007259
Chris Lattner18c59872009-06-27 04:16:01 +00007260 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007261 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007262 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7263 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007264 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007265 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007266
Chris Lattner18c59872009-06-27 04:16:01 +00007267 return Result;
7268}
7269
7270SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007271X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007272 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007273
Chris Lattner18c59872009-06-27 04:16:01 +00007274 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7275 // global base reg.
7276 unsigned char OpFlag = 0;
7277 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007278 CodeModel::Model M = getTargetMachine().getCodeModel();
7279
Chris Lattner4f066492009-07-11 20:29:19 +00007280 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007281 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7282 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7283 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007284 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007285 } else if (Subtarget->isPICStyleGOT()) {
7286 OpFlag = X86II::MO_GOT;
7287 } else if (Subtarget->isPICStyleStubPIC()) {
7288 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7289 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7290 OpFlag = X86II::MO_DARWIN_NONLAZY;
7291 }
Eric Christopherfd179292009-08-27 18:07:15 +00007292
Chris Lattner18c59872009-06-27 04:16:01 +00007293 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007294
Chris Lattner18c59872009-06-27 04:16:01 +00007295 DebugLoc DL = Op.getDebugLoc();
7296 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007297
7298
Chris Lattner18c59872009-06-27 04:16:01 +00007299 // With PIC, the address is actually $g + Offset.
7300 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007301 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007302 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7303 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007304 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007305 Result);
7306 }
Eric Christopherfd179292009-08-27 18:07:15 +00007307
Eli Friedman586272d2011-08-11 01:48:05 +00007308 // For symbols that require a load from a stub to get the address, emit the
7309 // load.
7310 if (isGlobalStubReference(OpFlag))
7311 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007312 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007313
Chris Lattner18c59872009-06-27 04:16:01 +00007314 return Result;
7315}
7316
Dan Gohman475871a2008-07-27 21:46:04 +00007317SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007318X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007319 // Create the TargetBlockAddressAddress node.
7320 unsigned char OpFlags =
7321 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007322 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007323 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007324 DebugLoc dl = Op.getDebugLoc();
7325 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7326 /*isTarget=*/true, OpFlags);
7327
Dan Gohmanf705adb2009-10-30 01:28:02 +00007328 if (Subtarget->isPICStyleRIPRel() &&
7329 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007330 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7331 else
7332 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007333
Dan Gohman29cbade2009-11-20 23:18:13 +00007334 // With PIC, the address is actually $g + Offset.
7335 if (isGlobalRelativeToPICBase(OpFlags)) {
7336 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7337 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7338 Result);
7339 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007340
7341 return Result;
7342}
7343
7344SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007345X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007346 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007347 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007348 // Create the TargetGlobalAddress node, folding in the constant
7349 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007350 unsigned char OpFlags =
7351 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007352 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007353 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007354 if (OpFlags == X86II::MO_NO_FLAG &&
7355 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007356 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007357 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007358 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007359 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007360 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007361 }
Eric Christopherfd179292009-08-27 18:07:15 +00007362
Chris Lattner4f066492009-07-11 20:29:19 +00007363 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007364 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007365 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7366 else
7367 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007368
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007369 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007370 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007371 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7372 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007373 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007375
Chris Lattner36c25012009-07-10 07:34:39 +00007376 // For globals that require a load from a stub to get the address, emit the
7377 // load.
7378 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007379 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007380 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007381
Dan Gohman6520e202008-10-18 02:06:02 +00007382 // If there was a non-zero offset that we didn't fold, create an explicit
7383 // addition for it.
7384 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007385 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007386 DAG.getConstant(Offset, getPointerTy()));
7387
Evan Cheng0db9fe62006-04-25 20:13:52 +00007388 return Result;
7389}
7390
Evan Chengda43bcf2008-09-24 00:05:32 +00007391SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007392X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007393 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007394 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007395 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007396}
7397
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007398static SDValue
7399GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007400 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007401 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007402 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007403 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007404 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007405 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007406 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007407 GA->getOffset(),
7408 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007409 if (InFlag) {
7410 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007411 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007412 } else {
7413 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007414 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007415 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007416
7417 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007418 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007419
Rafael Espindola15f1b662009-04-24 12:59:40 +00007420 SDValue Flag = Chain.getValue(1);
7421 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007422}
7423
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007424// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007425static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007426LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007427 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007428 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007429 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7430 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007431 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007432 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007433 InFlag = Chain.getValue(1);
7434
Chris Lattnerb903bed2009-06-26 21:20:29 +00007435 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007436}
7437
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007438// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007439static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007440LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007441 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007442 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7443 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007444}
7445
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007446// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7447// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007448static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007449 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007450 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007451 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007452
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007453 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7454 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7455 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007456
Michael J. Spencerec38de22010-10-10 22:04:20 +00007457 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007458 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007459 MachinePointerInfo(Ptr),
7460 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007461
Chris Lattnerb903bed2009-06-26 21:20:29 +00007462 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007463 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7464 // initialexec.
7465 unsigned WrapperKind = X86ISD::Wrapper;
7466 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007467 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007468 } else if (is64Bit) {
7469 assert(model == TLSModel::InitialExec);
7470 OperandFlags = X86II::MO_GOTTPOFF;
7471 WrapperKind = X86ISD::WrapperRIP;
7472 } else {
7473 assert(model == TLSModel::InitialExec);
7474 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007475 }
Eric Christopherfd179292009-08-27 18:07:15 +00007476
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007477 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7478 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007479 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007480 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007481 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007482 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007483
Rafael Espindola9a580232009-02-27 13:37:18 +00007484 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007485 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007486 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007487
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007488 // The address of the thread local variable is the add of the thread
7489 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007490 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007491}
7492
Dan Gohman475871a2008-07-27 21:46:04 +00007493SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007494X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007495
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007496 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007497 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007498
Eric Christopher30ef0e52010-06-03 04:07:48 +00007499 if (Subtarget->isTargetELF()) {
7500 // TODO: implement the "local dynamic" model
7501 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007502
Eric Christopher30ef0e52010-06-03 04:07:48 +00007503 // If GV is an alias then use the aliasee for determining
7504 // thread-localness.
7505 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7506 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007507
7508 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007509 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007510
Eric Christopher30ef0e52010-06-03 04:07:48 +00007511 switch (model) {
7512 case TLSModel::GeneralDynamic:
7513 case TLSModel::LocalDynamic: // not implemented
7514 if (Subtarget->is64Bit())
7515 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7516 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007517
Eric Christopher30ef0e52010-06-03 04:07:48 +00007518 case TLSModel::InitialExec:
7519 case TLSModel::LocalExec:
7520 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7521 Subtarget->is64Bit());
7522 }
7523 } else if (Subtarget->isTargetDarwin()) {
7524 // Darwin only has one model of TLS. Lower to that.
7525 unsigned char OpFlag = 0;
7526 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7527 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007528
Eric Christopher30ef0e52010-06-03 04:07:48 +00007529 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7530 // global base reg.
7531 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7532 !Subtarget->is64Bit();
7533 if (PIC32)
7534 OpFlag = X86II::MO_TLVP_PIC_BASE;
7535 else
7536 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007537 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007538 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007539 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007540 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007541 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007542
Eric Christopher30ef0e52010-06-03 04:07:48 +00007543 // With PIC32, the address is actually $g + Offset.
7544 if (PIC32)
7545 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7546 DAG.getNode(X86ISD::GlobalBaseReg,
7547 DebugLoc(), getPointerTy()),
7548 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007549
Eric Christopher30ef0e52010-06-03 04:07:48 +00007550 // Lowering the machine isd will make sure everything is in the right
7551 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007552 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007553 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007554 SDValue Args[] = { Chain, Offset };
7555 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007556
Eric Christopher30ef0e52010-06-03 04:07:48 +00007557 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7558 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7559 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007560
Eric Christopher30ef0e52010-06-03 04:07:48 +00007561 // And our return value (tls address) is in the standard call return value
7562 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007563 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007564 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7565 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007566 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007567
Eric Christopher30ef0e52010-06-03 04:07:48 +00007568 assert(false &&
7569 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007570
Torok Edwinc23197a2009-07-14 16:55:14 +00007571 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007572 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007573}
7574
Evan Cheng0db9fe62006-04-25 20:13:52 +00007575
Nadav Rotem43012222011-05-11 08:12:09 +00007576/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007577/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007578SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007579 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007580 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007581 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007582 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007583 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007584 SDValue ShOpLo = Op.getOperand(0);
7585 SDValue ShOpHi = Op.getOperand(1);
7586 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007587 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007588 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007589 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007590
Dan Gohman475871a2008-07-27 21:46:04 +00007591 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007592 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007593 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7594 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007595 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007596 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7597 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007598 }
Evan Chenge3413162006-01-09 18:33:28 +00007599
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7601 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007602 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007604
Dan Gohman475871a2008-07-27 21:46:04 +00007605 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007607 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7608 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007609
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007610 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007611 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7612 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007613 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007614 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7615 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007616 }
7617
Dan Gohman475871a2008-07-27 21:46:04 +00007618 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007619 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007620}
Evan Chenga3195e82006-01-12 22:54:21 +00007621
Dan Gohmand858e902010-04-17 15:26:15 +00007622SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7623 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007624 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007625
Dale Johannesen0488fb62010-09-30 23:57:10 +00007626 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007627 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007628
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007630 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007631
Eli Friedman36df4992009-05-27 00:47:34 +00007632 // These are really Legal; return the operand so the caller accepts it as
7633 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007635 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007637 Subtarget->is64Bit()) {
7638 return Op;
7639 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007640
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007641 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007642 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007643 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007644 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007645 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007646 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007647 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007648 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007649 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007650 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7651}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007652
Owen Andersone50ed302009-08-10 22:56:29 +00007653SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007654 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007655 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007656 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007657 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007658 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007659 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007660 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007661 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007662 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007664
Chris Lattner492a43e2010-09-22 01:28:21 +00007665 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007666
Stuart Hastings84be9582011-06-02 15:57:11 +00007667 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7668 MachineMemOperand *MMO;
7669 if (FI) {
7670 int SSFI = FI->getIndex();
7671 MMO =
7672 DAG.getMachineFunction()
7673 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7674 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7675 } else {
7676 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7677 StackSlot = StackSlot.getOperand(1);
7678 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007679 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007680 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7681 X86ISD::FILD, DL,
7682 Tys, Ops, array_lengthof(Ops),
7683 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007684
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007685 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007686 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007687 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007688
7689 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7690 // shouldn't be necessary except that RFP cannot be live across
7691 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007692 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007693 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7694 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007695 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007696 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007697 SDValue Ops[] = {
7698 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7699 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007700 MachineMemOperand *MMO =
7701 DAG.getMachineFunction()
7702 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007703 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007704
Chris Lattner492a43e2010-09-22 01:28:21 +00007705 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7706 Ops, array_lengthof(Ops),
7707 Op.getValueType(), MMO);
7708 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007709 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007710 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007711 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007712
Evan Cheng0db9fe62006-04-25 20:13:52 +00007713 return Result;
7714}
7715
Bill Wendling8b8a6362009-01-17 03:56:04 +00007716// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007717SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7718 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007719 // This algorithm is not obvious. Here it is in C code, more or less:
7720 /*
7721 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7722 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7723 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007724
Bill Wendling8b8a6362009-01-17 03:56:04 +00007725 // Copy ints to xmm registers.
7726 __m128i xh = _mm_cvtsi32_si128( hi );
7727 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007728
Bill Wendling8b8a6362009-01-17 03:56:04 +00007729 // Combine into low half of a single xmm register.
7730 __m128i x = _mm_unpacklo_epi32( xh, xl );
7731 __m128d d;
7732 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007733
Bill Wendling8b8a6362009-01-17 03:56:04 +00007734 // Merge in appropriate exponents to give the integer bits the right
7735 // magnitude.
7736 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007737
Bill Wendling8b8a6362009-01-17 03:56:04 +00007738 // Subtract away the biases to deal with the IEEE-754 double precision
7739 // implicit 1.
7740 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007741
Bill Wendling8b8a6362009-01-17 03:56:04 +00007742 // All conversions up to here are exact. The correctly rounded result is
7743 // calculated using the current rounding mode using the following
7744 // horizontal add.
7745 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7746 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7747 // store doesn't really need to be here (except
7748 // maybe to zero the other double)
7749 return sd;
7750 }
7751 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007752
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007753 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007754 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007755
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007756 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007757 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007758 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7759 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7760 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7761 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007762 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007763 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007764
Bill Wendling8b8a6362009-01-17 03:56:04 +00007765 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007766 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007767 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007768 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007769 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007770 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007771 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007772
Owen Anderson825b72b2009-08-11 20:47:22 +00007773 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7774 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007775 Op.getOperand(0),
7776 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007777 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7778 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007779 Op.getOperand(0),
7780 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7782 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007783 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007784 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007785 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007786 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007788 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007789 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007791
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007792 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007793 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7795 DAG.getUNDEF(MVT::v2f64), ShufMask);
7796 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7797 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007798 DAG.getIntPtrConstant(0));
7799}
7800
Bill Wendling8b8a6362009-01-17 03:56:04 +00007801// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007802SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7803 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007804 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007805 // FP constant to bias correct the final result.
7806 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007807 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007808
7809 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007810 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007811 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007812
Eli Friedmanf3704762011-08-29 21:15:46 +00007813 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007814 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7815 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007816
Owen Anderson825b72b2009-08-11 20:47:22 +00007817 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007818 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007819 DAG.getIntPtrConstant(0));
7820
7821 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007822 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007823 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007824 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007826 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007827 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 MVT::v2f64, Bias)));
7829 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007830 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007831 DAG.getIntPtrConstant(0));
7832
7833 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007834 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007835
7836 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007837 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007838
Owen Anderson825b72b2009-08-11 20:47:22 +00007839 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007840 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007841 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007843 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007844 }
7845
7846 // Handle final rounding.
7847 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007848}
7849
Dan Gohmand858e902010-04-17 15:26:15 +00007850SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7851 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007852 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007853 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007854
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007855 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007856 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7857 // the optimization here.
7858 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007859 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007860
Owen Andersone50ed302009-08-10 22:56:29 +00007861 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007862 EVT DstVT = Op.getValueType();
7863 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007864 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007865 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007866 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007867
7868 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007869 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007870 if (SrcVT == MVT::i32) {
7871 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7872 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7873 getPointerTy(), StackSlot, WordOff);
7874 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007875 StackSlot, MachinePointerInfo(),
7876 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007877 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007878 OffsetSlot, MachinePointerInfo(),
7879 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007880 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7881 return Fild;
7882 }
7883
7884 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7885 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007886 StackSlot, MachinePointerInfo(),
7887 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007888 // For i64 source, we need to add the appropriate power of 2 if the input
7889 // was negative. This is the same as the optimization in
7890 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7891 // we must be careful to do the computation in x87 extended precision, not
7892 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007893 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7894 MachineMemOperand *MMO =
7895 DAG.getMachineFunction()
7896 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7897 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007898
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007899 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7900 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007901 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7902 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007903
7904 APInt FF(32, 0x5F800000ULL);
7905
7906 // Check whether the sign bit is set.
7907 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7908 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7909 ISD::SETLT);
7910
7911 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7912 SDValue FudgePtr = DAG.getConstantPool(
7913 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7914 getPointerTy());
7915
7916 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7917 SDValue Zero = DAG.getIntPtrConstant(0);
7918 SDValue Four = DAG.getIntPtrConstant(4);
7919 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7920 Zero, Four);
7921 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7922
7923 // Load the value out, extending it from f32 to f80.
7924 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007925 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007926 FudgePtr, MachinePointerInfo::getConstantPool(),
7927 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007928 // Extend everything to 80 bits to force it to be done on x87.
7929 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7930 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007931}
7932
Dan Gohman475871a2008-07-27 21:46:04 +00007933std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007934FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007935 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007936
Owen Andersone50ed302009-08-10 22:56:29 +00007937 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007938
7939 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007940 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7941 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007942 }
7943
Owen Anderson825b72b2009-08-11 20:47:22 +00007944 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7945 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007946 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007947
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007948 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007949 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007950 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007951 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007952 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007954 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007955 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007956
Evan Cheng87c89352007-10-15 20:11:21 +00007957 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7958 // stack slot.
7959 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007960 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007961 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007962 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007963
Michael J. Spencerec38de22010-10-10 22:04:20 +00007964
7965
Evan Cheng0db9fe62006-04-25 20:13:52 +00007966 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007967 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007968 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007969 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7970 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7971 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007972 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007973
Dan Gohman475871a2008-07-27 21:46:04 +00007974 SDValue Chain = DAG.getEntryNode();
7975 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007976 EVT TheVT = Op.getOperand(0).getValueType();
7977 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007978 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007979 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007980 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007981 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007982 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007983 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007984 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007985 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007986
Chris Lattner492a43e2010-09-22 01:28:21 +00007987 MachineMemOperand *MMO =
7988 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7989 MachineMemOperand::MOLoad, MemSize, MemSize);
7990 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7991 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007992 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007993 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007994 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7995 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007996
Chris Lattner07290932010-09-22 01:05:16 +00007997 MachineMemOperand *MMO =
7998 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7999 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008000
Evan Cheng0db9fe62006-04-25 20:13:52 +00008001 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008002 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008003 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8004 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008005
Chris Lattner27a6c732007-11-24 07:07:01 +00008006 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008007}
8008
Dan Gohmand858e902010-04-17 15:26:15 +00008009SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8010 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008011 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008012 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008013
Eli Friedman948e95a2009-05-23 09:59:16 +00008014 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008015 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008016 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8017 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008018
Chris Lattner27a6c732007-11-24 07:07:01 +00008019 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008020 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008021 FIST, StackSlot, MachinePointerInfo(),
8022 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008023}
8024
Dan Gohmand858e902010-04-17 15:26:15 +00008025SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8026 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008027 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8028 SDValue FIST = Vals.first, StackSlot = Vals.second;
8029 assert(FIST.getNode() && "Unexpected failure");
8030
8031 // Load the result.
8032 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008033 FIST, StackSlot, MachinePointerInfo(),
8034 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008035}
8036
Dan Gohmand858e902010-04-17 15:26:15 +00008037SDValue X86TargetLowering::LowerFABS(SDValue Op,
8038 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008039 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008040 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008041 EVT VT = Op.getValueType();
8042 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008043 if (VT.isVector())
8044 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008045 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008046 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008047 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008048 CV.push_back(C);
8049 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008050 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008051 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008052 CV.push_back(C);
8053 CV.push_back(C);
8054 CV.push_back(C);
8055 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008056 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008057 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008058 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008059 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008060 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008061 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008062 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008063}
8064
Dan Gohmand858e902010-04-17 15:26:15 +00008065SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008066 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008067 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008068 EVT VT = Op.getValueType();
8069 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008070 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008071 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008072 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008073 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008074 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008075 CV.push_back(C);
8076 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008077 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008078 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008079 CV.push_back(C);
8080 CV.push_back(C);
8081 CV.push_back(C);
8082 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008083 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008084 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008085 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008086 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008087 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008088 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008089 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008090 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008091 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008092 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008093 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008094 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008095 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008096 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008097 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008098}
8099
Dan Gohmand858e902010-04-17 15:26:15 +00008100SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008101 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008102 SDValue Op0 = Op.getOperand(0);
8103 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008104 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008105 EVT VT = Op.getValueType();
8106 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008107
8108 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008109 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008110 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008111 SrcVT = VT;
8112 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008113 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008114 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008115 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008116 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008117 }
8118
8119 // At this point the operands and the result should have the same
8120 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008121
Evan Cheng68c47cb2007-01-05 07:55:56 +00008122 // First get the sign bit of second operand.
8123 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008124 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008125 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8126 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008127 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008128 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8129 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8130 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8131 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008132 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008133 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008134 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008135 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008136 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008137 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008138 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008139
8140 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008141 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008142 // Op0 is MVT::f32, Op1 is MVT::f64.
8143 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8144 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8145 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008146 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008147 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008148 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008149 }
8150
Evan Cheng73d6cf12007-01-05 21:37:56 +00008151 // Clear first operand sign bit.
8152 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008153 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008154 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8155 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008156 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008157 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8158 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8159 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8160 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008161 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008162 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008163 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008164 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008165 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008166 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008167 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008168
8169 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008170 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008171}
8172
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008173SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8174 SDValue N0 = Op.getOperand(0);
8175 DebugLoc dl = Op.getDebugLoc();
8176 EVT VT = Op.getValueType();
8177
8178 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8179 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8180 DAG.getConstant(1, VT));
8181 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8182}
8183
Dan Gohman076aee32009-03-04 19:44:21 +00008184/// Emit nodes that will be selected as "test Op0,Op0", or something
8185/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008186SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008187 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008188 DebugLoc dl = Op.getDebugLoc();
8189
Dan Gohman31125812009-03-07 01:58:32 +00008190 // CF and OF aren't always set the way we want. Determine which
8191 // of these we need.
8192 bool NeedCF = false;
8193 bool NeedOF = false;
8194 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008195 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008196 case X86::COND_A: case X86::COND_AE:
8197 case X86::COND_B: case X86::COND_BE:
8198 NeedCF = true;
8199 break;
8200 case X86::COND_G: case X86::COND_GE:
8201 case X86::COND_L: case X86::COND_LE:
8202 case X86::COND_O: case X86::COND_NO:
8203 NeedOF = true;
8204 break;
Dan Gohman31125812009-03-07 01:58:32 +00008205 }
8206
Dan Gohman076aee32009-03-04 19:44:21 +00008207 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008208 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8209 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008210 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8211 // Emit a CMP with 0, which is the TEST pattern.
8212 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8213 DAG.getConstant(0, Op.getValueType()));
8214
8215 unsigned Opcode = 0;
8216 unsigned NumOperands = 0;
8217 switch (Op.getNode()->getOpcode()) {
8218 case ISD::ADD:
8219 // Due to an isel shortcoming, be conservative if this add is likely to be
8220 // selected as part of a load-modify-store instruction. When the root node
8221 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8222 // uses of other nodes in the match, such as the ADD in this case. This
8223 // leads to the ADD being left around and reselected, with the result being
8224 // two adds in the output. Alas, even if none our users are stores, that
8225 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8226 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8227 // climbing the DAG back to the root, and it doesn't seem to be worth the
8228 // effort.
8229 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008230 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8231 if (UI->getOpcode() != ISD::CopyToReg &&
8232 UI->getOpcode() != ISD::SETCC &&
8233 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008234 goto default_case;
8235
8236 if (ConstantSDNode *C =
8237 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8238 // An add of one will be selected as an INC.
8239 if (C->getAPIntValue() == 1) {
8240 Opcode = X86ISD::INC;
8241 NumOperands = 1;
8242 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008243 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008244
8245 // An add of negative one (subtract of one) will be selected as a DEC.
8246 if (C->getAPIntValue().isAllOnesValue()) {
8247 Opcode = X86ISD::DEC;
8248 NumOperands = 1;
8249 break;
8250 }
Dan Gohman076aee32009-03-04 19:44:21 +00008251 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008252
8253 // Otherwise use a regular EFLAGS-setting add.
8254 Opcode = X86ISD::ADD;
8255 NumOperands = 2;
8256 break;
8257 case ISD::AND: {
8258 // If the primary and result isn't used, don't bother using X86ISD::AND,
8259 // because a TEST instruction will be better.
8260 bool NonFlagUse = false;
8261 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8262 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8263 SDNode *User = *UI;
8264 unsigned UOpNo = UI.getOperandNo();
8265 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8266 // Look pass truncate.
8267 UOpNo = User->use_begin().getOperandNo();
8268 User = *User->use_begin();
8269 }
8270
8271 if (User->getOpcode() != ISD::BRCOND &&
8272 User->getOpcode() != ISD::SETCC &&
8273 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8274 NonFlagUse = true;
8275 break;
8276 }
Dan Gohman076aee32009-03-04 19:44:21 +00008277 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008278
8279 if (!NonFlagUse)
8280 break;
8281 }
8282 // FALL THROUGH
8283 case ISD::SUB:
8284 case ISD::OR:
8285 case ISD::XOR:
8286 // Due to the ISEL shortcoming noted above, be conservative if this op is
8287 // likely to be selected as part of a load-modify-store instruction.
8288 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8289 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8290 if (UI->getOpcode() == ISD::STORE)
8291 goto default_case;
8292
8293 // Otherwise use a regular EFLAGS-setting instruction.
8294 switch (Op.getNode()->getOpcode()) {
8295 default: llvm_unreachable("unexpected operator!");
8296 case ISD::SUB: Opcode = X86ISD::SUB; break;
8297 case ISD::OR: Opcode = X86ISD::OR; break;
8298 case ISD::XOR: Opcode = X86ISD::XOR; break;
8299 case ISD::AND: Opcode = X86ISD::AND; break;
8300 }
8301
8302 NumOperands = 2;
8303 break;
8304 case X86ISD::ADD:
8305 case X86ISD::SUB:
8306 case X86ISD::INC:
8307 case X86ISD::DEC:
8308 case X86ISD::OR:
8309 case X86ISD::XOR:
8310 case X86ISD::AND:
8311 return SDValue(Op.getNode(), 1);
8312 default:
8313 default_case:
8314 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008315 }
8316
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008317 if (Opcode == 0)
8318 // Emit a CMP with 0, which is the TEST pattern.
8319 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8320 DAG.getConstant(0, Op.getValueType()));
8321
8322 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8323 SmallVector<SDValue, 4> Ops;
8324 for (unsigned i = 0; i != NumOperands; ++i)
8325 Ops.push_back(Op.getOperand(i));
8326
8327 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8328 DAG.ReplaceAllUsesWith(Op, New);
8329 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008330}
8331
8332/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8333/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008334SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008335 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008336 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8337 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008338 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008339
8340 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008341 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008342}
8343
Evan Chengd40d03e2010-01-06 19:38:29 +00008344/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8345/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008346SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8347 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008348 SDValue Op0 = And.getOperand(0);
8349 SDValue Op1 = And.getOperand(1);
8350 if (Op0.getOpcode() == ISD::TRUNCATE)
8351 Op0 = Op0.getOperand(0);
8352 if (Op1.getOpcode() == ISD::TRUNCATE)
8353 Op1 = Op1.getOperand(0);
8354
Evan Chengd40d03e2010-01-06 19:38:29 +00008355 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008356 if (Op1.getOpcode() == ISD::SHL)
8357 std::swap(Op0, Op1);
8358 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008359 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8360 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008361 // If we looked past a truncate, check that it's only truncating away
8362 // known zeros.
8363 unsigned BitWidth = Op0.getValueSizeInBits();
8364 unsigned AndBitWidth = And.getValueSizeInBits();
8365 if (BitWidth > AndBitWidth) {
8366 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8367 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8368 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8369 return SDValue();
8370 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008371 LHS = Op1;
8372 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008373 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008374 } else if (Op1.getOpcode() == ISD::Constant) {
8375 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008376 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008377 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008378
8379 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008380 LHS = AndLHS.getOperand(0);
8381 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008382 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008383
8384 // Use BT if the immediate can't be encoded in a TEST instruction.
8385 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8386 LHS = AndLHS;
8387 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8388 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008389 }
Evan Cheng0488db92007-09-25 01:57:46 +00008390
Evan Chengd40d03e2010-01-06 19:38:29 +00008391 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008392 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008393 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008394 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008395 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008396 // Also promote i16 to i32 for performance / code size reason.
8397 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008398 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008399 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008400
Evan Chengd40d03e2010-01-06 19:38:29 +00008401 // If the operand types disagree, extend the shift amount to match. Since
8402 // BT ignores high bits (like shifts) we can use anyextend.
8403 if (LHS.getValueType() != RHS.getValueType())
8404 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008405
Evan Chengd40d03e2010-01-06 19:38:29 +00008406 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8407 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8408 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8409 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008410 }
8411
Evan Cheng54de3ea2010-01-05 06:52:31 +00008412 return SDValue();
8413}
8414
Dan Gohmand858e902010-04-17 15:26:15 +00008415SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008416
8417 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8418
Evan Cheng54de3ea2010-01-05 06:52:31 +00008419 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8420 SDValue Op0 = Op.getOperand(0);
8421 SDValue Op1 = Op.getOperand(1);
8422 DebugLoc dl = Op.getDebugLoc();
8423 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8424
8425 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008426 // Lower (X & (1 << N)) == 0 to BT(X, N).
8427 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8428 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008429 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008430 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008431 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008432 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8433 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8434 if (NewSetCC.getNode())
8435 return NewSetCC;
8436 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008437
Chris Lattner481eebc2010-12-19 21:23:48 +00008438 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8439 // these.
8440 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008441 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008442 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8443 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008444
Chris Lattner481eebc2010-12-19 21:23:48 +00008445 // If the input is a setcc, then reuse the input setcc or use a new one with
8446 // the inverted condition.
8447 if (Op0.getOpcode() == X86ISD::SETCC) {
8448 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8449 bool Invert = (CC == ISD::SETNE) ^
8450 cast<ConstantSDNode>(Op1)->isNullValue();
8451 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008452
Evan Cheng2c755ba2010-02-27 07:36:59 +00008453 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008454 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8455 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8456 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008457 }
8458
Evan Chenge5b51ac2010-04-17 06:13:15 +00008459 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008460 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008461 if (X86CC == X86::COND_INVALID)
8462 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008463
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008464 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008465 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008466 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008467}
8468
Craig Topper89af15e2011-09-18 08:03:58 +00008469// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008470// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008471static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008472 EVT VT = Op.getValueType();
8473
Duncan Sands28b77e92011-09-06 19:07:46 +00008474 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008475 "Unsupported value type for operation");
8476
8477 int NumElems = VT.getVectorNumElements();
8478 DebugLoc dl = Op.getDebugLoc();
8479 SDValue CC = Op.getOperand(2);
8480 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8481 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8482
8483 // Extract the LHS vectors
8484 SDValue LHS = Op.getOperand(0);
8485 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8486 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8487
8488 // Extract the RHS vectors
8489 SDValue RHS = Op.getOperand(1);
8490 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8491 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8492
8493 // Issue the operation on the smaller types and concatenate the result back
8494 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8495 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8496 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8497 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8498 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8499}
8500
8501
Dan Gohmand858e902010-04-17 15:26:15 +00008502SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008503 SDValue Cond;
8504 SDValue Op0 = Op.getOperand(0);
8505 SDValue Op1 = Op.getOperand(1);
8506 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008507 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008508 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8509 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008510 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008511
8512 if (isFP) {
8513 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008514 EVT EltVT = Op0.getValueType().getVectorElementType();
8515 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8516
8517 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008518 bool Swap = false;
8519
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008520 // SSE Condition code mapping:
8521 // 0 - EQ
8522 // 1 - LT
8523 // 2 - LE
8524 // 3 - UNORD
8525 // 4 - NEQ
8526 // 5 - NLT
8527 // 6 - NLE
8528 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008529 switch (SetCCOpcode) {
8530 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008531 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008532 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008533 case ISD::SETOGT:
8534 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008535 case ISD::SETLT:
8536 case ISD::SETOLT: SSECC = 1; break;
8537 case ISD::SETOGE:
8538 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008539 case ISD::SETLE:
8540 case ISD::SETOLE: SSECC = 2; break;
8541 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008542 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008543 case ISD::SETNE: SSECC = 4; break;
8544 case ISD::SETULE: Swap = true;
8545 case ISD::SETUGE: SSECC = 5; break;
8546 case ISD::SETULT: Swap = true;
8547 case ISD::SETUGT: SSECC = 6; break;
8548 case ISD::SETO: SSECC = 7; break;
8549 }
8550 if (Swap)
8551 std::swap(Op0, Op1);
8552
Nate Begemanfb8ead02008-07-25 19:05:58 +00008553 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008554 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008555 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008556 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008557 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8558 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008559 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008560 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008561 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008562 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8563 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008564 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008565 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008566 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008567 }
8568 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008569 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008571
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008572 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008573 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008574 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008575
Nate Begeman30a0de92008-07-17 16:51:19 +00008576 // We are handling one of the integer comparisons here. Since SSE only has
8577 // GT and EQ comparisons for integer, swapping operands and multiple
8578 // operations may be required for some comparisons.
8579 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8580 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008581
Craig Topper0a150352011-11-09 08:06:13 +00008582 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008583 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008584 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8585 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8586 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8587 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008588 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008589
Nate Begeman30a0de92008-07-17 16:51:19 +00008590 switch (SetCCOpcode) {
8591 default: break;
8592 case ISD::SETNE: Invert = true;
8593 case ISD::SETEQ: Opc = EQOpc; break;
8594 case ISD::SETLT: Swap = true;
8595 case ISD::SETGT: Opc = GTOpc; break;
8596 case ISD::SETGE: Swap = true;
8597 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8598 case ISD::SETULT: Swap = true;
8599 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8600 case ISD::SETUGE: Swap = true;
8601 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8602 }
8603 if (Swap)
8604 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008605
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008606 // Check that the operation in question is available (most are plain SSE2,
8607 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008608 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008609 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008610 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008611 return SDValue();
8612
Nate Begeman30a0de92008-07-17 16:51:19 +00008613 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8614 // bits of the inputs before performing those operations.
8615 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008616 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008617 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8618 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008619 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008620 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8621 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008622 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8623 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008624 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008625
Dale Johannesenace16102009-02-03 19:33:06 +00008626 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008627
8628 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008629 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008630 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008631
Nate Begeman30a0de92008-07-17 16:51:19 +00008632 return Result;
8633}
Evan Cheng0488db92007-09-25 01:57:46 +00008634
Evan Cheng370e5342008-12-03 08:38:43 +00008635// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008636static bool isX86LogicalCmp(SDValue Op) {
8637 unsigned Opc = Op.getNode()->getOpcode();
8638 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8639 return true;
8640 if (Op.getResNo() == 1 &&
8641 (Opc == X86ISD::ADD ||
8642 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008643 Opc == X86ISD::ADC ||
8644 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008645 Opc == X86ISD::SMUL ||
8646 Opc == X86ISD::UMUL ||
8647 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008648 Opc == X86ISD::DEC ||
8649 Opc == X86ISD::OR ||
8650 Opc == X86ISD::XOR ||
8651 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008652 return true;
8653
Chris Lattner9637d5b2010-12-05 07:49:54 +00008654 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8655 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008656
Dan Gohman076aee32009-03-04 19:44:21 +00008657 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008658}
8659
Chris Lattnera2b56002010-12-05 01:23:24 +00008660static bool isZero(SDValue V) {
8661 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8662 return C && C->isNullValue();
8663}
8664
Chris Lattner96908b12010-12-05 02:00:51 +00008665static bool isAllOnes(SDValue V) {
8666 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8667 return C && C->isAllOnesValue();
8668}
8669
Dan Gohmand858e902010-04-17 15:26:15 +00008670SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008671 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008672 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008673 SDValue Op1 = Op.getOperand(1);
8674 SDValue Op2 = Op.getOperand(2);
8675 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008676 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008677
Dan Gohman1a492952009-10-20 16:22:37 +00008678 if (Cond.getOpcode() == ISD::SETCC) {
8679 SDValue NewCond = LowerSETCC(Cond, DAG);
8680 if (NewCond.getNode())
8681 Cond = NewCond;
8682 }
Evan Cheng734503b2006-09-11 02:19:56 +00008683
Chris Lattnera2b56002010-12-05 01:23:24 +00008684 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008685 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008686 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008687 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008688 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008689 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8690 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008691 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008692
Chris Lattnera2b56002010-12-05 01:23:24 +00008693 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008694
8695 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008696 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8697 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008698
8699 SDValue CmpOp0 = Cmp.getOperand(0);
8700 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8701 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008702
Chris Lattner96908b12010-12-05 02:00:51 +00008703 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008704 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8705 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008706
Chris Lattner96908b12010-12-05 02:00:51 +00008707 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8708 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008709
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008710 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008711 if (N2C == 0 || !N2C->isNullValue())
8712 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8713 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008714 }
8715 }
8716
Chris Lattnera2b56002010-12-05 01:23:24 +00008717 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008718 if (Cond.getOpcode() == ISD::AND &&
8719 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8720 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008721 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008722 Cond = Cond.getOperand(0);
8723 }
8724
Evan Cheng3f41d662007-10-08 22:16:29 +00008725 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8726 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008727 unsigned CondOpcode = Cond.getOpcode();
8728 if (CondOpcode == X86ISD::SETCC ||
8729 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008730 CC = Cond.getOperand(0);
8731
Dan Gohman475871a2008-07-27 21:46:04 +00008732 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008733 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008734 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008735
Evan Cheng3f41d662007-10-08 22:16:29 +00008736 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008737 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008738 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008739 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008740
Chris Lattnerd1980a52009-03-12 06:52:53 +00008741 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8742 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008743 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008744 addTest = false;
8745 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008746 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8747 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8748 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8749 Cond.getOperand(0).getValueType() != MVT::i8)) {
8750 SDValue LHS = Cond.getOperand(0);
8751 SDValue RHS = Cond.getOperand(1);
8752 unsigned X86Opcode;
8753 unsigned X86Cond;
8754 SDVTList VTs;
8755 switch (CondOpcode) {
8756 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8757 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8758 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8759 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8760 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8761 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8762 default: llvm_unreachable("unexpected overflowing operator");
8763 }
8764 if (CondOpcode == ISD::UMULO)
8765 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8766 MVT::i32);
8767 else
8768 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8769
8770 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8771
8772 if (CondOpcode == ISD::UMULO)
8773 Cond = X86Op.getValue(2);
8774 else
8775 Cond = X86Op.getValue(1);
8776
8777 CC = DAG.getConstant(X86Cond, MVT::i8);
8778 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008779 }
8780
8781 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008782 // Look pass the truncate.
8783 if (Cond.getOpcode() == ISD::TRUNCATE)
8784 Cond = Cond.getOperand(0);
8785
8786 // We know the result of AND is compared against zero. Try to match
8787 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008788 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008789 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008790 if (NewSetCC.getNode()) {
8791 CC = NewSetCC.getOperand(0);
8792 Cond = NewSetCC.getOperand(1);
8793 addTest = false;
8794 }
8795 }
8796 }
8797
8798 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008799 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008800 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008801 }
8802
Benjamin Kramere915ff32010-12-22 23:09:28 +00008803 // a < b ? -1 : 0 -> RES = ~setcc_carry
8804 // a < b ? 0 : -1 -> RES = setcc_carry
8805 // a >= b ? -1 : 0 -> RES = setcc_carry
8806 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8807 if (Cond.getOpcode() == X86ISD::CMP) {
8808 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8809
8810 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8811 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8812 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8813 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8814 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8815 return DAG.getNOT(DL, Res, Res.getValueType());
8816 return Res;
8817 }
8818 }
8819
Evan Cheng0488db92007-09-25 01:57:46 +00008820 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8821 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008822 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008823 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008824 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008825}
8826
Evan Cheng370e5342008-12-03 08:38:43 +00008827// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8828// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8829// from the AND / OR.
8830static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8831 Opc = Op.getOpcode();
8832 if (Opc != ISD::OR && Opc != ISD::AND)
8833 return false;
8834 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8835 Op.getOperand(0).hasOneUse() &&
8836 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8837 Op.getOperand(1).hasOneUse());
8838}
8839
Evan Cheng961d6d42009-02-02 08:19:07 +00008840// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8841// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008842static bool isXor1OfSetCC(SDValue Op) {
8843 if (Op.getOpcode() != ISD::XOR)
8844 return false;
8845 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8846 if (N1C && N1C->getAPIntValue() == 1) {
8847 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8848 Op.getOperand(0).hasOneUse();
8849 }
8850 return false;
8851}
8852
Dan Gohmand858e902010-04-17 15:26:15 +00008853SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008854 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008855 SDValue Chain = Op.getOperand(0);
8856 SDValue Cond = Op.getOperand(1);
8857 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008858 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008859 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008860 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008861
Dan Gohman1a492952009-10-20 16:22:37 +00008862 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008863 // Check for setcc([su]{add,sub,mul}o == 0).
8864 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8865 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8866 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8867 Cond.getOperand(0).getResNo() == 1 &&
8868 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8869 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8870 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8871 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8872 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8873 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8874 Inverted = true;
8875 Cond = Cond.getOperand(0);
8876 } else {
8877 SDValue NewCond = LowerSETCC(Cond, DAG);
8878 if (NewCond.getNode())
8879 Cond = NewCond;
8880 }
Dan Gohman1a492952009-10-20 16:22:37 +00008881 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008882#if 0
8883 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008884 else if (Cond.getOpcode() == X86ISD::ADD ||
8885 Cond.getOpcode() == X86ISD::SUB ||
8886 Cond.getOpcode() == X86ISD::SMUL ||
8887 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008888 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008889#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008890
Evan Chengad9c0a32009-12-15 00:53:42 +00008891 // Look pass (and (setcc_carry (cmp ...)), 1).
8892 if (Cond.getOpcode() == ISD::AND &&
8893 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8894 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008895 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008896 Cond = Cond.getOperand(0);
8897 }
8898
Evan Cheng3f41d662007-10-08 22:16:29 +00008899 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8900 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008901 unsigned CondOpcode = Cond.getOpcode();
8902 if (CondOpcode == X86ISD::SETCC ||
8903 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008904 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008905
Dan Gohman475871a2008-07-27 21:46:04 +00008906 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008907 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008908 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008909 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008910 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008911 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008912 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008913 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008914 default: break;
8915 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008916 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008917 // These can only come from an arithmetic instruction with overflow,
8918 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008919 Cond = Cond.getNode()->getOperand(1);
8920 addTest = false;
8921 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008922 }
Evan Cheng0488db92007-09-25 01:57:46 +00008923 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008924 }
8925 CondOpcode = Cond.getOpcode();
8926 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8927 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8928 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8929 Cond.getOperand(0).getValueType() != MVT::i8)) {
8930 SDValue LHS = Cond.getOperand(0);
8931 SDValue RHS = Cond.getOperand(1);
8932 unsigned X86Opcode;
8933 unsigned X86Cond;
8934 SDVTList VTs;
8935 switch (CondOpcode) {
8936 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8937 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8938 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8939 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8940 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8941 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8942 default: llvm_unreachable("unexpected overflowing operator");
8943 }
8944 if (Inverted)
8945 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8946 if (CondOpcode == ISD::UMULO)
8947 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8948 MVT::i32);
8949 else
8950 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8951
8952 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8953
8954 if (CondOpcode == ISD::UMULO)
8955 Cond = X86Op.getValue(2);
8956 else
8957 Cond = X86Op.getValue(1);
8958
8959 CC = DAG.getConstant(X86Cond, MVT::i8);
8960 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008961 } else {
8962 unsigned CondOpc;
8963 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8964 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008965 if (CondOpc == ISD::OR) {
8966 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8967 // two branches instead of an explicit OR instruction with a
8968 // separate test.
8969 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008970 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008971 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008972 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008973 Chain, Dest, CC, Cmp);
8974 CC = Cond.getOperand(1).getOperand(0);
8975 Cond = Cmp;
8976 addTest = false;
8977 }
8978 } else { // ISD::AND
8979 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8980 // two branches instead of an explicit AND instruction with a
8981 // separate test. However, we only do this if this block doesn't
8982 // have a fall-through edge, because this requires an explicit
8983 // jmp when the condition is false.
8984 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008985 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008986 Op.getNode()->hasOneUse()) {
8987 X86::CondCode CCode =
8988 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8989 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008990 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008991 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008992 // Look for an unconditional branch following this conditional branch.
8993 // We need this because we need to reverse the successors in order
8994 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008995 if (User->getOpcode() == ISD::BR) {
8996 SDValue FalseBB = User->getOperand(1);
8997 SDNode *NewBR =
8998 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008999 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009000 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009001 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009002
Dale Johannesene4d209d2009-02-03 20:21:25 +00009003 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009004 Chain, Dest, CC, Cmp);
9005 X86::CondCode CCode =
9006 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9007 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009008 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009009 Cond = Cmp;
9010 addTest = false;
9011 }
9012 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009013 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009014 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9015 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9016 // It should be transformed during dag combiner except when the condition
9017 // is set by a arithmetics with overflow node.
9018 X86::CondCode CCode =
9019 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9020 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009021 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009022 Cond = Cond.getOperand(0).getOperand(1);
9023 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009024 } else if (Cond.getOpcode() == ISD::SETCC &&
9025 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9026 // For FCMP_OEQ, we can emit
9027 // two branches instead of an explicit AND instruction with a
9028 // separate test. However, we only do this if this block doesn't
9029 // have a fall-through edge, because this requires an explicit
9030 // jmp when the condition is false.
9031 if (Op.getNode()->hasOneUse()) {
9032 SDNode *User = *Op.getNode()->use_begin();
9033 // Look for an unconditional branch following this conditional branch.
9034 // We need this because we need to reverse the successors in order
9035 // to implement FCMP_OEQ.
9036 if (User->getOpcode() == ISD::BR) {
9037 SDValue FalseBB = User->getOperand(1);
9038 SDNode *NewBR =
9039 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9040 assert(NewBR == User);
9041 (void)NewBR;
9042 Dest = FalseBB;
9043
9044 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9045 Cond.getOperand(0), Cond.getOperand(1));
9046 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9047 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9048 Chain, Dest, CC, Cmp);
9049 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9050 Cond = Cmp;
9051 addTest = false;
9052 }
9053 }
9054 } else if (Cond.getOpcode() == ISD::SETCC &&
9055 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9056 // For FCMP_UNE, we can emit
9057 // two branches instead of an explicit AND instruction with a
9058 // separate test. However, we only do this if this block doesn't
9059 // have a fall-through edge, because this requires an explicit
9060 // jmp when the condition is false.
9061 if (Op.getNode()->hasOneUse()) {
9062 SDNode *User = *Op.getNode()->use_begin();
9063 // Look for an unconditional branch following this conditional branch.
9064 // We need this because we need to reverse the successors in order
9065 // to implement FCMP_UNE.
9066 if (User->getOpcode() == ISD::BR) {
9067 SDValue FalseBB = User->getOperand(1);
9068 SDNode *NewBR =
9069 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9070 assert(NewBR == User);
9071 (void)NewBR;
9072
9073 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9074 Cond.getOperand(0), Cond.getOperand(1));
9075 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9076 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9077 Chain, Dest, CC, Cmp);
9078 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9079 Cond = Cmp;
9080 addTest = false;
9081 Dest = FalseBB;
9082 }
9083 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009084 }
Evan Cheng0488db92007-09-25 01:57:46 +00009085 }
9086
9087 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009088 // Look pass the truncate.
9089 if (Cond.getOpcode() == ISD::TRUNCATE)
9090 Cond = Cond.getOperand(0);
9091
9092 // We know the result of AND is compared against zero. Try to match
9093 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009094 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009095 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9096 if (NewSetCC.getNode()) {
9097 CC = NewSetCC.getOperand(0);
9098 Cond = NewSetCC.getOperand(1);
9099 addTest = false;
9100 }
9101 }
9102 }
9103
9104 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009105 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009106 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009107 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009108 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009109 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009110}
9111
Anton Korobeynikove060b532007-04-17 19:34:00 +00009112
9113// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9114// Calls to _alloca is needed to probe the stack when allocating more than 4k
9115// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9116// that the guard pages used by the OS virtual memory manager are allocated in
9117// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009118SDValue
9119X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009120 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009121 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
9122 EnableSegmentedStacks) &&
9123 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009124 "are being used");
9125 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009126 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009127
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009128 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009129 SDValue Chain = Op.getOperand(0);
9130 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009131 // FIXME: Ensure alignment here
9132
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009133 bool Is64Bit = Subtarget->is64Bit();
9134 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009135
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009136 if (EnableSegmentedStacks) {
9137 MachineFunction &MF = DAG.getMachineFunction();
9138 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009139
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009140 if (Is64Bit) {
9141 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009142 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009143 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009144
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009145 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9146 I != E; I++)
9147 if (I->hasNestAttr())
9148 report_fatal_error("Cannot use segmented stacks with functions that "
9149 "have nested arguments.");
9150 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009151
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009152 const TargetRegisterClass *AddrRegClass =
9153 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9154 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9155 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9156 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9157 DAG.getRegister(Vreg, SPTy));
9158 SDValue Ops1[2] = { Value, Chain };
9159 return DAG.getMergeValues(Ops1, 2, dl);
9160 } else {
9161 SDValue Flag;
9162 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009163
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009164 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9165 Flag = Chain.getValue(1);
9166 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009167
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009168 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9169 Flag = Chain.getValue(1);
9170
9171 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9172
9173 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9174 return DAG.getMergeValues(Ops1, 2, dl);
9175 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009176}
9177
Dan Gohmand858e902010-04-17 15:26:15 +00009178SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009179 MachineFunction &MF = DAG.getMachineFunction();
9180 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9181
Dan Gohman69de1932008-02-06 22:27:42 +00009182 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009183 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009184
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009185 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009186 // vastart just stores the address of the VarArgsFrameIndex slot into the
9187 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009188 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9189 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009190 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9191 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009192 }
9193
9194 // __va_list_tag:
9195 // gp_offset (0 - 6 * 8)
9196 // fp_offset (48 - 48 + 8 * 16)
9197 // overflow_arg_area (point to parameters coming in memory).
9198 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009199 SmallVector<SDValue, 8> MemOps;
9200 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009201 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009202 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009203 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9204 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009205 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009206 MemOps.push_back(Store);
9207
9208 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009209 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009210 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009211 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009212 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9213 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009214 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009215 MemOps.push_back(Store);
9216
9217 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009218 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009219 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009220 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9221 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009222 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9223 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009224 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009225 MemOps.push_back(Store);
9226
9227 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009228 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009229 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009230 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9231 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009232 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9233 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009234 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009235 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009236 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009237}
9238
Dan Gohmand858e902010-04-17 15:26:15 +00009239SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009240 assert(Subtarget->is64Bit() &&
9241 "LowerVAARG only handles 64-bit va_arg!");
9242 assert((Subtarget->isTargetLinux() ||
9243 Subtarget->isTargetDarwin()) &&
9244 "Unhandled target in LowerVAARG");
9245 assert(Op.getNode()->getNumOperands() == 4);
9246 SDValue Chain = Op.getOperand(0);
9247 SDValue SrcPtr = Op.getOperand(1);
9248 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9249 unsigned Align = Op.getConstantOperandVal(3);
9250 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009251
Dan Gohman320afb82010-10-12 18:00:49 +00009252 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009253 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009254 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9255 uint8_t ArgMode;
9256
9257 // Decide which area this value should be read from.
9258 // TODO: Implement the AMD64 ABI in its entirety. This simple
9259 // selection mechanism works only for the basic types.
9260 if (ArgVT == MVT::f80) {
9261 llvm_unreachable("va_arg for f80 not yet implemented");
9262 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9263 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9264 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9265 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9266 } else {
9267 llvm_unreachable("Unhandled argument type in LowerVAARG");
9268 }
9269
9270 if (ArgMode == 2) {
9271 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009272 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009273 !(DAG.getMachineFunction()
9274 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009275 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009276 }
9277
9278 // Insert VAARG_64 node into the DAG
9279 // VAARG_64 returns two values: Variable Argument Address, Chain
9280 SmallVector<SDValue, 11> InstOps;
9281 InstOps.push_back(Chain);
9282 InstOps.push_back(SrcPtr);
9283 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9284 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9285 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9286 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9287 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9288 VTs, &InstOps[0], InstOps.size(),
9289 MVT::i64,
9290 MachinePointerInfo(SV),
9291 /*Align=*/0,
9292 /*Volatile=*/false,
9293 /*ReadMem=*/true,
9294 /*WriteMem=*/true);
9295 Chain = VAARG.getValue(1);
9296
9297 // Load the next argument and return it
9298 return DAG.getLoad(ArgVT, dl,
9299 Chain,
9300 VAARG,
9301 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009302 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009303}
9304
Dan Gohmand858e902010-04-17 15:26:15 +00009305SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009306 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009307 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009308 SDValue Chain = Op.getOperand(0);
9309 SDValue DstPtr = Op.getOperand(1);
9310 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009311 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9312 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009313 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009314
Chris Lattnere72f2022010-09-21 05:40:29 +00009315 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009316 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009317 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009318 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009319}
9320
Dan Gohman475871a2008-07-27 21:46:04 +00009321SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009322X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009323 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009324 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009325 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009326 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009327 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009328 case Intrinsic::x86_sse_comieq_ss:
9329 case Intrinsic::x86_sse_comilt_ss:
9330 case Intrinsic::x86_sse_comile_ss:
9331 case Intrinsic::x86_sse_comigt_ss:
9332 case Intrinsic::x86_sse_comige_ss:
9333 case Intrinsic::x86_sse_comineq_ss:
9334 case Intrinsic::x86_sse_ucomieq_ss:
9335 case Intrinsic::x86_sse_ucomilt_ss:
9336 case Intrinsic::x86_sse_ucomile_ss:
9337 case Intrinsic::x86_sse_ucomigt_ss:
9338 case Intrinsic::x86_sse_ucomige_ss:
9339 case Intrinsic::x86_sse_ucomineq_ss:
9340 case Intrinsic::x86_sse2_comieq_sd:
9341 case Intrinsic::x86_sse2_comilt_sd:
9342 case Intrinsic::x86_sse2_comile_sd:
9343 case Intrinsic::x86_sse2_comigt_sd:
9344 case Intrinsic::x86_sse2_comige_sd:
9345 case Intrinsic::x86_sse2_comineq_sd:
9346 case Intrinsic::x86_sse2_ucomieq_sd:
9347 case Intrinsic::x86_sse2_ucomilt_sd:
9348 case Intrinsic::x86_sse2_ucomile_sd:
9349 case Intrinsic::x86_sse2_ucomigt_sd:
9350 case Intrinsic::x86_sse2_ucomige_sd:
9351 case Intrinsic::x86_sse2_ucomineq_sd: {
9352 unsigned Opc = 0;
9353 ISD::CondCode CC = ISD::SETCC_INVALID;
9354 switch (IntNo) {
9355 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009356 case Intrinsic::x86_sse_comieq_ss:
9357 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009358 Opc = X86ISD::COMI;
9359 CC = ISD::SETEQ;
9360 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009361 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009362 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009363 Opc = X86ISD::COMI;
9364 CC = ISD::SETLT;
9365 break;
9366 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009367 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009368 Opc = X86ISD::COMI;
9369 CC = ISD::SETLE;
9370 break;
9371 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009372 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009373 Opc = X86ISD::COMI;
9374 CC = ISD::SETGT;
9375 break;
9376 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009377 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009378 Opc = X86ISD::COMI;
9379 CC = ISD::SETGE;
9380 break;
9381 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009382 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009383 Opc = X86ISD::COMI;
9384 CC = ISD::SETNE;
9385 break;
9386 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009387 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009388 Opc = X86ISD::UCOMI;
9389 CC = ISD::SETEQ;
9390 break;
9391 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009392 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009393 Opc = X86ISD::UCOMI;
9394 CC = ISD::SETLT;
9395 break;
9396 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009397 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009398 Opc = X86ISD::UCOMI;
9399 CC = ISD::SETLE;
9400 break;
9401 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009402 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009403 Opc = X86ISD::UCOMI;
9404 CC = ISD::SETGT;
9405 break;
9406 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009407 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009408 Opc = X86ISD::UCOMI;
9409 CC = ISD::SETGE;
9410 break;
9411 case Intrinsic::x86_sse_ucomineq_ss:
9412 case Intrinsic::x86_sse2_ucomineq_sd:
9413 Opc = X86ISD::UCOMI;
9414 CC = ISD::SETNE;
9415 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009416 }
Evan Cheng734503b2006-09-11 02:19:56 +00009417
Dan Gohman475871a2008-07-27 21:46:04 +00009418 SDValue LHS = Op.getOperand(1);
9419 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009420 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009421 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009422 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9423 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9424 DAG.getConstant(X86CC, MVT::i8), Cond);
9425 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009426 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009427 // Arithmetic intrinsics.
9428 case Intrinsic::x86_sse3_hadd_ps:
9429 case Intrinsic::x86_sse3_hadd_pd:
9430 case Intrinsic::x86_avx_hadd_ps_256:
9431 case Intrinsic::x86_avx_hadd_pd_256:
9432 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9433 Op.getOperand(1), Op.getOperand(2));
9434 case Intrinsic::x86_sse3_hsub_ps:
9435 case Intrinsic::x86_sse3_hsub_pd:
9436 case Intrinsic::x86_avx_hsub_ps_256:
9437 case Intrinsic::x86_avx_hsub_pd_256:
9438 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9439 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009440 case Intrinsic::x86_avx2_psllv_d:
9441 case Intrinsic::x86_avx2_psllv_q:
9442 case Intrinsic::x86_avx2_psllv_d_256:
9443 case Intrinsic::x86_avx2_psllv_q_256:
9444 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9445 Op.getOperand(1), Op.getOperand(2));
9446 case Intrinsic::x86_avx2_psrlv_d:
9447 case Intrinsic::x86_avx2_psrlv_q:
9448 case Intrinsic::x86_avx2_psrlv_d_256:
9449 case Intrinsic::x86_avx2_psrlv_q_256:
9450 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9451 Op.getOperand(1), Op.getOperand(2));
9452 case Intrinsic::x86_avx2_psrav_d:
9453 case Intrinsic::x86_avx2_psrav_d_256:
9454 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9455 Op.getOperand(1), Op.getOperand(2));
9456
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009457 // ptest and testp intrinsics. The intrinsic these come from are designed to
9458 // return an integer value, not just an instruction so lower it to the ptest
9459 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009460 case Intrinsic::x86_sse41_ptestz:
9461 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009462 case Intrinsic::x86_sse41_ptestnzc:
9463 case Intrinsic::x86_avx_ptestz_256:
9464 case Intrinsic::x86_avx_ptestc_256:
9465 case Intrinsic::x86_avx_ptestnzc_256:
9466 case Intrinsic::x86_avx_vtestz_ps:
9467 case Intrinsic::x86_avx_vtestc_ps:
9468 case Intrinsic::x86_avx_vtestnzc_ps:
9469 case Intrinsic::x86_avx_vtestz_pd:
9470 case Intrinsic::x86_avx_vtestc_pd:
9471 case Intrinsic::x86_avx_vtestnzc_pd:
9472 case Intrinsic::x86_avx_vtestz_ps_256:
9473 case Intrinsic::x86_avx_vtestc_ps_256:
9474 case Intrinsic::x86_avx_vtestnzc_ps_256:
9475 case Intrinsic::x86_avx_vtestz_pd_256:
9476 case Intrinsic::x86_avx_vtestc_pd_256:
9477 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9478 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009479 unsigned X86CC = 0;
9480 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009481 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009482 case Intrinsic::x86_avx_vtestz_ps:
9483 case Intrinsic::x86_avx_vtestz_pd:
9484 case Intrinsic::x86_avx_vtestz_ps_256:
9485 case Intrinsic::x86_avx_vtestz_pd_256:
9486 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009487 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009488 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009489 // ZF = 1
9490 X86CC = X86::COND_E;
9491 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009492 case Intrinsic::x86_avx_vtestc_ps:
9493 case Intrinsic::x86_avx_vtestc_pd:
9494 case Intrinsic::x86_avx_vtestc_ps_256:
9495 case Intrinsic::x86_avx_vtestc_pd_256:
9496 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009497 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009498 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009499 // CF = 1
9500 X86CC = X86::COND_B;
9501 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009502 case Intrinsic::x86_avx_vtestnzc_ps:
9503 case Intrinsic::x86_avx_vtestnzc_pd:
9504 case Intrinsic::x86_avx_vtestnzc_ps_256:
9505 case Intrinsic::x86_avx_vtestnzc_pd_256:
9506 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009507 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009508 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009509 // ZF and CF = 0
9510 X86CC = X86::COND_A;
9511 break;
9512 }
Eric Christopherfd179292009-08-27 18:07:15 +00009513
Eric Christopher71c67532009-07-29 00:28:05 +00009514 SDValue LHS = Op.getOperand(1);
9515 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009516 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9517 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009518 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9519 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9520 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009521 }
Evan Cheng5759f972008-05-04 09:15:50 +00009522
9523 // Fix vector shift instructions where the last operand is a non-immediate
9524 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009525 case Intrinsic::x86_avx2_pslli_w:
9526 case Intrinsic::x86_avx2_pslli_d:
9527 case Intrinsic::x86_avx2_pslli_q:
9528 case Intrinsic::x86_avx2_psrli_w:
9529 case Intrinsic::x86_avx2_psrli_d:
9530 case Intrinsic::x86_avx2_psrli_q:
9531 case Intrinsic::x86_avx2_psrai_w:
9532 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009533 case Intrinsic::x86_sse2_pslli_w:
9534 case Intrinsic::x86_sse2_pslli_d:
9535 case Intrinsic::x86_sse2_pslli_q:
9536 case Intrinsic::x86_sse2_psrli_w:
9537 case Intrinsic::x86_sse2_psrli_d:
9538 case Intrinsic::x86_sse2_psrli_q:
9539 case Intrinsic::x86_sse2_psrai_w:
9540 case Intrinsic::x86_sse2_psrai_d:
9541 case Intrinsic::x86_mmx_pslli_w:
9542 case Intrinsic::x86_mmx_pslli_d:
9543 case Intrinsic::x86_mmx_pslli_q:
9544 case Intrinsic::x86_mmx_psrli_w:
9545 case Intrinsic::x86_mmx_psrli_d:
9546 case Intrinsic::x86_mmx_psrli_q:
9547 case Intrinsic::x86_mmx_psrai_w:
9548 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009549 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009550 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009551 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009552
9553 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009554 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009555 switch (IntNo) {
9556 case Intrinsic::x86_sse2_pslli_w:
9557 NewIntNo = Intrinsic::x86_sse2_psll_w;
9558 break;
9559 case Intrinsic::x86_sse2_pslli_d:
9560 NewIntNo = Intrinsic::x86_sse2_psll_d;
9561 break;
9562 case Intrinsic::x86_sse2_pslli_q:
9563 NewIntNo = Intrinsic::x86_sse2_psll_q;
9564 break;
9565 case Intrinsic::x86_sse2_psrli_w:
9566 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9567 break;
9568 case Intrinsic::x86_sse2_psrli_d:
9569 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9570 break;
9571 case Intrinsic::x86_sse2_psrli_q:
9572 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9573 break;
9574 case Intrinsic::x86_sse2_psrai_w:
9575 NewIntNo = Intrinsic::x86_sse2_psra_w;
9576 break;
9577 case Intrinsic::x86_sse2_psrai_d:
9578 NewIntNo = Intrinsic::x86_sse2_psra_d;
9579 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009580 case Intrinsic::x86_avx2_pslli_w:
9581 NewIntNo = Intrinsic::x86_avx2_psll_w;
9582 break;
9583 case Intrinsic::x86_avx2_pslli_d:
9584 NewIntNo = Intrinsic::x86_avx2_psll_d;
9585 break;
9586 case Intrinsic::x86_avx2_pslli_q:
9587 NewIntNo = Intrinsic::x86_avx2_psll_q;
9588 break;
9589 case Intrinsic::x86_avx2_psrli_w:
9590 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9591 break;
9592 case Intrinsic::x86_avx2_psrli_d:
9593 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9594 break;
9595 case Intrinsic::x86_avx2_psrli_q:
9596 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9597 break;
9598 case Intrinsic::x86_avx2_psrai_w:
9599 NewIntNo = Intrinsic::x86_avx2_psra_w;
9600 break;
9601 case Intrinsic::x86_avx2_psrai_d:
9602 NewIntNo = Intrinsic::x86_avx2_psra_d;
9603 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009604 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009606 switch (IntNo) {
9607 case Intrinsic::x86_mmx_pslli_w:
9608 NewIntNo = Intrinsic::x86_mmx_psll_w;
9609 break;
9610 case Intrinsic::x86_mmx_pslli_d:
9611 NewIntNo = Intrinsic::x86_mmx_psll_d;
9612 break;
9613 case Intrinsic::x86_mmx_pslli_q:
9614 NewIntNo = Intrinsic::x86_mmx_psll_q;
9615 break;
9616 case Intrinsic::x86_mmx_psrli_w:
9617 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9618 break;
9619 case Intrinsic::x86_mmx_psrli_d:
9620 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9621 break;
9622 case Intrinsic::x86_mmx_psrli_q:
9623 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9624 break;
9625 case Intrinsic::x86_mmx_psrai_w:
9626 NewIntNo = Intrinsic::x86_mmx_psra_w;
9627 break;
9628 case Intrinsic::x86_mmx_psrai_d:
9629 NewIntNo = Intrinsic::x86_mmx_psra_d;
9630 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009631 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009632 }
9633 break;
9634 }
9635 }
Mon P Wangefa42202009-09-03 19:56:25 +00009636
9637 // The vector shift intrinsics with scalars uses 32b shift amounts but
9638 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9639 // to be zero.
9640 SDValue ShOps[4];
9641 ShOps[0] = ShAmt;
9642 ShOps[1] = DAG.getConstant(0, MVT::i32);
9643 if (ShAmtVT == MVT::v4i32) {
9644 ShOps[2] = DAG.getUNDEF(MVT::i32);
9645 ShOps[3] = DAG.getUNDEF(MVT::i32);
9646 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9647 } else {
9648 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009649// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009650 }
9651
Owen Andersone50ed302009-08-10 22:56:29 +00009652 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009653 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009654 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009655 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009656 Op.getOperand(1), ShAmt);
9657 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009658 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009659}
Evan Cheng72261582005-12-20 06:22:03 +00009660
Dan Gohmand858e902010-04-17 15:26:15 +00009661SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9662 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009663 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9664 MFI->setReturnAddressIsTaken(true);
9665
Bill Wendling64e87322009-01-16 19:25:27 +00009666 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009667 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009668
9669 if (Depth > 0) {
9670 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9671 SDValue Offset =
9672 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009673 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009674 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009675 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009676 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009677 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009678 }
9679
9680 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009681 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009682 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009683 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009684}
9685
Dan Gohmand858e902010-04-17 15:26:15 +00009686SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009687 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9688 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009689
Owen Andersone50ed302009-08-10 22:56:29 +00009690 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009691 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009692 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9693 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009694 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009695 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009696 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9697 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009698 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009699 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009700}
9701
Dan Gohman475871a2008-07-27 21:46:04 +00009702SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009703 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009704 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009705}
9706
Dan Gohmand858e902010-04-17 15:26:15 +00009707SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009708 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009709 SDValue Chain = Op.getOperand(0);
9710 SDValue Offset = Op.getOperand(1);
9711 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009712 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009713
Dan Gohmand8816272010-08-11 18:14:00 +00009714 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9715 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9716 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009717 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009718
Dan Gohmand8816272010-08-11 18:14:00 +00009719 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9720 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009721 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009722 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9723 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009724 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009725 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009726
Dale Johannesene4d209d2009-02-03 20:21:25 +00009727 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009728 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009729 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009730}
9731
Duncan Sands4a544a72011-09-06 13:37:06 +00009732SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9733 SelectionDAG &DAG) const {
9734 return Op.getOperand(0);
9735}
9736
9737SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9738 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009739 SDValue Root = Op.getOperand(0);
9740 SDValue Trmp = Op.getOperand(1); // trampoline
9741 SDValue FPtr = Op.getOperand(2); // nested function
9742 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009743 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009744
Dan Gohman69de1932008-02-06 22:27:42 +00009745 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009746
9747 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009748 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009749
9750 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009751 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9752 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009753
Evan Cheng0e6a0522011-07-18 20:57:22 +00009754 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9755 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009756
9757 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9758
9759 // Load the pointer to the nested function into R11.
9760 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009761 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009762 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009763 Addr, MachinePointerInfo(TrmpAddr),
9764 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009765
Owen Anderson825b72b2009-08-11 20:47:22 +00009766 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9767 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009768 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9769 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009770 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009771
9772 // Load the 'nest' parameter value into R10.
9773 // R10 is specified in X86CallingConv.td
9774 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9776 DAG.getConstant(10, MVT::i64));
9777 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009778 Addr, MachinePointerInfo(TrmpAddr, 10),
9779 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009780
Owen Anderson825b72b2009-08-11 20:47:22 +00009781 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9782 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009783 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9784 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009785 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009786
9787 // Jump to the nested function.
9788 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009789 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9790 DAG.getConstant(20, MVT::i64));
9791 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009792 Addr, MachinePointerInfo(TrmpAddr, 20),
9793 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009794
9795 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009796 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9797 DAG.getConstant(22, MVT::i64));
9798 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009799 MachinePointerInfo(TrmpAddr, 22),
9800 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009801
Duncan Sands4a544a72011-09-06 13:37:06 +00009802 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009803 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009804 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009805 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009806 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009807 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009808
9809 switch (CC) {
9810 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009811 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009812 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009813 case CallingConv::X86_StdCall: {
9814 // Pass 'nest' parameter in ECX.
9815 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009816 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009817
9818 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009819 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009820 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009821
Chris Lattner58d74912008-03-12 17:45:29 +00009822 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009823 unsigned InRegCount = 0;
9824 unsigned Idx = 1;
9825
9826 for (FunctionType::param_iterator I = FTy->param_begin(),
9827 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009828 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009829 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009830 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009831
9832 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009833 report_fatal_error("Nest register in use - reduce number of inreg"
9834 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009835 }
9836 }
9837 break;
9838 }
9839 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009840 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009841 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009842 // Pass 'nest' parameter in EAX.
9843 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009844 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009845 break;
9846 }
9847
Dan Gohman475871a2008-07-27 21:46:04 +00009848 SDValue OutChains[4];
9849 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009850
Owen Anderson825b72b2009-08-11 20:47:22 +00009851 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9852 DAG.getConstant(10, MVT::i32));
9853 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854
Chris Lattnera62fe662010-02-05 19:20:30 +00009855 // This is storing the opcode for MOV32ri.
9856 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009857 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009858 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009859 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009860 Trmp, MachinePointerInfo(TrmpAddr),
9861 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009862
Owen Anderson825b72b2009-08-11 20:47:22 +00009863 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9864 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009865 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9866 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009867 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009868
Chris Lattnera62fe662010-02-05 19:20:30 +00009869 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009870 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9871 DAG.getConstant(5, MVT::i32));
9872 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009873 MachinePointerInfo(TrmpAddr, 5),
9874 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009875
Owen Anderson825b72b2009-08-11 20:47:22 +00009876 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9877 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009878 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9879 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009880 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009881
Duncan Sands4a544a72011-09-06 13:37:06 +00009882 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009883 }
9884}
9885
Dan Gohmand858e902010-04-17 15:26:15 +00009886SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9887 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009888 /*
9889 The rounding mode is in bits 11:10 of FPSR, and has the following
9890 settings:
9891 00 Round to nearest
9892 01 Round to -inf
9893 10 Round to +inf
9894 11 Round to 0
9895
9896 FLT_ROUNDS, on the other hand, expects the following:
9897 -1 Undefined
9898 0 Round to 0
9899 1 Round to nearest
9900 2 Round to +inf
9901 3 Round to -inf
9902
9903 To perform the conversion, we do:
9904 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9905 */
9906
9907 MachineFunction &MF = DAG.getMachineFunction();
9908 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009909 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009910 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009911 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009912 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009913
9914 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009915 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009916 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009917
Michael J. Spencerec38de22010-10-10 22:04:20 +00009918
Chris Lattner2156b792010-09-22 01:11:26 +00009919 MachineMemOperand *MMO =
9920 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9921 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009922
Chris Lattner2156b792010-09-22 01:11:26 +00009923 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9924 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9925 DAG.getVTList(MVT::Other),
9926 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009927
9928 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009929 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009930 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009931
9932 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009933 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009934 DAG.getNode(ISD::SRL, DL, MVT::i16,
9935 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009936 CWD, DAG.getConstant(0x800, MVT::i16)),
9937 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009938 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009939 DAG.getNode(ISD::SRL, DL, MVT::i16,
9940 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009941 CWD, DAG.getConstant(0x400, MVT::i16)),
9942 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009943
Dan Gohman475871a2008-07-27 21:46:04 +00009944 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009945 DAG.getNode(ISD::AND, DL, MVT::i16,
9946 DAG.getNode(ISD::ADD, DL, MVT::i16,
9947 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009948 DAG.getConstant(1, MVT::i16)),
9949 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009950
9951
Duncan Sands83ec4b62008-06-06 12:08:01 +00009952 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009953 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009954}
9955
Dan Gohmand858e902010-04-17 15:26:15 +00009956SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009957 EVT VT = Op.getValueType();
9958 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009959 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009960 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009961
9962 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009963 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009964 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009965 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009966 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009967 }
Evan Cheng18efe262007-12-14 02:13:44 +00009968
Evan Cheng152804e2007-12-14 08:30:15 +00009969 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009970 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009971 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009972
9973 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009974 SDValue Ops[] = {
9975 Op,
9976 DAG.getConstant(NumBits+NumBits-1, OpVT),
9977 DAG.getConstant(X86::COND_E, MVT::i8),
9978 Op.getValue(1)
9979 };
9980 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009981
9982 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009983 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009984
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 if (VT == MVT::i8)
9986 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009987 return Op;
9988}
9989
Dan Gohmand858e902010-04-17 15:26:15 +00009990SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009991 EVT VT = Op.getValueType();
9992 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009993 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009994 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009995
9996 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 if (VT == MVT::i8) {
9998 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009999 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010000 }
Evan Cheng152804e2007-12-14 08:30:15 +000010001
10002 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010003 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010004 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010005
10006 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010007 SDValue Ops[] = {
10008 Op,
10009 DAG.getConstant(NumBits, OpVT),
10010 DAG.getConstant(X86::COND_E, MVT::i8),
10011 Op.getValue(1)
10012 };
10013 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010014
Owen Anderson825b72b2009-08-11 20:47:22 +000010015 if (VT == MVT::i8)
10016 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010017 return Op;
10018}
10019
Craig Topper13894fa2011-08-24 06:14:18 +000010020// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10021// ones, and then concatenate the result back.
10022static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010023 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010024
10025 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10026 "Unsupported value type for operation");
10027
10028 int NumElems = VT.getVectorNumElements();
10029 DebugLoc dl = Op.getDebugLoc();
10030 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10031 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10032
10033 // Extract the LHS vectors
10034 SDValue LHS = Op.getOperand(0);
10035 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10036 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10037
10038 // Extract the RHS vectors
10039 SDValue RHS = Op.getOperand(1);
10040 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10041 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10042
10043 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10044 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10045
10046 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10047 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10048 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10049}
10050
10051SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10052 assert(Op.getValueType().getSizeInBits() == 256 &&
10053 Op.getValueType().isInteger() &&
10054 "Only handle AVX 256-bit vector integer operation");
10055 return Lower256IntArith(Op, DAG);
10056}
10057
10058SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10059 assert(Op.getValueType().getSizeInBits() == 256 &&
10060 Op.getValueType().isInteger() &&
10061 "Only handle AVX 256-bit vector integer operation");
10062 return Lower256IntArith(Op, DAG);
10063}
10064
10065SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10066 EVT VT = Op.getValueType();
10067
10068 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010069 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010070 return Lower256IntArith(Op, DAG);
10071
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010072 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010073
Craig Topperaaa643c2011-11-09 07:28:55 +000010074 SDValue A = Op.getOperand(0);
10075 SDValue B = Op.getOperand(1);
10076
10077 if (VT == MVT::v4i64) {
10078 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10079
10080 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10081 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10082 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10083 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10084 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10085 //
10086 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10087 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10088 // return AloBlo + AloBhi + AhiBlo;
10089
10090 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10091 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10092 A, DAG.getConstant(32, MVT::i32));
10093 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10094 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10095 B, DAG.getConstant(32, MVT::i32));
10096 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10097 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10098 A, B);
10099 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10100 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10101 A, Bhi);
10102 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10103 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10104 Ahi, B);
10105 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10106 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10107 AloBhi, DAG.getConstant(32, MVT::i32));
10108 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10109 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10110 AhiBlo, DAG.getConstant(32, MVT::i32));
10111 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10112 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10113 return Res;
10114 }
10115
10116 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10117
Mon P Wangaf9b9522008-12-18 21:42:19 +000010118 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10119 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10120 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10121 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10122 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10123 //
10124 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10125 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10126 // return AloBlo + AloBhi + AhiBlo;
10127
Dale Johannesene4d209d2009-02-03 20:21:25 +000010128 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010129 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10130 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010131 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010132 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10133 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010134 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010135 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010136 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010137 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010138 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010139 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010140 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010141 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010142 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010143 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010144 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10145 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010146 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010147 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10148 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010149 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10150 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010151 return Res;
10152}
10153
Nadav Rotem43012222011-05-11 08:12:09 +000010154SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10155
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010156 EVT VT = Op.getValueType();
10157 DebugLoc dl = Op.getDebugLoc();
10158 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010159 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010160 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010161
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010162 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010163 return SDValue();
10164
Nadav Rotem43012222011-05-11 08:12:09 +000010165 // Optimize shl/srl/sra with constant shift amount.
10166 if (isSplatVector(Amt.getNode())) {
10167 SDValue SclrAmt = Amt->getOperand(0);
10168 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10169 uint64_t ShiftAmt = C->getZExtValue();
10170
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010171 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10172 // Make a large shift.
10173 SDValue SHL =
10174 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10175 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10176 R, DAG.getConstant(ShiftAmt, MVT::i32));
10177 // Zero out the rightmost bits.
10178 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10179 MVT::i8));
10180 return DAG.getNode(ISD::AND, dl, VT, SHL,
10181 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10182 }
10183
Nadav Rotem43012222011-05-11 08:12:09 +000010184 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10185 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10186 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10187 R, DAG.getConstant(ShiftAmt, MVT::i32));
10188
10189 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10190 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10191 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10192 R, DAG.getConstant(ShiftAmt, MVT::i32));
10193
10194 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10195 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10196 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10197 R, DAG.getConstant(ShiftAmt, MVT::i32));
10198
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010199 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10200 // Make a large shift.
10201 SDValue SRL =
10202 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10203 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10204 R, DAG.getConstant(ShiftAmt, MVT::i32));
10205 // Zero out the leftmost bits.
10206 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10207 MVT::i8));
10208 return DAG.getNode(ISD::AND, dl, VT, SRL,
10209 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10210 }
10211
Nadav Rotem43012222011-05-11 08:12:09 +000010212 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10213 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10214 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10215 R, DAG.getConstant(ShiftAmt, MVT::i32));
10216
10217 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10218 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10219 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10220 R, DAG.getConstant(ShiftAmt, MVT::i32));
10221
10222 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10223 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10224 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10225 R, DAG.getConstant(ShiftAmt, MVT::i32));
10226
10227 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10228 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10229 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10230 R, DAG.getConstant(ShiftAmt, MVT::i32));
10231
10232 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10233 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10234 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10235 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010236
10237 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10238 if (ShiftAmt == 7) {
10239 // R s>> 7 === R s< 0
10240 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10241 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10242 }
10243
10244 // R s>> a === ((R u>> a) ^ m) - m
10245 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10246 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10247 MVT::i8));
10248 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10249 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10250 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10251 return Res;
10252 }
Craig Topper46154eb2011-11-11 07:39:23 +000010253
Craig Topper0d86d462011-11-20 00:12:05 +000010254 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10255 if (Op.getOpcode() == ISD::SHL) {
10256 // Make a large shift.
10257 SDValue SHL =
10258 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10259 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10260 R, DAG.getConstant(ShiftAmt, MVT::i32));
10261 // Zero out the rightmost bits.
10262 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10263 MVT::i8));
10264 return DAG.getNode(ISD::AND, dl, VT, SHL,
10265 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010266 }
Craig Topper0d86d462011-11-20 00:12:05 +000010267 if (Op.getOpcode() == ISD::SRL) {
10268 // Make a large shift.
10269 SDValue SRL =
10270 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10271 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10272 R, DAG.getConstant(ShiftAmt, MVT::i32));
10273 // Zero out the leftmost bits.
10274 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10275 MVT::i8));
10276 return DAG.getNode(ISD::AND, dl, VT, SRL,
10277 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10278 }
10279 if (Op.getOpcode() == ISD::SRA) {
10280 if (ShiftAmt == 7) {
10281 // R s>> 7 === R s< 0
10282 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10283 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10284 }
10285
10286 // R s>> a === ((R u>> a) ^ m) - m
10287 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10288 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10289 MVT::i8));
10290 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10291 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10292 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10293 return Res;
10294 }
10295 }
Nadav Rotem43012222011-05-11 08:12:09 +000010296 }
10297 }
10298
10299 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010300 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010301 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10302 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10303 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10304
10305 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010306
Nate Begeman51409212010-07-28 00:21:48 +000010307 std::vector<Constant*> CV(4, CI);
10308 Constant *C = ConstantVector::get(CV);
10309 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10310 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010311 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010312 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010313
10314 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010315 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010316 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10317 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10318 }
Nadav Rotem43012222011-05-11 08:12:09 +000010319 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010320 // a = a << 5;
10321 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10322 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10323 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10324
10325 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10326 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10327
10328 std::vector<Constant*> CVM1(16, CM1);
10329 std::vector<Constant*> CVM2(16, CM2);
10330 Constant *C = ConstantVector::get(CVM1);
10331 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10332 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010333 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010334 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010335
10336 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10337 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10338 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10339 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10340 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010341 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010342 // a += a
10343 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010344
Nate Begeman51409212010-07-28 00:21:48 +000010345 C = ConstantVector::get(CVM2);
10346 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10347 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010348 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010349 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010350
Nate Begeman51409212010-07-28 00:21:48 +000010351 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10352 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10353 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10354 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10355 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010356 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010357 // a += a
10358 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010359
Nate Begeman51409212010-07-28 00:21:48 +000010360 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010361 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10362 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010363 return R;
10364 }
Craig Topper46154eb2011-11-11 07:39:23 +000010365
10366 // Decompose 256-bit shifts into smaller 128-bit shifts.
10367 if (VT.getSizeInBits() == 256) {
10368 int NumElems = VT.getVectorNumElements();
10369 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10370 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10371
10372 // Extract the two vectors
10373 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10374 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10375 DAG, dl);
10376
10377 // Recreate the shift amount vectors
10378 SDValue Amt1, Amt2;
10379 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10380 // Constant shift amount
10381 SmallVector<SDValue, 4> Amt1Csts;
10382 SmallVector<SDValue, 4> Amt2Csts;
10383 for (int i = 0; i < NumElems/2; ++i)
10384 Amt1Csts.push_back(Amt->getOperand(i));
10385 for (int i = NumElems/2; i < NumElems; ++i)
10386 Amt2Csts.push_back(Amt->getOperand(i));
10387
10388 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10389 &Amt1Csts[0], NumElems/2);
10390 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10391 &Amt2Csts[0], NumElems/2);
10392 } else {
10393 // Variable shift amount
10394 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10395 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10396 DAG, dl);
10397 }
10398
10399 // Issue new vector shifts for the smaller types
10400 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10401 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10402
10403 // Concatenate the result back
10404 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10405 }
10406
Nate Begeman51409212010-07-28 00:21:48 +000010407 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010408}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010409
Dan Gohmand858e902010-04-17 15:26:15 +000010410SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010411 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10412 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010413 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10414 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010415 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010416 SDValue LHS = N->getOperand(0);
10417 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010418 unsigned BaseOp = 0;
10419 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010420 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010421 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010422 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010423 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010424 // A subtract of one will be selected as a INC. Note that INC doesn't
10425 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010426 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10427 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010428 BaseOp = X86ISD::INC;
10429 Cond = X86::COND_O;
10430 break;
10431 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010432 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010433 Cond = X86::COND_O;
10434 break;
10435 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010436 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010437 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010438 break;
10439 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010440 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10441 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010442 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10443 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010444 BaseOp = X86ISD::DEC;
10445 Cond = X86::COND_O;
10446 break;
10447 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010448 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010449 Cond = X86::COND_O;
10450 break;
10451 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010452 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010453 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010454 break;
10455 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010456 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010457 Cond = X86::COND_O;
10458 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010459 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10460 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10461 MVT::i32);
10462 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010463
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010464 SDValue SetCC =
10465 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10466 DAG.getConstant(X86::COND_O, MVT::i32),
10467 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010468
Dan Gohman6e5fda22011-07-22 18:45:15 +000010469 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010470 }
Bill Wendling74c37652008-12-09 22:08:41 +000010471 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010472
Bill Wendling61edeb52008-12-02 01:06:39 +000010473 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010474 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010475 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010476
Bill Wendling61edeb52008-12-02 01:06:39 +000010477 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010478 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10479 DAG.getConstant(Cond, MVT::i32),
10480 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010481
Dan Gohman6e5fda22011-07-22 18:45:15 +000010482 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010483}
10484
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010485SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10486 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010487 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10488 EVT VT = Op.getValueType();
10489
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010490 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010491 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10492 ExtraVT.getScalarType().getSizeInBits();
10493 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10494
10495 unsigned SHLIntrinsicsID = 0;
10496 unsigned SRAIntrinsicsID = 0;
10497 switch (VT.getSimpleVT().SimpleTy) {
10498 default:
10499 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010500 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010501 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10502 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10503 break;
Craig Toppera124f942011-11-21 01:12:36 +000010504 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010505 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10506 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10507 break;
Craig Toppera124f942011-11-21 01:12:36 +000010508 case MVT::v8i32:
10509 case MVT::v16i16:
10510 if (!Subtarget->hasAVX())
10511 return SDValue();
10512 if (!Subtarget->hasAVX2()) {
10513 // needs to be split
10514 int NumElems = VT.getVectorNumElements();
10515 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10516 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10517
10518 // Extract the LHS vectors
10519 SDValue LHS = Op.getOperand(0);
10520 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10521 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10522
10523 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10524 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10525
10526 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10527 int ExtraNumElems = ExtraVT.getVectorNumElements();
10528 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10529 ExtraNumElems/2);
10530 SDValue Extra = DAG.getValueType(ExtraVT);
10531
10532 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10533 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10534
10535 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10536 }
10537 if (VT == MVT::v8i32) {
10538 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10539 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10540 } else {
10541 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10542 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10543 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010544 }
10545
10546 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10547 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010548 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010549
Nadav Rotema7934dd2011-10-10 19:31:45 +000010550 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10551 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10552 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010553 }
10554
10555 return SDValue();
10556}
10557
10558
Eric Christopher9a9d2752010-07-22 02:48:34 +000010559SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10560 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010561
Eric Christopher77ed1352011-07-08 00:04:56 +000010562 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10563 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010564 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010565 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010566 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010567 SDValue Ops[] = {
10568 DAG.getRegister(X86::ESP, MVT::i32), // Base
10569 DAG.getTargetConstant(1, MVT::i8), // Scale
10570 DAG.getRegister(0, MVT::i32), // Index
10571 DAG.getTargetConstant(0, MVT::i32), // Disp
10572 DAG.getRegister(0, MVT::i32), // Segment.
10573 Zero,
10574 Chain
10575 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010576 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010577 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10578 array_lengthof(Ops));
10579 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010580 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010581
Eric Christopher9a9d2752010-07-22 02:48:34 +000010582 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010583 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010584 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010585
Chris Lattner132929a2010-08-14 17:26:09 +000010586 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10587 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10588 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10589 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010590
Chris Lattner132929a2010-08-14 17:26:09 +000010591 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10592 if (!Op1 && !Op2 && !Op3 && Op4)
10593 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010594
Chris Lattner132929a2010-08-14 17:26:09 +000010595 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10596 if (Op1 && !Op2 && !Op3 && !Op4)
10597 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010598
10599 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010600 // (MFENCE)>;
10601 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010602}
10603
Eli Friedman14648462011-07-27 22:21:52 +000010604SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10605 SelectionDAG &DAG) const {
10606 DebugLoc dl = Op.getDebugLoc();
10607 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10608 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10609 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10610 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10611
10612 // The only fence that needs an instruction is a sequentially-consistent
10613 // cross-thread fence.
10614 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10615 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10616 // no-sse2). There isn't any reason to disable it if the target processor
10617 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010618 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010619 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10620
10621 SDValue Chain = Op.getOperand(0);
10622 SDValue Zero = DAG.getConstant(0, MVT::i32);
10623 SDValue Ops[] = {
10624 DAG.getRegister(X86::ESP, MVT::i32), // Base
10625 DAG.getTargetConstant(1, MVT::i8), // Scale
10626 DAG.getRegister(0, MVT::i32), // Index
10627 DAG.getTargetConstant(0, MVT::i32), // Disp
10628 DAG.getRegister(0, MVT::i32), // Segment.
10629 Zero,
10630 Chain
10631 };
10632 SDNode *Res =
10633 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10634 array_lengthof(Ops));
10635 return SDValue(Res, 0);
10636 }
10637
10638 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10639 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10640}
10641
10642
Dan Gohmand858e902010-04-17 15:26:15 +000010643SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010644 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010645 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010646 unsigned Reg = 0;
10647 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010648 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010649 default:
10650 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010651 case MVT::i8: Reg = X86::AL; size = 1; break;
10652 case MVT::i16: Reg = X86::AX; size = 2; break;
10653 case MVT::i32: Reg = X86::EAX; size = 4; break;
10654 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010655 assert(Subtarget->is64Bit() && "Node not type legal!");
10656 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010657 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010658 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010659 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010660 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010661 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010662 Op.getOperand(1),
10663 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010664 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010665 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010666 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010667 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10668 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10669 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010670 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010671 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010672 return cpOut;
10673}
10674
Duncan Sands1607f052008-12-01 11:39:25 +000010675SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010676 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010677 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010678 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010679 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010680 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010681 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010682 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10683 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010684 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010685 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10686 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010687 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010688 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010689 rdx.getValue(1)
10690 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010691 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010692}
10693
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010694SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010695 SelectionDAG &DAG) const {
10696 EVT SrcVT = Op.getOperand(0).getValueType();
10697 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010698 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010699 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010700 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010701 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010702 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010703 // i64 <=> MMX conversions are Legal.
10704 if (SrcVT==MVT::i64 && DstVT.isVector())
10705 return Op;
10706 if (DstVT==MVT::i64 && SrcVT.isVector())
10707 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010708 // MMX <=> MMX conversions are Legal.
10709 if (SrcVT.isVector() && DstVT.isVector())
10710 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010711 // All other conversions need to be expanded.
10712 return SDValue();
10713}
Chris Lattner5b856542010-12-20 00:59:46 +000010714
Dan Gohmand858e902010-04-17 15:26:15 +000010715SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010716 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010717 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010718 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010719 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010720 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010721 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010722 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010723 Node->getOperand(0),
10724 Node->getOperand(1), negOp,
10725 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010726 cast<AtomicSDNode>(Node)->getAlignment(),
10727 cast<AtomicSDNode>(Node)->getOrdering(),
10728 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010729}
10730
Eli Friedman327236c2011-08-24 20:50:09 +000010731static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10732 SDNode *Node = Op.getNode();
10733 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010734 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010735
10736 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010737 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10738 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10739 // (The only way to get a 16-byte store is cmpxchg16b)
10740 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10741 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10742 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010743 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10744 cast<AtomicSDNode>(Node)->getMemoryVT(),
10745 Node->getOperand(0),
10746 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010747 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010748 cast<AtomicSDNode>(Node)->getOrdering(),
10749 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010750 return Swap.getValue(1);
10751 }
10752 // Other atomic stores have a simple pattern.
10753 return Op;
10754}
10755
Chris Lattner5b856542010-12-20 00:59:46 +000010756static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10757 EVT VT = Op.getNode()->getValueType(0);
10758
10759 // Let legalize expand this if it isn't a legal type yet.
10760 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10761 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010762
Chris Lattner5b856542010-12-20 00:59:46 +000010763 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010764
Chris Lattner5b856542010-12-20 00:59:46 +000010765 unsigned Opc;
10766 bool ExtraOp = false;
10767 switch (Op.getOpcode()) {
10768 default: assert(0 && "Invalid code");
10769 case ISD::ADDC: Opc = X86ISD::ADD; break;
10770 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10771 case ISD::SUBC: Opc = X86ISD::SUB; break;
10772 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10773 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010774
Chris Lattner5b856542010-12-20 00:59:46 +000010775 if (!ExtraOp)
10776 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10777 Op.getOperand(1));
10778 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10779 Op.getOperand(1), Op.getOperand(2));
10780}
10781
Evan Cheng0db9fe62006-04-25 20:13:52 +000010782/// LowerOperation - Provide custom lowering hooks for some operations.
10783///
Dan Gohmand858e902010-04-17 15:26:15 +000010784SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010785 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010786 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010787 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010788 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010789 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010790 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10791 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010792 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010793 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010794 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010795 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10796 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10797 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010798 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010799 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010800 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10801 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10802 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010803 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010804 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010805 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010806 case ISD::SHL_PARTS:
10807 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010808 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010809 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010810 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010811 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010812 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010813 case ISD::FABS: return LowerFABS(Op, DAG);
10814 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010815 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010816 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010817 case ISD::SETCC: return LowerSETCC(Op, DAG);
10818 case ISD::SELECT: return LowerSELECT(Op, DAG);
10819 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010820 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010821 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010822 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010823 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010824 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010825 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10826 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010827 case ISD::FRAME_TO_ARGS_OFFSET:
10828 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010829 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010830 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010831 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10832 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010833 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010834 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10835 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010836 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010837 case ISD::SRA:
10838 case ISD::SRL:
10839 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010840 case ISD::SADDO:
10841 case ISD::UADDO:
10842 case ISD::SSUBO:
10843 case ISD::USUBO:
10844 case ISD::SMULO:
10845 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010846 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010847 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010848 case ISD::ADDC:
10849 case ISD::ADDE:
10850 case ISD::SUBC:
10851 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010852 case ISD::ADD: return LowerADD(Op, DAG);
10853 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010854 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010855}
10856
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010857static void ReplaceATOMIC_LOAD(SDNode *Node,
10858 SmallVectorImpl<SDValue> &Results,
10859 SelectionDAG &DAG) {
10860 DebugLoc dl = Node->getDebugLoc();
10861 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10862
10863 // Convert wide load -> cmpxchg8b/cmpxchg16b
10864 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10865 // (The only way to get a 16-byte load is cmpxchg16b)
10866 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010867 SDValue Zero = DAG.getConstant(0, VT);
10868 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010869 Node->getOperand(0),
10870 Node->getOperand(1), Zero, Zero,
10871 cast<AtomicSDNode>(Node)->getMemOperand(),
10872 cast<AtomicSDNode>(Node)->getOrdering(),
10873 cast<AtomicSDNode>(Node)->getSynchScope());
10874 Results.push_back(Swap.getValue(0));
10875 Results.push_back(Swap.getValue(1));
10876}
10877
Duncan Sands1607f052008-12-01 11:39:25 +000010878void X86TargetLowering::
10879ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010880 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010881 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010882 assert (Node->getValueType(0) == MVT::i64 &&
10883 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010884
10885 SDValue Chain = Node->getOperand(0);
10886 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010887 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010888 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010889 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010890 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010891 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010892 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010893 SDValue Result =
10894 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10895 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010896 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010897 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010898 Results.push_back(Result.getValue(2));
10899}
10900
Duncan Sands126d9072008-07-04 11:47:58 +000010901/// ReplaceNodeResults - Replace a node with an illegal result type
10902/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010903void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10904 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010905 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010906 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010907 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010908 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010909 assert(false && "Do not know how to custom type legalize this operation!");
10910 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010911 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010912 case ISD::ADDC:
10913 case ISD::ADDE:
10914 case ISD::SUBC:
10915 case ISD::SUBE:
10916 // We don't want to expand or promote these.
10917 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010918 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010919 std::pair<SDValue,SDValue> Vals =
10920 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010921 SDValue FIST = Vals.first, StackSlot = Vals.second;
10922 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010923 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010924 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010925 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010926 MachinePointerInfo(),
10927 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010928 }
10929 return;
10930 }
10931 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010932 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010933 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010934 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010935 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010936 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010937 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010938 eax.getValue(2));
10939 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10940 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010941 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010942 Results.push_back(edx.getValue(1));
10943 return;
10944 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010945 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010946 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010947 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010948 bool Regs64bit = T == MVT::i128;
10949 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010950 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010951 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10952 DAG.getConstant(0, HalfT));
10953 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10954 DAG.getConstant(1, HalfT));
10955 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10956 Regs64bit ? X86::RAX : X86::EAX,
10957 cpInL, SDValue());
10958 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10959 Regs64bit ? X86::RDX : X86::EDX,
10960 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010961 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010962 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10963 DAG.getConstant(0, HalfT));
10964 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10965 DAG.getConstant(1, HalfT));
10966 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10967 Regs64bit ? X86::RBX : X86::EBX,
10968 swapInL, cpInH.getValue(1));
10969 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10970 Regs64bit ? X86::RCX : X86::ECX,
10971 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010972 SDValue Ops[] = { swapInH.getValue(0),
10973 N->getOperand(1),
10974 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010975 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010976 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010977 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10978 X86ISD::LCMPXCHG8_DAG;
10979 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010980 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010981 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10982 Regs64bit ? X86::RAX : X86::EAX,
10983 HalfT, Result.getValue(1));
10984 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10985 Regs64bit ? X86::RDX : X86::EDX,
10986 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010987 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010988 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010989 Results.push_back(cpOutH.getValue(1));
10990 return;
10991 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010992 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010993 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10994 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010995 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010996 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10997 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010998 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010999 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11000 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011001 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011002 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11003 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011004 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011005 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11006 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011007 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011008 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11009 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011010 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011011 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11012 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011013 case ISD::ATOMIC_LOAD:
11014 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011015 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011016}
11017
Evan Cheng72261582005-12-20 06:22:03 +000011018const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11019 switch (Opcode) {
11020 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011021 case X86ISD::BSF: return "X86ISD::BSF";
11022 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011023 case X86ISD::SHLD: return "X86ISD::SHLD";
11024 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011025 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011026 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011027 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011028 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011029 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011030 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011031 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11032 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11033 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011034 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011035 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011036 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011037 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011038 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011039 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011040 case X86ISD::COMI: return "X86ISD::COMI";
11041 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011042 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011043 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011044 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11045 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011046 case X86ISD::CMOV: return "X86ISD::CMOV";
11047 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011048 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011049 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11050 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011051 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011052 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011053 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011054 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011055 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011056 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11057 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011058 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011059 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011060 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011061 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011062 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11063 case X86ISD::FHADD: return "X86ISD::FHADD";
11064 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011065 case X86ISD::FMAX: return "X86ISD::FMAX";
11066 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011067 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11068 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011069 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011070 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011071 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011072 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011073 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011074 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11075 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011076 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11077 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11078 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11079 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11080 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11081 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011082 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11083 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011084 case X86ISD::VSHL: return "X86ISD::VSHL";
11085 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011086 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11087 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11088 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11089 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11090 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11091 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11092 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11093 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11094 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11095 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011096 case X86ISD::ADD: return "X86ISD::ADD";
11097 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011098 case X86ISD::ADC: return "X86ISD::ADC";
11099 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011100 case X86ISD::SMUL: return "X86ISD::SMUL";
11101 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011102 case X86ISD::INC: return "X86ISD::INC";
11103 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011104 case X86ISD::OR: return "X86ISD::OR";
11105 case X86ISD::XOR: return "X86ISD::XOR";
11106 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011107 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011108 case X86ISD::BLSI: return "X86ISD::BLSI";
11109 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11110 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011111 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011112 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011113 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011114 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11115 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11116 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11117 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11118 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11119 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11120 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11121 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11122 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011123 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011124 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011125 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011126 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11127 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011128 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11129 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11130 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11131 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11132 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11133 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11134 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper06cb6802011-11-26 20:47:44 +000011135 case X86ISD::UNPCKLP: return "X86ISD::UNPCKLP";
11136 case X86ISD::UNPCKHP: return "X86ISD::UNPCKHP";
11137 case X86ISD::PUNPCKL: return "X86ISD::PUNPCKL";
11138 case X86ISD::PUNPCKH: return "X86ISD::PUNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011139 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011140 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011141 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011142 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011143 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011144 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011145 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011146 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011147 }
11148}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011149
Chris Lattnerc9addb72007-03-30 23:15:24 +000011150// isLegalAddressingMode - Return true if the addressing mode represented
11151// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011152bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011153 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011154 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011155 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011156 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011157
Chris Lattnerc9addb72007-03-30 23:15:24 +000011158 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011159 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011160 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011161
Chris Lattnerc9addb72007-03-30 23:15:24 +000011162 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011163 unsigned GVFlags =
11164 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011165
Chris Lattnerdfed4132009-07-10 07:38:24 +000011166 // If a reference to this global requires an extra load, we can't fold it.
11167 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011168 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011169
Chris Lattnerdfed4132009-07-10 07:38:24 +000011170 // If BaseGV requires a register for the PIC base, we cannot also have a
11171 // BaseReg specified.
11172 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011173 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011174
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011175 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011176 if ((M != CodeModel::Small || R != Reloc::Static) &&
11177 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011178 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011179 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011180
Chris Lattnerc9addb72007-03-30 23:15:24 +000011181 switch (AM.Scale) {
11182 case 0:
11183 case 1:
11184 case 2:
11185 case 4:
11186 case 8:
11187 // These scales always work.
11188 break;
11189 case 3:
11190 case 5:
11191 case 9:
11192 // These scales are formed with basereg+scalereg. Only accept if there is
11193 // no basereg yet.
11194 if (AM.HasBaseReg)
11195 return false;
11196 break;
11197 default: // Other stuff never works.
11198 return false;
11199 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011200
Chris Lattnerc9addb72007-03-30 23:15:24 +000011201 return true;
11202}
11203
11204
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011205bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011206 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011207 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011208 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11209 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011210 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011211 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011212 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011213}
11214
Owen Andersone50ed302009-08-10 22:56:29 +000011215bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011216 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011217 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011218 unsigned NumBits1 = VT1.getSizeInBits();
11219 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011220 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011221 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011222 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011223}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011224
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011225bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011226 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011227 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011228}
11229
Owen Andersone50ed302009-08-10 22:56:29 +000011230bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011231 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011232 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011233}
11234
Owen Andersone50ed302009-08-10 22:56:29 +000011235bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011236 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011237 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011238}
11239
Evan Cheng60c07e12006-07-05 22:17:51 +000011240/// isShuffleMaskLegal - Targets can use this to indicate that they only
11241/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11242/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11243/// are assumed to be legal.
11244bool
Eric Christopherfd179292009-08-27 18:07:15 +000011245X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011246 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011247 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011248 if (VT.getSizeInBits() == 64)
Craig Topperc0d82852011-11-22 00:44:41 +000011249 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011250
Nate Begemana09008b2009-10-19 02:17:23 +000011251 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011252 return (VT.getVectorNumElements() == 2 ||
11253 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11254 isMOVLMask(M, VT) ||
11255 isSHUFPMask(M, VT) ||
11256 isPSHUFDMask(M, VT) ||
11257 isPSHUFHWMask(M, VT) ||
11258 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011259 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011260 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11261 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011262 isUNPCKL_v_undef_Mask(M, VT) ||
11263 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011264}
11265
Dan Gohman7d8143f2008-04-09 20:09:42 +000011266bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011267X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011268 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011269 unsigned NumElts = VT.getVectorNumElements();
11270 // FIXME: This collection of masks seems suspect.
11271 if (NumElts == 2)
11272 return true;
11273 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11274 return (isMOVLMask(Mask, VT) ||
11275 isCommutedMOVLMask(Mask, VT, true) ||
11276 isSHUFPMask(Mask, VT) ||
11277 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011278 }
11279 return false;
11280}
11281
11282//===----------------------------------------------------------------------===//
11283// X86 Scheduler Hooks
11284//===----------------------------------------------------------------------===//
11285
Mon P Wang63307c32008-05-05 19:05:59 +000011286// private utility function
11287MachineBasicBlock *
11288X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11289 MachineBasicBlock *MBB,
11290 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011291 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011292 unsigned LoadOpc,
11293 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011294 unsigned notOpc,
11295 unsigned EAXreg,
11296 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011297 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011298 // For the atomic bitwise operator, we generate
11299 // thisMBB:
11300 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011301 // ld t1 = [bitinstr.addr]
11302 // op t2 = t1, [bitinstr.val]
11303 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011304 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11305 // bz newMBB
11306 // fallthrough -->nextMBB
11307 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11308 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011309 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011310 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011311
Mon P Wang63307c32008-05-05 19:05:59 +000011312 /// First build the CFG
11313 MachineFunction *F = MBB->getParent();
11314 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011315 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11316 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11317 F->insert(MBBIter, newMBB);
11318 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011319
Dan Gohman14152b42010-07-06 20:24:04 +000011320 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11321 nextMBB->splice(nextMBB->begin(), thisMBB,
11322 llvm::next(MachineBasicBlock::iterator(bInstr)),
11323 thisMBB->end());
11324 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011325
Mon P Wang63307c32008-05-05 19:05:59 +000011326 // Update thisMBB to fall through to newMBB
11327 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011328
Mon P Wang63307c32008-05-05 19:05:59 +000011329 // newMBB jumps to itself and fall through to nextMBB
11330 newMBB->addSuccessor(nextMBB);
11331 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011332
Mon P Wang63307c32008-05-05 19:05:59 +000011333 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011334 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011335 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011336 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011337 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011338 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011339 int numArgs = bInstr->getNumOperands() - 1;
11340 for (int i=0; i < numArgs; ++i)
11341 argOpers[i] = &bInstr->getOperand(i+1);
11342
11343 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011344 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011345 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011346
Dale Johannesen140be2d2008-08-19 18:47:28 +000011347 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011348 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011349 for (int i=0; i <= lastAddrIndx; ++i)
11350 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011351
Dale Johannesen140be2d2008-08-19 18:47:28 +000011352 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011353 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011354 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011355 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011356 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011357 tt = t1;
11358
Dale Johannesen140be2d2008-08-19 18:47:28 +000011359 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011360 assert((argOpers[valArgIndx]->isReg() ||
11361 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011362 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011363 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011364 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011365 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011366 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011367 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011368 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011369
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011370 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011371 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011372
Dale Johannesene4d209d2009-02-03 20:21:25 +000011373 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011374 for (int i=0; i <= lastAddrIndx; ++i)
11375 (*MIB).addOperand(*argOpers[i]);
11376 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011377 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011378 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11379 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011380
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011381 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011382 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011383
Mon P Wang63307c32008-05-05 19:05:59 +000011384 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011385 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011386
Dan Gohman14152b42010-07-06 20:24:04 +000011387 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011388 return nextMBB;
11389}
11390
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011391// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011392MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011393X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11394 MachineBasicBlock *MBB,
11395 unsigned regOpcL,
11396 unsigned regOpcH,
11397 unsigned immOpcL,
11398 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011399 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011400 // For the atomic bitwise operator, we generate
11401 // thisMBB (instructions are in pairs, except cmpxchg8b)
11402 // ld t1,t2 = [bitinstr.addr]
11403 // newMBB:
11404 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11405 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011406 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011407 // mov ECX, EBX <- t5, t6
11408 // mov EAX, EDX <- t1, t2
11409 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11410 // mov t3, t4 <- EAX, EDX
11411 // bz newMBB
11412 // result in out1, out2
11413 // fallthrough -->nextMBB
11414
11415 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11416 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011417 const unsigned NotOpc = X86::NOT32r;
11418 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11419 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11420 MachineFunction::iterator MBBIter = MBB;
11421 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011422
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011423 /// First build the CFG
11424 MachineFunction *F = MBB->getParent();
11425 MachineBasicBlock *thisMBB = MBB;
11426 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11427 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11428 F->insert(MBBIter, newMBB);
11429 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011430
Dan Gohman14152b42010-07-06 20:24:04 +000011431 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11432 nextMBB->splice(nextMBB->begin(), thisMBB,
11433 llvm::next(MachineBasicBlock::iterator(bInstr)),
11434 thisMBB->end());
11435 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011436
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011437 // Update thisMBB to fall through to newMBB
11438 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011439
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011440 // newMBB jumps to itself and fall through to nextMBB
11441 newMBB->addSuccessor(nextMBB);
11442 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011443
Dale Johannesene4d209d2009-02-03 20:21:25 +000011444 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 // Insert instructions into newMBB based on incoming instruction
11446 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011447 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011448 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011449 MachineOperand& dest1Oper = bInstr->getOperand(0);
11450 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011451 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11452 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011453 argOpers[i] = &bInstr->getOperand(i+2);
11454
Dan Gohman71ea4e52010-05-14 21:01:44 +000011455 // We use some of the operands multiple times, so conservatively just
11456 // clear any kill flags that might be present.
11457 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11458 argOpers[i]->setIsKill(false);
11459 }
11460
Evan Chengad5b52f2010-01-08 19:14:57 +000011461 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011462 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011463
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011464 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011465 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 for (int i=0; i <= lastAddrIndx; ++i)
11467 (*MIB).addOperand(*argOpers[i]);
11468 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011469 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011470 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011471 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011472 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011473 MachineOperand newOp3 = *(argOpers[3]);
11474 if (newOp3.isImm())
11475 newOp3.setImm(newOp3.getImm()+4);
11476 else
11477 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011478 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011479 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011480
11481 // t3/4 are defined later, at the bottom of the loop
11482 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11483 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011484 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011485 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011486 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11488
Evan Cheng306b4ca2010-01-08 23:41:50 +000011489 // The subsequent operations should be using the destination registers of
11490 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011491 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011492 t1 = F->getRegInfo().createVirtualRegister(RC);
11493 t2 = F->getRegInfo().createVirtualRegister(RC);
11494 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11495 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011496 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011497 t1 = dest1Oper.getReg();
11498 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011499 }
11500
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011501 int valArgIndx = lastAddrIndx + 1;
11502 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011503 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011504 "invalid operand");
11505 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11506 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011507 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011508 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011510 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011511 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011512 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011513 (*MIB).addOperand(*argOpers[valArgIndx]);
11514 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011515 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011516 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011517 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011518 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011519 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011520 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011521 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011522 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011523 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011524 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011525
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011526 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011527 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011528 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011529 MIB.addReg(t2);
11530
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011531 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011532 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011533 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011534 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011535
Dale Johannesene4d209d2009-02-03 20:21:25 +000011536 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 for (int i=0; i <= lastAddrIndx; ++i)
11538 (*MIB).addOperand(*argOpers[i]);
11539
11540 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011541 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11542 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011543
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011544 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011545 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011546 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011547 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011548
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011549 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011550 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011551
Dan Gohman14152b42010-07-06 20:24:04 +000011552 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011553 return nextMBB;
11554}
11555
11556// private utility function
11557MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011558X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11559 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011560 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011561 // For the atomic min/max operator, we generate
11562 // thisMBB:
11563 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011564 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011565 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011566 // cmp t1, t2
11567 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011568 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011569 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11570 // bz newMBB
11571 // fallthrough -->nextMBB
11572 //
11573 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11574 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011575 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011576 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011577
Mon P Wang63307c32008-05-05 19:05:59 +000011578 /// First build the CFG
11579 MachineFunction *F = MBB->getParent();
11580 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011581 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11582 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11583 F->insert(MBBIter, newMBB);
11584 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011585
Dan Gohman14152b42010-07-06 20:24:04 +000011586 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11587 nextMBB->splice(nextMBB->begin(), thisMBB,
11588 llvm::next(MachineBasicBlock::iterator(mInstr)),
11589 thisMBB->end());
11590 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011591
Mon P Wang63307c32008-05-05 19:05:59 +000011592 // Update thisMBB to fall through to newMBB
11593 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011594
Mon P Wang63307c32008-05-05 19:05:59 +000011595 // newMBB jumps to newMBB and fall through to nextMBB
11596 newMBB->addSuccessor(nextMBB);
11597 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011598
Dale Johannesene4d209d2009-02-03 20:21:25 +000011599 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011600 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011601 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011602 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011603 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011604 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011605 int numArgs = mInstr->getNumOperands() - 1;
11606 for (int i=0; i < numArgs; ++i)
11607 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011608
Mon P Wang63307c32008-05-05 19:05:59 +000011609 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011610 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011611 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011612
Mon P Wangab3e7472008-05-05 22:56:23 +000011613 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011614 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011615 for (int i=0; i <= lastAddrIndx; ++i)
11616 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011617
Mon P Wang63307c32008-05-05 19:05:59 +000011618 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011619 assert((argOpers[valArgIndx]->isReg() ||
11620 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011621 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011622
11623 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011624 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011625 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011626 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011627 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011628 (*MIB).addOperand(*argOpers[valArgIndx]);
11629
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011630 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011631 MIB.addReg(t1);
11632
Dale Johannesene4d209d2009-02-03 20:21:25 +000011633 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011634 MIB.addReg(t1);
11635 MIB.addReg(t2);
11636
11637 // Generate movc
11638 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011639 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011640 MIB.addReg(t2);
11641 MIB.addReg(t1);
11642
11643 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011644 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011645 for (int i=0; i <= lastAddrIndx; ++i)
11646 (*MIB).addOperand(*argOpers[i]);
11647 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011648 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011649 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11650 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011651
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011652 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011653 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011654
Mon P Wang63307c32008-05-05 19:05:59 +000011655 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011656 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011657
Dan Gohman14152b42010-07-06 20:24:04 +000011658 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011659 return nextMBB;
11660}
11661
Eric Christopherf83a5de2009-08-27 18:08:16 +000011662// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011663// or XMM0_V32I8 in AVX all of this code can be replaced with that
11664// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011665MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011666X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011667 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011668 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011669 "Target must have SSE4.2 or AVX features enabled");
11670
Eric Christopherb120ab42009-08-18 22:50:32 +000011671 DebugLoc dl = MI->getDebugLoc();
11672 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011673 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011674 if (!Subtarget->hasAVX()) {
11675 if (memArg)
11676 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11677 else
11678 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11679 } else {
11680 if (memArg)
11681 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11682 else
11683 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11684 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011685
Eric Christopher41c902f2010-11-30 08:20:21 +000011686 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011687 for (unsigned i = 0; i < numArgs; ++i) {
11688 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011689 if (!(Op.isReg() && Op.isImplicit()))
11690 MIB.addOperand(Op);
11691 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011692 BuildMI(*BB, MI, dl,
11693 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11694 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011695 .addReg(X86::XMM0);
11696
Dan Gohman14152b42010-07-06 20:24:04 +000011697 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011698 return BB;
11699}
11700
11701MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011702X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011703 DebugLoc dl = MI->getDebugLoc();
11704 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011705
Eric Christopher228232b2010-11-30 07:20:12 +000011706 // Address into RAX/EAX, other two args into ECX, EDX.
11707 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11708 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11709 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11710 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011711 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011712
Eric Christopher228232b2010-11-30 07:20:12 +000011713 unsigned ValOps = X86::AddrNumOperands;
11714 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11715 .addReg(MI->getOperand(ValOps).getReg());
11716 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11717 .addReg(MI->getOperand(ValOps+1).getReg());
11718
11719 // The instruction doesn't actually take any operands though.
11720 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011721
Eric Christopher228232b2010-11-30 07:20:12 +000011722 MI->eraseFromParent(); // The pseudo is gone now.
11723 return BB;
11724}
11725
11726MachineBasicBlock *
11727X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011728 DebugLoc dl = MI->getDebugLoc();
11729 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011730
Eric Christopher228232b2010-11-30 07:20:12 +000011731 // First arg in ECX, the second in EAX.
11732 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11733 .addReg(MI->getOperand(0).getReg());
11734 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11735 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011736
Eric Christopher228232b2010-11-30 07:20:12 +000011737 // The instruction doesn't actually take any operands though.
11738 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011739
Eric Christopher228232b2010-11-30 07:20:12 +000011740 MI->eraseFromParent(); // The pseudo is gone now.
11741 return BB;
11742}
11743
11744MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011745X86TargetLowering::EmitVAARG64WithCustomInserter(
11746 MachineInstr *MI,
11747 MachineBasicBlock *MBB) const {
11748 // Emit va_arg instruction on X86-64.
11749
11750 // Operands to this pseudo-instruction:
11751 // 0 ) Output : destination address (reg)
11752 // 1-5) Input : va_list address (addr, i64mem)
11753 // 6 ) ArgSize : Size (in bytes) of vararg type
11754 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11755 // 8 ) Align : Alignment of type
11756 // 9 ) EFLAGS (implicit-def)
11757
11758 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11759 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11760
11761 unsigned DestReg = MI->getOperand(0).getReg();
11762 MachineOperand &Base = MI->getOperand(1);
11763 MachineOperand &Scale = MI->getOperand(2);
11764 MachineOperand &Index = MI->getOperand(3);
11765 MachineOperand &Disp = MI->getOperand(4);
11766 MachineOperand &Segment = MI->getOperand(5);
11767 unsigned ArgSize = MI->getOperand(6).getImm();
11768 unsigned ArgMode = MI->getOperand(7).getImm();
11769 unsigned Align = MI->getOperand(8).getImm();
11770
11771 // Memory Reference
11772 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11773 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11774 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11775
11776 // Machine Information
11777 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11778 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11779 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11780 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11781 DebugLoc DL = MI->getDebugLoc();
11782
11783 // struct va_list {
11784 // i32 gp_offset
11785 // i32 fp_offset
11786 // i64 overflow_area (address)
11787 // i64 reg_save_area (address)
11788 // }
11789 // sizeof(va_list) = 24
11790 // alignment(va_list) = 8
11791
11792 unsigned TotalNumIntRegs = 6;
11793 unsigned TotalNumXMMRegs = 8;
11794 bool UseGPOffset = (ArgMode == 1);
11795 bool UseFPOffset = (ArgMode == 2);
11796 unsigned MaxOffset = TotalNumIntRegs * 8 +
11797 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11798
11799 /* Align ArgSize to a multiple of 8 */
11800 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11801 bool NeedsAlign = (Align > 8);
11802
11803 MachineBasicBlock *thisMBB = MBB;
11804 MachineBasicBlock *overflowMBB;
11805 MachineBasicBlock *offsetMBB;
11806 MachineBasicBlock *endMBB;
11807
11808 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11809 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11810 unsigned OffsetReg = 0;
11811
11812 if (!UseGPOffset && !UseFPOffset) {
11813 // If we only pull from the overflow region, we don't create a branch.
11814 // We don't need to alter control flow.
11815 OffsetDestReg = 0; // unused
11816 OverflowDestReg = DestReg;
11817
11818 offsetMBB = NULL;
11819 overflowMBB = thisMBB;
11820 endMBB = thisMBB;
11821 } else {
11822 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11823 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11824 // If not, pull from overflow_area. (branch to overflowMBB)
11825 //
11826 // thisMBB
11827 // | .
11828 // | .
11829 // offsetMBB overflowMBB
11830 // | .
11831 // | .
11832 // endMBB
11833
11834 // Registers for the PHI in endMBB
11835 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11836 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11837
11838 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11839 MachineFunction *MF = MBB->getParent();
11840 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11841 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11842 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11843
11844 MachineFunction::iterator MBBIter = MBB;
11845 ++MBBIter;
11846
11847 // Insert the new basic blocks
11848 MF->insert(MBBIter, offsetMBB);
11849 MF->insert(MBBIter, overflowMBB);
11850 MF->insert(MBBIter, endMBB);
11851
11852 // Transfer the remainder of MBB and its successor edges to endMBB.
11853 endMBB->splice(endMBB->begin(), thisMBB,
11854 llvm::next(MachineBasicBlock::iterator(MI)),
11855 thisMBB->end());
11856 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11857
11858 // Make offsetMBB and overflowMBB successors of thisMBB
11859 thisMBB->addSuccessor(offsetMBB);
11860 thisMBB->addSuccessor(overflowMBB);
11861
11862 // endMBB is a successor of both offsetMBB and overflowMBB
11863 offsetMBB->addSuccessor(endMBB);
11864 overflowMBB->addSuccessor(endMBB);
11865
11866 // Load the offset value into a register
11867 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11868 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11869 .addOperand(Base)
11870 .addOperand(Scale)
11871 .addOperand(Index)
11872 .addDisp(Disp, UseFPOffset ? 4 : 0)
11873 .addOperand(Segment)
11874 .setMemRefs(MMOBegin, MMOEnd);
11875
11876 // Check if there is enough room left to pull this argument.
11877 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11878 .addReg(OffsetReg)
11879 .addImm(MaxOffset + 8 - ArgSizeA8);
11880
11881 // Branch to "overflowMBB" if offset >= max
11882 // Fall through to "offsetMBB" otherwise
11883 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11884 .addMBB(overflowMBB);
11885 }
11886
11887 // In offsetMBB, emit code to use the reg_save_area.
11888 if (offsetMBB) {
11889 assert(OffsetReg != 0);
11890
11891 // Read the reg_save_area address.
11892 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11893 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11894 .addOperand(Base)
11895 .addOperand(Scale)
11896 .addOperand(Index)
11897 .addDisp(Disp, 16)
11898 .addOperand(Segment)
11899 .setMemRefs(MMOBegin, MMOEnd);
11900
11901 // Zero-extend the offset
11902 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11903 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11904 .addImm(0)
11905 .addReg(OffsetReg)
11906 .addImm(X86::sub_32bit);
11907
11908 // Add the offset to the reg_save_area to get the final address.
11909 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11910 .addReg(OffsetReg64)
11911 .addReg(RegSaveReg);
11912
11913 // Compute the offset for the next argument
11914 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11915 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11916 .addReg(OffsetReg)
11917 .addImm(UseFPOffset ? 16 : 8);
11918
11919 // Store it back into the va_list.
11920 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11921 .addOperand(Base)
11922 .addOperand(Scale)
11923 .addOperand(Index)
11924 .addDisp(Disp, UseFPOffset ? 4 : 0)
11925 .addOperand(Segment)
11926 .addReg(NextOffsetReg)
11927 .setMemRefs(MMOBegin, MMOEnd);
11928
11929 // Jump to endMBB
11930 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11931 .addMBB(endMBB);
11932 }
11933
11934 //
11935 // Emit code to use overflow area
11936 //
11937
11938 // Load the overflow_area address into a register.
11939 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11940 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11941 .addOperand(Base)
11942 .addOperand(Scale)
11943 .addOperand(Index)
11944 .addDisp(Disp, 8)
11945 .addOperand(Segment)
11946 .setMemRefs(MMOBegin, MMOEnd);
11947
11948 // If we need to align it, do so. Otherwise, just copy the address
11949 // to OverflowDestReg.
11950 if (NeedsAlign) {
11951 // Align the overflow address
11952 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11953 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11954
11955 // aligned_addr = (addr + (align-1)) & ~(align-1)
11956 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11957 .addReg(OverflowAddrReg)
11958 .addImm(Align-1);
11959
11960 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11961 .addReg(TmpReg)
11962 .addImm(~(uint64_t)(Align-1));
11963 } else {
11964 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11965 .addReg(OverflowAddrReg);
11966 }
11967
11968 // Compute the next overflow address after this argument.
11969 // (the overflow address should be kept 8-byte aligned)
11970 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11971 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11972 .addReg(OverflowDestReg)
11973 .addImm(ArgSizeA8);
11974
11975 // Store the new overflow address.
11976 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11977 .addOperand(Base)
11978 .addOperand(Scale)
11979 .addOperand(Index)
11980 .addDisp(Disp, 8)
11981 .addOperand(Segment)
11982 .addReg(NextAddrReg)
11983 .setMemRefs(MMOBegin, MMOEnd);
11984
11985 // If we branched, emit the PHI to the front of endMBB.
11986 if (offsetMBB) {
11987 BuildMI(*endMBB, endMBB->begin(), DL,
11988 TII->get(X86::PHI), DestReg)
11989 .addReg(OffsetDestReg).addMBB(offsetMBB)
11990 .addReg(OverflowDestReg).addMBB(overflowMBB);
11991 }
11992
11993 // Erase the pseudo instruction
11994 MI->eraseFromParent();
11995
11996 return endMBB;
11997}
11998
11999MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012000X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12001 MachineInstr *MI,
12002 MachineBasicBlock *MBB) const {
12003 // Emit code to save XMM registers to the stack. The ABI says that the
12004 // number of registers to save is given in %al, so it's theoretically
12005 // possible to do an indirect jump trick to avoid saving all of them,
12006 // however this code takes a simpler approach and just executes all
12007 // of the stores if %al is non-zero. It's less code, and it's probably
12008 // easier on the hardware branch predictor, and stores aren't all that
12009 // expensive anyway.
12010
12011 // Create the new basic blocks. One block contains all the XMM stores,
12012 // and one block is the final destination regardless of whether any
12013 // stores were performed.
12014 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12015 MachineFunction *F = MBB->getParent();
12016 MachineFunction::iterator MBBIter = MBB;
12017 ++MBBIter;
12018 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12019 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12020 F->insert(MBBIter, XMMSaveMBB);
12021 F->insert(MBBIter, EndMBB);
12022
Dan Gohman14152b42010-07-06 20:24:04 +000012023 // Transfer the remainder of MBB and its successor edges to EndMBB.
12024 EndMBB->splice(EndMBB->begin(), MBB,
12025 llvm::next(MachineBasicBlock::iterator(MI)),
12026 MBB->end());
12027 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12028
Dan Gohmand6708ea2009-08-15 01:38:56 +000012029 // The original block will now fall through to the XMM save block.
12030 MBB->addSuccessor(XMMSaveMBB);
12031 // The XMMSaveMBB will fall through to the end block.
12032 XMMSaveMBB->addSuccessor(EndMBB);
12033
12034 // Now add the instructions.
12035 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12036 DebugLoc DL = MI->getDebugLoc();
12037
12038 unsigned CountReg = MI->getOperand(0).getReg();
12039 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12040 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12041
12042 if (!Subtarget->isTargetWin64()) {
12043 // If %al is 0, branch around the XMM save block.
12044 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012045 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012046 MBB->addSuccessor(EndMBB);
12047 }
12048
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012049 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012050 // In the XMM save block, save all the XMM argument registers.
12051 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12052 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012053 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012054 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012055 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012056 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012057 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012058 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012059 .addFrameIndex(RegSaveFrameIndex)
12060 .addImm(/*Scale=*/1)
12061 .addReg(/*IndexReg=*/0)
12062 .addImm(/*Disp=*/Offset)
12063 .addReg(/*Segment=*/0)
12064 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012065 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012066 }
12067
Dan Gohman14152b42010-07-06 20:24:04 +000012068 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012069
12070 return EndMBB;
12071}
Mon P Wang63307c32008-05-05 19:05:59 +000012072
Evan Cheng60c07e12006-07-05 22:17:51 +000012073MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012074X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012075 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012076 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12077 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012078
Chris Lattner52600972009-09-02 05:57:00 +000012079 // To "insert" a SELECT_CC instruction, we actually have to insert the
12080 // diamond control-flow pattern. The incoming instruction knows the
12081 // destination vreg to set, the condition code register to branch on, the
12082 // true/false values to select between, and a branch opcode to use.
12083 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12084 MachineFunction::iterator It = BB;
12085 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012086
Chris Lattner52600972009-09-02 05:57:00 +000012087 // thisMBB:
12088 // ...
12089 // TrueVal = ...
12090 // cmpTY ccX, r1, r2
12091 // bCC copy1MBB
12092 // fallthrough --> copy0MBB
12093 MachineBasicBlock *thisMBB = BB;
12094 MachineFunction *F = BB->getParent();
12095 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12096 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012097 F->insert(It, copy0MBB);
12098 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012099
Bill Wendling730c07e2010-06-25 20:48:10 +000012100 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12101 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012102 if (!MI->killsRegister(X86::EFLAGS)) {
12103 copy0MBB->addLiveIn(X86::EFLAGS);
12104 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012105 }
12106
Dan Gohman14152b42010-07-06 20:24:04 +000012107 // Transfer the remainder of BB and its successor edges to sinkMBB.
12108 sinkMBB->splice(sinkMBB->begin(), BB,
12109 llvm::next(MachineBasicBlock::iterator(MI)),
12110 BB->end());
12111 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12112
12113 // Add the true and fallthrough blocks as its successors.
12114 BB->addSuccessor(copy0MBB);
12115 BB->addSuccessor(sinkMBB);
12116
12117 // Create the conditional branch instruction.
12118 unsigned Opc =
12119 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12120 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12121
Chris Lattner52600972009-09-02 05:57:00 +000012122 // copy0MBB:
12123 // %FalseValue = ...
12124 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012125 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012126
Chris Lattner52600972009-09-02 05:57:00 +000012127 // sinkMBB:
12128 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12129 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012130 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12131 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012132 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12133 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12134
Dan Gohman14152b42010-07-06 20:24:04 +000012135 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012136 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012137}
12138
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012139MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012140X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12141 bool Is64Bit) const {
12142 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12143 DebugLoc DL = MI->getDebugLoc();
12144 MachineFunction *MF = BB->getParent();
12145 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12146
12147 assert(EnableSegmentedStacks);
12148
12149 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12150 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12151
12152 // BB:
12153 // ... [Till the alloca]
12154 // If stacklet is not large enough, jump to mallocMBB
12155 //
12156 // bumpMBB:
12157 // Allocate by subtracting from RSP
12158 // Jump to continueMBB
12159 //
12160 // mallocMBB:
12161 // Allocate by call to runtime
12162 //
12163 // continueMBB:
12164 // ...
12165 // [rest of original BB]
12166 //
12167
12168 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12169 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12170 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12171
12172 MachineRegisterInfo &MRI = MF->getRegInfo();
12173 const TargetRegisterClass *AddrRegClass =
12174 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12175
12176 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12177 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12178 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012179 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012180 sizeVReg = MI->getOperand(1).getReg(),
12181 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12182
12183 MachineFunction::iterator MBBIter = BB;
12184 ++MBBIter;
12185
12186 MF->insert(MBBIter, bumpMBB);
12187 MF->insert(MBBIter, mallocMBB);
12188 MF->insert(MBBIter, continueMBB);
12189
12190 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12191 (MachineBasicBlock::iterator(MI)), BB->end());
12192 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12193
12194 // Add code to the main basic block to check if the stack limit has been hit,
12195 // and if so, jump to mallocMBB otherwise to bumpMBB.
12196 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012197 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012198 .addReg(tmpSPVReg).addReg(sizeVReg);
12199 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12200 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012201 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012202 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12203
12204 // bumpMBB simply decreases the stack pointer, since we know the current
12205 // stacklet has enough space.
12206 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012207 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012208 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012209 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012210 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12211
12212 // Calls into a routine in libgcc to allocate more space from the heap.
12213 if (Is64Bit) {
12214 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12215 .addReg(sizeVReg);
12216 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12217 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12218 } else {
12219 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12220 .addImm(12);
12221 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12222 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12223 .addExternalSymbol("__morestack_allocate_stack_space");
12224 }
12225
12226 if (!Is64Bit)
12227 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12228 .addImm(16);
12229
12230 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12231 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12232 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12233
12234 // Set up the CFG correctly.
12235 BB->addSuccessor(bumpMBB);
12236 BB->addSuccessor(mallocMBB);
12237 mallocMBB->addSuccessor(continueMBB);
12238 bumpMBB->addSuccessor(continueMBB);
12239
12240 // Take care of the PHI nodes.
12241 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12242 MI->getOperand(0).getReg())
12243 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12244 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12245
12246 // Delete the original pseudo instruction.
12247 MI->eraseFromParent();
12248
12249 // And we're done.
12250 return continueMBB;
12251}
12252
12253MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012254X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012255 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012256 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12257 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012258
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012259 assert(!Subtarget->isTargetEnvMacho());
12260
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012261 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12262 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012263
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012264 if (Subtarget->isTargetWin64()) {
12265 if (Subtarget->isTargetCygMing()) {
12266 // ___chkstk(Mingw64):
12267 // Clobbers R10, R11, RAX and EFLAGS.
12268 // Updates RSP.
12269 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12270 .addExternalSymbol("___chkstk")
12271 .addReg(X86::RAX, RegState::Implicit)
12272 .addReg(X86::RSP, RegState::Implicit)
12273 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12274 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12275 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12276 } else {
12277 // __chkstk(MSVCRT): does not update stack pointer.
12278 // Clobbers R10, R11 and EFLAGS.
12279 // FIXME: RAX(allocated size) might be reused and not killed.
12280 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12281 .addExternalSymbol("__chkstk")
12282 .addReg(X86::RAX, RegState::Implicit)
12283 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12284 // RAX has the offset to subtracted from RSP.
12285 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12286 .addReg(X86::RSP)
12287 .addReg(X86::RAX);
12288 }
12289 } else {
12290 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012291 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12292
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012293 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12294 .addExternalSymbol(StackProbeSymbol)
12295 .addReg(X86::EAX, RegState::Implicit)
12296 .addReg(X86::ESP, RegState::Implicit)
12297 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12298 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12299 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12300 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012301
Dan Gohman14152b42010-07-06 20:24:04 +000012302 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012303 return BB;
12304}
Chris Lattner52600972009-09-02 05:57:00 +000012305
12306MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012307X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12308 MachineBasicBlock *BB) const {
12309 // This is pretty easy. We're taking the value that we received from
12310 // our load from the relocation, sticking it in either RDI (x86-64)
12311 // or EAX and doing an indirect call. The return value will then
12312 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012313 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012314 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012315 DebugLoc DL = MI->getDebugLoc();
12316 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012317
12318 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012319 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012320
Eric Christopher30ef0e52010-06-03 04:07:48 +000012321 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012322 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12323 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012324 .addReg(X86::RIP)
12325 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012326 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012327 MI->getOperand(3).getTargetFlags())
12328 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012329 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012330 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012331 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012332 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12333 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012334 .addReg(0)
12335 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012336 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012337 MI->getOperand(3).getTargetFlags())
12338 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012339 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012340 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012341 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012342 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12343 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012344 .addReg(TII->getGlobalBaseReg(F))
12345 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012346 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012347 MI->getOperand(3).getTargetFlags())
12348 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012349 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012350 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012351 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012352
Dan Gohman14152b42010-07-06 20:24:04 +000012353 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012354 return BB;
12355}
12356
12357MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012358X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012359 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012360 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012361 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012362 case X86::TAILJMPd64:
12363 case X86::TAILJMPr64:
12364 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012365 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012366 case X86::TCRETURNdi64:
12367 case X86::TCRETURNri64:
12368 case X86::TCRETURNmi64:
12369 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12370 // On AMD64, additional defs should be added before register allocation.
12371 if (!Subtarget->isTargetWin64()) {
12372 MI->addRegisterDefined(X86::RSI);
12373 MI->addRegisterDefined(X86::RDI);
12374 MI->addRegisterDefined(X86::XMM6);
12375 MI->addRegisterDefined(X86::XMM7);
12376 MI->addRegisterDefined(X86::XMM8);
12377 MI->addRegisterDefined(X86::XMM9);
12378 MI->addRegisterDefined(X86::XMM10);
12379 MI->addRegisterDefined(X86::XMM11);
12380 MI->addRegisterDefined(X86::XMM12);
12381 MI->addRegisterDefined(X86::XMM13);
12382 MI->addRegisterDefined(X86::XMM14);
12383 MI->addRegisterDefined(X86::XMM15);
12384 }
12385 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012386 case X86::WIN_ALLOCA:
12387 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012388 case X86::SEG_ALLOCA_32:
12389 return EmitLoweredSegAlloca(MI, BB, false);
12390 case X86::SEG_ALLOCA_64:
12391 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012392 case X86::TLSCall_32:
12393 case X86::TLSCall_64:
12394 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012395 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012396 case X86::CMOV_FR32:
12397 case X86::CMOV_FR64:
12398 case X86::CMOV_V4F32:
12399 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012400 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012401 case X86::CMOV_V8F32:
12402 case X86::CMOV_V4F64:
12403 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012404 case X86::CMOV_GR16:
12405 case X86::CMOV_GR32:
12406 case X86::CMOV_RFP32:
12407 case X86::CMOV_RFP64:
12408 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012409 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012410
Dale Johannesen849f2142007-07-03 00:53:03 +000012411 case X86::FP32_TO_INT16_IN_MEM:
12412 case X86::FP32_TO_INT32_IN_MEM:
12413 case X86::FP32_TO_INT64_IN_MEM:
12414 case X86::FP64_TO_INT16_IN_MEM:
12415 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012416 case X86::FP64_TO_INT64_IN_MEM:
12417 case X86::FP80_TO_INT16_IN_MEM:
12418 case X86::FP80_TO_INT32_IN_MEM:
12419 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012420 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12421 DebugLoc DL = MI->getDebugLoc();
12422
Evan Cheng60c07e12006-07-05 22:17:51 +000012423 // Change the floating point control register to use "round towards zero"
12424 // mode when truncating to an integer value.
12425 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012426 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012427 addFrameReference(BuildMI(*BB, MI, DL,
12428 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012429
12430 // Load the old value of the high byte of the control word...
12431 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012432 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012433 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012434 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012435
12436 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012437 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012438 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012439
12440 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012441 addFrameReference(BuildMI(*BB, MI, DL,
12442 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012443
12444 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012445 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012446 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012447
12448 // Get the X86 opcode to use.
12449 unsigned Opc;
12450 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012451 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012452 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12453 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12454 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12455 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12456 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12457 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012458 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12459 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12460 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012461 }
12462
12463 X86AddressMode AM;
12464 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012465 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012466 AM.BaseType = X86AddressMode::RegBase;
12467 AM.Base.Reg = Op.getReg();
12468 } else {
12469 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012470 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012471 }
12472 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012473 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012474 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012475 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012476 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012477 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012478 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012479 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012480 AM.GV = Op.getGlobal();
12481 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012482 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012483 }
Dan Gohman14152b42010-07-06 20:24:04 +000012484 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012485 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012486
12487 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012488 addFrameReference(BuildMI(*BB, MI, DL,
12489 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012490
Dan Gohman14152b42010-07-06 20:24:04 +000012491 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012492 return BB;
12493 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012494 // String/text processing lowering.
12495 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012496 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012497 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12498 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012499 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012500 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12501 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012502 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012503 return EmitPCMP(MI, BB, 5, false /* in mem */);
12504 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012505 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012506 return EmitPCMP(MI, BB, 5, true /* in mem */);
12507
Eric Christopher228232b2010-11-30 07:20:12 +000012508 // Thread synchronization.
12509 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012510 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012511 case X86::MWAIT:
12512 return EmitMwait(MI, BB);
12513
Eric Christopherb120ab42009-08-18 22:50:32 +000012514 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012515 case X86::ATOMAND32:
12516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012517 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012518 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012519 X86::NOT32r, X86::EAX,
12520 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012521 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012522 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12523 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012524 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012525 X86::NOT32r, X86::EAX,
12526 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012527 case X86::ATOMXOR32:
12528 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012529 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012530 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012531 X86::NOT32r, X86::EAX,
12532 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012533 case X86::ATOMNAND32:
12534 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012535 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012536 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012537 X86::NOT32r, X86::EAX,
12538 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012539 case X86::ATOMMIN32:
12540 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12541 case X86::ATOMMAX32:
12542 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12543 case X86::ATOMUMIN32:
12544 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12545 case X86::ATOMUMAX32:
12546 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012547
12548 case X86::ATOMAND16:
12549 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12550 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012551 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012552 X86::NOT16r, X86::AX,
12553 X86::GR16RegisterClass);
12554 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012555 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012556 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012557 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012558 X86::NOT16r, X86::AX,
12559 X86::GR16RegisterClass);
12560 case X86::ATOMXOR16:
12561 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12562 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012563 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012564 X86::NOT16r, X86::AX,
12565 X86::GR16RegisterClass);
12566 case X86::ATOMNAND16:
12567 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12568 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012569 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012570 X86::NOT16r, X86::AX,
12571 X86::GR16RegisterClass, true);
12572 case X86::ATOMMIN16:
12573 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12574 case X86::ATOMMAX16:
12575 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12576 case X86::ATOMUMIN16:
12577 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12578 case X86::ATOMUMAX16:
12579 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12580
12581 case X86::ATOMAND8:
12582 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12583 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012584 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012585 X86::NOT8r, X86::AL,
12586 X86::GR8RegisterClass);
12587 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012588 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012589 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012590 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012591 X86::NOT8r, X86::AL,
12592 X86::GR8RegisterClass);
12593 case X86::ATOMXOR8:
12594 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12595 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012596 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012597 X86::NOT8r, X86::AL,
12598 X86::GR8RegisterClass);
12599 case X86::ATOMNAND8:
12600 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12601 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012602 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012603 X86::NOT8r, X86::AL,
12604 X86::GR8RegisterClass, true);
12605 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012606 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012607 case X86::ATOMAND64:
12608 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012609 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012610 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012611 X86::NOT64r, X86::RAX,
12612 X86::GR64RegisterClass);
12613 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012614 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12615 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012616 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012617 X86::NOT64r, X86::RAX,
12618 X86::GR64RegisterClass);
12619 case X86::ATOMXOR64:
12620 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012621 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012622 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012623 X86::NOT64r, X86::RAX,
12624 X86::GR64RegisterClass);
12625 case X86::ATOMNAND64:
12626 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12627 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012628 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012629 X86::NOT64r, X86::RAX,
12630 X86::GR64RegisterClass, true);
12631 case X86::ATOMMIN64:
12632 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12633 case X86::ATOMMAX64:
12634 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12635 case X86::ATOMUMIN64:
12636 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12637 case X86::ATOMUMAX64:
12638 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012639
12640 // This group does 64-bit operations on a 32-bit host.
12641 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012642 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012643 X86::AND32rr, X86::AND32rr,
12644 X86::AND32ri, X86::AND32ri,
12645 false);
12646 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012647 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012648 X86::OR32rr, X86::OR32rr,
12649 X86::OR32ri, X86::OR32ri,
12650 false);
12651 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012652 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012653 X86::XOR32rr, X86::XOR32rr,
12654 X86::XOR32ri, X86::XOR32ri,
12655 false);
12656 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012657 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012658 X86::AND32rr, X86::AND32rr,
12659 X86::AND32ri, X86::AND32ri,
12660 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012661 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012662 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012663 X86::ADD32rr, X86::ADC32rr,
12664 X86::ADD32ri, X86::ADC32ri,
12665 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012666 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012667 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012668 X86::SUB32rr, X86::SBB32rr,
12669 X86::SUB32ri, X86::SBB32ri,
12670 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012671 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012672 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012673 X86::MOV32rr, X86::MOV32rr,
12674 X86::MOV32ri, X86::MOV32ri,
12675 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012676 case X86::VASTART_SAVE_XMM_REGS:
12677 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012678
12679 case X86::VAARG_64:
12680 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012681 }
12682}
12683
12684//===----------------------------------------------------------------------===//
12685// X86 Optimization Hooks
12686//===----------------------------------------------------------------------===//
12687
Dan Gohman475871a2008-07-27 21:46:04 +000012688void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012689 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012690 APInt &KnownZero,
12691 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012692 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012693 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012694 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012695 assert((Opc >= ISD::BUILTIN_OP_END ||
12696 Opc == ISD::INTRINSIC_WO_CHAIN ||
12697 Opc == ISD::INTRINSIC_W_CHAIN ||
12698 Opc == ISD::INTRINSIC_VOID) &&
12699 "Should use MaskedValueIsZero if you don't know whether Op"
12700 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012701
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012702 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012703 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012704 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012705 case X86ISD::ADD:
12706 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012707 case X86ISD::ADC:
12708 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012709 case X86ISD::SMUL:
12710 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012711 case X86ISD::INC:
12712 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012713 case X86ISD::OR:
12714 case X86ISD::XOR:
12715 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012716 // These nodes' second result is a boolean.
12717 if (Op.getResNo() == 0)
12718 break;
12719 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012720 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012721 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12722 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012723 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012724 case ISD::INTRINSIC_WO_CHAIN: {
12725 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12726 unsigned NumLoBits = 0;
12727 switch (IntId) {
12728 default: break;
12729 case Intrinsic::x86_sse_movmsk_ps:
12730 case Intrinsic::x86_avx_movmsk_ps_256:
12731 case Intrinsic::x86_sse2_movmsk_pd:
12732 case Intrinsic::x86_avx_movmsk_pd_256:
12733 case Intrinsic::x86_mmx_pmovmskb:
12734 case Intrinsic::x86_sse2_pmovmskb_128: {
12735 // High bits of movmskp{s|d}, pmovmskb are known zero.
12736 switch (IntId) {
12737 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12738 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12739 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12740 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12741 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12742 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12743 }
12744 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12745 Mask.getBitWidth() - NumLoBits);
12746 break;
12747 }
12748 }
12749 break;
12750 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012751 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012752}
Chris Lattner259e97c2006-01-31 19:43:35 +000012753
Owen Andersonbc146b02010-09-21 20:42:50 +000012754unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12755 unsigned Depth) const {
12756 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12757 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12758 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012759
Owen Andersonbc146b02010-09-21 20:42:50 +000012760 // Fallback case.
12761 return 1;
12762}
12763
Evan Cheng206ee9d2006-07-07 08:33:52 +000012764/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012765/// node is a GlobalAddress + offset.
12766bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012767 const GlobalValue* &GA,
12768 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012769 if (N->getOpcode() == X86ISD::Wrapper) {
12770 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012771 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012772 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012773 return true;
12774 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012775 }
Evan Chengad4196b2008-05-12 19:56:52 +000012776 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012777}
12778
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012779/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12780/// same as extracting the high 128-bit part of 256-bit vector and then
12781/// inserting the result into the low part of a new 256-bit vector
12782static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12783 EVT VT = SVOp->getValueType(0);
12784 int NumElems = VT.getVectorNumElements();
12785
12786 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12787 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12788 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12789 SVOp->getMaskElt(j) >= 0)
12790 return false;
12791
12792 return true;
12793}
12794
12795/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12796/// same as extracting the low 128-bit part of 256-bit vector and then
12797/// inserting the result into the high part of a new 256-bit vector
12798static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12799 EVT VT = SVOp->getValueType(0);
12800 int NumElems = VT.getVectorNumElements();
12801
12802 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12803 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12804 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12805 SVOp->getMaskElt(j) >= 0)
12806 return false;
12807
12808 return true;
12809}
12810
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012811/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12812static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12813 TargetLowering::DAGCombinerInfo &DCI) {
12814 DebugLoc dl = N->getDebugLoc();
12815 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12816 SDValue V1 = SVOp->getOperand(0);
12817 SDValue V2 = SVOp->getOperand(1);
12818 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012819 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012820
12821 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12822 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12823 //
12824 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012825 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012826 // V UNDEF BUILD_VECTOR UNDEF
12827 // \ / \ /
12828 // CONCAT_VECTOR CONCAT_VECTOR
12829 // \ /
12830 // \ /
12831 // RESULT: V + zero extended
12832 //
12833 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12834 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12835 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12836 return SDValue();
12837
12838 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12839 return SDValue();
12840
12841 // To match the shuffle mask, the first half of the mask should
12842 // be exactly the first vector, and all the rest a splat with the
12843 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012844 for (int i = 0; i < NumElems/2; ++i)
12845 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12846 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12847 return SDValue();
12848
12849 // Emit a zeroed vector and insert the desired subvector on its
12850 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012851 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012852 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12853 DAG.getConstant(0, MVT::i32), DAG, dl);
12854 return DCI.CombineTo(N, InsV);
12855 }
12856
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012857 //===--------------------------------------------------------------------===//
12858 // Combine some shuffles into subvector extracts and inserts:
12859 //
12860
12861 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12862 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12863 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12864 DAG, dl);
12865 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12866 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12867 return DCI.CombineTo(N, InsV);
12868 }
12869
12870 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12871 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12872 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12873 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12874 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12875 return DCI.CombineTo(N, InsV);
12876 }
12877
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012878 return SDValue();
12879}
12880
12881/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012882static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012883 TargetLowering::DAGCombinerInfo &DCI,
12884 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012885 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012886 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012887
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012888 // Don't create instructions with illegal types after legalize types has run.
12889 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12890 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12891 return SDValue();
12892
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012893 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12894 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12895 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012896 return PerformShuffleCombine256(N, DAG, DCI);
12897
12898 // Only handle 128 wide vector from here on.
12899 if (VT.getSizeInBits() != 128)
12900 return SDValue();
12901
12902 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12903 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12904 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012905 SmallVector<SDValue, 16> Elts;
12906 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012907 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012908
Nate Begemanfdea31a2010-03-24 20:49:50 +000012909 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012910}
Evan Chengd880b972008-05-09 21:53:03 +000012911
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012912/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12913/// generation and convert it from being a bunch of shuffles and extracts
12914/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012915static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12916 const TargetLowering &TLI) {
12917 SDValue InputVector = N->getOperand(0);
12918
12919 // Only operate on vectors of 4 elements, where the alternative shuffling
12920 // gets to be more expensive.
12921 if (InputVector.getValueType() != MVT::v4i32)
12922 return SDValue();
12923
12924 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12925 // single use which is a sign-extend or zero-extend, and all elements are
12926 // used.
12927 SmallVector<SDNode *, 4> Uses;
12928 unsigned ExtractedElements = 0;
12929 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12930 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12931 if (UI.getUse().getResNo() != InputVector.getResNo())
12932 return SDValue();
12933
12934 SDNode *Extract = *UI;
12935 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12936 return SDValue();
12937
12938 if (Extract->getValueType(0) != MVT::i32)
12939 return SDValue();
12940 if (!Extract->hasOneUse())
12941 return SDValue();
12942 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12943 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12944 return SDValue();
12945 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12946 return SDValue();
12947
12948 // Record which element was extracted.
12949 ExtractedElements |=
12950 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12951
12952 Uses.push_back(Extract);
12953 }
12954
12955 // If not all the elements were used, this may not be worthwhile.
12956 if (ExtractedElements != 15)
12957 return SDValue();
12958
12959 // Ok, we've now decided to do the transformation.
12960 DebugLoc dl = InputVector.getDebugLoc();
12961
12962 // Store the value to a temporary stack slot.
12963 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012964 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12965 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012966
12967 // Replace each use (extract) with a load of the appropriate element.
12968 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12969 UE = Uses.end(); UI != UE; ++UI) {
12970 SDNode *Extract = *UI;
12971
Nadav Rotem86694292011-05-17 08:31:57 +000012972 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012973 SDValue Idx = Extract->getOperand(1);
12974 unsigned EltSize =
12975 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12976 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12977 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12978
Nadav Rotem86694292011-05-17 08:31:57 +000012979 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012980 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012981
12982 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012983 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012984 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012985 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012986
12987 // Replace the exact with the load.
12988 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12989 }
12990
12991 // The replacement was made in place; don't return anything.
12992 return SDValue();
12993}
12994
Duncan Sands6bcd2192011-09-17 16:49:39 +000012995/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12996/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012997static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012998 const X86Subtarget *Subtarget) {
12999 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013000 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013001 // Get the LHS/RHS of the select.
13002 SDValue LHS = N->getOperand(1);
13003 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013004 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013005
Dan Gohman670e5392009-09-21 18:03:22 +000013006 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013007 // instructions match the semantics of the common C idiom x<y?x:y but not
13008 // x<=y?x:y, because of how they handle negative zero (which can be
13009 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013010 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13011 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13012 (Subtarget->hasXMMInt() ||
13013 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013014 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013015
Chris Lattner47b4ce82009-03-11 05:48:52 +000013016 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013017 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013018 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13019 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013020 switch (CC) {
13021 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013022 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013023 // Converting this to a min would handle NaNs incorrectly, and swapping
13024 // the operands would cause it to handle comparisons between positive
13025 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013026 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013027 if (!UnsafeFPMath &&
13028 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13029 break;
13030 std::swap(LHS, RHS);
13031 }
Dan Gohman670e5392009-09-21 18:03:22 +000013032 Opcode = X86ISD::FMIN;
13033 break;
13034 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013035 // Converting this to a min would handle comparisons between positive
13036 // and negative zero incorrectly.
13037 if (!UnsafeFPMath &&
13038 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13039 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013040 Opcode = X86ISD::FMIN;
13041 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013042 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013043 // Converting this to a min would handle both negative zeros and NaNs
13044 // incorrectly, but we can swap the operands to fix both.
13045 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013046 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013047 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013048 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013049 Opcode = X86ISD::FMIN;
13050 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013051
Dan Gohman670e5392009-09-21 18:03:22 +000013052 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013053 // Converting this to a max would handle comparisons between positive
13054 // and negative zero incorrectly.
13055 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013056 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013057 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013058 Opcode = X86ISD::FMAX;
13059 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013060 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013061 // Converting this to a max would handle NaNs incorrectly, and swapping
13062 // the operands would cause it to handle comparisons between positive
13063 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013064 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013065 if (!UnsafeFPMath &&
13066 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13067 break;
13068 std::swap(LHS, RHS);
13069 }
Dan Gohman670e5392009-09-21 18:03:22 +000013070 Opcode = X86ISD::FMAX;
13071 break;
13072 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013073 // Converting this to a max would handle both negative zeros and NaNs
13074 // incorrectly, but we can swap the operands to fix both.
13075 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013076 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013077 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013078 case ISD::SETGE:
13079 Opcode = X86ISD::FMAX;
13080 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013081 }
Dan Gohman670e5392009-09-21 18:03:22 +000013082 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013083 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13084 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013085 switch (CC) {
13086 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013087 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013088 // Converting this to a min would handle comparisons between positive
13089 // and negative zero incorrectly, and swapping the operands would
13090 // cause it to handle NaNs incorrectly.
13091 if (!UnsafeFPMath &&
13092 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013093 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013094 break;
13095 std::swap(LHS, RHS);
13096 }
Dan Gohman670e5392009-09-21 18:03:22 +000013097 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013098 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013099 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013100 // Converting this to a min would handle NaNs incorrectly.
13101 if (!UnsafeFPMath &&
13102 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13103 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013104 Opcode = X86ISD::FMIN;
13105 break;
13106 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013107 // Converting this to a min would handle both negative zeros and NaNs
13108 // incorrectly, but we can swap the operands to fix both.
13109 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013110 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013111 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013112 case ISD::SETGE:
13113 Opcode = X86ISD::FMIN;
13114 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013115
Dan Gohman670e5392009-09-21 18:03:22 +000013116 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013117 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013118 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013119 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013120 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013121 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013122 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013123 // Converting this to a max would handle comparisons between positive
13124 // and negative zero incorrectly, and swapping the operands would
13125 // cause it to handle NaNs incorrectly.
13126 if (!UnsafeFPMath &&
13127 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013128 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013129 break;
13130 std::swap(LHS, RHS);
13131 }
Dan Gohman670e5392009-09-21 18:03:22 +000013132 Opcode = X86ISD::FMAX;
13133 break;
13134 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013135 // Converting this to a max would handle both negative zeros and NaNs
13136 // incorrectly, but we can swap the operands to fix both.
13137 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013138 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013139 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013140 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013141 Opcode = X86ISD::FMAX;
13142 break;
13143 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013144 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013145
Chris Lattner47b4ce82009-03-11 05:48:52 +000013146 if (Opcode)
13147 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013148 }
Eric Christopherfd179292009-08-27 18:07:15 +000013149
Chris Lattnerd1980a52009-03-12 06:52:53 +000013150 // If this is a select between two integer constants, try to do some
13151 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013152 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13153 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013154 // Don't do this for crazy integer types.
13155 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13156 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013157 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013158 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013159
Chris Lattnercee56e72009-03-13 05:53:31 +000013160 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013161 // Efficiently invertible.
13162 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13163 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13164 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13165 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013166 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013167 }
Eric Christopherfd179292009-08-27 18:07:15 +000013168
Chris Lattnerd1980a52009-03-12 06:52:53 +000013169 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013170 if (FalseC->getAPIntValue() == 0 &&
13171 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013172 if (NeedsCondInvert) // Invert the condition if needed.
13173 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13174 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013175
Chris Lattnerd1980a52009-03-12 06:52:53 +000013176 // Zero extend the condition if needed.
13177 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013178
Chris Lattnercee56e72009-03-13 05:53:31 +000013179 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013180 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013181 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013182 }
Eric Christopherfd179292009-08-27 18:07:15 +000013183
Chris Lattner97a29a52009-03-13 05:22:11 +000013184 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013185 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013186 if (NeedsCondInvert) // Invert the condition if needed.
13187 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13188 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013189
Chris Lattner97a29a52009-03-13 05:22:11 +000013190 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013191 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13192 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013193 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013194 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013195 }
Eric Christopherfd179292009-08-27 18:07:15 +000013196
Chris Lattnercee56e72009-03-13 05:53:31 +000013197 // Optimize cases that will turn into an LEA instruction. This requires
13198 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013199 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013200 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013201 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013202
Chris Lattnercee56e72009-03-13 05:53:31 +000013203 bool isFastMultiplier = false;
13204 if (Diff < 10) {
13205 switch ((unsigned char)Diff) {
13206 default: break;
13207 case 1: // result = add base, cond
13208 case 2: // result = lea base( , cond*2)
13209 case 3: // result = lea base(cond, cond*2)
13210 case 4: // result = lea base( , cond*4)
13211 case 5: // result = lea base(cond, cond*4)
13212 case 8: // result = lea base( , cond*8)
13213 case 9: // result = lea base(cond, cond*8)
13214 isFastMultiplier = true;
13215 break;
13216 }
13217 }
Eric Christopherfd179292009-08-27 18:07:15 +000013218
Chris Lattnercee56e72009-03-13 05:53:31 +000013219 if (isFastMultiplier) {
13220 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13221 if (NeedsCondInvert) // Invert the condition if needed.
13222 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13223 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013224
Chris Lattnercee56e72009-03-13 05:53:31 +000013225 // Zero extend the condition if needed.
13226 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13227 Cond);
13228 // Scale the condition by the difference.
13229 if (Diff != 1)
13230 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13231 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013232
Chris Lattnercee56e72009-03-13 05:53:31 +000013233 // Add the base if non-zero.
13234 if (FalseC->getAPIntValue() != 0)
13235 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13236 SDValue(FalseC, 0));
13237 return Cond;
13238 }
Eric Christopherfd179292009-08-27 18:07:15 +000013239 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013240 }
13241 }
Eric Christopherfd179292009-08-27 18:07:15 +000013242
Dan Gohman475871a2008-07-27 21:46:04 +000013243 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013244}
13245
Chris Lattnerd1980a52009-03-12 06:52:53 +000013246/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13247static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13248 TargetLowering::DAGCombinerInfo &DCI) {
13249 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013250
Chris Lattnerd1980a52009-03-12 06:52:53 +000013251 // If the flag operand isn't dead, don't touch this CMOV.
13252 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13253 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013254
Evan Chengb5a55d92011-05-24 01:48:22 +000013255 SDValue FalseOp = N->getOperand(0);
13256 SDValue TrueOp = N->getOperand(1);
13257 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13258 SDValue Cond = N->getOperand(3);
13259 if (CC == X86::COND_E || CC == X86::COND_NE) {
13260 switch (Cond.getOpcode()) {
13261 default: break;
13262 case X86ISD::BSR:
13263 case X86ISD::BSF:
13264 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13265 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13266 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13267 }
13268 }
13269
Chris Lattnerd1980a52009-03-12 06:52:53 +000013270 // If this is a select between two integer constants, try to do some
13271 // optimizations. Note that the operands are ordered the opposite of SELECT
13272 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013273 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13274 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013275 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13276 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013277 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13278 CC = X86::GetOppositeBranchCondition(CC);
13279 std::swap(TrueC, FalseC);
13280 }
Eric Christopherfd179292009-08-27 18:07:15 +000013281
Chris Lattnerd1980a52009-03-12 06:52:53 +000013282 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013283 // This is efficient for any integer data type (including i8/i16) and
13284 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013285 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013286 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13287 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013288
Chris Lattnerd1980a52009-03-12 06:52:53 +000013289 // Zero extend the condition if needed.
13290 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013291
Chris Lattnerd1980a52009-03-12 06:52:53 +000013292 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13293 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013294 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013295 if (N->getNumValues() == 2) // Dead flag value?
13296 return DCI.CombineTo(N, Cond, SDValue());
13297 return Cond;
13298 }
Eric Christopherfd179292009-08-27 18:07:15 +000013299
Chris Lattnercee56e72009-03-13 05:53:31 +000013300 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13301 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013302 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013303 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13304 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013305
Chris Lattner97a29a52009-03-13 05:22:11 +000013306 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013307 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13308 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013309 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13310 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013311
Chris Lattner97a29a52009-03-13 05:22:11 +000013312 if (N->getNumValues() == 2) // Dead flag value?
13313 return DCI.CombineTo(N, Cond, SDValue());
13314 return Cond;
13315 }
Eric Christopherfd179292009-08-27 18:07:15 +000013316
Chris Lattnercee56e72009-03-13 05:53:31 +000013317 // Optimize cases that will turn into an LEA instruction. This requires
13318 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013319 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013320 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013321 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013322
Chris Lattnercee56e72009-03-13 05:53:31 +000013323 bool isFastMultiplier = false;
13324 if (Diff < 10) {
13325 switch ((unsigned char)Diff) {
13326 default: break;
13327 case 1: // result = add base, cond
13328 case 2: // result = lea base( , cond*2)
13329 case 3: // result = lea base(cond, cond*2)
13330 case 4: // result = lea base( , cond*4)
13331 case 5: // result = lea base(cond, cond*4)
13332 case 8: // result = lea base( , cond*8)
13333 case 9: // result = lea base(cond, cond*8)
13334 isFastMultiplier = true;
13335 break;
13336 }
13337 }
Eric Christopherfd179292009-08-27 18:07:15 +000013338
Chris Lattnercee56e72009-03-13 05:53:31 +000013339 if (isFastMultiplier) {
13340 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013341 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13342 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013343 // Zero extend the condition if needed.
13344 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13345 Cond);
13346 // Scale the condition by the difference.
13347 if (Diff != 1)
13348 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13349 DAG.getConstant(Diff, Cond.getValueType()));
13350
13351 // Add the base if non-zero.
13352 if (FalseC->getAPIntValue() != 0)
13353 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13354 SDValue(FalseC, 0));
13355 if (N->getNumValues() == 2) // Dead flag value?
13356 return DCI.CombineTo(N, Cond, SDValue());
13357 return Cond;
13358 }
Eric Christopherfd179292009-08-27 18:07:15 +000013359 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013360 }
13361 }
13362 return SDValue();
13363}
13364
13365
Evan Cheng0b0cd912009-03-28 05:57:29 +000013366/// PerformMulCombine - Optimize a single multiply with constant into two
13367/// in order to implement it with two cheaper instructions, e.g.
13368/// LEA + SHL, LEA + LEA.
13369static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13370 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013371 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13372 return SDValue();
13373
Owen Andersone50ed302009-08-10 22:56:29 +000013374 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013375 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013376 return SDValue();
13377
13378 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13379 if (!C)
13380 return SDValue();
13381 uint64_t MulAmt = C->getZExtValue();
13382 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13383 return SDValue();
13384
13385 uint64_t MulAmt1 = 0;
13386 uint64_t MulAmt2 = 0;
13387 if ((MulAmt % 9) == 0) {
13388 MulAmt1 = 9;
13389 MulAmt2 = MulAmt / 9;
13390 } else if ((MulAmt % 5) == 0) {
13391 MulAmt1 = 5;
13392 MulAmt2 = MulAmt / 5;
13393 } else if ((MulAmt % 3) == 0) {
13394 MulAmt1 = 3;
13395 MulAmt2 = MulAmt / 3;
13396 }
13397 if (MulAmt2 &&
13398 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13399 DebugLoc DL = N->getDebugLoc();
13400
13401 if (isPowerOf2_64(MulAmt2) &&
13402 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13403 // If second multiplifer is pow2, issue it first. We want the multiply by
13404 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13405 // is an add.
13406 std::swap(MulAmt1, MulAmt2);
13407
13408 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013409 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013410 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013411 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013412 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013413 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013414 DAG.getConstant(MulAmt1, VT));
13415
Eric Christopherfd179292009-08-27 18:07:15 +000013416 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013417 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013418 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013419 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013420 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013421 DAG.getConstant(MulAmt2, VT));
13422
13423 // Do not add new nodes to DAG combiner worklist.
13424 DCI.CombineTo(N, NewMul, false);
13425 }
13426 return SDValue();
13427}
13428
Evan Chengad9c0a32009-12-15 00:53:42 +000013429static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13430 SDValue N0 = N->getOperand(0);
13431 SDValue N1 = N->getOperand(1);
13432 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13433 EVT VT = N0.getValueType();
13434
13435 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13436 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013437 if (VT.isInteger() && !VT.isVector() &&
13438 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013439 N0.getOperand(1).getOpcode() == ISD::Constant) {
13440 SDValue N00 = N0.getOperand(0);
13441 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13442 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13443 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13444 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13445 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13446 APInt ShAmt = N1C->getAPIntValue();
13447 Mask = Mask.shl(ShAmt);
13448 if (Mask != 0)
13449 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13450 N00, DAG.getConstant(Mask, VT));
13451 }
13452 }
13453
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013454
13455 // Hardware support for vector shifts is sparse which makes us scalarize the
13456 // vector operations in many cases. Also, on sandybridge ADD is faster than
13457 // shl.
13458 // (shl V, 1) -> add V,V
13459 if (isSplatVector(N1.getNode())) {
13460 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13461 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13462 // We shift all of the values by one. In many cases we do not have
13463 // hardware support for this operation. This is better expressed as an ADD
13464 // of two values.
13465 if (N1C && (1 == N1C->getZExtValue())) {
13466 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13467 }
13468 }
13469
Evan Chengad9c0a32009-12-15 00:53:42 +000013470 return SDValue();
13471}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013472
Nate Begeman740ab032009-01-26 00:52:55 +000013473/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13474/// when possible.
13475static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13476 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013477 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013478 if (N->getOpcode() == ISD::SHL) {
13479 SDValue V = PerformSHLCombine(N, DAG);
13480 if (V.getNode()) return V;
13481 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013482
Nate Begeman740ab032009-01-26 00:52:55 +000013483 // On X86 with SSE2 support, we can transform this to a vector shift if
13484 // all elements are shifted by the same amount. We can't do this in legalize
13485 // because the a constant vector is typically transformed to a constant pool
13486 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013487 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013488 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013489
Craig Topper7be5dfd2011-11-12 09:58:49 +000013490 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13491 (!Subtarget->hasAVX2() ||
13492 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013493 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013494
Mon P Wang3becd092009-01-28 08:12:05 +000013495 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013496 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013497 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013498 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013499 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13500 unsigned NumElts = VT.getVectorNumElements();
13501 unsigned i = 0;
13502 for (; i != NumElts; ++i) {
13503 SDValue Arg = ShAmtOp.getOperand(i);
13504 if (Arg.getOpcode() == ISD::UNDEF) continue;
13505 BaseShAmt = Arg;
13506 break;
13507 }
13508 for (; i != NumElts; ++i) {
13509 SDValue Arg = ShAmtOp.getOperand(i);
13510 if (Arg.getOpcode() == ISD::UNDEF) continue;
13511 if (Arg != BaseShAmt) {
13512 return SDValue();
13513 }
13514 }
13515 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013516 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013517 SDValue InVec = ShAmtOp.getOperand(0);
13518 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13519 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13520 unsigned i = 0;
13521 for (; i != NumElts; ++i) {
13522 SDValue Arg = InVec.getOperand(i);
13523 if (Arg.getOpcode() == ISD::UNDEF) continue;
13524 BaseShAmt = Arg;
13525 break;
13526 }
13527 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13528 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013529 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013530 if (C->getZExtValue() == SplatIdx)
13531 BaseShAmt = InVec.getOperand(1);
13532 }
13533 }
13534 if (BaseShAmt.getNode() == 0)
13535 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13536 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013537 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013538 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013539
Mon P Wangefa42202009-09-03 19:56:25 +000013540 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013541 if (EltVT.bitsGT(MVT::i32))
13542 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13543 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013544 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013545
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013546 // The shift amount is identical so we can do a vector shift.
13547 SDValue ValOp = N->getOperand(0);
13548 switch (N->getOpcode()) {
13549 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013550 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013551 break;
13552 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013553 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013554 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013555 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013556 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013557 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013558 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013559 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013560 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013561 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013562 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013563 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013564 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013565 if (VT == MVT::v4i64)
13566 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13567 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13568 ValOp, BaseShAmt);
13569 if (VT == MVT::v8i32)
13570 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13571 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13572 ValOp, BaseShAmt);
13573 if (VT == MVT::v16i16)
13574 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13575 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13576 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013577 break;
13578 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013579 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013580 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013581 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013582 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013583 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013584 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013585 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013586 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013587 if (VT == MVT::v8i32)
13588 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13589 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13590 ValOp, BaseShAmt);
13591 if (VT == MVT::v16i16)
13592 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13593 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13594 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013595 break;
13596 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013597 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013598 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013599 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013600 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013601 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013602 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013603 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013604 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013605 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013606 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013607 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013608 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013609 if (VT == MVT::v4i64)
13610 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13611 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13612 ValOp, BaseShAmt);
13613 if (VT == MVT::v8i32)
13614 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13615 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13616 ValOp, BaseShAmt);
13617 if (VT == MVT::v16i16)
13618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13619 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13620 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013621 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013622 }
13623 return SDValue();
13624}
13625
Nate Begemanb65c1752010-12-17 22:55:37 +000013626
Stuart Hastings865f0932011-06-03 23:53:54 +000013627// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13628// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13629// and friends. Likewise for OR -> CMPNEQSS.
13630static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13631 TargetLowering::DAGCombinerInfo &DCI,
13632 const X86Subtarget *Subtarget) {
13633 unsigned opcode;
13634
13635 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13636 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013637 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013638 SDValue N0 = N->getOperand(0);
13639 SDValue N1 = N->getOperand(1);
13640 SDValue CMP0 = N0->getOperand(1);
13641 SDValue CMP1 = N1->getOperand(1);
13642 DebugLoc DL = N->getDebugLoc();
13643
13644 // The SETCCs should both refer to the same CMP.
13645 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13646 return SDValue();
13647
13648 SDValue CMP00 = CMP0->getOperand(0);
13649 SDValue CMP01 = CMP0->getOperand(1);
13650 EVT VT = CMP00.getValueType();
13651
13652 if (VT == MVT::f32 || VT == MVT::f64) {
13653 bool ExpectingFlags = false;
13654 // Check for any users that want flags:
13655 for (SDNode::use_iterator UI = N->use_begin(),
13656 UE = N->use_end();
13657 !ExpectingFlags && UI != UE; ++UI)
13658 switch (UI->getOpcode()) {
13659 default:
13660 case ISD::BR_CC:
13661 case ISD::BRCOND:
13662 case ISD::SELECT:
13663 ExpectingFlags = true;
13664 break;
13665 case ISD::CopyToReg:
13666 case ISD::SIGN_EXTEND:
13667 case ISD::ZERO_EXTEND:
13668 case ISD::ANY_EXTEND:
13669 break;
13670 }
13671
13672 if (!ExpectingFlags) {
13673 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13674 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13675
13676 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13677 X86::CondCode tmp = cc0;
13678 cc0 = cc1;
13679 cc1 = tmp;
13680 }
13681
13682 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13683 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13684 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13685 X86ISD::NodeType NTOperator = is64BitFP ?
13686 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13687 // FIXME: need symbolic constants for these magic numbers.
13688 // See X86ATTInstPrinter.cpp:printSSECC().
13689 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13690 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13691 DAG.getConstant(x86cc, MVT::i8));
13692 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13693 OnesOrZeroesF);
13694 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13695 DAG.getConstant(1, MVT::i32));
13696 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13697 return OneBitOfTruth;
13698 }
13699 }
13700 }
13701 }
13702 return SDValue();
13703}
13704
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013705/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13706/// so it can be folded inside ANDNP.
13707static bool CanFoldXORWithAllOnes(const SDNode *N) {
13708 EVT VT = N->getValueType(0);
13709
13710 // Match direct AllOnes for 128 and 256-bit vectors
13711 if (ISD::isBuildVectorAllOnes(N))
13712 return true;
13713
13714 // Look through a bit convert.
13715 if (N->getOpcode() == ISD::BITCAST)
13716 N = N->getOperand(0).getNode();
13717
13718 // Sometimes the operand may come from a insert_subvector building a 256-bit
13719 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013720 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013721 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13722 SDValue V1 = N->getOperand(0);
13723 SDValue V2 = N->getOperand(1);
13724
13725 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13726 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13727 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13728 ISD::isBuildVectorAllOnes(V2.getNode()))
13729 return true;
13730 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013731
13732 return false;
13733}
13734
Nate Begemanb65c1752010-12-17 22:55:37 +000013735static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13736 TargetLowering::DAGCombinerInfo &DCI,
13737 const X86Subtarget *Subtarget) {
13738 if (DCI.isBeforeLegalizeOps())
13739 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013740
Stuart Hastings865f0932011-06-03 23:53:54 +000013741 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13742 if (R.getNode())
13743 return R;
13744
Craig Topper54a11172011-10-14 07:06:56 +000013745 EVT VT = N->getValueType(0);
13746
Craig Topperb4c94572011-10-21 06:55:01 +000013747 // Create ANDN, BLSI, and BLSR instructions
13748 // BLSI is X & (-X)
13749 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013750 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13751 SDValue N0 = N->getOperand(0);
13752 SDValue N1 = N->getOperand(1);
13753 DebugLoc DL = N->getDebugLoc();
13754
13755 // Check LHS for not
13756 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13757 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13758 // Check RHS for not
13759 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13760 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13761
Craig Topperb4c94572011-10-21 06:55:01 +000013762 // Check LHS for neg
13763 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13764 isZero(N0.getOperand(0)))
13765 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13766
13767 // Check RHS for neg
13768 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13769 isZero(N1.getOperand(0)))
13770 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13771
13772 // Check LHS for X-1
13773 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13774 isAllOnes(N0.getOperand(1)))
13775 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13776
13777 // Check RHS for X-1
13778 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13779 isAllOnes(N1.getOperand(1)))
13780 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13781
Craig Topper54a11172011-10-14 07:06:56 +000013782 return SDValue();
13783 }
13784
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013785 // Want to form ANDNP nodes:
13786 // 1) In the hopes of then easily combining them with OR and AND nodes
13787 // to form PBLEND/PSIGN.
13788 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013789 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013790 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013791
Nate Begemanb65c1752010-12-17 22:55:37 +000013792 SDValue N0 = N->getOperand(0);
13793 SDValue N1 = N->getOperand(1);
13794 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013795
Nate Begemanb65c1752010-12-17 22:55:37 +000013796 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013797 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013798 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13799 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013800 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013801
13802 // Check RHS for vnot
13803 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013804 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13805 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013806 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013807
Nate Begemanb65c1752010-12-17 22:55:37 +000013808 return SDValue();
13809}
13810
Evan Cheng760d1942010-01-04 21:22:48 +000013811static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013812 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013813 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013814 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013815 return SDValue();
13816
Stuart Hastings865f0932011-06-03 23:53:54 +000013817 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13818 if (R.getNode())
13819 return R;
13820
Evan Cheng760d1942010-01-04 21:22:48 +000013821 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013822
Evan Cheng760d1942010-01-04 21:22:48 +000013823 SDValue N0 = N->getOperand(0);
13824 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013825
Nate Begemanb65c1752010-12-17 22:55:37 +000013826 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013827 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013828 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013829 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13830 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013831
Craig Topper1666cb62011-11-19 07:07:26 +000013832 // Canonicalize pandn to RHS
13833 if (N0.getOpcode() == X86ISD::ANDNP)
13834 std::swap(N0, N1);
13835 // or (and (m, x), (pandn m, y))
13836 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13837 SDValue Mask = N1.getOperand(0);
13838 SDValue X = N1.getOperand(1);
13839 SDValue Y;
13840 if (N0.getOperand(0) == Mask)
13841 Y = N0.getOperand(1);
13842 if (N0.getOperand(1) == Mask)
13843 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013844
Craig Topper1666cb62011-11-19 07:07:26 +000013845 // Check to see if the mask appeared in both the AND and ANDNP and
13846 if (!Y.getNode())
13847 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013848
Craig Topper1666cb62011-11-19 07:07:26 +000013849 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13850 if (Mask.getOpcode() != ISD::BITCAST ||
13851 X.getOpcode() != ISD::BITCAST ||
13852 Y.getOpcode() != ISD::BITCAST)
13853 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013854
Craig Topper1666cb62011-11-19 07:07:26 +000013855 // Look through mask bitcast.
13856 Mask = Mask.getOperand(0);
13857 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013858
Craig Topper1666cb62011-11-19 07:07:26 +000013859 // Validate that the Mask operand is a vector sra node. The sra node
13860 // will be an intrinsic.
13861 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13862 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013863
Craig Topper1666cb62011-11-19 07:07:26 +000013864 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13865 // there is no psrai.b
13866 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13867 case Intrinsic::x86_sse2_psrai_w:
13868 case Intrinsic::x86_sse2_psrai_d:
13869 case Intrinsic::x86_avx2_psrai_w:
13870 case Intrinsic::x86_avx2_psrai_d:
13871 break;
13872 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013873 }
Craig Topper1666cb62011-11-19 07:07:26 +000013874
13875 // Check that the SRA is all signbits.
13876 SDValue SraC = Mask.getOperand(2);
13877 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13878 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13879 if ((SraAmt + 1) != EltBits)
13880 return SDValue();
13881
13882 DebugLoc DL = N->getDebugLoc();
13883
13884 // Now we know we at least have a plendvb with the mask val. See if
13885 // we can form a psignb/w/d.
13886 // psign = x.type == y.type == mask.type && y = sub(0, x);
13887 X = X.getOperand(0);
13888 Y = Y.getOperand(0);
13889 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13890 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013891 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13892 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13893 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13894 Mask.getOperand(1));
13895 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013896 }
13897 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013898 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013899 return SDValue();
13900
13901 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13902
13903 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13904 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13905 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013906 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013907 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013908 }
13909 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013910
Craig Topper1666cb62011-11-19 07:07:26 +000013911 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13912 return SDValue();
13913
Nate Begemanb65c1752010-12-17 22:55:37 +000013914 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013915 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13916 std::swap(N0, N1);
13917 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13918 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013919 if (!N0.hasOneUse() || !N1.hasOneUse())
13920 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013921
13922 SDValue ShAmt0 = N0.getOperand(1);
13923 if (ShAmt0.getValueType() != MVT::i8)
13924 return SDValue();
13925 SDValue ShAmt1 = N1.getOperand(1);
13926 if (ShAmt1.getValueType() != MVT::i8)
13927 return SDValue();
13928 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13929 ShAmt0 = ShAmt0.getOperand(0);
13930 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13931 ShAmt1 = ShAmt1.getOperand(0);
13932
13933 DebugLoc DL = N->getDebugLoc();
13934 unsigned Opc = X86ISD::SHLD;
13935 SDValue Op0 = N0.getOperand(0);
13936 SDValue Op1 = N1.getOperand(0);
13937 if (ShAmt0.getOpcode() == ISD::SUB) {
13938 Opc = X86ISD::SHRD;
13939 std::swap(Op0, Op1);
13940 std::swap(ShAmt0, ShAmt1);
13941 }
13942
Evan Cheng8b1190a2010-04-28 01:18:01 +000013943 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013944 if (ShAmt1.getOpcode() == ISD::SUB) {
13945 SDValue Sum = ShAmt1.getOperand(0);
13946 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013947 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13948 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13949 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13950 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013951 return DAG.getNode(Opc, DL, VT,
13952 Op0, Op1,
13953 DAG.getNode(ISD::TRUNCATE, DL,
13954 MVT::i8, ShAmt0));
13955 }
13956 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13957 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13958 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013959 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013960 return DAG.getNode(Opc, DL, VT,
13961 N0.getOperand(0), N1.getOperand(0),
13962 DAG.getNode(ISD::TRUNCATE, DL,
13963 MVT::i8, ShAmt0));
13964 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013965
Evan Cheng760d1942010-01-04 21:22:48 +000013966 return SDValue();
13967}
13968
Craig Topperb4c94572011-10-21 06:55:01 +000013969static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13970 TargetLowering::DAGCombinerInfo &DCI,
13971 const X86Subtarget *Subtarget) {
13972 if (DCI.isBeforeLegalizeOps())
13973 return SDValue();
13974
13975 EVT VT = N->getValueType(0);
13976
13977 if (VT != MVT::i32 && VT != MVT::i64)
13978 return SDValue();
13979
13980 // Create BLSMSK instructions by finding X ^ (X-1)
13981 SDValue N0 = N->getOperand(0);
13982 SDValue N1 = N->getOperand(1);
13983 DebugLoc DL = N->getDebugLoc();
13984
13985 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13986 isAllOnes(N0.getOperand(1)))
13987 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13988
13989 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13990 isAllOnes(N1.getOperand(1)))
13991 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13992
13993 return SDValue();
13994}
13995
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013996/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13997static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13998 const X86Subtarget *Subtarget) {
13999 LoadSDNode *Ld = cast<LoadSDNode>(N);
14000 EVT RegVT = Ld->getValueType(0);
14001 EVT MemVT = Ld->getMemoryVT();
14002 DebugLoc dl = Ld->getDebugLoc();
14003 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14004
14005 ISD::LoadExtType Ext = Ld->getExtensionType();
14006
Nadav Rotemca6f2962011-09-18 19:00:23 +000014007 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014008 // shuffle. We need SSE4 for the shuffles.
14009 // TODO: It is possible to support ZExt by zeroing the undef values
14010 // during the shuffle phase or after the shuffle.
14011 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14012 assert(MemVT != RegVT && "Cannot extend to the same type");
14013 assert(MemVT.isVector() && "Must load a vector from memory");
14014
14015 unsigned NumElems = RegVT.getVectorNumElements();
14016 unsigned RegSz = RegVT.getSizeInBits();
14017 unsigned MemSz = MemVT.getSizeInBits();
14018 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014019 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014020 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14021
14022 // Attempt to load the original value using a single load op.
14023 // Find a scalar type which is equal to the loaded word size.
14024 MVT SclrLoadTy = MVT::i8;
14025 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14026 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14027 MVT Tp = (MVT::SimpleValueType)tp;
14028 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14029 SclrLoadTy = Tp;
14030 break;
14031 }
14032 }
14033
14034 // Proceed if a load word is found.
14035 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14036
14037 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14038 RegSz/SclrLoadTy.getSizeInBits());
14039
14040 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14041 RegSz/MemVT.getScalarType().getSizeInBits());
14042 // Can't shuffle using an illegal type.
14043 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14044
14045 // Perform a single load.
14046 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14047 Ld->getBasePtr(),
14048 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014049 Ld->isNonTemporal(), Ld->isInvariant(),
14050 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014051
14052 // Insert the word loaded into a vector.
14053 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14054 LoadUnitVecVT, ScalarLoad);
14055
14056 // Bitcast the loaded value to a vector of the original element type, in
14057 // the size of the target vector type.
14058 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14059 unsigned SizeRatio = RegSz/MemSz;
14060
14061 // Redistribute the loaded elements into the different locations.
14062 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14063 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14064
14065 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14066 DAG.getUNDEF(SlicedVec.getValueType()),
14067 ShuffleVec.data());
14068
14069 // Bitcast to the requested type.
14070 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14071 // Replace the original load with the new sequence
14072 // and return the new chain.
14073 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14074 return SDValue(ScalarLoad.getNode(), 1);
14075 }
14076
14077 return SDValue();
14078}
14079
Chris Lattner149a4e52008-02-22 02:09:43 +000014080/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014081static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014082 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014083 StoreSDNode *St = cast<StoreSDNode>(N);
14084 EVT VT = St->getValue().getValueType();
14085 EVT StVT = St->getMemoryVT();
14086 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014087 SDValue StoredVal = St->getOperand(1);
14088 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14089
14090 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014091 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14092 // 128-bit ones. If in the future the cost becomes only one memory access the
14093 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014094 if (VT.getSizeInBits() == 256 &&
14095 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14096 StoredVal.getNumOperands() == 2) {
14097
14098 SDValue Value0 = StoredVal.getOperand(0);
14099 SDValue Value1 = StoredVal.getOperand(1);
14100
14101 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14102 SDValue Ptr0 = St->getBasePtr();
14103 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14104
14105 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14106 St->getPointerInfo(), St->isVolatile(),
14107 St->isNonTemporal(), St->getAlignment());
14108 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14109 St->getPointerInfo(), St->isVolatile(),
14110 St->isNonTemporal(), St->getAlignment());
14111 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14112 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014113
14114 // Optimize trunc store (of multiple scalars) to shuffle and store.
14115 // First, pack all of the elements in one place. Next, store to memory
14116 // in fewer chunks.
14117 if (St->isTruncatingStore() && VT.isVector()) {
14118 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14119 unsigned NumElems = VT.getVectorNumElements();
14120 assert(StVT != VT && "Cannot truncate to the same type");
14121 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14122 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14123
14124 // From, To sizes and ElemCount must be pow of two
14125 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014126 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014127 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014128 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014129
Nadav Rotem614061b2011-08-10 19:30:14 +000014130 unsigned SizeRatio = FromSz / ToSz;
14131
14132 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14133
14134 // Create a type on which we perform the shuffle
14135 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14136 StVT.getScalarType(), NumElems*SizeRatio);
14137
14138 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14139
14140 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14141 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14142 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14143
14144 // Can't shuffle using an illegal type
14145 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14146
14147 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14148 DAG.getUNDEF(WideVec.getValueType()),
14149 ShuffleVec.data());
14150 // At this point all of the data is stored at the bottom of the
14151 // register. We now need to save it to mem.
14152
14153 // Find the largest store unit
14154 MVT StoreType = MVT::i8;
14155 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14156 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14157 MVT Tp = (MVT::SimpleValueType)tp;
14158 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14159 StoreType = Tp;
14160 }
14161
14162 // Bitcast the original vector into a vector of store-size units
14163 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14164 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14165 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14166 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14167 SmallVector<SDValue, 8> Chains;
14168 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14169 TLI.getPointerTy());
14170 SDValue Ptr = St->getBasePtr();
14171
14172 // Perform one or more big stores into memory.
14173 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14174 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14175 StoreType, ShuffWide,
14176 DAG.getIntPtrConstant(i));
14177 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14178 St->getPointerInfo(), St->isVolatile(),
14179 St->isNonTemporal(), St->getAlignment());
14180 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14181 Chains.push_back(Ch);
14182 }
14183
14184 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14185 Chains.size());
14186 }
14187
14188
Chris Lattner149a4e52008-02-22 02:09:43 +000014189 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14190 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014191 // A preferable solution to the general problem is to figure out the right
14192 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014193
14194 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014195 if (VT.getSizeInBits() != 64)
14196 return SDValue();
14197
Devang Patel578efa92009-06-05 21:57:13 +000014198 const Function *F = DAG.getMachineFunction().getFunction();
14199 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000014200 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014201 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014202 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014203 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014204 isa<LoadSDNode>(St->getValue()) &&
14205 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14206 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014207 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014208 LoadSDNode *Ld = 0;
14209 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014210 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014211 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014212 // Must be a store of a load. We currently handle two cases: the load
14213 // is a direct child, and it's under an intervening TokenFactor. It is
14214 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014215 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014216 Ld = cast<LoadSDNode>(St->getChain());
14217 else if (St->getValue().hasOneUse() &&
14218 ChainVal->getOpcode() == ISD::TokenFactor) {
14219 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014220 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014221 TokenFactorIndex = i;
14222 Ld = cast<LoadSDNode>(St->getValue());
14223 } else
14224 Ops.push_back(ChainVal->getOperand(i));
14225 }
14226 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014227
Evan Cheng536e6672009-03-12 05:59:15 +000014228 if (!Ld || !ISD::isNormalLoad(Ld))
14229 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014230
Evan Cheng536e6672009-03-12 05:59:15 +000014231 // If this is not the MMX case, i.e. we are just turning i64 load/store
14232 // into f64 load/store, avoid the transformation if there are multiple
14233 // uses of the loaded value.
14234 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14235 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014236
Evan Cheng536e6672009-03-12 05:59:15 +000014237 DebugLoc LdDL = Ld->getDebugLoc();
14238 DebugLoc StDL = N->getDebugLoc();
14239 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14240 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14241 // pair instead.
14242 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014243 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014244 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14245 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014246 Ld->isNonTemporal(), Ld->isInvariant(),
14247 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014248 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014249 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014250 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014251 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014252 Ops.size());
14253 }
Evan Cheng536e6672009-03-12 05:59:15 +000014254 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014255 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014256 St->isVolatile(), St->isNonTemporal(),
14257 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014258 }
Evan Cheng536e6672009-03-12 05:59:15 +000014259
14260 // Otherwise, lower to two pairs of 32-bit loads / stores.
14261 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014262 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14263 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014264
Owen Anderson825b72b2009-08-11 20:47:22 +000014265 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014266 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014267 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014268 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014269 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014270 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014271 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014272 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014273 MinAlign(Ld->getAlignment(), 4));
14274
14275 SDValue NewChain = LoLd.getValue(1);
14276 if (TokenFactorIndex != -1) {
14277 Ops.push_back(LoLd);
14278 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014279 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014280 Ops.size());
14281 }
14282
14283 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014284 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14285 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014286
14287 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014288 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014289 St->isVolatile(), St->isNonTemporal(),
14290 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014291 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014292 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014293 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014294 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014295 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014296 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014297 }
Dan Gohman475871a2008-07-27 21:46:04 +000014298 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014299}
14300
Duncan Sands17470be2011-09-22 20:15:48 +000014301/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14302/// and return the operands for the horizontal operation in LHS and RHS. A
14303/// horizontal operation performs the binary operation on successive elements
14304/// of its first operand, then on successive elements of its second operand,
14305/// returning the resulting values in a vector. For example, if
14306/// A = < float a0, float a1, float a2, float a3 >
14307/// and
14308/// B = < float b0, float b1, float b2, float b3 >
14309/// then the result of doing a horizontal operation on A and B is
14310/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14311/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14312/// A horizontal-op B, for some already available A and B, and if so then LHS is
14313/// set to A, RHS to B, and the routine returns 'true'.
14314/// Note that the binary operation should have the property that if one of the
14315/// operands is UNDEF then the result is UNDEF.
14316static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14317 // Look for the following pattern: if
14318 // A = < float a0, float a1, float a2, float a3 >
14319 // B = < float b0, float b1, float b2, float b3 >
14320 // and
14321 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14322 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14323 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14324 // which is A horizontal-op B.
14325
14326 // At least one of the operands should be a vector shuffle.
14327 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14328 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14329 return false;
14330
14331 EVT VT = LHS.getValueType();
Craig Topperb72039c2011-11-30 09:10:50 +000014332 unsigned NumElts = VT.getVectorNumElements();
14333 unsigned NumLanes = VT.getSizeInBits()/128;
14334 unsigned NumLaneElts = NumElts / NumLanes;
Duncan Sands17470be2011-09-22 20:15:48 +000014335
14336 // View LHS in the form
14337 // LHS = VECTOR_SHUFFLE A, B, LMask
14338 // If LHS is not a shuffle then pretend it is the shuffle
14339 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14340 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14341 // type VT.
14342 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014343 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014344 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14345 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14346 A = LHS.getOperand(0);
14347 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14348 B = LHS.getOperand(1);
14349 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14350 } else {
14351 if (LHS.getOpcode() != ISD::UNDEF)
14352 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014353 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014354 LMask[i] = i;
14355 }
14356
14357 // Likewise, view RHS in the form
14358 // RHS = VECTOR_SHUFFLE C, D, RMask
14359 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014360 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014361 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14362 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14363 C = RHS.getOperand(0);
14364 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14365 D = RHS.getOperand(1);
14366 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14367 } else {
14368 if (RHS.getOpcode() != ISD::UNDEF)
14369 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014370 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014371 RMask[i] = i;
14372 }
14373
14374 // Check that the shuffles are both shuffling the same vectors.
14375 if (!(A == C && B == D) && !(A == D && B == C))
14376 return false;
14377
14378 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14379 if (!A.getNode() && !B.getNode())
14380 return false;
14381
14382 // If A and B occur in reverse order in RHS, then "swap" them (which means
14383 // rewriting the mask).
14384 if (A != C)
Craig Topperb72039c2011-11-30 09:10:50 +000014385 for (unsigned i = 0; i != NumElts; ++i) {
Duncan Sands17470be2011-09-22 20:15:48 +000014386 unsigned Idx = RMask[i];
Craig Topperb72039c2011-11-30 09:10:50 +000014387 if (Idx < NumElts)
14388 RMask[i] += NumElts;
14389 else if (Idx < 2*NumElts)
14390 RMask[i] -= NumElts;
Duncan Sands17470be2011-09-22 20:15:48 +000014391 }
14392
14393 // At this point LHS and RHS are equivalent to
14394 // LHS = VECTOR_SHUFFLE A, B, LMask
14395 // RHS = VECTOR_SHUFFLE A, B, RMask
14396 // Check that the masks correspond to performing a horizontal operation.
Craig Topperb72039c2011-11-30 09:10:50 +000014397 for (unsigned l = 0; l != NumLanes; ++l) {
14398 unsigned LaneStart = l*NumLaneElts;
14399 for (unsigned i = 0; i != NumLaneElts/2; ++i) {
14400 unsigned LIdx = LMask[i+LaneStart];
14401 unsigned RIdx = RMask[i+LaneStart];
Duncan Sands17470be2011-09-22 20:15:48 +000014402
Craig Topperb72039c2011-11-30 09:10:50 +000014403 // Ignore any UNDEF components.
14404 if (LIdx >= 2*NumElts || RIdx >= 2*NumElts ||
14405 (!A.getNode() && (LIdx < NumElts || RIdx < NumElts)) ||
14406 (!B.getNode() && (LIdx >= NumElts || RIdx >= NumElts)))
14407 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014408
Craig Topperb72039c2011-11-30 09:10:50 +000014409 // Check that successive elements are being operated on. If not, this is
14410 // not a horizontal operation.
14411 if (!(LIdx == 2*i + LaneStart && RIdx == 2*i + LaneStart + 1) &&
14412 !(isCommutative && LIdx == 2*i + LaneStart + 1 && RIdx == 2*i + LaneStart))
14413 return false;
14414 }
14415 for (unsigned i = 0; i != NumLaneElts/2; ++i) {
14416 unsigned LIdx = LMask[i+(NumLaneElts/2)+LaneStart];
14417 unsigned RIdx = RMask[i+(NumLaneElts/2)+LaneStart];
14418
14419 // Ignore any UNDEF components.
14420 if (LIdx >= 2*NumElts || RIdx >= 2*NumElts ||
14421 (!A.getNode() && (LIdx < NumElts || RIdx < NumElts)) ||
14422 (!B.getNode() && (LIdx >= NumElts || RIdx >= NumElts)))
14423 continue;
14424
14425 // Check that successive elements are being operated on. If not, this is
14426 // not a horizontal operation.
14427 if (!(LIdx == 2*i + LaneStart + NumElts && RIdx == 2*i + LaneStart + NumElts + 1) &&
14428 !(isCommutative && LIdx == 2*i + LaneStart + NumElts + 1 && RIdx == 2*i + LaneStart + NumElts))
14429 return false;
14430 }
Duncan Sands17470be2011-09-22 20:15:48 +000014431 }
14432
14433 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14434 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14435 return true;
14436}
14437
14438/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14439static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14440 const X86Subtarget *Subtarget) {
14441 EVT VT = N->getValueType(0);
14442 SDValue LHS = N->getOperand(0);
14443 SDValue RHS = N->getOperand(1);
14444
14445 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014446 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014447 isHorizontalBinOp(LHS, RHS, true))
14448 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14449 return SDValue();
14450}
14451
14452/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14453static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14454 const X86Subtarget *Subtarget) {
14455 EVT VT = N->getValueType(0);
14456 SDValue LHS = N->getOperand(0);
14457 SDValue RHS = N->getOperand(1);
14458
14459 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014460 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014461 isHorizontalBinOp(LHS, RHS, false))
14462 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14463 return SDValue();
14464}
14465
Chris Lattner6cf73262008-01-25 06:14:17 +000014466/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14467/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014468static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014469 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14470 // F[X]OR(0.0, x) -> x
14471 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014472 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14473 if (C->getValueAPF().isPosZero())
14474 return N->getOperand(1);
14475 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14476 if (C->getValueAPF().isPosZero())
14477 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014478 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014479}
14480
14481/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014482static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014483 // FAND(0.0, x) -> 0.0
14484 // FAND(x, 0.0) -> 0.0
14485 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14486 if (C->getValueAPF().isPosZero())
14487 return N->getOperand(0);
14488 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14489 if (C->getValueAPF().isPosZero())
14490 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014491 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014492}
14493
Dan Gohmane5af2d32009-01-29 01:59:02 +000014494static SDValue PerformBTCombine(SDNode *N,
14495 SelectionDAG &DAG,
14496 TargetLowering::DAGCombinerInfo &DCI) {
14497 // BT ignores high bits in the bit index operand.
14498 SDValue Op1 = N->getOperand(1);
14499 if (Op1.hasOneUse()) {
14500 unsigned BitWidth = Op1.getValueSizeInBits();
14501 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14502 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014503 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14504 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014505 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014506 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14507 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14508 DCI.CommitTargetLoweringOpt(TLO);
14509 }
14510 return SDValue();
14511}
Chris Lattner83e6c992006-10-04 06:57:07 +000014512
Eli Friedman7a5e5552009-06-07 06:52:44 +000014513static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14514 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014515 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014516 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014517 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014518 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014519 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014520 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014521 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014522 }
14523 return SDValue();
14524}
14525
Evan Cheng2e489c42009-12-16 00:53:11 +000014526static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14527 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14528 // (and (i32 x86isd::setcc_carry), 1)
14529 // This eliminates the zext. This transformation is necessary because
14530 // ISD::SETCC is always legalized to i8.
14531 DebugLoc dl = N->getDebugLoc();
14532 SDValue N0 = N->getOperand(0);
14533 EVT VT = N->getValueType(0);
14534 if (N0.getOpcode() == ISD::AND &&
14535 N0.hasOneUse() &&
14536 N0.getOperand(0).hasOneUse()) {
14537 SDValue N00 = N0.getOperand(0);
14538 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14539 return SDValue();
14540 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14541 if (!C || C->getZExtValue() != 1)
14542 return SDValue();
14543 return DAG.getNode(ISD::AND, dl, VT,
14544 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14545 N00.getOperand(0), N00.getOperand(1)),
14546 DAG.getConstant(1, VT));
14547 }
14548
14549 return SDValue();
14550}
14551
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014552// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14553static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14554 unsigned X86CC = N->getConstantOperandVal(0);
14555 SDValue EFLAG = N->getOperand(1);
14556 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014557
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014558 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14559 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14560 // cases.
14561 if (X86CC == X86::COND_B)
14562 return DAG.getNode(ISD::AND, DL, MVT::i8,
14563 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14564 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14565 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014566
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014567 return SDValue();
14568}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014569
Benjamin Kramer1396c402011-06-18 11:09:41 +000014570static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14571 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014572 SDValue Op0 = N->getOperand(0);
14573 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14574 // a 32-bit target where SSE doesn't support i64->FP operations.
14575 if (Op0.getOpcode() == ISD::LOAD) {
14576 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14577 EVT VT = Ld->getValueType(0);
14578 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14579 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14580 !XTLI->getSubtarget()->is64Bit() &&
14581 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014582 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14583 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014584 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14585 return FILDChain;
14586 }
14587 }
14588 return SDValue();
14589}
14590
Chris Lattner23a01992010-12-20 01:37:09 +000014591// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14592static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14593 X86TargetLowering::DAGCombinerInfo &DCI) {
14594 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14595 // the result is either zero or one (depending on the input carry bit).
14596 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14597 if (X86::isZeroNode(N->getOperand(0)) &&
14598 X86::isZeroNode(N->getOperand(1)) &&
14599 // We don't have a good way to replace an EFLAGS use, so only do this when
14600 // dead right now.
14601 SDValue(N, 1).use_empty()) {
14602 DebugLoc DL = N->getDebugLoc();
14603 EVT VT = N->getValueType(0);
14604 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14605 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14606 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14607 DAG.getConstant(X86::COND_B,MVT::i8),
14608 N->getOperand(2)),
14609 DAG.getConstant(1, VT));
14610 return DCI.CombineTo(N, Res1, CarryOut);
14611 }
14612
14613 return SDValue();
14614}
14615
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014616// fold (add Y, (sete X, 0)) -> adc 0, Y
14617// (add Y, (setne X, 0)) -> sbb -1, Y
14618// (sub (sete X, 0), Y) -> sbb 0, Y
14619// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014620static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014621 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014622
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014623 // Look through ZExts.
14624 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14625 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14626 return SDValue();
14627
14628 SDValue SetCC = Ext.getOperand(0);
14629 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14630 return SDValue();
14631
14632 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14633 if (CC != X86::COND_E && CC != X86::COND_NE)
14634 return SDValue();
14635
14636 SDValue Cmp = SetCC.getOperand(1);
14637 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014638 !X86::isZeroNode(Cmp.getOperand(1)) ||
14639 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014640 return SDValue();
14641
14642 SDValue CmpOp0 = Cmp.getOperand(0);
14643 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14644 DAG.getConstant(1, CmpOp0.getValueType()));
14645
14646 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14647 if (CC == X86::COND_NE)
14648 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14649 DL, OtherVal.getValueType(), OtherVal,
14650 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14651 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14652 DL, OtherVal.getValueType(), OtherVal,
14653 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14654}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014655
Craig Topper54f952a2011-11-19 09:02:40 +000014656/// PerformADDCombine - Do target-specific dag combines on integer adds.
14657static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14658 const X86Subtarget *Subtarget) {
14659 EVT VT = N->getValueType(0);
14660 SDValue Op0 = N->getOperand(0);
14661 SDValue Op1 = N->getOperand(1);
14662
14663 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperb72039c2011-11-30 09:10:50 +000014664 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14665 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014666 isHorizontalBinOp(Op0, Op1, true))
14667 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14668
14669 return OptimizeConditionalInDecrement(N, DAG);
14670}
14671
14672static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14673 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014674 SDValue Op0 = N->getOperand(0);
14675 SDValue Op1 = N->getOperand(1);
14676
14677 // X86 can't encode an immediate LHS of a sub. See if we can push the
14678 // negation into a preceding instruction.
14679 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014680 // If the RHS of the sub is a XOR with one use and a constant, invert the
14681 // immediate. Then add one to the LHS of the sub so we can turn
14682 // X-Y -> X+~Y+1, saving one register.
14683 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14684 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014685 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014686 EVT VT = Op0.getValueType();
14687 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14688 Op1.getOperand(0),
14689 DAG.getConstant(~XorC, VT));
14690 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014691 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014692 }
14693 }
14694
Craig Topper54f952a2011-11-19 09:02:40 +000014695 // Try to synthesize horizontal adds from adds of shuffles.
14696 EVT VT = N->getValueType(0);
Craig Topperb72039c2011-11-30 09:10:50 +000014697 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14698 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14699 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014700 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14701
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014702 return OptimizeConditionalInDecrement(N, DAG);
14703}
14704
Dan Gohman475871a2008-07-27 21:46:04 +000014705SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014706 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014707 SelectionDAG &DAG = DCI.DAG;
14708 switch (N->getOpcode()) {
14709 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014710 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014711 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014712 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014713 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014714 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014715 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14716 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014717 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014718 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014719 case ISD::SHL:
14720 case ISD::SRA:
14721 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014722 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014723 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014724 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014725 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014726 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014727 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014728 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14729 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014730 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014731 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14732 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014733 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014734 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014735 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014736 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014737 case X86ISD::SHUFPS: // Handle all target specific shuffles
14738 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014739 case X86ISD::PALIGN:
Craig Topper06cb6802011-11-26 20:47:44 +000014740 case X86ISD::PUNPCKH:
14741 case X86ISD::UNPCKHP:
14742 case X86ISD::PUNPCKL:
14743 case X86ISD::UNPCKLP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014744 case X86ISD::MOVHLPS:
14745 case X86ISD::MOVLHPS:
14746 case X86ISD::PSHUFD:
14747 case X86ISD::PSHUFHW:
14748 case X86ISD::PSHUFLW:
14749 case X86ISD::MOVSS:
14750 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014751 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014752 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014753 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014754 }
14755
Dan Gohman475871a2008-07-27 21:46:04 +000014756 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014757}
14758
Evan Chenge5b51ac2010-04-17 06:13:15 +000014759/// isTypeDesirableForOp - Return true if the target has native support for
14760/// the specified value type and it is 'desirable' to use the type for the
14761/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14762/// instruction encodings are longer and some i16 instructions are slow.
14763bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14764 if (!isTypeLegal(VT))
14765 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014766 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014767 return true;
14768
14769 switch (Opc) {
14770 default:
14771 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014772 case ISD::LOAD:
14773 case ISD::SIGN_EXTEND:
14774 case ISD::ZERO_EXTEND:
14775 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014776 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014777 case ISD::SRL:
14778 case ISD::SUB:
14779 case ISD::ADD:
14780 case ISD::MUL:
14781 case ISD::AND:
14782 case ISD::OR:
14783 case ISD::XOR:
14784 return false;
14785 }
14786}
14787
14788/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014789/// beneficial for dag combiner to promote the specified node. If true, it
14790/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014791bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014792 EVT VT = Op.getValueType();
14793 if (VT != MVT::i16)
14794 return false;
14795
Evan Cheng4c26e932010-04-19 19:29:22 +000014796 bool Promote = false;
14797 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014798 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014799 default: break;
14800 case ISD::LOAD: {
14801 LoadSDNode *LD = cast<LoadSDNode>(Op);
14802 // If the non-extending load has a single use and it's not live out, then it
14803 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014804 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14805 Op.hasOneUse()*/) {
14806 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14807 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14808 // The only case where we'd want to promote LOAD (rather then it being
14809 // promoted as an operand is when it's only use is liveout.
14810 if (UI->getOpcode() != ISD::CopyToReg)
14811 return false;
14812 }
14813 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014814 Promote = true;
14815 break;
14816 }
14817 case ISD::SIGN_EXTEND:
14818 case ISD::ZERO_EXTEND:
14819 case ISD::ANY_EXTEND:
14820 Promote = true;
14821 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014822 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014823 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014824 SDValue N0 = Op.getOperand(0);
14825 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014826 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014827 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014828 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014829 break;
14830 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014831 case ISD::ADD:
14832 case ISD::MUL:
14833 case ISD::AND:
14834 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014835 case ISD::XOR:
14836 Commute = true;
14837 // fallthrough
14838 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014839 SDValue N0 = Op.getOperand(0);
14840 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014841 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014842 return false;
14843 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014844 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014845 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014846 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014847 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014848 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014849 }
14850 }
14851
14852 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014853 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014854}
14855
Evan Cheng60c07e12006-07-05 22:17:51 +000014856//===----------------------------------------------------------------------===//
14857// X86 Inline Assembly Support
14858//===----------------------------------------------------------------------===//
14859
Chris Lattnerb8105652009-07-20 17:51:36 +000014860bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14861 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014862
14863 std::string AsmStr = IA->getAsmString();
14864
14865 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014866 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014867 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014868
14869 switch (AsmPieces.size()) {
14870 default: return false;
14871 case 1:
14872 AsmStr = AsmPieces[0];
14873 AsmPieces.clear();
14874 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14875
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014876 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014877 // we will turn this bswap into something that will be lowered to logical ops
14878 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14879 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014880 // bswap $0
14881 if (AsmPieces.size() == 2 &&
14882 (AsmPieces[0] == "bswap" ||
14883 AsmPieces[0] == "bswapq" ||
14884 AsmPieces[0] == "bswapl") &&
14885 (AsmPieces[1] == "$0" ||
14886 AsmPieces[1] == "${0:q}")) {
14887 // No need to check constraints, nothing other than the equivalent of
14888 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014889 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014890 if (!Ty || Ty->getBitWidth() % 16 != 0)
14891 return false;
14892 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014893 }
14894 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014895 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014896 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014897 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014898 AsmPieces[1] == "$$8," &&
14899 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014900 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14901 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014902 const std::string &ConstraintsStr = IA->getConstraintString();
14903 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014904 std::sort(AsmPieces.begin(), AsmPieces.end());
14905 if (AsmPieces.size() == 4 &&
14906 AsmPieces[0] == "~{cc}" &&
14907 AsmPieces[1] == "~{dirflag}" &&
14908 AsmPieces[2] == "~{flags}" &&
14909 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014910 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014911 if (!Ty || Ty->getBitWidth() % 16 != 0)
14912 return false;
14913 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014914 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014915 }
14916 break;
14917 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014918 if (CI->getType()->isIntegerTy(32) &&
14919 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14920 SmallVector<StringRef, 4> Words;
14921 SplitString(AsmPieces[0], Words, " \t,");
14922 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14923 Words[2] == "${0:w}") {
14924 Words.clear();
14925 SplitString(AsmPieces[1], Words, " \t,");
14926 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14927 Words[2] == "$0") {
14928 Words.clear();
14929 SplitString(AsmPieces[2], Words, " \t,");
14930 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14931 Words[2] == "${0:w}") {
14932 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014933 const std::string &ConstraintsStr = IA->getConstraintString();
14934 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014935 std::sort(AsmPieces.begin(), AsmPieces.end());
14936 if (AsmPieces.size() == 4 &&
14937 AsmPieces[0] == "~{cc}" &&
14938 AsmPieces[1] == "~{dirflag}" &&
14939 AsmPieces[2] == "~{flags}" &&
14940 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014941 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014942 if (!Ty || Ty->getBitWidth() % 16 != 0)
14943 return false;
14944 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014945 }
14946 }
14947 }
14948 }
14949 }
Evan Cheng55d42002011-01-08 01:24:27 +000014950
14951 if (CI->getType()->isIntegerTy(64)) {
14952 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14953 if (Constraints.size() >= 2 &&
14954 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14955 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14956 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14957 SmallVector<StringRef, 4> Words;
14958 SplitString(AsmPieces[0], Words, " \t");
14959 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014960 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014961 SplitString(AsmPieces[1], Words, " \t");
14962 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14963 Words.clear();
14964 SplitString(AsmPieces[2], Words, " \t,");
14965 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14966 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014967 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014968 if (!Ty || Ty->getBitWidth() % 16 != 0)
14969 return false;
14970 return IntrinsicLowering::LowerToByteSwap(CI);
14971 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014972 }
14973 }
14974 }
14975 }
14976 break;
14977 }
14978 return false;
14979}
14980
14981
14982
Chris Lattnerf4dff842006-07-11 02:54:03 +000014983/// getConstraintType - Given a constraint letter, return the type of
14984/// constraint it is for this target.
14985X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014986X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14987 if (Constraint.size() == 1) {
14988 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014989 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014990 case 'q':
14991 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014992 case 'f':
14993 case 't':
14994 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014995 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014996 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014997 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014998 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014999 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015000 case 'a':
15001 case 'b':
15002 case 'c':
15003 case 'd':
15004 case 'S':
15005 case 'D':
15006 case 'A':
15007 return C_Register;
15008 case 'I':
15009 case 'J':
15010 case 'K':
15011 case 'L':
15012 case 'M':
15013 case 'N':
15014 case 'G':
15015 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015016 case 'e':
15017 case 'Z':
15018 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015019 default:
15020 break;
15021 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015022 }
Chris Lattner4234f572007-03-25 02:14:49 +000015023 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015024}
15025
John Thompson44ab89e2010-10-29 17:29:13 +000015026/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015027/// This object must already have been set up with the operand type
15028/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015029TargetLowering::ConstraintWeight
15030 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015031 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015032 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015033 Value *CallOperandVal = info.CallOperandVal;
15034 // If we don't have a value, we can't do a match,
15035 // but allow it at the lowest weight.
15036 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015037 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015038 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015039 // Look at the constraint type.
15040 switch (*constraint) {
15041 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015042 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15043 case 'R':
15044 case 'q':
15045 case 'Q':
15046 case 'a':
15047 case 'b':
15048 case 'c':
15049 case 'd':
15050 case 'S':
15051 case 'D':
15052 case 'A':
15053 if (CallOperandVal->getType()->isIntegerTy())
15054 weight = CW_SpecificReg;
15055 break;
15056 case 'f':
15057 case 't':
15058 case 'u':
15059 if (type->isFloatingPointTy())
15060 weight = CW_SpecificReg;
15061 break;
15062 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015063 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015064 weight = CW_SpecificReg;
15065 break;
15066 case 'x':
15067 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015068 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015069 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015070 break;
15071 case 'I':
15072 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15073 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015074 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015075 }
15076 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015077 case 'J':
15078 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15079 if (C->getZExtValue() <= 63)
15080 weight = CW_Constant;
15081 }
15082 break;
15083 case 'K':
15084 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15085 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15086 weight = CW_Constant;
15087 }
15088 break;
15089 case 'L':
15090 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15091 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15092 weight = CW_Constant;
15093 }
15094 break;
15095 case 'M':
15096 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15097 if (C->getZExtValue() <= 3)
15098 weight = CW_Constant;
15099 }
15100 break;
15101 case 'N':
15102 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15103 if (C->getZExtValue() <= 0xff)
15104 weight = CW_Constant;
15105 }
15106 break;
15107 case 'G':
15108 case 'C':
15109 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15110 weight = CW_Constant;
15111 }
15112 break;
15113 case 'e':
15114 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15115 if ((C->getSExtValue() >= -0x80000000LL) &&
15116 (C->getSExtValue() <= 0x7fffffffLL))
15117 weight = CW_Constant;
15118 }
15119 break;
15120 case 'Z':
15121 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15122 if (C->getZExtValue() <= 0xffffffff)
15123 weight = CW_Constant;
15124 }
15125 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015126 }
15127 return weight;
15128}
15129
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015130/// LowerXConstraint - try to replace an X constraint, which matches anything,
15131/// with another that has more specific requirements based on the type of the
15132/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015133const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015134LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015135 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15136 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015137 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015138 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015139 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015140 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015141 return "x";
15142 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015143
Chris Lattner5e764232008-04-26 23:02:14 +000015144 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015145}
15146
Chris Lattner48884cd2007-08-25 00:47:38 +000015147/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15148/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015149void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015150 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015151 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015152 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015153 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015154
Eric Christopher100c8332011-06-02 23:16:42 +000015155 // Only support length 1 constraints for now.
15156 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015157
Eric Christopher100c8332011-06-02 23:16:42 +000015158 char ConstraintLetter = Constraint[0];
15159 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015160 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015161 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015162 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015163 if (C->getZExtValue() <= 31) {
15164 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015165 break;
15166 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015167 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015168 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015169 case 'J':
15170 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015171 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015172 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15173 break;
15174 }
15175 }
15176 return;
15177 case 'K':
15178 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015179 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015180 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15181 break;
15182 }
15183 }
15184 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015185 case 'N':
15186 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015187 if (C->getZExtValue() <= 255) {
15188 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015189 break;
15190 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015191 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015192 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015193 case 'e': {
15194 // 32-bit signed value
15195 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015196 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15197 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015198 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015199 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015200 break;
15201 }
15202 // FIXME gcc accepts some relocatable values here too, but only in certain
15203 // memory models; it's complicated.
15204 }
15205 return;
15206 }
15207 case 'Z': {
15208 // 32-bit unsigned value
15209 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015210 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15211 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015212 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15213 break;
15214 }
15215 }
15216 // FIXME gcc accepts some relocatable values here too, but only in certain
15217 // memory models; it's complicated.
15218 return;
15219 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015220 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015221 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015222 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015223 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015224 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015225 break;
15226 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015227
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015228 // In any sort of PIC mode addresses need to be computed at runtime by
15229 // adding in a register or some sort of table lookup. These can't
15230 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015231 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015232 return;
15233
Chris Lattnerdc43a882007-05-03 16:52:29 +000015234 // If we are in non-pic codegen mode, we allow the address of a global (with
15235 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015236 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015237 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015238
Chris Lattner49921962009-05-08 18:23:14 +000015239 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15240 while (1) {
15241 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15242 Offset += GA->getOffset();
15243 break;
15244 } else if (Op.getOpcode() == ISD::ADD) {
15245 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15246 Offset += C->getZExtValue();
15247 Op = Op.getOperand(0);
15248 continue;
15249 }
15250 } else if (Op.getOpcode() == ISD::SUB) {
15251 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15252 Offset += -C->getZExtValue();
15253 Op = Op.getOperand(0);
15254 continue;
15255 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015256 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015257
Chris Lattner49921962009-05-08 18:23:14 +000015258 // Otherwise, this isn't something we can handle, reject it.
15259 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015260 }
Eric Christopherfd179292009-08-27 18:07:15 +000015261
Dan Gohman46510a72010-04-15 01:51:59 +000015262 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015263 // If we require an extra load to get this address, as in PIC mode, we
15264 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015265 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15266 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015267 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015268
Devang Patel0d881da2010-07-06 22:08:15 +000015269 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15270 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015271 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015272 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015273 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015274
Gabor Greifba36cb52008-08-28 21:40:38 +000015275 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015276 Ops.push_back(Result);
15277 return;
15278 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015279 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015280}
15281
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015282std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015283X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015284 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015285 // First, see if this is a constraint that directly corresponds to an LLVM
15286 // register class.
15287 if (Constraint.size() == 1) {
15288 // GCC Constraint Letters
15289 switch (Constraint[0]) {
15290 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015291 // TODO: Slight differences here in allocation order and leaving
15292 // RIP in the class. Do they matter any more here than they do
15293 // in the normal allocation?
15294 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15295 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015296 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015297 return std::make_pair(0U, X86::GR32RegisterClass);
15298 else if (VT == MVT::i16)
15299 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015300 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015301 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015302 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015303 return std::make_pair(0U, X86::GR64RegisterClass);
15304 break;
15305 }
15306 // 32-bit fallthrough
15307 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015308 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015309 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15310 else if (VT == MVT::i16)
15311 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015312 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015313 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15314 else if (VT == MVT::i64)
15315 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15316 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015317 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015318 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015319 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015320 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015321 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015322 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015323 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015324 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015325 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015326 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015327 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015328 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15329 if (VT == MVT::i16)
15330 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15331 if (VT == MVT::i32 || !Subtarget->is64Bit())
15332 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15333 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015334 case 'f': // FP Stack registers.
15335 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15336 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015337 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015338 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015339 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015340 return std::make_pair(0U, X86::RFP64RegisterClass);
15341 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015342 case 'y': // MMX_REGS if MMX allowed.
15343 if (!Subtarget->hasMMX()) break;
15344 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015345 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015346 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015347 // FALL THROUGH.
15348 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015349 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015350
Owen Anderson825b72b2009-08-11 20:47:22 +000015351 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015352 default: break;
15353 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015354 case MVT::f32:
15355 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015356 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015357 case MVT::f64:
15358 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015359 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015360 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015361 case MVT::v16i8:
15362 case MVT::v8i16:
15363 case MVT::v4i32:
15364 case MVT::v2i64:
15365 case MVT::v4f32:
15366 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015367 return std::make_pair(0U, X86::VR128RegisterClass);
15368 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015369 break;
15370 }
15371 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015372
Chris Lattnerf76d1802006-07-31 23:26:50 +000015373 // Use the default implementation in TargetLowering to convert the register
15374 // constraint into a member of a register class.
15375 std::pair<unsigned, const TargetRegisterClass*> Res;
15376 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015377
15378 // Not found as a standard register?
15379 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015380 // Map st(0) -> st(7) -> ST0
15381 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15382 tolower(Constraint[1]) == 's' &&
15383 tolower(Constraint[2]) == 't' &&
15384 Constraint[3] == '(' &&
15385 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15386 Constraint[5] == ')' &&
15387 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015388
Chris Lattner56d77c72009-09-13 22:41:48 +000015389 Res.first = X86::ST0+Constraint[4]-'0';
15390 Res.second = X86::RFP80RegisterClass;
15391 return Res;
15392 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015393
Chris Lattner56d77c72009-09-13 22:41:48 +000015394 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015395 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015396 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015397 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015398 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015399 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015400
15401 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015402 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015403 Res.first = X86::EFLAGS;
15404 Res.second = X86::CCRRegisterClass;
15405 return Res;
15406 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015407
Dale Johannesen330169f2008-11-13 21:52:36 +000015408 // 'A' means EAX + EDX.
15409 if (Constraint == "A") {
15410 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015411 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015412 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015413 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015414 return Res;
15415 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015416
Chris Lattnerf76d1802006-07-31 23:26:50 +000015417 // Otherwise, check to see if this is a register class of the wrong value
15418 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15419 // turn into {ax},{dx}.
15420 if (Res.second->hasType(VT))
15421 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015422
Chris Lattnerf76d1802006-07-31 23:26:50 +000015423 // All of the single-register GCC register classes map their values onto
15424 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15425 // really want an 8-bit or 32-bit register, map to the appropriate register
15426 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015427 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015428 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015429 unsigned DestReg = 0;
15430 switch (Res.first) {
15431 default: break;
15432 case X86::AX: DestReg = X86::AL; break;
15433 case X86::DX: DestReg = X86::DL; break;
15434 case X86::CX: DestReg = X86::CL; break;
15435 case X86::BX: DestReg = X86::BL; break;
15436 }
15437 if (DestReg) {
15438 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015439 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015440 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015441 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015442 unsigned DestReg = 0;
15443 switch (Res.first) {
15444 default: break;
15445 case X86::AX: DestReg = X86::EAX; break;
15446 case X86::DX: DestReg = X86::EDX; break;
15447 case X86::CX: DestReg = X86::ECX; break;
15448 case X86::BX: DestReg = X86::EBX; break;
15449 case X86::SI: DestReg = X86::ESI; break;
15450 case X86::DI: DestReg = X86::EDI; break;
15451 case X86::BP: DestReg = X86::EBP; break;
15452 case X86::SP: DestReg = X86::ESP; break;
15453 }
15454 if (DestReg) {
15455 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015456 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015457 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015458 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015459 unsigned DestReg = 0;
15460 switch (Res.first) {
15461 default: break;
15462 case X86::AX: DestReg = X86::RAX; break;
15463 case X86::DX: DestReg = X86::RDX; break;
15464 case X86::CX: DestReg = X86::RCX; break;
15465 case X86::BX: DestReg = X86::RBX; break;
15466 case X86::SI: DestReg = X86::RSI; break;
15467 case X86::DI: DestReg = X86::RDI; break;
15468 case X86::BP: DestReg = X86::RBP; break;
15469 case X86::SP: DestReg = X86::RSP; break;
15470 }
15471 if (DestReg) {
15472 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015473 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015474 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015475 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015476 } else if (Res.second == X86::FR32RegisterClass ||
15477 Res.second == X86::FR64RegisterClass ||
15478 Res.second == X86::VR128RegisterClass) {
15479 // Handle references to XMM physical registers that got mapped into the
15480 // wrong class. This can happen with constraints like {xmm0} where the
15481 // target independent register mapper will just pick the first match it can
15482 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015483 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015484 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015485 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015486 Res.second = X86::FR64RegisterClass;
15487 else if (X86::VR128RegisterClass->hasType(VT))
15488 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015489 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015490
Chris Lattnerf76d1802006-07-31 23:26:50 +000015491 return Res;
15492}