blob: 8ce89c8aa92ba892d3c8af2739cbc5843fbb6f5a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Jesse Barnes79e53942008-11-07 14:24:08 -0800104typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800106} intel_range_t;
107
108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int dot_limit;
110 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800111} intel_p2_t;
112
Ma Lingd4906092009-03-18 20:13:27 +0800113typedef struct intel_limit intel_limit_t;
114struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 intel_range_t dot, vco, n, m, m1, m2, p, p1;
116 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Daniel Vetterd2acd212012-10-20 20:57:43 +0200119int
120intel_pch_rawclk(struct drm_device *dev)
121{
122 struct drm_i915_private *dev_priv = dev->dev_private;
123
124 WARN_ON(!HAS_PCH_SPLIT(dev));
125
126 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
127}
128
Chris Wilson021357a2010-09-07 20:54:59 +0100129static inline u32 /* units of 100MHz */
130intel_fdi_link_freq(struct drm_device *dev)
131{
Chris Wilson8b99e682010-10-13 09:59:17 +0100132 if (IS_GEN5(dev)) {
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
135 } else
136 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100137}
138
Daniel Vetter5d536e22013-07-06 12:52:06 +0200139static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200141 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200142 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .m = { .min = 96, .max = 140 },
144 .m1 = { .min = 18, .max = 26 },
145 .m2 = { .min = 6, .max = 16 },
146 .p = { .min = 4, .max = 128 },
147 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 165000,
149 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dvo = {
153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 4 },
163};
164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
Eric Anholt273e27c2011-03-30 13:01:10 -0700177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 20000, .max = 400000 },
180 .vco = { .min = 1400000, .max = 2800000 },
181 .n = { .min = 1, .max = 6 },
182 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100183 .m1 = { .min = 8, .max = 18 },
184 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 200000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 7, .max = 98 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 112000,
201 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
Eric Anholt273e27c2011-03-30 13:01:10 -0700204
Keith Packarde4b36692009-06-05 19:22:17 -0700205static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 25000, .max = 270000 },
207 .vco = { .min = 1750000, .max = 3500000},
208 .n = { .min = 1, .max = 4 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 10, .max = 30 },
213 .p1 = { .min = 1, .max = 3},
214 .p2 = { .dot_limit = 270000,
215 .p2_slow = 10,
216 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
220static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700221 .dot = { .min = 22000, .max = 400000 },
222 .vco = { .min = 1750000, .max = 3500000},
223 .n = { .min = 1, .max = 4 },
224 .m = { .min = 104, .max = 138 },
225 .m1 = { .min = 16, .max = 23 },
226 .m2 = { .min = 5, .max = 11 },
227 .p = { .min = 5, .max = 80 },
228 .p1 = { .min = 1, .max = 8},
229 .p2 = { .dot_limit = 165000,
230 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 20000, .max = 115000 },
235 .vco = { .min = 1750000, .max = 3500000 },
236 .n = { .min = 1, .max = 3 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 17, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 28, .max = 112 },
241 .p1 = { .min = 2, .max = 8 },
242 .p2 = { .dot_limit = 0,
243 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800244 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
247static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 80000, .max = 224000 },
249 .vco = { .min = 1750000, .max = 3500000 },
250 .n = { .min = 1, .max = 3 },
251 .m = { .min = 104, .max = 138 },
252 .m1 = { .min = 17, .max = 23 },
253 .m2 = { .min = 5, .max = 11 },
254 .p = { .min = 14, .max = 42 },
255 .p1 = { .min = 2, .max = 6 },
256 .p2 = { .dot_limit = 0,
257 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800258 },
Keith Packarde4b36692009-06-05 19:22:17 -0700259};
260
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500261static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 20000, .max = 400000},
263 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .n = { .min = 3, .max = 6 },
266 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 5, .max = 80 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 200000,
273 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1700000, .max = 3500000 },
279 .n = { .min = 3, .max = 6 },
280 .m = { .min = 2, .max = 256 },
281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 7, .max = 112 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 112000,
286 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* Ironlake / Sandybridge
290 *
291 * We calculate clock using (register_value + 2) for N/M1/M2, so here
292 * the range value for them is (actual_value - 2).
293 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800294static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 350000 },
296 .vco = { .min = 1760000, .max = 3510000 },
297 .n = { .min = 1, .max = 5 },
298 .m = { .min = 79, .max = 127 },
299 .m1 = { .min = 12, .max = 22 },
300 .m2 = { .min = 5, .max = 9 },
301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
303 .p2 = { .dot_limit = 225000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 3 },
311 .m = { .min = 79, .max = 118 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 28, .max = 112 },
315 .p1 = { .min = 2, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
Eric Anholt273e27c2011-03-30 13:01:10 -0700333/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 2 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358};
359
Ville Syrjälädc730512013-09-24 21:26:30 +0300360static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300361 /*
362 * These are the data rate limits (measured in fast clocks)
363 * since those are the strictest limits we have. The fast
364 * clock and actual rate limits are more relaxed, so checking
365 * them would make no difference.
366 */
367 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200368 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700369 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700370 .m1 = { .min = 2, .max = 3 },
371 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300372 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300373 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700374};
375
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300376static const intel_limit_t intel_limits_chv = {
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 540000 * 5},
384 .vco = { .min = 4860000, .max = 6700000 },
385 .n = { .min = 1, .max = 1 },
386 .m1 = { .min = 2, .max = 2 },
387 .m2 = { .min = 24 << 22, .max = 175 << 22 },
388 .p1 = { .min = 2, .max = 4 },
389 .p2 = { .p2_slow = 1, .p2_fast = 14 },
390};
391
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300392static void vlv_clock(int refclk, intel_clock_t *clock)
393{
394 clock->m = clock->m1 * clock->m2;
395 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200396 if (WARN_ON(clock->n == 0 || clock->p == 0))
397 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300398 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
399 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400}
401
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300402/**
403 * Returns whether any output on the specified pipe is of the specified type
404 */
405static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
406{
407 struct drm_device *dev = crtc->dev;
408 struct intel_encoder *encoder;
409
410 for_each_encoder_on_crtc(dev, crtc, encoder)
411 if (encoder->type == type)
412 return true;
413
414 return false;
415}
416
Chris Wilson1b894b52010-12-14 20:04:54 +0000417static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
418 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100424 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000425 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 limit = &intel_limits_ironlake_dual_lvds_100m;
427 else
428 limit = &intel_limits_ironlake_dual_lvds;
429 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000430 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431 limit = &intel_limits_ironlake_single_lvds_100m;
432 else
433 limit = &intel_limits_ironlake_single_lvds;
434 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200435 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800437
438 return limit;
439}
440
Ma Ling044c7c42009-03-18 20:13:23 +0800441static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
442{
443 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800444 const intel_limit_t *limit;
445
446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100447 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700448 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800449 else
Keith Packarde4b36692009-06-05 19:22:17 -0700450 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
452 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700453 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800454 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800458
459 return limit;
460}
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
464 struct drm_device *dev = crtc->dev;
465 const intel_limit_t *limit;
466
Eric Anholtbad720f2009-10-22 16:11:14 -0700467 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000468 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800470 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800474 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300476 } else if (IS_CHERRYVIEW(dev)) {
477 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700478 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300479 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 } else if (!IS_GEN2(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
482 limit = &intel_limits_i9xx_lvds;
483 else
484 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 } else {
486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700487 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700489 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200490 else
491 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 }
493 return limit;
494}
495
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500496/* m1 is reserved as 0 in Pineview, n is a ring counter */
497static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
Shaohua Li21778322009-02-23 15:19:16 +0800499 clock->m = clock->m2 + 2;
500 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200501 if (WARN_ON(clock->n == 0 || clock->p == 0))
502 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300503 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
504 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800505}
506
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200507static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
508{
509 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
510}
511
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200512static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800513{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200516 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
517 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520}
521
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300522static void chv_clock(int refclk, intel_clock_t *clock)
523{
524 clock->m = clock->m1 * clock->m2;
525 clock->p = clock->p1 * clock->p2;
526 if (WARN_ON(clock->n == 0 || clock->p == 0))
527 return;
528 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
529 clock->n << 22);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
531}
532
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800533#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534/**
535 * Returns whether the given set of divisors are valid for a given refclk with
536 * the given connectors.
537 */
538
Chris Wilson1b894b52010-12-14 20:04:54 +0000539static bool intel_PLL_is_valid(struct drm_device *dev,
540 const intel_limit_t *limit,
541 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300543 if (clock->n < limit->n.min || limit->n.max < clock->n)
544 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400548 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551
552 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
553 if (clock->m1 <= clock->m2)
554 INTELPllInvalid("m1 <= m2\n");
555
556 if (!IS_VALLEYVIEW(dev)) {
557 if (clock->p < limit->p.min || limit->p.max < clock->p)
558 INTELPllInvalid("p out of range\n");
559 if (clock->m < limit->m.min || limit->m.max < clock->m)
560 INTELPllInvalid("m out of range\n");
561 }
562
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400564 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
566 * connector, etc., rather than just a single range.
567 */
568 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570
571 return true;
572}
573
Ma Lingd4906092009-03-18 20:13:27 +0800574static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200575i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800576 int target, int refclk, intel_clock_t *match_clock,
577 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 int err = target;
582
Daniel Vettera210b022012-11-26 17:22:08 +0100583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100585 * For LVDS just rely on its current settings for dual-channel.
586 * We haven't figured out how to reliably set up different
587 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100589 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 clock.p2 = limit->p2.p2_fast;
591 else
592 clock.p2 = limit->p2.p2_slow;
593 } else {
594 if (target < limit->p2.dot_limit)
595 clock.p2 = limit->p2.p2_slow;
596 else
597 clock.p2 = limit->p2.p2_fast;
598 }
599
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
Zhao Yakui42158662009-11-20 11:24:18 +0800602 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
603 clock.m1++) {
604 for (clock.m2 = limit->m2.min;
605 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200606 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800607 break;
608 for (clock.n = limit->n.min;
609 clock.n <= limit->n.max; clock.n++) {
610 for (clock.p1 = limit->p1.min;
611 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 int this_err;
613
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200614 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000615 if (!intel_PLL_is_valid(dev, limit,
616 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800618 if (match_clock &&
619 clock.p != match_clock->p)
620 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 this_err = abs(clock.dot - target);
623 if (this_err < err) {
624 *best_clock = clock;
625 err = this_err;
626 }
627 }
628 }
629 }
630 }
631
632 return (err != target);
633}
634
Ma Lingd4906092009-03-18 20:13:27 +0800635static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200636pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
637 int target, int refclk, intel_clock_t *match_clock,
638 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200639{
640 struct drm_device *dev = crtc->dev;
641 intel_clock_t clock;
642 int err = target;
643
644 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
645 /*
646 * For LVDS just rely on its current settings for dual-channel.
647 * We haven't figured out how to reliably set up different
648 * single/dual channel state, if we even can.
649 */
650 if (intel_is_dual_link_lvds(dev))
651 clock.p2 = limit->p2.p2_fast;
652 else
653 clock.p2 = limit->p2.p2_slow;
654 } else {
655 if (target < limit->p2.dot_limit)
656 clock.p2 = limit->p2.p2_slow;
657 else
658 clock.p2 = limit->p2.p2_fast;
659 }
660
661 memset(best_clock, 0, sizeof(*best_clock));
662
663 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
664 clock.m1++) {
665 for (clock.m2 = limit->m2.min;
666 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 for (clock.n = limit->n.min;
668 clock.n <= limit->n.max; clock.n++) {
669 for (clock.p1 = limit->p1.min;
670 clock.p1 <= limit->p1.max; clock.p1++) {
671 int this_err;
672
673 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 if (!intel_PLL_is_valid(dev, limit,
675 &clock))
676 continue;
677 if (match_clock &&
678 clock.p != match_clock->p)
679 continue;
680
681 this_err = abs(clock.dot - target);
682 if (this_err < err) {
683 *best_clock = clock;
684 err = this_err;
685 }
686 }
687 }
688 }
689 }
690
691 return (err != target);
692}
693
Ma Lingd4906092009-03-18 20:13:27 +0800694static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200695g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
696 int target, int refclk, intel_clock_t *match_clock,
697 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800698{
699 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800700 intel_clock_t clock;
701 int max_n;
702 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400703 /* approximately equals target * 0.00585 */
704 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800705 found = false;
706
707 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200732 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000736
737 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800738 if (this_err < err_most) {
739 *best_clock = clock;
740 err_most = this_err;
741 max_n = clock.n;
742 found = true;
743 }
744 }
745 }
746 }
747 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800748 return found;
749}
Ma Lingd4906092009-03-18 20:13:27 +0800750
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200752vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
753 int target, int refclk, intel_clock_t *match_clock,
754 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700755{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300756 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300757 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300758 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300759 /* min update 19.2 MHz */
760 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300761 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 target *= 5; /* fast clock */
764
765 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700766
767 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300769 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300770 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300771 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700773 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300774 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300775 unsigned int ppm, diff;
776
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300777 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
778 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300779
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 vlv_clock(refclk, &clock);
781
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300782 if (!intel_PLL_is_valid(dev, limit,
783 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300784 continue;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 diff = abs(clock.dot - target);
787 ppm = div_u64(1000000ULL * diff, target);
788
789 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300791 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300792 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794
Ville Syrjäläc6861222013-09-24 21:26:21 +0300795 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300796 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700799 }
800 }
801 }
802 }
803 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700804
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300808static bool
809chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
815 uint64_t m2;
816 int found = false;
817
818 memset(best_clock, 0, sizeof(*best_clock));
819
820 /*
821 * Based on hardware doc, the n always set to 1, and m1 always
822 * set to 2. If requires to support 200Mhz refclk, we need to
823 * revisit this because n may not 1 anymore.
824 */
825 clock.n = 1, clock.m1 = 2;
826 target *= 5; /* fast clock */
827
828 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
829 for (clock.p2 = limit->p2.p2_fast;
830 clock.p2 >= limit->p2.p2_slow;
831 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
832
833 clock.p = clock.p1 * clock.p2;
834
835 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
836 clock.n) << 22, refclk * clock.m1);
837
838 if (m2 > INT_MAX/clock.m1)
839 continue;
840
841 clock.m2 = m2;
842
843 chv_clock(refclk, &clock);
844
845 if (!intel_PLL_is_valid(dev, limit, &clock))
846 continue;
847
848 /* based on hardware requirement, prefer bigger p
849 */
850 if (clock.p > best_clock->p) {
851 *best_clock = clock;
852 found = true;
853 }
854 }
855 }
856
857 return found;
858}
859
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300860bool intel_crtc_active(struct drm_crtc *crtc)
861{
862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
863
864 /* Be paranoid as we can arrive here with only partial
865 * state retrieved from the hardware during setup.
866 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868 * as Haswell has gained clock readout/fastboot support.
869 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000870 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300871 * properly reconstruct framebuffers.
872 */
Matt Roperf4510a22014-04-01 15:22:40 -0700873 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875}
876
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200877enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Daniel Vetter3b117c82013-04-17 20:15:07 +0200883 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884}
885
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200886static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200889 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300890
891 frame = I915_READ(frame_reg);
892
893 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700894 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300895}
896
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700897/**
898 * intel_wait_for_vblank - wait for vblank on a given pipe
899 * @dev: drm device
900 * @pipe: pipe to wait for
901 *
902 * Wait for vblank to occur on a given pipe. Needed for various bits of
903 * mode setting code.
904 */
905void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800906{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800908 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
911 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300912 return;
913 }
914
Chris Wilson300387c2010-09-05 20:25:43 +0100915 /* Clear existing vblank status. Note this will clear any other
916 * sticky status fields as well.
917 *
918 * This races with i915_driver_irq_handler() with the result
919 * that either function could miss a vblank event. Here it is not
920 * fatal, as we will either wait upon the next vblank interrupt or
921 * timeout. Generally speaking intel_wait_for_vblank() is only
922 * called during modeset at which time the GPU should be idle and
923 * should *not* be performing page flips and thus not waiting on
924 * vblanks...
925 * Currently, the result of us stealing a vblank from the irq
926 * handler is that a single frame will be skipped during swapbuffers.
927 */
928 I915_WRITE(pipestat_reg,
929 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
930
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100932 if (wait_for(I915_READ(pipestat_reg) &
933 PIPE_VBLANK_INTERRUPT_STATUS,
934 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 DRM_DEBUG_KMS("vblank wait timed out\n");
936}
937
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300938static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 reg = PIPEDSL(pipe);
942 u32 line1, line2;
943 u32 line_mask;
944
945 if (IS_GEN2(dev))
946 line_mask = DSL_LINEMASK_GEN2;
947 else
948 line_mask = DSL_LINEMASK_GEN3;
949
950 line1 = I915_READ(reg) & line_mask;
951 mdelay(5);
952 line2 = I915_READ(reg) & line_mask;
953
954 return line1 == line2;
955}
956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957/*
958 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959 * @dev: drm device
960 * @pipe: pipe to wait for
961 *
962 * After disabling a pipe, we can't wait for vblank in the usual way,
963 * spinning on the vblank interrupt status bit, since we won't actually
964 * see an interrupt when the pipe is disabled.
965 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 * On Gen4 and above:
967 * wait for the pipe register state bit to turn off
968 *
969 * Otherwise:
970 * wait for the display line value to settle (it usually
971 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100972 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700973 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100974void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
978 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200981 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100984 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
985 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200986 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700987 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300989 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200990 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800992}
993
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000994/*
995 * ibx_digital_port_connected - is the specified port connected?
996 * @dev_priv: i915 private structure
997 * @port: the port to test
998 *
999 * Returns true if @port is connected, false otherwise.
1000 */
1001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port)
1003{
1004 u32 bit;
1005
Damien Lespiauc36346e2012-12-13 16:09:03 +00001006 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001007 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 case PORT_B:
1009 bit = SDE_PORTB_HOTPLUG;
1010 break;
1011 case PORT_C:
1012 bit = SDE_PORTC_HOTPLUG;
1013 break;
1014 case PORT_D:
1015 bit = SDE_PORTD_HOTPLUG;
1016 break;
1017 default:
1018 return true;
1019 }
1020 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001021 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001022 case PORT_B:
1023 bit = SDE_PORTB_HOTPLUG_CPT;
1024 break;
1025 case PORT_C:
1026 bit = SDE_PORTC_HOTPLUG_CPT;
1027 break;
1028 case PORT_D:
1029 bit = SDE_PORTD_HOTPLUG_CPT;
1030 break;
1031 default:
1032 return true;
1033 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001034 }
1035
1036 return I915_READ(SDEISR) & bit;
1037}
1038
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039static const char *state_string(bool enabled)
1040{
1041 return enabled ? "on" : "off";
1042}
1043
1044/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047{
1048 int reg;
1049 u32 val;
1050 bool cur_state;
1051
1052 reg = DPLL(pipe);
1053 val = I915_READ(reg);
1054 cur_state = !!(val & DPLL_VCO_ENABLE);
1055 WARN(cur_state != state,
1056 "PLL state assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
1058}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059
Jani Nikula23538ef2013-08-27 15:12:22 +03001060/* XXX: the dsi pll is shared between MIPI DSI ports */
1061static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1062{
1063 u32 val;
1064 bool cur_state;
1065
1066 mutex_lock(&dev_priv->dpio_lock);
1067 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1068 mutex_unlock(&dev_priv->dpio_lock);
1069
1070 cur_state = val & DSI_PLL_VCO_EN;
1071 WARN(cur_state != state,
1072 "DSI PLL state assertion failure (expected %s, current %s)\n",
1073 state_string(state), state_string(cur_state));
1074}
1075#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1076#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1077
Daniel Vetter55607e82013-06-16 21:42:39 +02001078struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001079intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Daniel Vettere2b78262013-06-07 23:10:03 +02001081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1082
Daniel Vettera43f6e02013-06-07 23:10:32 +02001083 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001084 return NULL;
1085
Daniel Vettera43f6e02013-06-07 23:10:32 +02001086 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001095 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001096
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001097 if (HAS_PCH_LPT(dev_priv->dev)) {
1098 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1099 return;
1100 }
1101
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001103 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001104 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001105
Daniel Vetter53589012013-06-05 13:34:16 +02001106 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001107 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001108 "%s assertion failure (expected %s, current %s)\n",
1109 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Jesse Barnes040484a2011-01-03 12:14:26 -08001111
1112static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001121 if (HAS_DDI(dev_priv->dev)) {
1122 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001124 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 } else {
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 cur_state = !!(val & FDI_TX_ENABLE);
1130 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 WARN(cur_state != state,
1132 "FDI TX state assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
1134}
1135#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1136#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1137
1138static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
1140{
1141 int reg;
1142 u32 val;
1143 bool cur_state;
1144
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001145 reg = FDI_RX_CTL(pipe);
1146 val = I915_READ(reg);
1147 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 WARN(cur_state != state,
1149 "FDI RX state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1153#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1154
1155static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe)
1157{
1158 int reg;
1159 u32 val;
1160
1161 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001162 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 return;
1164
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001165 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 return;
1168
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 reg = FDI_TX_CTL(pipe);
1170 val = I915_READ(reg);
1171 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1172}
1173
Daniel Vetter55607e82013-06-16 21:42:39 +02001174void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1175 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001176{
1177 int reg;
1178 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001179 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
1181 reg = FDI_RX_CTL(pipe);
1182 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1184 WARN(cur_state != state,
1185 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1186 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
1188
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int pp_reg, lvds_reg;
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
1197 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1198 pp_reg = PCH_PP_CONTROL;
1199 lvds_reg = PCH_LVDS;
1200 } else {
1201 pp_reg = PP_CONTROL;
1202 lvds_reg = LVDS;
1203 }
1204
1205 val = I915_READ(pp_reg);
1206 if (!(val & PANEL_POWER_ON) ||
1207 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1208 locked = false;
1209
1210 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1211 panel_pipe = PIPE_B;
1212
1213 WARN(panel_pipe == pipe && locked,
1214 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001215 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216}
1217
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001218static void assert_cursor(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
1220{
1221 struct drm_device *dev = dev_priv->dev;
1222 bool cur_state;
1223
Paulo Zanonid9d82082014-02-27 16:30:56 -03001224 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001225 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001226 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001227 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228
1229 WARN(cur_state != state,
1230 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1231 pipe_name(pipe), state_string(state), state_string(cur_state));
1232}
1233#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1234#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1235
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001236void assert_pipe(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
1239 int reg;
1240 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001241 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001242 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1243 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Daniel Vetter8e636782012-01-22 01:36:48 +01001245 /* if we need the pipe A quirk it must be always on */
1246 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1247 state = true;
1248
Imre Deakda7e29b2014-02-18 00:02:02 +02001249 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001250 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001251 cur_state = false;
1252 } else {
1253 reg = PIPECONF(cpu_transcoder);
1254 val = I915_READ(reg);
1255 cur_state = !!(val & PIPECONF_ENABLE);
1256 }
1257
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001258 WARN(cur_state != state,
1259 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001260 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261}
1262
Chris Wilson931872f2012-01-16 23:01:13 +00001263static void assert_plane(struct drm_i915_private *dev_priv,
1264 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001268 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269
1270 reg = DSPCNTR(plane);
1271 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001272 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1273 WARN(cur_state != state,
1274 "plane %c assertion failure (expected %s, current %s)\n",
1275 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1279#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1280
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe)
1283{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001284 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 int reg, i;
1286 u32 val;
1287 int cur_pipe;
1288
Ville Syrjälä653e1022013-06-04 13:49:05 +03001289 /* Primary planes are fixed to pipes on gen4+ */
1290 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001291 reg = DSPCNTR(pipe);
1292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001294 "plane %c assertion failure, should be disabled but not\n",
1295 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001296 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001297 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001300 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301 reg = DSPCNTR(i);
1302 val = I915_READ(reg);
1303 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1304 DISPPLANE_SEL_PIPE_SHIFT;
1305 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1307 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 }
1309}
1310
Jesse Barnes19332d72013-03-28 09:55:38 -07001311static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1312 enum pipe pipe)
1313{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 u32 val;
1317
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 for_each_sprite(pipe, sprite) {
1320 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001322 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001323 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001324 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 }
1326 } else if (INTEL_INFO(dev)->gen >= 7) {
1327 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001329 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001330 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 plane_name(pipe), pipe_name(pipe));
1332 } else if (INTEL_INFO(dev)->gen >= 5) {
1333 reg = DVSCNTR(pipe);
1334 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001335 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1337 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001338 }
1339}
1340
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001341static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001342{
1343 u32 val;
1344 bool enabled;
1345
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001346 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001347
Jesse Barnes92f25842011-01-04 15:09:34 -08001348 val = I915_READ(PCH_DREF_CONTROL);
1349 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1350 DREF_SUPERSPREAD_SOURCE_MASK));
1351 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1352}
1353
Daniel Vetterab9412b2013-05-03 11:49:46 +02001354static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
1357 int reg;
1358 u32 val;
1359 bool enabled;
1360
Daniel Vetterab9412b2013-05-03 11:49:46 +02001361 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 val = I915_READ(reg);
1363 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 WARN(enabled,
1365 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1366 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001367}
1368
Keith Packard4e634382011-08-06 10:39:45 -07001369static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001371{
1372 if ((val & DP_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1377 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1378 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1379 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001380 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1381 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1382 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001383 } else {
1384 if ((val & DP_PIPE_MASK) != (pipe << 30))
1385 return false;
1386 }
1387 return true;
1388}
1389
Keith Packard1519b992011-08-06 10:35:34 -07001390static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe, u32 val)
1392{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
1395
1396 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001399 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1400 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1401 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001402 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001403 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001404 return false;
1405 }
1406 return true;
1407}
1408
1409static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, u32 val)
1411{
1412 if ((val & LVDS_PORT_EN) == 0)
1413 return false;
1414
1415 if (HAS_PCH_CPT(dev_priv->dev)) {
1416 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1417 return false;
1418 } else {
1419 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1420 return false;
1421 }
1422 return true;
1423}
1424
1425static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, u32 val)
1427{
1428 if ((val & ADPA_DAC_ENABLE) == 0)
1429 return false;
1430 if (HAS_PCH_CPT(dev_priv->dev)) {
1431 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1432 return false;
1433 } else {
1434 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1435 return false;
1436 }
1437 return true;
1438}
1439
Jesse Barnes291906f2011-02-02 12:28:03 -08001440static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001441 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001442{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001444 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1449 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
1453static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, int reg)
1455{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001457 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001458 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001459 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001461 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001462 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001464}
1465
1466static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe)
1468{
1469 int reg;
1470 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
Keith Packardf0575e92011-07-25 22:12:43 -07001472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_ADPA;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
1482 reg = PCH_LVDS;
1483 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001484 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001493static void intel_init_dpio(struct drm_device *dev)
1494{
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496
1497 if (!IS_VALLEYVIEW(dev))
1498 return;
1499
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001500 /*
1501 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1502 * CHV x1 PHY (DP/HDMI D)
1503 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1504 */
1505 if (IS_CHERRYVIEW(dev)) {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1507 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1508 } else {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1510 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001511}
1512
1513static void intel_reset_dpio(struct drm_device *dev)
1514{
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001517 if (IS_CHERRYVIEW(dev)) {
1518 enum dpio_phy phy;
1519 u32 val;
1520
1521 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1522 /* Poll for phypwrgood signal */
1523 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1524 PHY_POWERGOOD(phy), 1))
1525 DRM_ERROR("Display PHY %d is not power up\n", phy);
1526
1527 /*
1528 * Deassert common lane reset for PHY.
1529 *
1530 * This should only be done on init and resume from S3
1531 * with both PLLs disabled, or we risk losing DPIO and
1532 * PLL synchronization.
1533 */
1534 val = I915_READ(DISPLAY_PHY_CONTROL);
1535 I915_WRITE(DISPLAY_PHY_CONTROL,
1536 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1537 }
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001538 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001539}
1540
Daniel Vetter426115c2013-07-11 22:13:42 +02001541static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542{
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 struct drm_device *dev = crtc->base.dev;
1544 struct drm_i915_private *dev_priv = dev->dev_private;
1545 int reg = DPLL(crtc->pipe);
1546 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001547
Daniel Vetter426115c2013-07-11 22:13:42 +02001548 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001549
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001551 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1552
1553 /* PLL is protected by panel, make sure we can write it */
1554 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001555 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001556
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 I915_WRITE(reg, dpll);
1558 POSTING_READ(reg);
1559 udelay(150);
1560
1561 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1562 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1563
1564 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1565 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001566
1567 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001568 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001569 POSTING_READ(reg);
1570 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001572 POSTING_READ(reg);
1573 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001574 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001575 POSTING_READ(reg);
1576 udelay(150); /* wait for warmup */
1577}
1578
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579static void chv_enable_pll(struct intel_crtc *crtc)
1580{
1581 struct drm_device *dev = crtc->base.dev;
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 int pipe = crtc->pipe;
1584 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 u32 tmp;
1586
1587 assert_pipe_disabled(dev_priv, crtc->pipe);
1588
1589 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1590
1591 mutex_lock(&dev_priv->dpio_lock);
1592
1593 /* Enable back the 10bit clock to display controller */
1594 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1595 tmp |= DPIO_DCLKP_EN;
1596 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1597
1598 /*
1599 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1600 */
1601 udelay(1);
1602
1603 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001604 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001605
1606 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001607 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608 DRM_ERROR("PLL %d failed to lock\n", pipe);
1609
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001610 /* not sure when this should be written */
1611 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1612 POSTING_READ(DPLL_MD(pipe));
1613
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001614 mutex_unlock(&dev_priv->dpio_lock);
1615}
1616
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001618{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001619 struct drm_device *dev = crtc->base.dev;
1620 struct drm_i915_private *dev_priv = dev->dev_private;
1621 int reg = DPLL(crtc->pipe);
1622 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625
1626 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001627 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628
1629 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001630 if (IS_MOBILE(dev) && !IS_I830(dev))
1631 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001633 I915_WRITE(reg, dpll);
1634
1635 /* Wait for the clocks to stabilize. */
1636 POSTING_READ(reg);
1637 udelay(150);
1638
1639 if (INTEL_INFO(dev)->gen >= 4) {
1640 I915_WRITE(DPLL_MD(crtc->pipe),
1641 crtc->config.dpll_hw_state.dpll_md);
1642 } else {
1643 /* The pixel multiplier can only be updated once the
1644 * DPLL is enabled and the clocks are stable.
1645 *
1646 * So write it again.
1647 */
1648 I915_WRITE(reg, dpll);
1649 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650
1651 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 POSTING_READ(reg);
1657 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
1661}
1662
1663/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001664 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 * @dev_priv: i915 private structure
1666 * @pipe: pipe PLL to disable
1667 *
1668 * Disable the PLL for @pipe, making sure the pipe is off first.
1669 *
1670 * Note! This is for pre-ILK only.
1671 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001672static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674 /* Don't disable pipe A or pipe A PLLs if needed */
1675 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1676 return;
1677
1678 /* Make sure the pipe isn't still relying on us */
1679 assert_pipe_disabled(dev_priv, pipe);
1680
Daniel Vetter50b44a42013-06-05 13:34:33 +02001681 I915_WRITE(DPLL(pipe), 0);
1682 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001683}
1684
Jesse Barnesf6071162013-10-01 10:41:38 -07001685static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1686{
1687 u32 val = 0;
1688
1689 /* Make sure the pipe isn't still relying on us */
1690 assert_pipe_disabled(dev_priv, pipe);
1691
Imre Deake5cbfbf2014-01-09 17:08:16 +02001692 /*
1693 * Leave integrated clock source and reference clock enabled for pipe B.
1694 * The latter is needed for VGA hotplug / manual detection.
1695 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001696 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001697 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001698 I915_WRITE(DPLL(pipe), val);
1699 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001700
1701}
1702
1703static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1704{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001705 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706 u32 val;
1707
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001708 /* Make sure the pipe isn't still relying on us */
1709 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001710
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001711 /* Set PLL en = 0 */
1712 val = DPLL_SSC_REF_CLOCK_CHV;
1713 if (pipe != PIPE_A)
1714 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1715 I915_WRITE(DPLL(pipe), val);
1716 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001717
1718 mutex_lock(&dev_priv->dpio_lock);
1719
1720 /* Disable 10bit clock to display controller */
1721 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1722 val &= ~DPIO_DCLKP_EN;
1723 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1724
Ville Syrjälä61407f62014-05-27 16:32:55 +03001725 /* disable left/right clock distribution */
1726 if (pipe != PIPE_B) {
1727 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1728 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1729 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1730 } else {
1731 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1732 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1733 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1734 }
1735
Ville Syrjäläd7520482014-04-09 13:28:59 +03001736 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001737}
1738
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001739void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1740 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001741{
1742 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001743 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745 switch (dport->port) {
1746 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001748 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001749 break;
1750 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001751 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 dpll_reg = DPLL(0);
1753 break;
1754 case PORT_D:
1755 port_mask = DPLL_PORTD_READY_MASK;
1756 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001757 break;
1758 default:
1759 BUG();
1760 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001761
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001762 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001763 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001765}
1766
Daniel Vetterb14b1052014-04-24 23:55:13 +02001767static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1768{
1769 struct drm_device *dev = crtc->base.dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1772
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001773 if (WARN_ON(pll == NULL))
1774 return;
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776 WARN_ON(!pll->refcount);
1777 if (pll->active == 0) {
1778 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1779 WARN_ON(pll->on);
1780 assert_shared_dpll_disabled(dev_priv, pll);
1781
1782 pll->mode_set(dev_priv, pll);
1783 }
1784}
1785
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001786/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001787 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001788 * @dev_priv: i915 private structure
1789 * @pipe: pipe PLL to enable
1790 *
1791 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1792 * drives the transcoder clock.
1793 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001794static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001795{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001796 struct drm_device *dev = crtc->base.dev;
1797 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001798 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001799
Daniel Vetter87a875b2013-06-05 13:34:19 +02001800 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001801 return;
1802
1803 if (WARN_ON(pll->refcount == 0))
1804 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001805
Daniel Vetter46edb022013-06-05 13:34:12 +02001806 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1807 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001808 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001809
Daniel Vettercdbd2312013-06-05 13:34:03 +02001810 if (pll->active++) {
1811 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001812 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813 return;
1814 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001815 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001816
Daniel Vetter46edb022013-06-05 13:34:12 +02001817 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001818 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001820}
1821
Daniel Vettere2b78262013-06-07 23:10:03 +02001822static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001823{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001824 struct drm_device *dev = crtc->base.dev;
1825 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001826 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001827
Jesse Barnes92f25842011-01-04 15:09:34 -08001828 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001829 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001830 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001831 return;
1832
Chris Wilson48da64a2012-05-13 20:16:12 +01001833 if (WARN_ON(pll->refcount == 0))
1834 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001835
Daniel Vetter46edb022013-06-05 13:34:12 +02001836 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1837 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001838 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839
Chris Wilson48da64a2012-05-13 20:16:12 +01001840 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001841 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 return;
1843 }
1844
Daniel Vettere9d69442013-06-05 13:34:15 +02001845 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001846 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001847 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001848 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Daniel Vetter46edb022013-06-05 13:34:12 +02001850 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001851 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001852 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001853}
1854
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001855static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1856 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001857{
Daniel Vetter23670b322012-11-01 09:15:30 +01001858 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001859 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001861 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001862
1863 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001864 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001865
1866 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001867 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001868 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001869
1870 /* FDI must be feeding us bits for PCH ports */
1871 assert_fdi_tx_enabled(dev_priv, pipe);
1872 assert_fdi_rx_enabled(dev_priv, pipe);
1873
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 if (HAS_PCH_CPT(dev)) {
1875 /* Workaround: Set the timing override bit before enabling the
1876 * pch transcoder. */
1877 reg = TRANS_CHICKEN2(pipe);
1878 val = I915_READ(reg);
1879 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1880 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001881 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001882
Daniel Vetterab9412b2013-05-03 11:49:46 +02001883 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001884 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001885 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001886
1887 if (HAS_PCH_IBX(dev_priv->dev)) {
1888 /*
1889 * make the BPC in transcoder be consistent with
1890 * that in pipeconf reg.
1891 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001892 val &= ~PIPECONF_BPC_MASK;
1893 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001894 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895
1896 val &= ~TRANS_INTERLACE_MASK;
1897 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001898 if (HAS_PCH_IBX(dev_priv->dev) &&
1899 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1900 val |= TRANS_LEGACY_INTERLACED_ILK;
1901 else
1902 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001903 else
1904 val |= TRANS_PROGRESSIVE;
1905
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 I915_WRITE(reg, val | TRANS_ENABLE);
1907 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001908 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001909}
1910
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001912 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001913{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915
1916 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001917 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001919 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001920 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001921 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001923 /* Workaround: set timing override bit. */
1924 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001926 I915_WRITE(_TRANSA_CHICKEN2, val);
1927
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001928 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001929 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001930
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001931 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1932 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001933 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934 else
1935 val |= TRANS_PROGRESSIVE;
1936
Daniel Vetterab9412b2013-05-03 11:49:46 +02001937 I915_WRITE(LPT_TRANSCONF, val);
1938 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940}
1941
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001942static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1943 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001944{
Daniel Vetter23670b322012-11-01 09:15:30 +01001945 struct drm_device *dev = dev_priv->dev;
1946 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001947
1948 /* FDI relies on the transcoder */
1949 assert_fdi_tx_disabled(dev_priv, pipe);
1950 assert_fdi_rx_disabled(dev_priv, pipe);
1951
Jesse Barnes291906f2011-02-02 12:28:03 -08001952 /* Ports must be off as well */
1953 assert_pch_ports_disabled(dev_priv, pipe);
1954
Daniel Vetterab9412b2013-05-03 11:49:46 +02001955 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001956 val = I915_READ(reg);
1957 val &= ~TRANS_ENABLE;
1958 I915_WRITE(reg, val);
1959 /* wait for PCH transcoder off, transcoder state */
1960 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001961 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001962
1963 if (!HAS_PCH_IBX(dev)) {
1964 /* Workaround: Clear the timing override chicken bit again. */
1965 reg = TRANS_CHICKEN2(pipe);
1966 val = I915_READ(reg);
1967 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1968 I915_WRITE(reg, val);
1969 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001970}
1971
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001972static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001973{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001974 u32 val;
1975
Daniel Vetterab9412b2013-05-03 11:49:46 +02001976 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001977 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001979 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001980 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001981 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001982
1983 /* Workaround: clear timing override bit. */
1984 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001985 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001986 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001987}
1988
1989/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001990 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001991 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001992 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001993 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001994 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001996static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001997{
Paulo Zanoni03722642014-01-17 13:51:09 -02001998 struct drm_device *dev = crtc->base.dev;
1999 struct drm_i915_private *dev_priv = dev->dev_private;
2000 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002001 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2002 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002003 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 int reg;
2005 u32 val;
2006
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002007 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002008 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002009 assert_sprites_disabled(dev_priv, pipe);
2010
Paulo Zanoni681e5812012-12-06 11:12:38 -02002011 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002012 pch_transcoder = TRANSCODER_A;
2013 else
2014 pch_transcoder = pipe;
2015
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 /*
2017 * A pipe without a PLL won't actually be able to drive bits from
2018 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2019 * need the check.
2020 */
2021 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002022 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002023 assert_dsi_pll_enabled(dev_priv);
2024 else
2025 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002026 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002027 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002028 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002029 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002030 assert_fdi_tx_pll_enabled(dev_priv,
2031 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002032 }
2033 /* FIXME: assert CPU port conditions for SNB+ */
2034 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002036 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002037 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002038 if (val & PIPECONF_ENABLE) {
2039 WARN_ON(!(pipe == PIPE_A &&
2040 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002041 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002042 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002043
2044 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002045 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046}
2047
2048/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002049 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 * @dev_priv: i915 private structure
2051 * @pipe: pipe to disable
2052 *
2053 * Disable @pipe, making sure that various hardware specific requirements
2054 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2055 *
2056 * @pipe should be %PIPE_A or %PIPE_B.
2057 *
2058 * Will wait until the pipe has shut down before returning.
2059 */
2060static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2061 enum pipe pipe)
2062{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002063 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2064 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 int reg;
2066 u32 val;
2067
2068 /*
2069 * Make sure planes won't keep trying to pump pixels to us,
2070 * or we might hang the display.
2071 */
2072 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002073 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002074 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075
2076 /* Don't disable pipe A or pipe A PLLs if needed */
2077 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2078 return;
2079
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002080 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002081 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002082 if ((val & PIPECONF_ENABLE) == 0)
2083 return;
2084
2085 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2087}
2088
Keith Packardd74362c2011-07-28 14:47:14 -07002089/*
2090 * Plane regs are double buffered, going from enabled->disabled needs a
2091 * trigger in order to latch. The display address reg provides this.
2092 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002093void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002095{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002096 struct drm_device *dev = dev_priv->dev;
2097 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002098
2099 I915_WRITE(reg, I915_READ(reg));
2100 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002101}
2102
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002104 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 * @dev_priv: i915 private structure
2106 * @plane: plane to enable
2107 * @pipe: pipe being fed
2108 *
2109 * Enable @plane on @pipe, making sure that @pipe is running first.
2110 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002111static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2112 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002114 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002115 struct intel_crtc *intel_crtc =
2116 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 int reg;
2118 u32 val;
2119
2120 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2121 assert_pipe_enabled(dev_priv, pipe);
2122
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002123 if (intel_crtc->primary_enabled)
2124 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002125
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002126 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002127
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 reg = DSPCNTR(plane);
2129 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002130 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002131
2132 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002133 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002134
2135 /*
2136 * BDW signals flip done immediately if the plane
2137 * is disabled, even if the plane enable is already
2138 * armed to occur at the next vblank :(
2139 */
2140 if (IS_BROADWELL(dev))
2141 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142}
2143
Jesse Barnesb24e7172011-01-04 15:09:30 -08002144/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002145 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146 * @dev_priv: i915 private structure
2147 * @plane: plane to disable
2148 * @pipe: pipe consuming the data
2149 *
2150 * Disable @plane; should be an independent operation.
2151 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002152static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2153 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002155 struct intel_crtc *intel_crtc =
2156 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157 int reg;
2158 u32 val;
2159
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002160 if (!intel_crtc->primary_enabled)
2161 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002162
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002163 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002164
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165 reg = DSPCNTR(plane);
2166 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002167 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002168
2169 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002170 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171}
2172
Chris Wilson693db182013-03-05 14:52:39 +00002173static bool need_vtd_wa(struct drm_device *dev)
2174{
2175#ifdef CONFIG_INTEL_IOMMU
2176 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2177 return true;
2178#endif
2179 return false;
2180}
2181
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002182static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2183{
2184 int tile_height;
2185
2186 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2187 return ALIGN(height, tile_height);
2188}
2189
Chris Wilson127bd2a2010-07-23 23:32:05 +01002190int
Chris Wilson48b956c2010-09-14 12:50:34 +01002191intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002192 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002193 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002194{
Chris Wilsonce453d82011-02-21 14:43:56 +00002195 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002196 u32 alignment;
2197 int ret;
2198
Matt Roperebcdd392014-07-09 16:22:11 -07002199 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2200
Chris Wilson05394f32010-11-08 19:18:58 +00002201 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002202 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002203 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2204 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002205 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002206 alignment = 4 * 1024;
2207 else
2208 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209 break;
2210 case I915_TILING_X:
2211 /* pin() will align the object as required by fence */
2212 alignment = 0;
2213 break;
2214 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002215 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002216 return -EINVAL;
2217 default:
2218 BUG();
2219 }
2220
Chris Wilson693db182013-03-05 14:52:39 +00002221 /* Note that the w/a also requires 64 PTE of padding following the
2222 * bo. We currently fill all unused PTE with the shadow page and so
2223 * we should always have valid PTE following the scanout preventing
2224 * the VT-d warning.
2225 */
2226 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2227 alignment = 256 * 1024;
2228
Chris Wilsonce453d82011-02-21 14:43:56 +00002229 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002230 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002231 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002232 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002233
2234 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2235 * fence, whereas 965+ only requires a fence if using
2236 * framebuffer compression. For simplicity, we always install
2237 * a fence as the cost is not that onerous.
2238 */
Chris Wilson06d98132012-04-17 15:31:24 +01002239 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002240 if (ret)
2241 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002242
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002243 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002244
Chris Wilsonce453d82011-02-21 14:43:56 +00002245 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002247
2248err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002249 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002250err_interruptible:
2251 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002252 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002253}
2254
Chris Wilson1690e1e2011-12-14 13:57:08 +01002255void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2256{
Matt Roperebcdd392014-07-09 16:22:11 -07002257 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2258
Chris Wilson1690e1e2011-12-14 13:57:08 +01002259 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002260 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002261}
2262
Daniel Vetterc2c75132012-07-05 12:17:30 +02002263/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2264 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002265unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2266 unsigned int tiling_mode,
2267 unsigned int cpp,
2268 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002269{
Chris Wilsonbc752862013-02-21 20:04:31 +00002270 if (tiling_mode != I915_TILING_NONE) {
2271 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002272
Chris Wilsonbc752862013-02-21 20:04:31 +00002273 tile_rows = *y / 8;
2274 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002275
Chris Wilsonbc752862013-02-21 20:04:31 +00002276 tiles = *x / (512/cpp);
2277 *x %= 512/cpp;
2278
2279 return tile_rows * pitch * 8 + tiles * 4096;
2280 } else {
2281 unsigned int offset;
2282
2283 offset = *y * pitch + *x * cpp;
2284 *y = 0;
2285 *x = (offset & 4095) / cpp;
2286 return offset & -4096;
2287 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002288}
2289
Jesse Barnes46f297f2014-03-07 08:57:48 -08002290int intel_format_to_fourcc(int format)
2291{
2292 switch (format) {
2293 case DISPPLANE_8BPP:
2294 return DRM_FORMAT_C8;
2295 case DISPPLANE_BGRX555:
2296 return DRM_FORMAT_XRGB1555;
2297 case DISPPLANE_BGRX565:
2298 return DRM_FORMAT_RGB565;
2299 default:
2300 case DISPPLANE_BGRX888:
2301 return DRM_FORMAT_XRGB8888;
2302 case DISPPLANE_RGBX888:
2303 return DRM_FORMAT_XBGR8888;
2304 case DISPPLANE_BGRX101010:
2305 return DRM_FORMAT_XRGB2101010;
2306 case DISPPLANE_RGBX101010:
2307 return DRM_FORMAT_XBGR2101010;
2308 }
2309}
2310
Jesse Barnes484b41d2014-03-07 08:57:55 -08002311static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002312 struct intel_plane_config *plane_config)
2313{
2314 struct drm_device *dev = crtc->base.dev;
2315 struct drm_i915_gem_object *obj = NULL;
2316 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2317 u32 base = plane_config->base;
2318
Chris Wilsonff2652e2014-03-10 08:07:02 +00002319 if (plane_config->size == 0)
2320 return false;
2321
Jesse Barnes46f297f2014-03-07 08:57:48 -08002322 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2323 plane_config->size);
2324 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002325 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326
2327 if (plane_config->tiled) {
2328 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002329 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002330 }
2331
Dave Airlie66e514c2014-04-03 07:51:54 +10002332 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2333 mode_cmd.width = crtc->base.primary->fb->width;
2334 mode_cmd.height = crtc->base.primary->fb->height;
2335 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002336
2337 mutex_lock(&dev->struct_mutex);
2338
Dave Airlie66e514c2014-04-03 07:51:54 +10002339 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002340 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002341 DRM_DEBUG_KMS("intel fb init failed\n");
2342 goto out_unref_obj;
2343 }
2344
Daniel Vettera071fa02014-06-18 23:28:09 +02002345 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002346 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002347
2348 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2349 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002350
2351out_unref_obj:
2352 drm_gem_object_unreference(&obj->base);
2353 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002354 return false;
2355}
2356
2357static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2358 struct intel_plane_config *plane_config)
2359{
2360 struct drm_device *dev = intel_crtc->base.dev;
2361 struct drm_crtc *c;
2362 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002363 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002364
Dave Airlie66e514c2014-04-03 07:51:54 +10002365 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002366 return;
2367
2368 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2369 return;
2370
Dave Airlie66e514c2014-04-03 07:51:54 +10002371 kfree(intel_crtc->base.primary->fb);
2372 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002373
2374 /*
2375 * Failed to alloc the obj, check to see if we should share
2376 * an fb with another CRTC instead
2377 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002378 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002379 i = to_intel_crtc(c);
2380
2381 if (c == &intel_crtc->base)
2382 continue;
2383
Matt Roper2ff8fde2014-07-08 07:50:07 -07002384 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002385 continue;
2386
Matt Roper2ff8fde2014-07-08 07:50:07 -07002387 obj = intel_fb_obj(c->primary->fb);
2388 if (obj == NULL)
2389 continue;
2390
2391 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002392 drm_framebuffer_reference(c->primary->fb);
2393 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002394 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002395 break;
2396 }
2397 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002398}
2399
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002400static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2401 struct drm_framebuffer *fb,
2402 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002403{
2404 struct drm_device *dev = crtc->dev;
2405 struct drm_i915_private *dev_priv = dev->dev_private;
2406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002407 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002408 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002409 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002410 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002412
Chris Wilson5eddb702010-09-11 13:48:45 +01002413 reg = DSPCNTR(plane);
2414 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002415 /* Mask out pixel format bits in case we change it */
2416 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002417 switch (fb->pixel_format) {
2418 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002419 dspcntr |= DISPPLANE_8BPP;
2420 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002421 case DRM_FORMAT_XRGB1555:
2422 case DRM_FORMAT_ARGB1555:
2423 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002424 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002425 case DRM_FORMAT_RGB565:
2426 dspcntr |= DISPPLANE_BGRX565;
2427 break;
2428 case DRM_FORMAT_XRGB8888:
2429 case DRM_FORMAT_ARGB8888:
2430 dspcntr |= DISPPLANE_BGRX888;
2431 break;
2432 case DRM_FORMAT_XBGR8888:
2433 case DRM_FORMAT_ABGR8888:
2434 dspcntr |= DISPPLANE_RGBX888;
2435 break;
2436 case DRM_FORMAT_XRGB2101010:
2437 case DRM_FORMAT_ARGB2101010:
2438 dspcntr |= DISPPLANE_BGRX101010;
2439 break;
2440 case DRM_FORMAT_XBGR2101010:
2441 case DRM_FORMAT_ABGR2101010:
2442 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002443 break;
2444 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002445 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002446 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002447
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002448 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002449 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002450 dspcntr |= DISPPLANE_TILED;
2451 else
2452 dspcntr &= ~DISPPLANE_TILED;
2453 }
2454
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002455 if (IS_G4X(dev))
2456 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2457
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002459
Daniel Vettere506a0c2012-07-05 12:17:29 +02002460 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002461
Daniel Vetterc2c75132012-07-05 12:17:30 +02002462 if (INTEL_INFO(dev)->gen >= 4) {
2463 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002464 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2465 fb->bits_per_pixel / 8,
2466 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002467 linear_offset -= intel_crtc->dspaddr_offset;
2468 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002469 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002470 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002471
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002472 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2473 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2474 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002475 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002476 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002477 I915_WRITE(DSPSURF(plane),
2478 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002480 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002482 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002484}
2485
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002486static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2487 struct drm_framebuffer *fb,
2488 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002489{
2490 struct drm_device *dev = crtc->dev;
2491 struct drm_i915_private *dev_priv = dev->dev_private;
2492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002493 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002494 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002495 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002496 u32 dspcntr;
2497 u32 reg;
2498
Jesse Barnes17638cd2011-06-24 12:19:23 -07002499 reg = DSPCNTR(plane);
2500 dspcntr = I915_READ(reg);
2501 /* Mask out pixel format bits in case we change it */
2502 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002503 switch (fb->pixel_format) {
2504 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002505 dspcntr |= DISPPLANE_8BPP;
2506 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002507 case DRM_FORMAT_RGB565:
2508 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002509 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002510 case DRM_FORMAT_XRGB8888:
2511 case DRM_FORMAT_ARGB8888:
2512 dspcntr |= DISPPLANE_BGRX888;
2513 break;
2514 case DRM_FORMAT_XBGR8888:
2515 case DRM_FORMAT_ABGR8888:
2516 dspcntr |= DISPPLANE_RGBX888;
2517 break;
2518 case DRM_FORMAT_XRGB2101010:
2519 case DRM_FORMAT_ARGB2101010:
2520 dspcntr |= DISPPLANE_BGRX101010;
2521 break;
2522 case DRM_FORMAT_XBGR2101010:
2523 case DRM_FORMAT_ABGR2101010:
2524 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002525 break;
2526 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002527 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002528 }
2529
2530 if (obj->tiling_mode != I915_TILING_NONE)
2531 dspcntr |= DISPPLANE_TILED;
2532 else
2533 dspcntr &= ~DISPPLANE_TILED;
2534
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002535 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002536 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2537 else
2538 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002539
2540 I915_WRITE(reg, dspcntr);
2541
Daniel Vettere506a0c2012-07-05 12:17:29 +02002542 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002543 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002544 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2545 fb->bits_per_pixel / 8,
2546 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002547 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002548
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002549 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2550 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2551 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002552 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002553 I915_WRITE(DSPSURF(plane),
2554 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002555 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002556 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2557 } else {
2558 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2559 I915_WRITE(DSPLINOFF(plane), linear_offset);
2560 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002561 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002562}
2563
2564/* Assume fb object is pinned & idle & fenced and just update base pointers */
2565static int
2566intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2567 int x, int y, enum mode_set_atomic state)
2568{
2569 struct drm_device *dev = crtc->dev;
2570 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002571
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002572 if (dev_priv->display.disable_fbc)
2573 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002574 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002575
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002576 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2577
2578 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002579}
2580
Ville Syrjälä96a02912013-02-18 19:08:49 +02002581void intel_display_handle_reset(struct drm_device *dev)
2582{
2583 struct drm_i915_private *dev_priv = dev->dev_private;
2584 struct drm_crtc *crtc;
2585
2586 /*
2587 * Flips in the rings have been nuked by the reset,
2588 * so complete all pending flips so that user space
2589 * will get its events and not get stuck.
2590 *
2591 * Also update the base address of all primary
2592 * planes to the the last fb to make sure we're
2593 * showing the correct fb after a reset.
2594 *
2595 * Need to make two loops over the crtcs so that we
2596 * don't try to grab a crtc mutex before the
2597 * pending_flip_queue really got woken up.
2598 */
2599
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002600 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2602 enum plane plane = intel_crtc->plane;
2603
2604 intel_prepare_page_flip(dev, plane);
2605 intel_finish_page_flip_plane(dev, plane);
2606 }
2607
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002608 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2610
Rob Clark51fd3712013-11-19 12:10:12 -05002611 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002612 /*
2613 * FIXME: Once we have proper support for primary planes (and
2614 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002615 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002616 */
Matt Roperf4510a22014-04-01 15:22:40 -07002617 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002618 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002619 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002620 crtc->x,
2621 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002622 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002623 }
2624}
2625
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002626static int
Chris Wilson14667a42012-04-03 17:58:35 +01002627intel_finish_fb(struct drm_framebuffer *old_fb)
2628{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002630 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2631 bool was_interruptible = dev_priv->mm.interruptible;
2632 int ret;
2633
Chris Wilson14667a42012-04-03 17:58:35 +01002634 /* Big Hammer, we also need to ensure that any pending
2635 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2636 * current scanout is retired before unpinning the old
2637 * framebuffer.
2638 *
2639 * This should only fail upon a hung GPU, in which case we
2640 * can safely continue.
2641 */
2642 dev_priv->mm.interruptible = false;
2643 ret = i915_gem_object_finish_gpu(obj);
2644 dev_priv->mm.interruptible = was_interruptible;
2645
2646 return ret;
2647}
2648
Chris Wilson7d5e3792014-03-04 13:15:08 +00002649static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2650{
2651 struct drm_device *dev = crtc->dev;
2652 struct drm_i915_private *dev_priv = dev->dev_private;
2653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2654 unsigned long flags;
2655 bool pending;
2656
2657 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2658 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2659 return false;
2660
2661 spin_lock_irqsave(&dev->event_lock, flags);
2662 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2663 spin_unlock_irqrestore(&dev->event_lock, flags);
2664
2665 return pending;
2666}
2667
Chris Wilson14667a42012-04-03 17:58:35 +01002668static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002669intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002670 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002671{
2672 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002673 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002675 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002676 struct drm_framebuffer *old_fb = crtc->primary->fb;
2677 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2678 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002679 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002680
Chris Wilson7d5e3792014-03-04 13:15:08 +00002681 if (intel_crtc_has_pending_flip(crtc)) {
2682 DRM_ERROR("pipe is still busy with an old pageflip\n");
2683 return -EBUSY;
2684 }
2685
Jesse Barnes79e53942008-11-07 14:24:08 -08002686 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002687 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002688 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002689 return 0;
2690 }
2691
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002692 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002693 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2694 plane_name(intel_crtc->plane),
2695 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002696 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002697 }
2698
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002699 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002700 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2701 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002702 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002703 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002704 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002705 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002706 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002707 return ret;
2708 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002709
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002710 /*
2711 * Update pipe size and adjust fitter if needed: the reason for this is
2712 * that in compute_mode_changes we check the native mode (not the pfit
2713 * mode) to see if we can flip rather than do a full mode set. In the
2714 * fastboot case, we'll flip, but if we don't update the pipesrc and
2715 * pfit state, we'll end up with a big fb scanned out into the wrong
2716 * sized surface.
2717 *
2718 * To fix this properly, we need to hoist the checks up into
2719 * compute_mode_changes (or above), check the actual pfit state and
2720 * whether the platform allows pfit disable with pipe active, and only
2721 * then update the pipesrc and pfit state, even on the flip path.
2722 */
Jani Nikulad330a952014-01-21 11:24:25 +02002723 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002724 const struct drm_display_mode *adjusted_mode =
2725 &intel_crtc->config.adjusted_mode;
2726
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002727 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002728 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2729 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002730 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002731 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2732 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2733 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2734 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2735 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2736 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002737 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2738 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002739 }
2740
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002741 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002742
Daniel Vetterf99d7062014-06-19 16:01:59 +02002743 if (intel_crtc->active)
2744 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2745
Matt Roperf4510a22014-04-01 15:22:40 -07002746 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002747 crtc->x = x;
2748 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002749
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002750 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002751 if (intel_crtc->active && old_fb != fb)
2752 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002753 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002754 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002755 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002756 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002757
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002758 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002759 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002760 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002761
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002762 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002763}
2764
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002765static void intel_fdi_normal_train(struct drm_crtc *crtc)
2766{
2767 struct drm_device *dev = crtc->dev;
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2770 int pipe = intel_crtc->pipe;
2771 u32 reg, temp;
2772
2773 /* enable normal train */
2774 reg = FDI_TX_CTL(pipe);
2775 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002776 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002777 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2778 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002779 } else {
2780 temp &= ~FDI_LINK_TRAIN_NONE;
2781 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002782 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002783 I915_WRITE(reg, temp);
2784
2785 reg = FDI_RX_CTL(pipe);
2786 temp = I915_READ(reg);
2787 if (HAS_PCH_CPT(dev)) {
2788 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2789 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2790 } else {
2791 temp &= ~FDI_LINK_TRAIN_NONE;
2792 temp |= FDI_LINK_TRAIN_NONE;
2793 }
2794 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2795
2796 /* wait one idle pattern time */
2797 POSTING_READ(reg);
2798 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002799
2800 /* IVB wants error correction enabled */
2801 if (IS_IVYBRIDGE(dev))
2802 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2803 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002804}
2805
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002806static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002807{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002808 return crtc->base.enabled && crtc->active &&
2809 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002810}
2811
Daniel Vetter01a415f2012-10-27 15:58:40 +02002812static void ivb_modeset_global_resources(struct drm_device *dev)
2813{
2814 struct drm_i915_private *dev_priv = dev->dev_private;
2815 struct intel_crtc *pipe_B_crtc =
2816 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2817 struct intel_crtc *pipe_C_crtc =
2818 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2819 uint32_t temp;
2820
Daniel Vetter1e833f42013-02-19 22:31:57 +01002821 /*
2822 * When everything is off disable fdi C so that we could enable fdi B
2823 * with all lanes. Note that we don't care about enabled pipes without
2824 * an enabled pch encoder.
2825 */
2826 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2827 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002828 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2829 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2830
2831 temp = I915_READ(SOUTH_CHICKEN1);
2832 temp &= ~FDI_BC_BIFURCATION_SELECT;
2833 DRM_DEBUG_KMS("disabling fdi C rx\n");
2834 I915_WRITE(SOUTH_CHICKEN1, temp);
2835 }
2836}
2837
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002838/* The FDI link training functions for ILK/Ibexpeak. */
2839static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2840{
2841 struct drm_device *dev = crtc->dev;
2842 struct drm_i915_private *dev_priv = dev->dev_private;
2843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2844 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002845 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002846
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002847 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002848 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002849
Adam Jacksone1a44742010-06-25 15:32:14 -04002850 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2851 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 reg = FDI_RX_IMR(pipe);
2853 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002854 temp &= ~FDI_RX_SYMBOL_LOCK;
2855 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002856 I915_WRITE(reg, temp);
2857 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002858 udelay(150);
2859
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002860 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 reg = FDI_TX_CTL(pipe);
2862 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002863 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2864 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865 temp &= ~FDI_LINK_TRAIN_NONE;
2866 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002867 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002868
Chris Wilson5eddb702010-09-11 13:48:45 +01002869 reg = FDI_RX_CTL(pipe);
2870 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002871 temp &= ~FDI_LINK_TRAIN_NONE;
2872 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002873 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2874
2875 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002876 udelay(150);
2877
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002878 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002879 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2880 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2881 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002882
Chris Wilson5eddb702010-09-11 13:48:45 +01002883 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002884 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002885 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002886 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2887
2888 if ((temp & FDI_RX_BIT_LOCK)) {
2889 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002890 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002891 break;
2892 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002893 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002894 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002895 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002896
2897 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002898 reg = FDI_TX_CTL(pipe);
2899 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002900 temp &= ~FDI_LINK_TRAIN_NONE;
2901 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002902 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002903
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002906 temp &= ~FDI_LINK_TRAIN_NONE;
2907 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002908 I915_WRITE(reg, temp);
2909
2910 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002911 udelay(150);
2912
Chris Wilson5eddb702010-09-11 13:48:45 +01002913 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002914 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002915 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002916 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2917
2918 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002919 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920 DRM_DEBUG_KMS("FDI train 2 done.\n");
2921 break;
2922 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002923 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002924 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002925 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002926
2927 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002928
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002929}
2930
Akshay Joshi0206e352011-08-16 15:34:10 -04002931static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002932 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2933 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2934 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2935 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2936};
2937
2938/* The FDI link training functions for SNB/Cougarpoint. */
2939static void gen6_fdi_link_train(struct drm_crtc *crtc)
2940{
2941 struct drm_device *dev = crtc->dev;
2942 struct drm_i915_private *dev_priv = dev->dev_private;
2943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2944 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002945 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002946
Adam Jacksone1a44742010-06-25 15:32:14 -04002947 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2948 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002949 reg = FDI_RX_IMR(pipe);
2950 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002951 temp &= ~FDI_RX_SYMBOL_LOCK;
2952 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002953 I915_WRITE(reg, temp);
2954
2955 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002956 udelay(150);
2957
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002958 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002959 reg = FDI_TX_CTL(pipe);
2960 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002961 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2962 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002963 temp &= ~FDI_LINK_TRAIN_NONE;
2964 temp |= FDI_LINK_TRAIN_PATTERN_1;
2965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2966 /* SNB-B */
2967 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002968 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002969
Daniel Vetterd74cf322012-10-26 10:58:13 +02002970 I915_WRITE(FDI_RX_MISC(pipe),
2971 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2972
Chris Wilson5eddb702010-09-11 13:48:45 +01002973 reg = FDI_RX_CTL(pipe);
2974 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002975 if (HAS_PCH_CPT(dev)) {
2976 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2977 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2978 } else {
2979 temp &= ~FDI_LINK_TRAIN_NONE;
2980 temp |= FDI_LINK_TRAIN_PATTERN_1;
2981 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002982 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2983
2984 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002985 udelay(150);
2986
Akshay Joshi0206e352011-08-16 15:34:10 -04002987 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002988 reg = FDI_TX_CTL(pipe);
2989 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002990 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2991 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002992 I915_WRITE(reg, temp);
2993
2994 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002995 udelay(500);
2996
Sean Paulfa37d392012-03-02 12:53:39 -05002997 for (retry = 0; retry < 5; retry++) {
2998 reg = FDI_RX_IIR(pipe);
2999 temp = I915_READ(reg);
3000 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3001 if (temp & FDI_RX_BIT_LOCK) {
3002 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3003 DRM_DEBUG_KMS("FDI train 1 done.\n");
3004 break;
3005 }
3006 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003007 }
Sean Paulfa37d392012-03-02 12:53:39 -05003008 if (retry < 5)
3009 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003010 }
3011 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003013
3014 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 reg = FDI_TX_CTL(pipe);
3016 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017 temp &= ~FDI_LINK_TRAIN_NONE;
3018 temp |= FDI_LINK_TRAIN_PATTERN_2;
3019 if (IS_GEN6(dev)) {
3020 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3021 /* SNB-B */
3022 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3023 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003024 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003025
Chris Wilson5eddb702010-09-11 13:48:45 +01003026 reg = FDI_RX_CTL(pipe);
3027 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003028 if (HAS_PCH_CPT(dev)) {
3029 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3030 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3031 } else {
3032 temp &= ~FDI_LINK_TRAIN_NONE;
3033 temp |= FDI_LINK_TRAIN_PATTERN_2;
3034 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003035 I915_WRITE(reg, temp);
3036
3037 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003038 udelay(150);
3039
Akshay Joshi0206e352011-08-16 15:34:10 -04003040 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003043 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3044 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003045 I915_WRITE(reg, temp);
3046
3047 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003048 udelay(500);
3049
Sean Paulfa37d392012-03-02 12:53:39 -05003050 for (retry = 0; retry < 5; retry++) {
3051 reg = FDI_RX_IIR(pipe);
3052 temp = I915_READ(reg);
3053 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3054 if (temp & FDI_RX_SYMBOL_LOCK) {
3055 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3056 DRM_DEBUG_KMS("FDI train 2 done.\n");
3057 break;
3058 }
3059 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003060 }
Sean Paulfa37d392012-03-02 12:53:39 -05003061 if (retry < 5)
3062 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003063 }
3064 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003065 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003066
3067 DRM_DEBUG_KMS("FDI train done.\n");
3068}
3069
Jesse Barnes357555c2011-04-28 15:09:55 -07003070/* Manual link training for Ivy Bridge A0 parts */
3071static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3072{
3073 struct drm_device *dev = crtc->dev;
3074 struct drm_i915_private *dev_priv = dev->dev_private;
3075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3076 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003077 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003078
3079 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3080 for train result */
3081 reg = FDI_RX_IMR(pipe);
3082 temp = I915_READ(reg);
3083 temp &= ~FDI_RX_SYMBOL_LOCK;
3084 temp &= ~FDI_RX_BIT_LOCK;
3085 I915_WRITE(reg, temp);
3086
3087 POSTING_READ(reg);
3088 udelay(150);
3089
Daniel Vetter01a415f2012-10-27 15:58:40 +02003090 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3091 I915_READ(FDI_RX_IIR(pipe)));
3092
Jesse Barnes139ccd32013-08-19 11:04:55 -07003093 /* Try each vswing and preemphasis setting twice before moving on */
3094 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3095 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003096 reg = FDI_TX_CTL(pipe);
3097 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003098 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3099 temp &= ~FDI_TX_ENABLE;
3100 I915_WRITE(reg, temp);
3101
3102 reg = FDI_RX_CTL(pipe);
3103 temp = I915_READ(reg);
3104 temp &= ~FDI_LINK_TRAIN_AUTO;
3105 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3106 temp &= ~FDI_RX_ENABLE;
3107 I915_WRITE(reg, temp);
3108
3109 /* enable CPU FDI TX and PCH FDI RX */
3110 reg = FDI_TX_CTL(pipe);
3111 temp = I915_READ(reg);
3112 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3113 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3114 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003115 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003116 temp |= snb_b_fdi_train_param[j/2];
3117 temp |= FDI_COMPOSITE_SYNC;
3118 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3119
3120 I915_WRITE(FDI_RX_MISC(pipe),
3121 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3122
3123 reg = FDI_RX_CTL(pipe);
3124 temp = I915_READ(reg);
3125 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3126 temp |= FDI_COMPOSITE_SYNC;
3127 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3128
3129 POSTING_READ(reg);
3130 udelay(1); /* should be 0.5us */
3131
3132 for (i = 0; i < 4; i++) {
3133 reg = FDI_RX_IIR(pipe);
3134 temp = I915_READ(reg);
3135 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3136
3137 if (temp & FDI_RX_BIT_LOCK ||
3138 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3139 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3140 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3141 i);
3142 break;
3143 }
3144 udelay(1); /* should be 0.5us */
3145 }
3146 if (i == 4) {
3147 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3148 continue;
3149 }
3150
3151 /* Train 2 */
3152 reg = FDI_TX_CTL(pipe);
3153 temp = I915_READ(reg);
3154 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3155 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3156 I915_WRITE(reg, temp);
3157
3158 reg = FDI_RX_CTL(pipe);
3159 temp = I915_READ(reg);
3160 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3161 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003162 I915_WRITE(reg, temp);
3163
3164 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003165 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003166
Jesse Barnes139ccd32013-08-19 11:04:55 -07003167 for (i = 0; i < 4; i++) {
3168 reg = FDI_RX_IIR(pipe);
3169 temp = I915_READ(reg);
3170 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003171
Jesse Barnes139ccd32013-08-19 11:04:55 -07003172 if (temp & FDI_RX_SYMBOL_LOCK ||
3173 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3174 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3175 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3176 i);
3177 goto train_done;
3178 }
3179 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003180 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003181 if (i == 4)
3182 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003183 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003184
Jesse Barnes139ccd32013-08-19 11:04:55 -07003185train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003186 DRM_DEBUG_KMS("FDI train done.\n");
3187}
3188
Daniel Vetter88cefb62012-08-12 19:27:14 +02003189static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003190{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003191 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003192 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003193 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003195
Jesse Barnesc64e3112010-09-10 11:27:03 -07003196
Jesse Barnes0e23b992010-09-10 11:10:00 -07003197 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 reg = FDI_RX_CTL(pipe);
3199 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003200 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3201 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003202 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003203 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3204
3205 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003206 udelay(200);
3207
3208 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003209 temp = I915_READ(reg);
3210 I915_WRITE(reg, temp | FDI_PCDCLK);
3211
3212 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003213 udelay(200);
3214
Paulo Zanoni20749732012-11-23 15:30:38 -02003215 /* Enable CPU FDI TX PLL, always on for Ironlake */
3216 reg = FDI_TX_CTL(pipe);
3217 temp = I915_READ(reg);
3218 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3219 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003220
Paulo Zanoni20749732012-11-23 15:30:38 -02003221 POSTING_READ(reg);
3222 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003223 }
3224}
3225
Daniel Vetter88cefb62012-08-12 19:27:14 +02003226static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3227{
3228 struct drm_device *dev = intel_crtc->base.dev;
3229 struct drm_i915_private *dev_priv = dev->dev_private;
3230 int pipe = intel_crtc->pipe;
3231 u32 reg, temp;
3232
3233 /* Switch from PCDclk to Rawclk */
3234 reg = FDI_RX_CTL(pipe);
3235 temp = I915_READ(reg);
3236 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3237
3238 /* Disable CPU FDI TX PLL */
3239 reg = FDI_TX_CTL(pipe);
3240 temp = I915_READ(reg);
3241 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3242
3243 POSTING_READ(reg);
3244 udelay(100);
3245
3246 reg = FDI_RX_CTL(pipe);
3247 temp = I915_READ(reg);
3248 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3249
3250 /* Wait for the clocks to turn off. */
3251 POSTING_READ(reg);
3252 udelay(100);
3253}
3254
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003255static void ironlake_fdi_disable(struct drm_crtc *crtc)
3256{
3257 struct drm_device *dev = crtc->dev;
3258 struct drm_i915_private *dev_priv = dev->dev_private;
3259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3260 int pipe = intel_crtc->pipe;
3261 u32 reg, temp;
3262
3263 /* disable CPU FDI tx and PCH FDI rx */
3264 reg = FDI_TX_CTL(pipe);
3265 temp = I915_READ(reg);
3266 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3267 POSTING_READ(reg);
3268
3269 reg = FDI_RX_CTL(pipe);
3270 temp = I915_READ(reg);
3271 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003272 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003273 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3274
3275 POSTING_READ(reg);
3276 udelay(100);
3277
3278 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003279 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003280 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003281
3282 /* still set train pattern 1 */
3283 reg = FDI_TX_CTL(pipe);
3284 temp = I915_READ(reg);
3285 temp &= ~FDI_LINK_TRAIN_NONE;
3286 temp |= FDI_LINK_TRAIN_PATTERN_1;
3287 I915_WRITE(reg, temp);
3288
3289 reg = FDI_RX_CTL(pipe);
3290 temp = I915_READ(reg);
3291 if (HAS_PCH_CPT(dev)) {
3292 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3293 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3294 } else {
3295 temp &= ~FDI_LINK_TRAIN_NONE;
3296 temp |= FDI_LINK_TRAIN_PATTERN_1;
3297 }
3298 /* BPC in FDI rx is consistent with that in PIPECONF */
3299 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003300 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003301 I915_WRITE(reg, temp);
3302
3303 POSTING_READ(reg);
3304 udelay(100);
3305}
3306
Chris Wilson5dce5b932014-01-20 10:17:36 +00003307bool intel_has_pending_fb_unpin(struct drm_device *dev)
3308{
3309 struct intel_crtc *crtc;
3310
3311 /* Note that we don't need to be called with mode_config.lock here
3312 * as our list of CRTC objects is static for the lifetime of the
3313 * device and so cannot disappear as we iterate. Similarly, we can
3314 * happily treat the predicates as racy, atomic checks as userspace
3315 * cannot claim and pin a new fb without at least acquring the
3316 * struct_mutex and so serialising with us.
3317 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003318 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003319 if (atomic_read(&crtc->unpin_work_count) == 0)
3320 continue;
3321
3322 if (crtc->unpin_work)
3323 intel_wait_for_vblank(dev, crtc->pipe);
3324
3325 return true;
3326 }
3327
3328 return false;
3329}
3330
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003331void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003332{
Chris Wilson0f911282012-04-17 10:05:38 +01003333 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003334 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003335
Matt Roperf4510a22014-04-01 15:22:40 -07003336 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003337 return;
3338
Daniel Vetter2c10d572012-12-20 21:24:07 +01003339 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3340
Daniel Vettereed6d672014-05-19 16:09:35 +02003341 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3342 !intel_crtc_has_pending_flip(crtc),
3343 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003344
Chris Wilson0f911282012-04-17 10:05:38 +01003345 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003346 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003347 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003348}
3349
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003350/* Program iCLKIP clock to the desired frequency */
3351static void lpt_program_iclkip(struct drm_crtc *crtc)
3352{
3353 struct drm_device *dev = crtc->dev;
3354 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003355 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003356 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3357 u32 temp;
3358
Daniel Vetter09153002012-12-12 14:06:44 +01003359 mutex_lock(&dev_priv->dpio_lock);
3360
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003361 /* It is necessary to ungate the pixclk gate prior to programming
3362 * the divisors, and gate it back when it is done.
3363 */
3364 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3365
3366 /* Disable SSCCTL */
3367 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003368 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3369 SBI_SSCCTL_DISABLE,
3370 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003371
3372 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003373 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003374 auxdiv = 1;
3375 divsel = 0x41;
3376 phaseinc = 0x20;
3377 } else {
3378 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003379 * but the adjusted_mode->crtc_clock in in KHz. To get the
3380 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003381 * convert the virtual clock precision to KHz here for higher
3382 * precision.
3383 */
3384 u32 iclk_virtual_root_freq = 172800 * 1000;
3385 u32 iclk_pi_range = 64;
3386 u32 desired_divisor, msb_divisor_value, pi_value;
3387
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003388 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003389 msb_divisor_value = desired_divisor / iclk_pi_range;
3390 pi_value = desired_divisor % iclk_pi_range;
3391
3392 auxdiv = 0;
3393 divsel = msb_divisor_value - 2;
3394 phaseinc = pi_value;
3395 }
3396
3397 /* This should not happen with any sane values */
3398 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3399 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3400 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3401 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3402
3403 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003404 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003405 auxdiv,
3406 divsel,
3407 phasedir,
3408 phaseinc);
3409
3410 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003411 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003412 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3413 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3414 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3415 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3416 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3417 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003418 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003419
3420 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003421 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003422 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3423 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003424 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003425
3426 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003427 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003428 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003429 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003430
3431 /* Wait for initialization time */
3432 udelay(24);
3433
3434 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003435
3436 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003437}
3438
Daniel Vetter275f01b22013-05-03 11:49:47 +02003439static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3440 enum pipe pch_transcoder)
3441{
3442 struct drm_device *dev = crtc->base.dev;
3443 struct drm_i915_private *dev_priv = dev->dev_private;
3444 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3445
3446 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3447 I915_READ(HTOTAL(cpu_transcoder)));
3448 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3449 I915_READ(HBLANK(cpu_transcoder)));
3450 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3451 I915_READ(HSYNC(cpu_transcoder)));
3452
3453 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3454 I915_READ(VTOTAL(cpu_transcoder)));
3455 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3456 I915_READ(VBLANK(cpu_transcoder)));
3457 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3458 I915_READ(VSYNC(cpu_transcoder)));
3459 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3460 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3461}
3462
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003463static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3464{
3465 struct drm_i915_private *dev_priv = dev->dev_private;
3466 uint32_t temp;
3467
3468 temp = I915_READ(SOUTH_CHICKEN1);
3469 if (temp & FDI_BC_BIFURCATION_SELECT)
3470 return;
3471
3472 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3473 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3474
3475 temp |= FDI_BC_BIFURCATION_SELECT;
3476 DRM_DEBUG_KMS("enabling fdi C rx\n");
3477 I915_WRITE(SOUTH_CHICKEN1, temp);
3478 POSTING_READ(SOUTH_CHICKEN1);
3479}
3480
3481static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3482{
3483 struct drm_device *dev = intel_crtc->base.dev;
3484 struct drm_i915_private *dev_priv = dev->dev_private;
3485
3486 switch (intel_crtc->pipe) {
3487 case PIPE_A:
3488 break;
3489 case PIPE_B:
3490 if (intel_crtc->config.fdi_lanes > 2)
3491 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3492 else
3493 cpt_enable_fdi_bc_bifurcation(dev);
3494
3495 break;
3496 case PIPE_C:
3497 cpt_enable_fdi_bc_bifurcation(dev);
3498
3499 break;
3500 default:
3501 BUG();
3502 }
3503}
3504
Jesse Barnesf67a5592011-01-05 10:31:48 -08003505/*
3506 * Enable PCH resources required for PCH ports:
3507 * - PCH PLLs
3508 * - FDI training & RX/TX
3509 * - update transcoder timings
3510 * - DP transcoding bits
3511 * - transcoder
3512 */
3513static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003514{
3515 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003516 struct drm_i915_private *dev_priv = dev->dev_private;
3517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3518 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003519 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003520
Daniel Vetterab9412b2013-05-03 11:49:46 +02003521 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003522
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003523 if (IS_IVYBRIDGE(dev))
3524 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3525
Daniel Vettercd986ab2012-10-26 10:58:12 +02003526 /* Write the TU size bits before fdi link training, so that error
3527 * detection works. */
3528 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3529 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3530
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003531 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003532 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003533
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003534 /* We need to program the right clock selection before writing the pixel
3535 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003536 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003537 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003538
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003539 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003540 temp |= TRANS_DPLL_ENABLE(pipe);
3541 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003542 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003543 temp |= sel;
3544 else
3545 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003546 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003547 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003548
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003549 /* XXX: pch pll's can be enabled any time before we enable the PCH
3550 * transcoder, and we actually should do this to not upset any PCH
3551 * transcoder that already use the clock when we share it.
3552 *
3553 * Note that enable_shared_dpll tries to do the right thing, but
3554 * get_shared_dpll unconditionally resets the pll - we need that to have
3555 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003556 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003557
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003558 /* set transcoder timing, panel must allow it */
3559 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003560 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003561
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003562 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003563
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003564 /* For PCH DP, enable TRANS_DP_CTL */
3565 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003566 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3567 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003568 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 reg = TRANS_DP_CTL(pipe);
3570 temp = I915_READ(reg);
3571 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003572 TRANS_DP_SYNC_MASK |
3573 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 temp |= (TRANS_DP_OUTPUT_ENABLE |
3575 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003576 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003577
3578 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003580 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003582
3583 switch (intel_trans_dp_port_sel(crtc)) {
3584 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003586 break;
3587 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003589 break;
3590 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003592 break;
3593 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003594 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003595 }
3596
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003598 }
3599
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003600 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003601}
3602
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003603static void lpt_pch_enable(struct drm_crtc *crtc)
3604{
3605 struct drm_device *dev = crtc->dev;
3606 struct drm_i915_private *dev_priv = dev->dev_private;
3607 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003608 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003609
Daniel Vetterab9412b2013-05-03 11:49:46 +02003610 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003611
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003612 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003613
Paulo Zanoni0540e482012-10-31 18:12:40 -02003614 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003615 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003616
Paulo Zanoni937bb612012-10-31 18:12:47 -02003617 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003618}
3619
Daniel Vettere2b78262013-06-07 23:10:03 +02003620static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003621{
Daniel Vettere2b78262013-06-07 23:10:03 +02003622 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003623
3624 if (pll == NULL)
3625 return;
3626
3627 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003628 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003629 return;
3630 }
3631
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003632 if (--pll->refcount == 0) {
3633 WARN_ON(pll->on);
3634 WARN_ON(pll->active);
3635 }
3636
Daniel Vettera43f6e02013-06-07 23:10:32 +02003637 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003638}
3639
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003640static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003641{
Daniel Vettere2b78262013-06-07 23:10:03 +02003642 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3643 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3644 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003646 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003647 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3648 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003649 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003650 }
3651
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003652 if (HAS_PCH_IBX(dev_priv->dev)) {
3653 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003654 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003655 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003656
Daniel Vetter46edb022013-06-05 13:34:12 +02003657 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3658 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003659
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003660 WARN_ON(pll->refcount);
3661
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003662 goto found;
3663 }
3664
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003665 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3666 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003667
3668 /* Only want to check enabled timings first */
3669 if (pll->refcount == 0)
3670 continue;
3671
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003672 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3673 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003674 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003675 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003676 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003677
3678 goto found;
3679 }
3680 }
3681
3682 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003683 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3684 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003685 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003686 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3687 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003688 goto found;
3689 }
3690 }
3691
3692 return NULL;
3693
3694found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003695 if (pll->refcount == 0)
3696 pll->hw_state = crtc->config.dpll_hw_state;
3697
Daniel Vettera43f6e02013-06-07 23:10:32 +02003698 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003699 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3700 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003701
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003702 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003703
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003704 return pll;
3705}
3706
Daniel Vettera1520312013-05-03 11:49:50 +02003707static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003708{
3709 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003710 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003711 u32 temp;
3712
3713 temp = I915_READ(dslreg);
3714 udelay(500);
3715 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003716 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003717 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003718 }
3719}
3720
Jesse Barnesb074cec2013-04-25 12:55:02 -07003721static void ironlake_pfit_enable(struct intel_crtc *crtc)
3722{
3723 struct drm_device *dev = crtc->base.dev;
3724 struct drm_i915_private *dev_priv = dev->dev_private;
3725 int pipe = crtc->pipe;
3726
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003727 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003728 /* Force use of hard-coded filter coefficients
3729 * as some pre-programmed values are broken,
3730 * e.g. x201.
3731 */
3732 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3733 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3734 PF_PIPE_SEL_IVB(pipe));
3735 else
3736 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3737 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3738 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003739 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003740}
3741
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003742static void intel_enable_planes(struct drm_crtc *crtc)
3743{
3744 struct drm_device *dev = crtc->dev;
3745 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003746 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003747 struct intel_plane *intel_plane;
3748
Matt Roperaf2b6532014-04-01 15:22:32 -07003749 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3750 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003751 if (intel_plane->pipe == pipe)
3752 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003753 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003754}
3755
3756static void intel_disable_planes(struct drm_crtc *crtc)
3757{
3758 struct drm_device *dev = crtc->dev;
3759 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003760 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003761 struct intel_plane *intel_plane;
3762
Matt Roperaf2b6532014-04-01 15:22:32 -07003763 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3764 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003765 if (intel_plane->pipe == pipe)
3766 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003767 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003768}
3769
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003770void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003771{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003772 struct drm_device *dev = crtc->base.dev;
3773 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003774
3775 if (!crtc->config.ips_enabled)
3776 return;
3777
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003778 /* We can only enable IPS after we enable a plane and wait for a vblank */
3779 intel_wait_for_vblank(dev, crtc->pipe);
3780
Paulo Zanonid77e4532013-09-24 13:52:55 -03003781 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003782 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003783 mutex_lock(&dev_priv->rps.hw_lock);
3784 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3785 mutex_unlock(&dev_priv->rps.hw_lock);
3786 /* Quoting Art Runyan: "its not safe to expect any particular
3787 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003788 * mailbox." Moreover, the mailbox may return a bogus state,
3789 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003790 */
3791 } else {
3792 I915_WRITE(IPS_CTL, IPS_ENABLE);
3793 /* The bit only becomes 1 in the next vblank, so this wait here
3794 * is essentially intel_wait_for_vblank. If we don't have this
3795 * and don't wait for vblanks until the end of crtc_enable, then
3796 * the HW state readout code will complain that the expected
3797 * IPS_CTL value is not the one we read. */
3798 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3799 DRM_ERROR("Timed out waiting for IPS enable\n");
3800 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003801}
3802
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003803void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003804{
3805 struct drm_device *dev = crtc->base.dev;
3806 struct drm_i915_private *dev_priv = dev->dev_private;
3807
3808 if (!crtc->config.ips_enabled)
3809 return;
3810
3811 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003812 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003813 mutex_lock(&dev_priv->rps.hw_lock);
3814 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3815 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003816 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3817 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3818 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003819 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003820 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003821 POSTING_READ(IPS_CTL);
3822 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003823
3824 /* We need to wait for a vblank before we can disable the plane. */
3825 intel_wait_for_vblank(dev, crtc->pipe);
3826}
3827
3828/** Loads the palette/gamma unit for the CRTC with the prepared values */
3829static void intel_crtc_load_lut(struct drm_crtc *crtc)
3830{
3831 struct drm_device *dev = crtc->dev;
3832 struct drm_i915_private *dev_priv = dev->dev_private;
3833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3834 enum pipe pipe = intel_crtc->pipe;
3835 int palreg = PALETTE(pipe);
3836 int i;
3837 bool reenable_ips = false;
3838
3839 /* The clocks have to be on to load the palette. */
3840 if (!crtc->enabled || !intel_crtc->active)
3841 return;
3842
3843 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3844 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3845 assert_dsi_pll_enabled(dev_priv);
3846 else
3847 assert_pll_enabled(dev_priv, pipe);
3848 }
3849
3850 /* use legacy palette for Ironlake */
3851 if (HAS_PCH_SPLIT(dev))
3852 palreg = LGC_PALETTE(pipe);
3853
3854 /* Workaround : Do not read or write the pipe palette/gamma data while
3855 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3856 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003857 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003858 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3859 GAMMA_MODE_MODE_SPLIT)) {
3860 hsw_disable_ips(intel_crtc);
3861 reenable_ips = true;
3862 }
3863
3864 for (i = 0; i < 256; i++) {
3865 I915_WRITE(palreg + 4 * i,
3866 (intel_crtc->lut_r[i] << 16) |
3867 (intel_crtc->lut_g[i] << 8) |
3868 intel_crtc->lut_b[i]);
3869 }
3870
3871 if (reenable_ips)
3872 hsw_enable_ips(intel_crtc);
3873}
3874
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003875static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3876{
3877 if (!enable && intel_crtc->overlay) {
3878 struct drm_device *dev = intel_crtc->base.dev;
3879 struct drm_i915_private *dev_priv = dev->dev_private;
3880
3881 mutex_lock(&dev->struct_mutex);
3882 dev_priv->mm.interruptible = false;
3883 (void) intel_overlay_switch_off(intel_crtc->overlay);
3884 dev_priv->mm.interruptible = true;
3885 mutex_unlock(&dev->struct_mutex);
3886 }
3887
3888 /* Let userspace switch the overlay on again. In most cases userspace
3889 * has to recompute where to put it anyway.
3890 */
3891}
3892
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003893static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003894{
3895 struct drm_device *dev = crtc->dev;
3896 struct drm_i915_private *dev_priv = dev->dev_private;
3897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3898 int pipe = intel_crtc->pipe;
3899 int plane = intel_crtc->plane;
3900
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003901 drm_vblank_on(dev, pipe);
3902
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003903 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3904 intel_enable_planes(crtc);
3905 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003906 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003907
3908 hsw_enable_ips(intel_crtc);
3909
3910 mutex_lock(&dev->struct_mutex);
3911 intel_update_fbc(dev);
3912 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003913
3914 /*
3915 * FIXME: Once we grow proper nuclear flip support out of this we need
3916 * to compute the mask of flip planes precisely. For the time being
3917 * consider this a flip from a NULL plane.
3918 */
3919 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003920}
3921
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003922static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003923{
3924 struct drm_device *dev = crtc->dev;
3925 struct drm_i915_private *dev_priv = dev->dev_private;
3926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3927 int pipe = intel_crtc->pipe;
3928 int plane = intel_crtc->plane;
3929
3930 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003931
3932 if (dev_priv->fbc.plane == plane)
3933 intel_disable_fbc(dev);
3934
3935 hsw_disable_ips(intel_crtc);
3936
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003937 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003938 intel_crtc_update_cursor(crtc, false);
3939 intel_disable_planes(crtc);
3940 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003941
Daniel Vetterf99d7062014-06-19 16:01:59 +02003942 /*
3943 * FIXME: Once we grow proper nuclear flip support out of this we need
3944 * to compute the mask of flip planes precisely. For the time being
3945 * consider this a flip to a NULL plane.
3946 */
3947 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3948
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003949 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003950}
3951
Jesse Barnesf67a5592011-01-05 10:31:48 -08003952static void ironlake_crtc_enable(struct drm_crtc *crtc)
3953{
3954 struct drm_device *dev = crtc->dev;
3955 struct drm_i915_private *dev_priv = dev->dev_private;
3956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003957 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003958 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003959 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003960
Daniel Vetter08a48462012-07-02 11:43:47 +02003961 WARN_ON(!crtc->enabled);
3962
Jesse Barnesf67a5592011-01-05 10:31:48 -08003963 if (intel_crtc->active)
3964 return;
3965
Daniel Vetterb14b1052014-04-24 23:55:13 +02003966 if (intel_crtc->config.has_pch_encoder)
3967 intel_prepare_shared_dpll(intel_crtc);
3968
Daniel Vetter29407aa2014-04-24 23:55:08 +02003969 if (intel_crtc->config.has_dp_encoder)
3970 intel_dp_set_m_n(intel_crtc);
3971
3972 intel_set_pipe_timings(intel_crtc);
3973
3974 if (intel_crtc->config.has_pch_encoder) {
3975 intel_cpu_transcoder_set_m_n(intel_crtc,
3976 &intel_crtc->config.fdi_m_n);
3977 }
3978
3979 ironlake_set_pipeconf(crtc);
3980
3981 /* Set up the display plane register */
3982 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3983 POSTING_READ(DSPCNTR(plane));
3984
3985 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3986 crtc->x, crtc->y);
3987
Jesse Barnesf67a5592011-01-05 10:31:48 -08003988 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003989
3990 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3991 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3992
Daniel Vetterf6736a12013-06-05 13:34:30 +02003993 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003994 if (encoder->pre_enable)
3995 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003996
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003997 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003998 /* Note: FDI PLL enabling _must_ be done before we enable the
3999 * cpu pipes, hence this is separate from all the other fdi/pch
4000 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004001 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004002 } else {
4003 assert_fdi_tx_disabled(dev_priv, pipe);
4004 assert_fdi_rx_disabled(dev_priv, pipe);
4005 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004006
Jesse Barnesb074cec2013-04-25 12:55:02 -07004007 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004008
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004009 /*
4010 * On ILK+ LUT must be loaded before the pipe is running but with
4011 * clocks enabled
4012 */
4013 intel_crtc_load_lut(crtc);
4014
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004015 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004016 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004017
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004018 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004019 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004020
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004021 for_each_encoder_on_crtc(dev, crtc, encoder)
4022 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004023
4024 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004025 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004026
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004027 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004028}
4029
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004030/* IPS only exists on ULT machines and is tied to pipe A. */
4031static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4032{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004033 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004034}
4035
Paulo Zanonie4916942013-09-20 16:21:19 -03004036/*
4037 * This implements the workaround described in the "notes" section of the mode
4038 * set sequence documentation. When going from no pipes or single pipe to
4039 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4040 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4041 */
4042static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4043{
4044 struct drm_device *dev = crtc->base.dev;
4045 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4046
4047 /* We want to get the other_active_crtc only if there's only 1 other
4048 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004049 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004050 if (!crtc_it->active || crtc_it == crtc)
4051 continue;
4052
4053 if (other_active_crtc)
4054 return;
4055
4056 other_active_crtc = crtc_it;
4057 }
4058 if (!other_active_crtc)
4059 return;
4060
4061 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4062 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4063}
4064
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004065static void haswell_crtc_enable(struct drm_crtc *crtc)
4066{
4067 struct drm_device *dev = crtc->dev;
4068 struct drm_i915_private *dev_priv = dev->dev_private;
4069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4070 struct intel_encoder *encoder;
4071 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004072 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004073
4074 WARN_ON(!crtc->enabled);
4075
4076 if (intel_crtc->active)
4077 return;
4078
Daniel Vetter229fca92014-04-24 23:55:09 +02004079 if (intel_crtc->config.has_dp_encoder)
4080 intel_dp_set_m_n(intel_crtc);
4081
4082 intel_set_pipe_timings(intel_crtc);
4083
4084 if (intel_crtc->config.has_pch_encoder) {
4085 intel_cpu_transcoder_set_m_n(intel_crtc,
4086 &intel_crtc->config.fdi_m_n);
4087 }
4088
4089 haswell_set_pipeconf(crtc);
4090
4091 intel_set_pipe_csc(crtc);
4092
4093 /* Set up the display plane register */
4094 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4095 POSTING_READ(DSPCNTR(plane));
4096
4097 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4098 crtc->x, crtc->y);
4099
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004100 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004101
4102 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004103 for_each_encoder_on_crtc(dev, crtc, encoder)
4104 if (encoder->pre_enable)
4105 encoder->pre_enable(encoder);
4106
Imre Deak4fe94672014-06-25 22:01:49 +03004107 if (intel_crtc->config.has_pch_encoder) {
4108 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4109 dev_priv->display.fdi_link_train(crtc);
4110 }
4111
Paulo Zanoni1f544382012-10-24 11:32:00 -02004112 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004113
Jesse Barnesb074cec2013-04-25 12:55:02 -07004114 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004115
4116 /*
4117 * On ILK+ LUT must be loaded before the pipe is running but with
4118 * clocks enabled
4119 */
4120 intel_crtc_load_lut(crtc);
4121
Paulo Zanoni1f544382012-10-24 11:32:00 -02004122 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004123 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004124
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004125 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004126 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004127
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004128 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004129 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004130
Jani Nikula8807e552013-08-30 19:40:32 +03004131 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004132 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004133 intel_opregion_notify_encoder(encoder, true);
4134 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004135
Paulo Zanonie4916942013-09-20 16:21:19 -03004136 /* If we change the relative order between pipe/planes enabling, we need
4137 * to change the workaround. */
4138 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004139 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004140}
4141
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004142static void ironlake_pfit_disable(struct intel_crtc *crtc)
4143{
4144 struct drm_device *dev = crtc->base.dev;
4145 struct drm_i915_private *dev_priv = dev->dev_private;
4146 int pipe = crtc->pipe;
4147
4148 /* To avoid upsetting the power well on haswell only disable the pfit if
4149 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004150 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004151 I915_WRITE(PF_CTL(pipe), 0);
4152 I915_WRITE(PF_WIN_POS(pipe), 0);
4153 I915_WRITE(PF_WIN_SZ(pipe), 0);
4154 }
4155}
4156
Jesse Barnes6be4a602010-09-10 10:26:01 -07004157static void ironlake_crtc_disable(struct drm_crtc *crtc)
4158{
4159 struct drm_device *dev = crtc->dev;
4160 struct drm_i915_private *dev_priv = dev->dev_private;
4161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004162 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004163 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004164 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004165
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004166 if (!intel_crtc->active)
4167 return;
4168
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004169 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004170
Daniel Vetterea9d7582012-07-10 10:42:52 +02004171 for_each_encoder_on_crtc(dev, crtc, encoder)
4172 encoder->disable(encoder);
4173
Daniel Vetterd925c592013-06-05 13:34:04 +02004174 if (intel_crtc->config.has_pch_encoder)
4175 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4176
Jesse Barnesb24e7172011-01-04 15:09:30 -08004177 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004178
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004179 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004180
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004181 for_each_encoder_on_crtc(dev, crtc, encoder)
4182 if (encoder->post_disable)
4183 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004184
Daniel Vetterd925c592013-06-05 13:34:04 +02004185 if (intel_crtc->config.has_pch_encoder) {
4186 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004187
Daniel Vetterd925c592013-06-05 13:34:04 +02004188 ironlake_disable_pch_transcoder(dev_priv, pipe);
4189 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004190
Daniel Vetterd925c592013-06-05 13:34:04 +02004191 if (HAS_PCH_CPT(dev)) {
4192 /* disable TRANS_DP_CTL */
4193 reg = TRANS_DP_CTL(pipe);
4194 temp = I915_READ(reg);
4195 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4196 TRANS_DP_PORT_SEL_MASK);
4197 temp |= TRANS_DP_PORT_SEL_NONE;
4198 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004199
Daniel Vetterd925c592013-06-05 13:34:04 +02004200 /* disable DPLL_SEL */
4201 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004202 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004203 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004204 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004205
4206 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004207 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004208
4209 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004210 }
4211
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004212 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004213 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004214
4215 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004216 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004217 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004218}
4219
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004220static void haswell_crtc_disable(struct drm_crtc *crtc)
4221{
4222 struct drm_device *dev = crtc->dev;
4223 struct drm_i915_private *dev_priv = dev->dev_private;
4224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4225 struct intel_encoder *encoder;
4226 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004227 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004228
4229 if (!intel_crtc->active)
4230 return;
4231
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004232 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004233
Jani Nikula8807e552013-08-30 19:40:32 +03004234 for_each_encoder_on_crtc(dev, crtc, encoder) {
4235 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004236 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004237 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004238
Paulo Zanoni86642812013-04-12 17:57:57 -03004239 if (intel_crtc->config.has_pch_encoder)
4240 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004241 intel_disable_pipe(dev_priv, pipe);
4242
Paulo Zanoniad80a812012-10-24 16:06:19 -02004243 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004244
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004245 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004246
Paulo Zanoni1f544382012-10-24 11:32:00 -02004247 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004248
4249 for_each_encoder_on_crtc(dev, crtc, encoder)
4250 if (encoder->post_disable)
4251 encoder->post_disable(encoder);
4252
Daniel Vetter88adfff2013-03-28 10:42:01 +01004253 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004254 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004255 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004256 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004257 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004258
4259 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004260 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004261
4262 mutex_lock(&dev->struct_mutex);
4263 intel_update_fbc(dev);
4264 mutex_unlock(&dev->struct_mutex);
4265}
4266
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004267static void ironlake_crtc_off(struct drm_crtc *crtc)
4268{
4269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004270 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004271}
4272
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004273static void haswell_crtc_off(struct drm_crtc *crtc)
4274{
4275 intel_ddi_put_crtc_pll(crtc);
4276}
4277
Jesse Barnes2dd24552013-04-25 12:55:01 -07004278static void i9xx_pfit_enable(struct intel_crtc *crtc)
4279{
4280 struct drm_device *dev = crtc->base.dev;
4281 struct drm_i915_private *dev_priv = dev->dev_private;
4282 struct intel_crtc_config *pipe_config = &crtc->config;
4283
Daniel Vetter328d8e82013-05-08 10:36:31 +02004284 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004285 return;
4286
Daniel Vetterc0b03412013-05-28 12:05:54 +02004287 /*
4288 * The panel fitter should only be adjusted whilst the pipe is disabled,
4289 * according to register description and PRM.
4290 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004291 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4292 assert_pipe_disabled(dev_priv, crtc->pipe);
4293
Jesse Barnesb074cec2013-04-25 12:55:02 -07004294 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4295 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004296
4297 /* Border color in case we don't scale up to the full screen. Black by
4298 * default, change to something else for debugging. */
4299 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004300}
4301
Imre Deak77d22dc2014-03-05 16:20:52 +02004302#define for_each_power_domain(domain, mask) \
4303 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4304 if ((1 << (domain)) & (mask))
4305
Imre Deak319be8a2014-03-04 19:22:57 +02004306enum intel_display_power_domain
4307intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004308{
Imre Deak319be8a2014-03-04 19:22:57 +02004309 struct drm_device *dev = intel_encoder->base.dev;
4310 struct intel_digital_port *intel_dig_port;
4311
4312 switch (intel_encoder->type) {
4313 case INTEL_OUTPUT_UNKNOWN:
4314 /* Only DDI platforms should ever use this output type */
4315 WARN_ON_ONCE(!HAS_DDI(dev));
4316 case INTEL_OUTPUT_DISPLAYPORT:
4317 case INTEL_OUTPUT_HDMI:
4318 case INTEL_OUTPUT_EDP:
4319 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4320 switch (intel_dig_port->port) {
4321 case PORT_A:
4322 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4323 case PORT_B:
4324 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4325 case PORT_C:
4326 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4327 case PORT_D:
4328 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4329 default:
4330 WARN_ON_ONCE(1);
4331 return POWER_DOMAIN_PORT_OTHER;
4332 }
4333 case INTEL_OUTPUT_ANALOG:
4334 return POWER_DOMAIN_PORT_CRT;
4335 case INTEL_OUTPUT_DSI:
4336 return POWER_DOMAIN_PORT_DSI;
4337 default:
4338 return POWER_DOMAIN_PORT_OTHER;
4339 }
4340}
4341
4342static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4343{
4344 struct drm_device *dev = crtc->dev;
4345 struct intel_encoder *intel_encoder;
4346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4347 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004348 unsigned long mask;
4349 enum transcoder transcoder;
4350
4351 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4352
4353 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4354 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004355 if (intel_crtc->config.pch_pfit.enabled ||
4356 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004357 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4358
Imre Deak319be8a2014-03-04 19:22:57 +02004359 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4360 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4361
Imre Deak77d22dc2014-03-05 16:20:52 +02004362 return mask;
4363}
4364
4365void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4366 bool enable)
4367{
4368 if (dev_priv->power_domains.init_power_on == enable)
4369 return;
4370
4371 if (enable)
4372 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4373 else
4374 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4375
4376 dev_priv->power_domains.init_power_on = enable;
4377}
4378
4379static void modeset_update_crtc_power_domains(struct drm_device *dev)
4380{
4381 struct drm_i915_private *dev_priv = dev->dev_private;
4382 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4383 struct intel_crtc *crtc;
4384
4385 /*
4386 * First get all needed power domains, then put all unneeded, to avoid
4387 * any unnecessary toggling of the power wells.
4388 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004389 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004390 enum intel_display_power_domain domain;
4391
4392 if (!crtc->base.enabled)
4393 continue;
4394
Imre Deak319be8a2014-03-04 19:22:57 +02004395 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004396
4397 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4398 intel_display_power_get(dev_priv, domain);
4399 }
4400
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004401 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004402 enum intel_display_power_domain domain;
4403
4404 for_each_power_domain(domain, crtc->enabled_power_domains)
4405 intel_display_power_put(dev_priv, domain);
4406
4407 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4408 }
4409
4410 intel_display_set_init_power(dev_priv, false);
4411}
4412
Ville Syrjälädfcab172014-06-13 13:37:47 +03004413/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004414static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004415{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004416 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004417
Jesse Barnes586f49d2013-11-04 16:06:59 -08004418 /* Obtain SKU information */
4419 mutex_lock(&dev_priv->dpio_lock);
4420 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4421 CCK_FUSE_HPLL_FREQ_MASK;
4422 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004423
Ville Syrjälädfcab172014-06-13 13:37:47 +03004424 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004425}
4426
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004427static void vlv_update_cdclk(struct drm_device *dev)
4428{
4429 struct drm_i915_private *dev_priv = dev->dev_private;
4430
4431 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4432 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4433 dev_priv->vlv_cdclk_freq);
4434
4435 /*
4436 * Program the gmbus_freq based on the cdclk frequency.
4437 * BSpec erroneously claims we should aim for 4MHz, but
4438 * in fact 1MHz is the correct frequency.
4439 */
4440 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4441}
4442
Jesse Barnes30a970c2013-11-04 13:48:12 -08004443/* Adjust CDclk dividers to allow high res or save power if possible */
4444static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4445{
4446 struct drm_i915_private *dev_priv = dev->dev_private;
4447 u32 val, cmd;
4448
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004449 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004450
Ville Syrjälädfcab172014-06-13 13:37:47 +03004451 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004452 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004453 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004454 cmd = 1;
4455 else
4456 cmd = 0;
4457
4458 mutex_lock(&dev_priv->rps.hw_lock);
4459 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4460 val &= ~DSPFREQGUAR_MASK;
4461 val |= (cmd << DSPFREQGUAR_SHIFT);
4462 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4463 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4464 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4465 50)) {
4466 DRM_ERROR("timed out waiting for CDclk change\n");
4467 }
4468 mutex_unlock(&dev_priv->rps.hw_lock);
4469
Ville Syrjälädfcab172014-06-13 13:37:47 +03004470 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004471 u32 divider, vco;
4472
4473 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004474 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004475
4476 mutex_lock(&dev_priv->dpio_lock);
4477 /* adjust cdclk divider */
4478 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004479 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004480 val |= divider;
4481 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004482
4483 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4484 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4485 50))
4486 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004487 mutex_unlock(&dev_priv->dpio_lock);
4488 }
4489
4490 mutex_lock(&dev_priv->dpio_lock);
4491 /* adjust self-refresh exit latency value */
4492 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4493 val &= ~0x7f;
4494
4495 /*
4496 * For high bandwidth configs, we set a higher latency in the bunit
4497 * so that the core display fetch happens in time to avoid underruns.
4498 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004499 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004500 val |= 4500 / 250; /* 4.5 usec */
4501 else
4502 val |= 3000 / 250; /* 3.0 usec */
4503 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4504 mutex_unlock(&dev_priv->dpio_lock);
4505
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004506 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004507}
4508
Jesse Barnes30a970c2013-11-04 13:48:12 -08004509static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4510 int max_pixclk)
4511{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004512 int vco = valleyview_get_vco(dev_priv);
4513 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4514
Jesse Barnes30a970c2013-11-04 13:48:12 -08004515 /*
4516 * Really only a few cases to deal with, as only 4 CDclks are supported:
4517 * 200MHz
4518 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004519 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004520 * 400MHz
4521 * So we check to see whether we're above 90% of the lower bin and
4522 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004523 *
4524 * We seem to get an unstable or solid color picture at 200MHz.
4525 * Not sure what's wrong. For now use 200MHz only when all pipes
4526 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004527 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004528 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004529 return 400000;
4530 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004531 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004532 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004533 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004534 else
4535 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004536}
4537
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004538/* compute the max pixel clock for new configuration */
4539static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004540{
4541 struct drm_device *dev = dev_priv->dev;
4542 struct intel_crtc *intel_crtc;
4543 int max_pixclk = 0;
4544
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004545 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004546 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004547 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004548 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004549 }
4550
4551 return max_pixclk;
4552}
4553
4554static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004555 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004556{
4557 struct drm_i915_private *dev_priv = dev->dev_private;
4558 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004559 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004560
Imre Deakd60c4472014-03-27 17:45:10 +02004561 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4562 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004563 return;
4564
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004565 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004566 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004567 if (intel_crtc->base.enabled)
4568 *prepare_pipes |= (1 << intel_crtc->pipe);
4569}
4570
4571static void valleyview_modeset_global_resources(struct drm_device *dev)
4572{
4573 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004574 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004575 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4576
Imre Deakd60c4472014-03-27 17:45:10 +02004577 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004578 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004579 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004580}
4581
Jesse Barnes89b667f2013-04-18 14:51:36 -07004582static void valleyview_crtc_enable(struct drm_crtc *crtc)
4583{
4584 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4587 struct intel_encoder *encoder;
4588 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004589 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004590 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004591 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004592
4593 WARN_ON(!crtc->enabled);
4594
4595 if (intel_crtc->active)
4596 return;
4597
Shobhit Kumar8525a232014-06-25 12:20:39 +05304598 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4599
4600 if (!is_dsi && !IS_CHERRYVIEW(dev))
4601 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004602
Daniel Vetter5b18e572014-04-24 23:55:06 +02004603 /* Set up the display plane register */
4604 dspcntr = DISPPLANE_GAMMA_ENABLE;
4605
4606 if (intel_crtc->config.has_dp_encoder)
4607 intel_dp_set_m_n(intel_crtc);
4608
4609 intel_set_pipe_timings(intel_crtc);
4610
4611 /* pipesrc and dspsize control the size that is scaled from,
4612 * which should always be the user's requested size.
4613 */
4614 I915_WRITE(DSPSIZE(plane),
4615 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4616 (intel_crtc->config.pipe_src_w - 1));
4617 I915_WRITE(DSPPOS(plane), 0);
4618
4619 i9xx_set_pipeconf(intel_crtc);
4620
4621 I915_WRITE(DSPCNTR(plane), dspcntr);
4622 POSTING_READ(DSPCNTR(plane));
4623
4624 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4625 crtc->x, crtc->y);
4626
Jesse Barnes89b667f2013-04-18 14:51:36 -07004627 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004628
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004629 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4630
Jesse Barnes89b667f2013-04-18 14:51:36 -07004631 for_each_encoder_on_crtc(dev, crtc, encoder)
4632 if (encoder->pre_pll_enable)
4633 encoder->pre_pll_enable(encoder);
4634
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004635 if (!is_dsi) {
4636 if (IS_CHERRYVIEW(dev))
4637 chv_enable_pll(intel_crtc);
4638 else
4639 vlv_enable_pll(intel_crtc);
4640 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004641
4642 for_each_encoder_on_crtc(dev, crtc, encoder)
4643 if (encoder->pre_enable)
4644 encoder->pre_enable(encoder);
4645
Jesse Barnes2dd24552013-04-25 12:55:01 -07004646 i9xx_pfit_enable(intel_crtc);
4647
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004648 intel_crtc_load_lut(crtc);
4649
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004650 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004651 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004652
Jani Nikula50049452013-07-30 12:20:32 +03004653 for_each_encoder_on_crtc(dev, crtc, encoder)
4654 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004655
4656 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004657
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004658 /* Underruns don't raise interrupts, so check manually. */
4659 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004660}
4661
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004662static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4663{
4664 struct drm_device *dev = crtc->base.dev;
4665 struct drm_i915_private *dev_priv = dev->dev_private;
4666
4667 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4668 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4669}
4670
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004671static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004672{
4673 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004676 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004677 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004678 int plane = intel_crtc->plane;
4679 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004680
Daniel Vetter08a48462012-07-02 11:43:47 +02004681 WARN_ON(!crtc->enabled);
4682
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004683 if (intel_crtc->active)
4684 return;
4685
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004686 i9xx_set_pll_dividers(intel_crtc);
4687
Daniel Vetter5b18e572014-04-24 23:55:06 +02004688 /* Set up the display plane register */
4689 dspcntr = DISPPLANE_GAMMA_ENABLE;
4690
4691 if (pipe == 0)
4692 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4693 else
4694 dspcntr |= DISPPLANE_SEL_PIPE_B;
4695
4696 if (intel_crtc->config.has_dp_encoder)
4697 intel_dp_set_m_n(intel_crtc);
4698
4699 intel_set_pipe_timings(intel_crtc);
4700
4701 /* pipesrc and dspsize control the size that is scaled from,
4702 * which should always be the user's requested size.
4703 */
4704 I915_WRITE(DSPSIZE(plane),
4705 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4706 (intel_crtc->config.pipe_src_w - 1));
4707 I915_WRITE(DSPPOS(plane), 0);
4708
4709 i9xx_set_pipeconf(intel_crtc);
4710
4711 I915_WRITE(DSPCNTR(plane), dspcntr);
4712 POSTING_READ(DSPCNTR(plane));
4713
4714 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4715 crtc->x, crtc->y);
4716
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004717 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004718
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004719 if (!IS_GEN2(dev))
4720 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4721
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004722 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004723 if (encoder->pre_enable)
4724 encoder->pre_enable(encoder);
4725
Daniel Vetterf6736a12013-06-05 13:34:30 +02004726 i9xx_enable_pll(intel_crtc);
4727
Jesse Barnes2dd24552013-04-25 12:55:01 -07004728 i9xx_pfit_enable(intel_crtc);
4729
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004730 intel_crtc_load_lut(crtc);
4731
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004732 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004733 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004734
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004735 for_each_encoder_on_crtc(dev, crtc, encoder)
4736 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004737
4738 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004739
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004740 /*
4741 * Gen2 reports pipe underruns whenever all planes are disabled.
4742 * So don't enable underrun reporting before at least some planes
4743 * are enabled.
4744 * FIXME: Need to fix the logic to work when we turn off all planes
4745 * but leave the pipe running.
4746 */
4747 if (IS_GEN2(dev))
4748 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4749
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004750 /* Underruns don't raise interrupts, so check manually. */
4751 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004752}
4753
Daniel Vetter87476d62013-04-11 16:29:06 +02004754static void i9xx_pfit_disable(struct intel_crtc *crtc)
4755{
4756 struct drm_device *dev = crtc->base.dev;
4757 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004758
4759 if (!crtc->config.gmch_pfit.control)
4760 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004761
4762 assert_pipe_disabled(dev_priv, crtc->pipe);
4763
Daniel Vetter328d8e82013-05-08 10:36:31 +02004764 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4765 I915_READ(PFIT_CONTROL));
4766 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004767}
4768
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004769static void i9xx_crtc_disable(struct drm_crtc *crtc)
4770{
4771 struct drm_device *dev = crtc->dev;
4772 struct drm_i915_private *dev_priv = dev->dev_private;
4773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004774 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004775 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004776
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004777 if (!intel_crtc->active)
4778 return;
4779
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004780 /*
4781 * Gen2 reports pipe underruns whenever all planes are disabled.
4782 * So diasble underrun reporting before all the planes get disabled.
4783 * FIXME: Need to fix the logic to work when we turn off all planes
4784 * but leave the pipe running.
4785 */
4786 if (IS_GEN2(dev))
4787 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4788
Imre Deak564ed192014-06-13 14:54:21 +03004789 /*
4790 * Vblank time updates from the shadow to live plane control register
4791 * are blocked if the memory self-refresh mode is active at that
4792 * moment. So to make sure the plane gets truly disabled, disable
4793 * first the self-refresh mode. The self-refresh enable bit in turn
4794 * will be checked/applied by the HW only at the next frame start
4795 * event which is after the vblank start event, so we need to have a
4796 * wait-for-vblank between disabling the plane and the pipe.
4797 */
4798 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004799 intel_crtc_disable_planes(crtc);
4800
Daniel Vetterea9d7582012-07-10 10:42:52 +02004801 for_each_encoder_on_crtc(dev, crtc, encoder)
4802 encoder->disable(encoder);
4803
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004804 /*
4805 * On gen2 planes are double buffered but the pipe isn't, so we must
4806 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004807 * We also need to wait on all gmch platforms because of the
4808 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004809 */
Imre Deak564ed192014-06-13 14:54:21 +03004810 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004811
Jesse Barnesb24e7172011-01-04 15:09:30 -08004812 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004813
Daniel Vetter87476d62013-04-11 16:29:06 +02004814 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004815
Jesse Barnes89b667f2013-04-18 14:51:36 -07004816 for_each_encoder_on_crtc(dev, crtc, encoder)
4817 if (encoder->post_disable)
4818 encoder->post_disable(encoder);
4819
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004820 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4821 if (IS_CHERRYVIEW(dev))
4822 chv_disable_pll(dev_priv, pipe);
4823 else if (IS_VALLEYVIEW(dev))
4824 vlv_disable_pll(dev_priv, pipe);
4825 else
4826 i9xx_disable_pll(dev_priv, pipe);
4827 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004828
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004829 if (!IS_GEN2(dev))
4830 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4831
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004832 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004833 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004834
Daniel Vetterefa96242014-04-24 23:55:02 +02004835 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004836 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004837 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004838}
4839
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004840static void i9xx_crtc_off(struct drm_crtc *crtc)
4841{
4842}
4843
Daniel Vetter976f8a22012-07-08 22:34:21 +02004844static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4845 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004846{
4847 struct drm_device *dev = crtc->dev;
4848 struct drm_i915_master_private *master_priv;
4849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4850 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004851
4852 if (!dev->primary->master)
4853 return;
4854
4855 master_priv = dev->primary->master->driver_priv;
4856 if (!master_priv->sarea_priv)
4857 return;
4858
Jesse Barnes79e53942008-11-07 14:24:08 -08004859 switch (pipe) {
4860 case 0:
4861 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4862 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4863 break;
4864 case 1:
4865 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4866 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4867 break;
4868 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004869 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004870 break;
4871 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004872}
4873
Daniel Vetter976f8a22012-07-08 22:34:21 +02004874/**
4875 * Sets the power management mode of the pipe and plane.
4876 */
4877void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004878{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004879 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004880 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004882 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004883 enum intel_display_power_domain domain;
4884 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004885 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004886
Daniel Vetter976f8a22012-07-08 22:34:21 +02004887 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4888 enable |= intel_encoder->connectors_active;
4889
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004890 if (enable) {
4891 if (!intel_crtc->active) {
4892 /*
4893 * FIXME: DDI plls and relevant code isn't converted
4894 * yet, so do runtime PM for DPMS only for all other
4895 * platforms for now.
4896 */
4897 if (!HAS_DDI(dev)) {
4898 domains = get_crtc_power_domains(crtc);
4899 for_each_power_domain(domain, domains)
4900 intel_display_power_get(dev_priv, domain);
4901 intel_crtc->enabled_power_domains = domains;
4902 }
4903
4904 dev_priv->display.crtc_enable(crtc);
4905 }
4906 } else {
4907 if (intel_crtc->active) {
4908 dev_priv->display.crtc_disable(crtc);
4909
4910 if (!HAS_DDI(dev)) {
4911 domains = intel_crtc->enabled_power_domains;
4912 for_each_power_domain(domain, domains)
4913 intel_display_power_put(dev_priv, domain);
4914 intel_crtc->enabled_power_domains = 0;
4915 }
4916 }
4917 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004918
4919 intel_crtc_update_sarea(crtc, enable);
4920}
4921
Daniel Vetter976f8a22012-07-08 22:34:21 +02004922static void intel_crtc_disable(struct drm_crtc *crtc)
4923{
4924 struct drm_device *dev = crtc->dev;
4925 struct drm_connector *connector;
4926 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07004927 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02004928 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004929
4930 /* crtc should still be enabled when we disable it. */
4931 WARN_ON(!crtc->enabled);
4932
4933 dev_priv->display.crtc_disable(crtc);
4934 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004935 dev_priv->display.off(crtc);
4936
Chris Wilson931872f2012-01-16 23:01:13 +00004937 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004938 assert_cursor_disabled(dev_priv, pipe);
4939 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004940
Matt Roperf4510a22014-04-01 15:22:40 -07004941 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004942 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004943 intel_unpin_fb_obj(old_obj);
4944 i915_gem_track_fb(old_obj, NULL,
4945 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004946 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004947 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004948 }
4949
4950 /* Update computed state. */
4951 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4952 if (!connector->encoder || !connector->encoder->crtc)
4953 continue;
4954
4955 if (connector->encoder->crtc != crtc)
4956 continue;
4957
4958 connector->dpms = DRM_MODE_DPMS_OFF;
4959 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004960 }
4961}
4962
Chris Wilsonea5b2132010-08-04 13:50:23 +01004963void intel_encoder_destroy(struct drm_encoder *encoder)
4964{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004965 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004966
Chris Wilsonea5b2132010-08-04 13:50:23 +01004967 drm_encoder_cleanup(encoder);
4968 kfree(intel_encoder);
4969}
4970
Damien Lespiau92373292013-08-08 22:28:57 +01004971/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004972 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4973 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004974static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004975{
4976 if (mode == DRM_MODE_DPMS_ON) {
4977 encoder->connectors_active = true;
4978
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004979 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004980 } else {
4981 encoder->connectors_active = false;
4982
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004983 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004984 }
4985}
4986
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004987/* Cross check the actual hw state with our own modeset state tracking (and it's
4988 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004989static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004990{
4991 if (connector->get_hw_state(connector)) {
4992 struct intel_encoder *encoder = connector->encoder;
4993 struct drm_crtc *crtc;
4994 bool encoder_enabled;
4995 enum pipe pipe;
4996
4997 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4998 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03004999 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005000
5001 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5002 "wrong connector dpms state\n");
5003 WARN(connector->base.encoder != &encoder->base,
5004 "active connector not linked to encoder\n");
5005 WARN(!encoder->connectors_active,
5006 "encoder->connectors_active not set\n");
5007
5008 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5009 WARN(!encoder_enabled, "encoder not enabled\n");
5010 if (WARN_ON(!encoder->base.crtc))
5011 return;
5012
5013 crtc = encoder->base.crtc;
5014
5015 WARN(!crtc->enabled, "crtc not enabled\n");
5016 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5017 WARN(pipe != to_intel_crtc(crtc)->pipe,
5018 "encoder active on the wrong pipe\n");
5019 }
5020}
5021
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005022/* Even simpler default implementation, if there's really no special case to
5023 * consider. */
5024void intel_connector_dpms(struct drm_connector *connector, int mode)
5025{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005026 /* All the simple cases only support two dpms states. */
5027 if (mode != DRM_MODE_DPMS_ON)
5028 mode = DRM_MODE_DPMS_OFF;
5029
5030 if (mode == connector->dpms)
5031 return;
5032
5033 connector->dpms = mode;
5034
5035 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005036 if (connector->encoder)
5037 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005038
Daniel Vetterb9805142012-08-31 17:37:33 +02005039 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005040}
5041
Daniel Vetterf0947c32012-07-02 13:10:34 +02005042/* Simple connector->get_hw_state implementation for encoders that support only
5043 * one connector and no cloning and hence the encoder state determines the state
5044 * of the connector. */
5045bool intel_connector_get_hw_state(struct intel_connector *connector)
5046{
Daniel Vetter24929352012-07-02 20:28:59 +02005047 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005048 struct intel_encoder *encoder = connector->encoder;
5049
5050 return encoder->get_hw_state(encoder, &pipe);
5051}
5052
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005053static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5054 struct intel_crtc_config *pipe_config)
5055{
5056 struct drm_i915_private *dev_priv = dev->dev_private;
5057 struct intel_crtc *pipe_B_crtc =
5058 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5059
5060 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5061 pipe_name(pipe), pipe_config->fdi_lanes);
5062 if (pipe_config->fdi_lanes > 4) {
5063 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5064 pipe_name(pipe), pipe_config->fdi_lanes);
5065 return false;
5066 }
5067
Paulo Zanonibafb6552013-11-02 21:07:44 -07005068 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005069 if (pipe_config->fdi_lanes > 2) {
5070 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5071 pipe_config->fdi_lanes);
5072 return false;
5073 } else {
5074 return true;
5075 }
5076 }
5077
5078 if (INTEL_INFO(dev)->num_pipes == 2)
5079 return true;
5080
5081 /* Ivybridge 3 pipe is really complicated */
5082 switch (pipe) {
5083 case PIPE_A:
5084 return true;
5085 case PIPE_B:
5086 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5087 pipe_config->fdi_lanes > 2) {
5088 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5089 pipe_name(pipe), pipe_config->fdi_lanes);
5090 return false;
5091 }
5092 return true;
5093 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005094 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005095 pipe_B_crtc->config.fdi_lanes <= 2) {
5096 if (pipe_config->fdi_lanes > 2) {
5097 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5098 pipe_name(pipe), pipe_config->fdi_lanes);
5099 return false;
5100 }
5101 } else {
5102 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5103 return false;
5104 }
5105 return true;
5106 default:
5107 BUG();
5108 }
5109}
5110
Daniel Vettere29c22c2013-02-21 00:00:16 +01005111#define RETRY 1
5112static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5113 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005114{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005115 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005116 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005117 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005118 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005119
Daniel Vettere29c22c2013-02-21 00:00:16 +01005120retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005121 /* FDI is a binary signal running at ~2.7GHz, encoding
5122 * each output octet as 10 bits. The actual frequency
5123 * is stored as a divider into a 100MHz clock, and the
5124 * mode pixel clock is stored in units of 1KHz.
5125 * Hence the bw of each lane in terms of the mode signal
5126 * is:
5127 */
5128 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5129
Damien Lespiau241bfc32013-09-25 16:45:37 +01005130 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005131
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005132 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005133 pipe_config->pipe_bpp);
5134
5135 pipe_config->fdi_lanes = lane;
5136
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005137 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005138 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005139
Daniel Vettere29c22c2013-02-21 00:00:16 +01005140 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5141 intel_crtc->pipe, pipe_config);
5142 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5143 pipe_config->pipe_bpp -= 2*3;
5144 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5145 pipe_config->pipe_bpp);
5146 needs_recompute = true;
5147 pipe_config->bw_constrained = true;
5148
5149 goto retry;
5150 }
5151
5152 if (needs_recompute)
5153 return RETRY;
5154
5155 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005156}
5157
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005158static void hsw_compute_ips_config(struct intel_crtc *crtc,
5159 struct intel_crtc_config *pipe_config)
5160{
Jani Nikulad330a952014-01-21 11:24:25 +02005161 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005162 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005163 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005164}
5165
Daniel Vettera43f6e02013-06-07 23:10:32 +02005166static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005167 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005168{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005169 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005170 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005171
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005172 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005173 if (INTEL_INFO(dev)->gen < 4) {
5174 struct drm_i915_private *dev_priv = dev->dev_private;
5175 int clock_limit =
5176 dev_priv->display.get_display_clock_speed(dev);
5177
5178 /*
5179 * Enable pixel doubling when the dot clock
5180 * is > 90% of the (display) core speed.
5181 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005182 * GDG double wide on either pipe,
5183 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005184 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005185 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005186 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005187 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005188 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005189 }
5190
Damien Lespiau241bfc32013-09-25 16:45:37 +01005191 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005192 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005193 }
Chris Wilson89749352010-09-12 18:25:19 +01005194
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005195 /*
5196 * Pipe horizontal size must be even in:
5197 * - DVO ganged mode
5198 * - LVDS dual channel mode
5199 * - Double wide pipe
5200 */
5201 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5202 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5203 pipe_config->pipe_src_w &= ~1;
5204
Damien Lespiau8693a822013-05-03 18:48:11 +01005205 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5206 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005207 */
5208 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5209 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005210 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005211
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005212 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005213 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005214 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005215 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5216 * for lvds. */
5217 pipe_config->pipe_bpp = 8*3;
5218 }
5219
Damien Lespiauf5adf942013-06-24 18:29:34 +01005220 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005221 hsw_compute_ips_config(crtc, pipe_config);
5222
5223 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5224 * clock survives for now. */
5225 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5226 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005227
Daniel Vetter877d48d2013-04-19 11:24:43 +02005228 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005229 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005230
Daniel Vettere29c22c2013-02-21 00:00:16 +01005231 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005232}
5233
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005234static int valleyview_get_display_clock_speed(struct drm_device *dev)
5235{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005236 struct drm_i915_private *dev_priv = dev->dev_private;
5237 int vco = valleyview_get_vco(dev_priv);
5238 u32 val;
5239 int divider;
5240
5241 mutex_lock(&dev_priv->dpio_lock);
5242 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5243 mutex_unlock(&dev_priv->dpio_lock);
5244
5245 divider = val & DISPLAY_FREQUENCY_VALUES;
5246
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005247 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5248 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5249 "cdclk change in progress\n");
5250
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005251 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005252}
5253
Jesse Barnese70236a2009-09-21 10:42:27 -07005254static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005255{
Jesse Barnese70236a2009-09-21 10:42:27 -07005256 return 400000;
5257}
Jesse Barnes79e53942008-11-07 14:24:08 -08005258
Jesse Barnese70236a2009-09-21 10:42:27 -07005259static int i915_get_display_clock_speed(struct drm_device *dev)
5260{
5261 return 333000;
5262}
Jesse Barnes79e53942008-11-07 14:24:08 -08005263
Jesse Barnese70236a2009-09-21 10:42:27 -07005264static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5265{
5266 return 200000;
5267}
Jesse Barnes79e53942008-11-07 14:24:08 -08005268
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005269static int pnv_get_display_clock_speed(struct drm_device *dev)
5270{
5271 u16 gcfgc = 0;
5272
5273 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5274
5275 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5276 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5277 return 267000;
5278 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5279 return 333000;
5280 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5281 return 444000;
5282 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5283 return 200000;
5284 default:
5285 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5286 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5287 return 133000;
5288 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5289 return 167000;
5290 }
5291}
5292
Jesse Barnese70236a2009-09-21 10:42:27 -07005293static int i915gm_get_display_clock_speed(struct drm_device *dev)
5294{
5295 u16 gcfgc = 0;
5296
5297 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5298
5299 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005300 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005301 else {
5302 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5303 case GC_DISPLAY_CLOCK_333_MHZ:
5304 return 333000;
5305 default:
5306 case GC_DISPLAY_CLOCK_190_200_MHZ:
5307 return 190000;
5308 }
5309 }
5310}
Jesse Barnes79e53942008-11-07 14:24:08 -08005311
Jesse Barnese70236a2009-09-21 10:42:27 -07005312static int i865_get_display_clock_speed(struct drm_device *dev)
5313{
5314 return 266000;
5315}
5316
5317static int i855_get_display_clock_speed(struct drm_device *dev)
5318{
5319 u16 hpllcc = 0;
5320 /* Assume that the hardware is in the high speed state. This
5321 * should be the default.
5322 */
5323 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5324 case GC_CLOCK_133_200:
5325 case GC_CLOCK_100_200:
5326 return 200000;
5327 case GC_CLOCK_166_250:
5328 return 250000;
5329 case GC_CLOCK_100_133:
5330 return 133000;
5331 }
5332
5333 /* Shouldn't happen */
5334 return 0;
5335}
5336
5337static int i830_get_display_clock_speed(struct drm_device *dev)
5338{
5339 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005340}
5341
Zhenyu Wang2c072452009-06-05 15:38:42 +08005342static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005343intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005344{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005345 while (*num > DATA_LINK_M_N_MASK ||
5346 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005347 *num >>= 1;
5348 *den >>= 1;
5349 }
5350}
5351
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005352static void compute_m_n(unsigned int m, unsigned int n,
5353 uint32_t *ret_m, uint32_t *ret_n)
5354{
5355 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5356 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5357 intel_reduce_m_n_ratio(ret_m, ret_n);
5358}
5359
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005360void
5361intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5362 int pixel_clock, int link_clock,
5363 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005364{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005365 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005366
5367 compute_m_n(bits_per_pixel * pixel_clock,
5368 link_clock * nlanes * 8,
5369 &m_n->gmch_m, &m_n->gmch_n);
5370
5371 compute_m_n(pixel_clock, link_clock,
5372 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005373}
5374
Chris Wilsona7615032011-01-12 17:04:08 +00005375static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5376{
Jani Nikulad330a952014-01-21 11:24:25 +02005377 if (i915.panel_use_ssc >= 0)
5378 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005379 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005380 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005381}
5382
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005383static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5384{
5385 struct drm_device *dev = crtc->dev;
5386 struct drm_i915_private *dev_priv = dev->dev_private;
5387 int refclk;
5388
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005389 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005390 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005391 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005392 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005393 refclk = dev_priv->vbt.lvds_ssc_freq;
5394 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005395 } else if (!IS_GEN2(dev)) {
5396 refclk = 96000;
5397 } else {
5398 refclk = 48000;
5399 }
5400
5401 return refclk;
5402}
5403
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005404static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005405{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005406 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005407}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005408
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005409static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5410{
5411 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005412}
5413
Daniel Vetterf47709a2013-03-28 10:42:02 +01005414static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005415 intel_clock_t *reduced_clock)
5416{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005417 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005418 u32 fp, fp2 = 0;
5419
5420 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005421 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005422 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005423 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005424 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005425 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005426 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005427 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005428 }
5429
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005430 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005431
Daniel Vetterf47709a2013-03-28 10:42:02 +01005432 crtc->lowfreq_avail = false;
5433 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005434 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005435 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005436 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005437 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005438 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005439 }
5440}
5441
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005442static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5443 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005444{
5445 u32 reg_val;
5446
5447 /*
5448 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5449 * and set it to a reasonable value instead.
5450 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005451 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005452 reg_val &= 0xffffff00;
5453 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005454 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005455
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005456 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005457 reg_val &= 0x8cffffff;
5458 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005459 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005460
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005461 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005462 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005463 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005464
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005465 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005466 reg_val &= 0x00ffffff;
5467 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005468 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005469}
5470
Daniel Vetterb5518422013-05-03 11:49:48 +02005471static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5472 struct intel_link_m_n *m_n)
5473{
5474 struct drm_device *dev = crtc->base.dev;
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 int pipe = crtc->pipe;
5477
Daniel Vettere3b95f12013-05-03 11:49:49 +02005478 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5479 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5480 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5481 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005482}
5483
5484static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5485 struct intel_link_m_n *m_n)
5486{
5487 struct drm_device *dev = crtc->base.dev;
5488 struct drm_i915_private *dev_priv = dev->dev_private;
5489 int pipe = crtc->pipe;
5490 enum transcoder transcoder = crtc->config.cpu_transcoder;
5491
5492 if (INTEL_INFO(dev)->gen >= 5) {
5493 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5494 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5495 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5496 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5497 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005498 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5499 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5500 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5501 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005502 }
5503}
5504
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005505static void intel_dp_set_m_n(struct intel_crtc *crtc)
5506{
5507 if (crtc->config.has_pch_encoder)
5508 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5509 else
5510 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5511}
5512
Daniel Vetterf47709a2013-03-28 10:42:02 +01005513static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005514{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005515 u32 dpll, dpll_md;
5516
5517 /*
5518 * Enable DPIO clock input. We should never disable the reference
5519 * clock for pipe B, since VGA hotplug / manual detection depends
5520 * on it.
5521 */
5522 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5523 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5524 /* We should never disable this, set it here for state tracking */
5525 if (crtc->pipe == PIPE_B)
5526 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5527 dpll |= DPLL_VCO_ENABLE;
5528 crtc->config.dpll_hw_state.dpll = dpll;
5529
5530 dpll_md = (crtc->config.pixel_multiplier - 1)
5531 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5532 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5533}
5534
5535static void vlv_prepare_pll(struct intel_crtc *crtc)
5536{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005537 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005538 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005539 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005540 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005541 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005542 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005543
Daniel Vetter09153002012-12-12 14:06:44 +01005544 mutex_lock(&dev_priv->dpio_lock);
5545
Daniel Vetterf47709a2013-03-28 10:42:02 +01005546 bestn = crtc->config.dpll.n;
5547 bestm1 = crtc->config.dpll.m1;
5548 bestm2 = crtc->config.dpll.m2;
5549 bestp1 = crtc->config.dpll.p1;
5550 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005551
Jesse Barnes89b667f2013-04-18 14:51:36 -07005552 /* See eDP HDMI DPIO driver vbios notes doc */
5553
5554 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005555 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005556 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005557
5558 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005559 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005560
5561 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005562 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005563 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005564 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005565
5566 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005567 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005568
5569 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005570 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5571 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5572 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005573 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005574
5575 /*
5576 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5577 * but we don't support that).
5578 * Note: don't use the DAC post divider as it seems unstable.
5579 */
5580 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005581 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005582
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005583 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005584 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005585
Jesse Barnes89b667f2013-04-18 14:51:36 -07005586 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005587 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005588 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005589 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005590 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005591 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005592 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005593 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005594 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005595
Jesse Barnes89b667f2013-04-18 14:51:36 -07005596 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5597 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5598 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005599 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005600 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005601 0x0df40000);
5602 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005603 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005604 0x0df70000);
5605 } else { /* HDMI or VGA */
5606 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005607 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005608 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005609 0x0df70000);
5610 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005611 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005612 0x0df40000);
5613 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005614
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005615 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005616 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5617 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5618 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5619 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005620 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005621
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005622 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005623 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005624}
5625
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005626static void chv_update_pll(struct intel_crtc *crtc)
5627{
5628 struct drm_device *dev = crtc->base.dev;
5629 struct drm_i915_private *dev_priv = dev->dev_private;
5630 int pipe = crtc->pipe;
5631 int dpll_reg = DPLL(crtc->pipe);
5632 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005633 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005634 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5635 int refclk;
5636
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005637 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5638 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5639 DPLL_VCO_ENABLE;
5640 if (pipe != PIPE_A)
5641 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5642
5643 crtc->config.dpll_hw_state.dpll_md =
5644 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005645
5646 bestn = crtc->config.dpll.n;
5647 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5648 bestm1 = crtc->config.dpll.m1;
5649 bestm2 = crtc->config.dpll.m2 >> 22;
5650 bestp1 = crtc->config.dpll.p1;
5651 bestp2 = crtc->config.dpll.p2;
5652
5653 /*
5654 * Enable Refclk and SSC
5655 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005656 I915_WRITE(dpll_reg,
5657 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5658
5659 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005660
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005661 /* p1 and p2 divider */
5662 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5663 5 << DPIO_CHV_S1_DIV_SHIFT |
5664 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5665 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5666 1 << DPIO_CHV_K_DIV_SHIFT);
5667
5668 /* Feedback post-divider - m2 */
5669 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5670
5671 /* Feedback refclk divider - n and m1 */
5672 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5673 DPIO_CHV_M1_DIV_BY_2 |
5674 1 << DPIO_CHV_N_DIV_SHIFT);
5675
5676 /* M2 fraction division */
5677 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5678
5679 /* M2 fraction division enable */
5680 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5681 DPIO_CHV_FRAC_DIV_EN |
5682 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5683
5684 /* Loop filter */
5685 refclk = i9xx_get_refclk(&crtc->base, 0);
5686 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5687 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5688 if (refclk == 100000)
5689 intcoeff = 11;
5690 else if (refclk == 38400)
5691 intcoeff = 10;
5692 else
5693 intcoeff = 9;
5694 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5695 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5696
5697 /* AFC Recal */
5698 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5699 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5700 DPIO_AFC_RECAL);
5701
5702 mutex_unlock(&dev_priv->dpio_lock);
5703}
5704
Daniel Vetterf47709a2013-03-28 10:42:02 +01005705static void i9xx_update_pll(struct intel_crtc *crtc,
5706 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005707 int num_connectors)
5708{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005709 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005710 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005711 u32 dpll;
5712 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005713 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005714
Daniel Vetterf47709a2013-03-28 10:42:02 +01005715 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305716
Daniel Vetterf47709a2013-03-28 10:42:02 +01005717 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5718 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005719
5720 dpll = DPLL_VGA_MODE_DIS;
5721
Daniel Vetterf47709a2013-03-28 10:42:02 +01005722 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005723 dpll |= DPLLB_MODE_LVDS;
5724 else
5725 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005726
Daniel Vetteref1b4602013-06-01 17:17:04 +02005727 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005728 dpll |= (crtc->config.pixel_multiplier - 1)
5729 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005730 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005731
5732 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005733 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005734
Daniel Vetterf47709a2013-03-28 10:42:02 +01005735 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005736 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005737
5738 /* compute bitmask from p1 value */
5739 if (IS_PINEVIEW(dev))
5740 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5741 else {
5742 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5743 if (IS_G4X(dev) && reduced_clock)
5744 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5745 }
5746 switch (clock->p2) {
5747 case 5:
5748 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5749 break;
5750 case 7:
5751 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5752 break;
5753 case 10:
5754 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5755 break;
5756 case 14:
5757 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5758 break;
5759 }
5760 if (INTEL_INFO(dev)->gen >= 4)
5761 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5762
Daniel Vetter09ede542013-04-30 14:01:45 +02005763 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005764 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005765 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005766 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5767 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5768 else
5769 dpll |= PLL_REF_INPUT_DREFCLK;
5770
5771 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005772 crtc->config.dpll_hw_state.dpll = dpll;
5773
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005774 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005775 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5776 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005777 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005778 }
5779}
5780
Daniel Vetterf47709a2013-03-28 10:42:02 +01005781static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005782 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005783 int num_connectors)
5784{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005785 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005786 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005787 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005788 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005789
Daniel Vetterf47709a2013-03-28 10:42:02 +01005790 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305791
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005792 dpll = DPLL_VGA_MODE_DIS;
5793
Daniel Vetterf47709a2013-03-28 10:42:02 +01005794 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005795 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5796 } else {
5797 if (clock->p1 == 2)
5798 dpll |= PLL_P1_DIVIDE_BY_TWO;
5799 else
5800 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5801 if (clock->p2 == 4)
5802 dpll |= PLL_P2_DIVIDE_BY_4;
5803 }
5804
Daniel Vetter4a33e482013-07-06 12:52:05 +02005805 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5806 dpll |= DPLL_DVO_2X_MODE;
5807
Daniel Vetterf47709a2013-03-28 10:42:02 +01005808 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005809 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5810 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5811 else
5812 dpll |= PLL_REF_INPUT_DREFCLK;
5813
5814 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005815 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005816}
5817
Daniel Vetter8a654f32013-06-01 17:16:22 +02005818static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005819{
5820 struct drm_device *dev = intel_crtc->base.dev;
5821 struct drm_i915_private *dev_priv = dev->dev_private;
5822 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005823 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005824 struct drm_display_mode *adjusted_mode =
5825 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005826 uint32_t crtc_vtotal, crtc_vblank_end;
5827 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005828
5829 /* We need to be careful not to changed the adjusted mode, for otherwise
5830 * the hw state checker will get angry at the mismatch. */
5831 crtc_vtotal = adjusted_mode->crtc_vtotal;
5832 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005833
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005834 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005835 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005836 crtc_vtotal -= 1;
5837 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005838
5839 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5840 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5841 else
5842 vsyncshift = adjusted_mode->crtc_hsync_start -
5843 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005844 if (vsyncshift < 0)
5845 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005846 }
5847
5848 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005849 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005850
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005851 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005852 (adjusted_mode->crtc_hdisplay - 1) |
5853 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005854 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005855 (adjusted_mode->crtc_hblank_start - 1) |
5856 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005857 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005858 (adjusted_mode->crtc_hsync_start - 1) |
5859 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5860
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005861 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005862 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005863 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005864 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005865 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005866 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005867 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005868 (adjusted_mode->crtc_vsync_start - 1) |
5869 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5870
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005871 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5872 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5873 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5874 * bits. */
5875 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5876 (pipe == PIPE_B || pipe == PIPE_C))
5877 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5878
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005879 /* pipesrc controls the size that is scaled from, which should
5880 * always be the user's requested size.
5881 */
5882 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005883 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5884 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005885}
5886
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005887static void intel_get_pipe_timings(struct intel_crtc *crtc,
5888 struct intel_crtc_config *pipe_config)
5889{
5890 struct drm_device *dev = crtc->base.dev;
5891 struct drm_i915_private *dev_priv = dev->dev_private;
5892 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5893 uint32_t tmp;
5894
5895 tmp = I915_READ(HTOTAL(cpu_transcoder));
5896 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5897 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5898 tmp = I915_READ(HBLANK(cpu_transcoder));
5899 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5900 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5901 tmp = I915_READ(HSYNC(cpu_transcoder));
5902 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5903 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5904
5905 tmp = I915_READ(VTOTAL(cpu_transcoder));
5906 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5907 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5908 tmp = I915_READ(VBLANK(cpu_transcoder));
5909 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5910 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5911 tmp = I915_READ(VSYNC(cpu_transcoder));
5912 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5913 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5914
5915 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5916 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5917 pipe_config->adjusted_mode.crtc_vtotal += 1;
5918 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5919 }
5920
5921 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005922 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5923 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5924
5925 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5926 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005927}
5928
Daniel Vetterf6a83282014-02-11 15:28:57 -08005929void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5930 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005931{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005932 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5933 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5934 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5935 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005936
Daniel Vetterf6a83282014-02-11 15:28:57 -08005937 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5938 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5939 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5940 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005941
Daniel Vetterf6a83282014-02-11 15:28:57 -08005942 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005943
Daniel Vetterf6a83282014-02-11 15:28:57 -08005944 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5945 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005946}
5947
Daniel Vetter84b046f2013-02-19 18:48:54 +01005948static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5949{
5950 struct drm_device *dev = intel_crtc->base.dev;
5951 struct drm_i915_private *dev_priv = dev->dev_private;
5952 uint32_t pipeconf;
5953
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005954 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005955
Daniel Vetter67c72a12013-09-24 11:46:14 +02005956 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5957 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5958 pipeconf |= PIPECONF_ENABLE;
5959
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005960 if (intel_crtc->config.double_wide)
5961 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005962
Daniel Vetterff9ce462013-04-24 14:57:17 +02005963 /* only g4x and later have fancy bpc/dither controls */
5964 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005965 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5966 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5967 pipeconf |= PIPECONF_DITHER_EN |
5968 PIPECONF_DITHER_TYPE_SP;
5969
5970 switch (intel_crtc->config.pipe_bpp) {
5971 case 18:
5972 pipeconf |= PIPECONF_6BPC;
5973 break;
5974 case 24:
5975 pipeconf |= PIPECONF_8BPC;
5976 break;
5977 case 30:
5978 pipeconf |= PIPECONF_10BPC;
5979 break;
5980 default:
5981 /* Case prevented by intel_choose_pipe_bpp_dither. */
5982 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005983 }
5984 }
5985
5986 if (HAS_PIPE_CXSR(dev)) {
5987 if (intel_crtc->lowfreq_avail) {
5988 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5989 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5990 } else {
5991 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005992 }
5993 }
5994
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005995 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5996 if (INTEL_INFO(dev)->gen < 4 ||
5997 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5998 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5999 else
6000 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6001 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006002 pipeconf |= PIPECONF_PROGRESSIVE;
6003
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006004 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6005 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006006
Daniel Vetter84b046f2013-02-19 18:48:54 +01006007 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6008 POSTING_READ(PIPECONF(intel_crtc->pipe));
6009}
6010
Eric Anholtf564048e2011-03-30 13:01:02 -07006011static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006012 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006013 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006014{
6015 struct drm_device *dev = crtc->dev;
6016 struct drm_i915_private *dev_priv = dev->dev_private;
6017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006018 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006019 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006020 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006021 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006022 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006023 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006024
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006025 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006026 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006027 case INTEL_OUTPUT_LVDS:
6028 is_lvds = true;
6029 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006030 case INTEL_OUTPUT_DSI:
6031 is_dsi = true;
6032 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006033 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006034
Eric Anholtc751ce42010-03-25 11:48:48 -07006035 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006036 }
6037
Jani Nikulaf2335332013-09-13 11:03:09 +03006038 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006039 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006040
Jani Nikulaf2335332013-09-13 11:03:09 +03006041 if (!intel_crtc->config.clock_set) {
6042 refclk = i9xx_get_refclk(crtc, num_connectors);
6043
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006044 /*
6045 * Returns a set of divisors for the desired target clock with
6046 * the given refclk, or FALSE. The returned values represent
6047 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6048 * 2) / p1 / p2.
6049 */
6050 limit = intel_limit(crtc, refclk);
6051 ok = dev_priv->display.find_dpll(limit, crtc,
6052 intel_crtc->config.port_clock,
6053 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006054 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006055 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6056 return -EINVAL;
6057 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006058
Jani Nikulaf2335332013-09-13 11:03:09 +03006059 if (is_lvds && dev_priv->lvds_downclock_avail) {
6060 /*
6061 * Ensure we match the reduced clock's P to the target
6062 * clock. If the clocks don't match, we can't switch
6063 * the display clock by using the FP0/FP1. In such case
6064 * we will disable the LVDS downclock feature.
6065 */
6066 has_reduced_clock =
6067 dev_priv->display.find_dpll(limit, crtc,
6068 dev_priv->lvds_downclock,
6069 refclk, &clock,
6070 &reduced_clock);
6071 }
6072 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006073 intel_crtc->config.dpll.n = clock.n;
6074 intel_crtc->config.dpll.m1 = clock.m1;
6075 intel_crtc->config.dpll.m2 = clock.m2;
6076 intel_crtc->config.dpll.p1 = clock.p1;
6077 intel_crtc->config.dpll.p2 = clock.p2;
6078 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006079
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006080 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006081 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306082 has_reduced_clock ? &reduced_clock : NULL,
6083 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006084 } else if (IS_CHERRYVIEW(dev)) {
6085 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006086 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006087 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006088 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006089 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006090 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006091 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006092 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006093
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006094 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006095}
6096
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006097static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6098 struct intel_crtc_config *pipe_config)
6099{
6100 struct drm_device *dev = crtc->base.dev;
6101 struct drm_i915_private *dev_priv = dev->dev_private;
6102 uint32_t tmp;
6103
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006104 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6105 return;
6106
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006107 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006108 if (!(tmp & PFIT_ENABLE))
6109 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006110
Daniel Vetter06922822013-07-11 13:35:40 +02006111 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006112 if (INTEL_INFO(dev)->gen < 4) {
6113 if (crtc->pipe != PIPE_B)
6114 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006115 } else {
6116 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6117 return;
6118 }
6119
Daniel Vetter06922822013-07-11 13:35:40 +02006120 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006121 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6122 if (INTEL_INFO(dev)->gen < 5)
6123 pipe_config->gmch_pfit.lvds_border_bits =
6124 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6125}
6126
Jesse Barnesacbec812013-09-20 11:29:32 -07006127static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6128 struct intel_crtc_config *pipe_config)
6129{
6130 struct drm_device *dev = crtc->base.dev;
6131 struct drm_i915_private *dev_priv = dev->dev_private;
6132 int pipe = pipe_config->cpu_transcoder;
6133 intel_clock_t clock;
6134 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006135 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006136
6137 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006138 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006139 mutex_unlock(&dev_priv->dpio_lock);
6140
6141 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6142 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6143 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6144 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6145 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6146
Ville Syrjäläf6466282013-10-14 14:50:31 +03006147 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006148
Ville Syrjäläf6466282013-10-14 14:50:31 +03006149 /* clock.dot is the fast clock */
6150 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006151}
6152
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006153static void i9xx_get_plane_config(struct intel_crtc *crtc,
6154 struct intel_plane_config *plane_config)
6155{
6156 struct drm_device *dev = crtc->base.dev;
6157 struct drm_i915_private *dev_priv = dev->dev_private;
6158 u32 val, base, offset;
6159 int pipe = crtc->pipe, plane = crtc->plane;
6160 int fourcc, pixel_format;
6161 int aligned_height;
6162
Dave Airlie66e514c2014-04-03 07:51:54 +10006163 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6164 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006165 DRM_DEBUG_KMS("failed to alloc fb\n");
6166 return;
6167 }
6168
6169 val = I915_READ(DSPCNTR(plane));
6170
6171 if (INTEL_INFO(dev)->gen >= 4)
6172 if (val & DISPPLANE_TILED)
6173 plane_config->tiled = true;
6174
6175 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6176 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006177 crtc->base.primary->fb->pixel_format = fourcc;
6178 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006179 drm_format_plane_cpp(fourcc, 0) * 8;
6180
6181 if (INTEL_INFO(dev)->gen >= 4) {
6182 if (plane_config->tiled)
6183 offset = I915_READ(DSPTILEOFF(plane));
6184 else
6185 offset = I915_READ(DSPLINOFF(plane));
6186 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6187 } else {
6188 base = I915_READ(DSPADDR(plane));
6189 }
6190 plane_config->base = base;
6191
6192 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006193 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6194 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006195
6196 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006197 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006198
Dave Airlie66e514c2014-04-03 07:51:54 +10006199 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006200 plane_config->tiled);
6201
Fabian Frederick1267a262014-07-01 20:39:41 +02006202 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6203 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006204
6205 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006206 pipe, plane, crtc->base.primary->fb->width,
6207 crtc->base.primary->fb->height,
6208 crtc->base.primary->fb->bits_per_pixel, base,
6209 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006210 plane_config->size);
6211
6212}
6213
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006214static void chv_crtc_clock_get(struct intel_crtc *crtc,
6215 struct intel_crtc_config *pipe_config)
6216{
6217 struct drm_device *dev = crtc->base.dev;
6218 struct drm_i915_private *dev_priv = dev->dev_private;
6219 int pipe = pipe_config->cpu_transcoder;
6220 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6221 intel_clock_t clock;
6222 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6223 int refclk = 100000;
6224
6225 mutex_lock(&dev_priv->dpio_lock);
6226 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6227 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6228 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6229 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6230 mutex_unlock(&dev_priv->dpio_lock);
6231
6232 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6233 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6234 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6235 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6236 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6237
6238 chv_clock(refclk, &clock);
6239
6240 /* clock.dot is the fast clock */
6241 pipe_config->port_clock = clock.dot / 5;
6242}
6243
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006244static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6245 struct intel_crtc_config *pipe_config)
6246{
6247 struct drm_device *dev = crtc->base.dev;
6248 struct drm_i915_private *dev_priv = dev->dev_private;
6249 uint32_t tmp;
6250
Imre Deakb5482bd2014-03-05 16:20:55 +02006251 if (!intel_display_power_enabled(dev_priv,
6252 POWER_DOMAIN_PIPE(crtc->pipe)))
6253 return false;
6254
Daniel Vettere143a212013-07-04 12:01:15 +02006255 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006256 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006257
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006258 tmp = I915_READ(PIPECONF(crtc->pipe));
6259 if (!(tmp & PIPECONF_ENABLE))
6260 return false;
6261
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006262 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6263 switch (tmp & PIPECONF_BPC_MASK) {
6264 case PIPECONF_6BPC:
6265 pipe_config->pipe_bpp = 18;
6266 break;
6267 case PIPECONF_8BPC:
6268 pipe_config->pipe_bpp = 24;
6269 break;
6270 case PIPECONF_10BPC:
6271 pipe_config->pipe_bpp = 30;
6272 break;
6273 default:
6274 break;
6275 }
6276 }
6277
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006278 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6279 pipe_config->limited_color_range = true;
6280
Ville Syrjälä282740f2013-09-04 18:30:03 +03006281 if (INTEL_INFO(dev)->gen < 4)
6282 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6283
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006284 intel_get_pipe_timings(crtc, pipe_config);
6285
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006286 i9xx_get_pfit_config(crtc, pipe_config);
6287
Daniel Vetter6c49f242013-06-06 12:45:25 +02006288 if (INTEL_INFO(dev)->gen >= 4) {
6289 tmp = I915_READ(DPLL_MD(crtc->pipe));
6290 pipe_config->pixel_multiplier =
6291 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6292 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006293 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006294 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6295 tmp = I915_READ(DPLL(crtc->pipe));
6296 pipe_config->pixel_multiplier =
6297 ((tmp & SDVO_MULTIPLIER_MASK)
6298 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6299 } else {
6300 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6301 * port and will be fixed up in the encoder->get_config
6302 * function. */
6303 pipe_config->pixel_multiplier = 1;
6304 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006305 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6306 if (!IS_VALLEYVIEW(dev)) {
6307 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6308 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006309 } else {
6310 /* Mask out read-only status bits. */
6311 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6312 DPLL_PORTC_READY_MASK |
6313 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006314 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006315
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006316 if (IS_CHERRYVIEW(dev))
6317 chv_crtc_clock_get(crtc, pipe_config);
6318 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006319 vlv_crtc_clock_get(crtc, pipe_config);
6320 else
6321 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006322
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006323 return true;
6324}
6325
Paulo Zanonidde86e22012-12-01 12:04:25 -02006326static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006327{
6328 struct drm_i915_private *dev_priv = dev->dev_private;
6329 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006330 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006331 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006332 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006333 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006334 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006335 bool has_ck505 = false;
6336 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006337
6338 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006339 list_for_each_entry(encoder, &mode_config->encoder_list,
6340 base.head) {
6341 switch (encoder->type) {
6342 case INTEL_OUTPUT_LVDS:
6343 has_panel = true;
6344 has_lvds = true;
6345 break;
6346 case INTEL_OUTPUT_EDP:
6347 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006348 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006349 has_cpu_edp = true;
6350 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006351 }
6352 }
6353
Keith Packard99eb6a02011-09-26 14:29:12 -07006354 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006355 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006356 can_ssc = has_ck505;
6357 } else {
6358 has_ck505 = false;
6359 can_ssc = true;
6360 }
6361
Imre Deak2de69052013-05-08 13:14:04 +03006362 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6363 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006364
6365 /* Ironlake: try to setup display ref clock before DPLL
6366 * enabling. This is only under driver's control after
6367 * PCH B stepping, previous chipset stepping should be
6368 * ignoring this setting.
6369 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006370 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006371
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006372 /* As we must carefully and slowly disable/enable each source in turn,
6373 * compute the final state we want first and check if we need to
6374 * make any changes at all.
6375 */
6376 final = val;
6377 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006378 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006379 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006380 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006381 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6382
6383 final &= ~DREF_SSC_SOURCE_MASK;
6384 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6385 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006386
Keith Packard199e5d72011-09-22 12:01:57 -07006387 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006388 final |= DREF_SSC_SOURCE_ENABLE;
6389
6390 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6391 final |= DREF_SSC1_ENABLE;
6392
6393 if (has_cpu_edp) {
6394 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6395 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6396 else
6397 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6398 } else
6399 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6400 } else {
6401 final |= DREF_SSC_SOURCE_DISABLE;
6402 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6403 }
6404
6405 if (final == val)
6406 return;
6407
6408 /* Always enable nonspread source */
6409 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6410
6411 if (has_ck505)
6412 val |= DREF_NONSPREAD_CK505_ENABLE;
6413 else
6414 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6415
6416 if (has_panel) {
6417 val &= ~DREF_SSC_SOURCE_MASK;
6418 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006419
Keith Packard199e5d72011-09-22 12:01:57 -07006420 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006421 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006422 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006423 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006424 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006425 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006426
6427 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006428 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006429 POSTING_READ(PCH_DREF_CONTROL);
6430 udelay(200);
6431
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006432 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006433
6434 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006435 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006436 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006437 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006438 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006439 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006440 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006441 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006442 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006443
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006444 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006445 POSTING_READ(PCH_DREF_CONTROL);
6446 udelay(200);
6447 } else {
6448 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6449
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006450 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006451
6452 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006453 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006454
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006455 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006456 POSTING_READ(PCH_DREF_CONTROL);
6457 udelay(200);
6458
6459 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006460 val &= ~DREF_SSC_SOURCE_MASK;
6461 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006462
6463 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006464 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006465
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006466 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006467 POSTING_READ(PCH_DREF_CONTROL);
6468 udelay(200);
6469 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006470
6471 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006472}
6473
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006474static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006475{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006476 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006477
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006478 tmp = I915_READ(SOUTH_CHICKEN2);
6479 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6480 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006481
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006482 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6483 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6484 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006485
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006486 tmp = I915_READ(SOUTH_CHICKEN2);
6487 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6488 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006489
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006490 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6491 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6492 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006493}
6494
6495/* WaMPhyProgramming:hsw */
6496static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6497{
6498 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006499
6500 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6501 tmp &= ~(0xFF << 24);
6502 tmp |= (0x12 << 24);
6503 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6504
Paulo Zanonidde86e22012-12-01 12:04:25 -02006505 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6506 tmp |= (1 << 11);
6507 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6508
6509 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6510 tmp |= (1 << 11);
6511 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6512
Paulo Zanonidde86e22012-12-01 12:04:25 -02006513 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6514 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6515 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6516
6517 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6518 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6519 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6520
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006521 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6522 tmp &= ~(7 << 13);
6523 tmp |= (5 << 13);
6524 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006525
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006526 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6527 tmp &= ~(7 << 13);
6528 tmp |= (5 << 13);
6529 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006530
6531 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6532 tmp &= ~0xFF;
6533 tmp |= 0x1C;
6534 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6535
6536 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6537 tmp &= ~0xFF;
6538 tmp |= 0x1C;
6539 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6540
6541 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6542 tmp &= ~(0xFF << 16);
6543 tmp |= (0x1C << 16);
6544 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6545
6546 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6547 tmp &= ~(0xFF << 16);
6548 tmp |= (0x1C << 16);
6549 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6550
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006551 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6552 tmp |= (1 << 27);
6553 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006554
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006555 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6556 tmp |= (1 << 27);
6557 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006558
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006559 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6560 tmp &= ~(0xF << 28);
6561 tmp |= (4 << 28);
6562 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006563
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006564 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6565 tmp &= ~(0xF << 28);
6566 tmp |= (4 << 28);
6567 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006568}
6569
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006570/* Implements 3 different sequences from BSpec chapter "Display iCLK
6571 * Programming" based on the parameters passed:
6572 * - Sequence to enable CLKOUT_DP
6573 * - Sequence to enable CLKOUT_DP without spread
6574 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6575 */
6576static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6577 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006578{
6579 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006580 uint32_t reg, tmp;
6581
6582 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6583 with_spread = true;
6584 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6585 with_fdi, "LP PCH doesn't have FDI\n"))
6586 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006587
6588 mutex_lock(&dev_priv->dpio_lock);
6589
6590 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6591 tmp &= ~SBI_SSCCTL_DISABLE;
6592 tmp |= SBI_SSCCTL_PATHALT;
6593 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6594
6595 udelay(24);
6596
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006597 if (with_spread) {
6598 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6599 tmp &= ~SBI_SSCCTL_PATHALT;
6600 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006601
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006602 if (with_fdi) {
6603 lpt_reset_fdi_mphy(dev_priv);
6604 lpt_program_fdi_mphy(dev_priv);
6605 }
6606 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006607
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006608 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6609 SBI_GEN0 : SBI_DBUFF0;
6610 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6611 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6612 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006613
6614 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006615}
6616
Paulo Zanoni47701c32013-07-23 11:19:25 -03006617/* Sequence to disable CLKOUT_DP */
6618static void lpt_disable_clkout_dp(struct drm_device *dev)
6619{
6620 struct drm_i915_private *dev_priv = dev->dev_private;
6621 uint32_t reg, tmp;
6622
6623 mutex_lock(&dev_priv->dpio_lock);
6624
6625 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6626 SBI_GEN0 : SBI_DBUFF0;
6627 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6628 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6629 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6630
6631 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6632 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6633 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6634 tmp |= SBI_SSCCTL_PATHALT;
6635 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6636 udelay(32);
6637 }
6638 tmp |= SBI_SSCCTL_DISABLE;
6639 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6640 }
6641
6642 mutex_unlock(&dev_priv->dpio_lock);
6643}
6644
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006645static void lpt_init_pch_refclk(struct drm_device *dev)
6646{
6647 struct drm_mode_config *mode_config = &dev->mode_config;
6648 struct intel_encoder *encoder;
6649 bool has_vga = false;
6650
6651 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6652 switch (encoder->type) {
6653 case INTEL_OUTPUT_ANALOG:
6654 has_vga = true;
6655 break;
6656 }
6657 }
6658
Paulo Zanoni47701c32013-07-23 11:19:25 -03006659 if (has_vga)
6660 lpt_enable_clkout_dp(dev, true, true);
6661 else
6662 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006663}
6664
Paulo Zanonidde86e22012-12-01 12:04:25 -02006665/*
6666 * Initialize reference clocks when the driver loads
6667 */
6668void intel_init_pch_refclk(struct drm_device *dev)
6669{
6670 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6671 ironlake_init_pch_refclk(dev);
6672 else if (HAS_PCH_LPT(dev))
6673 lpt_init_pch_refclk(dev);
6674}
6675
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006676static int ironlake_get_refclk(struct drm_crtc *crtc)
6677{
6678 struct drm_device *dev = crtc->dev;
6679 struct drm_i915_private *dev_priv = dev->dev_private;
6680 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006681 int num_connectors = 0;
6682 bool is_lvds = false;
6683
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006684 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006685 switch (encoder->type) {
6686 case INTEL_OUTPUT_LVDS:
6687 is_lvds = true;
6688 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006689 }
6690 num_connectors++;
6691 }
6692
6693 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006694 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006695 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006696 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006697 }
6698
6699 return 120000;
6700}
6701
Daniel Vetter6ff93602013-04-19 11:24:36 +02006702static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006703{
6704 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6706 int pipe = intel_crtc->pipe;
6707 uint32_t val;
6708
Daniel Vetter78114072013-06-13 00:54:57 +02006709 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006710
Daniel Vetter965e0c42013-03-27 00:44:57 +01006711 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006712 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006713 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006714 break;
6715 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006716 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006717 break;
6718 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006719 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006720 break;
6721 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006722 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006723 break;
6724 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006725 /* Case prevented by intel_choose_pipe_bpp_dither. */
6726 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006727 }
6728
Daniel Vetterd8b32242013-04-25 17:54:44 +02006729 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006730 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6731
Daniel Vetter6ff93602013-04-19 11:24:36 +02006732 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006733 val |= PIPECONF_INTERLACED_ILK;
6734 else
6735 val |= PIPECONF_PROGRESSIVE;
6736
Daniel Vetter50f3b012013-03-27 00:44:56 +01006737 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006738 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006739
Paulo Zanonic8203562012-09-12 10:06:29 -03006740 I915_WRITE(PIPECONF(pipe), val);
6741 POSTING_READ(PIPECONF(pipe));
6742}
6743
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006744/*
6745 * Set up the pipe CSC unit.
6746 *
6747 * Currently only full range RGB to limited range RGB conversion
6748 * is supported, but eventually this should handle various
6749 * RGB<->YCbCr scenarios as well.
6750 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006751static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006752{
6753 struct drm_device *dev = crtc->dev;
6754 struct drm_i915_private *dev_priv = dev->dev_private;
6755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6756 int pipe = intel_crtc->pipe;
6757 uint16_t coeff = 0x7800; /* 1.0 */
6758
6759 /*
6760 * TODO: Check what kind of values actually come out of the pipe
6761 * with these coeff/postoff values and adjust to get the best
6762 * accuracy. Perhaps we even need to take the bpc value into
6763 * consideration.
6764 */
6765
Daniel Vetter50f3b012013-03-27 00:44:56 +01006766 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006767 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6768
6769 /*
6770 * GY/GU and RY/RU should be the other way around according
6771 * to BSpec, but reality doesn't agree. Just set them up in
6772 * a way that results in the correct picture.
6773 */
6774 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6775 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6776
6777 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6778 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6779
6780 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6781 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6782
6783 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6784 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6785 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6786
6787 if (INTEL_INFO(dev)->gen > 6) {
6788 uint16_t postoff = 0;
6789
Daniel Vetter50f3b012013-03-27 00:44:56 +01006790 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006791 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006792
6793 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6794 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6795 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6796
6797 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6798 } else {
6799 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6800
Daniel Vetter50f3b012013-03-27 00:44:56 +01006801 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006802 mode |= CSC_BLACK_SCREEN_OFFSET;
6803
6804 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6805 }
6806}
6807
Daniel Vetter6ff93602013-04-19 11:24:36 +02006808static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006809{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006810 struct drm_device *dev = crtc->dev;
6811 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006813 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006814 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006815 uint32_t val;
6816
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006817 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006818
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006819 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006820 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6821
Daniel Vetter6ff93602013-04-19 11:24:36 +02006822 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006823 val |= PIPECONF_INTERLACED_ILK;
6824 else
6825 val |= PIPECONF_PROGRESSIVE;
6826
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006827 I915_WRITE(PIPECONF(cpu_transcoder), val);
6828 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006829
6830 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6831 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006832
6833 if (IS_BROADWELL(dev)) {
6834 val = 0;
6835
6836 switch (intel_crtc->config.pipe_bpp) {
6837 case 18:
6838 val |= PIPEMISC_DITHER_6_BPC;
6839 break;
6840 case 24:
6841 val |= PIPEMISC_DITHER_8_BPC;
6842 break;
6843 case 30:
6844 val |= PIPEMISC_DITHER_10_BPC;
6845 break;
6846 case 36:
6847 val |= PIPEMISC_DITHER_12_BPC;
6848 break;
6849 default:
6850 /* Case prevented by pipe_config_set_bpp. */
6851 BUG();
6852 }
6853
6854 if (intel_crtc->config.dither)
6855 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6856
6857 I915_WRITE(PIPEMISC(pipe), val);
6858 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006859}
6860
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006861static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006862 intel_clock_t *clock,
6863 bool *has_reduced_clock,
6864 intel_clock_t *reduced_clock)
6865{
6866 struct drm_device *dev = crtc->dev;
6867 struct drm_i915_private *dev_priv = dev->dev_private;
6868 struct intel_encoder *intel_encoder;
6869 int refclk;
6870 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006871 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006872
6873 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6874 switch (intel_encoder->type) {
6875 case INTEL_OUTPUT_LVDS:
6876 is_lvds = true;
6877 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006878 }
6879 }
6880
6881 refclk = ironlake_get_refclk(crtc);
6882
6883 /*
6884 * Returns a set of divisors for the desired target clock with the given
6885 * refclk, or FALSE. The returned values represent the clock equation:
6886 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6887 */
6888 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006889 ret = dev_priv->display.find_dpll(limit, crtc,
6890 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006891 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006892 if (!ret)
6893 return false;
6894
6895 if (is_lvds && dev_priv->lvds_downclock_avail) {
6896 /*
6897 * Ensure we match the reduced clock's P to the target clock.
6898 * If the clocks don't match, we can't switch the display clock
6899 * by using the FP0/FP1. In such case we will disable the LVDS
6900 * downclock feature.
6901 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006902 *has_reduced_clock =
6903 dev_priv->display.find_dpll(limit, crtc,
6904 dev_priv->lvds_downclock,
6905 refclk, clock,
6906 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006907 }
6908
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006909 return true;
6910}
6911
Paulo Zanonid4b19312012-11-29 11:29:32 -02006912int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6913{
6914 /*
6915 * Account for spread spectrum to avoid
6916 * oversubscribing the link. Max center spread
6917 * is 2.5%; use 5% for safety's sake.
6918 */
6919 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006920 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006921}
6922
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006923static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006924{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006925 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006926}
6927
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006928static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006929 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006930 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006931{
6932 struct drm_crtc *crtc = &intel_crtc->base;
6933 struct drm_device *dev = crtc->dev;
6934 struct drm_i915_private *dev_priv = dev->dev_private;
6935 struct intel_encoder *intel_encoder;
6936 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006937 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006938 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006939
6940 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6941 switch (intel_encoder->type) {
6942 case INTEL_OUTPUT_LVDS:
6943 is_lvds = true;
6944 break;
6945 case INTEL_OUTPUT_SDVO:
6946 case INTEL_OUTPUT_HDMI:
6947 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006948 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006949 }
6950
6951 num_connectors++;
6952 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006953
Chris Wilsonc1858122010-12-03 21:35:48 +00006954 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006955 factor = 21;
6956 if (is_lvds) {
6957 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006958 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006959 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006960 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006961 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006962 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006963
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006964 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006965 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006966
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006967 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6968 *fp2 |= FP_CB_TUNE;
6969
Chris Wilson5eddb702010-09-11 13:48:45 +01006970 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006971
Eric Anholta07d6782011-03-30 13:01:08 -07006972 if (is_lvds)
6973 dpll |= DPLLB_MODE_LVDS;
6974 else
6975 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006976
Daniel Vetteref1b4602013-06-01 17:17:04 +02006977 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6978 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006979
6980 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006981 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006982 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006983 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006984
Eric Anholta07d6782011-03-30 13:01:08 -07006985 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006986 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006987 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006988 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006989
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006990 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006991 case 5:
6992 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6993 break;
6994 case 7:
6995 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6996 break;
6997 case 10:
6998 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6999 break;
7000 case 14:
7001 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7002 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007003 }
7004
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007005 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007006 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007007 else
7008 dpll |= PLL_REF_INPUT_DREFCLK;
7009
Daniel Vetter959e16d2013-06-05 13:34:21 +02007010 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007011}
7012
Jesse Barnes79e53942008-11-07 14:24:08 -08007013static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007014 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007015 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007016{
7017 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007019 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007020 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007021 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007022 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007023 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007024 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007025 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007026
7027 for_each_encoder_on_crtc(dev, crtc, encoder) {
7028 switch (encoder->type) {
7029 case INTEL_OUTPUT_LVDS:
7030 is_lvds = true;
7031 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007032 }
7033
7034 num_connectors++;
7035 }
7036
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007037 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7038 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7039
Daniel Vetterff9a6752013-06-01 17:16:21 +02007040 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007041 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007042 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007043 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7044 return -EINVAL;
7045 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007046 /* Compat-code for transition, will disappear. */
7047 if (!intel_crtc->config.clock_set) {
7048 intel_crtc->config.dpll.n = clock.n;
7049 intel_crtc->config.dpll.m1 = clock.m1;
7050 intel_crtc->config.dpll.m2 = clock.m2;
7051 intel_crtc->config.dpll.p1 = clock.p1;
7052 intel_crtc->config.dpll.p2 = clock.p2;
7053 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007054
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007055 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007056 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007057 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007058 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007059 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007060
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007061 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007062 &fp, &reduced_clock,
7063 has_reduced_clock ? &fp2 : NULL);
7064
Daniel Vetter959e16d2013-06-05 13:34:21 +02007065 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007066 intel_crtc->config.dpll_hw_state.fp0 = fp;
7067 if (has_reduced_clock)
7068 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7069 else
7070 intel_crtc->config.dpll_hw_state.fp1 = fp;
7071
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007072 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007073 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007074 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007075 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007076 return -EINVAL;
7077 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007078 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007079 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007080
Jani Nikulad330a952014-01-21 11:24:25 +02007081 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007082 intel_crtc->lowfreq_avail = true;
7083 else
7084 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007085
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007086 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007087}
7088
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007089static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7090 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007091{
7092 struct drm_device *dev = crtc->base.dev;
7093 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007094 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007095
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007096 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7097 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7098 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7099 & ~TU_SIZE_MASK;
7100 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7101 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7102 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7103}
7104
7105static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7106 enum transcoder transcoder,
7107 struct intel_link_m_n *m_n)
7108{
7109 struct drm_device *dev = crtc->base.dev;
7110 struct drm_i915_private *dev_priv = dev->dev_private;
7111 enum pipe pipe = crtc->pipe;
7112
7113 if (INTEL_INFO(dev)->gen >= 5) {
7114 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7115 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7116 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7117 & ~TU_SIZE_MASK;
7118 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7119 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7120 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7121 } else {
7122 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7123 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7124 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7125 & ~TU_SIZE_MASK;
7126 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7127 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7128 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7129 }
7130}
7131
7132void intel_dp_get_m_n(struct intel_crtc *crtc,
7133 struct intel_crtc_config *pipe_config)
7134{
7135 if (crtc->config.has_pch_encoder)
7136 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7137 else
7138 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7139 &pipe_config->dp_m_n);
7140}
7141
Daniel Vetter72419202013-04-04 13:28:53 +02007142static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7143 struct intel_crtc_config *pipe_config)
7144{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007145 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7146 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007147}
7148
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007149static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7150 struct intel_crtc_config *pipe_config)
7151{
7152 struct drm_device *dev = crtc->base.dev;
7153 struct drm_i915_private *dev_priv = dev->dev_private;
7154 uint32_t tmp;
7155
7156 tmp = I915_READ(PF_CTL(crtc->pipe));
7157
7158 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007159 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007160 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7161 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007162
7163 /* We currently do not free assignements of panel fitters on
7164 * ivb/hsw (since we don't use the higher upscaling modes which
7165 * differentiates them) so just WARN about this case for now. */
7166 if (IS_GEN7(dev)) {
7167 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7168 PF_PIPE_SEL_IVB(crtc->pipe));
7169 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007170 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007171}
7172
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007173static void ironlake_get_plane_config(struct intel_crtc *crtc,
7174 struct intel_plane_config *plane_config)
7175{
7176 struct drm_device *dev = crtc->base.dev;
7177 struct drm_i915_private *dev_priv = dev->dev_private;
7178 u32 val, base, offset;
7179 int pipe = crtc->pipe, plane = crtc->plane;
7180 int fourcc, pixel_format;
7181 int aligned_height;
7182
Dave Airlie66e514c2014-04-03 07:51:54 +10007183 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7184 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007185 DRM_DEBUG_KMS("failed to alloc fb\n");
7186 return;
7187 }
7188
7189 val = I915_READ(DSPCNTR(plane));
7190
7191 if (INTEL_INFO(dev)->gen >= 4)
7192 if (val & DISPPLANE_TILED)
7193 plane_config->tiled = true;
7194
7195 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7196 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007197 crtc->base.primary->fb->pixel_format = fourcc;
7198 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007199 drm_format_plane_cpp(fourcc, 0) * 8;
7200
7201 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7202 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7203 offset = I915_READ(DSPOFFSET(plane));
7204 } else {
7205 if (plane_config->tiled)
7206 offset = I915_READ(DSPTILEOFF(plane));
7207 else
7208 offset = I915_READ(DSPLINOFF(plane));
7209 }
7210 plane_config->base = base;
7211
7212 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007213 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7214 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007215
7216 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007217 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007218
Dave Airlie66e514c2014-04-03 07:51:54 +10007219 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007220 plane_config->tiled);
7221
Fabian Frederick1267a262014-07-01 20:39:41 +02007222 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7223 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007224
7225 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007226 pipe, plane, crtc->base.primary->fb->width,
7227 crtc->base.primary->fb->height,
7228 crtc->base.primary->fb->bits_per_pixel, base,
7229 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007230 plane_config->size);
7231}
7232
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007233static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7234 struct intel_crtc_config *pipe_config)
7235{
7236 struct drm_device *dev = crtc->base.dev;
7237 struct drm_i915_private *dev_priv = dev->dev_private;
7238 uint32_t tmp;
7239
Daniel Vettere143a212013-07-04 12:01:15 +02007240 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007241 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007242
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007243 tmp = I915_READ(PIPECONF(crtc->pipe));
7244 if (!(tmp & PIPECONF_ENABLE))
7245 return false;
7246
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007247 switch (tmp & PIPECONF_BPC_MASK) {
7248 case PIPECONF_6BPC:
7249 pipe_config->pipe_bpp = 18;
7250 break;
7251 case PIPECONF_8BPC:
7252 pipe_config->pipe_bpp = 24;
7253 break;
7254 case PIPECONF_10BPC:
7255 pipe_config->pipe_bpp = 30;
7256 break;
7257 case PIPECONF_12BPC:
7258 pipe_config->pipe_bpp = 36;
7259 break;
7260 default:
7261 break;
7262 }
7263
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007264 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7265 pipe_config->limited_color_range = true;
7266
Daniel Vetterab9412b2013-05-03 11:49:46 +02007267 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007268 struct intel_shared_dpll *pll;
7269
Daniel Vetter88adfff2013-03-28 10:42:01 +01007270 pipe_config->has_pch_encoder = true;
7271
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007272 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7273 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7274 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007275
7276 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007277
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007278 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007279 pipe_config->shared_dpll =
7280 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007281 } else {
7282 tmp = I915_READ(PCH_DPLL_SEL);
7283 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7284 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7285 else
7286 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7287 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007288
7289 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7290
7291 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7292 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007293
7294 tmp = pipe_config->dpll_hw_state.dpll;
7295 pipe_config->pixel_multiplier =
7296 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7297 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007298
7299 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007300 } else {
7301 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007302 }
7303
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007304 intel_get_pipe_timings(crtc, pipe_config);
7305
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007306 ironlake_get_pfit_config(crtc, pipe_config);
7307
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007308 return true;
7309}
7310
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007311static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7312{
7313 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007314 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007315
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007316 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007317 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007318 pipe_name(crtc->pipe));
7319
7320 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007321 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7322 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7323 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007324 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7325 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7326 "CPU PWM1 enabled\n");
7327 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7328 "CPU PWM2 enabled\n");
7329 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7330 "PCH PWM1 enabled\n");
7331 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7332 "Utility pin enabled\n");
7333 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7334
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007335 /*
7336 * In theory we can still leave IRQs enabled, as long as only the HPD
7337 * interrupts remain enabled. We used to check for that, but since it's
7338 * gen-specific and since we only disable LCPLL after we fully disable
7339 * the interrupts, the check below should be enough.
7340 */
7341 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007342}
7343
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007344static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7345{
7346 struct drm_device *dev = dev_priv->dev;
7347
7348 if (IS_HASWELL(dev))
7349 return I915_READ(D_COMP_HSW);
7350 else
7351 return I915_READ(D_COMP_BDW);
7352}
7353
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007354static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7355{
7356 struct drm_device *dev = dev_priv->dev;
7357
7358 if (IS_HASWELL(dev)) {
7359 mutex_lock(&dev_priv->rps.hw_lock);
7360 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7361 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007362 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007363 mutex_unlock(&dev_priv->rps.hw_lock);
7364 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007365 I915_WRITE(D_COMP_BDW, val);
7366 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007367 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007368}
7369
7370/*
7371 * This function implements pieces of two sequences from BSpec:
7372 * - Sequence for display software to disable LCPLL
7373 * - Sequence for display software to allow package C8+
7374 * The steps implemented here are just the steps that actually touch the LCPLL
7375 * register. Callers should take care of disabling all the display engine
7376 * functions, doing the mode unset, fixing interrupts, etc.
7377 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007378static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7379 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007380{
7381 uint32_t val;
7382
7383 assert_can_disable_lcpll(dev_priv);
7384
7385 val = I915_READ(LCPLL_CTL);
7386
7387 if (switch_to_fclk) {
7388 val |= LCPLL_CD_SOURCE_FCLK;
7389 I915_WRITE(LCPLL_CTL, val);
7390
7391 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7392 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7393 DRM_ERROR("Switching to FCLK failed\n");
7394
7395 val = I915_READ(LCPLL_CTL);
7396 }
7397
7398 val |= LCPLL_PLL_DISABLE;
7399 I915_WRITE(LCPLL_CTL, val);
7400 POSTING_READ(LCPLL_CTL);
7401
7402 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7403 DRM_ERROR("LCPLL still locked\n");
7404
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007405 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007406 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007407 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007408 ndelay(100);
7409
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007410 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7411 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007412 DRM_ERROR("D_COMP RCOMP still in progress\n");
7413
7414 if (allow_power_down) {
7415 val = I915_READ(LCPLL_CTL);
7416 val |= LCPLL_POWER_DOWN_ALLOW;
7417 I915_WRITE(LCPLL_CTL, val);
7418 POSTING_READ(LCPLL_CTL);
7419 }
7420}
7421
7422/*
7423 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7424 * source.
7425 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007426static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007427{
7428 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007429 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007430
7431 val = I915_READ(LCPLL_CTL);
7432
7433 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7434 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7435 return;
7436
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007437 /*
7438 * Make sure we're not on PC8 state before disabling PC8, otherwise
7439 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7440 *
7441 * The other problem is that hsw_restore_lcpll() is called as part of
7442 * the runtime PM resume sequence, so we can't just call
7443 * gen6_gt_force_wake_get() because that function calls
7444 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7445 * while we are on the resume sequence. So to solve this problem we have
7446 * to call special forcewake code that doesn't touch runtime PM and
7447 * doesn't enable the forcewake delayed work.
7448 */
7449 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7450 if (dev_priv->uncore.forcewake_count++ == 0)
7451 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7452 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007453
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007454 if (val & LCPLL_POWER_DOWN_ALLOW) {
7455 val &= ~LCPLL_POWER_DOWN_ALLOW;
7456 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007457 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007458 }
7459
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007460 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007461 val |= D_COMP_COMP_FORCE;
7462 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007463 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007464
7465 val = I915_READ(LCPLL_CTL);
7466 val &= ~LCPLL_PLL_DISABLE;
7467 I915_WRITE(LCPLL_CTL, val);
7468
7469 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7470 DRM_ERROR("LCPLL not locked yet\n");
7471
7472 if (val & LCPLL_CD_SOURCE_FCLK) {
7473 val = I915_READ(LCPLL_CTL);
7474 val &= ~LCPLL_CD_SOURCE_FCLK;
7475 I915_WRITE(LCPLL_CTL, val);
7476
7477 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7478 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7479 DRM_ERROR("Switching back to LCPLL failed\n");
7480 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007481
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007482 /* See the big comment above. */
7483 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7484 if (--dev_priv->uncore.forcewake_count == 0)
7485 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7486 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007487}
7488
Paulo Zanoni765dab62014-03-07 20:08:18 -03007489/*
7490 * Package states C8 and deeper are really deep PC states that can only be
7491 * reached when all the devices on the system allow it, so even if the graphics
7492 * device allows PC8+, it doesn't mean the system will actually get to these
7493 * states. Our driver only allows PC8+ when going into runtime PM.
7494 *
7495 * The requirements for PC8+ are that all the outputs are disabled, the power
7496 * well is disabled and most interrupts are disabled, and these are also
7497 * requirements for runtime PM. When these conditions are met, we manually do
7498 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7499 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7500 * hang the machine.
7501 *
7502 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7503 * the state of some registers, so when we come back from PC8+ we need to
7504 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7505 * need to take care of the registers kept by RC6. Notice that this happens even
7506 * if we don't put the device in PCI D3 state (which is what currently happens
7507 * because of the runtime PM support).
7508 *
7509 * For more, read "Display Sequences for Package C8" on the hardware
7510 * documentation.
7511 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007512void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007513{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007514 struct drm_device *dev = dev_priv->dev;
7515 uint32_t val;
7516
Paulo Zanonic67a4702013-08-19 13:18:09 -03007517 DRM_DEBUG_KMS("Enabling package C8+\n");
7518
Paulo Zanonic67a4702013-08-19 13:18:09 -03007519 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7520 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7521 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7522 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7523 }
7524
7525 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007526 hsw_disable_lcpll(dev_priv, true, true);
7527}
7528
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007529void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007530{
7531 struct drm_device *dev = dev_priv->dev;
7532 uint32_t val;
7533
Paulo Zanonic67a4702013-08-19 13:18:09 -03007534 DRM_DEBUG_KMS("Disabling package C8+\n");
7535
7536 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007537 lpt_init_pch_refclk(dev);
7538
7539 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7540 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7541 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7542 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7543 }
7544
7545 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007546}
7547
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007548static void snb_modeset_global_resources(struct drm_device *dev)
7549{
7550 modeset_update_crtc_power_domains(dev);
7551}
7552
Imre Deak4f074122013-10-16 17:25:51 +03007553static void haswell_modeset_global_resources(struct drm_device *dev)
7554{
Paulo Zanonida723562013-12-19 11:54:51 -02007555 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007556}
7557
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007558static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007559 int x, int y,
7560 struct drm_framebuffer *fb)
7561{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007563
Paulo Zanoni566b7342013-11-25 15:27:08 -02007564 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007565 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007566 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007567
Daniel Vetter644cef32014-04-24 23:55:07 +02007568 intel_crtc->lowfreq_avail = false;
7569
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007570 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007571}
7572
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007573static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7574 struct intel_crtc_config *pipe_config)
7575{
7576 struct drm_device *dev = crtc->base.dev;
7577 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007578 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007579 uint32_t tmp;
7580
Imre Deakb5482bd2014-03-05 16:20:55 +02007581 if (!intel_display_power_enabled(dev_priv,
7582 POWER_DOMAIN_PIPE(crtc->pipe)))
7583 return false;
7584
Daniel Vettere143a212013-07-04 12:01:15 +02007585 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007586 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7587
Daniel Vettereccb1402013-05-22 00:50:22 +02007588 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7589 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7590 enum pipe trans_edp_pipe;
7591 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7592 default:
7593 WARN(1, "unknown pipe linked to edp transcoder\n");
7594 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7595 case TRANS_DDI_EDP_INPUT_A_ON:
7596 trans_edp_pipe = PIPE_A;
7597 break;
7598 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7599 trans_edp_pipe = PIPE_B;
7600 break;
7601 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7602 trans_edp_pipe = PIPE_C;
7603 break;
7604 }
7605
7606 if (trans_edp_pipe == crtc->pipe)
7607 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7608 }
7609
Imre Deakda7e29b2014-02-18 00:02:02 +02007610 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007611 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007612 return false;
7613
Daniel Vettereccb1402013-05-22 00:50:22 +02007614 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007615 if (!(tmp & PIPECONF_ENABLE))
7616 return false;
7617
Daniel Vetter88adfff2013-03-28 10:42:01 +01007618 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007619 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007620 * DDI E. So just check whether this pipe is wired to DDI E and whether
7621 * the PCH transcoder is on.
7622 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007623 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007624 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007625 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007626 pipe_config->has_pch_encoder = true;
7627
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007628 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7629 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7630 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007631
7632 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007633 }
7634
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007635 intel_get_pipe_timings(crtc, pipe_config);
7636
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007637 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007638 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007639 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007640
Jesse Barnese59150d2014-01-07 13:30:45 -08007641 if (IS_HASWELL(dev))
7642 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7643 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007644
Daniel Vetter6c49f242013-06-06 12:45:25 +02007645 pipe_config->pixel_multiplier = 1;
7646
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007647 return true;
7648}
7649
Jani Nikula1a915102013-10-16 12:34:48 +03007650static struct {
7651 int clock;
7652 u32 config;
7653} hdmi_audio_clock[] = {
7654 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7655 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7656 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7657 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7658 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7659 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7660 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7661 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7662 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7663 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7664};
7665
7666/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7667static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7668{
7669 int i;
7670
7671 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7672 if (mode->clock == hdmi_audio_clock[i].clock)
7673 break;
7674 }
7675
7676 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7677 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7678 i = 1;
7679 }
7680
7681 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7682 hdmi_audio_clock[i].clock,
7683 hdmi_audio_clock[i].config);
7684
7685 return hdmi_audio_clock[i].config;
7686}
7687
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007688static bool intel_eld_uptodate(struct drm_connector *connector,
7689 int reg_eldv, uint32_t bits_eldv,
7690 int reg_elda, uint32_t bits_elda,
7691 int reg_edid)
7692{
7693 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7694 uint8_t *eld = connector->eld;
7695 uint32_t i;
7696
7697 i = I915_READ(reg_eldv);
7698 i &= bits_eldv;
7699
7700 if (!eld[0])
7701 return !i;
7702
7703 if (!i)
7704 return false;
7705
7706 i = I915_READ(reg_elda);
7707 i &= ~bits_elda;
7708 I915_WRITE(reg_elda, i);
7709
7710 for (i = 0; i < eld[2]; i++)
7711 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7712 return false;
7713
7714 return true;
7715}
7716
Wu Fengguange0dac652011-09-05 14:25:34 +08007717static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007718 struct drm_crtc *crtc,
7719 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007720{
7721 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7722 uint8_t *eld = connector->eld;
7723 uint32_t eldv;
7724 uint32_t len;
7725 uint32_t i;
7726
7727 i = I915_READ(G4X_AUD_VID_DID);
7728
7729 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7730 eldv = G4X_ELDV_DEVCL_DEVBLC;
7731 else
7732 eldv = G4X_ELDV_DEVCTG;
7733
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007734 if (intel_eld_uptodate(connector,
7735 G4X_AUD_CNTL_ST, eldv,
7736 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7737 G4X_HDMIW_HDMIEDID))
7738 return;
7739
Wu Fengguange0dac652011-09-05 14:25:34 +08007740 i = I915_READ(G4X_AUD_CNTL_ST);
7741 i &= ~(eldv | G4X_ELD_ADDR);
7742 len = (i >> 9) & 0x1f; /* ELD buffer size */
7743 I915_WRITE(G4X_AUD_CNTL_ST, i);
7744
7745 if (!eld[0])
7746 return;
7747
7748 len = min_t(uint8_t, eld[2], len);
7749 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7750 for (i = 0; i < len; i++)
7751 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7752
7753 i = I915_READ(G4X_AUD_CNTL_ST);
7754 i |= eldv;
7755 I915_WRITE(G4X_AUD_CNTL_ST, i);
7756}
7757
Wang Xingchao83358c852012-08-16 22:43:37 +08007758static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007759 struct drm_crtc *crtc,
7760 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007761{
7762 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7763 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007764 uint32_t eldv;
7765 uint32_t i;
7766 int len;
7767 int pipe = to_intel_crtc(crtc)->pipe;
7768 int tmp;
7769
7770 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7771 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7772 int aud_config = HSW_AUD_CFG(pipe);
7773 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7774
Wang Xingchao83358c852012-08-16 22:43:37 +08007775 /* Audio output enable */
7776 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7777 tmp = I915_READ(aud_cntrl_st2);
7778 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7779 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007780 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007781
Daniel Vetterc7905792014-04-16 16:56:09 +02007782 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007783
7784 /* Set ELD valid state */
7785 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007786 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007787 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7788 I915_WRITE(aud_cntrl_st2, tmp);
7789 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007790 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007791
7792 /* Enable HDMI mode */
7793 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007794 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007795 /* clear N_programing_enable and N_value_index */
7796 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7797 I915_WRITE(aud_config, tmp);
7798
7799 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7800
7801 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7802
7803 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7804 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7805 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7806 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007807 } else {
7808 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7809 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007810
7811 if (intel_eld_uptodate(connector,
7812 aud_cntrl_st2, eldv,
7813 aud_cntl_st, IBX_ELD_ADDRESS,
7814 hdmiw_hdmiedid))
7815 return;
7816
7817 i = I915_READ(aud_cntrl_st2);
7818 i &= ~eldv;
7819 I915_WRITE(aud_cntrl_st2, i);
7820
7821 if (!eld[0])
7822 return;
7823
7824 i = I915_READ(aud_cntl_st);
7825 i &= ~IBX_ELD_ADDRESS;
7826 I915_WRITE(aud_cntl_st, i);
7827 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7828 DRM_DEBUG_DRIVER("port num:%d\n", i);
7829
7830 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7831 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7832 for (i = 0; i < len; i++)
7833 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7834
7835 i = I915_READ(aud_cntrl_st2);
7836 i |= eldv;
7837 I915_WRITE(aud_cntrl_st2, i);
7838
7839}
7840
Wu Fengguange0dac652011-09-05 14:25:34 +08007841static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007842 struct drm_crtc *crtc,
7843 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007844{
7845 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7846 uint8_t *eld = connector->eld;
7847 uint32_t eldv;
7848 uint32_t i;
7849 int len;
7850 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007851 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007852 int aud_cntl_st;
7853 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007854 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007855
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007856 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007857 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7858 aud_config = IBX_AUD_CFG(pipe);
7859 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007860 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007861 } else if (IS_VALLEYVIEW(connector->dev)) {
7862 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7863 aud_config = VLV_AUD_CFG(pipe);
7864 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7865 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007866 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007867 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7868 aud_config = CPT_AUD_CFG(pipe);
7869 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007870 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007871 }
7872
Wang Xingchao9b138a82012-08-09 16:52:18 +08007873 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007874
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007875 if (IS_VALLEYVIEW(connector->dev)) {
7876 struct intel_encoder *intel_encoder;
7877 struct intel_digital_port *intel_dig_port;
7878
7879 intel_encoder = intel_attached_encoder(connector);
7880 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7881 i = intel_dig_port->port;
7882 } else {
7883 i = I915_READ(aud_cntl_st);
7884 i = (i >> 29) & DIP_PORT_SEL_MASK;
7885 /* DIP_Port_Select, 0x1 = PortB */
7886 }
7887
Wu Fengguange0dac652011-09-05 14:25:34 +08007888 if (!i) {
7889 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7890 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007891 eldv = IBX_ELD_VALIDB;
7892 eldv |= IBX_ELD_VALIDB << 4;
7893 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007894 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007895 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007896 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007897 }
7898
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007899 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7900 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7901 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007902 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007903 } else {
7904 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7905 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007906
7907 if (intel_eld_uptodate(connector,
7908 aud_cntrl_st2, eldv,
7909 aud_cntl_st, IBX_ELD_ADDRESS,
7910 hdmiw_hdmiedid))
7911 return;
7912
Wu Fengguange0dac652011-09-05 14:25:34 +08007913 i = I915_READ(aud_cntrl_st2);
7914 i &= ~eldv;
7915 I915_WRITE(aud_cntrl_st2, i);
7916
7917 if (!eld[0])
7918 return;
7919
Wu Fengguange0dac652011-09-05 14:25:34 +08007920 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007921 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007922 I915_WRITE(aud_cntl_st, i);
7923
7924 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7925 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7926 for (i = 0; i < len; i++)
7927 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7928
7929 i = I915_READ(aud_cntrl_st2);
7930 i |= eldv;
7931 I915_WRITE(aud_cntrl_st2, i);
7932}
7933
7934void intel_write_eld(struct drm_encoder *encoder,
7935 struct drm_display_mode *mode)
7936{
7937 struct drm_crtc *crtc = encoder->crtc;
7938 struct drm_connector *connector;
7939 struct drm_device *dev = encoder->dev;
7940 struct drm_i915_private *dev_priv = dev->dev_private;
7941
7942 connector = drm_select_eld(encoder, mode);
7943 if (!connector)
7944 return;
7945
7946 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7947 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007948 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007949 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03007950 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007951
7952 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7953
7954 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007955 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007956}
7957
Chris Wilson560b85b2010-08-07 11:01:38 +01007958static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7959{
7960 struct drm_device *dev = crtc->dev;
7961 struct drm_i915_private *dev_priv = dev->dev_private;
7962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007963 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007964
Chris Wilson4b0e3332014-05-30 16:35:26 +03007965 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01007966 /* On these chipsets we can only modify the base whilst
7967 * the cursor is disabled.
7968 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03007969 if (intel_crtc->cursor_cntl) {
7970 I915_WRITE(_CURACNTR, 0);
7971 POSTING_READ(_CURACNTR);
7972 intel_crtc->cursor_cntl = 0;
7973 }
7974
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007975 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007976 POSTING_READ(_CURABASE);
7977 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007978
Chris Wilson4b0e3332014-05-30 16:35:26 +03007979 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7980 cntl = 0;
7981 if (base)
7982 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01007983 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03007984 CURSOR_FORMAT_ARGB);
7985 if (intel_crtc->cursor_cntl != cntl) {
7986 I915_WRITE(_CURACNTR, cntl);
7987 POSTING_READ(_CURACNTR);
7988 intel_crtc->cursor_cntl = cntl;
7989 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007990}
7991
7992static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7993{
7994 struct drm_device *dev = crtc->dev;
7995 struct drm_i915_private *dev_priv = dev->dev_private;
7996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7997 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03007998 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007999
Chris Wilson4b0e3332014-05-30 16:35:26 +03008000 cntl = 0;
8001 if (base) {
8002 cntl = MCURSOR_GAMMA_ENABLE;
8003 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308004 case 64:
8005 cntl |= CURSOR_MODE_64_ARGB_AX;
8006 break;
8007 case 128:
8008 cntl |= CURSOR_MODE_128_ARGB_AX;
8009 break;
8010 case 256:
8011 cntl |= CURSOR_MODE_256_ARGB_AX;
8012 break;
8013 default:
8014 WARN_ON(1);
8015 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008016 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008017 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008018 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008019 if (intel_crtc->cursor_cntl != cntl) {
8020 I915_WRITE(CURCNTR(pipe), cntl);
8021 POSTING_READ(CURCNTR(pipe));
8022 intel_crtc->cursor_cntl = cntl;
8023 }
8024
Chris Wilson560b85b2010-08-07 11:01:38 +01008025 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008026 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008027 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008028}
8029
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008030static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8031{
8032 struct drm_device *dev = crtc->dev;
8033 struct drm_i915_private *dev_priv = dev->dev_private;
8034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8035 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008036 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008037
Chris Wilson4b0e3332014-05-30 16:35:26 +03008038 cntl = 0;
8039 if (base) {
8040 cntl = MCURSOR_GAMMA_ENABLE;
8041 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308042 case 64:
8043 cntl |= CURSOR_MODE_64_ARGB_AX;
8044 break;
8045 case 128:
8046 cntl |= CURSOR_MODE_128_ARGB_AX;
8047 break;
8048 case 256:
8049 cntl |= CURSOR_MODE_256_ARGB_AX;
8050 break;
8051 default:
8052 WARN_ON(1);
8053 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008054 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008055 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008056 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8057 cntl |= CURSOR_PIPE_CSC_ENABLE;
8058
8059 if (intel_crtc->cursor_cntl != cntl) {
8060 I915_WRITE(CURCNTR(pipe), cntl);
8061 POSTING_READ(CURCNTR(pipe));
8062 intel_crtc->cursor_cntl = cntl;
8063 }
8064
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008065 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008066 I915_WRITE(CURBASE(pipe), base);
8067 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008068}
8069
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008070/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008071static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8072 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008073{
8074 struct drm_device *dev = crtc->dev;
8075 struct drm_i915_private *dev_priv = dev->dev_private;
8076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8077 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008078 int x = crtc->cursor_x;
8079 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008080 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008081
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008082 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008083 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008084
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008085 if (x >= intel_crtc->config.pipe_src_w)
8086 base = 0;
8087
8088 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008089 base = 0;
8090
8091 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008092 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008093 base = 0;
8094
8095 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8096 x = -x;
8097 }
8098 pos |= x << CURSOR_X_SHIFT;
8099
8100 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008101 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008102 base = 0;
8103
8104 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8105 y = -y;
8106 }
8107 pos |= y << CURSOR_Y_SHIFT;
8108
Chris Wilson4b0e3332014-05-30 16:35:26 +03008109 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008110 return;
8111
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008112 I915_WRITE(CURPOS(pipe), pos);
8113
8114 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008115 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008116 else if (IS_845G(dev) || IS_I865G(dev))
8117 i845_update_cursor(crtc, base);
8118 else
8119 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008120 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008121}
8122
Matt Ropere3287952014-06-10 08:28:12 -07008123/*
8124 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8125 *
8126 * Note that the object's reference will be consumed if the update fails. If
8127 * the update succeeds, the reference of the old object (if any) will be
8128 * consumed.
8129 */
8130static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8131 struct drm_i915_gem_object *obj,
8132 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008133{
8134 struct drm_device *dev = crtc->dev;
8135 struct drm_i915_private *dev_priv = dev->dev_private;
8136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008137 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008138 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008139 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008140 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008141
Jesse Barnes79e53942008-11-07 14:24:08 -08008142 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008143 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008144 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008145 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008146 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008147 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008148 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008149 }
8150
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308151 /* Check for which cursor types we support */
8152 if (!((width == 64 && height == 64) ||
8153 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8154 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8155 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008156 return -EINVAL;
8157 }
8158
Chris Wilson05394f32010-11-08 19:18:58 +00008159 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008160 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008161 ret = -ENOMEM;
8162 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008163 }
8164
Dave Airlie71acb5e2008-12-30 20:31:46 +10008165 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008166 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008167 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008168 unsigned alignment;
8169
Chris Wilsond9e86c02010-11-10 16:40:20 +00008170 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008171 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008172 ret = -EINVAL;
8173 goto fail_locked;
8174 }
8175
Chris Wilson693db182013-03-05 14:52:39 +00008176 /* Note that the w/a also requires 2 PTE of padding following
8177 * the bo. We currently fill all unused PTE with the shadow
8178 * page and so we should always have valid PTE following the
8179 * cursor preventing the VT-d warning.
8180 */
8181 alignment = 0;
8182 if (need_vtd_wa(dev))
8183 alignment = 64*1024;
8184
8185 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008186 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008187 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008188 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008189 }
8190
Chris Wilsond9e86c02010-11-10 16:40:20 +00008191 ret = i915_gem_object_put_fence(obj);
8192 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008193 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008194 goto fail_unpin;
8195 }
8196
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008197 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008198 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008199 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008200 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008201 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008202 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008203 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008204 }
Chris Wilson00731152014-05-21 12:42:56 +01008205 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008206 }
8207
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008208 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008209 I915_WRITE(CURSIZE, (height << 12) | width);
8210
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008211 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008212 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008213 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008214 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008215 }
Jesse Barnes80824002009-09-10 15:28:06 -07008216
Daniel Vettera071fa02014-06-18 23:28:09 +02008217 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8218 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008219 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008220
Chris Wilson64f962e2014-03-26 12:38:15 +00008221 old_width = intel_crtc->cursor_width;
8222
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008223 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008224 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008225 intel_crtc->cursor_width = width;
8226 intel_crtc->cursor_height = height;
8227
Chris Wilson64f962e2014-03-26 12:38:15 +00008228 if (intel_crtc->active) {
8229 if (old_width != width)
8230 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008231 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008232 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008233
Daniel Vetterf99d7062014-06-19 16:01:59 +02008234 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8235
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008237fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008238 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008239fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008240 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008241fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008242 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008243 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008244}
8245
Jesse Barnes79e53942008-11-07 14:24:08 -08008246static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008247 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008248{
James Simmons72034252010-08-03 01:33:19 +01008249 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008251
James Simmons72034252010-08-03 01:33:19 +01008252 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008253 intel_crtc->lut_r[i] = red[i] >> 8;
8254 intel_crtc->lut_g[i] = green[i] >> 8;
8255 intel_crtc->lut_b[i] = blue[i] >> 8;
8256 }
8257
8258 intel_crtc_load_lut(crtc);
8259}
8260
Jesse Barnes79e53942008-11-07 14:24:08 -08008261/* VESA 640x480x72Hz mode to set on the pipe */
8262static struct drm_display_mode load_detect_mode = {
8263 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8264 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8265};
8266
Daniel Vettera8bb6812014-02-10 18:00:39 +01008267struct drm_framebuffer *
8268__intel_framebuffer_create(struct drm_device *dev,
8269 struct drm_mode_fb_cmd2 *mode_cmd,
8270 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008271{
8272 struct intel_framebuffer *intel_fb;
8273 int ret;
8274
8275 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8276 if (!intel_fb) {
8277 drm_gem_object_unreference_unlocked(&obj->base);
8278 return ERR_PTR(-ENOMEM);
8279 }
8280
8281 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008282 if (ret)
8283 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008284
8285 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008286err:
8287 drm_gem_object_unreference_unlocked(&obj->base);
8288 kfree(intel_fb);
8289
8290 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008291}
8292
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008293static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008294intel_framebuffer_create(struct drm_device *dev,
8295 struct drm_mode_fb_cmd2 *mode_cmd,
8296 struct drm_i915_gem_object *obj)
8297{
8298 struct drm_framebuffer *fb;
8299 int ret;
8300
8301 ret = i915_mutex_lock_interruptible(dev);
8302 if (ret)
8303 return ERR_PTR(ret);
8304 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8305 mutex_unlock(&dev->struct_mutex);
8306
8307 return fb;
8308}
8309
Chris Wilsond2dff872011-04-19 08:36:26 +01008310static u32
8311intel_framebuffer_pitch_for_width(int width, int bpp)
8312{
8313 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8314 return ALIGN(pitch, 64);
8315}
8316
8317static u32
8318intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8319{
8320 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008321 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008322}
8323
8324static struct drm_framebuffer *
8325intel_framebuffer_create_for_mode(struct drm_device *dev,
8326 struct drm_display_mode *mode,
8327 int depth, int bpp)
8328{
8329 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008330 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008331
8332 obj = i915_gem_alloc_object(dev,
8333 intel_framebuffer_size_for_mode(mode, bpp));
8334 if (obj == NULL)
8335 return ERR_PTR(-ENOMEM);
8336
8337 mode_cmd.width = mode->hdisplay;
8338 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008339 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8340 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008341 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008342
8343 return intel_framebuffer_create(dev, &mode_cmd, obj);
8344}
8345
8346static struct drm_framebuffer *
8347mode_fits_in_fbdev(struct drm_device *dev,
8348 struct drm_display_mode *mode)
8349{
Daniel Vetter4520f532013-10-09 09:18:51 +02008350#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008351 struct drm_i915_private *dev_priv = dev->dev_private;
8352 struct drm_i915_gem_object *obj;
8353 struct drm_framebuffer *fb;
8354
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008355 if (!dev_priv->fbdev)
8356 return NULL;
8357
8358 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008359 return NULL;
8360
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008361 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008362 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008363
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008364 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008365 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8366 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008367 return NULL;
8368
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008369 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008370 return NULL;
8371
8372 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008373#else
8374 return NULL;
8375#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008376}
8377
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008378bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008379 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008380 struct intel_load_detect_pipe *old,
8381 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008382{
8383 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008384 struct intel_encoder *intel_encoder =
8385 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008386 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008387 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008388 struct drm_crtc *crtc = NULL;
8389 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008390 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008391 struct drm_mode_config *config = &dev->mode_config;
8392 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008393
Chris Wilsond2dff872011-04-19 08:36:26 +01008394 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008395 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008396 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008397
Rob Clark51fd3712013-11-19 12:10:12 -05008398 drm_modeset_acquire_init(ctx, 0);
8399
8400retry:
8401 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8402 if (ret)
8403 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008404
Jesse Barnes79e53942008-11-07 14:24:08 -08008405 /*
8406 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008407 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008408 * - if the connector already has an assigned crtc, use it (but make
8409 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008410 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008411 * - try to find the first unused crtc that can drive this connector,
8412 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008413 */
8414
8415 /* See if we already have a CRTC for this connector */
8416 if (encoder->crtc) {
8417 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008418
Rob Clark51fd3712013-11-19 12:10:12 -05008419 ret = drm_modeset_lock(&crtc->mutex, ctx);
8420 if (ret)
8421 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008422
Daniel Vetter24218aa2012-08-12 19:27:11 +02008423 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008424 old->load_detect_temp = false;
8425
8426 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008427 if (connector->dpms != DRM_MODE_DPMS_ON)
8428 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008429
Chris Wilson71731882011-04-19 23:10:58 +01008430 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008431 }
8432
8433 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008434 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008435 i++;
8436 if (!(encoder->possible_crtcs & (1 << i)))
8437 continue;
8438 if (!possible_crtc->enabled) {
8439 crtc = possible_crtc;
8440 break;
8441 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008442 }
8443
8444 /*
8445 * If we didn't find an unused CRTC, don't use any.
8446 */
8447 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008448 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008449 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008450 }
8451
Rob Clark51fd3712013-11-19 12:10:12 -05008452 ret = drm_modeset_lock(&crtc->mutex, ctx);
8453 if (ret)
8454 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008455 intel_encoder->new_crtc = to_intel_crtc(crtc);
8456 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008457
8458 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008459 intel_crtc->new_enabled = true;
8460 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008461 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008462 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008463 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008464
Chris Wilson64927112011-04-20 07:25:26 +01008465 if (!mode)
8466 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008467
Chris Wilsond2dff872011-04-19 08:36:26 +01008468 /* We need a framebuffer large enough to accommodate all accesses
8469 * that the plane may generate whilst we perform load detection.
8470 * We can not rely on the fbcon either being present (we get called
8471 * during its initialisation to detect all boot displays, or it may
8472 * not even exist) or that it is large enough to satisfy the
8473 * requested mode.
8474 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008475 fb = mode_fits_in_fbdev(dev, mode);
8476 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008477 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008478 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8479 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008480 } else
8481 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008482 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008483 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008484 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008485 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008486
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008487 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008488 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008489 if (old->release_fb)
8490 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008491 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008492 }
Chris Wilson71731882011-04-19 23:10:58 +01008493
Jesse Barnes79e53942008-11-07 14:24:08 -08008494 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008495 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008496 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008497
8498 fail:
8499 intel_crtc->new_enabled = crtc->enabled;
8500 if (intel_crtc->new_enabled)
8501 intel_crtc->new_config = &intel_crtc->config;
8502 else
8503 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008504fail_unlock:
8505 if (ret == -EDEADLK) {
8506 drm_modeset_backoff(ctx);
8507 goto retry;
8508 }
8509
8510 drm_modeset_drop_locks(ctx);
8511 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008512
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008513 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008514}
8515
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008516void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008517 struct intel_load_detect_pipe *old,
8518 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008519{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008520 struct intel_encoder *intel_encoder =
8521 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008522 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008523 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008525
Chris Wilsond2dff872011-04-19 08:36:26 +01008526 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008527 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008528 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008529
Chris Wilson8261b192011-04-19 23:18:09 +01008530 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008531 to_intel_connector(connector)->new_encoder = NULL;
8532 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008533 intel_crtc->new_enabled = false;
8534 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008535 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008536
Daniel Vetter36206362012-12-10 20:42:17 +01008537 if (old->release_fb) {
8538 drm_framebuffer_unregister_private(old->release_fb);
8539 drm_framebuffer_unreference(old->release_fb);
8540 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008541
Rob Clark51fd3712013-11-19 12:10:12 -05008542 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008543 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008544 }
8545
Eric Anholtc751ce42010-03-25 11:48:48 -07008546 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008547 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8548 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008549
Rob Clark51fd3712013-11-19 12:10:12 -05008550unlock:
8551 drm_modeset_drop_locks(ctx);
8552 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008553}
8554
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008555static int i9xx_pll_refclk(struct drm_device *dev,
8556 const struct intel_crtc_config *pipe_config)
8557{
8558 struct drm_i915_private *dev_priv = dev->dev_private;
8559 u32 dpll = pipe_config->dpll_hw_state.dpll;
8560
8561 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008562 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008563 else if (HAS_PCH_SPLIT(dev))
8564 return 120000;
8565 else if (!IS_GEN2(dev))
8566 return 96000;
8567 else
8568 return 48000;
8569}
8570
Jesse Barnes79e53942008-11-07 14:24:08 -08008571/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008572static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8573 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008574{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008575 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008576 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008577 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008578 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008579 u32 fp;
8580 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008581 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008582
8583 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008584 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008585 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008586 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008587
8588 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008589 if (IS_PINEVIEW(dev)) {
8590 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8591 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008592 } else {
8593 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8594 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8595 }
8596
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008597 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008598 if (IS_PINEVIEW(dev))
8599 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8600 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008601 else
8602 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008603 DPLL_FPA01_P1_POST_DIV_SHIFT);
8604
8605 switch (dpll & DPLL_MODE_MASK) {
8606 case DPLLB_MODE_DAC_SERIAL:
8607 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8608 5 : 10;
8609 break;
8610 case DPLLB_MODE_LVDS:
8611 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8612 7 : 14;
8613 break;
8614 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008615 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008616 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008617 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008618 }
8619
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008620 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008621 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008622 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008623 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008624 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008625 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008626 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008627
8628 if (is_lvds) {
8629 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8630 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008631
8632 if (lvds & LVDS_CLKB_POWER_UP)
8633 clock.p2 = 7;
8634 else
8635 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008636 } else {
8637 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8638 clock.p1 = 2;
8639 else {
8640 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8641 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8642 }
8643 if (dpll & PLL_P2_DIVIDE_BY_4)
8644 clock.p2 = 4;
8645 else
8646 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008647 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008648
8649 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008650 }
8651
Ville Syrjälä18442d02013-09-13 16:00:08 +03008652 /*
8653 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008654 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008655 * encoder's get_config() function.
8656 */
8657 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008658}
8659
Ville Syrjälä6878da02013-09-13 15:59:11 +03008660int intel_dotclock_calculate(int link_freq,
8661 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008662{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008663 /*
8664 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008665 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008666 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008667 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008668 *
8669 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008670 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008671 */
8672
Ville Syrjälä6878da02013-09-13 15:59:11 +03008673 if (!m_n->link_n)
8674 return 0;
8675
8676 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8677}
8678
Ville Syrjälä18442d02013-09-13 16:00:08 +03008679static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8680 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008681{
8682 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008683
8684 /* read out port_clock from the DPLL */
8685 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008686
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008687 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008688 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008689 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008690 * agree once we know their relationship in the encoder's
8691 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008692 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008693 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008694 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8695 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008696}
8697
8698/** Returns the currently programmed mode of the given pipe. */
8699struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8700 struct drm_crtc *crtc)
8701{
Jesse Barnes548f2452011-02-17 10:40:53 -08008702 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008704 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008705 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008706 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008707 int htot = I915_READ(HTOTAL(cpu_transcoder));
8708 int hsync = I915_READ(HSYNC(cpu_transcoder));
8709 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8710 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008711 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008712
8713 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8714 if (!mode)
8715 return NULL;
8716
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008717 /*
8718 * Construct a pipe_config sufficient for getting the clock info
8719 * back out of crtc_clock_get.
8720 *
8721 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8722 * to use a real value here instead.
8723 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008724 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008725 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008726 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8727 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8728 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008729 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8730
Ville Syrjälä773ae032013-09-23 17:48:20 +03008731 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008732 mode->hdisplay = (htot & 0xffff) + 1;
8733 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8734 mode->hsync_start = (hsync & 0xffff) + 1;
8735 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8736 mode->vdisplay = (vtot & 0xffff) + 1;
8737 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8738 mode->vsync_start = (vsync & 0xffff) + 1;
8739 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8740
8741 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008742
8743 return mode;
8744}
8745
Daniel Vettercc365132014-06-18 13:59:13 +02008746static void intel_increase_pllclock(struct drm_device *dev,
8747 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008748{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008750 int dpll_reg = DPLL(pipe);
8751 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008752
Eric Anholtbad720f2009-10-22 16:11:14 -07008753 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008754 return;
8755
8756 if (!dev_priv->lvds_downclock_avail)
8757 return;
8758
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008759 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008760 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008761 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008762
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008763 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008764
8765 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8766 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008767 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008768
Jesse Barnes652c3932009-08-17 13:31:43 -07008769 dpll = I915_READ(dpll_reg);
8770 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008771 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008772 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008773}
8774
8775static void intel_decrease_pllclock(struct drm_crtc *crtc)
8776{
8777 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008780
Eric Anholtbad720f2009-10-22 16:11:14 -07008781 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008782 return;
8783
8784 if (!dev_priv->lvds_downclock_avail)
8785 return;
8786
8787 /*
8788 * Since this is called by a timer, we should never get here in
8789 * the manual case.
8790 */
8791 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008792 int pipe = intel_crtc->pipe;
8793 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008794 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008795
Zhao Yakui44d98a62009-10-09 11:39:40 +08008796 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008797
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008798 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008799
Chris Wilson074b5e12012-05-02 12:07:06 +01008800 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008801 dpll |= DISPLAY_RATE_SELECT_FPA1;
8802 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008803 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008804 dpll = I915_READ(dpll_reg);
8805 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008806 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008807 }
8808
8809}
8810
Chris Wilsonf047e392012-07-21 12:31:41 +01008811void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008812{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008813 struct drm_i915_private *dev_priv = dev->dev_private;
8814
Chris Wilsonf62a0072014-02-21 17:55:39 +00008815 if (dev_priv->mm.busy)
8816 return;
8817
Paulo Zanoni43694d62014-03-07 20:08:08 -03008818 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008819 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008820 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008821}
8822
8823void intel_mark_idle(struct drm_device *dev)
8824{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008825 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008826 struct drm_crtc *crtc;
8827
Chris Wilsonf62a0072014-02-21 17:55:39 +00008828 if (!dev_priv->mm.busy)
8829 return;
8830
8831 dev_priv->mm.busy = false;
8832
Jani Nikulad330a952014-01-21 11:24:25 +02008833 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008834 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008835
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008836 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008837 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008838 continue;
8839
8840 intel_decrease_pllclock(crtc);
8841 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008842
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008843 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008844 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008845
8846out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008847 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008848}
8849
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008850
Daniel Vetterf99d7062014-06-19 16:01:59 +02008851/**
8852 * intel_mark_fb_busy - mark given planes as busy
8853 * @dev: DRM device
8854 * @frontbuffer_bits: bits for the affected planes
8855 * @ring: optional ring for asynchronous commands
8856 *
8857 * This function gets called every time the screen contents change. It can be
8858 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8859 */
8860static void intel_mark_fb_busy(struct drm_device *dev,
8861 unsigned frontbuffer_bits,
8862 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008863{
Daniel Vettercc365132014-06-18 13:59:13 +02008864 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008865
Jani Nikulad330a952014-01-21 11:24:25 +02008866 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008867 return;
8868
Daniel Vettercc365132014-06-18 13:59:13 +02008869 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008870 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008871 continue;
8872
Daniel Vettercc365132014-06-18 13:59:13 +02008873 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008874 if (ring && intel_fbc_enabled(dev))
8875 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008876 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008877}
8878
Daniel Vetterf99d7062014-06-19 16:01:59 +02008879/**
8880 * intel_fb_obj_invalidate - invalidate frontbuffer object
8881 * @obj: GEM object to invalidate
8882 * @ring: set for asynchronous rendering
8883 *
8884 * This function gets called every time rendering on the given object starts and
8885 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8886 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8887 * until the rendering completes or a flip on this frontbuffer plane is
8888 * scheduled.
8889 */
8890void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8891 struct intel_engine_cs *ring)
8892{
8893 struct drm_device *dev = obj->base.dev;
8894 struct drm_i915_private *dev_priv = dev->dev_private;
8895
8896 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8897
8898 if (!obj->frontbuffer_bits)
8899 return;
8900
8901 if (ring) {
8902 mutex_lock(&dev_priv->fb_tracking.lock);
8903 dev_priv->fb_tracking.busy_bits
8904 |= obj->frontbuffer_bits;
8905 dev_priv->fb_tracking.flip_bits
8906 &= ~obj->frontbuffer_bits;
8907 mutex_unlock(&dev_priv->fb_tracking.lock);
8908 }
8909
8910 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8911
8912 intel_edp_psr_exit(dev);
8913}
8914
8915/**
8916 * intel_frontbuffer_flush - flush frontbuffer
8917 * @dev: DRM device
8918 * @frontbuffer_bits: frontbuffer plane tracking bits
8919 *
8920 * This function gets called every time rendering on the given planes has
8921 * completed and frontbuffer caching can be started again. Flushes will get
8922 * delayed if they're blocked by some oustanding asynchronous rendering.
8923 *
8924 * Can be called without any locks held.
8925 */
8926void intel_frontbuffer_flush(struct drm_device *dev,
8927 unsigned frontbuffer_bits)
8928{
8929 struct drm_i915_private *dev_priv = dev->dev_private;
8930
8931 /* Delay flushing when rings are still busy.*/
8932 mutex_lock(&dev_priv->fb_tracking.lock);
8933 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8934 mutex_unlock(&dev_priv->fb_tracking.lock);
8935
8936 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8937
8938 intel_edp_psr_exit(dev);
8939}
8940
8941/**
8942 * intel_fb_obj_flush - flush frontbuffer object
8943 * @obj: GEM object to flush
8944 * @retire: set when retiring asynchronous rendering
8945 *
8946 * This function gets called every time rendering on the given object has
8947 * completed and frontbuffer caching can be started again. If @retire is true
8948 * then any delayed flushes will be unblocked.
8949 */
8950void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
8951 bool retire)
8952{
8953 struct drm_device *dev = obj->base.dev;
8954 struct drm_i915_private *dev_priv = dev->dev_private;
8955 unsigned frontbuffer_bits;
8956
8957 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8958
8959 if (!obj->frontbuffer_bits)
8960 return;
8961
8962 frontbuffer_bits = obj->frontbuffer_bits;
8963
8964 if (retire) {
8965 mutex_lock(&dev_priv->fb_tracking.lock);
8966 /* Filter out new bits since rendering started. */
8967 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
8968
8969 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
8970 mutex_unlock(&dev_priv->fb_tracking.lock);
8971 }
8972
8973 intel_frontbuffer_flush(dev, frontbuffer_bits);
8974}
8975
8976/**
8977 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
8978 * @dev: DRM device
8979 * @frontbuffer_bits: frontbuffer plane tracking bits
8980 *
8981 * This function gets called after scheduling a flip on @obj. The actual
8982 * frontbuffer flushing will be delayed until completion is signalled with
8983 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
8984 * flush will be cancelled.
8985 *
8986 * Can be called without any locks held.
8987 */
8988void intel_frontbuffer_flip_prepare(struct drm_device *dev,
8989 unsigned frontbuffer_bits)
8990{
8991 struct drm_i915_private *dev_priv = dev->dev_private;
8992
8993 mutex_lock(&dev_priv->fb_tracking.lock);
8994 dev_priv->fb_tracking.flip_bits
8995 |= frontbuffer_bits;
8996 mutex_unlock(&dev_priv->fb_tracking.lock);
8997}
8998
8999/**
9000 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9001 * @dev: DRM device
9002 * @frontbuffer_bits: frontbuffer plane tracking bits
9003 *
9004 * This function gets called after the flip has been latched and will complete
9005 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9006 *
9007 * Can be called without any locks held.
9008 */
9009void intel_frontbuffer_flip_complete(struct drm_device *dev,
9010 unsigned frontbuffer_bits)
9011{
9012 struct drm_i915_private *dev_priv = dev->dev_private;
9013
9014 mutex_lock(&dev_priv->fb_tracking.lock);
9015 /* Mask any cancelled flips. */
9016 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9017 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9018 mutex_unlock(&dev_priv->fb_tracking.lock);
9019
9020 intel_frontbuffer_flush(dev, frontbuffer_bits);
9021}
9022
Jesse Barnes79e53942008-11-07 14:24:08 -08009023static void intel_crtc_destroy(struct drm_crtc *crtc)
9024{
9025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009026 struct drm_device *dev = crtc->dev;
9027 struct intel_unpin_work *work;
9028 unsigned long flags;
9029
9030 spin_lock_irqsave(&dev->event_lock, flags);
9031 work = intel_crtc->unpin_work;
9032 intel_crtc->unpin_work = NULL;
9033 spin_unlock_irqrestore(&dev->event_lock, flags);
9034
9035 if (work) {
9036 cancel_work_sync(&work->work);
9037 kfree(work);
9038 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009039
9040 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009041
Jesse Barnes79e53942008-11-07 14:24:08 -08009042 kfree(intel_crtc);
9043}
9044
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009045static void intel_unpin_work_fn(struct work_struct *__work)
9046{
9047 struct intel_unpin_work *work =
9048 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009049 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009050 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009051
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009052 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009053 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009054 drm_gem_object_unreference(&work->pending_flip_obj->base);
9055 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009056
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009057 intel_update_fbc(dev);
9058 mutex_unlock(&dev->struct_mutex);
9059
Daniel Vetterf99d7062014-06-19 16:01:59 +02009060 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9061
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009062 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9063 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9064
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009065 kfree(work);
9066}
9067
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009068static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009069 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009070{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009071 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9073 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009074 unsigned long flags;
9075
9076 /* Ignore early vblank irqs */
9077 if (intel_crtc == NULL)
9078 return;
9079
9080 spin_lock_irqsave(&dev->event_lock, flags);
9081 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009082
9083 /* Ensure we don't miss a work->pending update ... */
9084 smp_rmb();
9085
9086 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009087 spin_unlock_irqrestore(&dev->event_lock, flags);
9088 return;
9089 }
9090
Chris Wilsone7d841c2012-12-03 11:36:30 +00009091 /* and that the unpin work is consistent wrt ->pending. */
9092 smp_rmb();
9093
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009094 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009095
Rob Clark45a066e2012-10-08 14:50:40 -05009096 if (work->event)
9097 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009098
Daniel Vetter87b6b102014-05-15 15:33:46 +02009099 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009100
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009101 spin_unlock_irqrestore(&dev->event_lock, flags);
9102
Daniel Vetter2c10d572012-12-20 21:24:07 +01009103 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009104
9105 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009106
9107 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009108}
9109
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009110void intel_finish_page_flip(struct drm_device *dev, int pipe)
9111{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009112 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009113 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9114
Mario Kleiner49b14a52010-12-09 07:00:07 +01009115 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009116}
9117
9118void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9119{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009120 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009121 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9122
Mario Kleiner49b14a52010-12-09 07:00:07 +01009123 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009124}
9125
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009126/* Is 'a' after or equal to 'b'? */
9127static bool g4x_flip_count_after_eq(u32 a, u32 b)
9128{
9129 return !((a - b) & 0x80000000);
9130}
9131
9132static bool page_flip_finished(struct intel_crtc *crtc)
9133{
9134 struct drm_device *dev = crtc->base.dev;
9135 struct drm_i915_private *dev_priv = dev->dev_private;
9136
9137 /*
9138 * The relevant registers doen't exist on pre-ctg.
9139 * As the flip done interrupt doesn't trigger for mmio
9140 * flips on gmch platforms, a flip count check isn't
9141 * really needed there. But since ctg has the registers,
9142 * include it in the check anyway.
9143 */
9144 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9145 return true;
9146
9147 /*
9148 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9149 * used the same base address. In that case the mmio flip might
9150 * have completed, but the CS hasn't even executed the flip yet.
9151 *
9152 * A flip count check isn't enough as the CS might have updated
9153 * the base address just after start of vblank, but before we
9154 * managed to process the interrupt. This means we'd complete the
9155 * CS flip too soon.
9156 *
9157 * Combining both checks should get us a good enough result. It may
9158 * still happen that the CS flip has been executed, but has not
9159 * yet actually completed. But in case the base address is the same
9160 * anyway, we don't really care.
9161 */
9162 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9163 crtc->unpin_work->gtt_offset &&
9164 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9165 crtc->unpin_work->flip_count);
9166}
9167
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009168void intel_prepare_page_flip(struct drm_device *dev, int plane)
9169{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009170 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009171 struct intel_crtc *intel_crtc =
9172 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9173 unsigned long flags;
9174
Chris Wilsone7d841c2012-12-03 11:36:30 +00009175 /* NB: An MMIO update of the plane base pointer will also
9176 * generate a page-flip completion irq, i.e. every modeset
9177 * is also accompanied by a spurious intel_prepare_page_flip().
9178 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009179 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009180 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009181 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009182 spin_unlock_irqrestore(&dev->event_lock, flags);
9183}
9184
Robin Schroereba905b2014-05-18 02:24:50 +02009185static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009186{
9187 /* Ensure that the work item is consistent when activating it ... */
9188 smp_wmb();
9189 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9190 /* and that it is marked active as soon as the irq could fire. */
9191 smp_wmb();
9192}
9193
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009194static int intel_gen2_queue_flip(struct drm_device *dev,
9195 struct drm_crtc *crtc,
9196 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009197 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009198 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009199 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009200{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009202 u32 flip_mask;
9203 int ret;
9204
Daniel Vetter6d90c952012-04-26 23:28:05 +02009205 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009206 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009207 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009208
9209 /* Can't queue multiple flips, so wait for the previous
9210 * one to finish before executing the next.
9211 */
9212 if (intel_crtc->plane)
9213 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9214 else
9215 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009216 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9217 intel_ring_emit(ring, MI_NOOP);
9218 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9219 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9220 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009221 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009222 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009223
9224 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009225 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009226 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009227}
9228
9229static int intel_gen3_queue_flip(struct drm_device *dev,
9230 struct drm_crtc *crtc,
9231 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009232 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009233 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009234 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009235{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009237 u32 flip_mask;
9238 int ret;
9239
Daniel Vetter6d90c952012-04-26 23:28:05 +02009240 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009241 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009242 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009243
9244 if (intel_crtc->plane)
9245 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9246 else
9247 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009248 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9249 intel_ring_emit(ring, MI_NOOP);
9250 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9251 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9252 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009253 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009254 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009255
Chris Wilsone7d841c2012-12-03 11:36:30 +00009256 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009257 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009258 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009259}
9260
9261static int intel_gen4_queue_flip(struct drm_device *dev,
9262 struct drm_crtc *crtc,
9263 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009264 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009265 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009266 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009267{
9268 struct drm_i915_private *dev_priv = dev->dev_private;
9269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9270 uint32_t pf, pipesrc;
9271 int ret;
9272
Daniel Vetter6d90c952012-04-26 23:28:05 +02009273 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009274 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009275 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009276
9277 /* i965+ uses the linear or tiled offsets from the
9278 * Display Registers (which do not change across a page-flip)
9279 * so we need only reprogram the base address.
9280 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009281 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9282 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9283 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009284 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009285 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009286
9287 /* XXX Enabling the panel-fitter across page-flip is so far
9288 * untested on non-native modes, so ignore it for now.
9289 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9290 */
9291 pf = 0;
9292 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009293 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009294
9295 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009296 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009297 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009298}
9299
9300static int intel_gen6_queue_flip(struct drm_device *dev,
9301 struct drm_crtc *crtc,
9302 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009303 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009304 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009305 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009306{
9307 struct drm_i915_private *dev_priv = dev->dev_private;
9308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9309 uint32_t pf, pipesrc;
9310 int ret;
9311
Daniel Vetter6d90c952012-04-26 23:28:05 +02009312 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009313 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009314 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315
Daniel Vetter6d90c952012-04-26 23:28:05 +02009316 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9317 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9318 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009319 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009320
Chris Wilson99d9acd2012-04-17 20:37:00 +01009321 /* Contrary to the suggestions in the documentation,
9322 * "Enable Panel Fitter" does not seem to be required when page
9323 * flipping with a non-native mode, and worse causes a normal
9324 * modeset to fail.
9325 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9326 */
9327 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009328 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009329 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009330
9331 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009332 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009333 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009334}
9335
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009336static int intel_gen7_queue_flip(struct drm_device *dev,
9337 struct drm_crtc *crtc,
9338 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009339 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009340 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009341 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009342{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009344 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009345 int len, ret;
9346
Robin Schroereba905b2014-05-18 02:24:50 +02009347 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009348 case PLANE_A:
9349 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9350 break;
9351 case PLANE_B:
9352 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9353 break;
9354 case PLANE_C:
9355 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9356 break;
9357 default:
9358 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009359 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009360 }
9361
Chris Wilsonffe74d72013-08-26 20:58:12 +01009362 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009363 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009364 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009365 /*
9366 * On Gen 8, SRM is now taking an extra dword to accommodate
9367 * 48bits addresses, and we need a NOOP for the batch size to
9368 * stay even.
9369 */
9370 if (IS_GEN8(dev))
9371 len += 2;
9372 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009373
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009374 /*
9375 * BSpec MI_DISPLAY_FLIP for IVB:
9376 * "The full packet must be contained within the same cache line."
9377 *
9378 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9379 * cacheline, if we ever start emitting more commands before
9380 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9381 * then do the cacheline alignment, and finally emit the
9382 * MI_DISPLAY_FLIP.
9383 */
9384 ret = intel_ring_cacheline_align(ring);
9385 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009386 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009387
Chris Wilsonffe74d72013-08-26 20:58:12 +01009388 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009389 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009390 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009391
Chris Wilsonffe74d72013-08-26 20:58:12 +01009392 /* Unmask the flip-done completion message. Note that the bspec says that
9393 * we should do this for both the BCS and RCS, and that we must not unmask
9394 * more than one flip event at any time (or ensure that one flip message
9395 * can be sent by waiting for flip-done prior to queueing new flips).
9396 * Experimentation says that BCS works despite DERRMR masking all
9397 * flip-done completion events and that unmasking all planes at once
9398 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9399 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9400 */
9401 if (ring->id == RCS) {
9402 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9403 intel_ring_emit(ring, DERRMR);
9404 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9405 DERRMR_PIPEB_PRI_FLIP_DONE |
9406 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009407 if (IS_GEN8(dev))
9408 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9409 MI_SRM_LRM_GLOBAL_GTT);
9410 else
9411 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9412 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009413 intel_ring_emit(ring, DERRMR);
9414 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009415 if (IS_GEN8(dev)) {
9416 intel_ring_emit(ring, 0);
9417 intel_ring_emit(ring, MI_NOOP);
9418 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009419 }
9420
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009421 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009422 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009423 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009424 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009425
9426 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009427 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009428 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009429}
9430
Sourab Gupta84c33a62014-06-02 16:47:17 +05309431static bool use_mmio_flip(struct intel_engine_cs *ring,
9432 struct drm_i915_gem_object *obj)
9433{
9434 /*
9435 * This is not being used for older platforms, because
9436 * non-availability of flip done interrupt forces us to use
9437 * CS flips. Older platforms derive flip done using some clever
9438 * tricks involving the flip_pending status bits and vblank irqs.
9439 * So using MMIO flips there would disrupt this mechanism.
9440 */
9441
Chris Wilson8e09bf82014-07-08 10:40:30 +01009442 if (ring == NULL)
9443 return true;
9444
Sourab Gupta84c33a62014-06-02 16:47:17 +05309445 if (INTEL_INFO(ring->dev)->gen < 5)
9446 return false;
9447
9448 if (i915.use_mmio_flip < 0)
9449 return false;
9450 else if (i915.use_mmio_flip > 0)
9451 return true;
9452 else
9453 return ring != obj->ring;
9454}
9455
9456static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9457{
9458 struct drm_device *dev = intel_crtc->base.dev;
9459 struct drm_i915_private *dev_priv = dev->dev_private;
9460 struct intel_framebuffer *intel_fb =
9461 to_intel_framebuffer(intel_crtc->base.primary->fb);
9462 struct drm_i915_gem_object *obj = intel_fb->obj;
9463 u32 dspcntr;
9464 u32 reg;
9465
9466 intel_mark_page_flip_active(intel_crtc);
9467
9468 reg = DSPCNTR(intel_crtc->plane);
9469 dspcntr = I915_READ(reg);
9470
9471 if (INTEL_INFO(dev)->gen >= 4) {
9472 if (obj->tiling_mode != I915_TILING_NONE)
9473 dspcntr |= DISPPLANE_TILED;
9474 else
9475 dspcntr &= ~DISPPLANE_TILED;
9476 }
9477 I915_WRITE(reg, dspcntr);
9478
9479 I915_WRITE(DSPSURF(intel_crtc->plane),
9480 intel_crtc->unpin_work->gtt_offset);
9481 POSTING_READ(DSPSURF(intel_crtc->plane));
9482}
9483
9484static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9485{
9486 struct intel_engine_cs *ring;
9487 int ret;
9488
9489 lockdep_assert_held(&obj->base.dev->struct_mutex);
9490
9491 if (!obj->last_write_seqno)
9492 return 0;
9493
9494 ring = obj->ring;
9495
9496 if (i915_seqno_passed(ring->get_seqno(ring, true),
9497 obj->last_write_seqno))
9498 return 0;
9499
9500 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9501 if (ret)
9502 return ret;
9503
9504 if (WARN_ON(!ring->irq_get(ring)))
9505 return 0;
9506
9507 return 1;
9508}
9509
9510void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9511{
9512 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9513 struct intel_crtc *intel_crtc;
9514 unsigned long irq_flags;
9515 u32 seqno;
9516
9517 seqno = ring->get_seqno(ring, false);
9518
9519 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9520 for_each_intel_crtc(ring->dev, intel_crtc) {
9521 struct intel_mmio_flip *mmio_flip;
9522
9523 mmio_flip = &intel_crtc->mmio_flip;
9524 if (mmio_flip->seqno == 0)
9525 continue;
9526
9527 if (ring->id != mmio_flip->ring_id)
9528 continue;
9529
9530 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9531 intel_do_mmio_flip(intel_crtc);
9532 mmio_flip->seqno = 0;
9533 ring->irq_put(ring);
9534 }
9535 }
9536 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9537}
9538
9539static int intel_queue_mmio_flip(struct drm_device *dev,
9540 struct drm_crtc *crtc,
9541 struct drm_framebuffer *fb,
9542 struct drm_i915_gem_object *obj,
9543 struct intel_engine_cs *ring,
9544 uint32_t flags)
9545{
9546 struct drm_i915_private *dev_priv = dev->dev_private;
9547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9548 unsigned long irq_flags;
9549 int ret;
9550
9551 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9552 return -EBUSY;
9553
9554 ret = intel_postpone_flip(obj);
9555 if (ret < 0)
9556 return ret;
9557 if (ret == 0) {
9558 intel_do_mmio_flip(intel_crtc);
9559 return 0;
9560 }
9561
9562 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9563 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9564 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9565 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9566
9567 /*
9568 * Double check to catch cases where irq fired before
9569 * mmio flip data was ready
9570 */
9571 intel_notify_mmio_flip(obj->ring);
9572 return 0;
9573}
9574
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009575static int intel_default_queue_flip(struct drm_device *dev,
9576 struct drm_crtc *crtc,
9577 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009578 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009579 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009580 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009581{
9582 return -ENODEV;
9583}
9584
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009585static int intel_crtc_page_flip(struct drm_crtc *crtc,
9586 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009587 struct drm_pending_vblank_event *event,
9588 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009589{
9590 struct drm_device *dev = crtc->dev;
9591 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009592 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009593 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009595 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009596 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009597 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009598 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009599 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009600
Matt Roper2ff8fde2014-07-08 07:50:07 -07009601 /*
9602 * drm_mode_page_flip_ioctl() should already catch this, but double
9603 * check to be safe. In the future we may enable pageflipping from
9604 * a disabled primary plane.
9605 */
9606 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9607 return -EBUSY;
9608
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009609 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009610 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009611 return -EINVAL;
9612
9613 /*
9614 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9615 * Note that pitch changes could also affect these register.
9616 */
9617 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009618 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9619 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009620 return -EINVAL;
9621
Chris Wilsonf900db42014-02-20 09:26:13 +00009622 if (i915_terminally_wedged(&dev_priv->gpu_error))
9623 goto out_hang;
9624
Daniel Vetterb14c5672013-09-19 12:18:32 +02009625 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009626 if (work == NULL)
9627 return -ENOMEM;
9628
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009629 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009630 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009631 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009632 INIT_WORK(&work->work, intel_unpin_work_fn);
9633
Daniel Vetter87b6b102014-05-15 15:33:46 +02009634 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009635 if (ret)
9636 goto free_work;
9637
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009638 /* We borrow the event spin lock for protecting unpin_work */
9639 spin_lock_irqsave(&dev->event_lock, flags);
9640 if (intel_crtc->unpin_work) {
9641 spin_unlock_irqrestore(&dev->event_lock, flags);
9642 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009643 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009644
9645 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009646 return -EBUSY;
9647 }
9648 intel_crtc->unpin_work = work;
9649 spin_unlock_irqrestore(&dev->event_lock, flags);
9650
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009651 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9652 flush_workqueue(dev_priv->wq);
9653
Chris Wilson79158102012-05-23 11:13:58 +01009654 ret = i915_mutex_lock_interruptible(dev);
9655 if (ret)
9656 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009657
Jesse Barnes75dfca82010-02-10 15:09:44 -08009658 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009659 drm_gem_object_reference(&work->old_fb_obj->base);
9660 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009661
Matt Roperf4510a22014-04-01 15:22:40 -07009662 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009663
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009664 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009665
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009666 work->enable_stall_check = true;
9667
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009668 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009669 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009670
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009671 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009672 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009673
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009674 if (IS_VALLEYVIEW(dev)) {
9675 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009676 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9677 /* vlv: DISPLAY_FLIP fails to change tiling */
9678 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009679 } else if (IS_IVYBRIDGE(dev)) {
9680 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009681 } else if (INTEL_INFO(dev)->gen >= 7) {
9682 ring = obj->ring;
9683 if (ring == NULL || ring->id != RCS)
9684 ring = &dev_priv->ring[BCS];
9685 } else {
9686 ring = &dev_priv->ring[RCS];
9687 }
9688
9689 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009690 if (ret)
9691 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009692
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009693 work->gtt_offset =
9694 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9695
Sourab Gupta84c33a62014-06-02 16:47:17 +05309696 if (use_mmio_flip(ring, obj))
9697 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9698 page_flip_flags);
9699 else
9700 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9701 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009702 if (ret)
9703 goto cleanup_unpin;
9704
Daniel Vettera071fa02014-06-18 23:28:09 +02009705 i915_gem_track_fb(work->old_fb_obj, obj,
9706 INTEL_FRONTBUFFER_PRIMARY(pipe));
9707
Chris Wilson7782de32011-07-08 12:22:41 +01009708 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009709 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009710 mutex_unlock(&dev->struct_mutex);
9711
Jesse Barnese5510fa2010-07-01 16:48:37 -07009712 trace_i915_flip_request(intel_crtc->plane, obj);
9713
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009714 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009715
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009716cleanup_unpin:
9717 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009718cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009719 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009720 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009721 drm_gem_object_unreference(&work->old_fb_obj->base);
9722 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009723 mutex_unlock(&dev->struct_mutex);
9724
Chris Wilson79158102012-05-23 11:13:58 +01009725cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009726 spin_lock_irqsave(&dev->event_lock, flags);
9727 intel_crtc->unpin_work = NULL;
9728 spin_unlock_irqrestore(&dev->event_lock, flags);
9729
Daniel Vetter87b6b102014-05-15 15:33:46 +02009730 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009731free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009732 kfree(work);
9733
Chris Wilsonf900db42014-02-20 09:26:13 +00009734 if (ret == -EIO) {
9735out_hang:
9736 intel_crtc_wait_for_pending_flips(crtc);
9737 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9738 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009739 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009740 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009741 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009742}
9743
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009744static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009745 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9746 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009747};
9748
Daniel Vetter9a935852012-07-05 22:34:27 +02009749/**
9750 * intel_modeset_update_staged_output_state
9751 *
9752 * Updates the staged output configuration state, e.g. after we've read out the
9753 * current hw state.
9754 */
9755static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9756{
Ville Syrjälä76688512014-01-10 11:28:06 +02009757 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009758 struct intel_encoder *encoder;
9759 struct intel_connector *connector;
9760
9761 list_for_each_entry(connector, &dev->mode_config.connector_list,
9762 base.head) {
9763 connector->new_encoder =
9764 to_intel_encoder(connector->base.encoder);
9765 }
9766
9767 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9768 base.head) {
9769 encoder->new_crtc =
9770 to_intel_crtc(encoder->base.crtc);
9771 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009772
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009773 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009774 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009775
9776 if (crtc->new_enabled)
9777 crtc->new_config = &crtc->config;
9778 else
9779 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009780 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009781}
9782
9783/**
9784 * intel_modeset_commit_output_state
9785 *
9786 * This function copies the stage display pipe configuration to the real one.
9787 */
9788static void intel_modeset_commit_output_state(struct drm_device *dev)
9789{
Ville Syrjälä76688512014-01-10 11:28:06 +02009790 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009791 struct intel_encoder *encoder;
9792 struct intel_connector *connector;
9793
9794 list_for_each_entry(connector, &dev->mode_config.connector_list,
9795 base.head) {
9796 connector->base.encoder = &connector->new_encoder->base;
9797 }
9798
9799 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9800 base.head) {
9801 encoder->base.crtc = &encoder->new_crtc->base;
9802 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009803
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009804 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009805 crtc->base.enabled = crtc->new_enabled;
9806 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009807}
9808
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009809static void
Robin Schroereba905b2014-05-18 02:24:50 +02009810connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009811 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009812{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009813 int bpp = pipe_config->pipe_bpp;
9814
9815 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9816 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009817 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009818
9819 /* Don't use an invalid EDID bpc value */
9820 if (connector->base.display_info.bpc &&
9821 connector->base.display_info.bpc * 3 < bpp) {
9822 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9823 bpp, connector->base.display_info.bpc*3);
9824 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9825 }
9826
9827 /* Clamp bpp to 8 on screens without EDID 1.4 */
9828 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9829 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9830 bpp);
9831 pipe_config->pipe_bpp = 24;
9832 }
9833}
9834
9835static int
9836compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9837 struct drm_framebuffer *fb,
9838 struct intel_crtc_config *pipe_config)
9839{
9840 struct drm_device *dev = crtc->base.dev;
9841 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009842 int bpp;
9843
Daniel Vetterd42264b2013-03-28 16:38:08 +01009844 switch (fb->pixel_format) {
9845 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009846 bpp = 8*3; /* since we go through a colormap */
9847 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009848 case DRM_FORMAT_XRGB1555:
9849 case DRM_FORMAT_ARGB1555:
9850 /* checked in intel_framebuffer_init already */
9851 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9852 return -EINVAL;
9853 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009854 bpp = 6*3; /* min is 18bpp */
9855 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009856 case DRM_FORMAT_XBGR8888:
9857 case DRM_FORMAT_ABGR8888:
9858 /* checked in intel_framebuffer_init already */
9859 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9860 return -EINVAL;
9861 case DRM_FORMAT_XRGB8888:
9862 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009863 bpp = 8*3;
9864 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009865 case DRM_FORMAT_XRGB2101010:
9866 case DRM_FORMAT_ARGB2101010:
9867 case DRM_FORMAT_XBGR2101010:
9868 case DRM_FORMAT_ABGR2101010:
9869 /* checked in intel_framebuffer_init already */
9870 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009871 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009872 bpp = 10*3;
9873 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009874 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009875 default:
9876 DRM_DEBUG_KMS("unsupported depth\n");
9877 return -EINVAL;
9878 }
9879
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009880 pipe_config->pipe_bpp = bpp;
9881
9882 /* Clamp display bpp to EDID value */
9883 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009884 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009885 if (!connector->new_encoder ||
9886 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009887 continue;
9888
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009889 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009890 }
9891
9892 return bpp;
9893}
9894
Daniel Vetter644db712013-09-19 14:53:58 +02009895static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9896{
9897 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9898 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009899 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009900 mode->crtc_hdisplay, mode->crtc_hsync_start,
9901 mode->crtc_hsync_end, mode->crtc_htotal,
9902 mode->crtc_vdisplay, mode->crtc_vsync_start,
9903 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9904}
9905
Daniel Vetterc0b03412013-05-28 12:05:54 +02009906static void intel_dump_pipe_config(struct intel_crtc *crtc,
9907 struct intel_crtc_config *pipe_config,
9908 const char *context)
9909{
9910 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9911 context, pipe_name(crtc->pipe));
9912
9913 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9914 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9915 pipe_config->pipe_bpp, pipe_config->dither);
9916 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9917 pipe_config->has_pch_encoder,
9918 pipe_config->fdi_lanes,
9919 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9920 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9921 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009922 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9923 pipe_config->has_dp_encoder,
9924 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9925 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9926 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009927 DRM_DEBUG_KMS("requested mode:\n");
9928 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9929 DRM_DEBUG_KMS("adjusted mode:\n");
9930 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009931 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009932 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009933 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9934 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009935 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9936 pipe_config->gmch_pfit.control,
9937 pipe_config->gmch_pfit.pgm_ratios,
9938 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009939 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009940 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009941 pipe_config->pch_pfit.size,
9942 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009943 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009944 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009945}
9946
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009947static bool encoders_cloneable(const struct intel_encoder *a,
9948 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009949{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009950 /* masks could be asymmetric, so check both ways */
9951 return a == b || (a->cloneable & (1 << b->type) &&
9952 b->cloneable & (1 << a->type));
9953}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009954
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009955static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9956 struct intel_encoder *encoder)
9957{
9958 struct drm_device *dev = crtc->base.dev;
9959 struct intel_encoder *source_encoder;
9960
9961 list_for_each_entry(source_encoder,
9962 &dev->mode_config.encoder_list, base.head) {
9963 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009964 continue;
9965
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009966 if (!encoders_cloneable(encoder, source_encoder))
9967 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009968 }
9969
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009970 return true;
9971}
9972
9973static bool check_encoder_cloning(struct intel_crtc *crtc)
9974{
9975 struct drm_device *dev = crtc->base.dev;
9976 struct intel_encoder *encoder;
9977
9978 list_for_each_entry(encoder,
9979 &dev->mode_config.encoder_list, base.head) {
9980 if (encoder->new_crtc != crtc)
9981 continue;
9982
9983 if (!check_single_encoder_cloning(crtc, encoder))
9984 return false;
9985 }
9986
9987 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009988}
9989
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009990static struct intel_crtc_config *
9991intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009992 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009993 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009994{
9995 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009996 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009997 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009998 int plane_bpp, ret = -EINVAL;
9999 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010000
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010001 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010002 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10003 return ERR_PTR(-EINVAL);
10004 }
10005
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010006 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10007 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010008 return ERR_PTR(-ENOMEM);
10009
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010010 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10011 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010012
Daniel Vettere143a212013-07-04 12:01:15 +020010013 pipe_config->cpu_transcoder =
10014 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010015 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010016
Imre Deak2960bc92013-07-30 13:36:32 +030010017 /*
10018 * Sanitize sync polarity flags based on requested ones. If neither
10019 * positive or negative polarity is requested, treat this as meaning
10020 * negative polarity.
10021 */
10022 if (!(pipe_config->adjusted_mode.flags &
10023 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10024 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10025
10026 if (!(pipe_config->adjusted_mode.flags &
10027 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10028 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10029
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010030 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10031 * plane pixel format and any sink constraints into account. Returns the
10032 * source plane bpp so that dithering can be selected on mismatches
10033 * after encoders and crtc also have had their say. */
10034 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10035 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010036 if (plane_bpp < 0)
10037 goto fail;
10038
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010039 /*
10040 * Determine the real pipe dimensions. Note that stereo modes can
10041 * increase the actual pipe size due to the frame doubling and
10042 * insertion of additional space for blanks between the frame. This
10043 * is stored in the crtc timings. We use the requested mode to do this
10044 * computation to clearly distinguish it from the adjusted mode, which
10045 * can be changed by the connectors in the below retry loop.
10046 */
10047 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10048 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10049 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10050
Daniel Vettere29c22c2013-02-21 00:00:16 +010010051encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010052 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010053 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010054 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010055
Daniel Vetter135c81b2013-07-21 21:37:09 +020010056 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010057 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010058
Daniel Vetter7758a112012-07-08 19:40:39 +020010059 /* Pass our mode to the connectors and the CRTC to give them a chance to
10060 * adjust it according to limitations or connector properties, and also
10061 * a chance to reject the mode entirely.
10062 */
10063 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10064 base.head) {
10065
10066 if (&encoder->new_crtc->base != crtc)
10067 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010068
Daniel Vetterefea6e82013-07-21 21:36:59 +020010069 if (!(encoder->compute_config(encoder, pipe_config))) {
10070 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010071 goto fail;
10072 }
10073 }
10074
Daniel Vetterff9a6752013-06-01 17:16:21 +020010075 /* Set default port clock if not overwritten by the encoder. Needs to be
10076 * done afterwards in case the encoder adjusts the mode. */
10077 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010078 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10079 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010080
Daniel Vettera43f6e02013-06-07 23:10:32 +020010081 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010082 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010083 DRM_DEBUG_KMS("CRTC fixup failed\n");
10084 goto fail;
10085 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010086
10087 if (ret == RETRY) {
10088 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10089 ret = -EINVAL;
10090 goto fail;
10091 }
10092
10093 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10094 retry = false;
10095 goto encoder_retry;
10096 }
10097
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010098 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10099 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10100 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10101
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010102 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010103fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010104 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010105 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010106}
10107
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010108/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10109 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10110static void
10111intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10112 unsigned *prepare_pipes, unsigned *disable_pipes)
10113{
10114 struct intel_crtc *intel_crtc;
10115 struct drm_device *dev = crtc->dev;
10116 struct intel_encoder *encoder;
10117 struct intel_connector *connector;
10118 struct drm_crtc *tmp_crtc;
10119
10120 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10121
10122 /* Check which crtcs have changed outputs connected to them, these need
10123 * to be part of the prepare_pipes mask. We don't (yet) support global
10124 * modeset across multiple crtcs, so modeset_pipes will only have one
10125 * bit set at most. */
10126 list_for_each_entry(connector, &dev->mode_config.connector_list,
10127 base.head) {
10128 if (connector->base.encoder == &connector->new_encoder->base)
10129 continue;
10130
10131 if (connector->base.encoder) {
10132 tmp_crtc = connector->base.encoder->crtc;
10133
10134 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10135 }
10136
10137 if (connector->new_encoder)
10138 *prepare_pipes |=
10139 1 << connector->new_encoder->new_crtc->pipe;
10140 }
10141
10142 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10143 base.head) {
10144 if (encoder->base.crtc == &encoder->new_crtc->base)
10145 continue;
10146
10147 if (encoder->base.crtc) {
10148 tmp_crtc = encoder->base.crtc;
10149
10150 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10151 }
10152
10153 if (encoder->new_crtc)
10154 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10155 }
10156
Ville Syrjälä76688512014-01-10 11:28:06 +020010157 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010158 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010159 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010160 continue;
10161
Ville Syrjälä76688512014-01-10 11:28:06 +020010162 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010163 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010164 else
10165 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010166 }
10167
10168
10169 /* set_mode is also used to update properties on life display pipes. */
10170 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010171 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010172 *prepare_pipes |= 1 << intel_crtc->pipe;
10173
Daniel Vetterb6c51642013-04-12 18:48:43 +020010174 /*
10175 * For simplicity do a full modeset on any pipe where the output routing
10176 * changed. We could be more clever, but that would require us to be
10177 * more careful with calling the relevant encoder->mode_set functions.
10178 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010179 if (*prepare_pipes)
10180 *modeset_pipes = *prepare_pipes;
10181
10182 /* ... and mask these out. */
10183 *modeset_pipes &= ~(*disable_pipes);
10184 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010185
10186 /*
10187 * HACK: We don't (yet) fully support global modesets. intel_set_config
10188 * obies this rule, but the modeset restore mode of
10189 * intel_modeset_setup_hw_state does not.
10190 */
10191 *modeset_pipes &= 1 << intel_crtc->pipe;
10192 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010193
10194 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10195 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010196}
10197
Daniel Vetterea9d7582012-07-10 10:42:52 +020010198static bool intel_crtc_in_use(struct drm_crtc *crtc)
10199{
10200 struct drm_encoder *encoder;
10201 struct drm_device *dev = crtc->dev;
10202
10203 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10204 if (encoder->crtc == crtc)
10205 return true;
10206
10207 return false;
10208}
10209
10210static void
10211intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10212{
10213 struct intel_encoder *intel_encoder;
10214 struct intel_crtc *intel_crtc;
10215 struct drm_connector *connector;
10216
10217 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10218 base.head) {
10219 if (!intel_encoder->base.crtc)
10220 continue;
10221
10222 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10223
10224 if (prepare_pipes & (1 << intel_crtc->pipe))
10225 intel_encoder->connectors_active = false;
10226 }
10227
10228 intel_modeset_commit_output_state(dev);
10229
Ville Syrjälä76688512014-01-10 11:28:06 +020010230 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010231 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010232 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010233 WARN_ON(intel_crtc->new_config &&
10234 intel_crtc->new_config != &intel_crtc->config);
10235 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010236 }
10237
10238 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10239 if (!connector->encoder || !connector->encoder->crtc)
10240 continue;
10241
10242 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10243
10244 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010245 struct drm_property *dpms_property =
10246 dev->mode_config.dpms_property;
10247
Daniel Vetterea9d7582012-07-10 10:42:52 +020010248 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010249 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010250 dpms_property,
10251 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010252
10253 intel_encoder = to_intel_encoder(connector->encoder);
10254 intel_encoder->connectors_active = true;
10255 }
10256 }
10257
10258}
10259
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010260static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010261{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010262 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010263
10264 if (clock1 == clock2)
10265 return true;
10266
10267 if (!clock1 || !clock2)
10268 return false;
10269
10270 diff = abs(clock1 - clock2);
10271
10272 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10273 return true;
10274
10275 return false;
10276}
10277
Daniel Vetter25c5b262012-07-08 22:08:04 +020010278#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10279 list_for_each_entry((intel_crtc), \
10280 &(dev)->mode_config.crtc_list, \
10281 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010282 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010283
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010284static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010285intel_pipe_config_compare(struct drm_device *dev,
10286 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010287 struct intel_crtc_config *pipe_config)
10288{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010289#define PIPE_CONF_CHECK_X(name) \
10290 if (current_config->name != pipe_config->name) { \
10291 DRM_ERROR("mismatch in " #name " " \
10292 "(expected 0x%08x, found 0x%08x)\n", \
10293 current_config->name, \
10294 pipe_config->name); \
10295 return false; \
10296 }
10297
Daniel Vetter08a24032013-04-19 11:25:34 +020010298#define PIPE_CONF_CHECK_I(name) \
10299 if (current_config->name != pipe_config->name) { \
10300 DRM_ERROR("mismatch in " #name " " \
10301 "(expected %i, found %i)\n", \
10302 current_config->name, \
10303 pipe_config->name); \
10304 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010305 }
10306
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010307#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10308 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010309 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010310 "(expected %i, found %i)\n", \
10311 current_config->name & (mask), \
10312 pipe_config->name & (mask)); \
10313 return false; \
10314 }
10315
Ville Syrjälä5e550652013-09-06 23:29:07 +030010316#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10317 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10318 DRM_ERROR("mismatch in " #name " " \
10319 "(expected %i, found %i)\n", \
10320 current_config->name, \
10321 pipe_config->name); \
10322 return false; \
10323 }
10324
Daniel Vetterbb760062013-06-06 14:55:52 +020010325#define PIPE_CONF_QUIRK(quirk) \
10326 ((current_config->quirks | pipe_config->quirks) & (quirk))
10327
Daniel Vettereccb1402013-05-22 00:50:22 +020010328 PIPE_CONF_CHECK_I(cpu_transcoder);
10329
Daniel Vetter08a24032013-04-19 11:25:34 +020010330 PIPE_CONF_CHECK_I(has_pch_encoder);
10331 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010332 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10333 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10334 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10335 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10336 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010337
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010338 PIPE_CONF_CHECK_I(has_dp_encoder);
10339 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10340 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10341 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10342 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10343 PIPE_CONF_CHECK_I(dp_m_n.tu);
10344
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010345 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10346 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10347 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10348 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10349 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10350 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10351
10352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10358
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010359 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010360 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010361 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10362 IS_VALLEYVIEW(dev))
10363 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010364
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010365 PIPE_CONF_CHECK_I(has_audio);
10366
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010367 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10368 DRM_MODE_FLAG_INTERLACE);
10369
Daniel Vetterbb760062013-06-06 14:55:52 +020010370 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10371 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10372 DRM_MODE_FLAG_PHSYNC);
10373 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10374 DRM_MODE_FLAG_NHSYNC);
10375 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10376 DRM_MODE_FLAG_PVSYNC);
10377 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10378 DRM_MODE_FLAG_NVSYNC);
10379 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010380
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010381 PIPE_CONF_CHECK_I(pipe_src_w);
10382 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010383
Daniel Vetter99535992014-04-13 12:00:33 +020010384 /*
10385 * FIXME: BIOS likes to set up a cloned config with lvds+external
10386 * screen. Since we don't yet re-compute the pipe config when moving
10387 * just the lvds port away to another pipe the sw tracking won't match.
10388 *
10389 * Proper atomic modesets with recomputed global state will fix this.
10390 * Until then just don't check gmch state for inherited modes.
10391 */
10392 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10393 PIPE_CONF_CHECK_I(gmch_pfit.control);
10394 /* pfit ratios are autocomputed by the hw on gen4+ */
10395 if (INTEL_INFO(dev)->gen < 4)
10396 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10397 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10398 }
10399
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010400 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10401 if (current_config->pch_pfit.enabled) {
10402 PIPE_CONF_CHECK_I(pch_pfit.pos);
10403 PIPE_CONF_CHECK_I(pch_pfit.size);
10404 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010405
Jesse Barnese59150d2014-01-07 13:30:45 -080010406 /* BDW+ don't expose a synchronous way to read the state */
10407 if (IS_HASWELL(dev))
10408 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010409
Ville Syrjälä282740f2013-09-04 18:30:03 +030010410 PIPE_CONF_CHECK_I(double_wide);
10411
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010412 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010413 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010414 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010415 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10416 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010417
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010418 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10419 PIPE_CONF_CHECK_I(pipe_bpp);
10420
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010421 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10422 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010423
Daniel Vetter66e985c2013-06-05 13:34:20 +020010424#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010425#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010426#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010427#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010428#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010429
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010430 return true;
10431}
10432
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010433static void
10434check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010435{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010436 struct intel_connector *connector;
10437
10438 list_for_each_entry(connector, &dev->mode_config.connector_list,
10439 base.head) {
10440 /* This also checks the encoder/connector hw state with the
10441 * ->get_hw_state callbacks. */
10442 intel_connector_check_state(connector);
10443
10444 WARN(&connector->new_encoder->base != connector->base.encoder,
10445 "connector's staged encoder doesn't match current encoder\n");
10446 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010447}
10448
10449static void
10450check_encoder_state(struct drm_device *dev)
10451{
10452 struct intel_encoder *encoder;
10453 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010454
10455 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10456 base.head) {
10457 bool enabled = false;
10458 bool active = false;
10459 enum pipe pipe, tracked_pipe;
10460
10461 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10462 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010463 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010464
10465 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10466 "encoder's stage crtc doesn't match current crtc\n");
10467 WARN(encoder->connectors_active && !encoder->base.crtc,
10468 "encoder's active_connectors set, but no crtc\n");
10469
10470 list_for_each_entry(connector, &dev->mode_config.connector_list,
10471 base.head) {
10472 if (connector->base.encoder != &encoder->base)
10473 continue;
10474 enabled = true;
10475 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10476 active = true;
10477 }
10478 WARN(!!encoder->base.crtc != enabled,
10479 "encoder's enabled state mismatch "
10480 "(expected %i, found %i)\n",
10481 !!encoder->base.crtc, enabled);
10482 WARN(active && !encoder->base.crtc,
10483 "active encoder with no crtc\n");
10484
10485 WARN(encoder->connectors_active != active,
10486 "encoder's computed active state doesn't match tracked active state "
10487 "(expected %i, found %i)\n", active, encoder->connectors_active);
10488
10489 active = encoder->get_hw_state(encoder, &pipe);
10490 WARN(active != encoder->connectors_active,
10491 "encoder's hw state doesn't match sw tracking "
10492 "(expected %i, found %i)\n",
10493 encoder->connectors_active, active);
10494
10495 if (!encoder->base.crtc)
10496 continue;
10497
10498 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10499 WARN(active && pipe != tracked_pipe,
10500 "active encoder's pipe doesn't match"
10501 "(expected %i, found %i)\n",
10502 tracked_pipe, pipe);
10503
10504 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010505}
10506
10507static void
10508check_crtc_state(struct drm_device *dev)
10509{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010510 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010511 struct intel_crtc *crtc;
10512 struct intel_encoder *encoder;
10513 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010514
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010515 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010516 bool enabled = false;
10517 bool active = false;
10518
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010519 memset(&pipe_config, 0, sizeof(pipe_config));
10520
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010521 DRM_DEBUG_KMS("[CRTC:%d]\n",
10522 crtc->base.base.id);
10523
10524 WARN(crtc->active && !crtc->base.enabled,
10525 "active crtc, but not enabled in sw tracking\n");
10526
10527 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10528 base.head) {
10529 if (encoder->base.crtc != &crtc->base)
10530 continue;
10531 enabled = true;
10532 if (encoder->connectors_active)
10533 active = true;
10534 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010535
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010536 WARN(active != crtc->active,
10537 "crtc's computed active state doesn't match tracked active state "
10538 "(expected %i, found %i)\n", active, crtc->active);
10539 WARN(enabled != crtc->base.enabled,
10540 "crtc's computed enabled state doesn't match tracked enabled state "
10541 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10542
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010543 active = dev_priv->display.get_pipe_config(crtc,
10544 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010545
10546 /* hw state is inconsistent with the pipe A quirk */
10547 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10548 active = crtc->active;
10549
Daniel Vetter6c49f242013-06-06 12:45:25 +020010550 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10551 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010552 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010553 if (encoder->base.crtc != &crtc->base)
10554 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010555 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010556 encoder->get_config(encoder, &pipe_config);
10557 }
10558
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010559 WARN(crtc->active != active,
10560 "crtc active state doesn't match with hw state "
10561 "(expected %i, found %i)\n", crtc->active, active);
10562
Daniel Vetterc0b03412013-05-28 12:05:54 +020010563 if (active &&
10564 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10565 WARN(1, "pipe state doesn't match!\n");
10566 intel_dump_pipe_config(crtc, &pipe_config,
10567 "[hw state]");
10568 intel_dump_pipe_config(crtc, &crtc->config,
10569 "[sw state]");
10570 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010571 }
10572}
10573
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010574static void
10575check_shared_dpll_state(struct drm_device *dev)
10576{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010577 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010578 struct intel_crtc *crtc;
10579 struct intel_dpll_hw_state dpll_hw_state;
10580 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010581
10582 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10583 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10584 int enabled_crtcs = 0, active_crtcs = 0;
10585 bool active;
10586
10587 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10588
10589 DRM_DEBUG_KMS("%s\n", pll->name);
10590
10591 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10592
10593 WARN(pll->active > pll->refcount,
10594 "more active pll users than references: %i vs %i\n",
10595 pll->active, pll->refcount);
10596 WARN(pll->active && !pll->on,
10597 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010598 WARN(pll->on && !pll->active,
10599 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010600 WARN(pll->on != active,
10601 "pll on state mismatch (expected %i, found %i)\n",
10602 pll->on, active);
10603
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010604 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010605 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10606 enabled_crtcs++;
10607 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10608 active_crtcs++;
10609 }
10610 WARN(pll->active != active_crtcs,
10611 "pll active crtcs mismatch (expected %i, found %i)\n",
10612 pll->active, active_crtcs);
10613 WARN(pll->refcount != enabled_crtcs,
10614 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10615 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010616
10617 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10618 sizeof(dpll_hw_state)),
10619 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010620 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010621}
10622
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010623void
10624intel_modeset_check_state(struct drm_device *dev)
10625{
10626 check_connector_state(dev);
10627 check_encoder_state(dev);
10628 check_crtc_state(dev);
10629 check_shared_dpll_state(dev);
10630}
10631
Ville Syrjälä18442d02013-09-13 16:00:08 +030010632void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10633 int dotclock)
10634{
10635 /*
10636 * FDI already provided one idea for the dotclock.
10637 * Yell if the encoder disagrees.
10638 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010639 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010640 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010641 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010642}
10643
Ville Syrjälä80715b22014-05-15 20:23:23 +030010644static void update_scanline_offset(struct intel_crtc *crtc)
10645{
10646 struct drm_device *dev = crtc->base.dev;
10647
10648 /*
10649 * The scanline counter increments at the leading edge of hsync.
10650 *
10651 * On most platforms it starts counting from vtotal-1 on the
10652 * first active line. That means the scanline counter value is
10653 * always one less than what we would expect. Ie. just after
10654 * start of vblank, which also occurs at start of hsync (on the
10655 * last active line), the scanline counter will read vblank_start-1.
10656 *
10657 * On gen2 the scanline counter starts counting from 1 instead
10658 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10659 * to keep the value positive), instead of adding one.
10660 *
10661 * On HSW+ the behaviour of the scanline counter depends on the output
10662 * type. For DP ports it behaves like most other platforms, but on HDMI
10663 * there's an extra 1 line difference. So we need to add two instead of
10664 * one to the value.
10665 */
10666 if (IS_GEN2(dev)) {
10667 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10668 int vtotal;
10669
10670 vtotal = mode->crtc_vtotal;
10671 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10672 vtotal /= 2;
10673
10674 crtc->scanline_offset = vtotal - 1;
10675 } else if (HAS_DDI(dev) &&
10676 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10677 crtc->scanline_offset = 2;
10678 } else
10679 crtc->scanline_offset = 1;
10680}
10681
Daniel Vetterf30da182013-04-11 20:22:50 +020010682static int __intel_set_mode(struct drm_crtc *crtc,
10683 struct drm_display_mode *mode,
10684 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010685{
10686 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010688 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010689 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010690 struct intel_crtc *intel_crtc;
10691 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010692 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010693
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010694 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010695 if (!saved_mode)
10696 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010697
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010698 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010699 &prepare_pipes, &disable_pipes);
10700
Tim Gardner3ac18232012-12-07 07:54:26 -070010701 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010702
Daniel Vetter25c5b262012-07-08 22:08:04 +020010703 /* Hack: Because we don't (yet) support global modeset on multiple
10704 * crtcs, we don't keep track of the new mode for more than one crtc.
10705 * Hence simply check whether any bit is set in modeset_pipes in all the
10706 * pieces of code that are not yet converted to deal with mutliple crtcs
10707 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010708 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010709 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010710 if (IS_ERR(pipe_config)) {
10711 ret = PTR_ERR(pipe_config);
10712 pipe_config = NULL;
10713
Tim Gardner3ac18232012-12-07 07:54:26 -070010714 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010715 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010716 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10717 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010718 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010719 }
10720
Jesse Barnes30a970c2013-11-04 13:48:12 -080010721 /*
10722 * See if the config requires any additional preparation, e.g.
10723 * to adjust global state with pipes off. We need to do this
10724 * here so we can get the modeset_pipe updated config for the new
10725 * mode set on this crtc. For other crtcs we need to use the
10726 * adjusted_mode bits in the crtc directly.
10727 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010728 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010729 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010730
Ville Syrjäläc164f832013-11-05 22:34:12 +020010731 /* may have added more to prepare_pipes than we should */
10732 prepare_pipes &= ~disable_pipes;
10733 }
10734
Daniel Vetter460da9162013-03-27 00:44:51 +010010735 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10736 intel_crtc_disable(&intel_crtc->base);
10737
Daniel Vetterea9d7582012-07-10 10:42:52 +020010738 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10739 if (intel_crtc->base.enabled)
10740 dev_priv->display.crtc_disable(&intel_crtc->base);
10741 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010742
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010743 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10744 * to set it here already despite that we pass it down the callchain.
10745 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010746 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010747 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010748 /* mode_set/enable/disable functions rely on a correct pipe
10749 * config. */
10750 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010751 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010752
10753 /*
10754 * Calculate and store various constants which
10755 * are later needed by vblank and swap-completion
10756 * timestamping. They are derived from true hwmode.
10757 */
10758 drm_calc_timestamping_constants(crtc,
10759 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010760 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010761
Daniel Vetterea9d7582012-07-10 10:42:52 +020010762 /* Only after disabling all output pipelines that will be changed can we
10763 * update the the output configuration. */
10764 intel_modeset_update_state(dev, prepare_pipes);
10765
Daniel Vetter47fab732012-10-26 10:58:18 +020010766 if (dev_priv->display.modeset_global_resources)
10767 dev_priv->display.modeset_global_resources(dev);
10768
Daniel Vettera6778b32012-07-02 09:56:42 +020010769 /* Set up the DPLL and any encoders state that needs to adjust or depend
10770 * on the DPLL.
10771 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010772 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010773 struct drm_framebuffer *old_fb = crtc->primary->fb;
10774 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10775 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010776
10777 mutex_lock(&dev->struct_mutex);
10778 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010779 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010780 NULL);
10781 if (ret != 0) {
10782 DRM_ERROR("pin & fence failed\n");
10783 mutex_unlock(&dev->struct_mutex);
10784 goto done;
10785 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010786 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010787 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010788 i915_gem_track_fb(old_obj, obj,
10789 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010790 mutex_unlock(&dev->struct_mutex);
10791
10792 crtc->primary->fb = fb;
10793 crtc->x = x;
10794 crtc->y = y;
10795
Daniel Vetter4271b752014-04-24 23:55:00 +020010796 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10797 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010798 if (ret)
10799 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010800 }
10801
10802 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010803 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10804 update_scanline_offset(intel_crtc);
10805
Daniel Vetter25c5b262012-07-08 22:08:04 +020010806 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010807 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010808
Daniel Vettera6778b32012-07-02 09:56:42 +020010809 /* FIXME: add subpixel order */
10810done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010811 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010812 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010813
Tim Gardner3ac18232012-12-07 07:54:26 -070010814out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010815 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010816 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010817 return ret;
10818}
10819
Damien Lespiaue7457a92013-08-08 22:28:59 +010010820static int intel_set_mode(struct drm_crtc *crtc,
10821 struct drm_display_mode *mode,
10822 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010823{
10824 int ret;
10825
10826 ret = __intel_set_mode(crtc, mode, x, y, fb);
10827
10828 if (ret == 0)
10829 intel_modeset_check_state(crtc->dev);
10830
10831 return ret;
10832}
10833
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010834void intel_crtc_restore_mode(struct drm_crtc *crtc)
10835{
Matt Roperf4510a22014-04-01 15:22:40 -070010836 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010837}
10838
Daniel Vetter25c5b262012-07-08 22:08:04 +020010839#undef for_each_intel_crtc_masked
10840
Daniel Vetterd9e55602012-07-04 22:16:09 +020010841static void intel_set_config_free(struct intel_set_config *config)
10842{
10843 if (!config)
10844 return;
10845
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010846 kfree(config->save_connector_encoders);
10847 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010848 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010849 kfree(config);
10850}
10851
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010852static int intel_set_config_save_state(struct drm_device *dev,
10853 struct intel_set_config *config)
10854{
Ville Syrjälä76688512014-01-10 11:28:06 +020010855 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010856 struct drm_encoder *encoder;
10857 struct drm_connector *connector;
10858 int count;
10859
Ville Syrjälä76688512014-01-10 11:28:06 +020010860 config->save_crtc_enabled =
10861 kcalloc(dev->mode_config.num_crtc,
10862 sizeof(bool), GFP_KERNEL);
10863 if (!config->save_crtc_enabled)
10864 return -ENOMEM;
10865
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010866 config->save_encoder_crtcs =
10867 kcalloc(dev->mode_config.num_encoder,
10868 sizeof(struct drm_crtc *), GFP_KERNEL);
10869 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010870 return -ENOMEM;
10871
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010872 config->save_connector_encoders =
10873 kcalloc(dev->mode_config.num_connector,
10874 sizeof(struct drm_encoder *), GFP_KERNEL);
10875 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010876 return -ENOMEM;
10877
10878 /* Copy data. Note that driver private data is not affected.
10879 * Should anything bad happen only the expected state is
10880 * restored, not the drivers personal bookkeeping.
10881 */
10882 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010883 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010884 config->save_crtc_enabled[count++] = crtc->enabled;
10885 }
10886
10887 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010888 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010889 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010890 }
10891
10892 count = 0;
10893 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010894 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010895 }
10896
10897 return 0;
10898}
10899
10900static void intel_set_config_restore_state(struct drm_device *dev,
10901 struct intel_set_config *config)
10902{
Ville Syrjälä76688512014-01-10 11:28:06 +020010903 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010904 struct intel_encoder *encoder;
10905 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010906 int count;
10907
10908 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010909 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010910 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010911
10912 if (crtc->new_enabled)
10913 crtc->new_config = &crtc->config;
10914 else
10915 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010916 }
10917
10918 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010919 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10920 encoder->new_crtc =
10921 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010922 }
10923
10924 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010925 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10926 connector->new_encoder =
10927 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010928 }
10929}
10930
Imre Deake3de42b2013-05-03 19:44:07 +020010931static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010932is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010933{
10934 int i;
10935
Chris Wilson2e57f472013-07-17 12:14:40 +010010936 if (set->num_connectors == 0)
10937 return false;
10938
10939 if (WARN_ON(set->connectors == NULL))
10940 return false;
10941
10942 for (i = 0; i < set->num_connectors; i++)
10943 if (set->connectors[i]->encoder &&
10944 set->connectors[i]->encoder->crtc == set->crtc &&
10945 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010946 return true;
10947
10948 return false;
10949}
10950
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010951static void
10952intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10953 struct intel_set_config *config)
10954{
10955
10956 /* We should be able to check here if the fb has the same properties
10957 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010958 if (is_crtc_connector_off(set)) {
10959 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010960 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070010961 /*
10962 * If we have no fb, we can only flip as long as the crtc is
10963 * active, otherwise we need a full mode set. The crtc may
10964 * be active if we've only disabled the primary plane, or
10965 * in fastboot situations.
10966 */
Matt Roperf4510a22014-04-01 15:22:40 -070010967 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010968 struct intel_crtc *intel_crtc =
10969 to_intel_crtc(set->crtc);
10970
Matt Roper3b150f02014-05-29 08:06:53 -070010971 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010972 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10973 config->fb_changed = true;
10974 } else {
10975 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10976 config->mode_changed = true;
10977 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010978 } else if (set->fb == NULL) {
10979 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010980 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010981 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010982 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010983 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010984 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010985 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010986 }
10987
Daniel Vetter835c5872012-07-10 18:11:08 +020010988 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010989 config->fb_changed = true;
10990
10991 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10992 DRM_DEBUG_KMS("modes are different, full mode set\n");
10993 drm_mode_debug_printmodeline(&set->crtc->mode);
10994 drm_mode_debug_printmodeline(set->mode);
10995 config->mode_changed = true;
10996 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010997
10998 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10999 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011000}
11001
Daniel Vetter2e431052012-07-04 22:42:15 +020011002static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011003intel_modeset_stage_output_state(struct drm_device *dev,
11004 struct drm_mode_set *set,
11005 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011006{
Daniel Vetter9a935852012-07-05 22:34:27 +020011007 struct intel_connector *connector;
11008 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011009 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011010 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011011
Damien Lespiau9abdda72013-02-13 13:29:23 +000011012 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011013 * of connectors. For paranoia, double-check this. */
11014 WARN_ON(!set->fb && (set->num_connectors != 0));
11015 WARN_ON(set->fb && (set->num_connectors == 0));
11016
Daniel Vetter9a935852012-07-05 22:34:27 +020011017 list_for_each_entry(connector, &dev->mode_config.connector_list,
11018 base.head) {
11019 /* Otherwise traverse passed in connector list and get encoders
11020 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011021 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011022 if (set->connectors[ro] == &connector->base) {
11023 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020011024 break;
11025 }
11026 }
11027
Daniel Vetter9a935852012-07-05 22:34:27 +020011028 /* If we disable the crtc, disable all its connectors. Also, if
11029 * the connector is on the changing crtc but not on the new
11030 * connector list, disable it. */
11031 if ((!set->fb || ro == set->num_connectors) &&
11032 connector->base.encoder &&
11033 connector->base.encoder->crtc == set->crtc) {
11034 connector->new_encoder = NULL;
11035
11036 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11037 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011038 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011039 }
11040
11041
11042 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011043 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011044 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011045 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011046 }
11047 /* connector->new_encoder is now updated for all connectors. */
11048
11049 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011050 list_for_each_entry(connector, &dev->mode_config.connector_list,
11051 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011052 struct drm_crtc *new_crtc;
11053
Daniel Vetter9a935852012-07-05 22:34:27 +020011054 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011055 continue;
11056
Daniel Vetter9a935852012-07-05 22:34:27 +020011057 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011058
11059 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011060 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011061 new_crtc = set->crtc;
11062 }
11063
11064 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011065 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11066 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011067 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011068 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011069 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
11070
11071 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11072 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011073 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011074 new_crtc->base.id);
11075 }
11076
11077 /* Check for any encoders that needs to be disabled. */
11078 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11079 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011080 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011081 list_for_each_entry(connector,
11082 &dev->mode_config.connector_list,
11083 base.head) {
11084 if (connector->new_encoder == encoder) {
11085 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011086 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011087 }
11088 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011089
11090 if (num_connectors == 0)
11091 encoder->new_crtc = NULL;
11092 else if (num_connectors > 1)
11093 return -EINVAL;
11094
Daniel Vetter9a935852012-07-05 22:34:27 +020011095 /* Only now check for crtc changes so we don't miss encoders
11096 * that will be disabled. */
11097 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011098 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011099 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011100 }
11101 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011102 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011103
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011104 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011105 crtc->new_enabled = false;
11106
11107 list_for_each_entry(encoder,
11108 &dev->mode_config.encoder_list,
11109 base.head) {
11110 if (encoder->new_crtc == crtc) {
11111 crtc->new_enabled = true;
11112 break;
11113 }
11114 }
11115
11116 if (crtc->new_enabled != crtc->base.enabled) {
11117 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11118 crtc->new_enabled ? "en" : "dis");
11119 config->mode_changed = true;
11120 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011121
11122 if (crtc->new_enabled)
11123 crtc->new_config = &crtc->config;
11124 else
11125 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011126 }
11127
Daniel Vetter2e431052012-07-04 22:42:15 +020011128 return 0;
11129}
11130
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011131static void disable_crtc_nofb(struct intel_crtc *crtc)
11132{
11133 struct drm_device *dev = crtc->base.dev;
11134 struct intel_encoder *encoder;
11135 struct intel_connector *connector;
11136
11137 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11138 pipe_name(crtc->pipe));
11139
11140 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11141 if (connector->new_encoder &&
11142 connector->new_encoder->new_crtc == crtc)
11143 connector->new_encoder = NULL;
11144 }
11145
11146 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11147 if (encoder->new_crtc == crtc)
11148 encoder->new_crtc = NULL;
11149 }
11150
11151 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011152 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011153}
11154
Daniel Vetter2e431052012-07-04 22:42:15 +020011155static int intel_crtc_set_config(struct drm_mode_set *set)
11156{
11157 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011158 struct drm_mode_set save_set;
11159 struct intel_set_config *config;
11160 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011161
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011162 BUG_ON(!set);
11163 BUG_ON(!set->crtc);
11164 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011165
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011166 /* Enforce sane interface api - has been abused by the fb helper. */
11167 BUG_ON(!set->mode && set->fb);
11168 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011169
Daniel Vetter2e431052012-07-04 22:42:15 +020011170 if (set->fb) {
11171 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11172 set->crtc->base.id, set->fb->base.id,
11173 (int)set->num_connectors, set->x, set->y);
11174 } else {
11175 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011176 }
11177
11178 dev = set->crtc->dev;
11179
11180 ret = -ENOMEM;
11181 config = kzalloc(sizeof(*config), GFP_KERNEL);
11182 if (!config)
11183 goto out_config;
11184
11185 ret = intel_set_config_save_state(dev, config);
11186 if (ret)
11187 goto out_config;
11188
11189 save_set.crtc = set->crtc;
11190 save_set.mode = &set->crtc->mode;
11191 save_set.x = set->crtc->x;
11192 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011193 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011194
11195 /* Compute whether we need a full modeset, only an fb base update or no
11196 * change at all. In the future we might also check whether only the
11197 * mode changed, e.g. for LVDS where we only change the panel fitter in
11198 * such cases. */
11199 intel_set_config_compute_mode_changes(set, config);
11200
Daniel Vetter9a935852012-07-05 22:34:27 +020011201 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011202 if (ret)
11203 goto fail;
11204
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011205 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011206 ret = intel_set_mode(set->crtc, set->mode,
11207 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011208 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011209 struct drm_i915_private *dev_priv = dev->dev_private;
11210 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11211
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011212 intel_crtc_wait_for_pending_flips(set->crtc);
11213
Daniel Vetter4f660f42012-07-02 09:47:37 +020011214 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011215 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011216
11217 /*
11218 * We need to make sure the primary plane is re-enabled if it
11219 * has previously been turned off.
11220 */
11221 if (!intel_crtc->primary_enabled && ret == 0) {
11222 WARN_ON(!intel_crtc->active);
11223 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11224 intel_crtc->pipe);
11225 }
11226
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011227 /*
11228 * In the fastboot case this may be our only check of the
11229 * state after boot. It would be better to only do it on
11230 * the first update, but we don't have a nice way of doing that
11231 * (and really, set_config isn't used much for high freq page
11232 * flipping, so increasing its cost here shouldn't be a big
11233 * deal).
11234 */
Jani Nikulad330a952014-01-21 11:24:25 +020011235 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011236 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011237 }
11238
Chris Wilson2d05eae2013-05-03 17:36:25 +010011239 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011240 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11241 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011242fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011243 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011244
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011245 /*
11246 * HACK: if the pipe was on, but we didn't have a framebuffer,
11247 * force the pipe off to avoid oopsing in the modeset code
11248 * due to fb==NULL. This should only happen during boot since
11249 * we don't yet reconstruct the FB from the hardware state.
11250 */
11251 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11252 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11253
Chris Wilson2d05eae2013-05-03 17:36:25 +010011254 /* Try to restore the config */
11255 if (config->mode_changed &&
11256 intel_set_mode(save_set.crtc, save_set.mode,
11257 save_set.x, save_set.y, save_set.fb))
11258 DRM_ERROR("failed to restore config after modeset failure\n");
11259 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011260
Daniel Vetterd9e55602012-07-04 22:16:09 +020011261out_config:
11262 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011263 return ret;
11264}
11265
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011266static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011267 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011268 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011269 .destroy = intel_crtc_destroy,
11270 .page_flip = intel_crtc_page_flip,
11271};
11272
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011273static void intel_cpu_pll_init(struct drm_device *dev)
11274{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011275 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011276 intel_ddi_pll_init(dev);
11277}
11278
Daniel Vetter53589012013-06-05 13:34:16 +020011279static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11280 struct intel_shared_dpll *pll,
11281 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011282{
Daniel Vetter53589012013-06-05 13:34:16 +020011283 uint32_t val;
11284
11285 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011286 hw_state->dpll = val;
11287 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11288 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011289
11290 return val & DPLL_VCO_ENABLE;
11291}
11292
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011293static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11294 struct intel_shared_dpll *pll)
11295{
11296 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11297 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11298}
11299
Daniel Vettere7b903d2013-06-05 13:34:14 +020011300static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11301 struct intel_shared_dpll *pll)
11302{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011303 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011304 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011305
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011306 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11307
11308 /* Wait for the clocks to stabilize. */
11309 POSTING_READ(PCH_DPLL(pll->id));
11310 udelay(150);
11311
11312 /* The pixel multiplier can only be updated once the
11313 * DPLL is enabled and the clocks are stable.
11314 *
11315 * So write it again.
11316 */
11317 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11318 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011319 udelay(200);
11320}
11321
11322static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11323 struct intel_shared_dpll *pll)
11324{
11325 struct drm_device *dev = dev_priv->dev;
11326 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011327
11328 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011329 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011330 if (intel_crtc_to_shared_dpll(crtc) == pll)
11331 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11332 }
11333
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011334 I915_WRITE(PCH_DPLL(pll->id), 0);
11335 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011336 udelay(200);
11337}
11338
Daniel Vetter46edb022013-06-05 13:34:12 +020011339static char *ibx_pch_dpll_names[] = {
11340 "PCH DPLL A",
11341 "PCH DPLL B",
11342};
11343
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011344static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011345{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011346 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011347 int i;
11348
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011349 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011350
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011351 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011352 dev_priv->shared_dplls[i].id = i;
11353 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011354 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011355 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11356 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011357 dev_priv->shared_dplls[i].get_hw_state =
11358 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011359 }
11360}
11361
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011362static void intel_shared_dpll_init(struct drm_device *dev)
11363{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011364 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011365
11366 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
11367 ibx_pch_dpll_init(dev);
11368 else
11369 dev_priv->num_shared_dpll = 0;
11370
11371 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011372}
11373
Matt Roper465c1202014-05-29 08:06:54 -070011374static int
11375intel_primary_plane_disable(struct drm_plane *plane)
11376{
11377 struct drm_device *dev = plane->dev;
11378 struct drm_i915_private *dev_priv = dev->dev_private;
11379 struct intel_plane *intel_plane = to_intel_plane(plane);
11380 struct intel_crtc *intel_crtc;
11381
11382 if (!plane->fb)
11383 return 0;
11384
11385 BUG_ON(!plane->crtc);
11386
11387 intel_crtc = to_intel_crtc(plane->crtc);
11388
11389 /*
11390 * Even though we checked plane->fb above, it's still possible that
11391 * the primary plane has been implicitly disabled because the crtc
11392 * coordinates given weren't visible, or because we detected
11393 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11394 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11395 * In either case, we need to unpin the FB and let the fb pointer get
11396 * updated, but otherwise we don't need to touch the hardware.
11397 */
11398 if (!intel_crtc->primary_enabled)
11399 goto disable_unpin;
11400
11401 intel_crtc_wait_for_pending_flips(plane->crtc);
11402 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11403 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011404disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011405 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011406 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011407 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011408 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011409 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011410 plane->fb = NULL;
11411
11412 return 0;
11413}
11414
11415static int
11416intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11417 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11418 unsigned int crtc_w, unsigned int crtc_h,
11419 uint32_t src_x, uint32_t src_y,
11420 uint32_t src_w, uint32_t src_h)
11421{
11422 struct drm_device *dev = crtc->dev;
11423 struct drm_i915_private *dev_priv = dev->dev_private;
11424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11425 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011426 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11427 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011428 struct drm_rect dest = {
11429 /* integer pixels */
11430 .x1 = crtc_x,
11431 .y1 = crtc_y,
11432 .x2 = crtc_x + crtc_w,
11433 .y2 = crtc_y + crtc_h,
11434 };
11435 struct drm_rect src = {
11436 /* 16.16 fixed point */
11437 .x1 = src_x,
11438 .y1 = src_y,
11439 .x2 = src_x + src_w,
11440 .y2 = src_y + src_h,
11441 };
11442 const struct drm_rect clip = {
11443 /* integer pixels */
11444 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11445 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11446 };
11447 bool visible;
11448 int ret;
11449
11450 ret = drm_plane_helper_check_update(plane, crtc, fb,
11451 &src, &dest, &clip,
11452 DRM_PLANE_HELPER_NO_SCALING,
11453 DRM_PLANE_HELPER_NO_SCALING,
11454 false, true, &visible);
11455
11456 if (ret)
11457 return ret;
11458
11459 /*
11460 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11461 * updating the fb pointer, and returning without touching the
11462 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11463 * turn on the display with all planes setup as desired.
11464 */
11465 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011466 mutex_lock(&dev->struct_mutex);
11467
Matt Roper465c1202014-05-29 08:06:54 -070011468 /*
11469 * If we already called setplane while the crtc was disabled,
11470 * we may have an fb pinned; unpin it.
11471 */
11472 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011473 intel_unpin_fb_obj(old_obj);
11474
11475 i915_gem_track_fb(old_obj, obj,
11476 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011477
11478 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011479 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11480 mutex_unlock(&dev->struct_mutex);
11481
11482 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011483 }
11484
11485 intel_crtc_wait_for_pending_flips(crtc);
11486
11487 /*
11488 * If clipping results in a non-visible primary plane, we'll disable
11489 * the primary plane. Note that this is a bit different than what
11490 * happens if userspace explicitly disables the plane by passing fb=0
11491 * because plane->fb still gets set and pinned.
11492 */
11493 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011494 mutex_lock(&dev->struct_mutex);
11495
Matt Roper465c1202014-05-29 08:06:54 -070011496 /*
11497 * Try to pin the new fb first so that we can bail out if we
11498 * fail.
11499 */
11500 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011501 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011502 if (ret) {
11503 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011504 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011505 }
Matt Roper465c1202014-05-29 08:06:54 -070011506 }
11507
Daniel Vettera071fa02014-06-18 23:28:09 +020011508 i915_gem_track_fb(old_obj, obj,
11509 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11510
Matt Roper465c1202014-05-29 08:06:54 -070011511 if (intel_crtc->primary_enabled)
11512 intel_disable_primary_hw_plane(dev_priv,
11513 intel_plane->plane,
11514 intel_plane->pipe);
11515
11516
11517 if (plane->fb != fb)
11518 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011519 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011520
Matt Roper4c345742014-07-09 16:22:10 -070011521 mutex_unlock(&dev->struct_mutex);
11522
Matt Roper465c1202014-05-29 08:06:54 -070011523 return 0;
11524 }
11525
11526 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11527 if (ret)
11528 return ret;
11529
11530 if (!intel_crtc->primary_enabled)
11531 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11532 intel_crtc->pipe);
11533
11534 return 0;
11535}
11536
Matt Roper3d7d6512014-06-10 08:28:13 -070011537/* Common destruction function for both primary and cursor planes */
11538static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011539{
11540 struct intel_plane *intel_plane = to_intel_plane(plane);
11541 drm_plane_cleanup(plane);
11542 kfree(intel_plane);
11543}
11544
11545static const struct drm_plane_funcs intel_primary_plane_funcs = {
11546 .update_plane = intel_primary_plane_setplane,
11547 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011548 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011549};
11550
11551static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11552 int pipe)
11553{
11554 struct intel_plane *primary;
11555 const uint32_t *intel_primary_formats;
11556 int num_formats;
11557
11558 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11559 if (primary == NULL)
11560 return NULL;
11561
11562 primary->can_scale = false;
11563 primary->max_downscale = 1;
11564 primary->pipe = pipe;
11565 primary->plane = pipe;
11566 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11567 primary->plane = !pipe;
11568
11569 if (INTEL_INFO(dev)->gen <= 3) {
11570 intel_primary_formats = intel_primary_formats_gen2;
11571 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11572 } else {
11573 intel_primary_formats = intel_primary_formats_gen4;
11574 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11575 }
11576
11577 drm_universal_plane_init(dev, &primary->base, 0,
11578 &intel_primary_plane_funcs,
11579 intel_primary_formats, num_formats,
11580 DRM_PLANE_TYPE_PRIMARY);
11581 return &primary->base;
11582}
11583
Matt Roper3d7d6512014-06-10 08:28:13 -070011584static int
11585intel_cursor_plane_disable(struct drm_plane *plane)
11586{
11587 if (!plane->fb)
11588 return 0;
11589
11590 BUG_ON(!plane->crtc);
11591
11592 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11593}
11594
11595static int
11596intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11597 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11598 unsigned int crtc_w, unsigned int crtc_h,
11599 uint32_t src_x, uint32_t src_y,
11600 uint32_t src_w, uint32_t src_h)
11601{
11602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11603 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11604 struct drm_i915_gem_object *obj = intel_fb->obj;
11605 struct drm_rect dest = {
11606 /* integer pixels */
11607 .x1 = crtc_x,
11608 .y1 = crtc_y,
11609 .x2 = crtc_x + crtc_w,
11610 .y2 = crtc_y + crtc_h,
11611 };
11612 struct drm_rect src = {
11613 /* 16.16 fixed point */
11614 .x1 = src_x,
11615 .y1 = src_y,
11616 .x2 = src_x + src_w,
11617 .y2 = src_y + src_h,
11618 };
11619 const struct drm_rect clip = {
11620 /* integer pixels */
11621 .x2 = intel_crtc->config.pipe_src_w,
11622 .y2 = intel_crtc->config.pipe_src_h,
11623 };
11624 bool visible;
11625 int ret;
11626
11627 ret = drm_plane_helper_check_update(plane, crtc, fb,
11628 &src, &dest, &clip,
11629 DRM_PLANE_HELPER_NO_SCALING,
11630 DRM_PLANE_HELPER_NO_SCALING,
11631 true, true, &visible);
11632 if (ret)
11633 return ret;
11634
11635 crtc->cursor_x = crtc_x;
11636 crtc->cursor_y = crtc_y;
11637 if (fb != crtc->cursor->fb) {
11638 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11639 } else {
11640 intel_crtc_update_cursor(crtc, visible);
11641 return 0;
11642 }
11643}
11644static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11645 .update_plane = intel_cursor_plane_update,
11646 .disable_plane = intel_cursor_plane_disable,
11647 .destroy = intel_plane_destroy,
11648};
11649
11650static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11651 int pipe)
11652{
11653 struct intel_plane *cursor;
11654
11655 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11656 if (cursor == NULL)
11657 return NULL;
11658
11659 cursor->can_scale = false;
11660 cursor->max_downscale = 1;
11661 cursor->pipe = pipe;
11662 cursor->plane = pipe;
11663
11664 drm_universal_plane_init(dev, &cursor->base, 0,
11665 &intel_cursor_plane_funcs,
11666 intel_cursor_formats,
11667 ARRAY_SIZE(intel_cursor_formats),
11668 DRM_PLANE_TYPE_CURSOR);
11669 return &cursor->base;
11670}
11671
Hannes Ederb358d0a2008-12-18 21:18:47 +010011672static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011673{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011675 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011676 struct drm_plane *primary = NULL;
11677 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011678 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011679
Daniel Vetter955382f2013-09-19 14:05:45 +020011680 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011681 if (intel_crtc == NULL)
11682 return;
11683
Matt Roper465c1202014-05-29 08:06:54 -070011684 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011685 if (!primary)
11686 goto fail;
11687
11688 cursor = intel_cursor_plane_create(dev, pipe);
11689 if (!cursor)
11690 goto fail;
11691
Matt Roper465c1202014-05-29 08:06:54 -070011692 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011693 cursor, &intel_crtc_funcs);
11694 if (ret)
11695 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011696
11697 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011698 for (i = 0; i < 256; i++) {
11699 intel_crtc->lut_r[i] = i;
11700 intel_crtc->lut_g[i] = i;
11701 intel_crtc->lut_b[i] = i;
11702 }
11703
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011704 /*
11705 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011706 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011707 */
Jesse Barnes80824002009-09-10 15:28:06 -070011708 intel_crtc->pipe = pipe;
11709 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011710 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011711 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011712 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011713 }
11714
Chris Wilson4b0e3332014-05-30 16:35:26 +030011715 intel_crtc->cursor_base = ~0;
11716 intel_crtc->cursor_cntl = ~0;
11717
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011718 init_waitqueue_head(&intel_crtc->vbl_wait);
11719
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011720 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11721 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11722 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11723 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11724
Jesse Barnes79e53942008-11-07 14:24:08 -080011725 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011726
11727 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011728 return;
11729
11730fail:
11731 if (primary)
11732 drm_plane_cleanup(primary);
11733 if (cursor)
11734 drm_plane_cleanup(cursor);
11735 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011736}
11737
Jesse Barnes752aa882013-10-31 18:55:49 +020011738enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11739{
11740 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011741 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011742
Rob Clark51fd3712013-11-19 12:10:12 -050011743 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011744
11745 if (!encoder)
11746 return INVALID_PIPE;
11747
11748 return to_intel_crtc(encoder->crtc)->pipe;
11749}
11750
Carl Worth08d7b3d2009-04-29 14:43:54 -070011751int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011752 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011753{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011754 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011755 struct drm_mode_object *drmmode_obj;
11756 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011757
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011758 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11759 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011760
Daniel Vetterc05422d2009-08-11 16:05:30 +020011761 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
11762 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011763
Daniel Vetterc05422d2009-08-11 16:05:30 +020011764 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011765 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011766 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011767 }
11768
Daniel Vetterc05422d2009-08-11 16:05:30 +020011769 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
11770 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011771
Daniel Vetterc05422d2009-08-11 16:05:30 +020011772 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011773}
11774
Daniel Vetter66a92782012-07-12 20:08:18 +020011775static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011776{
Daniel Vetter66a92782012-07-12 20:08:18 +020011777 struct drm_device *dev = encoder->base.dev;
11778 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011779 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011780 int entry = 0;
11781
Daniel Vetter66a92782012-07-12 20:08:18 +020011782 list_for_each_entry(source_encoder,
11783 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011784 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011785 index_mask |= (1 << entry);
11786
Jesse Barnes79e53942008-11-07 14:24:08 -080011787 entry++;
11788 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011789
Jesse Barnes79e53942008-11-07 14:24:08 -080011790 return index_mask;
11791}
11792
Chris Wilson4d302442010-12-14 19:21:29 +000011793static bool has_edp_a(struct drm_device *dev)
11794{
11795 struct drm_i915_private *dev_priv = dev->dev_private;
11796
11797 if (!IS_MOBILE(dev))
11798 return false;
11799
11800 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11801 return false;
11802
Damien Lespiaue3589902014-02-07 19:12:50 +000011803 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011804 return false;
11805
11806 return true;
11807}
11808
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011809const char *intel_output_name(int output)
11810{
11811 static const char *names[] = {
11812 [INTEL_OUTPUT_UNUSED] = "Unused",
11813 [INTEL_OUTPUT_ANALOG] = "Analog",
11814 [INTEL_OUTPUT_DVO] = "DVO",
11815 [INTEL_OUTPUT_SDVO] = "SDVO",
11816 [INTEL_OUTPUT_LVDS] = "LVDS",
11817 [INTEL_OUTPUT_TVOUT] = "TV",
11818 [INTEL_OUTPUT_HDMI] = "HDMI",
11819 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11820 [INTEL_OUTPUT_EDP] = "eDP",
11821 [INTEL_OUTPUT_DSI] = "DSI",
11822 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11823 };
11824
11825 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11826 return "Invalid";
11827
11828 return names[output];
11829}
11830
Jesse Barnes84b4e042014-06-25 08:24:29 -070011831static bool intel_crt_present(struct drm_device *dev)
11832{
11833 struct drm_i915_private *dev_priv = dev->dev_private;
11834
11835 if (IS_ULT(dev))
11836 return false;
11837
11838 if (IS_CHERRYVIEW(dev))
11839 return false;
11840
11841 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11842 return false;
11843
11844 return true;
11845}
11846
Jesse Barnes79e53942008-11-07 14:24:08 -080011847static void intel_setup_outputs(struct drm_device *dev)
11848{
Eric Anholt725e30a2009-01-22 13:01:02 -080011849 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011850 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011851 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011852
Daniel Vetterc9093352013-06-06 22:22:47 +020011853 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011854
Jesse Barnes84b4e042014-06-25 08:24:29 -070011855 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011856 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011857
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011858 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011859 int found;
11860
11861 /* Haswell uses DDI functions to detect digital outputs */
11862 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11863 /* DDI A only supports eDP */
11864 if (found)
11865 intel_ddi_init(dev, PORT_A);
11866
11867 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11868 * register */
11869 found = I915_READ(SFUSE_STRAP);
11870
11871 if (found & SFUSE_STRAP_DDIB_DETECTED)
11872 intel_ddi_init(dev, PORT_B);
11873 if (found & SFUSE_STRAP_DDIC_DETECTED)
11874 intel_ddi_init(dev, PORT_C);
11875 if (found & SFUSE_STRAP_DDID_DETECTED)
11876 intel_ddi_init(dev, PORT_D);
11877 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011878 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011879 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011880
11881 if (has_edp_a(dev))
11882 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011883
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011884 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011885 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011886 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011887 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011888 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011889 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011890 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011891 }
11892
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011893 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011894 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011895
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011896 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011897 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011898
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011899 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011900 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011901
Daniel Vetter270b3042012-10-27 15:52:05 +020011902 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011903 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011904 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011905 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11906 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11907 PORT_B);
11908 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11909 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11910 }
11911
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011912 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11913 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11914 PORT_C);
11915 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011916 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011917 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011918
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011919 if (IS_CHERRYVIEW(dev)) {
11920 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11921 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11922 PORT_D);
11923 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11924 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11925 }
11926 }
11927
Jani Nikula3cfca972013-08-27 15:12:26 +030011928 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011929 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011930 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011931
Paulo Zanonie2debe92013-02-18 19:00:27 -030011932 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011933 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011934 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011935 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11936 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011937 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011938 }
Ma Ling27185ae2009-08-24 13:50:23 +080011939
Imre Deake7281ea2013-05-08 13:14:08 +030011940 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011941 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011942 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011943
11944 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011945
Paulo Zanonie2debe92013-02-18 19:00:27 -030011946 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011947 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011948 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011949 }
Ma Ling27185ae2009-08-24 13:50:23 +080011950
Paulo Zanonie2debe92013-02-18 19:00:27 -030011951 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011952
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011953 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11954 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011955 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011956 }
Imre Deake7281ea2013-05-08 13:14:08 +030011957 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011958 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011959 }
Ma Ling27185ae2009-08-24 13:50:23 +080011960
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011961 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011962 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011963 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011964 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011965 intel_dvo_init(dev);
11966
Zhenyu Wang103a1962009-11-27 11:44:36 +080011967 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011968 intel_tv_init(dev);
11969
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070011970 intel_edp_psr_init(dev);
11971
Chris Wilson4ef69c72010-09-09 15:14:28 +010011972 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11973 encoder->base.possible_crtcs = encoder->crtc_mask;
11974 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011975 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011976 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011977
Paulo Zanonidde86e22012-12-01 12:04:25 -020011978 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011979
11980 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011981}
11982
11983static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11984{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011985 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080011986 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011987
Daniel Vetteref2d6332014-02-10 18:00:38 +010011988 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011989 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010011990 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011991 drm_gem_object_unreference(&intel_fb->obj->base);
11992 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011993 kfree(intel_fb);
11994}
11995
11996static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011997 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011998 unsigned int *handle)
11999{
12000 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012001 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012002
Chris Wilson05394f32010-11-08 19:18:58 +000012003 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012004}
12005
12006static const struct drm_framebuffer_funcs intel_fb_funcs = {
12007 .destroy = intel_user_framebuffer_destroy,
12008 .create_handle = intel_user_framebuffer_create_handle,
12009};
12010
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012011static int intel_framebuffer_init(struct drm_device *dev,
12012 struct intel_framebuffer *intel_fb,
12013 struct drm_mode_fb_cmd2 *mode_cmd,
12014 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012015{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012016 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012017 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012018 int ret;
12019
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012020 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12021
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012022 if (obj->tiling_mode == I915_TILING_Y) {
12023 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012024 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012025 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012026
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012027 if (mode_cmd->pitches[0] & 63) {
12028 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12029 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012030 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012031 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012032
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012033 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12034 pitch_limit = 32*1024;
12035 } else if (INTEL_INFO(dev)->gen >= 4) {
12036 if (obj->tiling_mode)
12037 pitch_limit = 16*1024;
12038 else
12039 pitch_limit = 32*1024;
12040 } else if (INTEL_INFO(dev)->gen >= 3) {
12041 if (obj->tiling_mode)
12042 pitch_limit = 8*1024;
12043 else
12044 pitch_limit = 16*1024;
12045 } else
12046 /* XXX DSPC is limited to 4k tiled */
12047 pitch_limit = 8*1024;
12048
12049 if (mode_cmd->pitches[0] > pitch_limit) {
12050 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12051 obj->tiling_mode ? "tiled" : "linear",
12052 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012053 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012054 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012055
12056 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012057 mode_cmd->pitches[0] != obj->stride) {
12058 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12059 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012060 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012061 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012062
Ville Syrjälä57779d02012-10-31 17:50:14 +020012063 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012064 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012065 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012066 case DRM_FORMAT_RGB565:
12067 case DRM_FORMAT_XRGB8888:
12068 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012069 break;
12070 case DRM_FORMAT_XRGB1555:
12071 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012072 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012073 DRM_DEBUG("unsupported pixel format: %s\n",
12074 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012075 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012076 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012077 break;
12078 case DRM_FORMAT_XBGR8888:
12079 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012080 case DRM_FORMAT_XRGB2101010:
12081 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012082 case DRM_FORMAT_XBGR2101010:
12083 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012084 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012085 DRM_DEBUG("unsupported pixel format: %s\n",
12086 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012087 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012088 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012089 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012090 case DRM_FORMAT_YUYV:
12091 case DRM_FORMAT_UYVY:
12092 case DRM_FORMAT_YVYU:
12093 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012094 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012095 DRM_DEBUG("unsupported pixel format: %s\n",
12096 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012097 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012098 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012099 break;
12100 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012101 DRM_DEBUG("unsupported pixel format: %s\n",
12102 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012103 return -EINVAL;
12104 }
12105
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012106 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12107 if (mode_cmd->offsets[0] != 0)
12108 return -EINVAL;
12109
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012110 aligned_height = intel_align_height(dev, mode_cmd->height,
12111 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012112 /* FIXME drm helper for size checks (especially planar formats)? */
12113 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12114 return -EINVAL;
12115
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012116 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12117 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012118 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012119
Jesse Barnes79e53942008-11-07 14:24:08 -080012120 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12121 if (ret) {
12122 DRM_ERROR("framebuffer init failed %d\n", ret);
12123 return ret;
12124 }
12125
Jesse Barnes79e53942008-11-07 14:24:08 -080012126 return 0;
12127}
12128
Jesse Barnes79e53942008-11-07 14:24:08 -080012129static struct drm_framebuffer *
12130intel_user_framebuffer_create(struct drm_device *dev,
12131 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012132 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012133{
Chris Wilson05394f32010-11-08 19:18:58 +000012134 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012135
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012136 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12137 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012138 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012139 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012140
Chris Wilsond2dff872011-04-19 08:36:26 +010012141 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012142}
12143
Daniel Vetter4520f532013-10-09 09:18:51 +020012144#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012145static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012146{
12147}
12148#endif
12149
Jesse Barnes79e53942008-11-07 14:24:08 -080012150static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012151 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012152 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012153};
12154
Jesse Barnese70236a2009-09-21 10:42:27 -070012155/* Set up chip specific display functions */
12156static void intel_init_display(struct drm_device *dev)
12157{
12158 struct drm_i915_private *dev_priv = dev->dev_private;
12159
Daniel Vetteree9300b2013-06-03 22:40:22 +020012160 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12161 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012162 else if (IS_CHERRYVIEW(dev))
12163 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012164 else if (IS_VALLEYVIEW(dev))
12165 dev_priv->display.find_dpll = vlv_find_best_dpll;
12166 else if (IS_PINEVIEW(dev))
12167 dev_priv->display.find_dpll = pnv_find_best_dpll;
12168 else
12169 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12170
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012171 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012172 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012173 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012174 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012175 dev_priv->display.crtc_enable = haswell_crtc_enable;
12176 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012177 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012178 dev_priv->display.update_primary_plane =
12179 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012180 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012181 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012182 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012183 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012184 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12185 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012186 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012187 dev_priv->display.update_primary_plane =
12188 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012189 } else if (IS_VALLEYVIEW(dev)) {
12190 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012191 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012192 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12193 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12194 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12195 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012196 dev_priv->display.update_primary_plane =
12197 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012198 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012199 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012200 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012201 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012202 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12203 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012204 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012205 dev_priv->display.update_primary_plane =
12206 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012207 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012208
Jesse Barnese70236a2009-09-21 10:42:27 -070012209 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012210 if (IS_VALLEYVIEW(dev))
12211 dev_priv->display.get_display_clock_speed =
12212 valleyview_get_display_clock_speed;
12213 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012214 dev_priv->display.get_display_clock_speed =
12215 i945_get_display_clock_speed;
12216 else if (IS_I915G(dev))
12217 dev_priv->display.get_display_clock_speed =
12218 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012219 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012220 dev_priv->display.get_display_clock_speed =
12221 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012222 else if (IS_PINEVIEW(dev))
12223 dev_priv->display.get_display_clock_speed =
12224 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012225 else if (IS_I915GM(dev))
12226 dev_priv->display.get_display_clock_speed =
12227 i915gm_get_display_clock_speed;
12228 else if (IS_I865G(dev))
12229 dev_priv->display.get_display_clock_speed =
12230 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012231 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012232 dev_priv->display.get_display_clock_speed =
12233 i855_get_display_clock_speed;
12234 else /* 852, 830 */
12235 dev_priv->display.get_display_clock_speed =
12236 i830_get_display_clock_speed;
12237
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012238 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012239 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012240 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012241 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012242 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012243 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012244 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012245 dev_priv->display.modeset_global_resources =
12246 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012247 } else if (IS_IVYBRIDGE(dev)) {
12248 /* FIXME: detect B0+ stepping and use auto training */
12249 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012250 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012251 dev_priv->display.modeset_global_resources =
12252 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012253 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012254 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012255 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012256 dev_priv->display.modeset_global_resources =
12257 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012258 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012259 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012260 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012261 } else if (IS_VALLEYVIEW(dev)) {
12262 dev_priv->display.modeset_global_resources =
12263 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012264 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012265 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012266
12267 /* Default just returns -ENODEV to indicate unsupported */
12268 dev_priv->display.queue_flip = intel_default_queue_flip;
12269
12270 switch (INTEL_INFO(dev)->gen) {
12271 case 2:
12272 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12273 break;
12274
12275 case 3:
12276 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12277 break;
12278
12279 case 4:
12280 case 5:
12281 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12282 break;
12283
12284 case 6:
12285 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12286 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012287 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012288 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012289 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12290 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012291 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012292
12293 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012294}
12295
Jesse Barnesb690e962010-07-19 13:53:12 -070012296/*
12297 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12298 * resume, or other times. This quirk makes sure that's the case for
12299 * affected systems.
12300 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012301static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012302{
12303 struct drm_i915_private *dev_priv = dev->dev_private;
12304
12305 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012306 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012307}
12308
Keith Packard435793d2011-07-12 14:56:22 -070012309/*
12310 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12311 */
12312static void quirk_ssc_force_disable(struct drm_device *dev)
12313{
12314 struct drm_i915_private *dev_priv = dev->dev_private;
12315 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012316 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012317}
12318
Carsten Emde4dca20e2012-03-15 15:56:26 +010012319/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012320 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12321 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012322 */
12323static void quirk_invert_brightness(struct drm_device *dev)
12324{
12325 struct drm_i915_private *dev_priv = dev->dev_private;
12326 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012327 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012328}
12329
12330struct intel_quirk {
12331 int device;
12332 int subsystem_vendor;
12333 int subsystem_device;
12334 void (*hook)(struct drm_device *dev);
12335};
12336
Egbert Eich5f85f1762012-10-14 15:46:38 +020012337/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12338struct intel_dmi_quirk {
12339 void (*hook)(struct drm_device *dev);
12340 const struct dmi_system_id (*dmi_id_list)[];
12341};
12342
12343static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12344{
12345 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12346 return 1;
12347}
12348
12349static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12350 {
12351 .dmi_id_list = &(const struct dmi_system_id[]) {
12352 {
12353 .callback = intel_dmi_reverse_brightness,
12354 .ident = "NCR Corporation",
12355 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12356 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12357 },
12358 },
12359 { } /* terminating entry */
12360 },
12361 .hook = quirk_invert_brightness,
12362 },
12363};
12364
Ben Widawskyc43b5632012-04-16 14:07:40 -070012365static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012366 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012367 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012368
Jesse Barnesb690e962010-07-19 13:53:12 -070012369 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12370 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12371
Jesse Barnesb690e962010-07-19 13:53:12 -070012372 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12373 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12374
Keith Packard435793d2011-07-12 14:56:22 -070012375 /* Lenovo U160 cannot use SSC on LVDS */
12376 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012377
12378 /* Sony Vaio Y cannot use SSC on LVDS */
12379 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012380
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012381 /* Acer Aspire 5734Z must invert backlight brightness */
12382 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12383
12384 /* Acer/eMachines G725 */
12385 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12386
12387 /* Acer/eMachines e725 */
12388 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12389
12390 /* Acer/Packard Bell NCL20 */
12391 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12392
12393 /* Acer Aspire 4736Z */
12394 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012395
12396 /* Acer Aspire 5336 */
12397 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012398};
12399
12400static void intel_init_quirks(struct drm_device *dev)
12401{
12402 struct pci_dev *d = dev->pdev;
12403 int i;
12404
12405 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12406 struct intel_quirk *q = &intel_quirks[i];
12407
12408 if (d->device == q->device &&
12409 (d->subsystem_vendor == q->subsystem_vendor ||
12410 q->subsystem_vendor == PCI_ANY_ID) &&
12411 (d->subsystem_device == q->subsystem_device ||
12412 q->subsystem_device == PCI_ANY_ID))
12413 q->hook(dev);
12414 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012415 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12416 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12417 intel_dmi_quirks[i].hook(dev);
12418 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012419}
12420
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012421/* Disable the VGA plane that we never use */
12422static void i915_disable_vga(struct drm_device *dev)
12423{
12424 struct drm_i915_private *dev_priv = dev->dev_private;
12425 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012426 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012427
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012428 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012429 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012430 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012431 sr1 = inb(VGA_SR_DATA);
12432 outb(sr1 | 1<<5, VGA_SR_DATA);
12433 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12434 udelay(300);
12435
12436 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12437 POSTING_READ(vga_reg);
12438}
12439
Daniel Vetterf8175862012-04-10 15:50:11 +020012440void intel_modeset_init_hw(struct drm_device *dev)
12441{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012442 intel_prepare_ddi(dev);
12443
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012444 if (IS_VALLEYVIEW(dev))
12445 vlv_update_cdclk(dev);
12446
Daniel Vetterf8175862012-04-10 15:50:11 +020012447 intel_init_clock_gating(dev);
12448
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012449 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012450
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012451 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012452}
12453
Imre Deak7d708ee2013-04-17 14:04:50 +030012454void intel_modeset_suspend_hw(struct drm_device *dev)
12455{
12456 intel_suspend_hw(dev);
12457}
12458
Jesse Barnes79e53942008-11-07 14:24:08 -080012459void intel_modeset_init(struct drm_device *dev)
12460{
Jesse Barnes652c3932009-08-17 13:31:43 -070012461 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012462 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012463 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012464 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012465
12466 drm_mode_config_init(dev);
12467
12468 dev->mode_config.min_width = 0;
12469 dev->mode_config.min_height = 0;
12470
Dave Airlie019d96c2011-09-29 16:20:42 +010012471 dev->mode_config.preferred_depth = 24;
12472 dev->mode_config.prefer_shadow = 1;
12473
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012474 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012475
Jesse Barnesb690e962010-07-19 13:53:12 -070012476 intel_init_quirks(dev);
12477
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012478 intel_init_pm(dev);
12479
Ben Widawskye3c74752013-04-05 13:12:39 -070012480 if (INTEL_INFO(dev)->num_pipes == 0)
12481 return;
12482
Jesse Barnese70236a2009-09-21 10:42:27 -070012483 intel_init_display(dev);
12484
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012485 if (IS_GEN2(dev)) {
12486 dev->mode_config.max_width = 2048;
12487 dev->mode_config.max_height = 2048;
12488 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012489 dev->mode_config.max_width = 4096;
12490 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012491 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012492 dev->mode_config.max_width = 8192;
12493 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012494 }
Damien Lespiau068be562014-03-28 14:17:49 +000012495
12496 if (IS_GEN2(dev)) {
12497 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12498 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12499 } else {
12500 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12501 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12502 }
12503
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012504 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012505
Zhao Yakui28c97732009-10-09 11:39:41 +080012506 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012507 INTEL_INFO(dev)->num_pipes,
12508 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012509
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012510 for_each_pipe(pipe) {
12511 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012512 for_each_sprite(pipe, sprite) {
12513 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012514 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012515 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012516 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012517 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012518 }
12519
Jesse Barnesf42bb702013-12-16 16:34:23 -080012520 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012521 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012522
Paulo Zanoni79f689a2012-10-05 12:05:52 -030012523 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012524 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012525
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012526 /* Just disable it once at startup */
12527 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012528 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012529
12530 /* Just in case the BIOS is doing something questionable. */
12531 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012532
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012533 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012534 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012535 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012536
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012537 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012538 if (!crtc->active)
12539 continue;
12540
Jesse Barnes46f297f2014-03-07 08:57:48 -080012541 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012542 * Note that reserving the BIOS fb up front prevents us
12543 * from stuffing other stolen allocations like the ring
12544 * on top. This prevents some ugliness at boot time, and
12545 * can even allow for smooth boot transitions if the BIOS
12546 * fb is large enough for the active pipe configuration.
12547 */
12548 if (dev_priv->display.get_plane_config) {
12549 dev_priv->display.get_plane_config(crtc,
12550 &crtc->plane_config);
12551 /*
12552 * If the fb is shared between multiple heads, we'll
12553 * just get the first one.
12554 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012555 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012556 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012557 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012558}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012559
Daniel Vetter7fad7982012-07-04 17:51:47 +020012560static void intel_enable_pipe_a(struct drm_device *dev)
12561{
12562 struct intel_connector *connector;
12563 struct drm_connector *crt = NULL;
12564 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012565 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012566
12567 /* We can't just switch on the pipe A, we need to set things up with a
12568 * proper mode and output configuration. As a gross hack, enable pipe A
12569 * by enabling the load detect pipe once. */
12570 list_for_each_entry(connector,
12571 &dev->mode_config.connector_list,
12572 base.head) {
12573 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12574 crt = &connector->base;
12575 break;
12576 }
12577 }
12578
12579 if (!crt)
12580 return;
12581
Rob Clark51fd3712013-11-19 12:10:12 -050012582 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12583 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012584
12585
12586}
12587
Daniel Vetterfa555832012-10-10 23:14:00 +020012588static bool
12589intel_check_plane_mapping(struct intel_crtc *crtc)
12590{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012591 struct drm_device *dev = crtc->base.dev;
12592 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012593 u32 reg, val;
12594
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012595 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012596 return true;
12597
12598 reg = DSPCNTR(!crtc->plane);
12599 val = I915_READ(reg);
12600
12601 if ((val & DISPLAY_PLANE_ENABLE) &&
12602 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12603 return false;
12604
12605 return true;
12606}
12607
Daniel Vetter24929352012-07-02 20:28:59 +020012608static void intel_sanitize_crtc(struct intel_crtc *crtc)
12609{
12610 struct drm_device *dev = crtc->base.dev;
12611 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012612 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012613
Daniel Vetter24929352012-07-02 20:28:59 +020012614 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012615 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012616 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12617
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012618 /* restore vblank interrupts to correct state */
12619 if (crtc->active)
12620 drm_vblank_on(dev, crtc->pipe);
12621 else
12622 drm_vblank_off(dev, crtc->pipe);
12623
Daniel Vetter24929352012-07-02 20:28:59 +020012624 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012625 * disable the crtc (and hence change the state) if it is wrong. Note
12626 * that gen4+ has a fixed plane -> pipe mapping. */
12627 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012628 struct intel_connector *connector;
12629 bool plane;
12630
Daniel Vetter24929352012-07-02 20:28:59 +020012631 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12632 crtc->base.base.id);
12633
12634 /* Pipe has the wrong plane attached and the plane is active.
12635 * Temporarily change the plane mapping and disable everything
12636 * ... */
12637 plane = crtc->plane;
12638 crtc->plane = !plane;
12639 dev_priv->display.crtc_disable(&crtc->base);
12640 crtc->plane = plane;
12641
12642 /* ... and break all links. */
12643 list_for_each_entry(connector, &dev->mode_config.connector_list,
12644 base.head) {
12645 if (connector->encoder->base.crtc != &crtc->base)
12646 continue;
12647
Egbert Eich7f1950f2014-04-25 10:56:22 +020012648 connector->base.dpms = DRM_MODE_DPMS_OFF;
12649 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012650 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012651 /* multiple connectors may have the same encoder:
12652 * handle them and break crtc link separately */
12653 list_for_each_entry(connector, &dev->mode_config.connector_list,
12654 base.head)
12655 if (connector->encoder->base.crtc == &crtc->base) {
12656 connector->encoder->base.crtc = NULL;
12657 connector->encoder->connectors_active = false;
12658 }
Daniel Vetter24929352012-07-02 20:28:59 +020012659
12660 WARN_ON(crtc->active);
12661 crtc->base.enabled = false;
12662 }
Daniel Vetter24929352012-07-02 20:28:59 +020012663
Daniel Vetter7fad7982012-07-04 17:51:47 +020012664 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12665 crtc->pipe == PIPE_A && !crtc->active) {
12666 /* BIOS forgot to enable pipe A, this mostly happens after
12667 * resume. Force-enable the pipe to fix this, the update_dpms
12668 * call below we restore the pipe to the right state, but leave
12669 * the required bits on. */
12670 intel_enable_pipe_a(dev);
12671 }
12672
Daniel Vetter24929352012-07-02 20:28:59 +020012673 /* Adjust the state of the output pipe according to whether we
12674 * have active connectors/encoders. */
12675 intel_crtc_update_dpms(&crtc->base);
12676
12677 if (crtc->active != crtc->base.enabled) {
12678 struct intel_encoder *encoder;
12679
12680 /* This can happen either due to bugs in the get_hw_state
12681 * functions or because the pipe is force-enabled due to the
12682 * pipe A quirk. */
12683 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12684 crtc->base.base.id,
12685 crtc->base.enabled ? "enabled" : "disabled",
12686 crtc->active ? "enabled" : "disabled");
12687
12688 crtc->base.enabled = crtc->active;
12689
12690 /* Because we only establish the connector -> encoder ->
12691 * crtc links if something is active, this means the
12692 * crtc is now deactivated. Break the links. connector
12693 * -> encoder links are only establish when things are
12694 * actually up, hence no need to break them. */
12695 WARN_ON(crtc->active);
12696
12697 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12698 WARN_ON(encoder->connectors_active);
12699 encoder->base.crtc = NULL;
12700 }
12701 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012702
12703 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012704 /*
12705 * We start out with underrun reporting disabled to avoid races.
12706 * For correct bookkeeping mark this on active crtcs.
12707 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012708 * Also on gmch platforms we dont have any hardware bits to
12709 * disable the underrun reporting. Which means we need to start
12710 * out with underrun reporting disabled also on inactive pipes,
12711 * since otherwise we'll complain about the garbage we read when
12712 * e.g. coming up after runtime pm.
12713 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012714 * No protection against concurrent access is required - at
12715 * worst a fifo underrun happens which also sets this to false.
12716 */
12717 crtc->cpu_fifo_underrun_disabled = true;
12718 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012719
12720 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012721 }
Daniel Vetter24929352012-07-02 20:28:59 +020012722}
12723
12724static void intel_sanitize_encoder(struct intel_encoder *encoder)
12725{
12726 struct intel_connector *connector;
12727 struct drm_device *dev = encoder->base.dev;
12728
12729 /* We need to check both for a crtc link (meaning that the
12730 * encoder is active and trying to read from a pipe) and the
12731 * pipe itself being active. */
12732 bool has_active_crtc = encoder->base.crtc &&
12733 to_intel_crtc(encoder->base.crtc)->active;
12734
12735 if (encoder->connectors_active && !has_active_crtc) {
12736 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12737 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012738 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012739
12740 /* Connector is active, but has no active pipe. This is
12741 * fallout from our resume register restoring. Disable
12742 * the encoder manually again. */
12743 if (encoder->base.crtc) {
12744 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12745 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012746 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012747 encoder->disable(encoder);
12748 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012749 encoder->base.crtc = NULL;
12750 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012751
12752 /* Inconsistent output/port/pipe state happens presumably due to
12753 * a bug in one of the get_hw_state functions. Or someplace else
12754 * in our code, like the register restore mess on resume. Clamp
12755 * things to off as a safer default. */
12756 list_for_each_entry(connector,
12757 &dev->mode_config.connector_list,
12758 base.head) {
12759 if (connector->encoder != encoder)
12760 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012761 connector->base.dpms = DRM_MODE_DPMS_OFF;
12762 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012763 }
12764 }
12765 /* Enabled encoders without active connectors will be fixed in
12766 * the crtc fixup. */
12767}
12768
Imre Deak04098752014-02-18 00:02:16 +020012769void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012770{
12771 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012772 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012773
Imre Deak04098752014-02-18 00:02:16 +020012774 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12775 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12776 i915_disable_vga(dev);
12777 }
12778}
12779
12780void i915_redisable_vga(struct drm_device *dev)
12781{
12782 struct drm_i915_private *dev_priv = dev->dev_private;
12783
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012784 /* This function can be called both from intel_modeset_setup_hw_state or
12785 * at a very early point in our resume sequence, where the power well
12786 * structures are not yet restored. Since this function is at a very
12787 * paranoid "someone might have enabled VGA while we were not looking"
12788 * level, just check if the power well is enabled instead of trying to
12789 * follow the "don't touch the power well if we don't need it" policy
12790 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012791 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012792 return;
12793
Imre Deak04098752014-02-18 00:02:16 +020012794 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012795}
12796
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012797static bool primary_get_hw_state(struct intel_crtc *crtc)
12798{
12799 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12800
12801 if (!crtc->active)
12802 return false;
12803
12804 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12805}
12806
Daniel Vetter30e984d2013-06-05 13:34:17 +020012807static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012808{
12809 struct drm_i915_private *dev_priv = dev->dev_private;
12810 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012811 struct intel_crtc *crtc;
12812 struct intel_encoder *encoder;
12813 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012814 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012815
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012816 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012817 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012818
Daniel Vetter99535992014-04-13 12:00:33 +020012819 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12820
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012821 crtc->active = dev_priv->display.get_pipe_config(crtc,
12822 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012823
12824 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012825 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012826
12827 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12828 crtc->base.base.id,
12829 crtc->active ? "enabled" : "disabled");
12830 }
12831
Daniel Vetter53589012013-06-05 13:34:16 +020012832 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012833 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012834 intel_ddi_setup_hw_pll_state(dev);
12835
Daniel Vetter53589012013-06-05 13:34:16 +020012836 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12837 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12838
12839 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12840 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012841 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012842 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12843 pll->active++;
12844 }
12845 pll->refcount = pll->active;
12846
Daniel Vetter35c95372013-07-17 06:55:04 +020012847 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12848 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020012849 }
12850
Daniel Vetter24929352012-07-02 20:28:59 +020012851 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12852 base.head) {
12853 pipe = 0;
12854
12855 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012856 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12857 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012858 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012859 } else {
12860 encoder->base.crtc = NULL;
12861 }
12862
12863 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012864 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012865 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012866 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012867 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012868 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012869 }
12870
12871 list_for_each_entry(connector, &dev->mode_config.connector_list,
12872 base.head) {
12873 if (connector->get_hw_state(connector)) {
12874 connector->base.dpms = DRM_MODE_DPMS_ON;
12875 connector->encoder->connectors_active = true;
12876 connector->base.encoder = &connector->encoder->base;
12877 } else {
12878 connector->base.dpms = DRM_MODE_DPMS_OFF;
12879 connector->base.encoder = NULL;
12880 }
12881 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12882 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012883 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012884 connector->base.encoder ? "enabled" : "disabled");
12885 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012886}
12887
12888/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12889 * and i915 state tracking structures. */
12890void intel_modeset_setup_hw_state(struct drm_device *dev,
12891 bool force_restore)
12892{
12893 struct drm_i915_private *dev_priv = dev->dev_private;
12894 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012895 struct intel_crtc *crtc;
12896 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012897 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012898
12899 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012900
Jesse Barnesbabea612013-06-26 18:57:38 +030012901 /*
12902 * Now that we have the config, copy it to each CRTC struct
12903 * Note that this could go away if we move to using crtc_config
12904 * checking everywhere.
12905 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012906 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012907 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012908 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012909 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12910 crtc->base.base.id);
12911 drm_mode_debug_printmodeline(&crtc->base.mode);
12912 }
12913 }
12914
Daniel Vetter24929352012-07-02 20:28:59 +020012915 /* HW state is read out, now we need to sanitize this mess. */
12916 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12917 base.head) {
12918 intel_sanitize_encoder(encoder);
12919 }
12920
12921 for_each_pipe(pipe) {
12922 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12923 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012924 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012925 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012926
Daniel Vetter35c95372013-07-17 06:55:04 +020012927 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12928 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12929
12930 if (!pll->on || pll->active)
12931 continue;
12932
12933 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12934
12935 pll->disable(dev_priv, pll);
12936 pll->on = false;
12937 }
12938
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012939 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012940 ilk_wm_get_hw_state(dev);
12941
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012942 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012943 i915_redisable_vga(dev);
12944
Daniel Vetterf30da182013-04-11 20:22:50 +020012945 /*
12946 * We need to use raw interfaces for restoring state to avoid
12947 * checking (bogus) intermediate states.
12948 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012949 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012950 struct drm_crtc *crtc =
12951 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012952
12953 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012954 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012955 }
12956 } else {
12957 intel_modeset_update_staged_output_state(dev);
12958 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012959
12960 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012961}
12962
12963void intel_modeset_gem_init(struct drm_device *dev)
12964{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012965 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070012966 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012967
Imre Deakae484342014-03-31 15:10:44 +030012968 mutex_lock(&dev->struct_mutex);
12969 intel_init_gt_powersave(dev);
12970 mutex_unlock(&dev->struct_mutex);
12971
Chris Wilson1833b132012-05-09 11:56:28 +010012972 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012973
12974 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012975
12976 /*
12977 * Make sure any fbs we allocated at startup are properly
12978 * pinned & fenced. When we do the allocation it's too early
12979 * for this.
12980 */
12981 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012982 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070012983 obj = intel_fb_obj(c->primary->fb);
12984 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012985 continue;
12986
Matt Roper2ff8fde2014-07-08 07:50:07 -070012987 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080012988 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12989 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012990 drm_framebuffer_unreference(c->primary->fb);
12991 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012992 }
12993 }
12994 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012995}
12996
Imre Deak4932e2c2014-02-11 17:12:48 +020012997void intel_connector_unregister(struct intel_connector *intel_connector)
12998{
12999 struct drm_connector *connector = &intel_connector->base;
13000
13001 intel_panel_destroy_backlight(connector);
13002 drm_sysfs_connector_remove(connector);
13003}
13004
Jesse Barnes79e53942008-11-07 14:24:08 -080013005void intel_modeset_cleanup(struct drm_device *dev)
13006{
Jesse Barnes652c3932009-08-17 13:31:43 -070013007 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013008 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013009
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013010 /*
13011 * Interrupts and polling as the first thing to avoid creating havoc.
13012 * Too much stuff here (turning of rps, connectors, ...) would
13013 * experience fancy races otherwise.
13014 */
13015 drm_irq_uninstall(dev);
13016 cancel_work_sync(&dev_priv->hotplug_work);
13017 /*
13018 * Due to the hpd irq storm handling the hotplug work can re-arm the
13019 * poll handlers. Hence disable polling after hpd handling is shut down.
13020 */
Keith Packardf87ea762010-10-03 19:36:26 -070013021 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013022
Jesse Barnes652c3932009-08-17 13:31:43 -070013023 mutex_lock(&dev->struct_mutex);
13024
Jesse Barnes723bfd72010-10-07 16:01:13 -070013025 intel_unregister_dsm_handler();
13026
Chris Wilson973d04f2011-07-08 12:22:37 +010013027 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013028
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013029 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013030
Daniel Vetter930ebb42012-06-29 23:32:16 +020013031 ironlake_teardown_rc6(dev);
13032
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013033 mutex_unlock(&dev->struct_mutex);
13034
Chris Wilson1630fe72011-07-08 12:22:42 +010013035 /* flush any delayed tasks or pending work */
13036 flush_scheduled_work();
13037
Jani Nikuladb31af12013-11-08 16:48:53 +020013038 /* destroy the backlight and sysfs files before encoders/connectors */
13039 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013040 struct intel_connector *intel_connector;
13041
13042 intel_connector = to_intel_connector(connector);
13043 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013044 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013045
Jesse Barnes79e53942008-11-07 14:24:08 -080013046 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013047
13048 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013049
13050 mutex_lock(&dev->struct_mutex);
13051 intel_cleanup_gt_powersave(dev);
13052 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013053}
13054
Dave Airlie28d52042009-09-21 14:33:58 +100013055/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013056 * Return which encoder is currently attached for connector.
13057 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013058struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013059{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013060 return &intel_attached_encoder(connector)->base;
13061}
Jesse Barnes79e53942008-11-07 14:24:08 -080013062
Chris Wilsondf0e9242010-09-09 16:20:55 +010013063void intel_connector_attach_encoder(struct intel_connector *connector,
13064 struct intel_encoder *encoder)
13065{
13066 connector->encoder = encoder;
13067 drm_mode_connector_attach_encoder(&connector->base,
13068 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013069}
Dave Airlie28d52042009-09-21 14:33:58 +100013070
13071/*
13072 * set vga decode state - true == enable VGA decode
13073 */
13074int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13075{
13076 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013077 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013078 u16 gmch_ctrl;
13079
Chris Wilson75fa0412014-02-07 18:37:02 -020013080 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13081 DRM_ERROR("failed to read control word\n");
13082 return -EIO;
13083 }
13084
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013085 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13086 return 0;
13087
Dave Airlie28d52042009-09-21 14:33:58 +100013088 if (state)
13089 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13090 else
13091 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013092
13093 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13094 DRM_ERROR("failed to write control word\n");
13095 return -EIO;
13096 }
13097
Dave Airlie28d52042009-09-21 14:33:58 +100013098 return 0;
13099}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013100
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013101struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013102
13103 u32 power_well_driver;
13104
Chris Wilson63b66e52013-08-08 15:12:06 +020013105 int num_transcoders;
13106
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013107 struct intel_cursor_error_state {
13108 u32 control;
13109 u32 position;
13110 u32 base;
13111 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013112 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013113
13114 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013115 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013116 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013117 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013118 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013119
13120 struct intel_plane_error_state {
13121 u32 control;
13122 u32 stride;
13123 u32 size;
13124 u32 pos;
13125 u32 addr;
13126 u32 surface;
13127 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013128 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013129
13130 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013131 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013132 enum transcoder cpu_transcoder;
13133
13134 u32 conf;
13135
13136 u32 htotal;
13137 u32 hblank;
13138 u32 hsync;
13139 u32 vtotal;
13140 u32 vblank;
13141 u32 vsync;
13142 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013143};
13144
13145struct intel_display_error_state *
13146intel_display_capture_error_state(struct drm_device *dev)
13147{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013148 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013149 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013150 int transcoders[] = {
13151 TRANSCODER_A,
13152 TRANSCODER_B,
13153 TRANSCODER_C,
13154 TRANSCODER_EDP,
13155 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013156 int i;
13157
Chris Wilson63b66e52013-08-08 15:12:06 +020013158 if (INTEL_INFO(dev)->num_pipes == 0)
13159 return NULL;
13160
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013161 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013162 if (error == NULL)
13163 return NULL;
13164
Imre Deak190be112013-11-25 17:15:31 +020013165 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013166 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13167
Damien Lespiau52331302012-08-15 19:23:25 +010013168 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013169 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013170 intel_display_power_enabled_unlocked(dev_priv,
13171 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013172 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013173 continue;
13174
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013175 error->cursor[i].control = I915_READ(CURCNTR(i));
13176 error->cursor[i].position = I915_READ(CURPOS(i));
13177 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013178
13179 error->plane[i].control = I915_READ(DSPCNTR(i));
13180 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013181 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013182 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013183 error->plane[i].pos = I915_READ(DSPPOS(i));
13184 }
Paulo Zanonica291362013-03-06 20:03:14 -030013185 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13186 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013187 if (INTEL_INFO(dev)->gen >= 4) {
13188 error->plane[i].surface = I915_READ(DSPSURF(i));
13189 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13190 }
13191
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013192 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013193
13194 if (!HAS_PCH_SPLIT(dev))
13195 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013196 }
13197
13198 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13199 if (HAS_DDI(dev_priv->dev))
13200 error->num_transcoders++; /* Account for eDP. */
13201
13202 for (i = 0; i < error->num_transcoders; i++) {
13203 enum transcoder cpu_transcoder = transcoders[i];
13204
Imre Deakddf9c532013-11-27 22:02:02 +020013205 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013206 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013207 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013208 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013209 continue;
13210
Chris Wilson63b66e52013-08-08 15:12:06 +020013211 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13212
13213 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13214 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13215 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13216 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13217 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13218 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13219 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013220 }
13221
13222 return error;
13223}
13224
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013225#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13226
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013227void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013228intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013229 struct drm_device *dev,
13230 struct intel_display_error_state *error)
13231{
13232 int i;
13233
Chris Wilson63b66e52013-08-08 15:12:06 +020013234 if (!error)
13235 return;
13236
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013237 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013238 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013239 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013240 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013241 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013242 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013243 err_printf(m, " Power: %s\n",
13244 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013245 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013246 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013247
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013248 err_printf(m, "Plane [%d]:\n", i);
13249 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13250 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013251 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013252 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13253 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013254 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013255 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013256 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013257 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013258 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13259 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013260 }
13261
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013262 err_printf(m, "Cursor [%d]:\n", i);
13263 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13264 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13265 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013266 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013267
13268 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013269 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013270 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013271 err_printf(m, " Power: %s\n",
13272 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013273 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13274 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13275 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13276 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13277 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13278 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13279 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13280 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013281}