blob: 4f08160d6192b57358faec9667541ce08035e9f3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter69f627f2014-11-07 19:03:19 +010058#define DRIVER_DATE "20141107"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
61#define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
Jesse Barnes317c35d2008-08-25 15:11:06 -070063enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020064 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070065 PIPE_A = 0,
66 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020068 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070070};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080071#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070072
Paulo Zanonia5c961d2012-10-24 15:59:34 -020073enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020077 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020079};
80#define transcoder_name(t) ((t) + 'A')
81
Damien Lespiau84139d12014-03-28 00:18:32 +053082/*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88#define I915_MAX_PLANES 3
89
Jesse Barnes80824002009-09-10 15:28:06 -070090enum plane {
91 PLANE_A = 0,
92 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080093 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070094};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080095#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080096
Damien Lespiaud615a162014-03-03 17:31:48 +000097#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030098
Eugeni Dodonov2b139522012-03-29 12:32:22 -030099enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106};
107#define port_name(p) ((p) + 'A')
108
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300109#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800110
111enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114};
115
116enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119};
120
Paulo Zanonib97186f2013-05-03 12:15:36 -0300121enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300131 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300143 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200144 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300145 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300146 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300147
148 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300149};
150
151#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300154#define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300157
Egbert Eich1d843f92013-02-25 12:06:49 -0500158enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169};
170
Chris Wilson2a2d5482012-12-03 11:49:06 +0000171#define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700177
Damien Lespiau055e3932014-08-18 13:49:10 +0100178#define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100180#define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000182#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800183
Damien Lespiaud79b8142014-05-13 23:32:23 +0100184#define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
Damien Lespiaud063ae42014-05-13 23:32:21 +0100187#define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
Damien Lespiaub2784e12014-08-05 11:29:37 +0100190#define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200195#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800199#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
Borun Fub04c5bd2014-07-12 10:02:27 +0530203#define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
Daniel Vettere7b903d2013-06-05 13:34:14 +0200207struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100208struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100209struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200210
Daniel Vettere2b78262013-06-07 23:10:03 +0200211enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000216 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300217 DPLL_ID_WRPLL1 = 0,
218 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000219 /* skl */
220 DPLL_ID_SKL_DPLL1 = 0,
221 DPLL_ID_SKL_DPLL2 = 1,
222 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200223};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000224#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100225
Daniel Vetter53589012013-06-05 13:34:16 +0200226struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100227 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200228 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200229 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200230 uint32_t fp0;
231 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100232
233 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300234 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000235
236 /* skl */
237 /*
238 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
239 * lower part of crtl1 and they get shifted into position when writing
240 * the register. This allows us to easily compare the state to share
241 * the DPLL.
242 */
243 uint32_t ctrl1;
244 /* HDMI only, 0 when used for DP */
245 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200246};
247
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200248struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200249 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200250 struct intel_dpll_hw_state hw_state;
251};
252
253struct intel_shared_dpll {
254 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200255 struct intel_shared_dpll_config *new_config;
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 int active; /* count of number of active CRTCs (i.e. DPMS on) */
258 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200259 const char *name;
260 /* should match the index in the dev_priv->shared_dplls array */
261 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300262 /* The mode_set hook is optional and should be used together with the
263 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200264 void (*mode_set)(struct drm_i915_private *dev_priv,
265 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200266 void (*enable)(struct drm_i915_private *dev_priv,
267 struct intel_shared_dpll *pll);
268 void (*disable)(struct drm_i915_private *dev_priv,
269 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200270 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
271 struct intel_shared_dpll *pll,
272 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000275#define SKL_DPLL0 0
276#define SKL_DPLL1 1
277#define SKL_DPLL2 2
278#define SKL_DPLL3 3
279
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100280/* Used by dp and fdi links */
281struct intel_link_m_n {
282 uint32_t tu;
283 uint32_t gmch_m;
284 uint32_t gmch_n;
285 uint32_t link_m;
286 uint32_t link_n;
287};
288
289void intel_link_compute_m_n(int bpp, int nlanes,
290 int pixel_clock, int link_clock,
291 struct intel_link_m_n *m_n);
292
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293/* Interface history:
294 *
295 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100296 * 1.2: Add Power Management
297 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100298 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000299 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000300 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
301 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 */
303#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000304#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define DRIVER_PATCHLEVEL 0
306
Chris Wilson23bc5982010-09-29 16:10:57 +0100307#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700308
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700309struct opregion_header;
310struct opregion_acpi;
311struct opregion_swsci;
312struct opregion_asle;
313
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100314struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700315 struct opregion_header __iomem *header;
316 struct opregion_acpi __iomem *acpi;
317 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300318 u32 swsci_gbda_sub_functions;
319 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700320 struct opregion_asle __iomem *asle;
321 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000322 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200323 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100324};
Chris Wilson44834a62010-08-19 16:09:23 +0100325#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100326
Chris Wilson6ef3d422010-08-04 20:26:07 +0100327struct intel_overlay;
328struct intel_overlay_error_state;
329
Daniel Vetterba8286f2014-09-11 07:43:25 +0200330struct drm_local_map;
331
Dave Airlie7c1c2872008-11-28 14:22:24 +1000332struct drm_i915_master_private {
Daniel Vetterba8286f2014-09-11 07:43:25 +0200333 struct drm_local_map *sarea;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000334 struct _drm_i915_sarea *sarea_priv;
335};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800336#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300337#define I915_MAX_NUM_FENCES 32
338/* 32 fences + sign bit for FENCE_REG_NONE */
339#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800340
341struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200342 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000343 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100344 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800345};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000346
yakui_zhao9b9d1722009-05-31 17:17:17 +0800347struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100348 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800349 u8 dvo_port;
350 u8 slave_addr;
351 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100352 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400353 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800354};
355
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000356struct intel_display_error_state;
357
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700358struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200359 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800360 struct timeval time;
361
Mika Kuoppalacb383002014-02-25 17:11:25 +0200362 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200363 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200364 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200365
Ben Widawsky585b0282014-01-30 00:19:37 -0800366 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700367 u32 eir;
368 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700369 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700370 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700371 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000372 u32 derrmr;
373 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800374 u32 error; /* gen6+ */
375 u32 err_int; /* gen7 */
376 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800377 u32 gac_eco;
378 u32 gam_ecochk;
379 u32 gab_ctl;
380 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800381 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800382 u64 fence[I915_MAX_NUM_FENCES];
383 struct intel_overlay_error_state *overlay;
384 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700385 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800386
Chris Wilson52d39a22012-02-15 11:25:37 +0000387 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000388 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800389 /* Software tracked state */
390 bool waiting;
391 int hangcheck_score;
392 enum intel_ring_hangcheck_action hangcheck_action;
393 int num_requests;
394
395 /* our own tracking of ring head and tail */
396 u32 cpu_ring_head;
397 u32 cpu_ring_tail;
398
399 u32 semaphore_seqno[I915_NUM_RINGS - 1];
400
401 /* Register state */
402 u32 tail;
403 u32 head;
404 u32 ctl;
405 u32 hws;
406 u32 ipeir;
407 u32 ipehr;
408 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800409 u32 bbstate;
410 u32 instpm;
411 u32 instps;
412 u32 seqno;
413 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000414 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800415 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700416 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800417 u32 rc_psmi; /* sleep state */
418 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
419
Chris Wilson52d39a22012-02-15 11:25:37 +0000420 struct drm_i915_error_object {
421 int page_count;
422 u32 gtt_offset;
423 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200424 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800425
Chris Wilson52d39a22012-02-15 11:25:37 +0000426 struct drm_i915_error_request {
427 long jiffies;
428 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000429 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000430 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800431
432 struct {
433 u32 gfx_mode;
434 union {
435 u64 pdp[4];
436 u32 pp_dir_base;
437 };
438 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200439
440 pid_t pid;
441 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000442 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100443
Chris Wilson9df30792010-02-18 10:24:56 +0000444 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000445 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000446 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100447 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000448 u32 gtt_offset;
449 u32 read_domains;
450 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200451 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000452 s32 pinned:2;
453 u32 tiling:2;
454 u32 dirty:1;
455 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100456 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100457 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100458 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700459 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800460
Ben Widawsky95f53012013-07-31 17:00:15 -0700461 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100462 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700463};
464
Jani Nikula7bd688c2013-11-08 16:48:56 +0200465struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200466struct intel_encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100467struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800468struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100469struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200470struct intel_limit;
471struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100472
Jesse Barnese70236a2009-09-21 10:42:27 -0700473struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400474 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200475 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700476 void (*disable_fbc)(struct drm_device *dev);
477 int (*get_display_clock_speed)(struct drm_device *dev);
478 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200479 /**
480 * find_dpll() - Find the best values for the PLL
481 * @limit: limits for the PLL
482 * @crtc: current CRTC
483 * @target: target frequency in kHz
484 * @refclk: reference clock frequency in kHz
485 * @match_clock: if provided, @best_clock P divider must
486 * match the P divider from @match_clock
487 * used for LVDS downclocking
488 * @best_clock: best PLL values found
489 *
490 * Returns true on success, false on failure.
491 */
492 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300493 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200494 int target, int refclk,
495 struct dpll *match_clock,
496 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300497 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300498 void (*update_sprite_wm)(struct drm_plane *plane,
499 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200500 uint32_t sprite_width, uint32_t sprite_height,
501 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200502 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100503 /* Returns the active state of the crtc, and if the crtc is active,
504 * fills out the pipe-config with the hw state. */
505 bool (*get_pipe_config)(struct intel_crtc *,
506 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800507 void (*get_plane_config)(struct intel_crtc *,
508 struct intel_plane_config *);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200509 int (*crtc_compute_clock)(struct intel_crtc *crtc);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200510 void (*crtc_enable)(struct drm_crtc *crtc);
511 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100512 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200513 void (*audio_codec_enable)(struct drm_connector *connector,
514 struct intel_encoder *encoder,
515 struct drm_display_mode *mode);
516 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700517 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700518 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700519 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
520 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700521 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100522 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700523 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200524 void (*update_primary_plane)(struct drm_crtc *crtc,
525 struct drm_framebuffer *fb,
526 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100527 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700528 /* clock updates for mode set */
529 /* cursor updates */
530 /* render clock increase/decrease */
531 /* display clock increase/decrease */
532 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200533
Ville Syrjälä6517d272014-11-07 11:16:02 +0200534 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200535 uint32_t (*get_backlight)(struct intel_connector *connector);
536 void (*set_backlight)(struct intel_connector *connector,
537 uint32_t level);
538 void (*disable_backlight)(struct intel_connector *connector);
539 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700540};
541
Chris Wilson907b28c2013-07-19 20:36:52 +0100542struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530543 void (*force_wake_get)(struct drm_i915_private *dev_priv,
544 int fw_engine);
545 void (*force_wake_put)(struct drm_i915_private *dev_priv,
546 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700547
548 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
549 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
550 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
551 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
552
553 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
554 uint8_t val, bool trace);
555 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
556 uint16_t val, bool trace);
557 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
558 uint32_t val, bool trace);
559 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
560 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300561};
562
Chris Wilson907b28c2013-07-19 20:36:52 +0100563struct intel_uncore {
564 spinlock_t lock; /** lock is also taken in irq contexts. */
565
566 struct intel_uncore_funcs funcs;
567
568 unsigned fifo_count;
569 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100570
Deepak S940aece2013-11-23 14:55:43 +0530571 unsigned fw_rendercount;
572 unsigned fw_mediacount;
Zhe Wang38cff0b2014-11-04 17:07:04 +0000573 unsigned fw_blittercount;
Deepak S940aece2013-11-23 14:55:43 +0530574
Chris Wilson82326442014-03-05 12:00:39 +0000575 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100576};
577
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100578#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
579 func(is_mobile) sep \
580 func(is_i85x) sep \
581 func(is_i915g) sep \
582 func(is_i945gm) sep \
583 func(is_g33) sep \
584 func(need_gfx_hws) sep \
585 func(is_g4x) sep \
586 func(is_pineview) sep \
587 func(is_broadwater) sep \
588 func(is_crestline) sep \
589 func(is_ivybridge) sep \
590 func(is_valleyview) sep \
591 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530592 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700593 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100594 func(has_fbc) sep \
595 func(has_pipe_cxsr) sep \
596 func(has_hotplug) sep \
597 func(cursor_needs_physical) sep \
598 func(has_overlay) sep \
599 func(overlay_needs_physical) sep \
600 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100601 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100602 func(has_ddi) sep \
603 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200604
Damien Lespiaua587f772013-04-22 18:40:38 +0100605#define DEFINE_FLAG(name) u8 name:1
606#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200607
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500608struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200609 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100610 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700611 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000612 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000613 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700614 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100615 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200616 /* Register offsets for the various display pipes and transcoders */
617 int pipe_offsets[I915_MAX_TRANSCODERS];
618 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200619 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300620 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500621};
622
Damien Lespiaua587f772013-04-22 18:40:38 +0100623#undef DEFINE_FLAG
624#undef SEP_SEMICOLON
625
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800626enum i915_cache_level {
627 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100628 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
629 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
630 caches, eg sampler/render caches, and the
631 large Last-Level-Cache. LLC is coherent with
632 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100633 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800634};
635
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300636struct i915_ctx_hang_stats {
637 /* This context had batch pending when hang was declared */
638 unsigned batch_pending;
639
640 /* This context had batch active when hang was declared */
641 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300642
643 /* Time when this context was last blamed for a GPU reset */
644 unsigned long guilty_ts;
645
646 /* This context is banned to submit more work */
647 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300648};
Ben Widawsky40521052012-06-04 14:42:43 -0700649
650/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100651#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100652/**
653 * struct intel_context - as the name implies, represents a context.
654 * @ref: reference count.
655 * @user_handle: userspace tracking identity for this context.
656 * @remap_slice: l3 row remapping information.
657 * @file_priv: filp associated with this context (NULL for global default
658 * context).
659 * @hang_stats: information about the role of this context in possible GPU
660 * hangs.
661 * @vm: virtual memory space used by this context.
662 * @legacy_hw_ctx: render context backing object and whether it is correctly
663 * initialized (legacy ring submission mechanism only).
664 * @link: link in the global list of contexts.
665 *
666 * Contexts are memory images used by the hardware to store copies of their
667 * internal state.
668 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100669struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300670 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100671 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700672 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700673 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300674 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200675 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700676
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100677 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100678 struct {
679 struct drm_i915_gem_object *rcs_state;
680 bool initialized;
681 } legacy_hw_ctx;
682
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100683 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100684 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100685 struct {
686 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100687 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100688 } engine[I915_NUM_RINGS];
689
Ben Widawskya33afea2013-09-17 21:12:45 -0700690 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700691};
692
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700693struct i915_fbc {
694 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700695 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700696 unsigned int fb_id;
697 enum plane plane;
698 int y;
699
Ben Widawskyc4213882014-06-19 12:06:10 -0700700 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700701 struct drm_mm_node *compressed_llb;
702
Rodrigo Vivida46f932014-08-01 02:04:45 -0700703 bool false_color;
704
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300705 /* Tracks whether the HW is actually enabled, not whether the feature is
706 * possible. */
707 bool enabled;
708
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400709 /* On gen8 some rings cannont perform fbc clean operation so for now
710 * we are doing this on SW with mmio.
711 * This variable works in the opposite information direction
712 * of ring->fbc_dirty telling software on frontbuffer tracking
713 * to perform the cache clean on sw side.
714 */
715 bool need_sw_cache_clean;
716
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700717 struct intel_fbc_work {
718 struct delayed_work work;
719 struct drm_crtc *crtc;
720 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700721 } *fbc_work;
722
Chris Wilson29ebf902013-07-27 17:23:55 +0100723 enum no_fbc_reason {
724 FBC_OK, /* FBC is enabled */
725 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700726 FBC_NO_OUTPUT, /* no outputs enabled to compress */
727 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
728 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
729 FBC_MODE_TOO_LARGE, /* mode too large for compression */
730 FBC_BAD_PLANE, /* fbc not supported on plane */
731 FBC_NOT_TILED, /* buffer not tiled */
732 FBC_MULTIPLE_PIPES, /* more than one pipe active */
733 FBC_MODULE_PARAM,
734 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
735 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800736};
737
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530738struct i915_drrs {
739 struct intel_connector *connector;
740};
741
Daniel Vetter2807cf62014-07-11 10:30:11 -0700742struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300743struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700744 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300745 bool sink_support;
746 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700747 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700748 bool active;
749 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700750 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300751};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700752
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800753enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300754 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800755 PCH_IBX, /* Ibexpeak PCH */
756 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300757 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530758 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700759 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800760};
761
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200762enum intel_sbi_destination {
763 SBI_ICLK,
764 SBI_MPHY,
765};
766
Jesse Barnesb690e962010-07-19 13:53:12 -0700767#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700768#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100769#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000770#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300771#define QUIRK_PIPEB_FORCE (1<<4)
Jesse Barnesb690e962010-07-19 13:53:12 -0700772
Dave Airlie8be48d92010-03-30 05:34:14 +0000773struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100774struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000775
Daniel Vetterc2b91522012-02-14 22:37:19 +0100776struct intel_gmbus {
777 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000778 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100779 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100780 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100781 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100782 struct drm_i915_private *dev_priv;
783};
784
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100785struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000786 u8 saveLBB;
787 u32 saveDSPACNTR;
788 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000789 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000790 u32 savePIPEACONF;
791 u32 savePIPEBCONF;
792 u32 savePIPEASRC;
793 u32 savePIPEBSRC;
794 u32 saveFPA0;
795 u32 saveFPA1;
796 u32 saveDPLL_A;
797 u32 saveDPLL_A_MD;
798 u32 saveHTOTAL_A;
799 u32 saveHBLANK_A;
800 u32 saveHSYNC_A;
801 u32 saveVTOTAL_A;
802 u32 saveVBLANK_A;
803 u32 saveVSYNC_A;
804 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000805 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800806 u32 saveTRANS_HTOTAL_A;
807 u32 saveTRANS_HBLANK_A;
808 u32 saveTRANS_HSYNC_A;
809 u32 saveTRANS_VTOTAL_A;
810 u32 saveTRANS_VBLANK_A;
811 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000812 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000813 u32 saveDSPASTRIDE;
814 u32 saveDSPASIZE;
815 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700816 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000817 u32 saveDSPASURF;
818 u32 saveDSPATILEOFF;
819 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700820 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000821 u32 saveBLC_PWM_CTL;
822 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800823 u32 saveBLC_CPU_PWM_CTL;
824 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000825 u32 saveFPB0;
826 u32 saveFPB1;
827 u32 saveDPLL_B;
828 u32 saveDPLL_B_MD;
829 u32 saveHTOTAL_B;
830 u32 saveHBLANK_B;
831 u32 saveHSYNC_B;
832 u32 saveVTOTAL_B;
833 u32 saveVBLANK_B;
834 u32 saveVSYNC_B;
835 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000836 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800837 u32 saveTRANS_HTOTAL_B;
838 u32 saveTRANS_HBLANK_B;
839 u32 saveTRANS_HSYNC_B;
840 u32 saveTRANS_VTOTAL_B;
841 u32 saveTRANS_VBLANK_B;
842 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000843 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000844 u32 saveDSPBSTRIDE;
845 u32 saveDSPBSIZE;
846 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700847 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000848 u32 saveDSPBSURF;
849 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700850 u32 saveVGA0;
851 u32 saveVGA1;
852 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000853 u32 saveVGACNTRL;
854 u32 saveADPA;
855 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700856 u32 savePP_ON_DELAYS;
857 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000858 u32 saveDVOA;
859 u32 saveDVOB;
860 u32 saveDVOC;
861 u32 savePP_ON;
862 u32 savePP_OFF;
863 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700864 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000865 u32 savePFIT_CONTROL;
866 u32 save_palette_a[256];
867 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000868 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000869 u32 saveIER;
870 u32 saveIIR;
871 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800872 u32 saveDEIER;
873 u32 saveDEIMR;
874 u32 saveGTIER;
875 u32 saveGTIMR;
876 u32 saveFDI_RXA_IMR;
877 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800878 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800879 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000880 u32 saveSWF0[16];
881 u32 saveSWF1[16];
882 u32 saveSWF2[3];
883 u8 saveMSR;
884 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800885 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000886 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000887 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000888 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000889 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200890 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000891 u32 saveCURACNTR;
892 u32 saveCURAPOS;
893 u32 saveCURABASE;
894 u32 saveCURBCNTR;
895 u32 saveCURBPOS;
896 u32 saveCURBBASE;
897 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700898 u32 saveDP_B;
899 u32 saveDP_C;
900 u32 saveDP_D;
901 u32 savePIPEA_GMCH_DATA_M;
902 u32 savePIPEB_GMCH_DATA_M;
903 u32 savePIPEA_GMCH_DATA_N;
904 u32 savePIPEB_GMCH_DATA_N;
905 u32 savePIPEA_DP_LINK_M;
906 u32 savePIPEB_DP_LINK_M;
907 u32 savePIPEA_DP_LINK_N;
908 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800909 u32 saveFDI_RXA_CTL;
910 u32 saveFDI_TXA_CTL;
911 u32 saveFDI_RXB_CTL;
912 u32 saveFDI_TXB_CTL;
913 u32 savePFA_CTL_1;
914 u32 savePFB_CTL_1;
915 u32 savePFA_WIN_SZ;
916 u32 savePFB_WIN_SZ;
917 u32 savePFA_WIN_POS;
918 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000919 u32 savePCH_DREF_CONTROL;
920 u32 saveDISP_ARB_CTL;
921 u32 savePIPEA_DATA_M1;
922 u32 savePIPEA_DATA_N1;
923 u32 savePIPEA_LINK_M1;
924 u32 savePIPEA_LINK_N1;
925 u32 savePIPEB_DATA_M1;
926 u32 savePIPEB_DATA_N1;
927 u32 savePIPEB_LINK_M1;
928 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000929 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400930 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100931};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100932
Imre Deakddeea5b2014-05-05 15:19:56 +0300933struct vlv_s0ix_state {
934 /* GAM */
935 u32 wr_watermark;
936 u32 gfx_prio_ctrl;
937 u32 arb_mode;
938 u32 gfx_pend_tlb0;
939 u32 gfx_pend_tlb1;
940 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
941 u32 media_max_req_count;
942 u32 gfx_max_req_count;
943 u32 render_hwsp;
944 u32 ecochk;
945 u32 bsd_hwsp;
946 u32 blt_hwsp;
947 u32 tlb_rd_addr;
948
949 /* MBC */
950 u32 g3dctl;
951 u32 gsckgctl;
952 u32 mbctl;
953
954 /* GCP */
955 u32 ucgctl1;
956 u32 ucgctl3;
957 u32 rcgctl1;
958 u32 rcgctl2;
959 u32 rstctl;
960 u32 misccpctl;
961
962 /* GPM */
963 u32 gfxpause;
964 u32 rpdeuhwtc;
965 u32 rpdeuc;
966 u32 ecobus;
967 u32 pwrdwnupctl;
968 u32 rp_down_timeout;
969 u32 rp_deucsw;
970 u32 rcubmabdtmr;
971 u32 rcedata;
972 u32 spare2gh;
973
974 /* Display 1 CZ domain */
975 u32 gt_imr;
976 u32 gt_ier;
977 u32 pm_imr;
978 u32 pm_ier;
979 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
980
981 /* GT SA CZ domain */
982 u32 tilectl;
983 u32 gt_fifoctl;
984 u32 gtlc_wake_ctrl;
985 u32 gtlc_survive;
986 u32 pmwgicz;
987
988 /* Display 2 CZ domain */
989 u32 gu_ctl0;
990 u32 gu_ctl1;
991 u32 clock_gate_dis2;
992};
993
Chris Wilsonbf225f22014-07-10 20:31:18 +0100994struct intel_rps_ei {
995 u32 cz_clock;
996 u32 render_c0;
997 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400998};
999
Daniel Vetterc85aa882012-11-02 19:55:03 +01001000struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001001 /*
1002 * work, interrupts_enabled and pm_iir are protected by
1003 * dev_priv->irq_lock
1004 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001005 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001006 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001007 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001008
Ben Widawskyb39fb292014-03-19 18:31:11 -07001009 /* Frequencies are stored in potentially platform dependent multiples.
1010 * In other words, *_freq needs to be multiplied by X to be interesting.
1011 * Soft limits are those which are used for the dynamic reclocking done
1012 * by the driver (raise frequencies under heavy loads, and lower for
1013 * lighter loads). Hard limits are those imposed by the hardware.
1014 *
1015 * A distinction is made for overclocking, which is never enabled by
1016 * default, and is considered to be above the hard limit if it's
1017 * possible at all.
1018 */
1019 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1020 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1021 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1022 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1023 u8 min_freq; /* AKA RPn. Minimum frequency */
1024 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1025 u8 rp1_freq; /* "less than" RP0 power/freqency */
1026 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301027 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001028
Deepak S31685c22014-07-03 17:33:01 -04001029 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001030
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001031 int last_adj;
1032 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1033
Chris Wilsonc0951f02013-10-10 21:58:50 +01001034 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001035 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001036
Chris Wilsonbf225f22014-07-10 20:31:18 +01001037 /* manual wa residency calculations */
1038 struct intel_rps_ei up_ei, down_ei;
1039
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001040 /*
1041 * Protects RPS/RC6 register access and PCU communication.
1042 * Must be taken after struct_mutex if nested.
1043 */
1044 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001045};
1046
Daniel Vetter1a240d42012-11-29 22:18:51 +01001047/* defined intel_pm.c */
1048extern spinlock_t mchdev_lock;
1049
Daniel Vetterc85aa882012-11-02 19:55:03 +01001050struct intel_ilk_power_mgmt {
1051 u8 cur_delay;
1052 u8 min_delay;
1053 u8 max_delay;
1054 u8 fmax;
1055 u8 fstart;
1056
1057 u64 last_count1;
1058 unsigned long last_time1;
1059 unsigned long chipset_power;
1060 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001061 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001062 unsigned long gfx_power;
1063 u8 corr;
1064
1065 int c_m;
1066 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001067
1068 struct drm_i915_gem_object *pwrctx;
1069 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001070};
1071
Imre Deakc6cb5822014-03-04 19:22:55 +02001072struct drm_i915_private;
1073struct i915_power_well;
1074
1075struct i915_power_well_ops {
1076 /*
1077 * Synchronize the well's hw state to match the current sw state, for
1078 * example enable/disable it based on the current refcount. Called
1079 * during driver init and resume time, possibly after first calling
1080 * the enable/disable handlers.
1081 */
1082 void (*sync_hw)(struct drm_i915_private *dev_priv,
1083 struct i915_power_well *power_well);
1084 /*
1085 * Enable the well and resources that depend on it (for example
1086 * interrupts located on the well). Called after the 0->1 refcount
1087 * transition.
1088 */
1089 void (*enable)(struct drm_i915_private *dev_priv,
1090 struct i915_power_well *power_well);
1091 /*
1092 * Disable the well and resources that depend on it. Called after
1093 * the 1->0 refcount transition.
1094 */
1095 void (*disable)(struct drm_i915_private *dev_priv,
1096 struct i915_power_well *power_well);
1097 /* Returns the hw enabled state. */
1098 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1099 struct i915_power_well *power_well);
1100};
1101
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001102/* Power well structure for haswell */
1103struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001104 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001105 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001106 /* power well enable/disable usage count */
1107 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001108 /* cached hw enabled state */
1109 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001110 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001111 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001112 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001113};
1114
Imre Deak83c00f552013-10-25 17:36:47 +03001115struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001116 /*
1117 * Power wells needed for initialization at driver init and suspend
1118 * time are on. They are kept on until after the first modeset.
1119 */
1120 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001121 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001122 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001123
Imre Deak83c00f552013-10-25 17:36:47 +03001124 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001125 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001126 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001127};
1128
Daniel Vetter231f42a2012-11-02 19:55:05 +01001129struct i915_dri1_state {
1130 unsigned allow_batchbuffer : 1;
1131 u32 __iomem *gfx_hws_cpu_addr;
1132
1133 unsigned int cpp;
1134 int back_offset;
1135 int front_offset;
1136 int current_page;
1137 int page_flipping;
1138
1139 uint32_t counter;
1140};
1141
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001142struct i915_ums_state {
1143 /**
1144 * Flag if the X Server, and thus DRM, is not currently in
1145 * control of the device.
1146 *
1147 * This is set between LeaveVT and EnterVT. It needs to be
1148 * replaced with a semaphore. It also needs to be
1149 * transitioned away from for kernel modesetting.
1150 */
1151 int mm_suspended;
1152};
1153
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001154#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001155struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001156 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001157 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001158 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001159};
1160
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001161struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001162 /** Memory allocator for GTT stolen memory */
1163 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001164 /** List of all objects in gtt_space. Used to restore gtt
1165 * mappings on resume */
1166 struct list_head bound_list;
1167 /**
1168 * List of objects which are not bound to the GTT (thus
1169 * are idle and not used by the GPU) but still have
1170 * (presumably uncached) pages still attached.
1171 */
1172 struct list_head unbound_list;
1173
1174 /** Usable portion of the GTT for GEM */
1175 unsigned long stolen_base; /* limited to low memory (32-bit) */
1176
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001177 /** PPGTT used for aliasing the PPGTT with the GTT */
1178 struct i915_hw_ppgtt *aliasing_ppgtt;
1179
Chris Wilson2cfcd322014-05-20 08:28:43 +01001180 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001181 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001182 bool shrinker_no_lock_stealing;
1183
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001184 /** LRU list of objects with fence regs on them. */
1185 struct list_head fence_list;
1186
1187 /**
1188 * We leave the user IRQ off as much as possible,
1189 * but this means that requests will finish and never
1190 * be retired once the system goes idle. Set a timer to
1191 * fire periodically while the ring is running. When it
1192 * fires, go retire requests.
1193 */
1194 struct delayed_work retire_work;
1195
1196 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001197 * When we detect an idle GPU, we want to turn on
1198 * powersaving features. So once we see that there
1199 * are no more requests outstanding and no more
1200 * arrive within a small period of time, we fire
1201 * off the idle_work.
1202 */
1203 struct delayed_work idle_work;
1204
1205 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001206 * Are we in a non-interruptible section of code like
1207 * modesetting?
1208 */
1209 bool interruptible;
1210
Chris Wilsonf62a0072014-02-21 17:55:39 +00001211 /**
1212 * Is the GPU currently considered idle, or busy executing userspace
1213 * requests? Whilst idle, we attempt to power down the hardware and
1214 * display clocks. In order to reduce the effect on performance, there
1215 * is a slight delay before we do so.
1216 */
1217 bool busy;
1218
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001219 /* the indicator for dispatch video commands on two BSD rings */
1220 int bsd_ring_dispatch_index;
1221
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001222 /** Bit 6 swizzling required for X tiling */
1223 uint32_t bit_6_swizzle_x;
1224 /** Bit 6 swizzling required for Y tiling */
1225 uint32_t bit_6_swizzle_y;
1226
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001227 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001228 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001229 size_t object_memory;
1230 u32 object_count;
1231};
1232
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001233struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001234 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001235 unsigned bytes;
1236 unsigned size;
1237 int err;
1238 u8 *buf;
1239 loff_t start;
1240 loff_t pos;
1241};
1242
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001243struct i915_error_state_file_priv {
1244 struct drm_device *dev;
1245 struct drm_i915_error_state *error;
1246};
1247
Daniel Vetter99584db2012-11-14 17:14:04 +01001248struct i915_gpu_error {
1249 /* For hangcheck timer */
1250#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1251#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001252 /* Hang gpu twice in this window and your context gets banned */
1253#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1254
Daniel Vetter99584db2012-11-14 17:14:04 +01001255 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001256
1257 /* For reset and error_state handling. */
1258 spinlock_t lock;
1259 /* Protected by the above dev->gpu_error.lock. */
1260 struct drm_i915_error_state *first_error;
1261 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001262
Chris Wilson094f9a52013-09-25 17:34:55 +01001263
1264 unsigned long missed_irq_rings;
1265
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001266 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001267 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001268 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001269 * This is a counter which gets incremented when reset is triggered,
1270 * and again when reset has been handled. So odd values (lowest bit set)
1271 * means that reset is in progress and even values that
1272 * (reset_counter >> 1):th reset was successfully completed.
1273 *
1274 * If reset is not completed succesfully, the I915_WEDGE bit is
1275 * set meaning that hardware is terminally sour and there is no
1276 * recovery. All waiters on the reset_queue will be woken when
1277 * that happens.
1278 *
1279 * This counter is used by the wait_seqno code to notice that reset
1280 * event happened and it needs to restart the entire ioctl (since most
1281 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001282 *
1283 * This is important for lock-free wait paths, where no contended lock
1284 * naturally enforces the correct ordering between the bail-out of the
1285 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001286 */
1287 atomic_t reset_counter;
1288
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001289#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001290#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001291
1292 /**
1293 * Waitqueue to signal when the reset has completed. Used by clients
1294 * that wait for dev_priv->mm.wedged to settle.
1295 */
1296 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001297
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001298 /* Userspace knobs for gpu hang simulation;
1299 * combines both a ring mask, and extra flags
1300 */
1301 u32 stop_rings;
1302#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1303#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001304
1305 /* For missed irq/seqno simulation. */
1306 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001307
1308 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1309 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001310};
1311
Zhang Ruib8efb172013-02-05 15:41:53 +08001312enum modeset_restore {
1313 MODESET_ON_LID_OPEN,
1314 MODESET_DONE,
1315 MODESET_SUSPENDED,
1316};
1317
Paulo Zanoni6acab152013-09-12 17:06:24 -03001318struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001319 /*
1320 * This is an index in the HDMI/DVI DDI buffer translation table.
1321 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1322 * populate this field.
1323 */
1324#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001325 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001326
1327 uint8_t supports_dvi:1;
1328 uint8_t supports_hdmi:1;
1329 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001330};
1331
Pradeep Bhat83a72802014-03-28 10:14:57 +05301332enum drrs_support_type {
1333 DRRS_NOT_SUPPORTED = 0,
1334 STATIC_DRRS_SUPPORT = 1,
1335 SEAMLESS_DRRS_SUPPORT = 2
1336};
1337
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001338struct intel_vbt_data {
1339 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1340 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1341
1342 /* Feature bits */
1343 unsigned int int_tv_support:1;
1344 unsigned int lvds_dither:1;
1345 unsigned int lvds_vbt:1;
1346 unsigned int int_crt_support:1;
1347 unsigned int lvds_use_ssc:1;
1348 unsigned int display_clock_mode:1;
1349 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301350 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001351 int lvds_ssc_freq;
1352 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1353
Pradeep Bhat83a72802014-03-28 10:14:57 +05301354 enum drrs_support_type drrs_type;
1355
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001356 /* eDP */
1357 int edp_rate;
1358 int edp_lanes;
1359 int edp_preemphasis;
1360 int edp_vswing;
1361 bool edp_initialized;
1362 bool edp_support;
1363 int edp_bpp;
1364 struct edp_power_seq edp_pps;
1365
Jani Nikulaf00076d2013-12-14 20:38:29 -02001366 struct {
1367 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001368 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001369 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001370 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001371 } backlight;
1372
Shobhit Kumard17c5442013-08-27 15:12:25 +03001373 /* MIPI DSI */
1374 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301375 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001376 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301377 struct mipi_config *config;
1378 struct mipi_pps_data *pps;
1379 u8 seq_version;
1380 u32 size;
1381 u8 *data;
1382 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001383 } dsi;
1384
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001385 int crt_ddc_pin;
1386
1387 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001388 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001389
1390 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001391};
1392
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001393enum intel_ddb_partitioning {
1394 INTEL_DDB_PART_1_2,
1395 INTEL_DDB_PART_5_6, /* IVB+ */
1396};
1397
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001398struct intel_wm_level {
1399 bool enable;
1400 uint32_t pri_val;
1401 uint32_t spr_val;
1402 uint32_t cur_val;
1403 uint32_t fbc_val;
1404};
1405
Imre Deak820c1982013-12-17 14:46:36 +02001406struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001407 uint32_t wm_pipe[3];
1408 uint32_t wm_lp[3];
1409 uint32_t wm_lp_spr[3];
1410 uint32_t wm_linetime[3];
1411 bool enable_fbc_wm;
1412 enum intel_ddb_partitioning partitioning;
1413};
1414
Damien Lespiauc1939242014-11-04 17:06:41 +00001415struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001416 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001417};
1418
1419static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1420{
Damien Lespiau16160e32014-11-04 17:06:53 +00001421 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001422}
1423
Damien Lespiau08db6652014-11-04 17:06:52 +00001424static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1425 const struct skl_ddb_entry *e2)
1426{
1427 if (e1->start == e2->start && e1->end == e2->end)
1428 return true;
1429
1430 return false;
1431}
1432
Damien Lespiauc1939242014-11-04 17:06:41 +00001433struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001434 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001435 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1436 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1437};
1438
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001439struct skl_wm_values {
1440 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001441 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001442 uint32_t wm_linetime[I915_MAX_PIPES];
1443 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1444 uint32_t cursor[I915_MAX_PIPES][8];
1445 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1446 uint32_t cursor_trans[I915_MAX_PIPES];
1447};
1448
1449struct skl_wm_level {
1450 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001451 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001452 uint16_t plane_res_b[I915_MAX_PLANES];
1453 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001454 uint16_t cursor_res_b;
1455 uint8_t cursor_res_l;
1456};
1457
Paulo Zanonic67a4702013-08-19 13:18:09 -03001458/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001459 * This struct helps tracking the state needed for runtime PM, which puts the
1460 * device in PCI D3 state. Notice that when this happens, nothing on the
1461 * graphics device works, even register access, so we don't get interrupts nor
1462 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001463 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001464 * Every piece of our code that needs to actually touch the hardware needs to
1465 * either call intel_runtime_pm_get or call intel_display_power_get with the
1466 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001467 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001468 * Our driver uses the autosuspend delay feature, which means we'll only really
1469 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001470 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001471 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001472 *
1473 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1474 * goes back to false exactly before we reenable the IRQs. We use this variable
1475 * to check if someone is trying to enable/disable IRQs while they're supposed
1476 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001477 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001478 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001479 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001480 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001481struct i915_runtime_pm {
1482 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001483 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001484};
1485
Daniel Vetter926321d2013-10-16 13:30:34 +02001486enum intel_pipe_crc_source {
1487 INTEL_PIPE_CRC_SOURCE_NONE,
1488 INTEL_PIPE_CRC_SOURCE_PLANE1,
1489 INTEL_PIPE_CRC_SOURCE_PLANE2,
1490 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001491 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001492 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1493 INTEL_PIPE_CRC_SOURCE_TV,
1494 INTEL_PIPE_CRC_SOURCE_DP_B,
1495 INTEL_PIPE_CRC_SOURCE_DP_C,
1496 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001497 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001498 INTEL_PIPE_CRC_SOURCE_MAX,
1499};
1500
Shuang He8bf1e9f2013-10-15 18:55:27 +01001501struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001502 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001503 uint32_t crc[5];
1504};
1505
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001506#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001507struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001508 spinlock_t lock;
1509 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001510 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001511 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001512 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001513 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001514};
1515
Daniel Vetterf99d7062014-06-19 16:01:59 +02001516struct i915_frontbuffer_tracking {
1517 struct mutex lock;
1518
1519 /*
1520 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1521 * scheduled flips.
1522 */
1523 unsigned busy_bits;
1524 unsigned flip_bits;
1525};
1526
Mika Kuoppala72253422014-10-07 17:21:26 +03001527struct i915_wa_reg {
1528 u32 addr;
1529 u32 value;
1530 /* bitmask representing WA bits */
1531 u32 mask;
1532};
1533
1534#define I915_MAX_WA_REGS 16
1535
1536struct i915_workarounds {
1537 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1538 u32 count;
1539};
1540
Jani Nikula77fec552014-03-31 14:27:22 +03001541struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001542 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001543 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001544
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001545 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001546
1547 int relative_constants_mode;
1548
1549 void __iomem *regs;
1550
Chris Wilson907b28c2013-07-19 20:36:52 +01001551 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001552
1553 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1554
Daniel Vetter28c70f12012-12-01 13:53:45 +01001555
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001556 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1557 * controller on different i2c buses. */
1558 struct mutex gmbus_mutex;
1559
1560 /**
1561 * Base address of the gmbus and gpio block.
1562 */
1563 uint32_t gpio_mmio_base;
1564
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301565 /* MMIO base address for MIPI regs */
1566 uint32_t mipi_mmio_base;
1567
Daniel Vetter28c70f12012-12-01 13:53:45 +01001568 wait_queue_head_t gmbus_wait_queue;
1569
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001570 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001571 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001572 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001573 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001574
Daniel Vetterba8286f2014-09-11 07:43:25 +02001575 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001576 struct resource mch_res;
1577
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001578 /* protects the irq masks */
1579 spinlock_t irq_lock;
1580
Sourab Gupta84c33a62014-06-02 16:47:17 +05301581 /* protects the mmio flip data */
1582 spinlock_t mmio_flip_lock;
1583
Imre Deakf8b79e52014-03-04 19:23:07 +02001584 bool display_irqs_enabled;
1585
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001586 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1587 struct pm_qos_request pm_qos;
1588
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001589 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001590 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001591
1592 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001593 union {
1594 u32 irq_mask;
1595 u32 de_irq_mask[I915_MAX_PIPES];
1596 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001597 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001598 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301599 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001600 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001602 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001603 struct {
1604 unsigned long hpd_last_jiffies;
1605 int hpd_cnt;
1606 enum {
1607 HPD_ENABLED = 0,
1608 HPD_DISABLED = 1,
1609 HPD_MARK_DISABLED = 2
1610 } hpd_mark;
1611 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001612 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001613 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001614
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001615 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301616 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001617 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001618 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001619
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001620 bool preserve_bios_swizzle;
1621
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001622 /* overlay */
1623 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001624
Jani Nikula58c68772013-11-08 16:48:54 +02001625 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001626 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001627
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001628 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001629 bool no_aux_handshake;
1630
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001631 /* protects panel power sequencer state */
1632 struct mutex pps_mutex;
1633
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001634 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1635 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1636 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1637
1638 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001639 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001640 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001641
Daniel Vetter645416f2013-09-02 16:22:25 +02001642 /**
1643 * wq - Driver workqueue for GEM.
1644 *
1645 * NOTE: Work items scheduled here are not allowed to grab any modeset
1646 * locks, for otherwise the flushing done in the pageflip code will
1647 * result in deadlocks.
1648 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001649 struct workqueue_struct *wq;
1650
1651 /* Display functions */
1652 struct drm_i915_display_funcs display;
1653
1654 /* PCH chipset type */
1655 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001656 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001657
1658 unsigned long quirks;
1659
Zhang Ruib8efb172013-02-05 15:41:53 +08001660 enum modeset_restore modeset_restore;
1661 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001662
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001663 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001664 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001665
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001666 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001667 DECLARE_HASHTABLE(mm_structs, 7);
1668 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001669
Daniel Vetter87813422012-05-02 11:49:32 +02001670 /* Kernel Modesetting */
1671
yakui_zhao9b9d1722009-05-31 17:17:17 +08001672 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001673
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001674 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1675 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001676 wait_queue_head_t pending_flip_queue;
1677
Daniel Vetterc4597872013-10-21 21:04:07 +02001678#ifdef CONFIG_DEBUG_FS
1679 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1680#endif
1681
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001682 int num_shared_dpll;
1683 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001684 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001685
Mika Kuoppala72253422014-10-07 17:21:26 +03001686 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001687
Jesse Barnes652c3932009-08-17 13:31:43 -07001688 /* Reclocking support */
1689 bool render_reclock_avail;
1690 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001691 /* indicates the reduced downclock for LVDS*/
1692 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001693
1694 struct i915_frontbuffer_tracking fb_tracking;
1695
Jesse Barnes652c3932009-08-17 13:31:43 -07001696 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001697
Zhenyu Wangc48044112009-12-17 14:48:43 +08001698 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001699
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001700 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001701
Ben Widawsky59124502013-07-04 11:02:05 -07001702 /* Cannot be determined by PCIID. You must always read a register. */
1703 size_t ellc_size;
1704
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001705 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001706 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001707
Daniel Vetter20e4d402012-08-08 23:35:39 +02001708 /* ilk-only ips/rps state. Everything in here is protected by the global
1709 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001710 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001711
Imre Deak83c00f552013-10-25 17:36:47 +03001712 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001713
Rodrigo Vivia031d702013-10-03 16:15:06 -03001714 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001715
Daniel Vetter99584db2012-11-14 17:14:04 +01001716 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001717
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001718 struct drm_i915_gem_object *vlv_pctx;
1719
Daniel Vetter4520f532013-10-09 09:18:51 +02001720#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001721 /* list of fbdev register on this device */
1722 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001723 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001724#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001725
1726 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001727 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001728
Ben Widawsky254f9652012-06-04 14:42:42 -07001729 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001730 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001731
Damien Lespiau3e683202012-12-11 18:48:29 +00001732 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001733
Daniel Vetter842f1c82014-03-10 10:01:44 +01001734 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001735 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001736 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001737
Ville Syrjälä53615a52013-08-01 16:18:50 +03001738 struct {
1739 /*
1740 * Raw watermark latency values:
1741 * in 0.1us units for WM0,
1742 * in 0.5us units for WM1+.
1743 */
1744 /* primary */
1745 uint16_t pri_latency[5];
1746 /* sprite */
1747 uint16_t spr_latency[5];
1748 /* cursor */
1749 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001750 /*
1751 * Raw watermark memory latency values
1752 * for SKL for all 8 levels
1753 * in 1us units.
1754 */
1755 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001756
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001757 /*
1758 * The skl_wm_values structure is a bit too big for stack
1759 * allocation, so we keep the staging struct where we store
1760 * intermediate results here instead.
1761 */
1762 struct skl_wm_values skl_results;
1763
Ville Syrjälä609cede2013-10-09 19:18:03 +03001764 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001765 union {
1766 struct ilk_wm_values hw;
1767 struct skl_wm_values skl_hw;
1768 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001769 } wm;
1770
Paulo Zanoni8a187452013-12-06 20:32:13 -02001771 struct i915_runtime_pm pm;
1772
Dave Airlie13cf5502014-06-18 11:29:35 +10001773 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1774 u32 long_hpd_port_mask;
1775 u32 short_hpd_port_mask;
1776 struct work_struct dig_port_work;
1777
Dave Airlie0e32b392014-05-02 14:02:48 +10001778 /*
1779 * if we get a HPD irq from DP and a HPD irq from non-DP
1780 * the non-DP HPD could block the workqueue on a mode config
1781 * mutex getting, that userspace may have taken. However
1782 * userspace is waiting on the DP workqueue to run which is
1783 * blocked behind the non-DP one.
1784 */
1785 struct workqueue_struct *dp_wq;
1786
Ville Syrjälä69769f92014-08-15 01:22:08 +03001787 uint32_t bios_vgacntr;
1788
Daniel Vetter231f42a2012-11-02 19:55:05 +01001789 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1790 * here! */
1791 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001792 /* Old ums support infrastructure, same warning applies. */
1793 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001794
Oscar Mateoa83014d2014-07-24 17:04:21 +01001795 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1796 struct {
1797 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1798 struct intel_engine_cs *ring,
1799 struct intel_context *ctx,
1800 struct drm_i915_gem_execbuffer2 *args,
1801 struct list_head *vmas,
1802 struct drm_i915_gem_object *batch_obj,
1803 u64 exec_start, u32 flags);
1804 int (*init_rings)(struct drm_device *dev);
1805 void (*cleanup_ring)(struct intel_engine_cs *ring);
1806 void (*stop_ring)(struct intel_engine_cs *ring);
1807 } gt;
1808
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001809 /*
1810 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1811 * will be rejected. Instead look for a better place.
1812 */
Jani Nikula77fec552014-03-31 14:27:22 +03001813};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814
Chris Wilson2c1792a2013-08-01 18:39:55 +01001815static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1816{
1817 return dev->dev_private;
1818}
1819
Chris Wilsonb4519512012-05-11 14:29:30 +01001820/* Iterate over initialised rings */
1821#define for_each_ring(ring__, dev_priv__, i__) \
1822 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1823 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1824
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001825enum hdmi_force_audio {
1826 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1827 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1828 HDMI_AUDIO_AUTO, /* trust EDID */
1829 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1830};
1831
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001832#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001833
Chris Wilson37e680a2012-06-07 15:38:42 +01001834struct drm_i915_gem_object_ops {
1835 /* Interface between the GEM object and its backing storage.
1836 * get_pages() is called once prior to the use of the associated set
1837 * of pages before to binding them into the GTT, and put_pages() is
1838 * called after we no longer need them. As we expect there to be
1839 * associated cost with migrating pages between the backing storage
1840 * and making them available for the GPU (e.g. clflush), we may hold
1841 * onto the pages after they are no longer referenced by the GPU
1842 * in case they may be used again shortly (for example migrating the
1843 * pages to a different memory domain within the GTT). put_pages()
1844 * will therefore most likely be called when the object itself is
1845 * being released or under memory pressure (where we attempt to
1846 * reap pages for the shrinker).
1847 */
1848 int (*get_pages)(struct drm_i915_gem_object *);
1849 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001850 int (*dmabuf_export)(struct drm_i915_gem_object *);
1851 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001852};
1853
Daniel Vettera071fa02014-06-18 23:28:09 +02001854/*
1855 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1856 * considered to be the frontbuffer for the given plane interface-vise. This
1857 * doesn't mean that the hw necessarily already scans it out, but that any
1858 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1859 *
1860 * We have one bit per pipe and per scanout plane type.
1861 */
1862#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1863#define INTEL_FRONTBUFFER_BITS \
1864 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1865#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1866 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1867#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1868 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1869#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1870 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1871#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1872 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001873#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1874 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001875
Eric Anholt673a3942008-07-30 12:06:12 -07001876struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001877 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001878
Chris Wilson37e680a2012-06-07 15:38:42 +01001879 const struct drm_i915_gem_object_ops *ops;
1880
Ben Widawsky2f633152013-07-17 12:19:03 -07001881 /** List of VMAs backed by this object */
1882 struct list_head vma_list;
1883
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001884 /** Stolen memory for this object, instead of being backed by shmem. */
1885 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001886 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001887
Chris Wilson69dc4982010-10-19 10:36:51 +01001888 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001889 /** Used in execbuf to temporarily hold a ref */
1890 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001891
1892 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001893 * This is set if the object is on the active lists (has pending
1894 * rendering and so a non-zero seqno), and is not set if it i s on
1895 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001896 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001897 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001898
1899 /**
1900 * This is set if the object has been written to since last bound
1901 * to the GTT
1902 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001903 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001904
1905 /**
1906 * Fence register bits (if any) for this object. Will be set
1907 * as needed when mapped into the GTT.
1908 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001909 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001910 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001911
1912 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001913 * Advice: are the backing pages purgeable?
1914 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001915 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001916
1917 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001918 * Current tiling mode for the object.
1919 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001920 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001921 /**
1922 * Whether the tiling parameters for the currently associated fence
1923 * register have changed. Note that for the purposes of tracking
1924 * tiling changes we also treat the unfenced register, the register
1925 * slot that the object occupies whilst it executes a fenced
1926 * command (such as BLT on gen2/3), as a "fence".
1927 */
1928 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001929
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001930 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001931 * Is the object at the current location in the gtt mappable and
1932 * fenceable? Used to avoid costly recalculations.
1933 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001934 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001935
1936 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001937 * Whether the current gtt mapping needs to be mappable (and isn't just
1938 * mappable by accident). Track pin and fault separate for a more
1939 * accurate mappable working set.
1940 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001941 unsigned int fault_mappable:1;
1942 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001943 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001944
Chris Wilsoncaea7472010-11-12 13:53:37 +00001945 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301946 * Is the object to be mapped as read-only to the GPU
1947 * Only honoured if hardware has relevant pte bit
1948 */
1949 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001950 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001951
Chris Wilson9da3da62012-06-01 15:20:22 +01001952 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001953
Daniel Vettera071fa02014-06-18 23:28:09 +02001954 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1955
Chris Wilson9da3da62012-06-01 15:20:22 +01001956 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001957 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001958
Daniel Vetter1286ff72012-05-10 15:25:09 +02001959 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001960 void *dma_buf_vmapping;
1961 int vmapping_count;
1962
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001963 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001964
Chris Wilson1c293ea2012-04-17 15:31:27 +01001965 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001966 uint32_t last_read_seqno;
1967 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001968 /** Breadcrumb of last fenced GPU access to the buffer. */
1969 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001970
Daniel Vetter778c3542010-05-13 11:49:44 +02001971 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001972 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001973
Daniel Vetter80075d42013-10-09 21:23:52 +02001974 /** References from framebuffers, locks out tiling changes. */
1975 unsigned long framebuffer_references;
1976
Eric Anholt280b7132009-03-12 16:56:27 -07001977 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001978 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001979
Jesse Barnes79e53942008-11-07 14:24:08 -08001980 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001981 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001982 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001983
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001984 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001985 /** for phy allocated objects */
1986 struct drm_dma_handle *phys_handle;
1987
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001988 struct i915_gem_userptr {
1989 uintptr_t ptr;
1990 unsigned read_only :1;
1991 unsigned workers :4;
1992#define I915_GEM_USERPTR_MAX_WORKERS 15
1993
Chris Wilsonad46cb52014-08-07 14:20:40 +01001994 struct i915_mm_struct *mm;
1995 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001996 struct work_struct *work;
1997 } userptr;
1998 };
1999};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002000#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002001
Daniel Vettera071fa02014-06-18 23:28:09 +02002002void i915_gem_track_fb(struct drm_i915_gem_object *old,
2003 struct drm_i915_gem_object *new,
2004 unsigned frontbuffer_bits);
2005
Eric Anholt673a3942008-07-30 12:06:12 -07002006/**
2007 * Request queue structure.
2008 *
2009 * The request queue allows us to note sequence numbers that have been emitted
2010 * and may be associated with active buffers to be retired.
2011 *
2012 * By keeping this list, we can avoid having to do questionable
2013 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
2014 * an emission time with seqnos for tracking how far ahead of the GPU we are.
2015 */
2016struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08002017 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002018 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002019
Eric Anholt673a3942008-07-30 12:06:12 -07002020 /** GEM sequence number associated with this request. */
2021 uint32_t seqno;
2022
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002023 /** Position in the ringbuffer of the start of the request */
2024 u32 head;
2025
2026 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002027 u32 tail;
2028
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002029 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01002030 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002031
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002032 /** Batch buffer related to this request if any */
2033 struct drm_i915_gem_object *batch_obj;
2034
Eric Anholt673a3942008-07-30 12:06:12 -07002035 /** Time at which this request was emitted, in jiffies. */
2036 unsigned long emitted_jiffies;
2037
Eric Anholtb9624422009-06-03 07:27:35 +00002038 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002039 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002040
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002041 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002042 /** file_priv list entry for this request */
2043 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002044};
2045
2046struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002047 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002048 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002049
Eric Anholt673a3942008-07-30 12:06:12 -07002050 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002051 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002052 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002053 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002054 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002055 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002056
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002057 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002058 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002059};
2060
Brad Volkin351e3db2014-02-18 10:15:46 -08002061/*
2062 * A command that requires special handling by the command parser.
2063 */
2064struct drm_i915_cmd_descriptor {
2065 /*
2066 * Flags describing how the command parser processes the command.
2067 *
2068 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2069 * a length mask if not set
2070 * CMD_DESC_SKIP: The command is allowed but does not follow the
2071 * standard length encoding for the opcode range in
2072 * which it falls
2073 * CMD_DESC_REJECT: The command is never allowed
2074 * CMD_DESC_REGISTER: The command should be checked against the
2075 * register whitelist for the appropriate ring
2076 * CMD_DESC_MASTER: The command is allowed if the submitting process
2077 * is the DRM master
2078 */
2079 u32 flags;
2080#define CMD_DESC_FIXED (1<<0)
2081#define CMD_DESC_SKIP (1<<1)
2082#define CMD_DESC_REJECT (1<<2)
2083#define CMD_DESC_REGISTER (1<<3)
2084#define CMD_DESC_BITMASK (1<<4)
2085#define CMD_DESC_MASTER (1<<5)
2086
2087 /*
2088 * The command's unique identification bits and the bitmask to get them.
2089 * This isn't strictly the opcode field as defined in the spec and may
2090 * also include type, subtype, and/or subop fields.
2091 */
2092 struct {
2093 u32 value;
2094 u32 mask;
2095 } cmd;
2096
2097 /*
2098 * The command's length. The command is either fixed length (i.e. does
2099 * not include a length field) or has a length field mask. The flag
2100 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2101 * a length mask. All command entries in a command table must include
2102 * length information.
2103 */
2104 union {
2105 u32 fixed;
2106 u32 mask;
2107 } length;
2108
2109 /*
2110 * Describes where to find a register address in the command to check
2111 * against the ring's register whitelist. Only valid if flags has the
2112 * CMD_DESC_REGISTER bit set.
2113 */
2114 struct {
2115 u32 offset;
2116 u32 mask;
2117 } reg;
2118
2119#define MAX_CMD_DESC_BITMASKS 3
2120 /*
2121 * Describes command checks where a particular dword is masked and
2122 * compared against an expected value. If the command does not match
2123 * the expected value, the parser rejects it. Only valid if flags has
2124 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2125 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002126 *
2127 * If the check specifies a non-zero condition_mask then the parser
2128 * only performs the check when the bits specified by condition_mask
2129 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002130 */
2131 struct {
2132 u32 offset;
2133 u32 mask;
2134 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002135 u32 condition_offset;
2136 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002137 } bits[MAX_CMD_DESC_BITMASKS];
2138};
2139
2140/*
2141 * A table of commands requiring special handling by the command parser.
2142 *
2143 * Each ring has an array of tables. Each table consists of an array of command
2144 * descriptors, which must be sorted with command opcodes in ascending order.
2145 */
2146struct drm_i915_cmd_table {
2147 const struct drm_i915_cmd_descriptor *table;
2148 int count;
2149};
2150
Chris Wilsondbbe9122014-08-09 19:18:43 +01002151/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002152#define __I915__(p) ({ \
2153 struct drm_i915_private *__p; \
2154 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2155 __p = (struct drm_i915_private *)p; \
2156 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2157 __p = to_i915((struct drm_device *)p); \
2158 else \
2159 BUILD_BUG(); \
2160 __p; \
2161})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002162#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002163#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002164
Chris Wilson87f1f462014-08-09 19:18:42 +01002165#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2166#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002167#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002168#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002169#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002170#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2171#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002172#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2173#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2174#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002175#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002176#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002177#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2178#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002179#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2180#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002181#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002182#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002183#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2184 INTEL_DEVID(dev) == 0x0152 || \
2185 INTEL_DEVID(dev) == 0x015a)
2186#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2187 INTEL_DEVID(dev) == 0x0106 || \
2188 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002189#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002190#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002191#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002192#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302193#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002194#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002195#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002196 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002197#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002198 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2199 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2200 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002201#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2202 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002203#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002204 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002205#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002206 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002207/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002208#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2209 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002210#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002211
Jesse Barnes85436692011-04-06 12:11:14 -07002212/*
2213 * The genX designation typically refers to the render engine, so render
2214 * capability related checks should use IS_GEN, while display and other checks
2215 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2216 * chips, etc.).
2217 */
Zou Nan haicae58522010-11-09 17:17:32 +08002218#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2219#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2220#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2221#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2222#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002223#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002224#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002225#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002226
Ben Widawsky73ae4782013-10-15 10:02:57 -07002227#define RENDER_RING (1<<RCS)
2228#define BSD_RING (1<<VCS)
2229#define BLT_RING (1<<BCS)
2230#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002231#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002232#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002233#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002234#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2235#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2236#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2237#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002238 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002239#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2240
Ben Widawsky254f9652012-06-04 14:42:42 -07002241#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002242#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002243#define USES_PPGTT(dev) (i915.enable_ppgtt)
2244#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002245
Chris Wilson05394f32010-11-08 19:18:58 +00002246#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002247#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2248
Daniel Vetterb45305f2012-12-17 16:21:27 +01002249/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2250#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002251/*
2252 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2253 * even when in MSI mode. This results in spurious interrupt warnings if the
2254 * legacy irq no. is shared with another device. The kernel then disables that
2255 * interrupt source and so prevents the other device from working properly.
2256 */
2257#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2258#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002259
Zou Nan haicae58522010-11-09 17:17:32 +08002260/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2261 * rows, which changed the alignment requirements and fence programming.
2262 */
2263#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2264 IS_I915GM(dev)))
2265#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2266#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2267#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002268#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2269#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002270
2271#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2272#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002273#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002274
Damien Lespiaudbf77862014-10-01 20:04:14 +01002275#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002276
Damien Lespiaudd93be52013-04-22 18:40:39 +01002277#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002278#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002279#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002280#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002281 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002282#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2283#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002284
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002285#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2286#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2287#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2288#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2289#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2290#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302291#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2292#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002293
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002294#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302295#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002296#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002297#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2298#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002299#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002300#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002301
Sonika Jindal5fafe292014-07-21 15:23:38 +05302302#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2303
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002304/* DPF == dynamic parity feature */
2305#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2306#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002307
Ben Widawskyc8735b02012-09-07 19:43:39 -07002308#define GT_FREQUENCY_MULTIPLIER 50
2309
Chris Wilson05394f32010-11-08 19:18:58 +00002310#include "i915_trace.h"
2311
Rob Clarkbaa70942013-08-02 13:27:49 -04002312extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002313extern int i915_max_ioctl;
2314
Imre Deakfc49b3d2014-10-23 19:23:27 +03002315extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2316extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002317extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2318extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2319
Jani Nikulad330a952014-01-21 11:24:25 +02002320/* i915_params.c */
2321struct i915_params {
2322 int modeset;
2323 int panel_ignore_lid;
2324 unsigned int powersave;
2325 int semaphores;
2326 unsigned int lvds_downclock;
2327 int lvds_channel_mode;
2328 int panel_use_ssc;
2329 int vbt_sdvo_panel_type;
2330 int enable_rc6;
2331 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002332 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002333 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002334 int enable_psr;
2335 unsigned int preliminary_hw_support;
2336 int disable_power_well;
2337 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002338 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002339 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002340 /* leave bools at the end to not create holes */
2341 bool enable_hangcheck;
2342 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002343 bool prefault_disable;
2344 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002345 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002346 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302347 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002348 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002349};
2350extern struct i915_params i915 __read_mostly;
2351
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002353void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002354extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002355extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002356extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002357extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002358extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002359extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002360 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002361extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002362 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002363extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002364#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002365extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2366 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002367#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002368extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002369 struct drm_clip_rect *box,
2370 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002371extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002372extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002373extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2374extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2375extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2376extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002377int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002378void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002379
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002381void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002382__printf(3, 4)
2383void i915_handle_error(struct drm_device *dev, bool wedged,
2384 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385
Daniel Vetterb9632912014-09-30 10:56:44 +02002386extern void intel_irq_init(struct drm_i915_private *dev_priv);
2387extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002388int intel_irq_install(struct drm_i915_private *dev_priv);
2389void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002390
2391extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002392extern void intel_uncore_early_sanitize(struct drm_device *dev,
2393 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002394extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002395extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002396extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002397extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002398
Keith Packard7c463582008-11-04 02:03:27 -08002399void
Jani Nikula50227e12014-03-31 14:27:21 +03002400i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002401 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002402
2403void
Jani Nikula50227e12014-03-31 14:27:21 +03002404i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002405 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002406
Imre Deakf8b79e52014-03-04 19:23:07 +02002407void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2408void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002409void
2410ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2411void
2412ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2413void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2414 uint32_t interrupt_mask,
2415 uint32_t enabled_irq_mask);
2416#define ibx_enable_display_interrupt(dev_priv, bits) \
2417 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2418#define ibx_disable_display_interrupt(dev_priv, bits) \
2419 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002420
Eric Anholt673a3942008-07-30 12:06:12 -07002421/* i915_gem.c */
2422int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2423 struct drm_file *file_priv);
2424int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2425 struct drm_file *file_priv);
2426int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2427 struct drm_file *file_priv);
2428int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2429 struct drm_file *file_priv);
2430int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2431 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002432int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2433 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002434int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2435 struct drm_file *file_priv);
2436int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2437 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002438void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2439 struct intel_engine_cs *ring);
2440void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2441 struct drm_file *file,
2442 struct intel_engine_cs *ring,
2443 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002444int i915_gem_ringbuffer_submission(struct drm_device *dev,
2445 struct drm_file *file,
2446 struct intel_engine_cs *ring,
2447 struct intel_context *ctx,
2448 struct drm_i915_gem_execbuffer2 *args,
2449 struct list_head *vmas,
2450 struct drm_i915_gem_object *batch_obj,
2451 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002452int i915_gem_execbuffer(struct drm_device *dev, void *data,
2453 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002454int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2455 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002456int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2457 struct drm_file *file_priv);
2458int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2459 struct drm_file *file_priv);
2460int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2461 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002462int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2463 struct drm_file *file);
2464int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2465 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002466int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2467 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002468int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2469 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002470int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2471 struct drm_file *file_priv);
2472int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2473 struct drm_file *file_priv);
2474int i915_gem_set_tiling(struct drm_device *dev, void *data,
2475 struct drm_file *file_priv);
2476int i915_gem_get_tiling(struct drm_device *dev, void *data,
2477 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002478int i915_gem_init_userptr(struct drm_device *dev);
2479int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2480 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002481int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2482 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002483int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2484 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002485void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002486unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2487 long target,
2488 unsigned flags);
2489#define I915_SHRINK_PURGEABLE 0x1
2490#define I915_SHRINK_UNBOUND 0x2
2491#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002492void *i915_gem_object_alloc(struct drm_device *dev);
2493void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002494void i915_gem_object_init(struct drm_i915_gem_object *obj,
2495 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002496struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2497 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002498void i915_init_vm(struct drm_i915_private *dev_priv,
2499 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002500void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002501void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002502
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002503#define PIN_MAPPABLE 0x1
2504#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002505#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002506#define PIN_OFFSET_BIAS 0x8
2507#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002508int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002509 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002510 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002511 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002512int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002513int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002514void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002515void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002516void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002517
Brad Volkin4c914c02014-02-18 10:15:45 -08002518int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2519 int *needs_clflush);
2520
Chris Wilson37e680a2012-06-07 15:38:42 +01002521int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002522static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2523{
Imre Deak67d5a502013-02-18 19:28:02 +02002524 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002525
Imre Deak67d5a502013-02-18 19:28:02 +02002526 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002527 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002528
2529 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002530}
Chris Wilsona5570172012-09-04 21:02:54 +01002531static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2532{
2533 BUG_ON(obj->pages == NULL);
2534 obj->pages_pin_count++;
2535}
2536static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2537{
2538 BUG_ON(obj->pages_pin_count == 0);
2539 obj->pages_pin_count--;
2540}
2541
Chris Wilson54cf91d2010-11-25 18:00:26 +00002542int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002543int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002544 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002545void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002546 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002547int i915_gem_dumb_create(struct drm_file *file_priv,
2548 struct drm_device *dev,
2549 struct drm_mode_create_dumb *args);
2550int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2551 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002552/**
2553 * Returns true if seq1 is later than seq2.
2554 */
2555static inline bool
2556i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2557{
2558 return (int32_t)(seq1 - seq2) >= 0;
2559}
2560
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002561int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2562int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002563int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002564int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002565
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002566bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2567void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002568
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002569struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002570i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002571
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002572bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002573void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002574int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002575 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302576int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2577
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002578static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2579{
2580 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002581 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002582}
2583
2584static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2585{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002586 return atomic_read(&error->reset_counter) & I915_WEDGED;
2587}
2588
2589static inline u32 i915_reset_count(struct i915_gpu_error *error)
2590{
2591 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002592}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002593
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002594static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2595{
2596 return dev_priv->gpu_error.stop_rings == 0 ||
2597 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2598}
2599
2600static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2601{
2602 return dev_priv->gpu_error.stop_rings == 0 ||
2603 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2604}
2605
Chris Wilson069efc12010-09-30 16:53:18 +01002606void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002607bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002608int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002609int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002610int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002611int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002612int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002613void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002614void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002615int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002616int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002617int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002618 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002619 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002620 u32 *seqno);
2621#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002622 __i915_add_request(ring, NULL, NULL, seqno)
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002623int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
2624 unsigned reset_counter,
2625 bool interruptible,
2626 s64 *timeout,
2627 struct drm_i915_file_private *file_priv);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002628int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002629 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002630int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002631int __must_check
2632i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2633 bool write);
2634int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002635i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2636int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002637i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2638 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002639 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002640void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002641int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002642 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002643int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002644void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002645
Chris Wilson467cffb2011-03-07 10:42:03 +00002646uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002647i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2648uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002649i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2650 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002651
Chris Wilsone4ffd172011-04-04 09:44:39 +01002652int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2653 enum i915_cache_level cache_level);
2654
Daniel Vetter1286ff72012-05-10 15:25:09 +02002655struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2656 struct dma_buf *dma_buf);
2657
2658struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2659 struct drm_gem_object *gem_obj, int flags);
2660
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002661void i915_gem_restore_fences(struct drm_device *dev);
2662
Ben Widawskya70a3142013-07-31 16:59:56 -07002663unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2664 struct i915_address_space *vm);
2665bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2666bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2667 struct i915_address_space *vm);
2668unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2669 struct i915_address_space *vm);
2670struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2671 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002672struct i915_vma *
2673i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2674 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002675
2676struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002677static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2678 struct i915_vma *vma;
2679 list_for_each_entry(vma, &obj->vma_list, vma_link)
2680 if (vma->pin_count > 0)
2681 return true;
2682 return false;
2683}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002684
Ben Widawskya70a3142013-07-31 16:59:56 -07002685/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002686#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002687 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2688static inline bool i915_is_ggtt(struct i915_address_space *vm)
2689{
2690 struct i915_address_space *ggtt =
2691 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2692 return vm == ggtt;
2693}
2694
Daniel Vetter841cd772014-08-06 15:04:48 +02002695static inline struct i915_hw_ppgtt *
2696i915_vm_to_ppgtt(struct i915_address_space *vm)
2697{
2698 WARN_ON(i915_is_ggtt(vm));
2699
2700 return container_of(vm, struct i915_hw_ppgtt, base);
2701}
2702
2703
Ben Widawskya70a3142013-07-31 16:59:56 -07002704static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2705{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002706 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002707}
2708
2709static inline unsigned long
2710i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2711{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002712 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002713}
2714
2715static inline unsigned long
2716i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2717{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002718 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002719}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002720
2721static inline int __must_check
2722i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2723 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002724 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002725{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002726 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2727 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002728}
Ben Widawskya70a3142013-07-31 16:59:56 -07002729
Daniel Vetterb2871102014-02-14 14:01:19 +01002730static inline int
2731i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2732{
2733 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2734}
2735
2736void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2737
Ben Widawsky254f9652012-06-04 14:42:42 -07002738/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002739int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002740void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002741void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002742int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002743int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002744void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002745int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002746 struct intel_context *to);
2747struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002748i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002749void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002750struct drm_i915_gem_object *
2751i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002752static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002753{
Chris Wilson691e6412014-04-09 09:07:36 +01002754 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002755}
2756
Oscar Mateo273497e2014-05-22 14:13:37 +01002757static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002758{
Chris Wilson691e6412014-04-09 09:07:36 +01002759 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002760}
2761
Oscar Mateo273497e2014-05-22 14:13:37 +01002762static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002763{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002764 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002765}
2766
Ben Widawsky84624812012-06-04 14:42:54 -07002767int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2768 struct drm_file *file);
2769int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2770 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002771
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002772/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002773int __must_check i915_gem_evict_something(struct drm_device *dev,
2774 struct i915_address_space *vm,
2775 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002776 unsigned alignment,
2777 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002778 unsigned long start,
2779 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002780 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002781int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002782int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002783
Ben Widawsky0260c422014-03-22 22:47:21 -07002784/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002785static inline void i915_gem_chipset_flush(struct drm_device *dev)
2786{
Chris Wilson05394f32010-11-08 19:18:58 +00002787 if (INTEL_INFO(dev)->gen < 6)
2788 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002789}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002790
Chris Wilson9797fbf2012-04-24 15:47:39 +01002791/* i915_gem_stolen.c */
2792int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002793int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002794void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002795void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002796struct drm_i915_gem_object *
2797i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002798struct drm_i915_gem_object *
2799i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2800 u32 stolen_offset,
2801 u32 gtt_offset,
2802 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002803
Eric Anholt673a3942008-07-30 12:06:12 -07002804/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002805static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002806{
Jani Nikula50227e12014-03-31 14:27:21 +03002807 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002808
2809 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2810 obj->tiling_mode != I915_TILING_NONE;
2811}
2812
Eric Anholt673a3942008-07-30 12:06:12 -07002813void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002814void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2815void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002816
2817/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002818#if WATCH_LISTS
2819int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002820#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002821#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002822#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823
Ben Gamari20172632009-02-17 20:08:50 -05002824/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002825int i915_debugfs_init(struct drm_minor *minor);
2826void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002827#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002828void intel_display_crc_init(struct drm_device *dev);
2829#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002830static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002831#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002832
2833/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002834__printf(2, 3)
2835void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002836int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2837 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002838int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002839 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002840 size_t count, loff_t pos);
2841static inline void i915_error_state_buf_release(
2842 struct drm_i915_error_state_buf *eb)
2843{
2844 kfree(eb->buf);
2845}
Mika Kuoppala58174462014-02-25 17:11:26 +02002846void i915_capture_error_state(struct drm_device *dev, bool wedge,
2847 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002848void i915_error_state_get(struct drm_device *dev,
2849 struct i915_error_state_file_priv *error_priv);
2850void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2851void i915_destroy_error_state(struct drm_device *dev);
2852
2853void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002854const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002855
Brad Volkin351e3db2014-02-18 10:15:46 -08002856/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002857int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002858int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2859void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2860bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2861int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002862 struct drm_i915_gem_object *batch_obj,
2863 u32 batch_start_offset,
2864 bool is_master);
2865
Jesse Barnes317c35d2008-08-25 15:11:06 -07002866/* i915_suspend.c */
2867extern int i915_save_state(struct drm_device *dev);
2868extern int i915_restore_state(struct drm_device *dev);
2869
Daniel Vetterd8157a32013-01-25 17:53:20 +01002870/* i915_ums.c */
2871void i915_save_display_reg(struct drm_device *dev);
2872void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002873
Ben Widawsky0136db582012-04-10 21:17:01 -07002874/* i915_sysfs.c */
2875void i915_setup_sysfs(struct drm_device *dev_priv);
2876void i915_teardown_sysfs(struct drm_device *dev_priv);
2877
Chris Wilsonf899fc62010-07-20 15:44:45 -07002878/* intel_i2c.c */
2879extern int intel_setup_gmbus(struct drm_device *dev);
2880extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002881static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002882{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002883 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002884}
2885
2886extern struct i2c_adapter *intel_gmbus_get_adapter(
2887 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002888extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2889extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002890static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002891{
2892 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2893}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002894extern void intel_i2c_reset(struct drm_device *dev);
2895
Chris Wilson3b617962010-08-24 09:02:58 +01002896/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01002897#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002898extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002899extern void intel_opregion_init(struct drm_device *dev);
2900extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002901extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002902extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2903 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002904extern int intel_opregion_notify_adapter(struct drm_device *dev,
2905 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002906#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002907static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002908static inline void intel_opregion_init(struct drm_device *dev) { return; }
2909static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002910static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002911static inline int
2912intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2913{
2914 return 0;
2915}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002916static inline int
2917intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2918{
2919 return 0;
2920}
Len Brown65e082c2008-10-24 17:18:10 -04002921#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002922
Jesse Barnes723bfd72010-10-07 16:01:13 -07002923/* intel_acpi.c */
2924#ifdef CONFIG_ACPI
2925extern void intel_register_dsm_handler(void);
2926extern void intel_unregister_dsm_handler(void);
2927#else
2928static inline void intel_register_dsm_handler(void) { return; }
2929static inline void intel_unregister_dsm_handler(void) { return; }
2930#endif /* CONFIG_ACPI */
2931
Jesse Barnes79e53942008-11-07 14:24:08 -08002932/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002933extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002934extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002935extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002936extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002937extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002938extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002939extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2940 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002941extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002942extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002943extern bool intel_fbc_enabled(struct drm_device *dev);
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002944extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
Chris Wilson43a95392011-07-08 12:22:36 +01002945extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002946extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002947extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002948extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002949extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002950extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2951 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002952extern void intel_detect_pch(struct drm_device *dev);
2953extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002954extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002955
Ben Widawsky2911a352012-04-05 14:47:36 -07002956extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002957int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2958 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002959int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2960 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002961
Sourab Gupta84c33a62014-06-02 16:47:17 +05302962void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2963
Chris Wilson6ef3d422010-08-04 20:26:07 +01002964/* overlay */
2965extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002966extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2967 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002968
2969extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002970extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002971 struct drm_device *dev,
2972 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002973
Ben Widawskyb7287d82011-04-25 11:22:22 -07002974/* On SNB platform, before reading ring registers forcewake bit
2975 * must be set to prevent GT core from power down and stale values being
2976 * returned.
2977 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302978void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2979void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002980void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002981
Tom O'Rourke151a49d2014-11-13 18:50:10 -08002982int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
2983int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002984
2985/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002986u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2987void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2988u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002989u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2990void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2991u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2992void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2993u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2994void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002995u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2996void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002997u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2998void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002999u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3000void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003001u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3002 enum intel_sbi_destination destination);
3003void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3004 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303005u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3006void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003007
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003008int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3009int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07003010
Deepak Sc8d9a592013-11-23 14:55:42 +05303011#define FORCEWAKE_RENDER (1 << 0)
3012#define FORCEWAKE_MEDIA (1 << 1)
Zhe Wang38cff0b2014-11-04 17:07:04 +00003013#define FORCEWAKE_BLITTER (1 << 2)
3014#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3015 FORCEWAKE_BLITTER)
Deepak Sc8d9a592013-11-23 14:55:42 +05303016
3017
Ben Widawsky0b274482013-10-04 21:22:51 -07003018#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3019#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003020
Ben Widawsky0b274482013-10-04 21:22:51 -07003021#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3022#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3023#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3024#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003025
Ben Widawsky0b274482013-10-04 21:22:51 -07003026#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3027#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3028#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3029#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003030
Chris Wilson698b3132014-03-21 13:16:43 +00003031/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3032 * will be implemented using 2 32-bit writes in an arbitrary order with
3033 * an arbitrary delay between them. This can cause the hardware to
3034 * act upon the intermediate value, possibly leading to corruption and
3035 * machine death. You have been warned.
3036 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003037#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3038#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003039
Chris Wilson50877442014-03-21 12:41:53 +00003040#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3041 u32 upper = I915_READ(upper_reg); \
3042 u32 lower = I915_READ(lower_reg); \
3043 u32 tmp = I915_READ(upper_reg); \
3044 if (upper != tmp) { \
3045 upper = tmp; \
3046 lower = I915_READ(lower_reg); \
3047 WARN_ON(I915_READ(upper_reg) != upper); \
3048 } \
3049 (u64)upper << 32 | lower; })
3050
Zou Nan haicae58522010-11-09 17:17:32 +08003051#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3052#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3053
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003054/* "Broadcast RGB" property */
3055#define INTEL_BROADCAST_RGB_AUTO 0
3056#define INTEL_BROADCAST_RGB_FULL 1
3057#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003058
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003059static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3060{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303061 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003062 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303063 else if (INTEL_INFO(dev)->gen >= 5)
3064 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003065 else
3066 return VGACNTRL;
3067}
3068
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003069static inline void __user *to_user_ptr(u64 address)
3070{
3071 return (void __user *)(uintptr_t)address;
3072}
3073
Imre Deakdf977292013-05-21 20:03:17 +03003074static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3075{
3076 unsigned long j = msecs_to_jiffies(m);
3077
3078 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3079}
3080
3081static inline unsigned long
3082timespec_to_jiffies_timeout(const struct timespec *value)
3083{
3084 unsigned long j = timespec_to_jiffies(value);
3085
3086 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3087}
3088
Paulo Zanonidce56b32013-12-19 14:29:40 -02003089/*
3090 * If you need to wait X milliseconds between events A and B, but event B
3091 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3092 * when event A happened, then just before event B you call this function and
3093 * pass the timestamp as the first argument, and X as the second argument.
3094 */
3095static inline void
3096wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3097{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003098 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003099
3100 /*
3101 * Don't re-read the value of "jiffies" every time since it may change
3102 * behind our back and break the math.
3103 */
3104 tmp_jiffies = jiffies;
3105 target_jiffies = timestamp_jiffies +
3106 msecs_to_jiffies_timeout(to_wait_ms);
3107
3108 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003109 remaining_jiffies = target_jiffies - tmp_jiffies;
3110 while (remaining_jiffies)
3111 remaining_jiffies =
3112 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003113 }
3114}
3115
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116#endif