blob: eb47990f827c41477a5218b339b66e0571e40b04 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter93dc1b62014-12-05 15:59:16 +010058#define DRIVER_DATE "20141205"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010061/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020074
Jesse Barnes317c35d2008-08-25 15:11:06 -070075enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020076 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070077 PIPE_A = 0,
78 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080079 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020080 _PIPE_EDP,
81 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070082};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080083#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070084
Paulo Zanonia5c961d2012-10-24 15:59:34 -020085enum transcoder {
86 TRANSCODER_A = 0,
87 TRANSCODER_B,
88 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020089 TRANSCODER_EDP,
90 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020091};
92#define transcoder_name(t) ((t) + 'A')
93
Damien Lespiau84139d12014-03-28 00:18:32 +053094/*
95 * This is the maximum (across all platforms) number of planes (primary +
96 * sprites) that can be active at the same time on one pipe.
97 *
98 * This value doesn't count the cursor plane.
99 */
100#define I915_MAX_PLANES 3
101
Jesse Barnes80824002009-09-10 15:28:06 -0700102enum plane {
103 PLANE_A = 0,
104 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700106};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800107#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800108
Damien Lespiaud615a162014-03-03 17:31:48 +0000109#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300110
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300111enum port {
112 PORT_A = 0,
113 PORT_B,
114 PORT_C,
115 PORT_D,
116 PORT_E,
117 I915_MAX_PORTS
118};
119#define port_name(p) ((p) + 'A')
120
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300121#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800122
123enum dpio_channel {
124 DPIO_CH0,
125 DPIO_CH1
126};
127
128enum dpio_phy {
129 DPIO_PHY0,
130 DPIO_PHY1
131};
132
Paulo Zanonib97186f2013-05-03 12:15:36 -0300133enum intel_display_power_domain {
134 POWER_DOMAIN_PIPE_A,
135 POWER_DOMAIN_PIPE_B,
136 POWER_DOMAIN_PIPE_C,
137 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
138 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
139 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
140 POWER_DOMAIN_TRANSCODER_A,
141 POWER_DOMAIN_TRANSCODER_B,
142 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300143 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200144 POWER_DOMAIN_PORT_DDI_A_2_LANES,
145 POWER_DOMAIN_PORT_DDI_A_4_LANES,
146 POWER_DOMAIN_PORT_DDI_B_2_LANES,
147 POWER_DOMAIN_PORT_DDI_B_4_LANES,
148 POWER_DOMAIN_PORT_DDI_C_2_LANES,
149 POWER_DOMAIN_PORT_DDI_C_4_LANES,
150 POWER_DOMAIN_PORT_DDI_D_2_LANES,
151 POWER_DOMAIN_PORT_DDI_D_4_LANES,
152 POWER_DOMAIN_PORT_DSI,
153 POWER_DOMAIN_PORT_CRT,
154 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300155 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200156 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300157 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300158 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300159
160 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300161};
162
163#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
164#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
165 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300166#define POWER_DOMAIN_TRANSCODER(tran) \
167 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
168 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300169
Egbert Eich1d843f92013-02-25 12:06:49 -0500170enum hpd_pin {
171 HPD_NONE = 0,
172 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
173 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
174 HPD_CRT,
175 HPD_SDVO_B,
176 HPD_SDVO_C,
177 HPD_PORT_B,
178 HPD_PORT_C,
179 HPD_PORT_D,
180 HPD_NUM_PINS
181};
182
Chris Wilson2a2d5482012-12-03 11:49:06 +0000183#define I915_GEM_GPU_DOMAINS \
184 (I915_GEM_DOMAIN_RENDER | \
185 I915_GEM_DOMAIN_SAMPLER | \
186 I915_GEM_DOMAIN_COMMAND | \
187 I915_GEM_DOMAIN_INSTRUCTION | \
188 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700189
Damien Lespiau055e3932014-08-18 13:49:10 +0100190#define for_each_pipe(__dev_priv, __p) \
191 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100192#define for_each_plane(pipe, p) \
193 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000194#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800195
Damien Lespiaud79b8142014-05-13 23:32:23 +0100196#define for_each_crtc(dev, crtc) \
197 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
198
Damien Lespiaud063ae42014-05-13 23:32:21 +0100199#define for_each_intel_crtc(dev, intel_crtc) \
200 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
201
Damien Lespiaub2784e12014-08-05 11:29:37 +0100202#define for_each_intel_encoder(dev, intel_encoder) \
203 list_for_each_entry(intel_encoder, \
204 &(dev)->mode_config.encoder_list, \
205 base.head)
206
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200207#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
208 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
209 if ((intel_encoder)->base.crtc == (__crtc))
210
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800211#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
212 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
213 if ((intel_connector)->base.encoder == (__encoder))
214
Borun Fub04c5bd2014-07-12 10:02:27 +0530215#define for_each_power_domain(domain, mask) \
216 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
217 if ((1 << (domain)) & (mask))
218
Daniel Vettere7b903d2013-06-05 13:34:14 +0200219struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100220struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100221struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200222
Daniel Vettere2b78262013-06-07 23:10:03 +0200223enum intel_dpll_id {
224 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
225 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300226 DPLL_ID_PCH_PLL_A = 0,
227 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000228 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300229 DPLL_ID_WRPLL1 = 0,
230 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000231 /* skl */
232 DPLL_ID_SKL_DPLL1 = 0,
233 DPLL_ID_SKL_DPLL2 = 1,
234 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200235};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000236#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100237
Daniel Vetter53589012013-06-05 13:34:16 +0200238struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100239 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200240 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200241 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200242 uint32_t fp0;
243 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100244
245 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300246 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000247
248 /* skl */
249 /*
250 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
251 * lower part of crtl1 and they get shifted into position when writing
252 * the register. This allows us to easily compare the state to share
253 * the DPLL.
254 */
255 uint32_t ctrl1;
256 /* HDMI only, 0 when used for DP */
257 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200258};
259
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200260struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200261 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200262 struct intel_dpll_hw_state hw_state;
263};
264
265struct intel_shared_dpll {
266 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200267 struct intel_shared_dpll_config *new_config;
268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 int active; /* count of number of active CRTCs (i.e. DPMS on) */
270 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200271 const char *name;
272 /* should match the index in the dev_priv->shared_dplls array */
273 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300274 /* The mode_set hook is optional and should be used together with the
275 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200276 void (*mode_set)(struct drm_i915_private *dev_priv,
277 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200278 void (*enable)(struct drm_i915_private *dev_priv,
279 struct intel_shared_dpll *pll);
280 void (*disable)(struct drm_i915_private *dev_priv,
281 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200282 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
283 struct intel_shared_dpll *pll,
284 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000287#define SKL_DPLL0 0
288#define SKL_DPLL1 1
289#define SKL_DPLL2 2
290#define SKL_DPLL3 3
291
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100292/* Used by dp and fdi links */
293struct intel_link_m_n {
294 uint32_t tu;
295 uint32_t gmch_m;
296 uint32_t gmch_n;
297 uint32_t link_m;
298 uint32_t link_n;
299};
300
301void intel_link_compute_m_n(int bpp, int nlanes,
302 int pixel_clock, int link_clock,
303 struct intel_link_m_n *m_n);
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305/* Interface history:
306 *
307 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100308 * 1.2: Add Power Management
309 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100310 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000311 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000312 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
313 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 */
315#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000316#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317#define DRIVER_PATCHLEVEL 0
318
Chris Wilson23bc5982010-09-29 16:10:57 +0100319#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700320
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700321struct opregion_header;
322struct opregion_acpi;
323struct opregion_swsci;
324struct opregion_asle;
325
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100326struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700327 struct opregion_header __iomem *header;
328 struct opregion_acpi __iomem *acpi;
329 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300330 u32 swsci_gbda_sub_functions;
331 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700332 struct opregion_asle __iomem *asle;
333 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000334 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200335 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100336};
Chris Wilson44834a62010-08-19 16:09:23 +0100337#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100338
Chris Wilson6ef3d422010-08-04 20:26:07 +0100339struct intel_overlay;
340struct intel_overlay_error_state;
341
Jesse Barnesde151cf2008-11-12 10:03:55 -0800342#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300343#define I915_MAX_NUM_FENCES 32
344/* 32 fences + sign bit for FENCE_REG_NONE */
345#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800346
347struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200348 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000349 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100350 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800351};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000352
yakui_zhao9b9d1722009-05-31 17:17:17 +0800353struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100354 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800355 u8 dvo_port;
356 u8 slave_addr;
357 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100358 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400359 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800360};
361
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000362struct intel_display_error_state;
363
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700364struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200365 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800366 struct timeval time;
367
Mika Kuoppalacb383002014-02-25 17:11:25 +0200368 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200369 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200370 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200371
Ben Widawsky585b0282014-01-30 00:19:37 -0800372 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700373 u32 eir;
374 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700375 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700376 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700377 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000378 u32 derrmr;
379 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800380 u32 error; /* gen6+ */
381 u32 err_int; /* gen7 */
382 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800383 u32 gac_eco;
384 u32 gam_ecochk;
385 u32 gab_ctl;
386 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800387 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800388 u64 fence[I915_MAX_NUM_FENCES];
389 struct intel_overlay_error_state *overlay;
390 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700391 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800392
Chris Wilson52d39a22012-02-15 11:25:37 +0000393 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000394 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800395 /* Software tracked state */
396 bool waiting;
397 int hangcheck_score;
398 enum intel_ring_hangcheck_action hangcheck_action;
399 int num_requests;
400
401 /* our own tracking of ring head and tail */
402 u32 cpu_ring_head;
403 u32 cpu_ring_tail;
404
405 u32 semaphore_seqno[I915_NUM_RINGS - 1];
406
407 /* Register state */
408 u32 tail;
409 u32 head;
410 u32 ctl;
411 u32 hws;
412 u32 ipeir;
413 u32 ipehr;
414 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800415 u32 bbstate;
416 u32 instpm;
417 u32 instps;
418 u32 seqno;
419 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000420 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800421 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700422 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800423 u32 rc_psmi; /* sleep state */
424 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
425
Chris Wilson52d39a22012-02-15 11:25:37 +0000426 struct drm_i915_error_object {
427 int page_count;
428 u32 gtt_offset;
429 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200430 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800431
Chris Wilson52d39a22012-02-15 11:25:37 +0000432 struct drm_i915_error_request {
433 long jiffies;
434 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000435 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000436 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800437
438 struct {
439 u32 gfx_mode;
440 union {
441 u64 pdp[4];
442 u32 pp_dir_base;
443 };
444 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200445
446 pid_t pid;
447 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000448 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100449
Chris Wilson9df30792010-02-18 10:24:56 +0000450 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000451 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000452 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100453 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000454 u32 gtt_offset;
455 u32 read_domains;
456 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200457 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000458 s32 pinned:2;
459 u32 tiling:2;
460 u32 dirty:1;
461 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100462 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100463 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100464 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700465 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800466
Ben Widawsky95f53012013-07-31 17:00:15 -0700467 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100468 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700469};
470
Jani Nikula7bd688c2013-11-08 16:48:56 +0200471struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200472struct intel_encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100473struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800474struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100475struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200476struct intel_limit;
477struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100478
Jesse Barnese70236a2009-09-21 10:42:27 -0700479struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400480 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200481 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700482 void (*disable_fbc)(struct drm_device *dev);
483 int (*get_display_clock_speed)(struct drm_device *dev);
484 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200485 /**
486 * find_dpll() - Find the best values for the PLL
487 * @limit: limits for the PLL
488 * @crtc: current CRTC
489 * @target: target frequency in kHz
490 * @refclk: reference clock frequency in kHz
491 * @match_clock: if provided, @best_clock P divider must
492 * match the P divider from @match_clock
493 * used for LVDS downclocking
494 * @best_clock: best PLL values found
495 *
496 * Returns true on success, false on failure.
497 */
498 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300499 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200500 int target, int refclk,
501 struct dpll *match_clock,
502 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300503 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300504 void (*update_sprite_wm)(struct drm_plane *plane,
505 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200506 uint32_t sprite_width, uint32_t sprite_height,
507 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200508 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100509 /* Returns the active state of the crtc, and if the crtc is active,
510 * fills out the pipe-config with the hw state. */
511 bool (*get_pipe_config)(struct intel_crtc *,
512 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800513 void (*get_plane_config)(struct intel_crtc *,
514 struct intel_plane_config *);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200515 int (*crtc_compute_clock)(struct intel_crtc *crtc);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200516 void (*crtc_enable)(struct drm_crtc *crtc);
517 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100518 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200519 void (*audio_codec_enable)(struct drm_connector *connector,
520 struct intel_encoder *encoder,
521 struct drm_display_mode *mode);
522 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700523 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700524 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700525 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
526 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700527 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100528 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700529 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200530 void (*update_primary_plane)(struct drm_crtc *crtc,
531 struct drm_framebuffer *fb,
532 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100533 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700534 /* clock updates for mode set */
535 /* cursor updates */
536 /* render clock increase/decrease */
537 /* display clock increase/decrease */
538 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200539
Ville Syrjälä6517d272014-11-07 11:16:02 +0200540 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200541 uint32_t (*get_backlight)(struct intel_connector *connector);
542 void (*set_backlight)(struct intel_connector *connector,
543 uint32_t level);
544 void (*disable_backlight)(struct intel_connector *connector);
545 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700546};
547
Chris Wilson907b28c2013-07-19 20:36:52 +0100548struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530549 void (*force_wake_get)(struct drm_i915_private *dev_priv,
550 int fw_engine);
551 void (*force_wake_put)(struct drm_i915_private *dev_priv,
552 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700553
554 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
555 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
556 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
557 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
558
559 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
560 uint8_t val, bool trace);
561 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
562 uint16_t val, bool trace);
563 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
564 uint32_t val, bool trace);
565 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
566 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300567};
568
Chris Wilson907b28c2013-07-19 20:36:52 +0100569struct intel_uncore {
570 spinlock_t lock; /** lock is also taken in irq contexts. */
571
572 struct intel_uncore_funcs funcs;
573
574 unsigned fifo_count;
575 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100576
Deepak S940aece2013-11-23 14:55:43 +0530577 unsigned fw_rendercount;
578 unsigned fw_mediacount;
Zhe Wang38cff0b2014-11-04 17:07:04 +0000579 unsigned fw_blittercount;
Deepak S940aece2013-11-23 14:55:43 +0530580
Chris Wilson82326442014-03-05 12:00:39 +0000581 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100582};
583
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100584#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
585 func(is_mobile) sep \
586 func(is_i85x) sep \
587 func(is_i915g) sep \
588 func(is_i945gm) sep \
589 func(is_g33) sep \
590 func(need_gfx_hws) sep \
591 func(is_g4x) sep \
592 func(is_pineview) sep \
593 func(is_broadwater) sep \
594 func(is_crestline) sep \
595 func(is_ivybridge) sep \
596 func(is_valleyview) sep \
597 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530598 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700599 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100600 func(has_fbc) sep \
601 func(has_pipe_cxsr) sep \
602 func(has_hotplug) sep \
603 func(cursor_needs_physical) sep \
604 func(has_overlay) sep \
605 func(overlay_needs_physical) sep \
606 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100607 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100608 func(has_ddi) sep \
609 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200610
Damien Lespiaua587f772013-04-22 18:40:38 +0100611#define DEFINE_FLAG(name) u8 name:1
612#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200613
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500614struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200615 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100616 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700617 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000618 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000619 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700620 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100621 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200622 /* Register offsets for the various display pipes and transcoders */
623 int pipe_offsets[I915_MAX_TRANSCODERS];
624 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200625 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300626 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500627};
628
Damien Lespiaua587f772013-04-22 18:40:38 +0100629#undef DEFINE_FLAG
630#undef SEP_SEMICOLON
631
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800632enum i915_cache_level {
633 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100634 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
635 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
636 caches, eg sampler/render caches, and the
637 large Last-Level-Cache. LLC is coherent with
638 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100639 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800640};
641
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300642struct i915_ctx_hang_stats {
643 /* This context had batch pending when hang was declared */
644 unsigned batch_pending;
645
646 /* This context had batch active when hang was declared */
647 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300648
649 /* Time when this context was last blamed for a GPU reset */
650 unsigned long guilty_ts;
651
652 /* This context is banned to submit more work */
653 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300654};
Ben Widawsky40521052012-06-04 14:42:43 -0700655
656/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100657#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100658/**
659 * struct intel_context - as the name implies, represents a context.
660 * @ref: reference count.
661 * @user_handle: userspace tracking identity for this context.
662 * @remap_slice: l3 row remapping information.
663 * @file_priv: filp associated with this context (NULL for global default
664 * context).
665 * @hang_stats: information about the role of this context in possible GPU
666 * hangs.
667 * @vm: virtual memory space used by this context.
668 * @legacy_hw_ctx: render context backing object and whether it is correctly
669 * initialized (legacy ring submission mechanism only).
670 * @link: link in the global list of contexts.
671 *
672 * Contexts are memory images used by the hardware to store copies of their
673 * internal state.
674 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100675struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300676 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100677 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700678 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700679 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300680 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200681 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700682
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100683 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100684 struct {
685 struct drm_i915_gem_object *rcs_state;
686 bool initialized;
687 } legacy_hw_ctx;
688
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100689 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100690 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100691 struct {
692 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100693 struct intel_ringbuffer *ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000694 int unpin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100695 } engine[I915_NUM_RINGS];
696
Ben Widawskya33afea2013-09-17 21:12:45 -0700697 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700698};
699
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700700struct i915_fbc {
701 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700702 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700703 unsigned int fb_id;
704 enum plane plane;
705 int y;
706
Ben Widawskyc4213882014-06-19 12:06:10 -0700707 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700708 struct drm_mm_node *compressed_llb;
709
Rodrigo Vivida46f932014-08-01 02:04:45 -0700710 bool false_color;
711
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300712 /* Tracks whether the HW is actually enabled, not whether the feature is
713 * possible. */
714 bool enabled;
715
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400716 /* On gen8 some rings cannont perform fbc clean operation so for now
717 * we are doing this on SW with mmio.
718 * This variable works in the opposite information direction
719 * of ring->fbc_dirty telling software on frontbuffer tracking
720 * to perform the cache clean on sw side.
721 */
722 bool need_sw_cache_clean;
723
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700724 struct intel_fbc_work {
725 struct delayed_work work;
726 struct drm_crtc *crtc;
727 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700728 } *fbc_work;
729
Chris Wilson29ebf902013-07-27 17:23:55 +0100730 enum no_fbc_reason {
731 FBC_OK, /* FBC is enabled */
732 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700733 FBC_NO_OUTPUT, /* no outputs enabled to compress */
734 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
735 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
736 FBC_MODE_TOO_LARGE, /* mode too large for compression */
737 FBC_BAD_PLANE, /* fbc not supported on plane */
738 FBC_NOT_TILED, /* buffer not tiled */
739 FBC_MULTIPLE_PIPES, /* more than one pipe active */
740 FBC_MODULE_PARAM,
741 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
742 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800743};
744
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530745struct i915_drrs {
746 struct intel_connector *connector;
747};
748
Daniel Vetter2807cf62014-07-11 10:30:11 -0700749struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300750struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700751 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300752 bool sink_support;
753 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700754 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700755 bool active;
756 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700757 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300758};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700759
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800760enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300761 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800762 PCH_IBX, /* Ibexpeak PCH */
763 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300764 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530765 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700766 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800767};
768
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200769enum intel_sbi_destination {
770 SBI_ICLK,
771 SBI_MPHY,
772};
773
Jesse Barnesb690e962010-07-19 13:53:12 -0700774#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700775#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100776#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000777#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300778#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100779#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700780
Dave Airlie8be48d92010-03-30 05:34:14 +0000781struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100782struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000783
Daniel Vetterc2b91522012-02-14 22:37:19 +0100784struct intel_gmbus {
785 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000786 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100787 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100788 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100789 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100790 struct drm_i915_private *dev_priv;
791};
792
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100793struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000794 u8 saveLBB;
795 u32 saveDSPACNTR;
796 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000797 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000798 u32 savePIPEACONF;
799 u32 savePIPEBCONF;
800 u32 savePIPEASRC;
801 u32 savePIPEBSRC;
802 u32 saveFPA0;
803 u32 saveFPA1;
804 u32 saveDPLL_A;
805 u32 saveDPLL_A_MD;
806 u32 saveHTOTAL_A;
807 u32 saveHBLANK_A;
808 u32 saveHSYNC_A;
809 u32 saveVTOTAL_A;
810 u32 saveVBLANK_A;
811 u32 saveVSYNC_A;
812 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000813 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800814 u32 saveTRANS_HTOTAL_A;
815 u32 saveTRANS_HBLANK_A;
816 u32 saveTRANS_HSYNC_A;
817 u32 saveTRANS_VTOTAL_A;
818 u32 saveTRANS_VBLANK_A;
819 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000820 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000821 u32 saveDSPASTRIDE;
822 u32 saveDSPASIZE;
823 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700824 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000825 u32 saveDSPASURF;
826 u32 saveDSPATILEOFF;
827 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700828 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u32 saveBLC_PWM_CTL;
830 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800831 u32 saveBLC_CPU_PWM_CTL;
832 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000833 u32 saveFPB0;
834 u32 saveFPB1;
835 u32 saveDPLL_B;
836 u32 saveDPLL_B_MD;
837 u32 saveHTOTAL_B;
838 u32 saveHBLANK_B;
839 u32 saveHSYNC_B;
840 u32 saveVTOTAL_B;
841 u32 saveVBLANK_B;
842 u32 saveVSYNC_B;
843 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000844 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800845 u32 saveTRANS_HTOTAL_B;
846 u32 saveTRANS_HBLANK_B;
847 u32 saveTRANS_HSYNC_B;
848 u32 saveTRANS_VTOTAL_B;
849 u32 saveTRANS_VBLANK_B;
850 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000851 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000852 u32 saveDSPBSTRIDE;
853 u32 saveDSPBSIZE;
854 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700855 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000856 u32 saveDSPBSURF;
857 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700858 u32 saveVGA0;
859 u32 saveVGA1;
860 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000861 u32 saveVGACNTRL;
862 u32 saveADPA;
863 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700864 u32 savePP_ON_DELAYS;
865 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000866 u32 saveDVOA;
867 u32 saveDVOB;
868 u32 saveDVOC;
869 u32 savePP_ON;
870 u32 savePP_OFF;
871 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700872 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000873 u32 savePFIT_CONTROL;
874 u32 save_palette_a[256];
875 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000876 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000877 u32 saveIER;
878 u32 saveIIR;
879 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800880 u32 saveDEIER;
881 u32 saveDEIMR;
882 u32 saveGTIER;
883 u32 saveGTIMR;
884 u32 saveFDI_RXA_IMR;
885 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800886 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800887 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000888 u32 saveSWF0[16];
889 u32 saveSWF1[16];
890 u32 saveSWF2[3];
891 u8 saveMSR;
892 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800893 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000894 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000895 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000896 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000897 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200898 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000899 u32 saveCURACNTR;
900 u32 saveCURAPOS;
901 u32 saveCURABASE;
902 u32 saveCURBCNTR;
903 u32 saveCURBPOS;
904 u32 saveCURBBASE;
905 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906 u32 saveDP_B;
907 u32 saveDP_C;
908 u32 saveDP_D;
909 u32 savePIPEA_GMCH_DATA_M;
910 u32 savePIPEB_GMCH_DATA_M;
911 u32 savePIPEA_GMCH_DATA_N;
912 u32 savePIPEB_GMCH_DATA_N;
913 u32 savePIPEA_DP_LINK_M;
914 u32 savePIPEB_DP_LINK_M;
915 u32 savePIPEA_DP_LINK_N;
916 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800917 u32 saveFDI_RXA_CTL;
918 u32 saveFDI_TXA_CTL;
919 u32 saveFDI_RXB_CTL;
920 u32 saveFDI_TXB_CTL;
921 u32 savePFA_CTL_1;
922 u32 savePFB_CTL_1;
923 u32 savePFA_WIN_SZ;
924 u32 savePFB_WIN_SZ;
925 u32 savePFA_WIN_POS;
926 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000927 u32 savePCH_DREF_CONTROL;
928 u32 saveDISP_ARB_CTL;
929 u32 savePIPEA_DATA_M1;
930 u32 savePIPEA_DATA_N1;
931 u32 savePIPEA_LINK_M1;
932 u32 savePIPEA_LINK_N1;
933 u32 savePIPEB_DATA_M1;
934 u32 savePIPEB_DATA_N1;
935 u32 savePIPEB_LINK_M1;
936 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000937 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400938 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100939};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100940
Imre Deakddeea5b2014-05-05 15:19:56 +0300941struct vlv_s0ix_state {
942 /* GAM */
943 u32 wr_watermark;
944 u32 gfx_prio_ctrl;
945 u32 arb_mode;
946 u32 gfx_pend_tlb0;
947 u32 gfx_pend_tlb1;
948 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
949 u32 media_max_req_count;
950 u32 gfx_max_req_count;
951 u32 render_hwsp;
952 u32 ecochk;
953 u32 bsd_hwsp;
954 u32 blt_hwsp;
955 u32 tlb_rd_addr;
956
957 /* MBC */
958 u32 g3dctl;
959 u32 gsckgctl;
960 u32 mbctl;
961
962 /* GCP */
963 u32 ucgctl1;
964 u32 ucgctl3;
965 u32 rcgctl1;
966 u32 rcgctl2;
967 u32 rstctl;
968 u32 misccpctl;
969
970 /* GPM */
971 u32 gfxpause;
972 u32 rpdeuhwtc;
973 u32 rpdeuc;
974 u32 ecobus;
975 u32 pwrdwnupctl;
976 u32 rp_down_timeout;
977 u32 rp_deucsw;
978 u32 rcubmabdtmr;
979 u32 rcedata;
980 u32 spare2gh;
981
982 /* Display 1 CZ domain */
983 u32 gt_imr;
984 u32 gt_ier;
985 u32 pm_imr;
986 u32 pm_ier;
987 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
988
989 /* GT SA CZ domain */
990 u32 tilectl;
991 u32 gt_fifoctl;
992 u32 gtlc_wake_ctrl;
993 u32 gtlc_survive;
994 u32 pmwgicz;
995
996 /* Display 2 CZ domain */
997 u32 gu_ctl0;
998 u32 gu_ctl1;
999 u32 clock_gate_dis2;
1000};
1001
Chris Wilsonbf225f22014-07-10 20:31:18 +01001002struct intel_rps_ei {
1003 u32 cz_clock;
1004 u32 render_c0;
1005 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001006};
1007
Daniel Vetterc85aa882012-11-02 19:55:03 +01001008struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001009 /*
1010 * work, interrupts_enabled and pm_iir are protected by
1011 * dev_priv->irq_lock
1012 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001013 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001014 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001015 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001016
Ben Widawskyb39fb292014-03-19 18:31:11 -07001017 /* Frequencies are stored in potentially platform dependent multiples.
1018 * In other words, *_freq needs to be multiplied by X to be interesting.
1019 * Soft limits are those which are used for the dynamic reclocking done
1020 * by the driver (raise frequencies under heavy loads, and lower for
1021 * lighter loads). Hard limits are those imposed by the hardware.
1022 *
1023 * A distinction is made for overclocking, which is never enabled by
1024 * default, and is considered to be above the hard limit if it's
1025 * possible at all.
1026 */
1027 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1028 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1029 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1030 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1031 u8 min_freq; /* AKA RPn. Minimum frequency */
1032 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1033 u8 rp1_freq; /* "less than" RP0 power/freqency */
1034 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301035 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001036
Deepak S31685c22014-07-03 17:33:01 -04001037 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001038
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001039 int last_adj;
1040 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1041
Chris Wilsonc0951f02013-10-10 21:58:50 +01001042 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001043 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001044
Chris Wilsonbf225f22014-07-10 20:31:18 +01001045 /* manual wa residency calculations */
1046 struct intel_rps_ei up_ei, down_ei;
1047
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001048 /*
1049 * Protects RPS/RC6 register access and PCU communication.
1050 * Must be taken after struct_mutex if nested.
1051 */
1052 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001053};
1054
Daniel Vetter1a240d42012-11-29 22:18:51 +01001055/* defined intel_pm.c */
1056extern spinlock_t mchdev_lock;
1057
Daniel Vetterc85aa882012-11-02 19:55:03 +01001058struct intel_ilk_power_mgmt {
1059 u8 cur_delay;
1060 u8 min_delay;
1061 u8 max_delay;
1062 u8 fmax;
1063 u8 fstart;
1064
1065 u64 last_count1;
1066 unsigned long last_time1;
1067 unsigned long chipset_power;
1068 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001069 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001070 unsigned long gfx_power;
1071 u8 corr;
1072
1073 int c_m;
1074 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001075
1076 struct drm_i915_gem_object *pwrctx;
1077 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001078};
1079
Imre Deakc6cb5822014-03-04 19:22:55 +02001080struct drm_i915_private;
1081struct i915_power_well;
1082
1083struct i915_power_well_ops {
1084 /*
1085 * Synchronize the well's hw state to match the current sw state, for
1086 * example enable/disable it based on the current refcount. Called
1087 * during driver init and resume time, possibly after first calling
1088 * the enable/disable handlers.
1089 */
1090 void (*sync_hw)(struct drm_i915_private *dev_priv,
1091 struct i915_power_well *power_well);
1092 /*
1093 * Enable the well and resources that depend on it (for example
1094 * interrupts located on the well). Called after the 0->1 refcount
1095 * transition.
1096 */
1097 void (*enable)(struct drm_i915_private *dev_priv,
1098 struct i915_power_well *power_well);
1099 /*
1100 * Disable the well and resources that depend on it. Called after
1101 * the 1->0 refcount transition.
1102 */
1103 void (*disable)(struct drm_i915_private *dev_priv,
1104 struct i915_power_well *power_well);
1105 /* Returns the hw enabled state. */
1106 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1107 struct i915_power_well *power_well);
1108};
1109
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001110/* Power well structure for haswell */
1111struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001112 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001113 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001114 /* power well enable/disable usage count */
1115 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001116 /* cached hw enabled state */
1117 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001118 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001119 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001120 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001121};
1122
Imre Deak83c00f552013-10-25 17:36:47 +03001123struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001124 /*
1125 * Power wells needed for initialization at driver init and suspend
1126 * time are on. They are kept on until after the first modeset.
1127 */
1128 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001129 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001130 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001131
Imre Deak83c00f552013-10-25 17:36:47 +03001132 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001133 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001134 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001135};
1136
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001137#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001138struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001139 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001140 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001141 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001142};
1143
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001144struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001145 /** Memory allocator for GTT stolen memory */
1146 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001147 /** List of all objects in gtt_space. Used to restore gtt
1148 * mappings on resume */
1149 struct list_head bound_list;
1150 /**
1151 * List of objects which are not bound to the GTT (thus
1152 * are idle and not used by the GPU) but still have
1153 * (presumably uncached) pages still attached.
1154 */
1155 struct list_head unbound_list;
1156
1157 /** Usable portion of the GTT for GEM */
1158 unsigned long stolen_base; /* limited to low memory (32-bit) */
1159
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001160 /** PPGTT used for aliasing the PPGTT with the GTT */
1161 struct i915_hw_ppgtt *aliasing_ppgtt;
1162
Chris Wilson2cfcd322014-05-20 08:28:43 +01001163 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001164 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001165 bool shrinker_no_lock_stealing;
1166
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001167 /** LRU list of objects with fence regs on them. */
1168 struct list_head fence_list;
1169
1170 /**
1171 * We leave the user IRQ off as much as possible,
1172 * but this means that requests will finish and never
1173 * be retired once the system goes idle. Set a timer to
1174 * fire periodically while the ring is running. When it
1175 * fires, go retire requests.
1176 */
1177 struct delayed_work retire_work;
1178
1179 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001180 * When we detect an idle GPU, we want to turn on
1181 * powersaving features. So once we see that there
1182 * are no more requests outstanding and no more
1183 * arrive within a small period of time, we fire
1184 * off the idle_work.
1185 */
1186 struct delayed_work idle_work;
1187
1188 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001189 * Are we in a non-interruptible section of code like
1190 * modesetting?
1191 */
1192 bool interruptible;
1193
Chris Wilsonf62a0072014-02-21 17:55:39 +00001194 /**
1195 * Is the GPU currently considered idle, or busy executing userspace
1196 * requests? Whilst idle, we attempt to power down the hardware and
1197 * display clocks. In order to reduce the effect on performance, there
1198 * is a slight delay before we do so.
1199 */
1200 bool busy;
1201
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001202 /* the indicator for dispatch video commands on two BSD rings */
1203 int bsd_ring_dispatch_index;
1204
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001205 /** Bit 6 swizzling required for X tiling */
1206 uint32_t bit_6_swizzle_x;
1207 /** Bit 6 swizzling required for Y tiling */
1208 uint32_t bit_6_swizzle_y;
1209
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001210 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001211 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001212 size_t object_memory;
1213 u32 object_count;
1214};
1215
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001216struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001217 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001218 unsigned bytes;
1219 unsigned size;
1220 int err;
1221 u8 *buf;
1222 loff_t start;
1223 loff_t pos;
1224};
1225
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001226struct i915_error_state_file_priv {
1227 struct drm_device *dev;
1228 struct drm_i915_error_state *error;
1229};
1230
Daniel Vetter99584db2012-11-14 17:14:04 +01001231struct i915_gpu_error {
1232 /* For hangcheck timer */
1233#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1234#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001235 /* Hang gpu twice in this window and your context gets banned */
1236#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1237
Daniel Vetter99584db2012-11-14 17:14:04 +01001238 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001239
1240 /* For reset and error_state handling. */
1241 spinlock_t lock;
1242 /* Protected by the above dev->gpu_error.lock. */
1243 struct drm_i915_error_state *first_error;
1244 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001245
Chris Wilson094f9a52013-09-25 17:34:55 +01001246
1247 unsigned long missed_irq_rings;
1248
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001249 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001250 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001251 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001252 * This is a counter which gets incremented when reset is triggered,
1253 * and again when reset has been handled. So odd values (lowest bit set)
1254 * means that reset is in progress and even values that
1255 * (reset_counter >> 1):th reset was successfully completed.
1256 *
1257 * If reset is not completed succesfully, the I915_WEDGE bit is
1258 * set meaning that hardware is terminally sour and there is no
1259 * recovery. All waiters on the reset_queue will be woken when
1260 * that happens.
1261 *
1262 * This counter is used by the wait_seqno code to notice that reset
1263 * event happened and it needs to restart the entire ioctl (since most
1264 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001265 *
1266 * This is important for lock-free wait paths, where no contended lock
1267 * naturally enforces the correct ordering between the bail-out of the
1268 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001269 */
1270 atomic_t reset_counter;
1271
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001272#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001273#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001274
1275 /**
1276 * Waitqueue to signal when the reset has completed. Used by clients
1277 * that wait for dev_priv->mm.wedged to settle.
1278 */
1279 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001280
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001281 /* Userspace knobs for gpu hang simulation;
1282 * combines both a ring mask, and extra flags
1283 */
1284 u32 stop_rings;
1285#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1286#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001287
1288 /* For missed irq/seqno simulation. */
1289 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001290
1291 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1292 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001293};
1294
Zhang Ruib8efb172013-02-05 15:41:53 +08001295enum modeset_restore {
1296 MODESET_ON_LID_OPEN,
1297 MODESET_DONE,
1298 MODESET_SUSPENDED,
1299};
1300
Paulo Zanoni6acab152013-09-12 17:06:24 -03001301struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001302 /*
1303 * This is an index in the HDMI/DVI DDI buffer translation table.
1304 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1305 * populate this field.
1306 */
1307#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001308 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001309
1310 uint8_t supports_dvi:1;
1311 uint8_t supports_hdmi:1;
1312 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001313};
1314
Pradeep Bhat83a72802014-03-28 10:14:57 +05301315enum drrs_support_type {
1316 DRRS_NOT_SUPPORTED = 0,
1317 STATIC_DRRS_SUPPORT = 1,
1318 SEAMLESS_DRRS_SUPPORT = 2
1319};
1320
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001321enum psr_lines_to_wait {
1322 PSR_0_LINES_TO_WAIT = 0,
1323 PSR_1_LINE_TO_WAIT,
1324 PSR_4_LINES_TO_WAIT,
1325 PSR_8_LINES_TO_WAIT
1326};
1327
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001328struct intel_vbt_data {
1329 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1330 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1331
1332 /* Feature bits */
1333 unsigned int int_tv_support:1;
1334 unsigned int lvds_dither:1;
1335 unsigned int lvds_vbt:1;
1336 unsigned int int_crt_support:1;
1337 unsigned int lvds_use_ssc:1;
1338 unsigned int display_clock_mode:1;
1339 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301340 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001341 int lvds_ssc_freq;
1342 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1343
Pradeep Bhat83a72802014-03-28 10:14:57 +05301344 enum drrs_support_type drrs_type;
1345
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001346 /* eDP */
1347 int edp_rate;
1348 int edp_lanes;
1349 int edp_preemphasis;
1350 int edp_vswing;
1351 bool edp_initialized;
1352 bool edp_support;
1353 int edp_bpp;
1354 struct edp_power_seq edp_pps;
1355
Jani Nikulaf00076d2013-12-14 20:38:29 -02001356 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001357 bool full_link;
1358 bool require_aux_wakeup;
1359 int idle_frames;
1360 enum psr_lines_to_wait lines_to_wait;
1361 int tp1_wakeup_time;
1362 int tp2_tp3_wakeup_time;
1363 } psr;
1364
1365 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001366 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001367 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001368 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001369 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001370 } backlight;
1371
Shobhit Kumard17c5442013-08-27 15:12:25 +03001372 /* MIPI DSI */
1373 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301374 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001375 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301376 struct mipi_config *config;
1377 struct mipi_pps_data *pps;
1378 u8 seq_version;
1379 u32 size;
1380 u8 *data;
1381 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001382 } dsi;
1383
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001384 int crt_ddc_pin;
1385
1386 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001387 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001388
1389 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001390};
1391
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001392enum intel_ddb_partitioning {
1393 INTEL_DDB_PART_1_2,
1394 INTEL_DDB_PART_5_6, /* IVB+ */
1395};
1396
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001397struct intel_wm_level {
1398 bool enable;
1399 uint32_t pri_val;
1400 uint32_t spr_val;
1401 uint32_t cur_val;
1402 uint32_t fbc_val;
1403};
1404
Imre Deak820c1982013-12-17 14:46:36 +02001405struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001406 uint32_t wm_pipe[3];
1407 uint32_t wm_lp[3];
1408 uint32_t wm_lp_spr[3];
1409 uint32_t wm_linetime[3];
1410 bool enable_fbc_wm;
1411 enum intel_ddb_partitioning partitioning;
1412};
1413
Damien Lespiauc1939242014-11-04 17:06:41 +00001414struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001415 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001416};
1417
1418static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1419{
Damien Lespiau16160e32014-11-04 17:06:53 +00001420 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001421}
1422
Damien Lespiau08db6652014-11-04 17:06:52 +00001423static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1424 const struct skl_ddb_entry *e2)
1425{
1426 if (e1->start == e2->start && e1->end == e2->end)
1427 return true;
1428
1429 return false;
1430}
1431
Damien Lespiauc1939242014-11-04 17:06:41 +00001432struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001433 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001434 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1435 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1436};
1437
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001438struct skl_wm_values {
1439 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001440 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001441 uint32_t wm_linetime[I915_MAX_PIPES];
1442 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1443 uint32_t cursor[I915_MAX_PIPES][8];
1444 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1445 uint32_t cursor_trans[I915_MAX_PIPES];
1446};
1447
1448struct skl_wm_level {
1449 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001450 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001451 uint16_t plane_res_b[I915_MAX_PLANES];
1452 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001453 uint16_t cursor_res_b;
1454 uint8_t cursor_res_l;
1455};
1456
Paulo Zanonic67a4702013-08-19 13:18:09 -03001457/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001458 * This struct helps tracking the state needed for runtime PM, which puts the
1459 * device in PCI D3 state. Notice that when this happens, nothing on the
1460 * graphics device works, even register access, so we don't get interrupts nor
1461 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001462 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001463 * Every piece of our code that needs to actually touch the hardware needs to
1464 * either call intel_runtime_pm_get or call intel_display_power_get with the
1465 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001466 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001467 * Our driver uses the autosuspend delay feature, which means we'll only really
1468 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001469 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001470 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001471 *
1472 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1473 * goes back to false exactly before we reenable the IRQs. We use this variable
1474 * to check if someone is trying to enable/disable IRQs while they're supposed
1475 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001476 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001477 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001478 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001479 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001480struct i915_runtime_pm {
1481 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001482 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001483};
1484
Daniel Vetter926321d2013-10-16 13:30:34 +02001485enum intel_pipe_crc_source {
1486 INTEL_PIPE_CRC_SOURCE_NONE,
1487 INTEL_PIPE_CRC_SOURCE_PLANE1,
1488 INTEL_PIPE_CRC_SOURCE_PLANE2,
1489 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001490 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001491 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1492 INTEL_PIPE_CRC_SOURCE_TV,
1493 INTEL_PIPE_CRC_SOURCE_DP_B,
1494 INTEL_PIPE_CRC_SOURCE_DP_C,
1495 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001496 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001497 INTEL_PIPE_CRC_SOURCE_MAX,
1498};
1499
Shuang He8bf1e9f2013-10-15 18:55:27 +01001500struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001501 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001502 uint32_t crc[5];
1503};
1504
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001505#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001506struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001507 spinlock_t lock;
1508 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001509 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001510 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001511 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001512 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001513};
1514
Daniel Vetterf99d7062014-06-19 16:01:59 +02001515struct i915_frontbuffer_tracking {
1516 struct mutex lock;
1517
1518 /*
1519 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1520 * scheduled flips.
1521 */
1522 unsigned busy_bits;
1523 unsigned flip_bits;
1524};
1525
Mika Kuoppala72253422014-10-07 17:21:26 +03001526struct i915_wa_reg {
1527 u32 addr;
1528 u32 value;
1529 /* bitmask representing WA bits */
1530 u32 mask;
1531};
1532
1533#define I915_MAX_WA_REGS 16
1534
1535struct i915_workarounds {
1536 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1537 u32 count;
1538};
1539
Jani Nikula77fec552014-03-31 14:27:22 +03001540struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001541 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001542 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001543
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001544 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001545
1546 int relative_constants_mode;
1547
1548 void __iomem *regs;
1549
Chris Wilson907b28c2013-07-19 20:36:52 +01001550 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001551
1552 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1553
Daniel Vetter28c70f12012-12-01 13:53:45 +01001554
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001555 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1556 * controller on different i2c buses. */
1557 struct mutex gmbus_mutex;
1558
1559 /**
1560 * Base address of the gmbus and gpio block.
1561 */
1562 uint32_t gpio_mmio_base;
1563
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301564 /* MMIO base address for MIPI regs */
1565 uint32_t mipi_mmio_base;
1566
Daniel Vetter28c70f12012-12-01 13:53:45 +01001567 wait_queue_head_t gmbus_wait_queue;
1568
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001569 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001570 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001571 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001572 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001573
Daniel Vetterba8286f2014-09-11 07:43:25 +02001574 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001575 struct resource mch_res;
1576
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001577 /* protects the irq masks */
1578 spinlock_t irq_lock;
1579
Sourab Gupta84c33a62014-06-02 16:47:17 +05301580 /* protects the mmio flip data */
1581 spinlock_t mmio_flip_lock;
1582
Imre Deakf8b79e52014-03-04 19:23:07 +02001583 bool display_irqs_enabled;
1584
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001585 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1586 struct pm_qos_request pm_qos;
1587
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001588 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001589 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001590
1591 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001592 union {
1593 u32 irq_mask;
1594 u32 de_irq_mask[I915_MAX_PIPES];
1595 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001596 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001597 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301598 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001599 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001600
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001602 struct {
1603 unsigned long hpd_last_jiffies;
1604 int hpd_cnt;
1605 enum {
1606 HPD_ENABLED = 0,
1607 HPD_DISABLED = 1,
1608 HPD_MARK_DISABLED = 2
1609 } hpd_mark;
1610 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001611 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001612 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001613
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001614 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301615 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001616 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001617 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001618
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001619 bool preserve_bios_swizzle;
1620
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001621 /* overlay */
1622 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001623
Jani Nikula58c68772013-11-08 16:48:54 +02001624 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001625 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001626
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001627 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001628 bool no_aux_handshake;
1629
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001630 /* protects panel power sequencer state */
1631 struct mutex pps_mutex;
1632
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001633 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1634 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1635 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1636
1637 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001638 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001639 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001640
Daniel Vetter645416f2013-09-02 16:22:25 +02001641 /**
1642 * wq - Driver workqueue for GEM.
1643 *
1644 * NOTE: Work items scheduled here are not allowed to grab any modeset
1645 * locks, for otherwise the flushing done in the pageflip code will
1646 * result in deadlocks.
1647 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001648 struct workqueue_struct *wq;
1649
1650 /* Display functions */
1651 struct drm_i915_display_funcs display;
1652
1653 /* PCH chipset type */
1654 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001655 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001656
1657 unsigned long quirks;
1658
Zhang Ruib8efb172013-02-05 15:41:53 +08001659 enum modeset_restore modeset_restore;
1660 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001661
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001662 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001663 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001664
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001665 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001666 DECLARE_HASHTABLE(mm_structs, 7);
1667 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001668
Daniel Vetter87813422012-05-02 11:49:32 +02001669 /* Kernel Modesetting */
1670
yakui_zhao9b9d1722009-05-31 17:17:17 +08001671 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001672
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001673 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1674 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001675 wait_queue_head_t pending_flip_queue;
1676
Daniel Vetterc4597872013-10-21 21:04:07 +02001677#ifdef CONFIG_DEBUG_FS
1678 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1679#endif
1680
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001681 int num_shared_dpll;
1682 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001683 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001684
Mika Kuoppala72253422014-10-07 17:21:26 +03001685 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001686
Jesse Barnes652c3932009-08-17 13:31:43 -07001687 /* Reclocking support */
1688 bool render_reclock_avail;
1689 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001690 /* indicates the reduced downclock for LVDS*/
1691 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001692
1693 struct i915_frontbuffer_tracking fb_tracking;
1694
Jesse Barnes652c3932009-08-17 13:31:43 -07001695 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001696
Zhenyu Wangc48044112009-12-17 14:48:43 +08001697 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001698
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001699 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001700
Ben Widawsky59124502013-07-04 11:02:05 -07001701 /* Cannot be determined by PCIID. You must always read a register. */
1702 size_t ellc_size;
1703
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001704 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001705 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001706
Daniel Vetter20e4d402012-08-08 23:35:39 +02001707 /* ilk-only ips/rps state. Everything in here is protected by the global
1708 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001709 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001710
Imre Deak83c00f552013-10-25 17:36:47 +03001711 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001712
Rodrigo Vivia031d702013-10-03 16:15:06 -03001713 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001714
Daniel Vetter99584db2012-11-14 17:14:04 +01001715 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001716
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001717 struct drm_i915_gem_object *vlv_pctx;
1718
Daniel Vetter4520f532013-10-09 09:18:51 +02001719#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001720 /* list of fbdev register on this device */
1721 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001722 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001723#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001724
1725 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001726 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001727
Ben Widawsky254f9652012-06-04 14:42:42 -07001728 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001729 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001730
Damien Lespiau3e683202012-12-11 18:48:29 +00001731 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001732
Daniel Vetter842f1c82014-03-10 10:01:44 +01001733 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001734 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001735 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001736
Ville Syrjälä53615a52013-08-01 16:18:50 +03001737 struct {
1738 /*
1739 * Raw watermark latency values:
1740 * in 0.1us units for WM0,
1741 * in 0.5us units for WM1+.
1742 */
1743 /* primary */
1744 uint16_t pri_latency[5];
1745 /* sprite */
1746 uint16_t spr_latency[5];
1747 /* cursor */
1748 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001749 /*
1750 * Raw watermark memory latency values
1751 * for SKL for all 8 levels
1752 * in 1us units.
1753 */
1754 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001755
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001756 /*
1757 * The skl_wm_values structure is a bit too big for stack
1758 * allocation, so we keep the staging struct where we store
1759 * intermediate results here instead.
1760 */
1761 struct skl_wm_values skl_results;
1762
Ville Syrjälä609cede2013-10-09 19:18:03 +03001763 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001764 union {
1765 struct ilk_wm_values hw;
1766 struct skl_wm_values skl_hw;
1767 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001768 } wm;
1769
Paulo Zanoni8a187452013-12-06 20:32:13 -02001770 struct i915_runtime_pm pm;
1771
Dave Airlie13cf5502014-06-18 11:29:35 +10001772 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1773 u32 long_hpd_port_mask;
1774 u32 short_hpd_port_mask;
1775 struct work_struct dig_port_work;
1776
Dave Airlie0e32b392014-05-02 14:02:48 +10001777 /*
1778 * if we get a HPD irq from DP and a HPD irq from non-DP
1779 * the non-DP HPD could block the workqueue on a mode config
1780 * mutex getting, that userspace may have taken. However
1781 * userspace is waiting on the DP workqueue to run which is
1782 * blocked behind the non-DP one.
1783 */
1784 struct workqueue_struct *dp_wq;
1785
Ville Syrjälä69769f92014-08-15 01:22:08 +03001786 uint32_t bios_vgacntr;
1787
Oscar Mateoa83014d2014-07-24 17:04:21 +01001788 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1789 struct {
1790 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1791 struct intel_engine_cs *ring,
1792 struct intel_context *ctx,
1793 struct drm_i915_gem_execbuffer2 *args,
1794 struct list_head *vmas,
1795 struct drm_i915_gem_object *batch_obj,
1796 u64 exec_start, u32 flags);
1797 int (*init_rings)(struct drm_device *dev);
1798 void (*cleanup_ring)(struct intel_engine_cs *ring);
1799 void (*stop_ring)(struct intel_engine_cs *ring);
1800 } gt;
1801
John Harrison67e29372014-12-05 13:49:35 +00001802 uint32_t request_uniq;
1803
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001804 /*
1805 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1806 * will be rejected. Instead look for a better place.
1807 */
Jani Nikula77fec552014-03-31 14:27:22 +03001808};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
Chris Wilson2c1792a2013-08-01 18:39:55 +01001810static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1811{
1812 return dev->dev_private;
1813}
1814
Chris Wilsonb4519512012-05-11 14:29:30 +01001815/* Iterate over initialised rings */
1816#define for_each_ring(ring__, dev_priv__, i__) \
1817 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1818 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1819
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001820enum hdmi_force_audio {
1821 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1822 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1823 HDMI_AUDIO_AUTO, /* trust EDID */
1824 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1825};
1826
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001827#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001828
Chris Wilson37e680a2012-06-07 15:38:42 +01001829struct drm_i915_gem_object_ops {
1830 /* Interface between the GEM object and its backing storage.
1831 * get_pages() is called once prior to the use of the associated set
1832 * of pages before to binding them into the GTT, and put_pages() is
1833 * called after we no longer need them. As we expect there to be
1834 * associated cost with migrating pages between the backing storage
1835 * and making them available for the GPU (e.g. clflush), we may hold
1836 * onto the pages after they are no longer referenced by the GPU
1837 * in case they may be used again shortly (for example migrating the
1838 * pages to a different memory domain within the GTT). put_pages()
1839 * will therefore most likely be called when the object itself is
1840 * being released or under memory pressure (where we attempt to
1841 * reap pages for the shrinker).
1842 */
1843 int (*get_pages)(struct drm_i915_gem_object *);
1844 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001845 int (*dmabuf_export)(struct drm_i915_gem_object *);
1846 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001847};
1848
Daniel Vettera071fa02014-06-18 23:28:09 +02001849/*
1850 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1851 * considered to be the frontbuffer for the given plane interface-vise. This
1852 * doesn't mean that the hw necessarily already scans it out, but that any
1853 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1854 *
1855 * We have one bit per pipe and per scanout plane type.
1856 */
1857#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1858#define INTEL_FRONTBUFFER_BITS \
1859 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1860#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1861 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1862#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1863 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1864#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1865 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1866#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1867 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001868#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1869 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001870
Eric Anholt673a3942008-07-30 12:06:12 -07001871struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001872 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001873
Chris Wilson37e680a2012-06-07 15:38:42 +01001874 const struct drm_i915_gem_object_ops *ops;
1875
Ben Widawsky2f633152013-07-17 12:19:03 -07001876 /** List of VMAs backed by this object */
1877 struct list_head vma_list;
1878
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001879 /** Stolen memory for this object, instead of being backed by shmem. */
1880 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001881 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001882
Chris Wilson69dc4982010-10-19 10:36:51 +01001883 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001884 /** Used in execbuf to temporarily hold a ref */
1885 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001886
1887 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001888 * This is set if the object is on the active lists (has pending
1889 * rendering and so a non-zero seqno), and is not set if it i s on
1890 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001891 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001892 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001893
1894 /**
1895 * This is set if the object has been written to since last bound
1896 * to the GTT
1897 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001898 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001899
1900 /**
1901 * Fence register bits (if any) for this object. Will be set
1902 * as needed when mapped into the GTT.
1903 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001904 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001905 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001906
1907 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001908 * Advice: are the backing pages purgeable?
1909 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001910 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001911
1912 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001913 * Current tiling mode for the object.
1914 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001915 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001916 /**
1917 * Whether the tiling parameters for the currently associated fence
1918 * register have changed. Note that for the purposes of tracking
1919 * tiling changes we also treat the unfenced register, the register
1920 * slot that the object occupies whilst it executes a fenced
1921 * command (such as BLT on gen2/3), as a "fence".
1922 */
1923 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001924
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001925 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001926 * Is the object at the current location in the gtt mappable and
1927 * fenceable? Used to avoid costly recalculations.
1928 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001929 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001930
1931 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001932 * Whether the current gtt mapping needs to be mappable (and isn't just
1933 * mappable by accident). Track pin and fault separate for a more
1934 * accurate mappable working set.
1935 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001936 unsigned int fault_mappable:1;
1937 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001938 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001939
Chris Wilsoncaea7472010-11-12 13:53:37 +00001940 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301941 * Is the object to be mapped as read-only to the GPU
1942 * Only honoured if hardware has relevant pte bit
1943 */
1944 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001945 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001946
Chris Wilson9da3da62012-06-01 15:20:22 +01001947 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001948
Daniel Vettera071fa02014-06-18 23:28:09 +02001949 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1950
Chris Wilson9da3da62012-06-01 15:20:22 +01001951 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001952 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001953
Daniel Vetter1286ff72012-05-10 15:25:09 +02001954 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001955 void *dma_buf_vmapping;
1956 int vmapping_count;
1957
Chris Wilson1c293ea2012-04-17 15:31:27 +01001958 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00001959 struct drm_i915_gem_request *last_read_req;
1960 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001961 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00001962 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07001963
Daniel Vetter778c3542010-05-13 11:49:44 +02001964 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001965 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001966
Daniel Vetter80075d42013-10-09 21:23:52 +02001967 /** References from framebuffers, locks out tiling changes. */
1968 unsigned long framebuffer_references;
1969
Eric Anholt280b7132009-03-12 16:56:27 -07001970 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001971 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001972
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001973 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001974 /** for phy allocated objects */
1975 struct drm_dma_handle *phys_handle;
1976
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001977 struct i915_gem_userptr {
1978 uintptr_t ptr;
1979 unsigned read_only :1;
1980 unsigned workers :4;
1981#define I915_GEM_USERPTR_MAX_WORKERS 15
1982
Chris Wilsonad46cb52014-08-07 14:20:40 +01001983 struct i915_mm_struct *mm;
1984 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001985 struct work_struct *work;
1986 } userptr;
1987 };
1988};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001989#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001990
Daniel Vettera071fa02014-06-18 23:28:09 +02001991void i915_gem_track_fb(struct drm_i915_gem_object *old,
1992 struct drm_i915_gem_object *new,
1993 unsigned frontbuffer_bits);
1994
Eric Anholt673a3942008-07-30 12:06:12 -07001995/**
1996 * Request queue structure.
1997 *
1998 * The request queue allows us to note sequence numbers that have been emitted
1999 * and may be associated with active buffers to be retired.
2000 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002001 * By keeping this list, we can avoid having to do questionable sequence
2002 * number comparisons on buffer last_read|write_seqno. It also allows an
2003 * emission time to be associated with the request for tracking how far ahead
2004 * of the GPU the submission is.
Eric Anholt673a3942008-07-30 12:06:12 -07002005 */
2006struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002007 struct kref ref;
2008
Zou Nan hai852835f2010-05-21 09:08:56 +08002009 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002010 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002011
Eric Anholt673a3942008-07-30 12:06:12 -07002012 /** GEM sequence number associated with this request. */
2013 uint32_t seqno;
2014
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002015 /** Position in the ringbuffer of the start of the request */
2016 u32 head;
2017
2018 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002019 u32 tail;
2020
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002021 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01002022 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002023
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002024 /** Batch buffer related to this request if any */
2025 struct drm_i915_gem_object *batch_obj;
2026
Eric Anholt673a3942008-07-30 12:06:12 -07002027 /** Time at which this request was emitted, in jiffies. */
2028 unsigned long emitted_jiffies;
2029
Eric Anholtb9624422009-06-03 07:27:35 +00002030 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002031 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002032
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002033 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002034 /** file_priv list entry for this request */
2035 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002036
2037 uint32_t uniq;
Eric Anholt673a3942008-07-30 12:06:12 -07002038};
2039
John Harrisonabfe2622014-11-24 18:49:24 +00002040void i915_gem_request_free(struct kref *req_ref);
2041
John Harrisonb793a002014-11-24 18:49:25 +00002042static inline uint32_t
2043i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2044{
2045 return req ? req->seqno : 0;
2046}
2047
2048static inline struct intel_engine_cs *
2049i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2050{
2051 return req ? req->ring : NULL;
2052}
2053
John Harrisonabfe2622014-11-24 18:49:24 +00002054static inline void
2055i915_gem_request_reference(struct drm_i915_gem_request *req)
2056{
2057 kref_get(&req->ref);
2058}
2059
2060static inline void
2061i915_gem_request_unreference(struct drm_i915_gem_request *req)
2062{
Daniel Vetterf2458602014-11-26 10:26:05 +01002063 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002064 kref_put(&req->ref, i915_gem_request_free);
2065}
2066
2067static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2068 struct drm_i915_gem_request *src)
2069{
2070 if (src)
2071 i915_gem_request_reference(src);
2072
2073 if (*pdst)
2074 i915_gem_request_unreference(*pdst);
2075
2076 *pdst = src;
2077}
2078
John Harrison1b5a4332014-11-24 18:49:42 +00002079/*
2080 * XXX: i915_gem_request_completed should be here but currently needs the
2081 * definition of i915_seqno_passed() which is below. It will be moved in
2082 * a later patch when the call to i915_seqno_passed() is obsoleted...
2083 */
2084
Eric Anholt673a3942008-07-30 12:06:12 -07002085struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002086 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002087 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002088
Eric Anholt673a3942008-07-30 12:06:12 -07002089 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002090 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002091 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002092 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002093 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002094 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002095
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002096 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002097 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002098};
2099
Brad Volkin351e3db2014-02-18 10:15:46 -08002100/*
2101 * A command that requires special handling by the command parser.
2102 */
2103struct drm_i915_cmd_descriptor {
2104 /*
2105 * Flags describing how the command parser processes the command.
2106 *
2107 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2108 * a length mask if not set
2109 * CMD_DESC_SKIP: The command is allowed but does not follow the
2110 * standard length encoding for the opcode range in
2111 * which it falls
2112 * CMD_DESC_REJECT: The command is never allowed
2113 * CMD_DESC_REGISTER: The command should be checked against the
2114 * register whitelist for the appropriate ring
2115 * CMD_DESC_MASTER: The command is allowed if the submitting process
2116 * is the DRM master
2117 */
2118 u32 flags;
2119#define CMD_DESC_FIXED (1<<0)
2120#define CMD_DESC_SKIP (1<<1)
2121#define CMD_DESC_REJECT (1<<2)
2122#define CMD_DESC_REGISTER (1<<3)
2123#define CMD_DESC_BITMASK (1<<4)
2124#define CMD_DESC_MASTER (1<<5)
2125
2126 /*
2127 * The command's unique identification bits and the bitmask to get them.
2128 * This isn't strictly the opcode field as defined in the spec and may
2129 * also include type, subtype, and/or subop fields.
2130 */
2131 struct {
2132 u32 value;
2133 u32 mask;
2134 } cmd;
2135
2136 /*
2137 * The command's length. The command is either fixed length (i.e. does
2138 * not include a length field) or has a length field mask. The flag
2139 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2140 * a length mask. All command entries in a command table must include
2141 * length information.
2142 */
2143 union {
2144 u32 fixed;
2145 u32 mask;
2146 } length;
2147
2148 /*
2149 * Describes where to find a register address in the command to check
2150 * against the ring's register whitelist. Only valid if flags has the
2151 * CMD_DESC_REGISTER bit set.
2152 */
2153 struct {
2154 u32 offset;
2155 u32 mask;
2156 } reg;
2157
2158#define MAX_CMD_DESC_BITMASKS 3
2159 /*
2160 * Describes command checks where a particular dword is masked and
2161 * compared against an expected value. If the command does not match
2162 * the expected value, the parser rejects it. Only valid if flags has
2163 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2164 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002165 *
2166 * If the check specifies a non-zero condition_mask then the parser
2167 * only performs the check when the bits specified by condition_mask
2168 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002169 */
2170 struct {
2171 u32 offset;
2172 u32 mask;
2173 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002174 u32 condition_offset;
2175 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002176 } bits[MAX_CMD_DESC_BITMASKS];
2177};
2178
2179/*
2180 * A table of commands requiring special handling by the command parser.
2181 *
2182 * Each ring has an array of tables. Each table consists of an array of command
2183 * descriptors, which must be sorted with command opcodes in ascending order.
2184 */
2185struct drm_i915_cmd_table {
2186 const struct drm_i915_cmd_descriptor *table;
2187 int count;
2188};
2189
Chris Wilsondbbe9122014-08-09 19:18:43 +01002190/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002191#define __I915__(p) ({ \
2192 struct drm_i915_private *__p; \
2193 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2194 __p = (struct drm_i915_private *)p; \
2195 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2196 __p = to_i915((struct drm_device *)p); \
2197 else \
2198 BUILD_BUG(); \
2199 __p; \
2200})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002201#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002202#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002203
Chris Wilson87f1f462014-08-09 19:18:42 +01002204#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2205#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002206#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002207#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002208#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002209#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2210#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002211#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2212#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2213#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002214#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002215#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002216#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2217#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002218#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2219#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002220#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002221#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002222#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2223 INTEL_DEVID(dev) == 0x0152 || \
2224 INTEL_DEVID(dev) == 0x015a)
2225#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2226 INTEL_DEVID(dev) == 0x0106 || \
2227 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002228#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002229#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002230#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002231#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302232#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002233#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002234#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002235 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002236#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002237 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2238 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2239 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002240#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2241 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002242#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002243 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002244#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002245 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002246/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002247#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2248 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002249#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002250
Jesse Barnes85436692011-04-06 12:11:14 -07002251/*
2252 * The genX designation typically refers to the render engine, so render
2253 * capability related checks should use IS_GEN, while display and other checks
2254 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2255 * chips, etc.).
2256 */
Zou Nan haicae58522010-11-09 17:17:32 +08002257#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2258#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2259#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2260#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2261#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002262#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002263#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002264#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002265
Ben Widawsky73ae4782013-10-15 10:02:57 -07002266#define RENDER_RING (1<<RCS)
2267#define BSD_RING (1<<VCS)
2268#define BLT_RING (1<<BCS)
2269#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002270#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002271#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002272#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002273#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2274#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2275#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2276#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002277 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002278#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2279
Ben Widawsky254f9652012-06-04 14:42:42 -07002280#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002281#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002282#define USES_PPGTT(dev) (i915.enable_ppgtt)
2283#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002284
Chris Wilson05394f32010-11-08 19:18:58 +00002285#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002286#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2287
Daniel Vetterb45305f2012-12-17 16:21:27 +01002288/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2289#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002290/*
2291 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2292 * even when in MSI mode. This results in spurious interrupt warnings if the
2293 * legacy irq no. is shared with another device. The kernel then disables that
2294 * interrupt source and so prevents the other device from working properly.
2295 */
2296#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2297#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002298
Zou Nan haicae58522010-11-09 17:17:32 +08002299/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2300 * rows, which changed the alignment requirements and fence programming.
2301 */
2302#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2303 IS_I915GM(dev)))
2304#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2305#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2306#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002307#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2308#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002309
2310#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2311#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002312#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002313
Damien Lespiaudbf77862014-10-01 20:04:14 +01002314#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002315
Damien Lespiaudd93be52013-04-22 18:40:39 +01002316#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002317#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002318#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2319 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002320#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002321 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002322#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2323#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002324
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002325#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2326#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2327#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2328#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2329#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2330#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302331#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2332#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002333
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002334#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302335#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002336#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002337#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2338#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002339#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002340#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002341
Sonika Jindal5fafe292014-07-21 15:23:38 +05302342#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2343
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002344/* DPF == dynamic parity feature */
2345#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2346#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002347
Ben Widawskyc8735b02012-09-07 19:43:39 -07002348#define GT_FREQUENCY_MULTIPLIER 50
2349
Chris Wilson05394f32010-11-08 19:18:58 +00002350#include "i915_trace.h"
2351
Rob Clarkbaa70942013-08-02 13:27:49 -04002352extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002353extern int i915_max_ioctl;
2354
Imre Deakfc49b3d2014-10-23 19:23:27 +03002355extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2356extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002357extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2358extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2359
Jani Nikulad330a952014-01-21 11:24:25 +02002360/* i915_params.c */
2361struct i915_params {
2362 int modeset;
2363 int panel_ignore_lid;
2364 unsigned int powersave;
2365 int semaphores;
2366 unsigned int lvds_downclock;
2367 int lvds_channel_mode;
2368 int panel_use_ssc;
2369 int vbt_sdvo_panel_type;
2370 int enable_rc6;
2371 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002372 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002373 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002374 int enable_psr;
2375 unsigned int preliminary_hw_support;
2376 int disable_power_well;
2377 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002378 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002379 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002380 /* leave bools at the end to not create holes */
2381 bool enable_hangcheck;
2382 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002383 bool prefault_disable;
2384 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002385 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002386 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302387 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002388 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002389};
2390extern struct i915_params i915 __read_mostly;
2391
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002393extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002394extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002395extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002396extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002397extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002398 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002399extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002400 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002401extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002402#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002403extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2404 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002405#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002406extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002407extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002408extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2409extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2410extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2411extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002412int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002413void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002414
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002416void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002417__printf(3, 4)
2418void i915_handle_error(struct drm_device *dev, bool wedged,
2419 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420
Daniel Vetterb9632912014-09-30 10:56:44 +02002421extern void intel_irq_init(struct drm_i915_private *dev_priv);
2422extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002423int intel_irq_install(struct drm_i915_private *dev_priv);
2424void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002425
2426extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002427extern void intel_uncore_early_sanitize(struct drm_device *dev,
2428 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002429extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002430extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002431extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002432extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002433
Keith Packard7c463582008-11-04 02:03:27 -08002434void
Jani Nikula50227e12014-03-31 14:27:21 +03002435i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002436 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002437
2438void
Jani Nikula50227e12014-03-31 14:27:21 +03002439i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002440 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002441
Imre Deakf8b79e52014-03-04 19:23:07 +02002442void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2443void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002444void
2445ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2446void
2447ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2448void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2449 uint32_t interrupt_mask,
2450 uint32_t enabled_irq_mask);
2451#define ibx_enable_display_interrupt(dev_priv, bits) \
2452 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2453#define ibx_disable_display_interrupt(dev_priv, bits) \
2454 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002455
Eric Anholt673a3942008-07-30 12:06:12 -07002456/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002457int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2458 struct drm_file *file_priv);
2459int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2460 struct drm_file *file_priv);
2461int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2462 struct drm_file *file_priv);
2463int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2464 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002465int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2466 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002467int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2468 struct drm_file *file_priv);
2469int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2470 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002471void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2472 struct intel_engine_cs *ring);
2473void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2474 struct drm_file *file,
2475 struct intel_engine_cs *ring,
2476 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002477int i915_gem_ringbuffer_submission(struct drm_device *dev,
2478 struct drm_file *file,
2479 struct intel_engine_cs *ring,
2480 struct intel_context *ctx,
2481 struct drm_i915_gem_execbuffer2 *args,
2482 struct list_head *vmas,
2483 struct drm_i915_gem_object *batch_obj,
2484 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002485int i915_gem_execbuffer(struct drm_device *dev, void *data,
2486 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002487int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2488 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002489int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2490 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002491int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2492 struct drm_file *file);
2493int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2494 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002495int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2496 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002497int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2498 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002499int i915_gem_set_tiling(struct drm_device *dev, void *data,
2500 struct drm_file *file_priv);
2501int i915_gem_get_tiling(struct drm_device *dev, void *data,
2502 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002503int i915_gem_init_userptr(struct drm_device *dev);
2504int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2505 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002506int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2507 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002508int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002510void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002511unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2512 long target,
2513 unsigned flags);
2514#define I915_SHRINK_PURGEABLE 0x1
2515#define I915_SHRINK_UNBOUND 0x2
2516#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002517void *i915_gem_object_alloc(struct drm_device *dev);
2518void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002519void i915_gem_object_init(struct drm_i915_gem_object *obj,
2520 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002521struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2522 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002523void i915_init_vm(struct drm_i915_private *dev_priv,
2524 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002525void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002526void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002527
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002528#define PIN_MAPPABLE 0x1
2529#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002530#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002531#define PIN_OFFSET_BIAS 0x8
2532#define PIN_OFFSET_MASK (~4095)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002533int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2534 struct i915_address_space *vm,
2535 uint32_t alignment,
2536 uint64_t flags,
2537 const struct i915_ggtt_view *view);
2538static inline
Chris Wilson20217462010-11-23 15:26:33 +00002539int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002540 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002541 uint32_t alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002542 uint64_t flags)
2543{
2544 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2545 &i915_ggtt_view_normal);
2546}
2547
2548int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2549 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002550int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002551int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002552void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002553void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002554
Brad Volkin4c914c02014-02-18 10:15:45 -08002555int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2556 int *needs_clflush);
2557
Chris Wilson37e680a2012-06-07 15:38:42 +01002558int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002559static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2560{
Imre Deak67d5a502013-02-18 19:28:02 +02002561 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002562
Imre Deak67d5a502013-02-18 19:28:02 +02002563 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002564 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002565
2566 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002567}
Chris Wilsona5570172012-09-04 21:02:54 +01002568static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2569{
2570 BUG_ON(obj->pages == NULL);
2571 obj->pages_pin_count++;
2572}
2573static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2574{
2575 BUG_ON(obj->pages_pin_count == 0);
2576 obj->pages_pin_count--;
2577}
2578
Chris Wilson54cf91d2010-11-25 18:00:26 +00002579int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002580int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002581 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002582void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002583 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002584int i915_gem_dumb_create(struct drm_file *file_priv,
2585 struct drm_device *dev,
2586 struct drm_mode_create_dumb *args);
Thomas Hellstrom355a7012014-11-20 09:56:25 +01002587int i915_gem_dumb_map_offset(struct drm_file *file_priv,
2588 struct drm_device *dev, uint32_t handle,
2589 uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002590/**
2591 * Returns true if seq1 is later than seq2.
2592 */
2593static inline bool
2594i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2595{
2596 return (int32_t)(seq1 - seq2) >= 0;
2597}
2598
John Harrison1b5a4332014-11-24 18:49:42 +00002599static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2600 bool lazy_coherency)
2601{
2602 u32 seqno;
2603
2604 BUG_ON(req == NULL);
2605
2606 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2607
2608 return i915_seqno_passed(seqno, req->seqno);
2609}
2610
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002611int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2612int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002613int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002614int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002615
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002616bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2617void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002618
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002619struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002620i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002621
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002622bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002623void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002624int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002625 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002626int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302627
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002628static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2629{
2630 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002631 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002632}
2633
2634static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2635{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002636 return atomic_read(&error->reset_counter) & I915_WEDGED;
2637}
2638
2639static inline u32 i915_reset_count(struct i915_gpu_error *error)
2640{
2641 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002642}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002643
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002644static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2645{
2646 return dev_priv->gpu_error.stop_rings == 0 ||
2647 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2648}
2649
2650static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2651{
2652 return dev_priv->gpu_error.stop_rings == 0 ||
2653 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2654}
2655
Chris Wilson069efc12010-09-30 16:53:18 +01002656void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002657bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002658int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002659int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002660int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002661int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002662int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002663void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002664void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002665int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002666int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002667int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002668 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002669 struct drm_i915_gem_object *batch_obj);
2670#define i915_add_request(ring) \
2671 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002672int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002673 unsigned reset_counter,
2674 bool interruptible,
2675 s64 *timeout,
2676 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002677int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002678int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002679int __must_check
2680i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2681 bool write);
2682int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002683i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2684int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002685i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2686 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002687 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002688void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002689int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002690 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002691int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002692void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002693
Chris Wilson467cffb2011-03-07 10:42:03 +00002694uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002695i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2696uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002697i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2698 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002699
Chris Wilsone4ffd172011-04-04 09:44:39 +01002700int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2701 enum i915_cache_level cache_level);
2702
Daniel Vetter1286ff72012-05-10 15:25:09 +02002703struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2704 struct dma_buf *dma_buf);
2705
2706struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2707 struct drm_gem_object *gem_obj, int flags);
2708
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002709void i915_gem_restore_fences(struct drm_device *dev);
2710
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002711unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2712 struct i915_address_space *vm,
2713 enum i915_ggtt_view_type view);
2714static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002715unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002716 struct i915_address_space *vm)
2717{
2718 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2719}
Ben Widawskya70a3142013-07-31 16:59:56 -07002720bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002721bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2722 struct i915_address_space *vm,
2723 enum i915_ggtt_view_type view);
2724static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002725bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002726 struct i915_address_space *vm)
2727{
2728 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2729}
2730
Ben Widawskya70a3142013-07-31 16:59:56 -07002731unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2732 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002733struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2734 struct i915_address_space *vm,
2735 const struct i915_ggtt_view *view);
2736static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002737struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002738 struct i915_address_space *vm)
2739{
2740 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2741}
2742
2743struct i915_vma *
2744i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2745 struct i915_address_space *vm,
2746 const struct i915_ggtt_view *view);
2747
2748static inline
Ben Widawskyaccfef22013-08-14 11:38:35 +02002749struct i915_vma *
2750i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002751 struct i915_address_space *vm)
2752{
2753 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2754 &i915_ggtt_view_normal);
2755}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002756
2757struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002758static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2759 struct i915_vma *vma;
2760 list_for_each_entry(vma, &obj->vma_list, vma_link)
2761 if (vma->pin_count > 0)
2762 return true;
2763 return false;
2764}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002765
Ben Widawskya70a3142013-07-31 16:59:56 -07002766/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002767#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002768 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2769static inline bool i915_is_ggtt(struct i915_address_space *vm)
2770{
2771 struct i915_address_space *ggtt =
2772 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2773 return vm == ggtt;
2774}
2775
Daniel Vetter841cd772014-08-06 15:04:48 +02002776static inline struct i915_hw_ppgtt *
2777i915_vm_to_ppgtt(struct i915_address_space *vm)
2778{
2779 WARN_ON(i915_is_ggtt(vm));
2780
2781 return container_of(vm, struct i915_hw_ppgtt, base);
2782}
2783
2784
Ben Widawskya70a3142013-07-31 16:59:56 -07002785static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2786{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002787 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002788}
2789
2790static inline unsigned long
2791i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2792{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002793 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002794}
2795
2796static inline unsigned long
2797i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2798{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002799 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002800}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002801
2802static inline int __must_check
2803i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2804 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002805 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002806{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002807 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2808 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002809}
Ben Widawskya70a3142013-07-31 16:59:56 -07002810
Daniel Vetterb2871102014-02-14 14:01:19 +01002811static inline int
2812i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2813{
2814 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2815}
2816
2817void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2818
Ben Widawsky254f9652012-06-04 14:42:42 -07002819/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002820int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002821void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002822void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002823int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002824int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002825void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002826int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002827 struct intel_context *to);
2828struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002829i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002830void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002831struct drm_i915_gem_object *
2832i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002833static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002834{
Chris Wilson691e6412014-04-09 09:07:36 +01002835 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002836}
2837
Oscar Mateo273497e2014-05-22 14:13:37 +01002838static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002839{
Chris Wilson691e6412014-04-09 09:07:36 +01002840 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002841}
2842
Oscar Mateo273497e2014-05-22 14:13:37 +01002843static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002844{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002845 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002846}
2847
Ben Widawsky84624812012-06-04 14:42:54 -07002848int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2849 struct drm_file *file);
2850int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2851 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002852
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002853/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002854int __must_check i915_gem_evict_something(struct drm_device *dev,
2855 struct i915_address_space *vm,
2856 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002857 unsigned alignment,
2858 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002859 unsigned long start,
2860 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002861 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002862int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002863int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002864
Ben Widawsky0260c422014-03-22 22:47:21 -07002865/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002866static inline void i915_gem_chipset_flush(struct drm_device *dev)
2867{
Chris Wilson05394f32010-11-08 19:18:58 +00002868 if (INTEL_INFO(dev)->gen < 6)
2869 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002870}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002871
Chris Wilson9797fbf2012-04-24 15:47:39 +01002872/* i915_gem_stolen.c */
2873int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002874int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002875void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002876void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002877struct drm_i915_gem_object *
2878i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002879struct drm_i915_gem_object *
2880i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2881 u32 stolen_offset,
2882 u32 gtt_offset,
2883 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002884
Eric Anholt673a3942008-07-30 12:06:12 -07002885/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002886static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002887{
Jani Nikula50227e12014-03-31 14:27:21 +03002888 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002889
2890 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2891 obj->tiling_mode != I915_TILING_NONE;
2892}
2893
Eric Anholt673a3942008-07-30 12:06:12 -07002894void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002895void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2896void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002897
2898/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002899#if WATCH_LISTS
2900int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002901#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002902#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002903#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904
Ben Gamari20172632009-02-17 20:08:50 -05002905/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002906int i915_debugfs_init(struct drm_minor *minor);
2907void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002908#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002909void intel_display_crc_init(struct drm_device *dev);
2910#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002911static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002912#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002913
2914/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002915__printf(2, 3)
2916void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002917int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2918 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002919int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002920 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002921 size_t count, loff_t pos);
2922static inline void i915_error_state_buf_release(
2923 struct drm_i915_error_state_buf *eb)
2924{
2925 kfree(eb->buf);
2926}
Mika Kuoppala58174462014-02-25 17:11:26 +02002927void i915_capture_error_state(struct drm_device *dev, bool wedge,
2928 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002929void i915_error_state_get(struct drm_device *dev,
2930 struct i915_error_state_file_priv *error_priv);
2931void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2932void i915_destroy_error_state(struct drm_device *dev);
2933
2934void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002935const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002936
Brad Volkin351e3db2014-02-18 10:15:46 -08002937/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002938int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002939int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2940void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2941bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2942int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002943 struct drm_i915_gem_object *batch_obj,
2944 u32 batch_start_offset,
2945 bool is_master);
2946
Jesse Barnes317c35d2008-08-25 15:11:06 -07002947/* i915_suspend.c */
2948extern int i915_save_state(struct drm_device *dev);
2949extern int i915_restore_state(struct drm_device *dev);
2950
Daniel Vetterd8157a32013-01-25 17:53:20 +01002951/* i915_ums.c */
2952void i915_save_display_reg(struct drm_device *dev);
2953void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002954
Ben Widawsky0136db582012-04-10 21:17:01 -07002955/* i915_sysfs.c */
2956void i915_setup_sysfs(struct drm_device *dev_priv);
2957void i915_teardown_sysfs(struct drm_device *dev_priv);
2958
Chris Wilsonf899fc62010-07-20 15:44:45 -07002959/* intel_i2c.c */
2960extern int intel_setup_gmbus(struct drm_device *dev);
2961extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002962static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002963{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002964 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002965}
2966
2967extern struct i2c_adapter *intel_gmbus_get_adapter(
2968 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002969extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2970extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002971static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002972{
2973 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2974}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002975extern void intel_i2c_reset(struct drm_device *dev);
2976
Chris Wilson3b617962010-08-24 09:02:58 +01002977/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01002978#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002979extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002980extern void intel_opregion_init(struct drm_device *dev);
2981extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002982extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002983extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2984 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002985extern int intel_opregion_notify_adapter(struct drm_device *dev,
2986 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002987#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002988static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002989static inline void intel_opregion_init(struct drm_device *dev) { return; }
2990static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002991static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002992static inline int
2993intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2994{
2995 return 0;
2996}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002997static inline int
2998intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2999{
3000 return 0;
3001}
Len Brown65e082c2008-10-24 17:18:10 -04003002#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003003
Jesse Barnes723bfd72010-10-07 16:01:13 -07003004/* intel_acpi.c */
3005#ifdef CONFIG_ACPI
3006extern void intel_register_dsm_handler(void);
3007extern void intel_unregister_dsm_handler(void);
3008#else
3009static inline void intel_register_dsm_handler(void) { return; }
3010static inline void intel_unregister_dsm_handler(void) { return; }
3011#endif /* CONFIG_ACPI */
3012
Jesse Barnes79e53942008-11-07 14:24:08 -08003013/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003014extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003015extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003016extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003017extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003018extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003019extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003020extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3021 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003022extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003023extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003024extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003025extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003026extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003027extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003028extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3029 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003030extern void intel_detect_pch(struct drm_device *dev);
3031extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003032extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003033
Ben Widawsky2911a352012-04-05 14:47:36 -07003034extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003035int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003037int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003039
Sourab Gupta84c33a62014-06-02 16:47:17 +05303040void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3041
Chris Wilson6ef3d422010-08-04 20:26:07 +01003042/* overlay */
3043extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003044extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3045 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003046
3047extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003048extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003049 struct drm_device *dev,
3050 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003051
Ben Widawskyb7287d82011-04-25 11:22:22 -07003052/* On SNB platform, before reading ring registers forcewake bit
3053 * must be set to prevent GT core from power down and stale values being
3054 * returned.
3055 */
Deepak Sc8d9a592013-11-23 14:55:42 +05303056void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3057void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03003058void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07003059
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003060int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3061int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003062
3063/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03003064u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
3065void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
3066u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003067u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3068void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3069u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3070void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3071u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3072void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003073u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3074void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003075u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3076void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003077u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3078void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003079u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3080 enum intel_sbi_destination destination);
3081void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3082 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303083u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3084void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003085
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003086int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3087int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07003088
Deepak Sc8d9a592013-11-23 14:55:42 +05303089#define FORCEWAKE_RENDER (1 << 0)
3090#define FORCEWAKE_MEDIA (1 << 1)
Zhe Wang38cff0b2014-11-04 17:07:04 +00003091#define FORCEWAKE_BLITTER (1 << 2)
3092#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3093 FORCEWAKE_BLITTER)
Deepak Sc8d9a592013-11-23 14:55:42 +05303094
3095
Ben Widawsky0b274482013-10-04 21:22:51 -07003096#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3097#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003098
Ben Widawsky0b274482013-10-04 21:22:51 -07003099#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3100#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3101#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3102#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003103
Ben Widawsky0b274482013-10-04 21:22:51 -07003104#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3105#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3106#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3107#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003108
Chris Wilson698b3132014-03-21 13:16:43 +00003109/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3110 * will be implemented using 2 32-bit writes in an arbitrary order with
3111 * an arbitrary delay between them. This can cause the hardware to
3112 * act upon the intermediate value, possibly leading to corruption and
3113 * machine death. You have been warned.
3114 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003115#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3116#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003117
Chris Wilson50877442014-03-21 12:41:53 +00003118#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3119 u32 upper = I915_READ(upper_reg); \
3120 u32 lower = I915_READ(lower_reg); \
3121 u32 tmp = I915_READ(upper_reg); \
3122 if (upper != tmp) { \
3123 upper = tmp; \
3124 lower = I915_READ(lower_reg); \
3125 WARN_ON(I915_READ(upper_reg) != upper); \
3126 } \
3127 (u64)upper << 32 | lower; })
3128
Zou Nan haicae58522010-11-09 17:17:32 +08003129#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3130#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3131
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003132/* "Broadcast RGB" property */
3133#define INTEL_BROADCAST_RGB_AUTO 0
3134#define INTEL_BROADCAST_RGB_FULL 1
3135#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003136
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003137static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3138{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303139 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003140 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303141 else if (INTEL_INFO(dev)->gen >= 5)
3142 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003143 else
3144 return VGACNTRL;
3145}
3146
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003147static inline void __user *to_user_ptr(u64 address)
3148{
3149 return (void __user *)(uintptr_t)address;
3150}
3151
Imre Deakdf977292013-05-21 20:03:17 +03003152static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3153{
3154 unsigned long j = msecs_to_jiffies(m);
3155
3156 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3157}
3158
3159static inline unsigned long
3160timespec_to_jiffies_timeout(const struct timespec *value)
3161{
3162 unsigned long j = timespec_to_jiffies(value);
3163
3164 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3165}
3166
Paulo Zanonidce56b32013-12-19 14:29:40 -02003167/*
3168 * If you need to wait X milliseconds between events A and B, but event B
3169 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3170 * when event A happened, then just before event B you call this function and
3171 * pass the timestamp as the first argument, and X as the second argument.
3172 */
3173static inline void
3174wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3175{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003176 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003177
3178 /*
3179 * Don't re-read the value of "jiffies" every time since it may change
3180 * behind our back and break the math.
3181 */
3182 tmp_jiffies = jiffies;
3183 target_jiffies = timestamp_jiffies +
3184 msecs_to_jiffies_timeout(to_wait_ms);
3185
3186 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003187 remaining_jiffies = target_jiffies - tmp_jiffies;
3188 while (remaining_jiffies)
3189 remaining_jiffies =
3190 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003191 }
3192}
3193
John Harrison581c26e82014-11-24 18:49:39 +00003194static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3195 struct drm_i915_gem_request *req)
3196{
3197 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3198 i915_gem_request_assign(&ring->trace_irq_req, req);
3199}
3200
Linus Torvalds1da177e2005-04-16 15:20:36 -07003201#endif