blob: 20708afe2dc424b582ba918e1131978ccf1504a8 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000072 // FP scalar memory operand for intrinsics - ssmem/sdmem.
73 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
74 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075
76 // Load patterns
77 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
78 // due to load promotion during legalization
79 PatFrag LdFrag = !cast<PatFrag>("load" #
80 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000083 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
86 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000087 !if (!eq (TypeVariantName, "i"),
88 !if (!eq (Size, 128), "v2i64",
89 !if (!eq (Size, 256), "v4i64",
90 !if (!eq (Size, 512), "v8i64",
91 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000092
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000094
95 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000096 // Note: For EltSize < 32, FloatVT is illegal and TableGen
97 // fails to compile, so we choose FloatVT = VT
98 ValueType FloatVT = !cast<ValueType>(
99 !if (!eq (!srl(EltSize,5),0),
100 VTName,
101 !if (!eq(TypeVariantName, "i"),
102 "v" # NumElts # "f" # EltSize,
103 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000104
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000105 ValueType IntVT = !cast<ValueType>(
106 !if (!eq (!srl(EltSize,5),0),
107 VTName,
108 !if (!eq(TypeVariantName, "f"),
109 "v" # NumElts # "i" # EltSize,
110 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000111 // The string to specify embedded broadcast in assembly.
112 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000113
Adam Nemet449b3f02014-10-15 23:42:09 +0000114 // 8-bit compressed displacement tuple/subvector format. This is only
115 // defined for NumElts <= 8.
116 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
117 !cast<CD8VForm>("CD8VT" # NumElts), ?);
118
Adam Nemet55536c62014-09-25 23:48:45 +0000119 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
120 !if (!eq (Size, 256), sub_ymm, ?));
121
122 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
123 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
124 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000125
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000126 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
127
Craig Topperabe80cc2016-08-28 06:06:28 +0000128 // A vector tye of the same width with element type i64. This is used to
129 // create patterns for logic ops.
130 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
131
Adam Nemet09377232014-10-08 23:25:31 +0000132 // A vector type of the same width with element type i32. This is used to
133 // create the canonical constant zero node ImmAllZerosV.
134 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
135 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000136
137 string ZSuffix = !if (!eq (Size, 128), "Z128",
138 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000139}
140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
142def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000143def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
144def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000145def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
146def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000147
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148// "x" in v32i8x_info means RC = VR256X
149def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
150def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
151def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
152def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
154def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
156def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
157def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
158def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
159def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000160def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
161def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000162
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000163// We map scalar types to the smallest (128-bit) vector type
164// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000165def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
166def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000167def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
168def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
169
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
171 X86VectorVTInfo i128> {
172 X86VectorVTInfo info512 = i512;
173 X86VectorVTInfo info256 = i256;
174 X86VectorVTInfo info128 = i128;
175}
176
177def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
178 v16i8x_info>;
179def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
180 v8i16x_info>;
181def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
182 v4i32x_info>;
183def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
184 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000185def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
186 v4f32x_info>;
187def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
188 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000189
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190// This multiclass generates the masking variants from the non-masking
191// variant. It only provides the assembly pieces for the masking variants.
192// It assumes custom ISel patterns for masking which can be provided as
193// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000194multiclass AVX512_maskable_custom<bits<8> O, Format F,
195 dag Outs,
196 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
197 string OpcodeStr,
198 string AttSrcAsm, string IntelSrcAsm,
199 list<dag> Pattern,
200 list<dag> MaskingPattern,
201 list<dag> ZeroMaskingPattern,
202 string MaskingConstraint = "",
203 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000204 bit IsCommutable = 0,
205 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 let isCommutable = IsCommutable in
207 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000208 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000209 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000210 Pattern, itin>;
211
212 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000213 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000215 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
216 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000217 MaskingPattern, itin>,
218 EVEX_K {
219 // In case of the 3src subclass this is overridden with a let.
220 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000221 }
222
223 // Zero mask does not add any restrictions to commute operands transformation.
224 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
228 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 ZeroMaskingPattern,
230 itin>,
231 EVEX_KZ;
232}
233
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000234
Adam Nemet34801422014-10-08 23:25:39 +0000235// Common base class of AVX512_maskable and AVX512_maskable_3src.
236multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
237 dag Outs,
238 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
239 string OpcodeStr,
240 string AttSrcAsm, string IntelSrcAsm,
241 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000242 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000243 string MaskingConstraint = "",
244 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000245 bit IsCommutable = 0,
246 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000247 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
248 AttSrcAsm, IntelSrcAsm,
249 [(set _.RC:$dst, RHS)],
250 [(set _.RC:$dst, MaskingRHS)],
251 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000252 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000253 MaskingConstraint, NoItinerary, IsCommutable,
254 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000255
Adam Nemet2e91ee52014-08-14 17:13:19 +0000256// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000257// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000258// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000259multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
260 dag Outs, dag Ins, string OpcodeStr,
261 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000262 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000263 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 bit IsCommutable = 0, bit IsKCommutable = 0,
265 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000266 AVX512_maskable_common<O, F, _, Outs, Ins,
267 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
268 !con((ins _.KRCWM:$mask), Ins),
269 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000270 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000271 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000272
273// This multiclass generates the unconditional/non-masking, the masking and
274// the zero-masking variant of the scalar instruction.
275multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
276 dag Outs, dag Ins, string OpcodeStr,
277 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000278 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000279 InstrItinClass itin = NoItinerary,
280 bit IsCommutable = 0> :
281 AVX512_maskable_common<O, F, _, Outs, Ins,
282 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
283 !con((ins _.KRCWM:$mask), Ins),
284 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000285 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
286 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000287
Adam Nemet34801422014-10-08 23:25:39 +0000288// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000289// ($src1) is already tied to $dst so we just use that for the preserved
290// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
291// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000292multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
293 dag Outs, dag NonTiedIns, string OpcodeStr,
294 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000295 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000296 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000297 AVX512_maskable_common<O, F, _, Outs,
298 !con((ins _.RC:$src1), NonTiedIns),
299 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
300 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000302 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
303 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000308 dag RHS, bit IsCommutable = 0,
309 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000310 AVX512_maskable_common<O, F, _, Outs,
311 !con((ins _.RC:$src1), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
314 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000315 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000316 X86selects, "", NoItinerary, IsCommutable,
317 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
320 dag Outs, dag Ins,
321 string OpcodeStr,
322 string AttSrcAsm, string IntelSrcAsm,
323 list<dag> Pattern> :
324 AVX512_maskable_custom<O, F, Outs, Ins,
325 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
326 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000327 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000328 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000329
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000330
331// Instruction with mask that puts result in mask register,
332// like "compare" and "vptest"
333multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
334 dag Outs,
335 dag Ins, dag MaskingIns,
336 string OpcodeStr,
337 string AttSrcAsm, string IntelSrcAsm,
338 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000339 list<dag> MaskingPattern,
340 bit IsCommutable = 0> {
341 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
344 "$dst, "#IntelSrcAsm#"}",
345 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346
347 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000348 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
349 "$dst {${mask}}, "#IntelSrcAsm#"}",
350 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000351}
352
353multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
354 dag Outs,
355 dag Ins, dag MaskingIns,
356 string OpcodeStr,
357 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000358 dag RHS, dag MaskingRHS,
359 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000360 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
361 AttSrcAsm, IntelSrcAsm,
362 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000363 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364
365multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
366 dag Outs, dag Ins, string OpcodeStr,
367 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000369 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
370 !con((ins _.KRCWM:$mask), Ins),
371 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000372 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000373
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
375 dag Outs, dag Ins, string OpcodeStr,
376 string AttSrcAsm, string IntelSrcAsm> :
377 AVX512_maskable_custom_cmp<O, F, Outs,
378 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000379 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000380
Craig Topperabe80cc2016-08-28 06:06:28 +0000381// This multiclass generates the unconditional/non-masking, the masking and
382// the zero-masking variant of the vector instruction. In the masking case, the
383// perserved vector elements come from a new dummy input operand tied to $dst.
384multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
385 dag Outs, dag Ins, string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
387 dag RHS, dag MaskedRHS,
388 InstrItinClass itin = NoItinerary,
389 bit IsCommutable = 0, SDNode Select = vselect> :
390 AVX512_maskable_custom<O, F, Outs, Ins,
391 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
392 !con((ins _.KRCWM:$mask), Ins),
393 OpcodeStr, AttSrcAsm, IntelSrcAsm,
394 [(set _.RC:$dst, RHS)],
395 [(set _.RC:$dst,
396 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
397 [(set _.RC:$dst,
398 (Select _.KRCWM:$mask, MaskedRHS,
399 _.ImmAllZerosV))],
400 "$src0 = $dst", itin, IsCommutable>;
401
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000402// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000403// no instruction is needed for the conversion.
404def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
407def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
408def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
412def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
413def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
417def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
418def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
422def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
423def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
428def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
429def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
432def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
433def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
434def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435
Craig Topper9d9251b2016-05-08 20:10:20 +0000436// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
437// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
438// swizzled by ExecutionDepsFix to pxor.
439// We set canFoldAsLoad because this can be converted to a constant-pool
440// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000441let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000442 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000444 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000445def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
446 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000447}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448
Craig Topper6393afc2017-01-09 02:44:34 +0000449// Alias instructions that allow VPTERNLOG to be used with a mask to create
450// a mix of all ones and all zeros elements. This is done this way to force
451// the same register to be used as input for all three sources.
452let isPseudo = 1, Predicates = [HasAVX512] in {
453def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
454 (ins VK16WM:$mask), "",
455 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
456 (v16i32 immAllOnesV),
457 (v16i32 immAllZerosV)))]>;
458def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
459 (ins VK8WM:$mask), "",
460 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
461 (bc_v8i64 (v16i32 immAllOnesV)),
462 (bc_v8i64 (v16i32 immAllZerosV))))]>;
463}
464
Craig Toppere5ce84a2016-05-08 21:33:53 +0000465let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000466 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000467def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
468 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
469def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
470 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
471}
472
Craig Topperadd9cc62016-12-18 06:23:14 +0000473// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
474// This is expanded by ExpandPostRAPseudos.
475let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000476 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000477 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
478 [(set FR32X:$dst, fp32imm0)]>;
479 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
480 [(set FR64X:$dst, fpimm0)]>;
481}
482
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000483//===----------------------------------------------------------------------===//
484// AVX-512 - VECTOR INSERT
485//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
487 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000488 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000490 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000491 "vinsert" # From.EltTypeName # "x" # From.NumElts,
492 "$src3, $src2, $src1", "$src1, $src2, $src3",
493 (vinsert_insert:$src3 (To.VT To.RC:$src1),
494 (From.VT From.RC:$src2),
495 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000498 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT (bitconvert (From.LdFrag addr:$src2))),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
504 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000505 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000506}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000507
Igor Breger0ede3cb2015-09-20 06:52:42 +0000508multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
509 X86VectorVTInfo To, PatFrag vinsert_insert,
510 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
511 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000512 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
514 (To.VT (!cast<Instruction>(InstrStr#"rr")
515 To.RC:$src1, From.RC:$src2,
516 (INSERT_get_vinsert_imm To.RC:$ins)))>;
517
518 def : Pat<(vinsert_insert:$ins
519 (To.VT To.RC:$src1),
520 (From.VT (bitconvert (From.LdFrag addr:$src2))),
521 (iPTR imm)),
522 (To.VT (!cast<Instruction>(InstrStr#"rm")
523 To.RC:$src1, addr:$src2,
524 (INSERT_get_vinsert_imm To.RC:$ins)))>;
525 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000526}
527
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000528multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
529 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000530
531 let Predicates = [HasVLX] in
532 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
533 X86VectorVTInfo< 4, EltVT32, VR128X>,
534 X86VectorVTInfo< 8, EltVT32, VR256X>,
535 vinsert128_insert>, EVEX_V256;
536
537 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000538 X86VectorVTInfo< 4, EltVT32, VR128X>,
539 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540 vinsert128_insert>, EVEX_V512;
541
542 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000543 X86VectorVTInfo< 4, EltVT64, VR256X>,
544 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545 vinsert256_insert>, VEX_W, EVEX_V512;
546
547 let Predicates = [HasVLX, HasDQI] in
548 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
549 X86VectorVTInfo< 2, EltVT64, VR128X>,
550 X86VectorVTInfo< 4, EltVT64, VR256X>,
551 vinsert128_insert>, VEX_W, EVEX_V256;
552
553 let Predicates = [HasDQI] in {
554 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
555 X86VectorVTInfo< 2, EltVT64, VR128X>,
556 X86VectorVTInfo< 8, EltVT64, VR512>,
557 vinsert128_insert>, VEX_W, EVEX_V512;
558
559 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
560 X86VectorVTInfo< 8, EltVT32, VR256X>,
561 X86VectorVTInfo<16, EltVT32, VR512>,
562 vinsert256_insert>, EVEX_V512;
563 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564}
565
Adam Nemet4e2ef472014-10-02 23:18:28 +0000566defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
567defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569// Codegen pattern with the alternative types,
570// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
571defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
572 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
573defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
575
576defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
578defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
580
581defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
582 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
583defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
584 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
585
586// Codegen pattern with the alternative types insert VEC128 into VEC256
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
591// Codegen pattern with the alternative types insert VEC128 into VEC512
592defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
596// Codegen pattern with the alternative types insert VEC256 into VEC512
597defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000603let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000604def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000605 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000606 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000607 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000608 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000609def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000610 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000611 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000612 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
614 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000615}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616
617//===----------------------------------------------------------------------===//
618// AVX-512 VECTOR EXTRACT
619//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620
Igor Breger7f69a992015-09-10 12:54:54 +0000621multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000622 X86VectorVTInfo From, X86VectorVTInfo To,
623 PatFrag vextract_extract,
624 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000625
626 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
627 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
628 // vextract_extract), we interesting only in patterns without mask,
629 // intrinsics pattern match generated bellow.
630 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000631 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000632 "vextract" # To.EltTypeName # "x" # To.NumElts,
633 "$idx, $src1", "$src1, $idx",
634 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
635 (iPTR imm)))]>,
636 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000637 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000638 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000639 "vextract" # To.EltTypeName # "x" # To.NumElts #
640 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
641 [(store (To.VT (vextract_extract:$idx
642 (From.VT From.RC:$src1), (iPTR imm))),
643 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000644
Craig Toppere1cac152016-06-07 07:27:54 +0000645 let mayStore = 1, hasSideEffects = 0 in
646 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
647 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000648 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000649 "vextract" # To.EltTypeName # "x" # To.NumElts #
650 "\t{$idx, $src1, $dst {${mask}}|"
651 "$dst {${mask}}, $src1, $idx}",
652 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000653 }
Renato Golindb7ea862015-09-09 19:44:40 +0000654
Craig Topperd4e58072016-10-31 05:55:57 +0000655 def : Pat<(To.VT (vselect To.KRCWM:$mask,
656 (vextract_extract:$ext (From.VT From.RC:$src1),
657 (iPTR imm)),
658 To.RC:$src0)),
659 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
660 From.ZSuffix # "rrk")
661 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
662 (EXTRACT_get_vextract_imm To.RC:$ext))>;
663
664 def : Pat<(To.VT (vselect To.KRCWM:$mask,
665 (vextract_extract:$ext (From.VT From.RC:$src1),
666 (iPTR imm)),
667 To.ImmAllZerosV)),
668 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
669 From.ZSuffix # "rrkz")
670 To.KRCWM:$mask, From.RC:$src1,
671 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000672}
673
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674// Codegen pattern for the alternative types
675multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
676 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000677 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000678 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000679 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
680 (To.VT (!cast<Instruction>(InstrStr#"rr")
681 From.RC:$src1,
682 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000683 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
684 (iPTR imm))), addr:$dst),
685 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
686 (EXTRACT_get_vextract_imm To.RC:$ext))>;
687 }
Igor Breger7f69a992015-09-10 12:54:54 +0000688}
689
690multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000691 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000692 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000693 X86VectorVTInfo<16, EltVT32, VR512>,
694 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000695 vextract128_extract,
696 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000697 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000699 X86VectorVTInfo< 8, EltVT64, VR512>,
700 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000701 vextract256_extract,
702 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
704 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000705 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000706 X86VectorVTInfo< 8, EltVT32, VR256X>,
707 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000708 vextract128_extract,
709 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000710 EVEX_V256, EVEX_CD8<32, CD8VT4>;
711 let Predicates = [HasVLX, HasDQI] in
712 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
713 X86VectorVTInfo< 4, EltVT64, VR256X>,
714 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000715 vextract128_extract,
716 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
718 let Predicates = [HasDQI] in {
719 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
720 X86VectorVTInfo< 8, EltVT64, VR512>,
721 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000722 vextract128_extract,
723 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000724 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
725 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
726 X86VectorVTInfo<16, EltVT32, VR512>,
727 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000728 vextract256_extract,
729 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000730 EVEX_V512, EVEX_CD8<32, CD8VT8>;
731 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000732}
733
Adam Nemet55536c62014-09-25 23:48:45 +0000734defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
735defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000736
Igor Bregerdefab3c2015-10-08 12:55:01 +0000737// extract_subvector codegen patterns with the alternative types.
738// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
739defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
740 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
741defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
742 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
743
744defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000745 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000746defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
747 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
748
749defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
751defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
752 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
753
Craig Topper08a68572016-05-21 22:50:04 +0000754// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
757defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
759
760// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
763defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
764 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
765// Codegen pattern with the alternative types extract VEC256 from VEC512
766defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
767 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
768defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
769 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
770
Craig Topper5f3fef82016-05-22 07:40:58 +0000771// A 128-bit subvector extract from the first 256-bit vector position
772// is a subregister copy that needs no instruction.
773def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
774 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
775def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
776 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
777def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
778 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
779def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
780 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
781def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
782 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
783def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
784 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
785
786// A 256-bit subvector extract from the first 256-bit vector position
787// is a subregister copy that needs no instruction.
788def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
789 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
790def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
791 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
792def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
793 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
794def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
795 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
796def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
797 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
798def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
799 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
800
801let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802// A 128-bit subvector insert to the first 512-bit vector position
803// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000804def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
805 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
806def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
807 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
808def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
809 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
810def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
814def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
815 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
Craig Topper5f3fef82016-05-22 07:40:58 +0000817// A 256-bit subvector insert to the first 512-bit vector position
818// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000821def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000823def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000828 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000829def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000830 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000831}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
833// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000834def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000835 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000836 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
838 EVEX;
839
Craig Topper03b849e2016-05-21 22:50:11 +0000840def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000841 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000842 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000844 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000845
846//===---------------------------------------------------------------------===//
847// AVX-512 BROADCAST
848//---
Igor Breger131008f2016-05-01 08:40:00 +0000849// broadcast with a scalar argument.
850multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
851 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000852 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
853 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
854 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
855 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
856 (X86VBroadcast SrcInfo.FRC:$src),
857 DestInfo.RC:$src0)),
858 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
859 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
860 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
861 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
862 (X86VBroadcast SrcInfo.FRC:$src),
863 DestInfo.ImmAllZerosV)),
864 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
865 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000866}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000867
Igor Breger21296d22015-10-20 11:56:42 +0000868multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
869 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000870 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000871 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
872 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
873 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
874 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000875 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000876 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000877 (DestInfo.VT (X86VBroadcast
878 (SrcInfo.ScalarLdFrag addr:$src)))>,
879 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000880 }
Craig Toppere1cac152016-06-07 07:27:54 +0000881
Craig Topper80934372016-07-16 03:42:59 +0000882 def : Pat<(DestInfo.VT (X86VBroadcast
883 (SrcInfo.VT (scalar_to_vector
884 (SrcInfo.ScalarLdFrag addr:$src))))),
885 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000886 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
887 (X86VBroadcast
888 (SrcInfo.VT (scalar_to_vector
889 (SrcInfo.ScalarLdFrag addr:$src)))),
890 DestInfo.RC:$src0)),
891 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
892 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000893 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
894 (X86VBroadcast
895 (SrcInfo.VT (scalar_to_vector
896 (SrcInfo.ScalarLdFrag addr:$src)))),
897 DestInfo.ImmAllZerosV)),
898 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
899 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000901
Craig Topper80934372016-07-16 03:42:59 +0000902multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000903 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000904 let Predicates = [HasAVX512] in
905 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
906 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
907 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000908
909 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000910 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000911 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000912 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913 }
914}
915
Craig Topper80934372016-07-16 03:42:59 +0000916multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
917 AVX512VLVectorVTInfo _> {
918 let Predicates = [HasAVX512] in
919 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
920 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
921 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000922
Craig Topper80934372016-07-16 03:42:59 +0000923 let Predicates = [HasVLX] in {
924 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
925 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
926 EVEX_V256;
927 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
928 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
929 EVEX_V128;
930 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000931}
Craig Topper80934372016-07-16 03:42:59 +0000932defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
933 avx512vl_f32_info>;
934defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
935 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000936
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000937def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000938 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000939def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000940 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000941
Robert Khasanovcbc57032014-12-09 16:38:41 +0000942multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
943 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000944 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000945 (ins SrcRC:$src),
946 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000947 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948}
949
Robert Khasanovcbc57032014-12-09 16:38:41 +0000950multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
951 RegisterClass SrcRC, Predicate prd> {
952 let Predicates = [prd] in
953 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
954 let Predicates = [prd, HasVLX] in {
955 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
956 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
957 }
958}
959
Igor Breger0aeda372016-02-07 08:30:50 +0000960let isCodeGenOnly = 1 in {
961defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000962 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000963defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000964 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000965}
966let isAsmParserOnly = 1 in {
967 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
968 GR32, HasBWI>;
969 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000970 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000971}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000972defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
973 HasAVX512>;
974defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
975 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000976
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000978 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000980 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000981
Igor Breger21296d22015-10-20 11:56:42 +0000982// Provide aliases for broadcast from the same register class that
983// automatically does the extract.
984multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
985 X86VectorVTInfo SrcInfo> {
986 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
987 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
988 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
989}
990
991multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
992 AVX512VLVectorVTInfo _, Predicate prd> {
993 let Predicates = [prd] in {
994 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
995 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
996 EVEX_V512;
997 // Defined separately to avoid redefinition.
998 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
999 }
1000 let Predicates = [prd, HasVLX] in {
1001 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1002 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1003 EVEX_V256;
1004 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1005 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001006 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007}
1008
Igor Breger21296d22015-10-20 11:56:42 +00001009defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1010 avx512vl_i8_info, HasBWI>;
1011defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1012 avx512vl_i16_info, HasBWI>;
1013defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1014 avx512vl_i32_info, HasAVX512>;
1015defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1016 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001017
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1019 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001020 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001021 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1022 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001023 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001024 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001025}
1026
Craig Topperbe351ee2016-10-01 06:01:23 +00001027let Predicates = [HasVLX, HasBWI] in {
1028 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1029 // This means we'll encounter truncated i32 loads; match that here.
1030 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1031 (VPBROADCASTWZ128m addr:$src)>;
1032 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1033 (VPBROADCASTWZ256m addr:$src)>;
1034 def : Pat<(v8i16 (X86VBroadcast
1035 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1036 (VPBROADCASTWZ128m addr:$src)>;
1037 def : Pat<(v16i16 (X86VBroadcast
1038 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1039 (VPBROADCASTWZ256m addr:$src)>;
1040}
1041
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001042//===----------------------------------------------------------------------===//
1043// AVX-512 BROADCAST SUBVECTORS
1044//
1045
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001046defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1047 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001048 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001049defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1050 v16f32_info, v4f32x_info>,
1051 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1052defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1053 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001054 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001055defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1056 v8f64_info, v4f64x_info>, VEX_W,
1057 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1058
Craig Topper715ad7f2016-10-16 23:29:51 +00001059let Predicates = [HasAVX512] in {
1060def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1061 (VBROADCASTI64X4rm addr:$src)>;
1062def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1063 (VBROADCASTI64X4rm addr:$src)>;
1064
1065// Provide fallback in case the load node that is used in the patterns above
1066// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001067def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1068 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001069 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001070def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1071 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001072 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001073def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1074 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1075 (v16i16 VR256X:$src), 1)>;
1076def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1077 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1078 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001079
1080def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1081 (VBROADCASTI32X4rm addr:$src)>;
1082def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1083 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001084}
1085
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001086let Predicates = [HasVLX] in {
1087defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1088 v8i32x_info, v4i32x_info>,
1089 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1090defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1091 v8f32x_info, v4f32x_info>,
1092 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001093
1094def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1095 (VBROADCASTI32X4Z256rm addr:$src)>;
1096def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1097 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001098
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001099// Provide fallback in case the load node that is used in the patterns above
1100// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001101def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001102 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001103 (v4f32 VR128X:$src), 1)>;
1104def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001105 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001106 (v4i32 VR128X:$src), 1)>;
1107def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001108 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001109 (v8i16 VR128X:$src), 1)>;
1110def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001111 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001112 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001113}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001114
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001115let Predicates = [HasVLX, HasDQI] in {
1116defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1117 v4i64x_info, v2i64x_info>, VEX_W,
1118 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1119defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1120 v4f64x_info, v2f64x_info>, VEX_W,
1121 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001122
1123// Provide fallback in case the load node that is used in the patterns above
1124// is used by additional users, which prevents the pattern selection.
1125def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1126 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1127 (v2f64 VR128X:$src), 1)>;
1128def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1129 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1130 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001131}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001132
1133let Predicates = [HasVLX, NoDQI] in {
1134def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1135 (VBROADCASTF32X4Z256rm addr:$src)>;
1136def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1137 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001138
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001139// Provide fallback in case the load node that is used in the patterns above
1140// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001141def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001142 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001143 (v2f64 VR128X:$src), 1)>;
1144def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001145 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1146 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001147}
1148
Craig Topper715ad7f2016-10-16 23:29:51 +00001149let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001150def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1151 (VBROADCASTF32X4rm addr:$src)>;
1152def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1153 (VBROADCASTI32X4rm addr:$src)>;
1154
Craig Topper715ad7f2016-10-16 23:29:51 +00001155def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1156 (VBROADCASTF64X4rm addr:$src)>;
1157def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1158 (VBROADCASTI64X4rm addr:$src)>;
1159
1160// Provide fallback in case the load node that is used in the patterns above
1161// is used by additional users, which prevents the pattern selection.
1162def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1163 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1164 (v8f32 VR256X:$src), 1)>;
1165def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1166 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1167 (v8i32 VR256X:$src), 1)>;
1168}
1169
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001170let Predicates = [HasDQI] in {
1171defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1172 v8i64_info, v2i64x_info>, VEX_W,
1173 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1174defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1175 v16i32_info, v8i32x_info>,
1176 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1177defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1178 v8f64_info, v2f64x_info>, VEX_W,
1179 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1180defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1181 v16f32_info, v8f32x_info>,
1182 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001183
1184// Provide fallback in case the load node that is used in the patterns above
1185// is used by additional users, which prevents the pattern selection.
1186def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1187 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1188 (v8f32 VR256X:$src), 1)>;
1189def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1190 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1191 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001192}
Adam Nemet73f72e12014-06-27 00:43:38 +00001193
Igor Bregerfa798a92015-11-02 07:39:36 +00001194multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001195 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001196 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001197 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001198 EVEX_V512;
1199 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001200 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001201 EVEX_V256;
1202}
1203
1204multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001205 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1206 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001207
1208 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001209 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1210 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001211}
1212
Craig Topper51e052f2016-10-15 16:26:02 +00001213defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1214 avx512vl_i32_info, avx512vl_i64_info>;
1215defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1216 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001217
Craig Topper52317e82017-01-15 05:47:45 +00001218let Predicates = [HasVLX] in {
1219def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1220 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1221def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1222 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1223}
1224
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001225def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001226 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001227def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1228 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1229
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001230def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001231 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001232def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1233 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001234
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235//===----------------------------------------------------------------------===//
1236// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1237//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001238multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1239 X86VectorVTInfo _, RegisterClass KRC> {
1240 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001241 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001242 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243}
1244
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001245multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001246 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1247 let Predicates = [HasCDI] in
1248 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1249 let Predicates = [HasCDI, HasVLX] in {
1250 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1251 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1252 }
1253}
1254
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001255defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001256 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001257defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001258 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259
1260//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001261// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001262multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001263let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001264 // The index operand in the pattern should really be an integer type. However,
1265 // if we do that and it happens to come from a bitcast, then it becomes
1266 // difficult to find the bitcast needed to convert the index to the
1267 // destination type for the passthru since it will be folded with the bitcast
1268 // of the index operand.
1269 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001270 (ins _.RC:$src2, _.RC:$src3),
1271 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001272 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001273 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274
Craig Topper4fa3b502016-09-06 06:56:59 +00001275 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001276 (ins _.RC:$src2, _.MemOp:$src3),
1277 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001278 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001279 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001280 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001281 }
1282}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001284 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001285 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001286 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001287 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1288 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1289 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001290 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001291 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1292 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001293}
1294
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001296 AVX512VLVectorVTInfo VTInfo> {
1297 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1298 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001299 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001300 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1301 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1302 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1303 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001304 }
1305}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001306
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001307multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001308 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001309 Predicate Prd> {
1310 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001311 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001312 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001313 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1314 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001315 }
1316}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001317
Craig Topperaad5f112015-11-30 00:13:24 +00001318defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001319 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001320defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001321 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001322defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001323 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001324 VEX_W, EVEX_CD8<16, CD8VF>;
1325defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001326 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001327 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001328defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001329 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001330defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001331 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001332
Craig Topperaad5f112015-11-30 00:13:24 +00001333// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001334multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001335 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001336let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001337 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1338 (ins IdxVT.RC:$src2, _.RC:$src3),
1339 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001340 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1341 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001342
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001343 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1344 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1345 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001346 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001347 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001348 EVEX_4V, AVX5128IBase;
1349 }
1350}
1351multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001352 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001353 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001354 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1355 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1356 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1357 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001358 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001359 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1360 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001361}
1362
1363multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001364 AVX512VLVectorVTInfo VTInfo,
1365 AVX512VLVectorVTInfo ShuffleMask> {
1366 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001368 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001369 ShuffleMask.info512>, EVEX_V512;
1370 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001371 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001373 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001374 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001375 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001376 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001377 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1378 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001379 }
1380}
1381
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001382multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001383 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001384 AVX512VLVectorVTInfo Idx,
1385 Predicate Prd> {
1386 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001387 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1388 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001389 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001390 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1391 Idx.info128>, EVEX_V128;
1392 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1393 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001394 }
1395}
1396
Craig Toppera47576f2015-11-26 20:21:29 +00001397defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001398 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001399defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001400 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001401defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1402 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1403 VEX_W, EVEX_CD8<16, CD8VF>;
1404defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1405 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1406 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001407defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001408 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001409defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001410 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001411
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001412//===----------------------------------------------------------------------===//
1413// AVX-512 - BLEND using mask
1414//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001415multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001416 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001417 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1418 (ins _.RC:$src1, _.RC:$src2),
1419 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001420 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001421 []>, EVEX_4V;
1422 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1423 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001424 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001425 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001426 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001427 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1428 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1429 !strconcat(OpcodeStr,
1430 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1431 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001432 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001433 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1434 (ins _.RC:$src1, _.MemOp:$src2),
1435 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001436 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001437 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1438 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1439 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001440 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001441 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001442 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001443 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1444 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1445 !strconcat(OpcodeStr,
1446 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1447 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1448 }
Craig Toppera74e3082017-01-07 22:20:34 +00001449 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001450}
1451multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1452
Craig Topper81f20aa2017-01-07 22:20:26 +00001453 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001454 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1455 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1456 !strconcat(OpcodeStr,
1457 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1458 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001459 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001460
1461 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1462 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1463 !strconcat(OpcodeStr,
1464 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1465 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001466 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001467 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001468}
1469
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001470multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1471 AVX512VLVectorVTInfo VTInfo> {
1472 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1473 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001475 let Predicates = [HasVLX] in {
1476 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1477 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1478 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1479 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1480 }
1481}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001482
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001483multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1484 AVX512VLVectorVTInfo VTInfo> {
1485 let Predicates = [HasBWI] in
1486 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001487
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001488 let Predicates = [HasBWI, HasVLX] in {
1489 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1490 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1491 }
1492}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001495defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1496defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1497defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1498defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1499defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1500defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001501
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001502
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001503//===----------------------------------------------------------------------===//
1504// Compare Instructions
1505//===----------------------------------------------------------------------===//
1506
1507// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001508
1509multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1510
1511 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1512 (outs _.KRC:$dst),
1513 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1514 "vcmp${cc}"#_.Suffix,
1515 "$src2, $src1", "$src1, $src2",
1516 (OpNode (_.VT _.RC:$src1),
1517 (_.VT _.RC:$src2),
1518 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001519 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1520 (outs _.KRC:$dst),
1521 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1522 "vcmp${cc}"#_.Suffix,
1523 "$src2, $src1", "$src1, $src2",
1524 (OpNode (_.VT _.RC:$src1),
1525 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1526 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001527
1528 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1529 (outs _.KRC:$dst),
1530 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1531 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001532 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001533 (OpNodeRnd (_.VT _.RC:$src1),
1534 (_.VT _.RC:$src2),
1535 imm:$cc,
1536 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1537 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001538 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001539 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1540 (outs VK1:$dst),
1541 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1542 "vcmp"#_.Suffix,
1543 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1544 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1545 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001546 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001547 "vcmp"#_.Suffix,
1548 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1549 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1550
1551 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1552 (outs _.KRC:$dst),
1553 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1554 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001555 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001556 EVEX_4V, EVEX_B;
1557 }// let isAsmParserOnly = 1, hasSideEffects = 0
1558
1559 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001560 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001561 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1562 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1563 !strconcat("vcmp${cc}", _.Suffix,
1564 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1565 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1566 _.FRC:$src2,
1567 imm:$cc))],
1568 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001569 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1570 (outs _.KRC:$dst),
1571 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1572 !strconcat("vcmp${cc}", _.Suffix,
1573 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1574 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1575 (_.ScalarLdFrag addr:$src2),
1576 imm:$cc))],
1577 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001578 }
1579}
1580
1581let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001582 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1583 AVX512XSIi8Base;
1584 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1585 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001588multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001589 X86VectorVTInfo _, bit IsCommutable> {
1590 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001591 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1593 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1594 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1596 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001597 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1598 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1599 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1600 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001601 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001602 def rrk : AVX512BI<opc, MRMSrcReg,
1603 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1604 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1605 "$dst {${mask}}, $src1, $src2}"),
1606 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1607 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1608 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001609 def rmk : AVX512BI<opc, MRMSrcMem,
1610 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1611 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1612 "$dst {${mask}}, $src1, $src2}"),
1613 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1614 (OpNode (_.VT _.RC:$src1),
1615 (_.VT (bitconvert
1616 (_.LdFrag addr:$src2))))))],
1617 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001618}
1619
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001620multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001621 X86VectorVTInfo _, bit IsCommutable> :
1622 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001623 def rmb : AVX512BI<opc, MRMSrcMem,
1624 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1625 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1626 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1627 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1628 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1629 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1630 def rmbk : AVX512BI<opc, MRMSrcMem,
1631 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1632 _.ScalarMemOp:$src2),
1633 !strconcat(OpcodeStr,
1634 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1635 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1636 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1637 (OpNode (_.VT _.RC:$src1),
1638 (X86VBroadcast
1639 (_.ScalarLdFrag addr:$src2)))))],
1640 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001641}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001642
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001643multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001644 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1645 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001646 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001647 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1648 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001649
1650 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001651 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1652 IsCommutable>, EVEX_V256;
1653 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1654 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001655 }
1656}
1657
1658multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1659 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001660 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001661 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001662 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1663 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001664
1665 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001666 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1667 IsCommutable>, EVEX_V256;
1668 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1669 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001670 }
1671}
1672
1673defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001674 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001675 EVEX_CD8<8, CD8VF>;
1676
1677defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001678 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001679 EVEX_CD8<16, CD8VF>;
1680
Robert Khasanovf70f7982014-09-18 14:06:55 +00001681defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001682 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001683 EVEX_CD8<32, CD8VF>;
1684
Robert Khasanovf70f7982014-09-18 14:06:55 +00001685defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001686 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001687 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1688
1689defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1690 avx512vl_i8_info, HasBWI>,
1691 EVEX_CD8<8, CD8VF>;
1692
1693defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1694 avx512vl_i16_info, HasBWI>,
1695 EVEX_CD8<16, CD8VF>;
1696
Robert Khasanovf70f7982014-09-18 14:06:55 +00001697defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001698 avx512vl_i32_info, HasAVX512>,
1699 EVEX_CD8<32, CD8VF>;
1700
Robert Khasanovf70f7982014-09-18 14:06:55 +00001701defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001702 avx512vl_i64_info, HasAVX512>,
1703 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704
Craig Topper8b9e6712016-09-02 04:25:30 +00001705let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001708 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1709 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710
1711def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001713 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1714 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001715}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716
Robert Khasanov29e3b962014-08-27 09:34:37 +00001717multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1718 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001719 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001721 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001722 !strconcat("vpcmp${cc}", Suffix,
1723 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1725 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001726 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1727 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001728 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001729 !strconcat("vpcmp${cc}", Suffix,
1730 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1732 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001733 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001734 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1735 def rrik : AVX512AIi8<opc, MRMSrcReg,
1736 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001737 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001738 !strconcat("vpcmp${cc}", Suffix,
1739 "\t{$src2, $src1, $dst {${mask}}|",
1740 "$dst {${mask}}, $src1, $src2}"),
1741 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1742 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001743 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001745 def rmik : AVX512AIi8<opc, MRMSrcMem,
1746 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001747 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001748 !strconcat("vpcmp${cc}", Suffix,
1749 "\t{$src2, $src1, $dst {${mask}}|",
1750 "$dst {${mask}}, $src1, $src2}"),
1751 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1752 (OpNode (_.VT _.RC:$src1),
1753 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001754 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001758 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001759 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001760 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001761 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1762 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001763 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001764 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001765 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001766 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1768 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001769 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001770 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1771 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001772 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001773 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1775 "$dst {${mask}}, $src1, $src2, $cc}"),
1776 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001777 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001778 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1779 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001780 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 !strconcat("vpcmp", Suffix,
1782 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1783 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001784 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001785 }
1786}
1787
Robert Khasanov29e3b962014-08-27 09:34:37 +00001788multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001789 X86VectorVTInfo _> :
1790 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001791 def rmib : AVX512AIi8<opc, MRMSrcMem,
1792 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001793 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001794 !strconcat("vpcmp${cc}", Suffix,
1795 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1796 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1797 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1798 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001799 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001800 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1801 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1802 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001803 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001804 !strconcat("vpcmp${cc}", Suffix,
1805 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1806 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1807 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1808 (OpNode (_.VT _.RC:$src1),
1809 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001810 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001811 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812
Robert Khasanov29e3b962014-08-27 09:34:37 +00001813 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001814 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1816 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001817 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001818 !strconcat("vpcmp", Suffix,
1819 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1820 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1821 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1822 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1823 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001824 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825 !strconcat("vpcmp", Suffix,
1826 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1827 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1828 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1829 }
1830}
1831
1832multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1833 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1834 let Predicates = [prd] in
1835 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1836
1837 let Predicates = [prd, HasVLX] in {
1838 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1839 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1840 }
1841}
1842
1843multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1844 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1845 let Predicates = [prd] in
1846 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1847 EVEX_V512;
1848
1849 let Predicates = [prd, HasVLX] in {
1850 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1851 EVEX_V256;
1852 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1853 EVEX_V128;
1854 }
1855}
1856
1857defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1858 HasBWI>, EVEX_CD8<8, CD8VF>;
1859defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1860 HasBWI>, EVEX_CD8<8, CD8VF>;
1861
1862defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1863 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1864defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1865 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1866
Robert Khasanovf70f7982014-09-18 14:06:55 +00001867defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001868 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001869defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001870 HasAVX512>, EVEX_CD8<32, CD8VF>;
1871
Robert Khasanovf70f7982014-09-18 14:06:55 +00001872defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001873 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001874defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001876
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001877multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001878
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001879 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1880 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1881 "vcmp${cc}"#_.Suffix,
1882 "$src2, $src1", "$src1, $src2",
1883 (X86cmpm (_.VT _.RC:$src1),
1884 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001885 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001886
Craig Toppere1cac152016-06-07 07:27:54 +00001887 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1888 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1889 "vcmp${cc}"#_.Suffix,
1890 "$src2, $src1", "$src1, $src2",
1891 (X86cmpm (_.VT _.RC:$src1),
1892 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1893 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001894
Craig Toppere1cac152016-06-07 07:27:54 +00001895 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1896 (outs _.KRC:$dst),
1897 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1898 "vcmp${cc}"#_.Suffix,
1899 "${src2}"##_.BroadcastStr##", $src1",
1900 "$src1, ${src2}"##_.BroadcastStr,
1901 (X86cmpm (_.VT _.RC:$src1),
1902 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1903 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001904 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001905 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001906 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1907 (outs _.KRC:$dst),
1908 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1909 "vcmp"#_.Suffix,
1910 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1911
1912 let mayLoad = 1 in {
1913 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1914 (outs _.KRC:$dst),
1915 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1916 "vcmp"#_.Suffix,
1917 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1918
1919 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1920 (outs _.KRC:$dst),
1921 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1922 "vcmp"#_.Suffix,
1923 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1924 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1925 }
1926 }
1927}
1928
1929multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1930 // comparison code form (VCMP[EQ/LT/LE/...]
1931 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1932 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1933 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001934 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001935 (X86cmpmRnd (_.VT _.RC:$src1),
1936 (_.VT _.RC:$src2),
1937 imm:$cc,
1938 (i32 FROUND_NO_EXC))>, EVEX_B;
1939
1940 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1941 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1942 (outs _.KRC:$dst),
1943 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1944 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001945 "$cc, {sae}, $src2, $src1",
1946 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001947 }
1948}
1949
1950multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1951 let Predicates = [HasAVX512] in {
1952 defm Z : avx512_vcmp_common<_.info512>,
1953 avx512_vcmp_sae<_.info512>, EVEX_V512;
1954
1955 }
1956 let Predicates = [HasAVX512,HasVLX] in {
1957 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1958 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959 }
1960}
1961
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001962defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1963 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1964defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1965 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001966
1967def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1968 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001969 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1970 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001971 imm:$cc), VK8)>;
1972def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1973 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001974 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1975 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001976 imm:$cc), VK8)>;
1977def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1978 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001979 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1980 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001981 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001982
Asaf Badouh572bbce2015-09-20 08:46:07 +00001983// ----------------------------------------------------------------
1984// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001985//handle fpclass instruction mask = op(reg_scalar,imm)
1986// op(mem_scalar,imm)
1987multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1988 X86VectorVTInfo _, Predicate prd> {
1989 let Predicates = [prd] in {
1990 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1991 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001992 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001993 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1994 (i32 imm:$src2)))], NoItinerary>;
1995 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1996 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1997 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001998 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001999 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002000 (OpNode (_.VT _.RC:$src1),
2001 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002002 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2003 (ins _.MemOp:$src1, i32u8imm:$src2),
2004 OpcodeStr##_.Suffix##
2005 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2006 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002007 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002008 (i32 imm:$src2)))], NoItinerary>;
2009 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2010 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2011 OpcodeStr##_.Suffix##
2012 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2013 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2014 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2015 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002016 }
2017}
2018
Asaf Badouh572bbce2015-09-20 08:46:07 +00002019//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2020// fpclass(reg_vec, mem_vec, imm)
2021// fpclass(reg_vec, broadcast(eltVt), imm)
2022multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2023 X86VectorVTInfo _, string mem, string broadcast>{
2024 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2025 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002026 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002027 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2028 (i32 imm:$src2)))], NoItinerary>;
2029 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2030 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2031 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002032 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002033 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002034 (OpNode (_.VT _.RC:$src1),
2035 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002036 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2037 (ins _.MemOp:$src1, i32u8imm:$src2),
2038 OpcodeStr##_.Suffix##mem#
2039 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002040 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002041 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2042 (i32 imm:$src2)))], NoItinerary>;
2043 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2044 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2045 OpcodeStr##_.Suffix##mem#
2046 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002047 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002048 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2049 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2050 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2051 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2052 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2053 _.BroadcastStr##", $dst|$dst, ${src1}"
2054 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002055 [(set _.KRC:$dst,(OpNode
2056 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002057 (_.ScalarLdFrag addr:$src1))),
2058 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2059 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2060 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2061 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2062 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2063 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002064 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2065 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002066 (_.ScalarLdFrag addr:$src1))),
2067 (i32 imm:$src2))))], NoItinerary>,
2068 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002069}
2070
Asaf Badouh572bbce2015-09-20 08:46:07 +00002071multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002072 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002073 string broadcast>{
2074 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002075 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002076 broadcast>, EVEX_V512;
2077 }
2078 let Predicates = [prd, HasVLX] in {
2079 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2080 broadcast>, EVEX_V128;
2081 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2082 broadcast>, EVEX_V256;
2083 }
2084}
2085
2086multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002087 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002088 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002089 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002090 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002091 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2092 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2093 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2094 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2095 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002096}
2097
Asaf Badouh696e8e02015-10-18 11:04:38 +00002098defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2099 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002100
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002101//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002102// Mask register copy, including
2103// - copy between mask registers
2104// - load/store mask registers
2105// - copy from GPR to mask register and vice versa
2106//
2107multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2108 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002109 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002110 let hasSideEffects = 0 in
2111 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2112 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2113 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2114 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2115 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2116 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2117 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2118 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119}
2120
2121multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2122 string OpcodeStr,
2123 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002124 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002125 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002126 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002127 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002128 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 }
2130}
2131
Robert Khasanov74acbb72014-07-23 14:49:42 +00002132let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002133 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002134 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2135 VEX, PD;
2136
2137let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002138 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002139 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002140 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002141
2142let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002143 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2144 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002145 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2146 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002147 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2148 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002149 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2150 VEX, XD, VEX_W;
2151}
2152
2153// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002154def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2155 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2156def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2157 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2158
2159def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2160 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2161def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2162 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2163
2164def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002165 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002166def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002167 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002168 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2169
2170def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002171 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2172def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2173 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002174def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002175 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002176 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2177
2178def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2179 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2180def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2181 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2182def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2183 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2184def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2185 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002186
Robert Khasanov74acbb72014-07-23 14:49:42 +00002187// Load/store kreg
2188let Predicates = [HasDQI] in {
2189 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2190 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002191 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2192 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002193
2194 def : Pat<(store VK4:$src, addr:$dst),
2195 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2196 def : Pat<(store VK2:$src, addr:$dst),
2197 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002198 def : Pat<(store VK1:$src, addr:$dst),
2199 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002200
2201 def : Pat<(v2i1 (load addr:$src)),
2202 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2203 def : Pat<(v4i1 (load addr:$src)),
2204 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002205}
2206let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002207 def : Pat<(store VK1:$src, addr:$dst),
2208 (MOV8mr addr:$dst,
2209 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2210 sub_8bit))>;
2211 def : Pat<(store VK2:$src, addr:$dst),
2212 (MOV8mr addr:$dst,
2213 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2214 sub_8bit))>;
2215 def : Pat<(store VK4:$src, addr:$dst),
2216 (MOV8mr addr:$dst,
2217 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002218 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002219 def : Pat<(store VK8:$src, addr:$dst),
2220 (MOV8mr addr:$dst,
2221 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2222 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002223
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002224 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002225 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002226 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002227 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002228 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002229 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002230}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002231
Robert Khasanov74acbb72014-07-23 14:49:42 +00002232let Predicates = [HasAVX512] in {
2233 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002235 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002236 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002237 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2238 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002239}
2240let Predicates = [HasBWI] in {
2241 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2242 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002243 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2244 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002245 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2246 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002247 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2248 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002250
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002252 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002253 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2254 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002255
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002256 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002257 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002258
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002259 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2260 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2261
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002262 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002263 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002264 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2265 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002266 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002267
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002268 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002269 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002270 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2271 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002272 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002273
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002274 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002275 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002276
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002277 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002278 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002279
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002280 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002281 (EXTRACT_SUBREG
2282 (AND32ri8 (KMOVWrk
2283 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002284
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002285 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002286 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002287
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002288 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002289 (AND64ri8 (SUBREG_TO_REG (i64 0),
2290 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002291
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002292 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002293 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002294 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002295
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002296 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002297 (EXTRACT_SUBREG
2298 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2299 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002300
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002301 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002302 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002303}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002304def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2305 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2306def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2307 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2308def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2309 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2310def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2311 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2312def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2313 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2314def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2315 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002316
Igor Bregerd6c187b2016-01-27 08:43:25 +00002317def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2318def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2319def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2320
Igor Bregera77b14d2016-08-11 12:13:46 +00002321def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2322def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2323def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2324def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2325def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2326def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327
2328// Mask unary operation
2329// - KNOT
2330multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002331 RegisterClass KRC, SDPatternOperator OpNode,
2332 Predicate prd> {
2333 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002335 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336 [(set KRC:$dst, (OpNode KRC:$src))]>;
2337}
2338
Robert Khasanov74acbb72014-07-23 14:49:42 +00002339multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2340 SDPatternOperator OpNode> {
2341 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2342 HasDQI>, VEX, PD;
2343 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2344 HasAVX512>, VEX, PS;
2345 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2346 HasBWI>, VEX, PD, VEX_W;
2347 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2348 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002349}
2350
Craig Topper7b9cc142016-11-03 06:04:28 +00002351defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002352
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002353multiclass avx512_mask_unop_int<string IntName, string InstName> {
2354 let Predicates = [HasAVX512] in
2355 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2356 (i16 GR16:$src)),
2357 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2358 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2359}
2360defm : avx512_mask_unop_int<"knot", "KNOT">;
2361
Robert Khasanov74acbb72014-07-23 14:49:42 +00002362// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002363let Predicates = [HasAVX512, NoDQI] in
2364def : Pat<(vnot VK8:$src),
2365 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2366
2367def : Pat<(vnot VK4:$src),
2368 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2369def : Pat<(vnot VK2:$src),
2370 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002371
2372// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002373// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002375 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002376 Predicate prd, bit IsCommutable> {
2377 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002378 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2379 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002380 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002381 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2382}
2383
Robert Khasanov595683d2014-07-28 13:46:45 +00002384multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002385 SDPatternOperator OpNode, bit IsCommutable,
2386 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002387 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002388 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002389 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002390 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002391 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002392 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002393 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002394 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002395}
2396
2397def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2398def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002399// These nodes use 'vnot' instead of 'not' to support vectors.
2400def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2401def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402
Craig Topper7b9cc142016-11-03 06:04:28 +00002403defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2404defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2405defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2406defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2407defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2408defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002409
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002410multiclass avx512_mask_binop_int<string IntName, string InstName> {
2411 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002412 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2413 (i16 GR16:$src1), (i16 GR16:$src2)),
2414 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2415 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2416 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417}
2418
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419defm : avx512_mask_binop_int<"kand", "KAND">;
2420defm : avx512_mask_binop_int<"kandn", "KANDN">;
2421defm : avx512_mask_binop_int<"kor", "KOR">;
2422defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2423defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002424
Craig Topper7b9cc142016-11-03 06:04:28 +00002425multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2426 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002427 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2428 // for the DQI set, this type is legal and KxxxB instruction is used
2429 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002430 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002431 (COPY_TO_REGCLASS
2432 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2433 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2434
2435 // All types smaller than 8 bits require conversion anyway
2436 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2437 (COPY_TO_REGCLASS (Inst
2438 (COPY_TO_REGCLASS VK1:$src1, VK16),
2439 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002440 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002441 (COPY_TO_REGCLASS (Inst
2442 (COPY_TO_REGCLASS VK2:$src1, VK16),
2443 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002444 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002445 (COPY_TO_REGCLASS (Inst
2446 (COPY_TO_REGCLASS VK4:$src1, VK16),
2447 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448}
2449
Craig Topper7b9cc142016-11-03 06:04:28 +00002450defm : avx512_binop_pat<and, and, KANDWrr>;
2451defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2452defm : avx512_binop_pat<or, or, KORWrr>;
2453defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2454defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002455
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002456// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002457multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2458 RegisterClass KRCSrc, Predicate prd> {
2459 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002460 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002461 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2462 (ins KRC:$src1, KRC:$src2),
2463 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2464 VEX_4V, VEX_L;
2465
2466 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2467 (!cast<Instruction>(NAME##rr)
2468 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2469 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2470 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471}
2472
Igor Bregera54a1a82015-09-08 13:10:00 +00002473defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2474defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2475defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477// Mask bit testing
2478multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002479 SDNode OpNode, Predicate prd> {
2480 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002482 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2484}
2485
Igor Breger5ea0a6812015-08-31 13:30:19 +00002486multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2487 Predicate prdW = HasAVX512> {
2488 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2489 VEX, PD;
2490 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2491 VEX, PS;
2492 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2493 VEX, PS, VEX_W;
2494 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2495 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496}
2497
2498defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002499defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002500
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501// Mask shift
2502multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2503 SDNode OpNode> {
2504 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002505 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002507 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2509}
2510
2511multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2512 SDNode OpNode> {
2513 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002514 VEX, TAPD, VEX_W;
2515 let Predicates = [HasDQI] in
2516 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2517 VEX, TAPD;
2518 let Predicates = [HasBWI] in {
2519 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2520 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002521 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2522 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002523 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524}
2525
Craig Topper3b7e8232017-01-30 00:06:01 +00002526defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2527defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528
2529// Mask setting all 0s or 1s
2530multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2531 let Predicates = [HasAVX512] in
2532 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2533 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2534 [(set KRC:$dst, (VT Val))]>;
2535}
2536
2537multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002539 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2540 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541}
2542
2543defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2544defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2545
2546// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2547let Predicates = [HasAVX512] in {
2548 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002549 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2550 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002551 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002552 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2553 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002554 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002555 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2556 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002558
2559// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2560multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2561 RegisterClass RC, ValueType VT> {
2562 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2563 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002564
Igor Bregerf1bd7612016-03-06 07:46:03 +00002565 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002566 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002567}
2568
2569defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2570defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2571defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2572defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2573defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2574
2575defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2576defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2577defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2578defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2579
2580defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2581defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2582defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2583
2584defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2585defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2586
2587defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588
Igor Breger999ac752016-03-08 15:21:25 +00002589def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002590 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002591 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2592 VK2))>;
2593def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002594 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002595 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2596 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2598 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002599def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2600 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002601def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2602 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2603
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002604
Igor Breger86724082016-08-14 05:25:07 +00002605// Patterns for kmask shift
2606multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002607 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002608 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002609 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002610 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002611 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002612 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002613 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002614 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002615 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002616 RC))>;
2617}
2618
2619defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2620defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2621defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622//===----------------------------------------------------------------------===//
2623// AVX-512 - Aligned and unaligned load and store
2624//
2625
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626
2627multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002628 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002629 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002630 let hasSideEffects = 0 in {
2631 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002632 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 _.ExeDomain>, EVEX;
2634 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2635 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002636 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002637 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002638 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002639 (_.VT _.RC:$src),
2640 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002641 EVEX, EVEX_KZ;
2642
Craig Topper4e7b8882016-10-03 02:00:29 +00002643 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002644 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2648 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002649
Craig Topper63e2cd62017-01-14 07:50:52 +00002650 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002651 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2652 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2653 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2654 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002655 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 (_.VT _.RC:$src1),
2657 (_.VT _.RC:$src0))))], _.ExeDomain>,
2658 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002659 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002660 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2661 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002662 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2663 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002664 [(set _.RC:$dst, (_.VT
2665 (vselect _.KRCWM:$mask,
2666 (_.VT (bitconvert (ld_frag addr:$src1))),
2667 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002668 }
Craig Toppere1cac152016-06-07 07:27:54 +00002669 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002670 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2671 (ins _.KRCWM:$mask, _.MemOp:$src),
2672 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2673 "${dst} {${mask}} {z}, $src}",
2674 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2675 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2676 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002677 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002678 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2679 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2680
2681 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2682 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2683
2684 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2685 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2686 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002687}
2688
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002689multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2690 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002691 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002692 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002693 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002694 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002695
2696 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002698 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002700 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002701 }
2702}
2703
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002704multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2705 AVX512VLVectorVTInfo _,
2706 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002707 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002708 let Predicates = [prd] in
2709 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002710 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002711
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002712 let Predicates = [prd, HasVLX] in {
2713 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002714 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002715 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002716 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717 }
2718}
2719
2720multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002721 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002722
Craig Topper99f6b622016-05-01 01:03:56 +00002723 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002724 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2725 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2726 [], _.ExeDomain>, EVEX;
2727 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2728 (ins _.KRCWM:$mask, _.RC:$src),
2729 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2730 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002731 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002732 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002733 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002734 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735 "${dst} {${mask}} {z}, $src}",
2736 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002737 }
Igor Breger81b79de2015-11-19 07:43:43 +00002738
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002742 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2744 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2745 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002746
2747 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2748 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2749 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002750}
2751
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002752
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2754 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002756 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2757 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002758
2759 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002760 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2761 masked_store_unaligned>, EVEX_V256;
2762 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2763 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002764 }
2765}
2766
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2768 AVX512VLVectorVTInfo _, Predicate prd> {
2769 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002770 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2771 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002772
2773 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002774 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2775 masked_store_aligned256>, EVEX_V256;
2776 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2777 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778 }
2779}
2780
2781defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2782 HasAVX512>,
2783 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2784 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2785
2786defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2787 HasAVX512>,
2788 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2789 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2790
Craig Topperc9293492016-02-26 06:50:29 +00002791defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002792 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002793 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002794 PS, EVEX_CD8<32, CD8VF>;
2795
Craig Topper4e7b8882016-10-03 02:00:29 +00002796defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002797 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002798 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2799 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002800
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002801defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2802 HasAVX512>,
2803 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2804 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002805
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2807 HasAVX512>,
2808 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2809 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002810
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002811defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2812 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002813 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2814
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2816 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002817 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2818
Craig Topperc9293492016-02-26 06:50:29 +00002819defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002820 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002821 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002822 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2823
Craig Topperc9293492016-02-26 06:50:29 +00002824defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002825 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002826 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002827 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002828
Craig Topperd875d6b2016-09-29 06:07:09 +00002829// Special instructions to help with spilling when we don't have VLX. We need
2830// to load or store from a ZMM register instead. These are converted in
2831// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002832let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002833 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2834def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2835 "", []>;
2836def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2837 "", []>;
2838def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2839 "", []>;
2840def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2841 "", []>;
2842}
2843
2844let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002845def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002846 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002847def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002848 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002849def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002850 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002851def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002852 "", []>;
2853}
2854
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002855def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002856 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002857 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002858 VK8), VR512:$src)>;
2859
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002860def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002861 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002862 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002863
Craig Topper33c550c2016-05-22 00:39:30 +00002864// These patterns exist to prevent the above patterns from introducing a second
2865// mask inversion when one already exists.
2866def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2867 (bc_v8i64 (v16i32 immAllZerosV)),
2868 (v8i64 VR512:$src))),
2869 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2870def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2871 (v16i32 immAllZerosV),
2872 (v16i32 VR512:$src))),
2873 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2874
Craig Topper96ab6fd2017-01-09 04:19:34 +00002875// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2876// available. Use a 512-bit operation and extract.
2877let Predicates = [HasAVX512, NoVLX] in {
2878def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2879 (v8f32 VR256X:$src0))),
2880 (EXTRACT_SUBREG
2881 (v16f32
2882 (VMOVAPSZrrk
2883 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2884 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2885 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2886 sub_ymm)>;
2887
2888def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2889 (v8i32 VR256X:$src0))),
2890 (EXTRACT_SUBREG
2891 (v16i32
2892 (VMOVDQA32Zrrk
2893 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2894 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2895 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2896 sub_ymm)>;
2897}
2898
Craig Topper14aa2662016-08-11 06:04:04 +00002899let Predicates = [HasVLX, NoBWI] in {
2900 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002901 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2902 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2903 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2904 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2905 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2906 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2907 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2908 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002909
2910 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002911 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2912 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2913 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2914 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2915 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2916 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2917 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2918 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002919}
2920
Craig Topper95bdabd2016-05-22 23:44:33 +00002921let Predicates = [HasVLX] in {
2922 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2923 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2924 def : Pat<(alignedstore (v2f64 (extract_subvector
2925 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2926 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2927 def : Pat<(alignedstore (v4f32 (extract_subvector
2928 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2929 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2930 def : Pat<(alignedstore (v2i64 (extract_subvector
2931 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2932 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2933 def : Pat<(alignedstore (v4i32 (extract_subvector
2934 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2935 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2936 def : Pat<(alignedstore (v8i16 (extract_subvector
2937 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2938 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2939 def : Pat<(alignedstore (v16i8 (extract_subvector
2940 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2941 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2942
2943 def : Pat<(store (v2f64 (extract_subvector
2944 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2945 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2946 def : Pat<(store (v4f32 (extract_subvector
2947 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2948 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2949 def : Pat<(store (v2i64 (extract_subvector
2950 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2951 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2952 def : Pat<(store (v4i32 (extract_subvector
2953 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2954 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2955 def : Pat<(store (v8i16 (extract_subvector
2956 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2957 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2958 def : Pat<(store (v16i8 (extract_subvector
2959 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2960 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2961
2962 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2963 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2964 def : Pat<(alignedstore (v2f64 (extract_subvector
2965 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2966 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2967 def : Pat<(alignedstore (v4f32 (extract_subvector
2968 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2969 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2970 def : Pat<(alignedstore (v2i64 (extract_subvector
2971 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2972 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2973 def : Pat<(alignedstore (v4i32 (extract_subvector
2974 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2975 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2976 def : Pat<(alignedstore (v8i16 (extract_subvector
2977 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2978 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2979 def : Pat<(alignedstore (v16i8 (extract_subvector
2980 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2981 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2982
2983 def : Pat<(store (v2f64 (extract_subvector
2984 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2985 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2986 def : Pat<(store (v4f32 (extract_subvector
2987 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2988 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2989 def : Pat<(store (v2i64 (extract_subvector
2990 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2991 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2992 def : Pat<(store (v4i32 (extract_subvector
2993 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2994 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2995 def : Pat<(store (v8i16 (extract_subvector
2996 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2997 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2998 def : Pat<(store (v16i8 (extract_subvector
2999 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3000 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3001
3002 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3003 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003004 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3005 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003006 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3007 def : Pat<(alignedstore (v8f32 (extract_subvector
3008 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3009 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003010 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3011 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003012 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003013 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3014 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003015 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003016 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3017 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003018 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003019 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3020 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003021 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3022
3023 def : Pat<(store (v4f64 (extract_subvector
3024 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3025 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3026 def : Pat<(store (v8f32 (extract_subvector
3027 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3028 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3029 def : Pat<(store (v4i64 (extract_subvector
3030 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3031 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3032 def : Pat<(store (v8i32 (extract_subvector
3033 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3034 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3035 def : Pat<(store (v16i16 (extract_subvector
3036 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3037 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3038 def : Pat<(store (v32i8 (extract_subvector
3039 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3040 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3041}
3042
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003043
3044// Move Int Doubleword to Packed Double Int
3045//
3046let ExeDomain = SSEPackedInt in {
3047def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3048 "vmovd\t{$src, $dst|$dst, $src}",
3049 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003050 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003051 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003052def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003053 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 [(set VR128X:$dst,
3055 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003056 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003057def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003058 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 [(set VR128X:$dst,
3060 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003061 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003062let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3063def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3064 (ins i64mem:$src),
3065 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003066 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003067let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003068def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003069 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003070 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003072def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3073 "vmovq\t{$src, $dst|$dst, $src}",
3074 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3075 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003076def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003077 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003078 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003080def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003081 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003082 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003083 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3084 EVEX_CD8<64, CD8VT1>;
3085}
3086} // ExeDomain = SSEPackedInt
3087
3088// Move Int Doubleword to Single Scalar
3089//
3090let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3091def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3092 "vmovd\t{$src, $dst|$dst, $src}",
3093 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003094 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003096def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003097 "vmovd\t{$src, $dst|$dst, $src}",
3098 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3099 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3100} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3101
3102// Move doubleword from xmm register to r/m32
3103//
3104let ExeDomain = SSEPackedInt in {
3105def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3106 "vmovd\t{$src, $dst|$dst, $src}",
3107 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003109 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003110def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003112 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003113 [(store (i32 (extractelt (v4i32 VR128X:$src),
3114 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3115 EVEX, EVEX_CD8<32, CD8VT1>;
3116} // ExeDomain = SSEPackedInt
3117
3118// Move quadword from xmm1 register to r/m64
3119//
3120let ExeDomain = SSEPackedInt in {
3121def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3122 "vmovq\t{$src, $dst|$dst, $src}",
3123 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003125 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126 Requires<[HasAVX512, In64BitMode]>;
3127
Craig Topperc648c9b2015-12-28 06:11:42 +00003128let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3129def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3130 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003131 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003132 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003133
Craig Topperc648c9b2015-12-28 06:11:42 +00003134def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3135 (ins i64mem:$dst, VR128X:$src),
3136 "vmovq\t{$src, $dst|$dst, $src}",
3137 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3138 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003139 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003140 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3141
3142let hasSideEffects = 0 in
3143def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003144 (ins VR128X:$src),
3145 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3146 EVEX, VEX_W;
3147} // ExeDomain = SSEPackedInt
3148
3149// Move Scalar Single to Double Int
3150//
3151let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3152def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3153 (ins FR32X:$src),
3154 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003156 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003157def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003159 "vmovd\t{$src, $dst|$dst, $src}",
3160 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3161 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3162} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3163
3164// Move Quadword Int to Packed Quadword Int
3165//
3166let ExeDomain = SSEPackedInt in {
3167def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3168 (ins i64mem:$src),
3169 "vmovq\t{$src, $dst|$dst, $src}",
3170 [(set VR128X:$dst,
3171 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3172 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3173} // ExeDomain = SSEPackedInt
3174
3175//===----------------------------------------------------------------------===//
3176// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177//===----------------------------------------------------------------------===//
3178
Craig Topperc7de3a12016-07-29 02:49:08 +00003179multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003180 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003181 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3182 (ins _.RC:$src1, _.FRC:$src2),
3183 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3184 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3185 (scalar_to_vector _.FRC:$src2))))],
3186 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3187 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3188 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3189 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3190 "$dst {${mask}} {z}, $src1, $src2}"),
3191 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3192 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3193 _.ImmAllZerosV)))],
3194 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3195 let Constraints = "$src0 = $dst" in
3196 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3197 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3198 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3199 "$dst {${mask}}, $src1, $src2}"),
3200 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3201 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3202 (_.VT _.RC:$src0))))],
3203 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003204 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003205 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3206 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3207 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3208 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3209 let mayLoad = 1, hasSideEffects = 0 in {
3210 let Constraints = "$src0 = $dst" in
3211 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3212 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3213 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3214 "$dst {${mask}}, $src}"),
3215 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3216 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3217 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3218 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3219 "$dst {${mask}} {z}, $src}"),
3220 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003221 }
Craig Toppere1cac152016-06-07 07:27:54 +00003222 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3223 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3224 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3225 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003226 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003227 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3228 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3229 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3230 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231}
3232
Asaf Badouh41ecf462015-12-06 13:26:56 +00003233defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3234 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235
Asaf Badouh41ecf462015-12-06 13:26:56 +00003236defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3237 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003238
Ayman Musa46af8f92016-11-13 14:29:32 +00003239
3240multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3241 PatLeaf ZeroFP, X86VectorVTInfo _> {
3242
3243def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003244 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003245 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3246 (_.EltVT _.FRC:$src1),
3247 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003248 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003249 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3250 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3251 (_.VT _.RC:$src0),
3252 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3253 _.RC)>;
3254
3255def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003256 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003257 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3258 (_.EltVT _.FRC:$src1),
3259 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003260 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003261 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3262 (_.VT _.RC:$src0),
3263 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3264 _.RC)>;
3265
3266}
3267
3268multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3269 dag Mask, RegisterClass MaskRC> {
3270
3271def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003272 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003273 (_.info256.VT (insert_subvector undef,
3274 (_.info128.VT _.info128.RC:$src),
3275 (i64 0))),
3276 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003277 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003278 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003279 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003280
3281}
3282
3283multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3284 dag Mask, RegisterClass MaskRC> {
3285
3286def : Pat<(_.info128.VT (extract_subvector
3287 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003288 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003289 (v16i32 immAllZerosV))))),
3290 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003291 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003292 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3293 addr:$srcAddr)>;
3294
3295def : Pat<(_.info128.VT (extract_subvector
3296 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3297 (_.info512.VT (insert_subvector undef,
3298 (_.info256.VT (insert_subvector undef,
3299 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3300 (i64 0))),
3301 (i64 0))))),
3302 (i64 0))),
3303 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3304 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3305 addr:$srcAddr)>;
3306
3307}
3308
3309defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3310defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3311
3312defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3313 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3314defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3315 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3316defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3317 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3318
3319defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3320 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3321defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3322 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3323defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3324 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3325
Craig Topper74ed0872016-05-18 06:55:59 +00003326def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003327 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003328 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003329
Craig Topper74ed0872016-05-18 06:55:59 +00003330def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003331 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003332 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003333
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003334def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3335 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3336 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3337
Craig Topper99f6b622016-05-01 01:03:56 +00003338let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003339defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003340 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003341 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3342 XS, EVEX_4V, VEX_LIG;
3343
Craig Topper99f6b622016-05-01 01:03:56 +00003344let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003345defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003346 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003347 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3348 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003349
3350let Predicates = [HasAVX512] in {
3351 let AddedComplexity = 15 in {
3352 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3353 // MOVS{S,D} to the lower bits.
3354 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003355 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003356 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003357 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003358 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003359 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003361 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003362 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363
3364 // Move low f32 and clear high bits.
3365 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3366 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003367 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003368 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3369 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3370 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003371 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003372 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003373 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3374 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003375 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003376 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3377 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3378 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003379 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003380 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381
3382 let AddedComplexity = 20 in {
3383 // MOVSSrm zeros the high parts of the register; represent this
3384 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3385 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3386 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3387 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3388 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3389 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3390 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003391 def : Pat<(v4f32 (X86vzload addr:$src)),
3392 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003393
3394 // MOVSDrm zeros the high parts of the register; represent this
3395 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3396 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3397 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3398 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3399 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3400 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3401 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3402 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3403 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3404 def : Pat<(v2f64 (X86vzload addr:$src)),
3405 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3406
3407 // Represent the same patterns above but in the form they appear for
3408 // 256-bit types
3409 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3410 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003411 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003412 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3413 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3414 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003415 def : Pat<(v8f32 (X86vzload addr:$src)),
3416 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003417 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3418 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3419 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003420 def : Pat<(v4f64 (X86vzload addr:$src)),
3421 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003422
3423 // Represent the same patterns above but in the form they appear for
3424 // 512-bit types
3425 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3426 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3427 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3428 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3429 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3430 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003431 def : Pat<(v16f32 (X86vzload addr:$src)),
3432 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003433 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3434 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3435 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003436 def : Pat<(v8f64 (X86vzload addr:$src)),
3437 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438 }
3439 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3440 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003441 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003442 FR32X:$src)), sub_xmm)>;
3443 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3444 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003445 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 FR64X:$src)), sub_xmm)>;
3447 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3448 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003449 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450
3451 // Move low f64 and clear high bits.
3452 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3453 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003454 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003455 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003456 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3457 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003458 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003459 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460
3461 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003462 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003463 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003464 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003465 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003466 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467
3468 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003469 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470 addr:$dst),
3471 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003472
3473 // Shuffle with VMOVSS
3474 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3475 (VMOVSSZrr (v4i32 VR128X:$src1),
3476 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3477 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3478 (VMOVSSZrr (v4f32 VR128X:$src1),
3479 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3480
3481 // 256-bit variants
3482 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3483 (SUBREG_TO_REG (i32 0),
3484 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3485 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3486 sub_xmm)>;
3487 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3488 (SUBREG_TO_REG (i32 0),
3489 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3490 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3491 sub_xmm)>;
3492
3493 // Shuffle with VMOVSD
3494 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3495 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3496 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3497 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003498
3499 // 256-bit variants
3500 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3501 (SUBREG_TO_REG (i32 0),
3502 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3503 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3504 sub_xmm)>;
3505 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3506 (SUBREG_TO_REG (i32 0),
3507 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3508 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3509 sub_xmm)>;
3510
3511 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3512 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3513 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3514 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3515 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3516 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3517 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3518 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3519}
3520
3521let AddedComplexity = 15 in
3522def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3523 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003524 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003525 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003526 (v2i64 VR128X:$src))))],
3527 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3528
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003530 let AddedComplexity = 15 in {
3531 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3532 (VMOVDI2PDIZrr GR32:$src)>;
3533
3534 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3535 (VMOV64toPQIZrr GR64:$src)>;
3536
3537 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3538 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3539 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003540
3541 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3542 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3543 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003544 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3546 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003547 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3548 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003549 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3550 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003551 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3552 (VMOVDI2PDIZrm addr:$src)>;
3553 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3554 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003555 def : Pat<(v4i32 (X86vzload addr:$src)),
3556 (VMOVDI2PDIZrm addr:$src)>;
3557 def : Pat<(v8i32 (X86vzload addr:$src)),
3558 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003560 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003561 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003562 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003563 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003564 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003565 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003566 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003567 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003568
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3570 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3571 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3572 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003573 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3574 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3575 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3576
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003577 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003578 def : Pat<(v16i32 (X86vzload addr:$src)),
3579 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003580 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003581 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003582}
3583
3584def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3585 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3586
3587def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3588 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3589
3590def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3591 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3592
3593def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3594 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3595
3596//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003597// AVX-512 - Non-temporals
3598//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003599let SchedRW = [WriteLoad] in {
3600 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3601 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3602 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3603 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3604 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003605
Craig Topper2f90c1f2016-06-07 07:27:57 +00003606 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003607 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003608 (ins i256mem:$src),
3609 "vmovntdqa\t{$src, $dst|$dst, $src}",
3610 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3611 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3612 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003613
Robert Khasanoved882972014-08-13 10:46:00 +00003614 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003615 (ins i128mem:$src),
3616 "vmovntdqa\t{$src, $dst|$dst, $src}",
3617 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3618 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3619 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003620 }
Adam Nemetefd07852014-06-18 16:51:10 +00003621}
3622
Igor Bregerd3341f52016-01-20 13:11:47 +00003623multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3624 PatFrag st_frag = alignednontemporalstore,
3625 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003626 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003627 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003628 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003629 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3630 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003631}
3632
Igor Bregerd3341f52016-01-20 13:11:47 +00003633multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3634 AVX512VLVectorVTInfo VTInfo> {
3635 let Predicates = [HasAVX512] in
3636 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003637
Igor Bregerd3341f52016-01-20 13:11:47 +00003638 let Predicates = [HasAVX512, HasVLX] in {
3639 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3640 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003641 }
3642}
3643
Igor Bregerd3341f52016-01-20 13:11:47 +00003644defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3645defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3646defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003647
Craig Topper707c89c2016-05-08 23:43:17 +00003648let Predicates = [HasAVX512], AddedComplexity = 400 in {
3649 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3650 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3651 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3652 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3653 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3654 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003655
3656 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3657 (VMOVNTDQAZrm addr:$src)>;
3658 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3659 (VMOVNTDQAZrm addr:$src)>;
3660 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3661 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003662 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003663 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003664 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003665 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003666 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003667 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003668}
3669
Craig Topperc41320d2016-05-08 23:08:45 +00003670let Predicates = [HasVLX], AddedComplexity = 400 in {
3671 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3672 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3673 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3674 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3675 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3676 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3677
Simon Pilgrim9a896232016-06-07 13:34:24 +00003678 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3679 (VMOVNTDQAZ256rm addr:$src)>;
3680 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3681 (VMOVNTDQAZ256rm addr:$src)>;
3682 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3683 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003684 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003685 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003686 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003687 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003688 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003689 (VMOVNTDQAZ256rm addr:$src)>;
3690
Craig Topperc41320d2016-05-08 23:08:45 +00003691 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3692 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3693 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3694 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3695 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3696 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003697
3698 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3699 (VMOVNTDQAZ128rm addr:$src)>;
3700 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3701 (VMOVNTDQAZ128rm addr:$src)>;
3702 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3703 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003704 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003705 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003706 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003707 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003708 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003709 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003710}
3711
Adam Nemet7f62b232014-06-10 16:39:53 +00003712//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003713// AVX-512 - Integer arithmetic
3714//
3715multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003716 X86VectorVTInfo _, OpndItins itins,
3717 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003718 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003719 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003720 "$src2, $src1", "$src1, $src2",
3721 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003722 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003723 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003724
Craig Toppere1cac152016-06-07 07:27:54 +00003725 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3726 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3727 "$src2, $src1", "$src1, $src2",
3728 (_.VT (OpNode _.RC:$src1,
3729 (bitconvert (_.LdFrag addr:$src2)))),
3730 itins.rm>,
3731 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003732}
3733
3734multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3735 X86VectorVTInfo _, OpndItins itins,
3736 bit IsCommutable = 0> :
3737 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003738 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3739 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3740 "${src2}"##_.BroadcastStr##", $src1",
3741 "$src1, ${src2}"##_.BroadcastStr,
3742 (_.VT (OpNode _.RC:$src1,
3743 (X86VBroadcast
3744 (_.ScalarLdFrag addr:$src2)))),
3745 itins.rm>,
3746 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003747}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003748
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003749multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3750 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3751 Predicate prd, bit IsCommutable = 0> {
3752 let Predicates = [prd] in
3753 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3754 IsCommutable>, EVEX_V512;
3755
3756 let Predicates = [prd, HasVLX] in {
3757 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3758 IsCommutable>, EVEX_V256;
3759 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3760 IsCommutable>, EVEX_V128;
3761 }
3762}
3763
Robert Khasanov545d1b72014-10-14 14:36:19 +00003764multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3765 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3766 Predicate prd, bit IsCommutable = 0> {
3767 let Predicates = [prd] in
3768 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3769 IsCommutable>, EVEX_V512;
3770
3771 let Predicates = [prd, HasVLX] in {
3772 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3773 IsCommutable>, EVEX_V256;
3774 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3775 IsCommutable>, EVEX_V128;
3776 }
3777}
3778
3779multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3780 OpndItins itins, Predicate prd,
3781 bit IsCommutable = 0> {
3782 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3783 itins, prd, IsCommutable>,
3784 VEX_W, EVEX_CD8<64, CD8VF>;
3785}
3786
3787multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3788 OpndItins itins, Predicate prd,
3789 bit IsCommutable = 0> {
3790 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3791 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3792}
3793
3794multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3795 OpndItins itins, Predicate prd,
3796 bit IsCommutable = 0> {
3797 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3798 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3799}
3800
3801multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3802 OpndItins itins, Predicate prd,
3803 bit IsCommutable = 0> {
3804 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3805 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3806}
3807
3808multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3809 SDNode OpNode, OpndItins itins, Predicate prd,
3810 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003811 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003812 IsCommutable>;
3813
Igor Bregerf2460112015-07-26 14:41:44 +00003814 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003815 IsCommutable>;
3816}
3817
3818multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3819 SDNode OpNode, OpndItins itins, Predicate prd,
3820 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003821 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003822 IsCommutable>;
3823
Igor Bregerf2460112015-07-26 14:41:44 +00003824 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003825 IsCommutable>;
3826}
3827
3828multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3829 bits<8> opc_d, bits<8> opc_q,
3830 string OpcodeStr, SDNode OpNode,
3831 OpndItins itins, bit IsCommutable = 0> {
3832 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3833 itins, HasAVX512, IsCommutable>,
3834 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3835 itins, HasBWI, IsCommutable>;
3836}
3837
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003838multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003839 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003840 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3841 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003842 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003843 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003844 "$src2, $src1","$src1, $src2",
3845 (_Dst.VT (OpNode
3846 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003847 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003848 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003849 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003850 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3851 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3852 "$src2, $src1", "$src1, $src2",
3853 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3854 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003855 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003856 AVX512BIBase, EVEX_4V;
3857
3858 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003859 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003860 OpcodeStr,
3861 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003862 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003863 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3864 (_Brdct.VT (X86VBroadcast
3865 (_Brdct.ScalarLdFrag addr:$src2)))))),
3866 itins.rm>,
3867 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003868}
3869
Robert Khasanov545d1b72014-10-14 14:36:19 +00003870defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3871 SSE_INTALU_ITINS_P, 1>;
3872defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3873 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003874defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3875 SSE_INTALU_ITINS_P, HasBWI, 1>;
3876defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3877 SSE_INTALU_ITINS_P, HasBWI, 0>;
3878defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003879 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003880defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003881 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003882defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003883 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003884defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003885 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003886defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003887 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003888defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003889 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003890defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003891 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003892defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003893 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003894defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003895 SSE_INTALU_ITINS_P, HasBWI, 1>;
3896
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003897multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003898 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3899 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3900 let Predicates = [prd] in
3901 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3902 _SrcVTInfo.info512, _DstVTInfo.info512,
3903 v8i64_info, IsCommutable>,
3904 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3905 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003906 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003907 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003908 v4i64x_info, IsCommutable>,
3909 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003910 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003911 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003912 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003913 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3914 }
Michael Liao66233b72015-08-06 09:06:20 +00003915}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003916
3917defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003918 avx512vl_i32_info, avx512vl_i64_info,
3919 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003920defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003921 avx512vl_i32_info, avx512vl_i64_info,
3922 X86pmuludq, HasAVX512, 1>;
3923defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3924 avx512vl_i8_info, avx512vl_i8_info,
3925 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003926
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003927multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3928 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003929 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3930 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3931 OpcodeStr,
3932 "${src2}"##_Src.BroadcastStr##", $src1",
3933 "$src1, ${src2}"##_Src.BroadcastStr,
3934 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3935 (_Src.VT (X86VBroadcast
3936 (_Src.ScalarLdFrag addr:$src2))))))>,
3937 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003938}
3939
Michael Liao66233b72015-08-06 09:06:20 +00003940multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3941 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003942 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003943 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003944 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003945 "$src2, $src1","$src1, $src2",
3946 (_Dst.VT (OpNode
3947 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003948 (_Src.VT _Src.RC:$src2))),
3949 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003950 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003951 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3952 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3953 "$src2, $src1", "$src1, $src2",
3954 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3955 (bitconvert (_Src.LdFrag addr:$src2))))>,
3956 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003957}
3958
3959multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3960 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003961 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003962 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3963 v32i16_info>,
3964 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3965 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003966 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003967 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3968 v16i16x_info>,
3969 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3970 v16i16x_info>, EVEX_V256;
3971 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3972 v8i16x_info>,
3973 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3974 v8i16x_info>, EVEX_V128;
3975 }
3976}
3977multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3978 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003979 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003980 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3981 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003982 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003983 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3984 v32i8x_info>, EVEX_V256;
3985 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3986 v16i8x_info>, EVEX_V128;
3987 }
3988}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003989
3990multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3991 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003992 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003993 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003994 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003995 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003996 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003997 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003998 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003999 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004000 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004001 }
4002}
4003
Craig Topperb6da6542016-05-01 17:38:32 +00004004defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4005defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4006defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4007defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004008
Craig Topper5acb5a12016-05-01 06:24:57 +00004009defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4010 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4011defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004012 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004013
Igor Bregerf2460112015-07-26 14:41:44 +00004014defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004015 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004016defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004017 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004018defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004019 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004020
Igor Bregerf2460112015-07-26 14:41:44 +00004021defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004022 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004023defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004024 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004025defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004026 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004027
Igor Bregerf2460112015-07-26 14:41:44 +00004028defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004029 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004030defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004031 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004032defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004033 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004034
Igor Bregerf2460112015-07-26 14:41:44 +00004035defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004036 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004037defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004038 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004039defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004040 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004041
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004042// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4043let Predicates = [HasDQI, NoVLX] in {
4044 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4045 (EXTRACT_SUBREG
4046 (VPMULLQZrr
4047 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4048 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4049 sub_ymm)>;
4050
4051 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4052 (EXTRACT_SUBREG
4053 (VPMULLQZrr
4054 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4055 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4056 sub_xmm)>;
4057}
4058
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004059//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004060// AVX-512 Logical Instructions
4061//===----------------------------------------------------------------------===//
4062
Craig Topperabe80cc2016-08-28 06:06:28 +00004063multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004064 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004065 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4066 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4067 "$src2, $src1", "$src1, $src2",
4068 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4069 (bitconvert (_.VT _.RC:$src2)))),
4070 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4071 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004072 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004073 AVX512BIBase, EVEX_4V;
4074
4075 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4076 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4077 "$src2, $src1", "$src1, $src2",
4078 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4079 (bitconvert (_.LdFrag addr:$src2)))),
4080 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4081 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004082 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004083 AVX512BIBase, EVEX_4V;
4084}
4085
4086multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004087 X86VectorVTInfo _, bit IsCommutable = 0> :
4088 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004089 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4090 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4091 "${src2}"##_.BroadcastStr##", $src1",
4092 "$src1, ${src2}"##_.BroadcastStr,
4093 (_.i64VT (OpNode _.RC:$src1,
4094 (bitconvert
4095 (_.VT (X86VBroadcast
4096 (_.ScalarLdFrag addr:$src2)))))),
4097 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4098 (bitconvert
4099 (_.VT (X86VBroadcast
4100 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004101 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004102 AVX512BIBase, EVEX_4V, EVEX_B;
4103}
4104
4105multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004106 AVX512VLVectorVTInfo VTInfo,
4107 bit IsCommutable = 0> {
4108 let Predicates = [HasAVX512] in
4109 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004110 IsCommutable>, EVEX_V512;
4111
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004112 let Predicates = [HasAVX512, HasVLX] in {
4113 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004114 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004115 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004116 IsCommutable>, EVEX_V128;
4117 }
4118}
4119
4120multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004121 bit IsCommutable = 0> {
4122 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004123 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004124}
4125
4126multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004127 bit IsCommutable = 0> {
4128 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004129 IsCommutable>,
4130 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004131}
4132
4133multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004134 SDNode OpNode, bit IsCommutable = 0> {
4135 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4136 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004137}
4138
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004139defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4140defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4141defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4142defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004143
4144//===----------------------------------------------------------------------===//
4145// AVX-512 FP arithmetic
4146//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004147multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4148 SDNode OpNode, SDNode VecNode, OpndItins itins,
4149 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004150 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004151 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4152 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4153 "$src2, $src1", "$src1, $src2",
4154 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4155 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004156 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004157
4158 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004159 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004160 "$src2, $src1", "$src1, $src2",
4161 (VecNode (_.VT _.RC:$src1),
4162 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4163 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004164 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004165 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004166 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004167 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004168 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4169 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004170 itins.rr> {
4171 let isCommutable = IsCommutable;
4172 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004173 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004174 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004175 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4176 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004177 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004178 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004179 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004180}
4181
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004182multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004183 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004184 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004185 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4186 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4187 "$rc, $src2, $src1", "$src1, $src2, $rc",
4188 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004189 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004190 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004191}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004192multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4193 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004194 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004195 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4196 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004197 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004198 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004199 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004200}
4201
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004202multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4203 SDNode VecNode,
4204 SizeItins itins, bit IsCommutable> {
4205 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4206 itins.s, IsCommutable>,
4207 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4208 itins.s, IsCommutable>,
4209 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4210 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4211 itins.d, IsCommutable>,
4212 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4213 itins.d, IsCommutable>,
4214 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4215}
4216
4217multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4218 SDNode VecNode,
4219 SizeItins itins, bit IsCommutable> {
4220 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4221 itins.s, IsCommutable>,
4222 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4223 itins.s, IsCommutable>,
4224 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4225 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4226 itins.d, IsCommutable>,
4227 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4228 itins.d, IsCommutable>,
4229 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4230}
4231defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004232defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004233defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004234defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004235defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4236defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4237
4238// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4239// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4240multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4241 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004242 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004243 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4244 (ins _.FRC:$src1, _.FRC:$src2),
4245 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4246 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004247 itins.rr> {
4248 let isCommutable = 1;
4249 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004250 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4251 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4252 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4253 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4254 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4255 }
4256}
4257defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4258 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4259 EVEX_CD8<32, CD8VT1>;
4260
4261defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4262 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4263 EVEX_CD8<64, CD8VT1>;
4264
4265defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4266 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4267 EVEX_CD8<32, CD8VT1>;
4268
4269defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4270 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4271 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004272
Craig Topper375aa902016-12-19 00:42:28 +00004273multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004274 X86VectorVTInfo _, OpndItins itins,
4275 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004276 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004277 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4278 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4279 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004280 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4281 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004282 let mayLoad = 1 in {
4283 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4284 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4285 "$src2, $src1", "$src1, $src2",
4286 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4287 EVEX_4V;
4288 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4289 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4290 "${src2}"##_.BroadcastStr##", $src1",
4291 "$src1, ${src2}"##_.BroadcastStr,
4292 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4293 (_.ScalarLdFrag addr:$src2)))),
4294 itins.rm>, EVEX_4V, EVEX_B;
4295 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004296 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004297}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004298
Craig Topper375aa902016-12-19 00:42:28 +00004299multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004300 X86VectorVTInfo _> {
4301 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004302 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4303 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4304 "$rc, $src2, $src1", "$src1, $src2, $rc",
4305 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4306 EVEX_4V, EVEX_B, EVEX_RC;
4307}
4308
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004309
Craig Topper375aa902016-12-19 00:42:28 +00004310multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004311 X86VectorVTInfo _> {
4312 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004313 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4314 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4315 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4316 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4317 EVEX_4V, EVEX_B;
4318}
4319
Craig Topper375aa902016-12-19 00:42:28 +00004320multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004321 Predicate prd, SizeItins itins,
4322 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004323 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004324 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004325 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004326 EVEX_CD8<32, CD8VF>;
4327 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004328 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004329 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004330 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004331
Robert Khasanov595e5982014-10-29 15:43:02 +00004332 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004333 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004334 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004335 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004336 EVEX_CD8<32, CD8VF>;
4337 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004338 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004339 EVEX_CD8<32, CD8VF>;
4340 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004341 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004342 EVEX_CD8<64, CD8VF>;
4343 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004344 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004345 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004346 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004347}
4348
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004349multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004350 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004351 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004352 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004353 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4354}
4355
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004356multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004357 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004358 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004359 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004360 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4361}
4362
Craig Topper9433f972016-08-02 06:16:53 +00004363defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4364 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004365 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004366defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4367 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004368 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004369defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004370 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004371defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004372 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004373defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4374 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004375 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004376defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4377 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004378 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004379let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004380 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4381 SSE_ALU_ITINS_P, 1>;
4382 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4383 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004384}
Craig Topper375aa902016-12-19 00:42:28 +00004385defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004386 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004387defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004388 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004389defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004390 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004391defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004392 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004393
Craig Topper8f6827c2016-08-31 05:37:52 +00004394// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004395multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4396 X86VectorVTInfo _, Predicate prd> {
4397let Predicates = [prd] in {
4398 // Masked register-register logical operations.
4399 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4400 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4401 _.RC:$src0)),
4402 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4403 _.RC:$src1, _.RC:$src2)>;
4404 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4405 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4406 _.ImmAllZerosV)),
4407 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4408 _.RC:$src2)>;
4409 // Masked register-memory logical operations.
4410 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4411 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4412 (load addr:$src2)))),
4413 _.RC:$src0)),
4414 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4415 _.RC:$src1, addr:$src2)>;
4416 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4417 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4418 _.ImmAllZerosV)),
4419 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4420 addr:$src2)>;
4421 // Register-broadcast logical operations.
4422 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4423 (bitconvert (_.VT (X86VBroadcast
4424 (_.ScalarLdFrag addr:$src2)))))),
4425 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4426 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4427 (bitconvert
4428 (_.i64VT (OpNode _.RC:$src1,
4429 (bitconvert (_.VT
4430 (X86VBroadcast
4431 (_.ScalarLdFrag addr:$src2))))))),
4432 _.RC:$src0)),
4433 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4434 _.RC:$src1, addr:$src2)>;
4435 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4436 (bitconvert
4437 (_.i64VT (OpNode _.RC:$src1,
4438 (bitconvert (_.VT
4439 (X86VBroadcast
4440 (_.ScalarLdFrag addr:$src2))))))),
4441 _.ImmAllZerosV)),
4442 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4443 _.RC:$src1, addr:$src2)>;
4444}
Craig Topper8f6827c2016-08-31 05:37:52 +00004445}
4446
Craig Topper45d65032016-09-02 05:29:13 +00004447multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4448 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4449 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4450 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4451 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4452 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4453 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004454}
4455
Craig Topper45d65032016-09-02 05:29:13 +00004456defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4457defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4458defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4459defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4460
Craig Topper2baef8f2016-12-18 04:17:00 +00004461let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004462 // Use packed logical operations for scalar ops.
4463 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4464 (COPY_TO_REGCLASS (VANDPDZ128rr
4465 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4466 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4467 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4468 (COPY_TO_REGCLASS (VORPDZ128rr
4469 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4470 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4471 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4472 (COPY_TO_REGCLASS (VXORPDZ128rr
4473 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4474 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4475 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4476 (COPY_TO_REGCLASS (VANDNPDZ128rr
4477 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4478 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4479
4480 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4481 (COPY_TO_REGCLASS (VANDPSZ128rr
4482 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4483 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4484 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4485 (COPY_TO_REGCLASS (VORPSZ128rr
4486 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4487 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4488 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4489 (COPY_TO_REGCLASS (VXORPSZ128rr
4490 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4491 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4492 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4493 (COPY_TO_REGCLASS (VANDNPSZ128rr
4494 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4495 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4496}
4497
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004498multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4499 X86VectorVTInfo _> {
4500 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4501 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4502 "$src2, $src1", "$src1, $src2",
4503 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004504 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4505 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4506 "$src2, $src1", "$src1, $src2",
4507 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4508 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4509 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4510 "${src2}"##_.BroadcastStr##", $src1",
4511 "$src1, ${src2}"##_.BroadcastStr,
4512 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4513 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4514 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004515}
4516
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004517multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4518 X86VectorVTInfo _> {
4519 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4520 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4521 "$src2, $src1", "$src1, $src2",
4522 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004523 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4524 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4525 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004526 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004527 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4528 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004529}
4530
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004531multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004532 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004533 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4534 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004535 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004536 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4537 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004538 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4539 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004540 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004541 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4542 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004543 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4544
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004545 // Define only if AVX512VL feature is present.
4546 let Predicates = [HasVLX] in {
4547 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4548 EVEX_V128, EVEX_CD8<32, CD8VF>;
4549 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4550 EVEX_V256, EVEX_CD8<32, CD8VF>;
4551 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4552 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4553 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4554 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4555 }
4556}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004557defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004558
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004559//===----------------------------------------------------------------------===//
4560// AVX-512 VPTESTM instructions
4561//===----------------------------------------------------------------------===//
4562
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004563multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4564 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004565 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004566 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4567 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4568 "$src2, $src1", "$src1, $src2",
4569 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4570 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004571 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4572 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4573 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004574 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004575 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4576 EVEX_4V,
4577 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004578}
4579
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004580multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4581 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004582 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4583 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4584 "${src2}"##_.BroadcastStr##", $src1",
4585 "$src1, ${src2}"##_.BroadcastStr,
4586 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4587 (_.ScalarLdFrag addr:$src2))))>,
4588 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004589}
Igor Bregerfca0a342016-01-28 13:19:25 +00004590
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004591// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004592multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4593 X86VectorVTInfo _, string Suffix> {
4594 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4595 (_.KVT (COPY_TO_REGCLASS
4596 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004597 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004598 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004599 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004600 _.RC:$src2, _.SubRegIdx)),
4601 _.KRC))>;
4602}
4603
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004604multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004605 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004606 let Predicates = [HasAVX512] in
4607 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4608 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4609
4610 let Predicates = [HasAVX512, HasVLX] in {
4611 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4612 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4613 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4614 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4615 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004616 let Predicates = [HasAVX512, NoVLX] in {
4617 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4618 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004619 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004620}
4621
4622multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4623 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004624 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004625 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004626 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004627}
4628
4629multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4630 SDNode OpNode> {
4631 let Predicates = [HasBWI] in {
4632 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4633 EVEX_V512, VEX_W;
4634 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4635 EVEX_V512;
4636 }
4637 let Predicates = [HasVLX, HasBWI] in {
4638
4639 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4640 EVEX_V256, VEX_W;
4641 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4642 EVEX_V128, VEX_W;
4643 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4644 EVEX_V256;
4645 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4646 EVEX_V128;
4647 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004648
Igor Bregerfca0a342016-01-28 13:19:25 +00004649 let Predicates = [HasAVX512, NoVLX] in {
4650 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4651 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4652 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4653 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004654 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004655
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004656}
4657
4658multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4659 SDNode OpNode> :
4660 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4661 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4662
4663defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4664defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004665
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004666
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004667//===----------------------------------------------------------------------===//
4668// AVX-512 Shift instructions
4669//===----------------------------------------------------------------------===//
4670multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004671 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004672 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004673 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004674 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004675 "$src2, $src1", "$src1, $src2",
4676 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004677 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004678 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004679 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004680 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004681 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4682 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004683 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004684 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004685}
4686
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004687multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4688 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004689 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004690 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4691 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4692 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4693 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004694 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004695}
4696
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004697multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004698 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004699 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004700 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004701 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4702 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4703 "$src2, $src1", "$src1, $src2",
4704 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004705 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004706 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4707 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4708 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004709 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004710 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004711 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004712 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004713}
4714
Cameron McInally5fb084e2014-12-11 17:13:05 +00004715multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004716 ValueType SrcVT, PatFrag bc_frag,
4717 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4718 let Predicates = [prd] in
4719 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4720 VTInfo.info512>, EVEX_V512,
4721 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4722 let Predicates = [prd, HasVLX] in {
4723 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4724 VTInfo.info256>, EVEX_V256,
4725 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4726 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4727 VTInfo.info128>, EVEX_V128,
4728 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4729 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004730}
4731
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004732multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4733 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004734 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004735 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004736 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004737 avx512vl_i64_info, HasAVX512>, VEX_W;
4738 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4739 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004740}
4741
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004742multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4743 string OpcodeStr, SDNode OpNode,
4744 AVX512VLVectorVTInfo VTInfo> {
4745 let Predicates = [HasAVX512] in
4746 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4747 VTInfo.info512>,
4748 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4749 VTInfo.info512>, EVEX_V512;
4750 let Predicates = [HasAVX512, HasVLX] in {
4751 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4752 VTInfo.info256>,
4753 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4754 VTInfo.info256>, EVEX_V256;
4755 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4756 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004757 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004758 VTInfo.info128>, EVEX_V128;
4759 }
4760}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004761
Michael Liao66233b72015-08-06 09:06:20 +00004762multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004763 Format ImmFormR, Format ImmFormM,
4764 string OpcodeStr, SDNode OpNode> {
4765 let Predicates = [HasBWI] in
4766 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4767 v32i16_info>, EVEX_V512;
4768 let Predicates = [HasVLX, HasBWI] in {
4769 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4770 v16i16x_info>, EVEX_V256;
4771 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4772 v8i16x_info>, EVEX_V128;
4773 }
4774}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004775
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004776multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4777 Format ImmFormR, Format ImmFormM,
4778 string OpcodeStr, SDNode OpNode> {
4779 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4780 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4781 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4782 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4783}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004784
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004785defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004786 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004787
4788defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004789 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004790
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004791defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004792 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004793
Michael Zuckerman298a6802016-01-13 12:39:33 +00004794defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004795defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004796
4797defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4798defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4799defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004800
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004801// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4802let Predicates = [HasAVX512, NoVLX] in {
4803 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4804 (EXTRACT_SUBREG (v8i64
4805 (VPSRAQZrr
4806 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4807 VR128X:$src2)), sub_ymm)>;
4808
4809 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4810 (EXTRACT_SUBREG (v8i64
4811 (VPSRAQZrr
4812 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4813 VR128X:$src2)), sub_xmm)>;
4814
4815 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4816 (EXTRACT_SUBREG (v8i64
4817 (VPSRAQZri
4818 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4819 imm:$src2)), sub_ymm)>;
4820
4821 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4822 (EXTRACT_SUBREG (v8i64
4823 (VPSRAQZri
4824 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4825 imm:$src2)), sub_xmm)>;
4826}
4827
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004828//===-------------------------------------------------------------------===//
4829// Variable Bit Shifts
4830//===-------------------------------------------------------------------===//
4831multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004832 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004833 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004834 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4835 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4836 "$src2, $src1", "$src1, $src2",
4837 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004838 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004839 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4840 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4841 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004842 (_.VT (OpNode _.RC:$src1,
4843 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004844 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004845 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004846 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004847}
4848
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004849multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4850 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004851 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004852 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4853 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4854 "${src2}"##_.BroadcastStr##", $src1",
4855 "$src1, ${src2}"##_.BroadcastStr,
4856 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4857 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004858 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004859 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4860}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004861
Cameron McInally5fb084e2014-12-11 17:13:05 +00004862multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4863 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004864 let Predicates = [HasAVX512] in
4865 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4866 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4867
4868 let Predicates = [HasAVX512, HasVLX] in {
4869 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4870 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4871 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4872 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4873 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004874}
4875
4876multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4877 SDNode OpNode> {
4878 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004879 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004880 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004881 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004882}
4883
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004884// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004885multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4886 SDNode OpNode, list<Predicate> p> {
4887 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004888 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004889 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004890 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004891 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004892 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4893 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4894 sub_ymm)>;
4895
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004896 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004897 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004898 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004899 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004900 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4901 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4902 sub_xmm)>;
4903 }
4904}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004905multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4906 SDNode OpNode> {
4907 let Predicates = [HasBWI] in
4908 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4909 EVEX_V512, VEX_W;
4910 let Predicates = [HasVLX, HasBWI] in {
4911
4912 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4913 EVEX_V256, VEX_W;
4914 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4915 EVEX_V128, VEX_W;
4916 }
4917}
4918
4919defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004920 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004921
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004922defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004923 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004924
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004925defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004926 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4927
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004928defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4929defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004930
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004931defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4932defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4933defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4934defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4935
Craig Topper05629d02016-07-24 07:32:45 +00004936// Special handing for handling VPSRAV intrinsics.
4937multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4938 list<Predicate> p> {
4939 let Predicates = p in {
4940 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4941 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4942 _.RC:$src2)>;
4943 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4944 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4945 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004946 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4947 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4948 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4949 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4950 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4951 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4952 _.RC:$src0)),
4953 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4954 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004955 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4956 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4957 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4958 _.RC:$src1, _.RC:$src2)>;
4959 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4960 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4961 _.ImmAllZerosV)),
4962 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4963 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004964 }
4965}
4966
4967multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4968 list<Predicate> p> :
4969 avx512_var_shift_int_lowering<InstrStr, _, p> {
4970 let Predicates = p in {
4971 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4972 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4973 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4974 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004975 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4976 (X86vsrav _.RC:$src1,
4977 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4978 _.RC:$src0)),
4979 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4980 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004981 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4982 (X86vsrav _.RC:$src1,
4983 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4984 _.ImmAllZerosV)),
4985 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4986 _.RC:$src1, addr:$src2)>;
4987 }
4988}
4989
4990defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4991defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4992defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4993defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4994defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4995defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4996defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4997defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4998defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4999
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005000//===-------------------------------------------------------------------===//
5001// 1-src variable permutation VPERMW/D/Q
5002//===-------------------------------------------------------------------===//
5003multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5004 AVX512VLVectorVTInfo _> {
5005 let Predicates = [HasAVX512] in
5006 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5007 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5008
5009 let Predicates = [HasAVX512, HasVLX] in
5010 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5011 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5012}
5013
5014multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5015 string OpcodeStr, SDNode OpNode,
5016 AVX512VLVectorVTInfo VTInfo> {
5017 let Predicates = [HasAVX512] in
5018 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5019 VTInfo.info512>,
5020 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5021 VTInfo.info512>, EVEX_V512;
5022 let Predicates = [HasAVX512, HasVLX] in
5023 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5024 VTInfo.info256>,
5025 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5026 VTInfo.info256>, EVEX_V256;
5027}
5028
Michael Zuckermand9cac592016-01-19 17:07:43 +00005029multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5030 Predicate prd, SDNode OpNode,
5031 AVX512VLVectorVTInfo _> {
5032 let Predicates = [prd] in
5033 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5034 EVEX_V512 ;
5035 let Predicates = [HasVLX, prd] in {
5036 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5037 EVEX_V256 ;
5038 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5039 EVEX_V128 ;
5040 }
5041}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005042
Michael Zuckermand9cac592016-01-19 17:07:43 +00005043defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5044 avx512vl_i16_info>, VEX_W;
5045defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5046 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005047
5048defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5049 avx512vl_i32_info>;
5050defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5051 avx512vl_i64_info>, VEX_W;
5052defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5053 avx512vl_f32_info>;
5054defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5055 avx512vl_f64_info>, VEX_W;
5056
5057defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5058 X86VPermi, avx512vl_i64_info>,
5059 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5060defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5061 X86VPermi, avx512vl_f64_info>,
5062 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005063//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005064// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005065//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005066
Igor Breger78741a12015-10-04 07:20:41 +00005067multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5068 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5069 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5070 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5071 "$src2, $src1", "$src1, $src2",
5072 (_.VT (OpNode _.RC:$src1,
5073 (Ctrl.VT Ctrl.RC:$src2)))>,
5074 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005075 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5076 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5077 "$src2, $src1", "$src1, $src2",
5078 (_.VT (OpNode
5079 _.RC:$src1,
5080 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5081 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5082 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5083 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5084 "${src2}"##_.BroadcastStr##", $src1",
5085 "$src1, ${src2}"##_.BroadcastStr,
5086 (_.VT (OpNode
5087 _.RC:$src1,
5088 (Ctrl.VT (X86VBroadcast
5089 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5090 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005091}
5092
5093multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5094 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5095 let Predicates = [HasAVX512] in {
5096 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5097 Ctrl.info512>, EVEX_V512;
5098 }
5099 let Predicates = [HasAVX512, HasVLX] in {
5100 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5101 Ctrl.info128>, EVEX_V128;
5102 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5103 Ctrl.info256>, EVEX_V256;
5104 }
5105}
5106
5107multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5108 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5109
5110 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5111 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5112 X86VPermilpi, _>,
5113 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005114}
5115
Craig Topper05948fb2016-08-02 05:11:15 +00005116let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005117defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5118 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005119let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005120defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5121 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005122//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005123// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5124//===----------------------------------------------------------------------===//
5125
5126defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005127 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005128 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5129defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005130 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005131defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005132 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005133
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005134multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5135 let Predicates = [HasBWI] in
5136 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5137
5138 let Predicates = [HasVLX, HasBWI] in {
5139 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5140 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5141 }
5142}
5143
5144defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5145
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005146//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005147// Move Low to High and High to Low packed FP Instructions
5148//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005149def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5150 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005151 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005152 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5153 IIC_SSE_MOV_LH>, EVEX_4V;
5154def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5155 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005156 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005157 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5158 IIC_SSE_MOV_LH>, EVEX_4V;
5159
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005160let Predicates = [HasAVX512] in {
5161 // MOVLHPS patterns
5162 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5163 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5164 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5165 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005166
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005167 // MOVHLPS patterns
5168 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5169 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5170}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005171
5172//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005173// VMOVHPS/PD VMOVLPS Instructions
5174// All patterns was taken from SSS implementation.
5175//===----------------------------------------------------------------------===//
5176multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5177 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005178 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5179 (ins _.RC:$src1, f64mem:$src2),
5180 !strconcat(OpcodeStr,
5181 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5182 [(set _.RC:$dst,
5183 (OpNode _.RC:$src1,
5184 (_.VT (bitconvert
5185 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5186 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005187}
5188
5189defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5190 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5191defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5192 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5193defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5194 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5195defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5196 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5197
5198let Predicates = [HasAVX512] in {
5199 // VMOVHPS patterns
5200 def : Pat<(X86Movlhps VR128X:$src1,
5201 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5202 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5203 def : Pat<(X86Movlhps VR128X:$src1,
5204 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5205 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5206 // VMOVHPD patterns
5207 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5208 (scalar_to_vector (loadf64 addr:$src2)))),
5209 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5210 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5211 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5212 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5213 // VMOVLPS patterns
5214 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5215 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5216 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5217 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5218 // VMOVLPD patterns
5219 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5220 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5221 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5222 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5223 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5224 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5225 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5226}
5227
Igor Bregerb6b27af2015-11-10 07:09:07 +00005228def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5229 (ins f64mem:$dst, VR128X:$src),
5230 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005231 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005232 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5233 (bc_v2f64 (v4f32 VR128X:$src))),
5234 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5235 EVEX, EVEX_CD8<32, CD8VT2>;
5236def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5237 (ins f64mem:$dst, VR128X:$src),
5238 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005239 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005240 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5241 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5242 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5243def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5244 (ins f64mem:$dst, VR128X:$src),
5245 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005246 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005247 (iPTR 0))), addr:$dst)],
5248 IIC_SSE_MOV_LH>,
5249 EVEX, EVEX_CD8<32, CD8VT2>;
5250def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5251 (ins f64mem:$dst, VR128X:$src),
5252 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005253 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005254 (iPTR 0))), addr:$dst)],
5255 IIC_SSE_MOV_LH>,
5256 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005257
Igor Bregerb6b27af2015-11-10 07:09:07 +00005258let Predicates = [HasAVX512] in {
5259 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005260 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005261 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5262 (iPTR 0))), addr:$dst),
5263 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5264 // VMOVLPS patterns
5265 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5266 addr:$src1),
5267 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5268 def : Pat<(store (v4i32 (X86Movlps
5269 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5270 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5271 // VMOVLPD patterns
5272 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5273 addr:$src1),
5274 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5275 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5276 addr:$src1),
5277 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5278}
5279//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005280// FMA - Fused Multiply Operations
5281//
Adam Nemet26371ce2014-10-24 00:02:55 +00005282
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005283multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005284 X86VectorVTInfo _, string Suff> {
5285 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005286 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005287 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005288 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005289 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005290 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005291
Craig Toppere1cac152016-06-07 07:27:54 +00005292 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5293 (ins _.RC:$src2, _.MemOp:$src3),
5294 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005295 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005296 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005297
Craig Toppere1cac152016-06-07 07:27:54 +00005298 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5299 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5300 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5301 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005302 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005303 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005304 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005305 }
Craig Topper318e40b2016-07-25 07:20:31 +00005306
5307 // Additional pattern for folding broadcast nodes in other orders.
5308 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5309 (OpNode _.RC:$src1, _.RC:$src2,
5310 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5311 _.RC:$src1)),
5312 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5313 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005314}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005315
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005316multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005317 X86VectorVTInfo _, string Suff> {
5318 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005319 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005320 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5321 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005322 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005323 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005324}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005325
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005326multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005327 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5328 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005329 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005330 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5331 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5332 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005333 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005334 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005335 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005336 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005337 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005338 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005339 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005340}
5341
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005342multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005343 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005344 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005345 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005346 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005347 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005348}
5349
5350defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5351defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5352defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5353defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5354defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5355defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5356
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005357
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005358multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005359 X86VectorVTInfo _, string Suff> {
5360 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005361 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5362 (ins _.RC:$src2, _.RC:$src3),
5363 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005364 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005365 AVX512FMA3Base;
5366
Craig Toppere1cac152016-06-07 07:27:54 +00005367 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5368 (ins _.RC:$src2, _.MemOp:$src3),
5369 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005370 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005371 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005372
Craig Toppere1cac152016-06-07 07:27:54 +00005373 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5374 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5375 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5376 "$src2, ${src3}"##_.BroadcastStr,
5377 (_.VT (OpNode _.RC:$src2,
5378 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005379 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005380 }
Craig Topper318e40b2016-07-25 07:20:31 +00005381
5382 // Additional patterns for folding broadcast nodes in other orders.
5383 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5384 _.RC:$src2, _.RC:$src1)),
5385 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5386 _.RC:$src2, addr:$src3)>;
5387 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5388 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5389 _.RC:$src2, _.RC:$src1),
5390 _.RC:$src1)),
5391 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5392 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5393 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5394 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5395 _.RC:$src2, _.RC:$src1),
5396 _.ImmAllZerosV)),
5397 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5398 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005399}
5400
5401multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005402 X86VectorVTInfo _, string Suff> {
5403 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005404 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5405 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5406 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005407 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005408 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005409}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005410
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005411multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005412 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5413 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005415 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5416 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5417 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005418 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005419 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005420 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005421 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005422 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005423 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005424 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005425}
5426
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005427multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005428 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005429 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005430 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005431 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005432 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005433}
5434
5435defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5436defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5437defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5438defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5439defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5440defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5441
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005442multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005443 X86VectorVTInfo _, string Suff> {
5444 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005445 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005446 (ins _.RC:$src2, _.RC:$src3),
5447 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005448 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005449 AVX512FMA3Base;
5450
Craig Toppere1cac152016-06-07 07:27:54 +00005451 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005452 (ins _.RC:$src2, _.MemOp:$src3),
5453 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005454 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005455 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005456
Craig Toppere1cac152016-06-07 07:27:54 +00005457 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005458 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5459 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5460 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005461 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005462 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005463 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005464 }
Craig Topper318e40b2016-07-25 07:20:31 +00005465
5466 // Additional patterns for folding broadcast nodes in other orders.
5467 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5468 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5469 _.RC:$src1, _.RC:$src2),
5470 _.RC:$src1)),
5471 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5472 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005473}
5474
5475multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005476 X86VectorVTInfo _, string Suff> {
5477 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005478 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005479 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5480 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005481 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005482 AVX512FMA3Base, EVEX_B, EVEX_RC;
5483}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484
5485multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005486 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5487 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005488 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005489 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5490 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5491 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005492 }
5493 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005494 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005495 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005496 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005497 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5498 }
5499}
5500
5501multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005502 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005503 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005504 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005505 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005506 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005507}
5508
5509defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5510defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5511defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5512defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5513defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5514defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005515
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005516// Scalar FMA
5517let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005518multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5519 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5520 dag RHS_r, dag RHS_m > {
5521 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5522 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005523 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005524
Craig Toppere1cac152016-06-07 07:27:54 +00005525 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5526 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005527 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005528
5529 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5530 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005531 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005532 AVX512FMA3Base, EVEX_B, EVEX_RC;
5533
Craig Toppereafdbec2016-08-13 06:48:41 +00005534 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005535 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5536 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5537 !strconcat(OpcodeStr,
5538 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5539 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005540 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5541 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5542 !strconcat(OpcodeStr,
5543 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5544 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005545 }// isCodeGenOnly = 1
5546}
5547}// Constraints = "$src1 = $dst"
5548
5549multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005550 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5551 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005552
Craig Topper2dca3b22016-07-24 08:26:38 +00005553 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005554 // Operands for intrinsic are in 123 order to preserve passthu
5555 // semantics.
5556 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5557 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005558 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005559 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005560 (i32 imm:$rc))),
5561 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5562 _.FRC:$src3))),
5563 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5564 (_.ScalarLdFrag addr:$src3))))>;
5565
Craig Topper2dca3b22016-07-24 08:26:38 +00005566 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005567 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5568 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005569 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005570 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005571 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005572 (i32 imm:$rc))),
5573 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5574 _.FRC:$src1))),
5575 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5576 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5577
Craig Topper2dca3b22016-07-24 08:26:38 +00005578 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005579 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5580 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005581 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005582 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005583 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005584 (i32 imm:$rc))),
5585 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5586 _.FRC:$src2))),
5587 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5588 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5589}
5590
5591multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005592 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5593 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005594 let Predicates = [HasAVX512] in {
5595 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005596 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5597 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005598 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005599 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5600 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005601 }
5602}
5603
Craig Toppera55b4832016-12-09 06:42:28 +00005604defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5605 X86FmaddRnds3>;
5606defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5607 X86FmsubRnds3>;
5608defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5609 X86FnmaddRnds1, X86FnmaddRnds3>;
5610defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5611 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005612
5613//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005614// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5615//===----------------------------------------------------------------------===//
5616let Constraints = "$src1 = $dst" in {
5617multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5618 X86VectorVTInfo _> {
5619 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5620 (ins _.RC:$src2, _.RC:$src3),
5621 OpcodeStr, "$src3, $src2", "$src2, $src3",
5622 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5623 AVX512FMA3Base;
5624
Craig Toppere1cac152016-06-07 07:27:54 +00005625 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5626 (ins _.RC:$src2, _.MemOp:$src3),
5627 OpcodeStr, "$src3, $src2", "$src2, $src3",
5628 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5629 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005630
Craig Toppere1cac152016-06-07 07:27:54 +00005631 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5632 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5633 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5634 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5635 (OpNode _.RC:$src1,
5636 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5637 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005638}
5639} // Constraints = "$src1 = $dst"
5640
5641multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5642 AVX512VLVectorVTInfo _> {
5643 let Predicates = [HasIFMA] in {
5644 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5645 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5646 }
5647 let Predicates = [HasVLX, HasIFMA] in {
5648 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5649 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5650 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5651 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5652 }
5653}
5654
5655defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5656 avx512vl_i64_info>, VEX_W;
5657defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5658 avx512vl_i64_info>, VEX_W;
5659
5660//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005661// AVX-512 Scalar convert from sign integer to float/double
5662//===----------------------------------------------------------------------===//
5663
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005664multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5665 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5666 PatFrag ld_frag, string asm> {
5667 let hasSideEffects = 0 in {
5668 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5669 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005670 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005671 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005672 let mayLoad = 1 in
5673 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5674 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005675 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005676 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005677 } // hasSideEffects = 0
5678 let isCodeGenOnly = 1 in {
5679 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5680 (ins DstVT.RC:$src1, SrcRC:$src2),
5681 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5682 [(set DstVT.RC:$dst,
5683 (OpNode (DstVT.VT DstVT.RC:$src1),
5684 SrcRC:$src2,
5685 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5686
5687 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5688 (ins DstVT.RC:$src1, x86memop:$src2),
5689 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5690 [(set DstVT.RC:$dst,
5691 (OpNode (DstVT.VT DstVT.RC:$src1),
5692 (ld_frag addr:$src2),
5693 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5694 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005695}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005696
Igor Bregerabe4a792015-06-14 12:44:55 +00005697multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005698 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005699 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5700 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005701 !strconcat(asm,
5702 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005703 [(set DstVT.RC:$dst,
5704 (OpNode (DstVT.VT DstVT.RC:$src1),
5705 SrcRC:$src2,
5706 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5707}
5708
5709multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005710 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5711 PatFrag ld_frag, string asm> {
5712 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5713 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5714 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005715}
5716
Andrew Trick15a47742013-10-09 05:11:10 +00005717let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005718defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005719 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5720 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005721defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005722 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5723 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005724defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005725 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5726 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005727defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005728 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5729 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005730
Craig Topper8f85ad12016-11-14 02:46:58 +00005731def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5732 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5733def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5734 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5735
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005736def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5737 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5738def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005739 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005740def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5741 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5742def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005743 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005744
5745def : Pat<(f32 (sint_to_fp GR32:$src)),
5746 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5747def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005748 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005749def : Pat<(f64 (sint_to_fp GR32:$src)),
5750 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5751def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005752 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5753
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005754defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005755 v4f32x_info, i32mem, loadi32,
5756 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005757defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005758 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5759 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005760defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005761 i32mem, loadi32, "cvtusi2sd{l}">,
5762 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005763defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005764 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5765 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005766
Craig Topper8f85ad12016-11-14 02:46:58 +00005767def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5768 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5769def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5770 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5771
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005772def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5773 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5774def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5775 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5776def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5777 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5778def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5779 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5780
5781def : Pat<(f32 (uint_to_fp GR32:$src)),
5782 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5783def : Pat<(f32 (uint_to_fp GR64:$src)),
5784 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5785def : Pat<(f64 (uint_to_fp GR32:$src)),
5786 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5787def : Pat<(f64 (uint_to_fp GR64:$src)),
5788 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005789}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005790
5791//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005792// AVX-512 Scalar convert from float/double to integer
5793//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005794multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5795 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005796 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005797 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005798 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005799 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5800 EVEX, VEX_LIG;
5801 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5802 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005803 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005804 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005805 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5806 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005807 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005808 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005809 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005810 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005811 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005812}
Asaf Badouh2744d212015-09-20 14:31:19 +00005813
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005814// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005815defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005816 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005817 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005818defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005819 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005820 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005821defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005822 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005823 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005824defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005825 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005826 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005827defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005828 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005829 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005830defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005831 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005832 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005833defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005834 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005835 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005836defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005837 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005838 EVEX_CD8<64, CD8VT1>;
5839
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005840// The SSE version of these instructions are disabled for AVX512.
5841// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5842let Predicates = [HasAVX512] in {
5843 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005844 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005845 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5846 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005847 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005848 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005849 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5850 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005851 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005852 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005853 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5854 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005855 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005856 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005857 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5858 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005859} // HasAVX512
5860
Craig Topperac941b92016-09-25 16:33:53 +00005861let Predicates = [HasAVX512] in {
5862 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5863 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5864 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5865 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5866 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5867 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5868 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5869 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5870 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5871 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5872 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5873 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5874 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5875 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5876 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5877 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5878 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5879 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5880 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5881 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5882} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005883
Elad Cohen0c260102017-01-11 09:11:48 +00005884// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5885// which produce unnecessary vmovs{s,d} instructions
5886let Predicates = [HasAVX512] in {
5887def : Pat<(v4f32 (X86Movss
5888 (v4f32 VR128X:$dst),
5889 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5890 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5891
5892def : Pat<(v4f32 (X86Movss
5893 (v4f32 VR128X:$dst),
5894 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5895 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5896
5897def : Pat<(v2f64 (X86Movsd
5898 (v2f64 VR128X:$dst),
5899 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5900 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5901
5902def : Pat<(v2f64 (X86Movsd
5903 (v2f64 VR128X:$dst),
5904 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5905 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5906} // Predicates = [HasAVX512]
5907
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005908// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005909multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5910 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005911 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005912let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005913 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005914 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5915 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005916 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005917 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005918 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5919 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005920 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005921 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005922 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005923 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005924
Igor Bregerc59b3a22016-08-03 10:58:05 +00005925 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5926 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5927 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5928 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5929 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005930 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5931 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005932
Craig Toppere1cac152016-06-07 07:27:54 +00005933 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005934 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5935 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5936 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5937 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5938 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5939 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5940 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5941 (i32 FROUND_NO_EXC)))]>,
5942 EVEX,VEX_LIG , EVEX_B;
5943 let mayLoad = 1, hasSideEffects = 0 in
5944 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00005945 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00005946 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5947 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005948
Craig Toppere1cac152016-06-07 07:27:54 +00005949 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005950} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005951}
5952
Asaf Badouh2744d212015-09-20 14:31:19 +00005953
Igor Bregerc59b3a22016-08-03 10:58:05 +00005954defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5955 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005956 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005957defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5958 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005959 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005960defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5961 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005962 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005963defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5964 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005965 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5966
Igor Bregerc59b3a22016-08-03 10:58:05 +00005967defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5968 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005969 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005970defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5971 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005972 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005973defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5974 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005975 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005976defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5977 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005978 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5979let Predicates = [HasAVX512] in {
5980 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005981 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005982 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
5983 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005984 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005985 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005986 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
5987 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005988 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005989 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005990 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
5991 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005992 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005993 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005994 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
5995 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005996} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005997//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005998// AVX-512 Convert form float to double and back
5999//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006000multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6001 X86VectorVTInfo _Src, SDNode OpNode> {
6002 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006003 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006004 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006005 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006006 (_Src.VT _Src.RC:$src2),
6007 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006008 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6009 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006010 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006011 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006012 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006013 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006014 (_Src.ScalarLdFrag addr:$src2))),
6015 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006016 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006017}
6018
Asaf Badouh2744d212015-09-20 14:31:19 +00006019// Scalar Coversion with SAE - suppress all exceptions
6020multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6021 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6022 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006023 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006024 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006025 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006026 (_Src.VT _Src.RC:$src2),
6027 (i32 FROUND_NO_EXC)))>,
6028 EVEX_4V, VEX_LIG, EVEX_B;
6029}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006030
Asaf Badouh2744d212015-09-20 14:31:19 +00006031// Scalar Conversion with rounding control (RC)
6032multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6033 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6034 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006035 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006036 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006037 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006038 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6039 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6040 EVEX_B, EVEX_RC;
6041}
Craig Toppera02e3942016-09-23 06:24:43 +00006042multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006043 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006044 X86VectorVTInfo _dst> {
6045 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006046 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006047 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006048 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006049 }
6050}
6051
Craig Toppera02e3942016-09-23 06:24:43 +00006052multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006053 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006054 X86VectorVTInfo _dst> {
6055 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006056 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006057 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006058 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006059 }
6060}
Craig Toppera02e3942016-09-23 06:24:43 +00006061defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006062 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006063defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006064 X86fpextRnd,f32x_info, f64x_info >;
6065
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006066def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006067 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006068 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6069 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006070def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006071 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6072 Requires<[HasAVX512]>;
6073
6074def : Pat<(f64 (extloadf32 addr:$src)),
6075 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006076 Requires<[HasAVX512, OptForSize]>;
6077
Asaf Badouh2744d212015-09-20 14:31:19 +00006078def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006079 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006080 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6081 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006082
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006083def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006084 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006085 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006086 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006087
6088def : Pat<(v4f32 (X86Movss
6089 (v4f32 VR128X:$dst),
6090 (v4f32 (scalar_to_vector
6091 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
6092 (VCVTSD2SSZrr VR128X:$dst, VR128X:$src)>,
6093 Requires<[HasAVX512]>;
6094
6095def : Pat<(v2f64 (X86Movsd
6096 (v2f64 VR128X:$dst),
6097 (v2f64 (scalar_to_vector
6098 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
6099 (VCVTSS2SDZrr VR128X:$dst, VR128X:$src)>,
6100 Requires<[HasAVX512]>;
6101
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006102//===----------------------------------------------------------------------===//
6103// AVX-512 Vector convert from signed/unsigned integer to float/double
6104// and from float/double to signed/unsigned integer
6105//===----------------------------------------------------------------------===//
6106
6107multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6108 X86VectorVTInfo _Src, SDNode OpNode,
6109 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006110 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006111
6112 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6113 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6114 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6115
6116 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006117 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006118 (_.VT (OpNode (_Src.VT
6119 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6120
6121 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006122 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006123 "${src}"##Broadcast, "${src}"##Broadcast,
6124 (_.VT (OpNode (_Src.VT
6125 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6126 ))>, EVEX, EVEX_B;
6127}
6128// Coversion with SAE - suppress all exceptions
6129multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6130 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6131 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6132 (ins _Src.RC:$src), OpcodeStr,
6133 "{sae}, $src", "$src, {sae}",
6134 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6135 (i32 FROUND_NO_EXC)))>,
6136 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006137}
6138
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006139// Conversion with rounding control (RC)
6140multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6141 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6142 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6143 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6144 "$rc, $src", "$src, $rc",
6145 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6146 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006147}
6148
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006149// Extend Float to Double
6150multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6151 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006152 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006153 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6154 X86vfpextRnd>, EVEX_V512;
6155 }
6156 let Predicates = [HasVLX] in {
6157 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006158 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006159 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006160 EVEX_V256;
6161 }
6162}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006163
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006164// Truncate Double to Float
6165multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6166 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006167 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006168 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6169 X86vfproundRnd>, EVEX_V512;
6170 }
6171 let Predicates = [HasVLX] in {
6172 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6173 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006174 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006175 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006176
6177 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6178 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6179 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6180 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6181 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6182 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6183 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6184 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006185 }
6186}
6187
6188defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6189 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6190defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6191 PS, EVEX_CD8<32, CD8VH>;
6192
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006193def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6194 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006195
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006196let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006197 let AddedComplexity = 15 in
6198 def : Pat<(X86vzmovl (v2f64 (bitconvert
6199 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6200 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006201 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6202 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006203 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6204 (VCVTPS2PDZ256rm addr:$src)>;
6205}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006206
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006207// Convert Signed/Unsigned Doubleword to Double
6208multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6209 SDNode OpNode128> {
6210 // No rounding in this op
6211 let Predicates = [HasAVX512] in
6212 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6213 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006214
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006215 let Predicates = [HasVLX] in {
6216 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006217 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006218 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6219 EVEX_V256;
6220 }
6221}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006222
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006223// Convert Signed/Unsigned Doubleword to Float
6224multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6225 SDNode OpNodeRnd> {
6226 let Predicates = [HasAVX512] in
6227 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6228 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6229 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006230
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006231 let Predicates = [HasVLX] in {
6232 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6233 EVEX_V128;
6234 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6235 EVEX_V256;
6236 }
6237}
6238
6239// Convert Float to Signed/Unsigned Doubleword with truncation
6240multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6241 SDNode OpNode, SDNode OpNodeRnd> {
6242 let Predicates = [HasAVX512] in {
6243 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6244 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6245 OpNodeRnd>, EVEX_V512;
6246 }
6247 let Predicates = [HasVLX] in {
6248 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6249 EVEX_V128;
6250 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6251 EVEX_V256;
6252 }
6253}
6254
6255// Convert Float to Signed/Unsigned Doubleword
6256multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6257 SDNode OpNode, SDNode OpNodeRnd> {
6258 let Predicates = [HasAVX512] in {
6259 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6260 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6261 OpNodeRnd>, EVEX_V512;
6262 }
6263 let Predicates = [HasVLX] in {
6264 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6265 EVEX_V128;
6266 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6267 EVEX_V256;
6268 }
6269}
6270
6271// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006272multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6273 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006274 let Predicates = [HasAVX512] in {
6275 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6276 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6277 OpNodeRnd>, EVEX_V512;
6278 }
6279 let Predicates = [HasVLX] in {
6280 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006281 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006282 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6283 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006284 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6285 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006286 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6287 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006288
6289 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6290 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6291 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6292 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6293 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6294 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6295 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6296 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006297 }
6298}
6299
6300// Convert Double to Signed/Unsigned Doubleword
6301multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6302 SDNode OpNode, SDNode OpNodeRnd> {
6303 let Predicates = [HasAVX512] in {
6304 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6305 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6306 OpNodeRnd>, EVEX_V512;
6307 }
6308 let Predicates = [HasVLX] in {
6309 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6310 // memory forms of these instructions in Asm Parcer. They have the same
6311 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6312 // due to the same reason.
6313 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6314 "{1to2}", "{x}">, EVEX_V128;
6315 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6316 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006317
6318 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6319 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6320 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6321 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6322 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6323 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6324 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6325 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006326 }
6327}
6328
6329// Convert Double to Signed/Unsigned Quardword
6330multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6331 SDNode OpNode, SDNode OpNodeRnd> {
6332 let Predicates = [HasDQI] in {
6333 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6334 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6335 OpNodeRnd>, EVEX_V512;
6336 }
6337 let Predicates = [HasDQI, HasVLX] in {
6338 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6339 EVEX_V128;
6340 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6341 EVEX_V256;
6342 }
6343}
6344
6345// Convert Double to Signed/Unsigned Quardword with truncation
6346multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6347 SDNode OpNode, SDNode OpNodeRnd> {
6348 let Predicates = [HasDQI] in {
6349 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6350 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6351 OpNodeRnd>, EVEX_V512;
6352 }
6353 let Predicates = [HasDQI, HasVLX] in {
6354 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6355 EVEX_V128;
6356 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6357 EVEX_V256;
6358 }
6359}
6360
6361// Convert Signed/Unsigned Quardword to Double
6362multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6363 SDNode OpNode, SDNode OpNodeRnd> {
6364 let Predicates = [HasDQI] in {
6365 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6366 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6367 OpNodeRnd>, EVEX_V512;
6368 }
6369 let Predicates = [HasDQI, HasVLX] in {
6370 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6371 EVEX_V128;
6372 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6373 EVEX_V256;
6374 }
6375}
6376
6377// Convert Float to Signed/Unsigned Quardword
6378multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6379 SDNode OpNode, SDNode OpNodeRnd> {
6380 let Predicates = [HasDQI] in {
6381 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6382 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6383 OpNodeRnd>, EVEX_V512;
6384 }
6385 let Predicates = [HasDQI, HasVLX] in {
6386 // Explicitly specified broadcast string, since we take only 2 elements
6387 // from v4f32x_info source
6388 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006389 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006390 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6391 EVEX_V256;
6392 }
6393}
6394
6395// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006396multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6397 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006398 let Predicates = [HasDQI] in {
6399 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6400 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6401 OpNodeRnd>, EVEX_V512;
6402 }
6403 let Predicates = [HasDQI, HasVLX] in {
6404 // Explicitly specified broadcast string, since we take only 2 elements
6405 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006406 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006407 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006408 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6409 EVEX_V256;
6410 }
6411}
6412
6413// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006414multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6415 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006416 let Predicates = [HasDQI] in {
6417 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6418 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6419 OpNodeRnd>, EVEX_V512;
6420 }
6421 let Predicates = [HasDQI, HasVLX] in {
6422 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6423 // memory forms of these instructions in Asm Parcer. They have the same
6424 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6425 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006426 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006427 "{1to2}", "{x}">, EVEX_V128;
6428 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6429 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006430
6431 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6432 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6433 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6434 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6435 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6436 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6437 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6438 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006439 }
6440}
6441
Simon Pilgrima3af7962016-11-24 12:13:46 +00006442defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006443 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006444
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006445defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6446 X86VSintToFpRnd>,
6447 PS, EVEX_CD8<32, CD8VF>;
6448
6449defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006450 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006451 XS, EVEX_CD8<32, CD8VF>;
6452
Simon Pilgrima3af7962016-11-24 12:13:46 +00006453defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006454 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006455 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6456
6457defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006458 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006459 EVEX_CD8<32, CD8VF>;
6460
Craig Topperf334ac192016-11-09 07:48:51 +00006461defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006462 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006463 EVEX_CD8<64, CD8VF>;
6464
Simon Pilgrima3af7962016-11-24 12:13:46 +00006465defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006466 XS, EVEX_CD8<32, CD8VH>;
6467
6468defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6469 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006470 EVEX_CD8<32, CD8VF>;
6471
Craig Topper19e04b62016-05-19 06:13:58 +00006472defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6473 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006474
Craig Topper19e04b62016-05-19 06:13:58 +00006475defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6476 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006477 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006478
Craig Topper19e04b62016-05-19 06:13:58 +00006479defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6480 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006481 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006482defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6483 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006484 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006485
Craig Topper19e04b62016-05-19 06:13:58 +00006486defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6487 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006488 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006489
Craig Topper19e04b62016-05-19 06:13:58 +00006490defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6491 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006492
Craig Topper19e04b62016-05-19 06:13:58 +00006493defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6494 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006495 PD, EVEX_CD8<64, CD8VF>;
6496
Craig Topper19e04b62016-05-19 06:13:58 +00006497defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6498 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006499
6500defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006501 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006502 PD, EVEX_CD8<64, CD8VF>;
6503
Craig Toppera39b6502016-12-10 06:02:48 +00006504defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006505 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006506
6507defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006508 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006509 PD, EVEX_CD8<64, CD8VF>;
6510
Craig Toppera39b6502016-12-10 06:02:48 +00006511defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006512 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006513
6514defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006515 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006516
6517defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006518 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006519
Simon Pilgrima3af7962016-11-24 12:13:46 +00006520defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006521 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006522
Simon Pilgrima3af7962016-11-24 12:13:46 +00006523defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006524 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006525
Craig Toppere38c57a2015-11-27 05:44:02 +00006526let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006527def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006528 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006529 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6530 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006531
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006532def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6533 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006534 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6535 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006536
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006537def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6538 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006539 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6540 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006541
Simon Pilgrima3af7962016-11-24 12:13:46 +00006542def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006543 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6544 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6545 VR128X:$src, sub_xmm)))), sub_xmm)>;
6546
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006547def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6548 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006549 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6550 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006551
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006552def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6553 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006554 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6555 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006556
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006557def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6558 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006559 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6560 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006561
Simon Pilgrima3af7962016-11-24 12:13:46 +00006562def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006563 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6564 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6565 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006566}
6567
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006568let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006569 let AddedComplexity = 15 in {
6570 def : Pat<(X86vzmovl (v2i64 (bitconvert
6571 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006572 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006573 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6574 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006575 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006576 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006577 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006578 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006579 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006580 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006581 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006582 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006583}
6584
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006585let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006586 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006587 (VCVTPD2PSZrm addr:$src)>;
6588 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6589 (VCVTPS2PDZrm addr:$src)>;
6590}
6591
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006592let Predicates = [HasDQI, HasVLX] in {
6593 let AddedComplexity = 15 in {
6594 def : Pat<(X86vzmovl (v2f64 (bitconvert
6595 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006596 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006597 def : Pat<(X86vzmovl (v2f64 (bitconvert
6598 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006599 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006600 }
6601}
6602
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006603let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006604def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6605 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6606 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6607 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6608
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006609def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6610 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6611 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6612 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6613
6614def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6615 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6616 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6617 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6618
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006619def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6620 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6621 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6622 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6623
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006624def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6625 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6626 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6627 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6628
6629def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6630 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6631 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6632 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6633
6634def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6635 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6636 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6637 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6638
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006639def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6640 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6641 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6642 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6643
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006644def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6645 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6646 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6647 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6648
6649def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6650 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6651 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6652 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6653
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006654def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6655 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6656 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6657 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6658
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006659def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6660 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6661 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6662 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6663}
6664
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006665//===----------------------------------------------------------------------===//
6666// Half precision conversion instructions
6667//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006668multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006669 X86MemOperand x86memop, PatFrag ld_frag> {
6670 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6671 "vcvtph2ps", "$src", "$src",
6672 (X86cvtph2ps (_src.VT _src.RC:$src),
6673 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006674 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6675 "vcvtph2ps", "$src", "$src",
6676 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6677 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006678}
6679
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006680multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006681 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6682 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6683 (X86cvtph2ps (_src.VT _src.RC:$src),
6684 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6685
6686}
6687
6688let Predicates = [HasAVX512] in {
6689 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006690 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006691 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6692 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006693 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006694 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6695 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6696 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6697 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006698}
6699
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006700multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006701 X86MemOperand x86memop> {
6702 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006703 (ins _src.RC:$src1, i32u8imm:$src2),
6704 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006705 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006706 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006707 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006708 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6709 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6710 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6711 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006712 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006713 addr:$dst)]>;
6714 let hasSideEffects = 0, mayStore = 1 in
6715 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6716 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6717 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6718 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006719}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006720multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006721 let hasSideEffects = 0 in
6722 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6723 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006724 (ins _src.RC:$src1, i32u8imm:$src2),
6725 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006726 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006727}
6728let Predicates = [HasAVX512] in {
6729 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6730 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6731 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6732 let Predicates = [HasVLX] in {
6733 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6734 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006735 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006736 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6737 }
6738}
Asaf Badouh2489f352015-12-02 08:17:51 +00006739
Craig Topper9820e342016-09-20 05:44:47 +00006740// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006741let Predicates = [HasVLX] in {
6742 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6743 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6744 // configurations we support (the default). However, falling back to MXCSR is
6745 // more consistent with other instructions, which are always controlled by it.
6746 // It's encoded as 0b100.
6747 def : Pat<(fp_to_f16 FR32X:$src),
6748 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6749 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6750
6751 def : Pat<(f16_to_fp GR16:$src),
6752 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6753 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6754
6755 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6756 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6757 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6758}
6759
Craig Topper9820e342016-09-20 05:44:47 +00006760// Patterns for matching float to half-float conversion when AVX512 is supported
6761// but F16C isn't. In that case we have to use 512-bit vectors.
6762let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6763 def : Pat<(fp_to_f16 FR32X:$src),
6764 (i16 (EXTRACT_SUBREG
6765 (VMOVPDI2DIZrr
6766 (v8i16 (EXTRACT_SUBREG
6767 (VCVTPS2PHZrr
6768 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6769 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6770 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6771
6772 def : Pat<(f16_to_fp GR16:$src),
6773 (f32 (COPY_TO_REGCLASS
6774 (v4f32 (EXTRACT_SUBREG
6775 (VCVTPH2PSZrr
6776 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6777 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6778 sub_xmm)), sub_xmm)), FR32X))>;
6779
6780 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6781 (f32 (COPY_TO_REGCLASS
6782 (v4f32 (EXTRACT_SUBREG
6783 (VCVTPH2PSZrr
6784 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6785 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6786 sub_xmm), 4)), sub_xmm)), FR32X))>;
6787}
6788
Asaf Badouh2489f352015-12-02 08:17:51 +00006789// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006790multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006791 string OpcodeStr> {
6792 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6793 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006794 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006795 Sched<[WriteFAdd]>;
6796}
6797
6798let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006799 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006800 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006801 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006802 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006803 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006804 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006805 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006806 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6807}
6808
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006809let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6810 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006811 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006812 EVEX_CD8<32, CD8VT1>;
6813 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006814 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006815 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6816 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006817 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006818 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006819 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006820 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006821 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006822 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6823 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006824 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006825 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6826 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006827 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006828 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6829 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006830 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006831
Ayman Musa02f95332017-01-04 08:21:54 +00006832 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6833 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006834 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006835 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6836 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006837 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6838 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006839}
Michael Liao5bf95782014-12-04 05:20:33 +00006840
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006841/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006842multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6843 X86VectorVTInfo _> {
Craig Topper63801df2017-02-19 21:44:35 +00006844 let Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006845 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6846 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6847 "$src2, $src1", "$src1, $src2",
6848 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006849 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006850 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006851 "$src2, $src1", "$src1, $src2",
6852 (OpNode (_.VT _.RC:$src1),
6853 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006854}
6855}
6856
Asaf Badouheaf2da12015-09-21 10:23:53 +00006857defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6858 EVEX_CD8<32, CD8VT1>, T8PD;
6859defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6860 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6861defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6862 EVEX_CD8<32, CD8VT1>, T8PD;
6863defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6864 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006865
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006866/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6867multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006868 X86VectorVTInfo _> {
6869 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6870 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6871 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006872 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6873 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6874 (OpNode (_.FloatVT
6875 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6876 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6877 (ins _.ScalarMemOp:$src), OpcodeStr,
6878 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6879 (OpNode (_.FloatVT
6880 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6881 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006882}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006883
6884multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6885 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6886 EVEX_V512, EVEX_CD8<32, CD8VF>;
6887 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6888 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6889
6890 // Define only if AVX512VL feature is present.
6891 let Predicates = [HasVLX] in {
6892 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6893 OpNode, v4f32x_info>,
6894 EVEX_V128, EVEX_CD8<32, CD8VF>;
6895 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6896 OpNode, v8f32x_info>,
6897 EVEX_V256, EVEX_CD8<32, CD8VF>;
6898 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6899 OpNode, v2f64x_info>,
6900 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6901 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6902 OpNode, v4f64x_info>,
6903 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6904 }
6905}
6906
6907defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6908defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006909
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006910/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006911multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6912 SDNode OpNode> {
6913
6914 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6915 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6916 "$src2, $src1", "$src1, $src2",
6917 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6918 (i32 FROUND_CURRENT))>;
6919
6920 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6921 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006922 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006923 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006924 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006925
6926 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006927 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006928 "$src2, $src1", "$src1, $src2",
6929 (OpNode (_.VT _.RC:$src1),
6930 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6931 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006932}
6933
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006934multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6935 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6936 EVEX_CD8<32, CD8VT1>;
6937 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6938 EVEX_CD8<64, CD8VT1>, VEX_W;
6939}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006940
Craig Toppere1cac152016-06-07 07:27:54 +00006941let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006942 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6943 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6944}
Igor Breger8352a0d2015-07-28 06:53:28 +00006945
6946defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006947/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006948
6949multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6950 SDNode OpNode> {
6951
6952 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6953 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6954 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6955
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006956 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6957 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6958 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006959 (bitconvert (_.LdFrag addr:$src))),
6960 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006961
6962 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006963 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006964 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006965 (OpNode (_.FloatVT
6966 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6967 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006968}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006969multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6970 SDNode OpNode> {
6971 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6972 (ins _.RC:$src), OpcodeStr,
6973 "{sae}, $src", "$src, {sae}",
6974 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6975}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006976
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006977multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6978 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006979 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6980 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006981 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006982 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6983 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006984}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006985
Asaf Badouh402ebb32015-06-03 13:41:48 +00006986multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6987 SDNode OpNode> {
6988 // Define only if AVX512VL feature is present.
6989 let Predicates = [HasVLX] in {
6990 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6991 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6992 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6993 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6994 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6995 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6996 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6997 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6998 }
6999}
Craig Toppere1cac152016-06-07 07:27:54 +00007000let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007001
Asaf Badouh402ebb32015-06-03 13:41:48 +00007002 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7003 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7004 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7005}
7006defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7007 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7008
7009multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7010 SDNode OpNodeRnd, X86VectorVTInfo _>{
7011 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7012 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7013 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7014 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007015}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007016
Robert Khasanoveb126392014-10-28 18:15:20 +00007017multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7018 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007019 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007020 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7021 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007022 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7023 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7024 (OpNode (_.FloatVT
7025 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007026
Craig Toppere1cac152016-06-07 07:27:54 +00007027 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7028 (ins _.ScalarMemOp:$src), OpcodeStr,
7029 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7030 (OpNode (_.FloatVT
7031 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7032 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007033}
7034
Robert Khasanoveb126392014-10-28 18:15:20 +00007035multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7036 SDNode OpNode> {
7037 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7038 v16f32_info>,
7039 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7040 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7041 v8f64_info>,
7042 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7043 // Define only if AVX512VL feature is present.
7044 let Predicates = [HasVLX] in {
7045 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7046 OpNode, v4f32x_info>,
7047 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7048 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7049 OpNode, v8f32x_info>,
7050 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7051 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7052 OpNode, v2f64x_info>,
7053 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7054 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7055 OpNode, v4f64x_info>,
7056 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7057 }
7058}
7059
Asaf Badouh402ebb32015-06-03 13:41:48 +00007060multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7061 SDNode OpNodeRnd> {
7062 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7063 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7064 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7065 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7066}
7067
Igor Breger4c4cd782015-09-20 09:13:41 +00007068multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7069 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7070
7071 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7072 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7073 "$src2, $src1", "$src1, $src2",
7074 (OpNodeRnd (_.VT _.RC:$src1),
7075 (_.VT _.RC:$src2),
7076 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007077 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7078 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7079 "$src2, $src1", "$src1, $src2",
7080 (OpNodeRnd (_.VT _.RC:$src1),
7081 (_.VT (scalar_to_vector
7082 (_.ScalarLdFrag addr:$src2))),
7083 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007084
7085 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7086 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7087 "$rc, $src2, $src1", "$src1, $src2, $rc",
7088 (OpNodeRnd (_.VT _.RC:$src1),
7089 (_.VT _.RC:$src2),
7090 (i32 imm:$rc))>,
7091 EVEX_B, EVEX_RC;
7092
Craig Toppere1cac152016-06-07 07:27:54 +00007093 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007094 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007095 (ins _.FRC:$src1, _.FRC:$src2),
7096 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7097
7098 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007099 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007100 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7101 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7102 }
7103
7104 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7105 (!cast<Instruction>(NAME#SUFF#Zr)
7106 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7107
7108 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7109 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007110 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007111}
7112
7113multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7114 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7115 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7116 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7117 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7118}
7119
Asaf Badouh402ebb32015-06-03 13:41:48 +00007120defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7121 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007122
Igor Breger4c4cd782015-09-20 09:13:41 +00007123defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007124
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007125let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007126 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007127 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007128 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007129 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007130 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007131 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007132 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007133 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007134 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007135 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007136}
7137
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007138multiclass
7139avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007140
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007141 let ExeDomain = _.ExeDomain in {
7142 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7143 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7144 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007145 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007146 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7147
7148 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7149 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007150 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7151 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007152 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007153
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007154 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007155 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7156 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007157 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007158 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007159 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7160 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7161 }
7162 let Predicates = [HasAVX512] in {
7163 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7164 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7165 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7166 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7167 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7168 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7169 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7170 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7171 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7172 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7173 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7174 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7175 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7176 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7177 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7178
7179 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7180 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7181 addr:$src, (i32 0x1))), _.FRC)>;
7182 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7183 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7184 addr:$src, (i32 0x2))), _.FRC)>;
7185 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7186 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7187 addr:$src, (i32 0x3))), _.FRC)>;
7188 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7189 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7190 addr:$src, (i32 0x4))), _.FRC)>;
7191 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7192 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7193 addr:$src, (i32 0xc))), _.FRC)>;
7194 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007195}
7196
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007197defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7198 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007199
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007200defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7201 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007202
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007203//-------------------------------------------------
7204// Integer truncate and extend operations
7205//-------------------------------------------------
7206
Igor Breger074a64e2015-07-24 17:24:15 +00007207multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7208 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7209 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007210 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007211 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7212 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7213 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7214 EVEX, T8XS;
7215
7216 // for intrinsic patter match
7217 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7218 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7219 undef)),
7220 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7221 SrcInfo.RC:$src1)>;
7222
7223 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7224 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7225 DestInfo.ImmAllZerosV)),
7226 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7227 SrcInfo.RC:$src1)>;
7228
7229 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7230 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7231 DestInfo.RC:$src0)),
7232 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7233 DestInfo.KRCWM:$mask ,
7234 SrcInfo.RC:$src1)>;
7235
Craig Topper52e2e832016-07-22 05:46:44 +00007236 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7237 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007238 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7239 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007240 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007241 []>, EVEX;
7242
Igor Breger074a64e2015-07-24 17:24:15 +00007243 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7244 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007245 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007246 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007247 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007248}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007249
Igor Breger074a64e2015-07-24 17:24:15 +00007250multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7251 X86VectorVTInfo DestInfo,
7252 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007253
Igor Breger074a64e2015-07-24 17:24:15 +00007254 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7255 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7256 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007257
Igor Breger074a64e2015-07-24 17:24:15 +00007258 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7259 (SrcInfo.VT SrcInfo.RC:$src)),
7260 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7261 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7262}
7263
Igor Breger074a64e2015-07-24 17:24:15 +00007264multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7265 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7266 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7267 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7268 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7269 Predicate prd = HasAVX512>{
7270
7271 let Predicates = [HasVLX, prd] in {
7272 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7273 DestInfoZ128, x86memopZ128>,
7274 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7275 truncFrag, mtruncFrag>, EVEX_V128;
7276
7277 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7278 DestInfoZ256, x86memopZ256>,
7279 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7280 truncFrag, mtruncFrag>, EVEX_V256;
7281 }
7282 let Predicates = [prd] in
7283 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7284 DestInfoZ, x86memopZ>,
7285 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7286 truncFrag, mtruncFrag>, EVEX_V512;
7287}
7288
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007289multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7290 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007291 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7292 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007293 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007294}
7295
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007296multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7297 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007298 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7299 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007300 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007301}
7302
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007303multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7304 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007305 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7306 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007307 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007308}
7309
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007310multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7311 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007312 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7313 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007314 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007315}
7316
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007317multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7318 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007319 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7320 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007321 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007322}
7323
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007324multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7325 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007326 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7327 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007328 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007329}
7330
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007331defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7332 truncstorevi8, masked_truncstorevi8>;
7333defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7334 truncstore_s_vi8, masked_truncstore_s_vi8>;
7335defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7336 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007337
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007338defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7339 truncstorevi16, masked_truncstorevi16>;
7340defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7341 truncstore_s_vi16, masked_truncstore_s_vi16>;
7342defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7343 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007344
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007345defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7346 truncstorevi32, masked_truncstorevi32>;
7347defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7348 truncstore_s_vi32, masked_truncstore_s_vi32>;
7349defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7350 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007351
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007352defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7353 truncstorevi8, masked_truncstorevi8>;
7354defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7355 truncstore_s_vi8, masked_truncstore_s_vi8>;
7356defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7357 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007358
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007359defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7360 truncstorevi16, masked_truncstorevi16>;
7361defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7362 truncstore_s_vi16, masked_truncstore_s_vi16>;
7363defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7364 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007365
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007366defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7367 truncstorevi8, masked_truncstorevi8>;
7368defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7369 truncstore_s_vi8, masked_truncstore_s_vi8>;
7370defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7371 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007372
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007373let Predicates = [HasAVX512, NoVLX] in {
7374def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7375 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007376 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007377 VR256X:$src, sub_ymm)))), sub_xmm))>;
7378def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7379 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007380 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007381 VR256X:$src, sub_ymm)))), sub_xmm))>;
7382}
7383
7384let Predicates = [HasBWI, NoVLX] in {
7385def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007386 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007387 VR256X:$src, sub_ymm))), sub_xmm))>;
7388}
7389
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007390multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007391 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007392 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007393 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007394 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7395 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7396 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7397 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007398
Craig Toppere1cac152016-06-07 07:27:54 +00007399 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7400 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7401 (DestInfo.VT (LdFrag addr:$src))>,
7402 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007403 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007404}
7405
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007406multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007407 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007408 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7409 let Predicates = [HasVLX, HasBWI] in {
7410 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007411 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007412 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007413
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007414 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007415 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007416 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7417 }
7418 let Predicates = [HasBWI] in {
7419 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007420 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007421 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7422 }
7423}
7424
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007425multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007426 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007427 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7428 let Predicates = [HasVLX, HasAVX512] in {
7429 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007430 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007431 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7432
7433 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007434 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007435 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7436 }
7437 let Predicates = [HasAVX512] in {
7438 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007439 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007440 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7441 }
7442}
7443
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007444multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007445 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007446 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7447 let Predicates = [HasVLX, HasAVX512] in {
7448 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007449 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007450 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7451
7452 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007453 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007454 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7455 }
7456 let Predicates = [HasAVX512] in {
7457 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007458 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007459 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7460 }
7461}
7462
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007463multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007464 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007465 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7466 let Predicates = [HasVLX, HasAVX512] in {
7467 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007468 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007469 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7470
7471 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007472 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007473 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7474 }
7475 let Predicates = [HasAVX512] in {
7476 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007477 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007478 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7479 }
7480}
7481
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007482multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007483 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007484 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7485 let Predicates = [HasVLX, HasAVX512] in {
7486 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007487 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007488 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7489
7490 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007491 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007492 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7493 }
7494 let Predicates = [HasAVX512] in {
7495 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007496 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7498 }
7499}
7500
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007501multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007502 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007503 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7504
7505 let Predicates = [HasVLX, HasAVX512] in {
7506 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007507 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007508 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7509
7510 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007511 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007512 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7513 }
7514 let Predicates = [HasAVX512] in {
7515 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007516 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007517 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7518 }
7519}
7520
Craig Topper6840f112016-07-14 06:41:34 +00007521defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7522defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7523defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7524defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7525defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7526defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007527
Craig Topper6840f112016-07-14 06:41:34 +00007528defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7529defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7530defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7531defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7532defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7533defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007534
Igor Breger2ba64ab2016-05-22 10:21:04 +00007535// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007536multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7537 X86VectorVTInfo From, PatFrag LdFrag> {
7538 def : Pat<(To.VT (LdFrag addr:$src)),
7539 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7540 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7541 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7542 To.KRC:$mask, addr:$src)>;
7543 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7544 To.ImmAllZerosV)),
7545 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7546 addr:$src)>;
7547}
7548
7549let Predicates = [HasVLX, HasBWI] in {
7550 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7551 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7552}
7553let Predicates = [HasBWI] in {
7554 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7555}
7556let Predicates = [HasVLX, HasAVX512] in {
7557 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7558 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7559 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7560 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7561 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7562 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7563 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7564 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7565 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7566 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7567}
7568let Predicates = [HasAVX512] in {
7569 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7570 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7571 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7572 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7573 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7574}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007575
Simon Pilgrim893d2112017-01-24 16:16:29 +00007576multiclass AVX512_pmovx_patterns<string OpcPrefix,
Craig Topper64378f42016-10-09 23:08:39 +00007577 SDNode ExtOp, PatFrag ExtLoad16> {
7578 // 128-bit patterns
7579 let Predicates = [HasVLX, HasBWI] in {
7580 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7581 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7582 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7583 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7584 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7585 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7586 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7587 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7588 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7589 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7590 }
7591 let Predicates = [HasVLX] in {
7592 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7593 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7594 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7595 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7596 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7597 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7598 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7599 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7600
7601 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7602 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7603 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7604 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7605 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7606 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7607 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7608 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7609
7610 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7611 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7612 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7613 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7614 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7615 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7616 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7617 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7618 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7619 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7620
7621 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7622 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7623 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7624 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7625 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7626 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7627 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7628 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7629
7630 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7631 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7632 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7633 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7634 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7635 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7636 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7637 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7638 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7639 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7640 }
7641 // 256-bit patterns
7642 let Predicates = [HasVLX, HasBWI] in {
7643 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7644 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7645 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7646 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7647 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7648 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7649 }
7650 let Predicates = [HasVLX] in {
7651 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7652 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7653 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7654 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7655 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7656 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7657 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7658 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7659
7660 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7661 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7662 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7663 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7664 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7665 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7666 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7667 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7668
7669 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7670 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7671 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7672 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7673 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7674 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7675
7676 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7677 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7678 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7679 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7680 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7681 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7682 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7683 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7684
7685 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7686 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7687 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7688 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7689 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7690 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7691 }
7692 // 512-bit patterns
7693 let Predicates = [HasBWI] in {
7694 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7695 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7696 }
7697 let Predicates = [HasAVX512] in {
7698 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7699 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7700
7701 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7702 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007703 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7704 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007705
7706 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7707 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7708
7709 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7710 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7711
7712 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7713 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7714 }
7715}
7716
Simon Pilgrim893d2112017-01-24 16:16:29 +00007717defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, extloadi32i16>;
7718defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007719
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007720//===----------------------------------------------------------------------===//
7721// GATHER - SCATTER Operations
7722
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007723multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7724 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007725 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7726 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007727 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7728 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007729 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007730 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007731 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7732 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7733 vectoraddr:$src2))]>, EVEX, EVEX_K,
7734 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007735}
Cameron McInally45325962014-03-26 13:50:50 +00007736
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007737multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7738 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7739 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007740 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007741 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007742 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007743let Predicates = [HasVLX] in {
7744 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007745 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007746 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007747 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007748 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007749 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007750 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007751 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007752}
Cameron McInally45325962014-03-26 13:50:50 +00007753}
7754
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007755multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7756 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007757 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007758 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007759 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007760 mgatherv8i64>, EVEX_V512;
7761let Predicates = [HasVLX] in {
7762 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007763 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007764 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007765 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007766 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007767 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007768 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7769 vx64xmem, mgatherv2i64>, EVEX_V128;
7770}
Cameron McInally45325962014-03-26 13:50:50 +00007771}
Michael Liao5bf95782014-12-04 05:20:33 +00007772
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007773
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007774defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7775 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7776
7777defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7778 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007779
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007780multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7781 X86MemOperand memop, PatFrag ScatterNode> {
7782
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007783let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007784
7785 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7786 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007787 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007788 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7789 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7790 _.KRCWM:$mask, vectoraddr:$dst))]>,
7791 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007792}
7793
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007794multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7795 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7796 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007797 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007798 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007799 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007800let Predicates = [HasVLX] in {
7801 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007802 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007803 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007804 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007805 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007806 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007807 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007808 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007809}
Cameron McInally45325962014-03-26 13:50:50 +00007810}
7811
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007812multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7813 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007814 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007815 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007816 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007817 mscatterv8i64>, EVEX_V512;
7818let Predicates = [HasVLX] in {
7819 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007820 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007821 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007822 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007823 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007824 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007825 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7826 vx64xmem, mscatterv2i64>, EVEX_V128;
7827}
Cameron McInally45325962014-03-26 13:50:50 +00007828}
7829
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007830defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7831 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007832
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007833defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7834 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007835
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007836// prefetch
7837multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7838 RegisterClass KRC, X86MemOperand memop> {
7839 let Predicates = [HasPFI], hasSideEffects = 1 in
7840 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007841 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007842 []>, EVEX, EVEX_K;
7843}
7844
7845defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007846 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007847
7848defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007849 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007850
7851defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007852 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007853
7854defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007855 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007856
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007857defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007858 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007859
7860defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007861 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007862
7863defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007864 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007865
7866defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007867 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007868
7869defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007870 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007871
7872defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007873 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007874
7875defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007876 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007877
7878defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007879 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007880
7881defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007882 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007883
7884defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007885 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007886
7887defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007888 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007889
7890defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007891 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007892
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007893// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007894def v64i1sextv64i8 : PatLeaf<(v64i8
7895 (X86vsext
7896 (v64i1 (X86pcmpgtm
7897 (bc_v64i8 (v16i32 immAllZerosV)),
7898 VR512:$src))))>;
7899def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7900def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7901def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007902
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007903multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007904def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007905 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007906 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7907}
Michael Liao5bf95782014-12-04 05:20:33 +00007908
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007909multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7910 string OpcodeStr, Predicate prd> {
7911let Predicates = [prd] in
7912 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7913
7914 let Predicates = [prd, HasVLX] in {
7915 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7916 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7917 }
7918}
7919
7920multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7921 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7922 HasBWI>;
7923 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7924 HasBWI>, VEX_W;
7925 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7926 HasDQI>;
7927 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7928 HasDQI>, VEX_W;
7929}
Michael Liao5bf95782014-12-04 05:20:33 +00007930
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007931defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007932
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007933multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007934 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7935 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7936 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7937}
7938
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007939// Use 512bit version to implement 128/256 bit in case NoVLX.
7940multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007941 X86VectorVTInfo _> {
7942
7943 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7944 (_.KVT (COPY_TO_REGCLASS
7945 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007946 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007947 _.RC:$src, _.SubRegIdx)),
7948 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007949}
7950
7951multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007952 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7953 let Predicates = [prd] in
7954 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7955 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007956
7957 let Predicates = [prd, HasVLX] in {
7958 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007959 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007960 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007961 EVEX_V128;
7962 }
7963 let Predicates = [prd, NoVLX] in {
7964 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7965 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007966 }
7967}
7968
7969defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7970 avx512vl_i8_info, HasBWI>;
7971defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7972 avx512vl_i16_info, HasBWI>, VEX_W;
7973defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7974 avx512vl_i32_info, HasDQI>;
7975defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7976 avx512vl_i64_info, HasDQI>, VEX_W;
7977
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007978//===----------------------------------------------------------------------===//
7979// AVX-512 - COMPRESS and EXPAND
7980//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007981
Ayman Musad7a5ed42016-09-26 06:22:08 +00007982multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007983 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007984 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007985 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007986 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007987
Craig Toppere1cac152016-06-07 07:27:54 +00007988 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007989 def mr : AVX5128I<opc, MRMDestMem, (outs),
7990 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007991 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007992 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7993
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007994 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7995 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007996 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007997 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007998 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007999}
8000
Ayman Musad7a5ed42016-09-26 06:22:08 +00008001multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8002
8003 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8004 (_.VT _.RC:$src)),
8005 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8006 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8007}
8008
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008009multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8010 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008011 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8012 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008013
8014 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008015 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8016 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8017 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8018 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008019 }
8020}
8021
8022defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8023 EVEX;
8024defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8025 EVEX, VEX_W;
8026defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8027 EVEX;
8028defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8029 EVEX, VEX_W;
8030
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008031// expand
8032multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8033 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008034 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008035 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008036 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008037
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008038 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8039 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8040 (_.VT (X86expand (_.VT (bitconvert
8041 (_.LdFrag addr:$src1)))))>,
8042 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008043}
8044
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008045multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8046
8047 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8048 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8049 _.KRCWM:$mask, addr:$src)>;
8050
8051 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8052 (_.VT _.RC:$src0))),
8053 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8054 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8055}
8056
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008057multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8058 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008059 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8060 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008061
8062 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008063 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8064 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8065 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8066 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008067 }
8068}
8069
8070defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8071 EVEX;
8072defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8073 EVEX, VEX_W;
8074defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8075 EVEX;
8076defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8077 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008078
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008079//handle instruction reg_vec1 = op(reg_vec,imm)
8080// op(mem_vec,imm)
8081// op(broadcast(eltVt),imm)
8082//all instruction created with FROUND_CURRENT
8083multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008084 X86VectorVTInfo _>{
8085 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008086 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8087 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008088 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008089 (OpNode (_.VT _.RC:$src1),
8090 (i32 imm:$src2),
8091 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008092 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8093 (ins _.MemOp:$src1, i32u8imm:$src2),
8094 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8095 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8096 (i32 imm:$src2),
8097 (i32 FROUND_CURRENT))>;
8098 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8099 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8100 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8101 "${src1}"##_.BroadcastStr##", $src2",
8102 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8103 (i32 imm:$src2),
8104 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008105 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008106}
8107
8108//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8109multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8110 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008111 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008112 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8113 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008114 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008115 "$src1, {sae}, $src2",
8116 (OpNode (_.VT _.RC:$src1),
8117 (i32 imm:$src2),
8118 (i32 FROUND_NO_EXC))>, EVEX_B;
8119}
8120
8121multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8122 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8123 let Predicates = [prd] in {
8124 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8125 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8126 EVEX_V512;
8127 }
8128 let Predicates = [prd, HasVLX] in {
8129 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8130 EVEX_V128;
8131 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8132 EVEX_V256;
8133 }
8134}
8135
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008136//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8137// op(reg_vec2,mem_vec,imm)
8138// op(reg_vec2,broadcast(eltVt),imm)
8139//all instruction created with FROUND_CURRENT
8140multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008141 X86VectorVTInfo _>{
8142 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008143 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008144 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008145 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8146 (OpNode (_.VT _.RC:$src1),
8147 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008148 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008149 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008150 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8151 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8152 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8153 (OpNode (_.VT _.RC:$src1),
8154 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8155 (i32 imm:$src3),
8156 (i32 FROUND_CURRENT))>;
8157 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8158 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8159 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8160 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8161 (OpNode (_.VT _.RC:$src1),
8162 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8163 (i32 imm:$src3),
8164 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008165 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008166}
8167
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008168//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8169// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008170multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8171 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008172 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008173 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8174 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8175 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8176 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8177 (SrcInfo.VT SrcInfo.RC:$src2),
8178 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008179 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8180 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8181 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8182 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8183 (SrcInfo.VT (bitconvert
8184 (SrcInfo.LdFrag addr:$src2))),
8185 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008186 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008187}
8188
8189//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8190// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008191// op(reg_vec2,broadcast(eltVt),imm)
8192multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008193 X86VectorVTInfo _>:
8194 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8195
Craig Topper05948fb2016-08-02 05:11:15 +00008196 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008197 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8198 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8199 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8200 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8201 (OpNode (_.VT _.RC:$src1),
8202 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8203 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008204}
8205
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008206//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8207// op(reg_vec2,mem_scalar,imm)
8208//all instruction created with FROUND_CURRENT
8209multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008210 X86VectorVTInfo _> {
8211 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008212 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008213 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008214 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8215 (OpNode (_.VT _.RC:$src1),
8216 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008217 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008218 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008219 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008220 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008221 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8222 (OpNode (_.VT _.RC:$src1),
8223 (_.VT (scalar_to_vector
8224 (_.ScalarLdFrag addr:$src2))),
8225 (i32 imm:$src3),
8226 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008227 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008228}
8229
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008230//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8231multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8232 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008233 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008234 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008235 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008236 OpcodeStr, "$src3, {sae}, $src2, $src1",
8237 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008238 (OpNode (_.VT _.RC:$src1),
8239 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008240 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008241 (i32 FROUND_NO_EXC))>, EVEX_B;
8242}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008243//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8244multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8245 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008246 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8247 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008248 OpcodeStr, "$src3, {sae}, $src2, $src1",
8249 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008250 (OpNode (_.VT _.RC:$src1),
8251 (_.VT _.RC:$src2),
8252 (i32 imm:$src3),
8253 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008254}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008255
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008256multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8257 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008258 let Predicates = [prd] in {
8259 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008260 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008261 EVEX_V512;
8262
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008263 }
8264 let Predicates = [prd, HasVLX] in {
8265 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008266 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008267 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008268 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008269 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008270}
8271
Igor Breger2ae0fe32015-08-31 11:14:02 +00008272multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8273 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8274 let Predicates = [HasBWI] in {
8275 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8276 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8277 }
8278 let Predicates = [HasBWI, HasVLX] in {
8279 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8280 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8281 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8282 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8283 }
8284}
8285
Igor Breger00d9f842015-06-08 14:03:17 +00008286multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8287 bits<8> opc, SDNode OpNode>{
8288 let Predicates = [HasAVX512] in {
8289 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8290 }
8291 let Predicates = [HasAVX512, HasVLX] in {
8292 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8293 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8294 }
8295}
8296
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008297multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8298 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8299 let Predicates = [prd] in {
8300 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8301 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008302 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008303}
8304
Igor Breger1e58e8a2015-09-02 11:18:55 +00008305multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8306 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8307 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8308 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8309 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8310 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008311}
8312
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008313
Igor Breger1e58e8a2015-09-02 11:18:55 +00008314defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8315 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8316defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8317 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8318defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8319 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8320
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008321
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008322defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8323 0x50, X86VRange, HasDQI>,
8324 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8325defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8326 0x50, X86VRange, HasDQI>,
8327 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8328
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008329defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8330 0x51, X86VRange, HasDQI>,
8331 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8332defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8333 0x51, X86VRange, HasDQI>,
8334 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8335
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008336defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8337 0x57, X86Reduces, HasDQI>,
8338 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8339defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8340 0x57, X86Reduces, HasDQI>,
8341 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008342
Igor Breger1e58e8a2015-09-02 11:18:55 +00008343defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8344 0x27, X86GetMants, HasAVX512>,
8345 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8346defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8347 0x27, X86GetMants, HasAVX512>,
8348 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8349
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008350multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8351 bits<8> opc, SDNode OpNode = X86Shuf128>{
8352 let Predicates = [HasAVX512] in {
8353 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8354
8355 }
8356 let Predicates = [HasAVX512, HasVLX] in {
8357 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8358 }
8359}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008360let Predicates = [HasAVX512] in {
8361def : Pat<(v16f32 (ffloor VR512:$src)),
8362 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8363def : Pat<(v16f32 (fnearbyint VR512:$src)),
8364 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8365def : Pat<(v16f32 (fceil VR512:$src)),
8366 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8367def : Pat<(v16f32 (frint VR512:$src)),
8368 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8369def : Pat<(v16f32 (ftrunc VR512:$src)),
8370 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8371
8372def : Pat<(v8f64 (ffloor VR512:$src)),
8373 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8374def : Pat<(v8f64 (fnearbyint VR512:$src)),
8375 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8376def : Pat<(v8f64 (fceil VR512:$src)),
8377 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8378def : Pat<(v8f64 (frint VR512:$src)),
8379 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8380def : Pat<(v8f64 (ftrunc VR512:$src)),
8381 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8382}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008383
8384defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8385 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8386defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8387 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8388defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8389 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8390defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8391 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008392
Craig Topperb561e662017-01-19 02:34:29 +00008393let Predicates = [HasAVX512] in {
8394// Provide fallback in case the load node that is used in the broadcast
8395// patterns above is used by additional users, which prevents the pattern
8396// selection.
8397def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8398 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8399 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8400 0)>;
8401def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8402 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8403 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8404 0)>;
8405
8406def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8407 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8408 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8409 0)>;
8410def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8411 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8412 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8413 0)>;
8414
8415def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8416 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8417 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8418 0)>;
8419
8420def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8421 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8422 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8423 0)>;
8424}
8425
Craig Topperc48fa892015-12-27 19:45:21 +00008426multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008427 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8428 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008429}
8430
Craig Topperc48fa892015-12-27 19:45:21 +00008431defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008432 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008433defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008434 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008435
Craig Topper7a299302016-06-09 07:06:38 +00008436multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008437 let Predicates = p in
8438 def NAME#_.VTName#rri:
8439 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8440 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8441 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8442}
8443
Craig Topper7a299302016-06-09 07:06:38 +00008444multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8445 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8446 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8447 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008448
Craig Topper7a299302016-06-09 07:06:38 +00008449defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008450 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008451 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8452 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8453 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8454 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8455 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008456 EVEX_CD8<8, CD8VF>;
8457
Igor Bregerf3ded812015-08-31 13:09:30 +00008458defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8459 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8460
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008461multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8462 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008463 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008464 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008465 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008466 "$src1", "$src1",
8467 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8468
Craig Toppere1cac152016-06-07 07:27:54 +00008469 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8470 (ins _.MemOp:$src1), OpcodeStr,
8471 "$src1", "$src1",
8472 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8473 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008474 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008475}
8476
8477multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8478 X86VectorVTInfo _> :
8479 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008480 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8481 (ins _.ScalarMemOp:$src1), OpcodeStr,
8482 "${src1}"##_.BroadcastStr,
8483 "${src1}"##_.BroadcastStr,
8484 (_.VT (OpNode (X86VBroadcast
8485 (_.ScalarLdFrag addr:$src1))))>,
8486 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008487}
8488
8489multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8490 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8491 let Predicates = [prd] in
8492 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8493
8494 let Predicates = [prd, HasVLX] in {
8495 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8496 EVEX_V256;
8497 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8498 EVEX_V128;
8499 }
8500}
8501
8502multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8503 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8504 let Predicates = [prd] in
8505 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8506 EVEX_V512;
8507
8508 let Predicates = [prd, HasVLX] in {
8509 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8510 EVEX_V256;
8511 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8512 EVEX_V128;
8513 }
8514}
8515
8516multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8517 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008518 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008519 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008520 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8521 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008522}
8523
8524multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8525 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008526 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8527 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008528}
8529
8530multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8531 bits<8> opc_d, bits<8> opc_q,
8532 string OpcodeStr, SDNode OpNode> {
8533 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8534 HasAVX512>,
8535 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8536 HasBWI>;
8537}
8538
8539defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8540
Craig Topper5ef13ba2016-12-26 07:26:07 +00008541def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8542 VR128X:$src))>;
8543def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8544def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8545def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8546 VR256X:$src))>;
8547def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8548def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8549
Craig Topper056c9062016-08-28 22:20:48 +00008550let Predicates = [HasBWI, HasVLX] in {
8551 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008552 (bc_v2i64 (avx512_v16i1sextv16i8)),
8553 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8554 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008555 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008556 (bc_v2i64 (avx512_v8i1sextv8i16)),
8557 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8558 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008559 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008560 (bc_v4i64 (avx512_v32i1sextv32i8)),
8561 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8562 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008563 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008564 (bc_v4i64 (avx512_v16i1sextv16i16)),
8565 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8566 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008567}
8568let Predicates = [HasAVX512, HasVLX] in {
8569 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008570 (bc_v2i64 (avx512_v4i1sextv4i32)),
8571 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8572 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008573 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008574 (bc_v4i64 (avx512_v8i1sextv8i32)),
8575 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8576 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008577}
8578
8579let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008580def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008581 (bc_v8i64 (v16i1sextv16i32)),
8582 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008583 (VPABSDZrr VR512:$src)>;
8584def : Pat<(xor
8585 (bc_v8i64 (v8i1sextv8i64)),
8586 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8587 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008588}
Craig Topper850feaf2016-08-28 22:20:51 +00008589let Predicates = [HasBWI] in {
8590def : Pat<(xor
8591 (bc_v8i64 (v64i1sextv64i8)),
8592 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8593 (VPABSBZrr VR512:$src)>;
8594def : Pat<(xor
8595 (bc_v8i64 (v32i1sextv32i16)),
8596 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8597 (VPABSWZrr VR512:$src)>;
8598}
Igor Bregerf2460112015-07-26 14:41:44 +00008599
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008600multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8601
8602 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008603}
8604
8605defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8606defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8607
Igor Breger24cab0f2015-11-16 07:22:00 +00008608//===---------------------------------------------------------------------===//
8609// Replicate Single FP - MOVSHDUP and MOVSLDUP
8610//===---------------------------------------------------------------------===//
8611multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8612 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8613 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008614}
8615
8616defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8617defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008618
8619//===----------------------------------------------------------------------===//
8620// AVX-512 - MOVDDUP
8621//===----------------------------------------------------------------------===//
8622
8623multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8624 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008625 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008626 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8627 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8628 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008629 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8630 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8631 (_.VT (OpNode (_.VT (scalar_to_vector
8632 (_.ScalarLdFrag addr:$src)))))>,
8633 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008634 }
Igor Breger1f782962015-11-19 08:26:56 +00008635}
8636
8637multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8638 AVX512VLVectorVTInfo VTInfo> {
8639
8640 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8641
8642 let Predicates = [HasAVX512, HasVLX] in {
8643 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8644 EVEX_V256;
8645 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8646 EVEX_V128;
8647 }
8648}
8649
8650multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8651 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8652 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008653}
8654
8655defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8656
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008657let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008658def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008659 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008660def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008661 (VMOVDDUPZ128rm addr:$src)>;
8662def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8663 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008664
8665def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8666 (v2f64 VR128X:$src0)),
8667 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8668def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8669 (bitconvert (v4i32 immAllZerosV))),
8670 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8671
8672def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8673 (v2f64 VR128X:$src0)),
8674 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8675 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8676def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8677 (bitconvert (v4i32 immAllZerosV))),
8678 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8679
8680def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8681 (v2f64 VR128X:$src0)),
8682 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8683def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8684 (bitconvert (v4i32 immAllZerosV))),
8685 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008686}
Igor Breger1f782962015-11-19 08:26:56 +00008687
Igor Bregerf2460112015-07-26 14:41:44 +00008688//===----------------------------------------------------------------------===//
8689// AVX-512 - Unpack Instructions
8690//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008691defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8692 SSE_ALU_ITINS_S>;
8693defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8694 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008695
8696defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8697 SSE_INTALU_ITINS_P, HasBWI>;
8698defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8699 SSE_INTALU_ITINS_P, HasBWI>;
8700defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8701 SSE_INTALU_ITINS_P, HasBWI>;
8702defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8703 SSE_INTALU_ITINS_P, HasBWI>;
8704
8705defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8706 SSE_INTALU_ITINS_P, HasAVX512>;
8707defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8708 SSE_INTALU_ITINS_P, HasAVX512>;
8709defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8710 SSE_INTALU_ITINS_P, HasAVX512>;
8711defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8712 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008713
8714//===----------------------------------------------------------------------===//
8715// AVX-512 - Extract & Insert Integer Instructions
8716//===----------------------------------------------------------------------===//
8717
8718multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8719 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008720 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8721 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8722 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8723 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8724 imm:$src2)))),
8725 addr:$dst)]>,
8726 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008727}
8728
8729multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8730 let Predicates = [HasBWI] in {
8731 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8732 (ins _.RC:$src1, u8imm:$src2),
8733 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8734 [(set GR32orGR64:$dst,
8735 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8736 EVEX, TAPD;
8737
8738 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8739 }
8740}
8741
8742multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8743 let Predicates = [HasBWI] in {
8744 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8745 (ins _.RC:$src1, u8imm:$src2),
8746 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8747 [(set GR32orGR64:$dst,
8748 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8749 EVEX, PD;
8750
Craig Topper99f6b622016-05-01 01:03:56 +00008751 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008752 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8753 (ins _.RC:$src1, u8imm:$src2),
8754 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8755 EVEX, TAPD;
8756
Igor Bregerdefab3c2015-10-08 12:55:01 +00008757 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8758 }
8759}
8760
8761multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8762 RegisterClass GRC> {
8763 let Predicates = [HasDQI] in {
8764 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8765 (ins _.RC:$src1, u8imm:$src2),
8766 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8767 [(set GRC:$dst,
8768 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8769 EVEX, TAPD;
8770
Craig Toppere1cac152016-06-07 07:27:54 +00008771 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8772 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8773 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8774 [(store (extractelt (_.VT _.RC:$src1),
8775 imm:$src2),addr:$dst)]>,
8776 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008777 }
8778}
8779
8780defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8781defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8782defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8783defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8784
8785multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8786 X86VectorVTInfo _, PatFrag LdFrag> {
8787 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8788 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8789 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8790 [(set _.RC:$dst,
8791 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8792 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8793}
8794
8795multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8796 X86VectorVTInfo _, PatFrag LdFrag> {
8797 let Predicates = [HasBWI] in {
8798 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8799 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8800 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8801 [(set _.RC:$dst,
8802 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8803
8804 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8805 }
8806}
8807
8808multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8809 X86VectorVTInfo _, RegisterClass GRC> {
8810 let Predicates = [HasDQI] in {
8811 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8812 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8813 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8814 [(set _.RC:$dst,
8815 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8816 EVEX_4V, TAPD;
8817
8818 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8819 _.ScalarLdFrag>, TAPD;
8820 }
8821}
8822
8823defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8824 extloadi8>, TAPD;
8825defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8826 extloadi16>, PD;
8827defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8828defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008829//===----------------------------------------------------------------------===//
8830// VSHUFPS - VSHUFPD Operations
8831//===----------------------------------------------------------------------===//
8832multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8833 AVX512VLVectorVTInfo VTInfo_FP>{
8834 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8835 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8836 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008837}
8838
8839defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8840defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008841//===----------------------------------------------------------------------===//
8842// AVX-512 - Byte shift Left/Right
8843//===----------------------------------------------------------------------===//
8844
8845multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8846 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8847 def rr : AVX512<opc, MRMr,
8848 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8849 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8850 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008851 def rm : AVX512<opc, MRMm,
8852 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8853 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8854 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008855 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8856 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008857}
8858
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008859multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008860 Format MRMm, string OpcodeStr, Predicate prd>{
8861 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008862 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008863 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008864 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008865 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008866 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008867 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008868 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008869 }
8870}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008871defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008872 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008873defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008874 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8875
8876
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008877multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008878 string OpcodeStr, X86VectorVTInfo _dst,
8879 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008880 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008881 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008882 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008883 [(set _dst.RC:$dst,(_dst.VT
8884 (OpNode (_src.VT _src.RC:$src1),
8885 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008886 def rm : AVX512BI<opc, MRMSrcMem,
8887 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8888 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8889 [(set _dst.RC:$dst,(_dst.VT
8890 (OpNode (_src.VT _src.RC:$src1),
8891 (_src.VT (bitconvert
8892 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008893}
8894
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008895multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008896 string OpcodeStr, Predicate prd> {
8897 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008898 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8899 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008900 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008901 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8902 v32i8x_info>, EVEX_V256;
8903 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8904 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008905 }
8906}
8907
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008908defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008909 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008910
Craig Topper4e794c72017-02-19 19:36:58 +00008911// Transforms to swizzle an immediate to enable better matching when
8912// memory operand isn't in the right place.
8913def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8914 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8915 uint8_t Imm = N->getZExtValue();
8916 // Swap bits 1/4 and 3/6.
8917 uint8_t NewImm = Imm & 0xa5;
8918 if (Imm & 0x02) NewImm |= 0x10;
8919 if (Imm & 0x10) NewImm |= 0x02;
8920 if (Imm & 0x08) NewImm |= 0x40;
8921 if (Imm & 0x40) NewImm |= 0x08;
8922 return getI8Imm(NewImm, SDLoc(N));
8923}]>;
8924def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8925 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8926 uint8_t Imm = N->getZExtValue();
8927 // Swap bits 2/4 and 3/5.
8928 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00008929 if (Imm & 0x04) NewImm |= 0x10;
8930 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00008931 if (Imm & 0x08) NewImm |= 0x20;
8932 if (Imm & 0x20) NewImm |= 0x08;
8933 return getI8Imm(NewImm, SDLoc(N));
8934}]>;
Craig Topper48905772017-02-19 21:32:15 +00008935def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
8936 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8937 uint8_t Imm = N->getZExtValue();
8938 // Swap bits 1/2 and 5/6.
8939 uint8_t NewImm = Imm & 0x99;
8940 if (Imm & 0x02) NewImm |= 0x04;
8941 if (Imm & 0x04) NewImm |= 0x02;
8942 if (Imm & 0x20) NewImm |= 0x40;
8943 if (Imm & 0x40) NewImm |= 0x20;
8944 return getI8Imm(NewImm, SDLoc(N));
8945}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00008946def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
8947 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
8948 uint8_t Imm = N->getZExtValue();
8949 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
8950 uint8_t NewImm = Imm & 0x81;
8951 if (Imm & 0x02) NewImm |= 0x04;
8952 if (Imm & 0x04) NewImm |= 0x10;
8953 if (Imm & 0x08) NewImm |= 0x40;
8954 if (Imm & 0x10) NewImm |= 0x02;
8955 if (Imm & 0x20) NewImm |= 0x08;
8956 if (Imm & 0x40) NewImm |= 0x20;
8957 return getI8Imm(NewImm, SDLoc(N));
8958}]>;
8959def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
8960 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
8961 uint8_t Imm = N->getZExtValue();
8962 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
8963 uint8_t NewImm = Imm & 0x81;
8964 if (Imm & 0x02) NewImm |= 0x10;
8965 if (Imm & 0x04) NewImm |= 0x02;
8966 if (Imm & 0x08) NewImm |= 0x20;
8967 if (Imm & 0x10) NewImm |= 0x04;
8968 if (Imm & 0x20) NewImm |= 0x40;
8969 if (Imm & 0x40) NewImm |= 0x08;
8970 return getI8Imm(NewImm, SDLoc(N));
8971}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00008972
Igor Bregerb4bb1902015-10-15 12:33:24 +00008973multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008974 X86VectorVTInfo _>{
8975 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008976 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8977 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008978 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008979 (OpNode (_.VT _.RC:$src1),
8980 (_.VT _.RC:$src2),
8981 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008982 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008983 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8984 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8985 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8986 (OpNode (_.VT _.RC:$src1),
8987 (_.VT _.RC:$src2),
8988 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008989 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008990 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8991 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8992 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8993 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8994 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8995 (OpNode (_.VT _.RC:$src1),
8996 (_.VT _.RC:$src2),
8997 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008998 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008999 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009000 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009001
9002 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009003 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9004 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9005 _.RC:$src1)),
9006 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9007 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9008 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9009 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9010 _.RC:$src1)),
9011 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9012 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009013
9014 // Additional patterns for matching loads in other positions.
9015 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9016 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9017 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9018 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9019 def : Pat<(_.VT (OpNode _.RC:$src1,
9020 (bitconvert (_.LdFrag addr:$src3)),
9021 _.RC:$src2, (i8 imm:$src4))),
9022 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9023 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9024
9025 // Additional patterns for matching zero masking with loads in other
9026 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009027 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9028 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9029 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9030 _.ImmAllZerosV)),
9031 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9032 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9033 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9034 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9035 _.RC:$src2, (i8 imm:$src4)),
9036 _.ImmAllZerosV)),
9037 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9038 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009039
9040 // Additional patterns for matching masked loads with different
9041 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009042 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9043 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9044 _.RC:$src2, (i8 imm:$src4)),
9045 _.RC:$src1)),
9046 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9047 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009048 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9049 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9050 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9051 _.RC:$src1)),
9052 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9053 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9054 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9055 (OpNode _.RC:$src2, _.RC:$src1,
9056 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9057 _.RC:$src1)),
9058 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9059 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9060 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9061 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9062 _.RC:$src1, (i8 imm:$src4)),
9063 _.RC:$src1)),
9064 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9065 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9066 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9067 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9068 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9069 _.RC:$src1)),
9070 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9071 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009072
9073 // Additional patterns for matching broadcasts in other positions.
9074 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9075 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9076 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9077 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9078 def : Pat<(_.VT (OpNode _.RC:$src1,
9079 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9080 _.RC:$src2, (i8 imm:$src4))),
9081 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9082 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9083
9084 // Additional patterns for matching zero masking with broadcasts in other
9085 // positions.
9086 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9087 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9088 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9089 _.ImmAllZerosV)),
9090 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9091 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9092 (VPTERNLOG321_imm8 imm:$src4))>;
9093 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9094 (OpNode _.RC:$src1,
9095 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9096 _.RC:$src2, (i8 imm:$src4)),
9097 _.ImmAllZerosV)),
9098 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9099 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9100 (VPTERNLOG132_imm8 imm:$src4))>;
9101
9102 // Additional patterns for matching masked broadcasts with different
9103 // operand orders.
9104 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9105 (OpNode _.RC:$src1,
9106 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9107 _.RC:$src2, (i8 imm:$src4)),
9108 _.RC:$src1)),
9109 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9110 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009111}
9112
9113multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9114 let Predicates = [HasAVX512] in
9115 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9116 let Predicates = [HasAVX512, HasVLX] in {
9117 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9118 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9119 }
9120}
9121
9122defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9123defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9124
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009125//===----------------------------------------------------------------------===//
9126// AVX-512 - FixupImm
9127//===----------------------------------------------------------------------===//
9128
9129multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009130 X86VectorVTInfo _>{
9131 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009132 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9133 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9134 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9135 (OpNode (_.VT _.RC:$src1),
9136 (_.VT _.RC:$src2),
9137 (_.IntVT _.RC:$src3),
9138 (i32 imm:$src4),
9139 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009140 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9141 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9142 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9143 (OpNode (_.VT _.RC:$src1),
9144 (_.VT _.RC:$src2),
9145 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9146 (i32 imm:$src4),
9147 (i32 FROUND_CURRENT))>;
9148 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9149 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9150 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9151 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9152 (OpNode (_.VT _.RC:$src1),
9153 (_.VT _.RC:$src2),
9154 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9155 (i32 imm:$src4),
9156 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009157 } // Constraints = "$src1 = $dst"
9158}
9159
9160multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009161 SDNode OpNode, X86VectorVTInfo _>{
9162let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009163 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9164 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009165 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009166 "$src2, $src3, {sae}, $src4",
9167 (OpNode (_.VT _.RC:$src1),
9168 (_.VT _.RC:$src2),
9169 (_.IntVT _.RC:$src3),
9170 (i32 imm:$src4),
9171 (i32 FROUND_NO_EXC))>, EVEX_B;
9172 }
9173}
9174
9175multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9176 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009177 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9178 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009179 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9180 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9181 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9182 (OpNode (_.VT _.RC:$src1),
9183 (_.VT _.RC:$src2),
9184 (_src3VT.VT _src3VT.RC:$src3),
9185 (i32 imm:$src4),
9186 (i32 FROUND_CURRENT))>;
9187
9188 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9189 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9190 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9191 "$src2, $src3, {sae}, $src4",
9192 (OpNode (_.VT _.RC:$src1),
9193 (_.VT _.RC:$src2),
9194 (_src3VT.VT _src3VT.RC:$src3),
9195 (i32 imm:$src4),
9196 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009197 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9198 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9199 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9200 (OpNode (_.VT _.RC:$src1),
9201 (_.VT _.RC:$src2),
9202 (_src3VT.VT (scalar_to_vector
9203 (_src3VT.ScalarLdFrag addr:$src3))),
9204 (i32 imm:$src4),
9205 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009206 }
9207}
9208
9209multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9210 let Predicates = [HasAVX512] in
9211 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9212 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9213 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9214 let Predicates = [HasAVX512, HasVLX] in {
9215 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9216 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9217 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9218 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9219 }
9220}
9221
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009222defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9223 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009224 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009225defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9226 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009227 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009228defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009229 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009230defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009231 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009232
9233
9234
9235// Patterns used to select SSE scalar fp arithmetic instructions from
9236// either:
9237//
9238// (1) a scalar fp operation followed by a blend
9239//
9240// The effect is that the backend no longer emits unnecessary vector
9241// insert instructions immediately after SSE scalar fp instructions
9242// like addss or mulss.
9243//
9244// For example, given the following code:
9245// __m128 foo(__m128 A, __m128 B) {
9246// A[0] += B[0];
9247// return A;
9248// }
9249//
9250// Previously we generated:
9251// addss %xmm0, %xmm1
9252// movss %xmm1, %xmm0
9253//
9254// We now generate:
9255// addss %xmm1, %xmm0
9256//
9257// (2) a vector packed single/double fp operation followed by a vector insert
9258//
9259// The effect is that the backend converts the packed fp instruction
9260// followed by a vector insert into a single SSE scalar fp instruction.
9261//
9262// For example, given the following code:
9263// __m128 foo(__m128 A, __m128 B) {
9264// __m128 C = A + B;
9265// return (__m128) {c[0], a[1], a[2], a[3]};
9266// }
9267//
9268// Previously we generated:
9269// addps %xmm0, %xmm1
9270// movss %xmm1, %xmm0
9271//
9272// We now generate:
9273// addss %xmm1, %xmm0
9274
9275// TODO: Some canonicalization in lowering would simplify the number of
9276// patterns we have to try to match.
9277multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9278 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009279 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009280 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9281 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9282 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009283 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009284 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009285
Craig Topper5625d242016-07-29 06:06:00 +00009286 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009287 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9288 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9289 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009290 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009291 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009292
9293 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009294 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9295 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009296 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9297
9298 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009299 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9300 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009301 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009302
9303 // extracted masked scalar math op with insert via movss
9304 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9305 (scalar_to_vector
9306 (X86selects VK1WM:$mask,
9307 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9308 FR32X:$src2),
9309 FR32X:$src0))),
9310 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9311 VK1WM:$mask, v4f32:$src1,
9312 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009313 }
9314}
9315
9316defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9317defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9318defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9319defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9320
9321multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9322 let Predicates = [HasAVX512] in {
9323 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009324 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9325 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9326 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009327 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009328 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009329
9330 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009331 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9332 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9333 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009334 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009335 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009336
9337 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009338 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9339 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009340 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9341
9342 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009343 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9344 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009345 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009346
9347 // extracted masked scalar math op with insert via movss
9348 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9349 (scalar_to_vector
9350 (X86selects VK1WM:$mask,
9351 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9352 FR64X:$src2),
9353 FR64X:$src0))),
9354 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9355 VK1WM:$mask, v2f64:$src1,
9356 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009357 }
9358}
9359
9360defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9361defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9362defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9363defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;