blob: 47b12ee6a9e9650faffa986c40b74815525a75e6 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
David Greenea5f26012011-02-07 19:36:54 +000064static SDValue Insert128BitVector(SDValue Result,
65 SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000069
David Greenea5f26012011-02-07 19:36:54 +000070static SDValue Extract128BitVector(SDValue Vec,
71 SDValue Idx,
72 SelectionDAG &DAG,
73 DebugLoc dl);
74
75/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
76/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000077/// simple subregister reference. Idx is an index in the 128 bits we
78/// want. It need not be aligned to a 128-bit bounday. That makes
79/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000080static SDValue Extract128BitVector(SDValue Vec,
81 SDValue Idx,
82 SelectionDAG &DAG,
83 DebugLoc dl) {
84 EVT VT = Vec.getValueType();
85 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000086 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000087 int Factor = VT.getSizeInBits()/128;
88 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
89 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000090
91 // Extract from UNDEF is UNDEF.
92 if (Vec.getOpcode() == ISD::UNDEF)
93 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
94
95 if (isa<ConstantSDNode>(Idx)) {
96 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
97
98 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
99 // we can match to VEXTRACTF128.
100 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
101
102 // This is the index of the first element of the 128-bit chunk
103 // we want.
104 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
105 * ElemsPerChunk);
106
107 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000108 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
109 VecIdx);
110
111 return Result;
112 }
113
114 return SDValue();
115}
116
117/// Generate a DAG to put 128-bits into a vector > 128 bits. This
118/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000119/// simple superregister reference. Idx is an index in the 128 bits
120/// we want. It need not be aligned to a 128-bit bounday. That makes
121/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000122static SDValue Insert128BitVector(SDValue Result,
123 SDValue Vec,
124 SDValue Idx,
125 SelectionDAG &DAG,
126 DebugLoc dl) {
127 if (isa<ConstantSDNode>(Idx)) {
128 EVT VT = Vec.getValueType();
129 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
130
131 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000132 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000133 EVT ResultVT = Result.getValueType();
134
135 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000136 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000137
138 // This is the index of the first element of the 128-bit chunk
139 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000140 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000141 * ElemsPerChunk);
142
143 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000144 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
145 VecIdx);
146 return Result;
147 }
148
149 return SDValue();
150}
151
Chris Lattnerf0144122009-07-28 03:13:23 +0000152static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000153 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
154 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000155
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 if (is64Bit)
158 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000159 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000160 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000161
Evan Cheng203576a2011-07-20 19:50:42 +0000162 if (Subtarget->isTargetELF())
163 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000164 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000165 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000166 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000169X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000171 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000172 X86ScalarSSEf64 = Subtarget->hasXMMInt();
173 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000175
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000176 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000177 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000178
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000180 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181
182 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000183 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000184 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
185 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000186
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 // For 64-bit since we have so many registers use the ILP scheduler, for
188 // 32-bit code use the register pressure specific scheduling.
189 if (Subtarget->is64Bit())
190 setSchedulingPreference(Sched::ILP);
191 else
192 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000193 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000194
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000195 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000196 // Setup Windows compiler runtime calls.
197 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallName(RTLIB::SREM_I64, "_allrem");
200 setLibcallName(RTLIB::UREM_I64, "_aullrem");
201 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000203 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000206 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
208 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000209 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
210 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000211 }
212
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000213 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000214 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 setUseUnderscoreSetJmp(false);
216 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000217 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 // MS runtime is weird: it exports _setjmp, but longjmp!
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(false);
221 } else {
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(true);
224 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000234
Scott Michelfdc40a02009-02-17 22:15:04 +0000235 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000237 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000239 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
241 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000242
243 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000250
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
252 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
255 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000256
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000260 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000261 // We have an algorithm for SSE2->double, and we turn this into a
262 // 64-bit FILD followed by conditional FADD for other targets.
263 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000264 // We have an algorithm for SSE2, and we turn this into a 64-bit
265 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000266 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000268
269 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
270 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
272 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000274 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // SSE has no i16 to fp conversion, only i32
276 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000284 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
286 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000288
Dale Johannesen73328d12007-09-19 23:55:34 +0000289 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
290 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
292 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000293
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
295 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000298
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000299 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000301 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000303 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 }
307
308 // Handle FP_TO_UINT by promoting the destination to a larger signed
309 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000313
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000317 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000318 // Since AVX is a superset of SSE3, only check for SSE here.
319 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 // Expand FP_TO_UINT into a select.
321 // FIXME: We would like to use a Custom expander here eventually to do
322 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000325 // With SSE3 we can use fisttpll to convert to a signed i64; without
326 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000329
Chris Lattner399610a2006-12-05 18:22:22 +0000330 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000331 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
333 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000334 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000336 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000338 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000339 }
Chris Lattner21f66852005-12-23 05:15:23 +0000340
Dan Gohmanb00ee212008-02-18 19:34:53 +0000341 // Scalar integer divide and remainder are lowered to use operations that
342 // produce two results, to match the available instructions. This exposes
343 // the two-result form to trivial CSE, which is able to combine x/y and x%y
344 // into a single instruction.
345 //
346 // Scalar integer multiply-high is also lowered to use two-result
347 // operations, to match the available instructions. However, plain multiply
348 // (low) operations are left as Legal, as there are single-result
349 // instructions for this in x86. Using the two-result multiply instructions
350 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 for (unsigned i = 0, e = 4; i != e; ++i) {
352 MVT VT = IntVTs[i];
353 setOperationAction(ISD::MULHS, VT, Expand);
354 setOperationAction(ISD::MULHU, VT, Expand);
355 setOperationAction(ISD::SDIV, VT, Expand);
356 setOperationAction(ISD::UDIV, VT, Expand);
357 setOperationAction(ISD::SREM, VT, Expand);
358 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000359
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000360 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000361 setOperationAction(ISD::ADDC, VT, Custom);
362 setOperationAction(ISD::ADDE, VT, Custom);
363 setOperationAction(ISD::SUBC, VT, Custom);
364 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000365 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000366
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
368 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
369 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
370 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000371 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
376 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f32 , Expand);
378 setOperationAction(ISD::FREM , MVT::f64 , Expand);
379 setOperationAction(ISD::FREM , MVT::f80 , Expand);
380 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Chandler Carruth63974b22011-12-13 01:56:10 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000383 if (Subtarget->hasBMI()) {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
385 } else {
386 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000395 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Expand);
396 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
397 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
398 if (Subtarget->is64Bit())
399 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000400 } else {
401 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
402 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
403 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
407 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000408 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
410 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000411 }
412
Benjamin Kramer1292c222010-12-04 20:32:23 +0000413 if (Subtarget->hasPOPCNT()) {
414 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
415 } else {
416 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
417 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
418 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
419 if (Subtarget->is64Bit())
420 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
421 }
422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
424 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000425
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000427 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000428 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000429 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000430 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
432 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
433 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
434 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
435 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000436 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
438 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
439 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
440 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000441 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000443 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000446
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000447 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
449 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
450 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
451 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000452 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
454 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000455 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000456 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
458 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
459 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
460 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000461 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000462 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000463 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
465 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
466 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000467 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000472
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000473 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000475
Eric Christopher9a9d2752010-07-22 02:48:34 +0000476 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000477 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000478
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000479 // On X86 and X86-64, atomic operations are lowered to locked instructions.
480 // Locked instructions, in turn, have implicit fence semantics (all memory
481 // operations are flushed before issuing the locked instruction, and they
482 // are not buffered), so we can fold away the common pattern of
483 // fence-atomic-fence.
484 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000485
Mon P Wang63307c32008-05-05 19:05:59 +0000486 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000487 for (unsigned i = 0, e = 4; i != e; ++i) {
488 MVT VT = IntVTs[i];
489 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
490 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000491 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000493
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000494 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000495 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
497 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000503 }
504
Eli Friedman43f51ae2011-08-26 21:21:21 +0000505 if (Subtarget->hasCmpxchg16b()) {
506 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
507 }
508
Evan Cheng3c992d22006-03-07 02:02:57 +0000509 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000510 if (!Subtarget->isTargetDarwin() &&
511 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000512 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000514 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000515
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
517 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
518 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
519 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000520 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000521 setExceptionPointerRegister(X86::RAX);
522 setExceptionSelectorRegister(X86::RDX);
523 } else {
524 setExceptionPointerRegister(X86::EAX);
525 setExceptionSelectorRegister(X86::EDX);
526 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
528 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000529
Duncan Sands4a544a72011-09-06 13:37:06 +0000530 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
531 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000532
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000534
Nate Begemanacc398c2006-01-25 18:21:52 +0000535 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::VASTART , MVT::Other, Custom);
537 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000538 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::VAARG , MVT::Other, Custom);
540 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000541 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VAARG , MVT::Other, Expand);
543 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000544 }
Evan Chengae642192007-03-02 23:16:35 +0000545
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
547 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000548
549 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
550 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
551 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000552 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000553 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
554 MVT::i64 : MVT::i32, Custom);
555 else
556 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
557 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000558
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000559 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000561 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
563 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000564
Evan Cheng223547a2006-01-31 22:28:30 +0000565 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 setOperationAction(ISD::FABS , MVT::f64, Custom);
567 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000568
569 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FNEG , MVT::f64, Custom);
571 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
Evan Cheng68c47cb2007-01-05 07:55:56 +0000573 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
575 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000576
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000577 // Lower this to FGETSIGNx86 plus an AND.
578 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
579 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
580
Evan Chengd25e9e82006-02-02 00:28:23 +0000581 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FSIN , MVT::f64, Expand);
583 setOperationAction(ISD::FCOS , MVT::f64, Expand);
584 setOperationAction(ISD::FSIN , MVT::f32, Expand);
585 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000586
Chris Lattnera54aa942006-01-29 06:26:08 +0000587 // Expand FP immediates into loads from the stack, except for the special
588 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 addLegalFPImmediate(APFloat(+0.0)); // xorpd
590 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000591 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592 // Use SSE for f32, x87 for f64.
593 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
595 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599
600 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
607 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FSIN , MVT::f32, Expand);
611 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
Nate Begemane1795842008-02-14 08:57:00 +0000613 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614 addLegalFPImmediate(APFloat(+0.0f)); // xorps
615 addLegalFPImmediate(APFloat(+0.0)); // FLD0
616 addLegalFPImmediate(APFloat(+1.0)); // FLD1
617 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
618 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
619
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000620 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
622 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
628 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
631 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
632 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
633 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000634
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000635 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
637 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000638 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000639 addLegalFPImmediate(APFloat(+0.0)); // FLD0
640 addLegalFPImmediate(APFloat(+1.0)); // FLD1
641 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
642 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000643 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000648
Cameron Zwarich33390842011-07-08 21:39:21 +0000649 // We don't support FMA.
650 setOperationAction(ISD::FMA, MVT::f64, Expand);
651 setOperationAction(ISD::FMA, MVT::f32, Expand);
652
Dale Johannesen59a58732007-08-05 18:49:15 +0000653 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000654 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
656 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
657 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000658 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000659 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000660 addLegalFPImmediate(TmpFlt); // FLD0
661 TmpFlt.changeSign();
662 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000663
664 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665 APFloat TmpFlt2(+1.0);
666 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
667 &ignored);
668 addLegalFPImmediate(TmpFlt2); // FLD1
669 TmpFlt2.changeSign();
670 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
671 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000672
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000673 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
675 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000676 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000677
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000678 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
679 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
680 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
681 setOperationAction(ISD::FRINT, MVT::f80, Expand);
682 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000683 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000684 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000685
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000686 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
688 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
689 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FLOG, MVT::f80, Expand);
692 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
693 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
694 setOperationAction(ISD::FEXP, MVT::f80, Expand);
695 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000696
Mon P Wangf007a8b2008-11-06 05:31:54 +0000697 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000698 // (for widening) or expand (for scalarization). Then we will selectively
699 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
701 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
702 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000718 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
719 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000734 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000736 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000743 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000753 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000754 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000758 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000759 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
760 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
761 setTruncStoreAction((MVT::SimpleValueType)VT,
762 (MVT::SimpleValueType)InnerVT, Expand);
763 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
764 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
765 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000766 }
767
Evan Chengc7ce29b2009-02-13 22:36:38 +0000768 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
769 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000770 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000771 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000772 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000773 }
774
Dale Johannesen0488fb62010-09-30 23:57:10 +0000775 // MMX-sized vectors (other than x86mmx) are expected to be expanded
776 // into smaller operations.
777 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
778 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
779 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
780 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
781 setOperationAction(ISD::AND, MVT::v8i8, Expand);
782 setOperationAction(ISD::AND, MVT::v4i16, Expand);
783 setOperationAction(ISD::AND, MVT::v2i32, Expand);
784 setOperationAction(ISD::AND, MVT::v1i64, Expand);
785 setOperationAction(ISD::OR, MVT::v8i8, Expand);
786 setOperationAction(ISD::OR, MVT::v4i16, Expand);
787 setOperationAction(ISD::OR, MVT::v2i32, Expand);
788 setOperationAction(ISD::OR, MVT::v1i64, Expand);
789 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
790 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
791 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
792 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
793 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
798 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
799 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
800 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
801 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000802 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
803 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
804 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
805 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000806
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000807 if (!TM.Options.UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
811 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
812 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
813 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
814 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
815 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
816 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
817 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
818 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
819 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
820 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000821 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000822 }
823
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000824 if (!TM.Options.UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000826
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000827 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
828 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
830 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
831 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
832 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
835 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
836 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
837 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
838 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
839 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
840 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
841 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
842 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
843 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
844 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
845 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
846 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
847 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
848 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
849 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000850
Nadav Rotem354efd82011-09-18 14:57:03 +0000851 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000852 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
853 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
854 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000855
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
857 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
858 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
859 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000861
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000862 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
863 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
864 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
865 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
867
Evan Cheng2c3ae372006-04-12 21:21:57 +0000868 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
870 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000871 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000872 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000873 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000874 // Do not attempt to custom lower non-128-bit vectors
875 if (!VT.is128BitVector())
876 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::BUILD_VECTOR,
878 VT.getSimpleVT().SimpleTy, Custom);
879 setOperationAction(ISD::VECTOR_SHUFFLE,
880 VT.getSimpleVT().SimpleTy, Custom);
881 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
882 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000883 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000884
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
886 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
889 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000891
Nate Begemancdd1eec2008-02-12 22:51:28 +0000892 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000895 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000896
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000897 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
899 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000900 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000901
902 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000903 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000904 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000905
Owen Andersond6662ad2009-08-10 20:46:15 +0000906 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000908 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000916 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000917
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000919
Evan Cheng2c3ae372006-04-12 21:21:57 +0000920 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
922 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
923 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
924 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
927 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000928 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000929
Craig Topperc0d82852011-11-22 00:44:41 +0000930 if (Subtarget->hasSSE41orAVX()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000931 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
932 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
933 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
934 setOperationAction(ISD::FRINT, MVT::f32, Legal);
935 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
936 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
937 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
938 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
939 setOperationAction(ISD::FRINT, MVT::f64, Legal);
940 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
941
Nate Begeman14d12ca2008-02-11 04:19:36 +0000942 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000944
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000945 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
946 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
947 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
948 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
949 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000950
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 // i8 and i16 vectors are custom , because the source register and source
952 // source memory operand types are not the same width. f32 vectors are
953 // custom since the immediate controlling the insert encodes additional
954 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
956 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
957 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
958 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
961 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
962 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
963 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000964
Pete Coopera77214a2011-11-14 19:38:42 +0000965 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000966 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000970 }
971 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000972
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000973 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000974 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000975 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000976
Nadav Rotem43012222011-05-11 08:12:09 +0000977 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000978 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000979
Nadav Rotem43012222011-05-11 08:12:09 +0000980 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000981 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982
983 if (Subtarget->hasAVX2()) {
984 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
985 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
986
987 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
988 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
989
990 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
991 } else {
992 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
993 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
996 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
999 }
Nadav Rotem43012222011-05-11 08:12:09 +00001000 }
1001
Craig Topperc0d82852011-11-22 00:44:41 +00001002 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +00001003 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001004
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001005 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001006 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1007 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1008 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1009 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1010 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1011 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001012
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1015 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1018 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1019 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1020 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1021 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1025 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1026 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1027 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1028 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001030
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001031 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1032 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001033 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001034
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001035 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1036 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1037 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1038 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1041
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001042 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1043 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1044
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001045 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1046 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1047
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001048 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001049 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050
Duncan Sands28b77e92011-09-06 19:07:46 +00001051 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1052 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1054 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001055
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001056 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1057 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1058 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1059
Craig Topperaaa643c2011-11-09 07:28:55 +00001060 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1061 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1062 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1063 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001064
Craig Topperaaa643c2011-11-09 07:28:55 +00001065 if (Subtarget->hasAVX2()) {
1066 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1067 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1068 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1069 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001070
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1072 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1073 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1074 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001075
Craig Topperaaa643c2011-11-09 07:28:55 +00001076 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1077 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1078 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001079 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001080
1081 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001082
1083 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1084 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1085
1086 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1087 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1088
1089 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001090 } else {
1091 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1092 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1093 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1094 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1095
1096 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1097 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1098 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1099 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1100
1101 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1102 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1103 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1104 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001105
1106 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1107 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1108
1109 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1111
1112 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001113 }
Craig Topper13894fa2011-08-24 06:14:18 +00001114
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001115 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001116 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001117 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1118 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1119 EVT VT = SVT;
1120
1121 // Extract subvector is special because the value type
1122 // (result) is 128-bit but the source is 256-bit wide.
1123 if (VT.is128BitVector())
1124 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1125
1126 // Do not attempt to custom lower other non-256-bit vectors
1127 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001128 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001129
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001130 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1131 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1132 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1133 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001134 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001135 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001136 }
1137
David Greene54d8eba2011-01-27 22:38:56 +00001138 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1140 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1141 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001142
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 // Do not attempt to promote non-256-bit vectors
1144 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001145 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001146
1147 setOperationAction(ISD::AND, SVT, Promote);
1148 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1149 setOperationAction(ISD::OR, SVT, Promote);
1150 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1151 setOperationAction(ISD::XOR, SVT, Promote);
1152 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1153 setOperationAction(ISD::LOAD, SVT, Promote);
1154 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1155 setOperationAction(ISD::SELECT, SVT, Promote);
1156 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001157 }
David Greene9b9838d2009-06-29 16:47:10 +00001158 }
1159
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001160 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1161 // of this type with custom code.
1162 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1163 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001164 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1165 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001166 }
1167
Evan Cheng6be2c582006-04-05 23:38:46 +00001168 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001170
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001171
Eli Friedman962f5492010-06-02 19:35:46 +00001172 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1173 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001174 //
Eli Friedman962f5492010-06-02 19:35:46 +00001175 // FIXME: We really should do custom legalization for addition and
1176 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1177 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001178 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1179 // Add/Sub/Mul with overflow operations are custom lowered.
1180 MVT VT = IntVTs[i];
1181 setOperationAction(ISD::SADDO, VT, Custom);
1182 setOperationAction(ISD::UADDO, VT, Custom);
1183 setOperationAction(ISD::SSUBO, VT, Custom);
1184 setOperationAction(ISD::USUBO, VT, Custom);
1185 setOperationAction(ISD::SMULO, VT, Custom);
1186 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001187 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001188
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001189 // There are no 8-bit 3-address imul/mul instructions
1190 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1191 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001192
Evan Chengd54f2d52009-03-31 19:38:51 +00001193 if (!Subtarget->is64Bit()) {
1194 // These libcalls are not available in 32-bit.
1195 setLibcallName(RTLIB::SHL_I128, 0);
1196 setLibcallName(RTLIB::SRL_I128, 0);
1197 setLibcallName(RTLIB::SRA_I128, 0);
1198 }
1199
Evan Cheng206ee9d2006-07-07 08:33:52 +00001200 // We have target-specific dag combine patterns for the following nodes:
1201 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001202 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001203 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001204 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001205 setTargetDAGCombine(ISD::SHL);
1206 setTargetDAGCombine(ISD::SRA);
1207 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001208 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001209 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001210 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001211 setTargetDAGCombine(ISD::FADD);
1212 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001213 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001214 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001215 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001216 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001217 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001218 if (Subtarget->is64Bit())
1219 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001220 if (Subtarget->hasBMI())
1221 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001223 computeRegisterProperties();
1224
Evan Cheng05219282011-01-06 06:52:41 +00001225 // On Darwin, -Os means optimize for size without hurting performance,
1226 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001227 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001228 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001229 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001230 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1231 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1232 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001233 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001234 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001235
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001236 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237}
1238
Scott Michel5b8f82e2008-03-10 15:42:14 +00001239
Duncan Sands28b77e92011-09-06 19:07:46 +00001240EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1241 if (!VT.isVector()) return MVT::i8;
1242 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001243}
1244
1245
Evan Cheng29286502008-01-23 23:17:41 +00001246/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1247/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001248static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001249 if (MaxAlign == 16)
1250 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001251 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001252 if (VTy->getBitWidth() == 128)
1253 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001254 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001255 unsigned EltAlign = 0;
1256 getMaxByValAlign(ATy->getElementType(), EltAlign);
1257 if (EltAlign > MaxAlign)
1258 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1261 unsigned EltAlign = 0;
1262 getMaxByValAlign(STy->getElementType(i), EltAlign);
1263 if (EltAlign > MaxAlign)
1264 MaxAlign = EltAlign;
1265 if (MaxAlign == 16)
1266 break;
1267 }
1268 }
1269 return;
1270}
1271
1272/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1273/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001274/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1275/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001276unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001277 if (Subtarget->is64Bit()) {
1278 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001279 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001280 if (TyAlign > 8)
1281 return TyAlign;
1282 return 8;
1283 }
1284
Evan Cheng29286502008-01-23 23:17:41 +00001285 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001286 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001287 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001288 return Align;
1289}
Chris Lattner2b02a442007-02-25 08:29:00 +00001290
Evan Chengf0df0312008-05-15 08:39:06 +00001291/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001292/// and store operations as a result of memset, memcpy, and memmove
1293/// lowering. If DstAlign is zero that means it's safe to destination
1294/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1295/// means there isn't a need to check it against alignment requirement,
1296/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001297/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001298/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1299/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1300/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001301/// It returns EVT::Other if the type should be determined using generic
1302/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001303EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001304X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1305 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001306 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001307 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001308 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001309 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1310 // linux. This is because the stack realignment code can't handle certain
1311 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001313 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001314 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001315 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001316 (Subtarget->isUnalignedMemAccessFast() ||
1317 ((DstAlign == 0 || DstAlign >= 16) &&
1318 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001319 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001320 if (Subtarget->hasAVX() &&
1321 Subtarget->getStackAlignment() >= 32)
1322 return MVT::v8f32;
1323 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001324 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001325 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001326 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001327 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001328 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001330 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001331 // Do not use f64 to lower memcpy if source is string constant. It's
1332 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001334 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001335 }
Evan Chengf0df0312008-05-15 08:39:06 +00001336 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 return MVT::i64;
1338 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001339}
1340
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001341/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1342/// current function. The returned value is a member of the
1343/// MachineJumpTableInfo::JTEntryKind enum.
1344unsigned X86TargetLowering::getJumpTableEncoding() const {
1345 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1346 // symbol.
1347 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1348 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001349 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001350
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001351 // Otherwise, use the normal jump table encoding heuristics.
1352 return TargetLowering::getJumpTableEncoding();
1353}
1354
Chris Lattnerc64daab2010-01-26 05:02:42 +00001355const MCExpr *
1356X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1357 const MachineBasicBlock *MBB,
1358 unsigned uid,MCContext &Ctx) const{
1359 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1360 Subtarget->isPICStyleGOT());
1361 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1362 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001363 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1364 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001365}
1366
Evan Chengcc415862007-11-09 01:32:10 +00001367/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1368/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001369SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001370 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001371 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001372 // This doesn't have DebugLoc associated with it, but is not really the
1373 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001374 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001375 return Table;
1376}
1377
Chris Lattner589c6f62010-01-26 06:28:43 +00001378/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1379/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1380/// MCExpr.
1381const MCExpr *X86TargetLowering::
1382getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1383 MCContext &Ctx) const {
1384 // X86-64 uses RIP relative addressing based on the jump table label.
1385 if (Subtarget->isPICStyleRIPRel())
1386 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1387
1388 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001389 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001390}
1391
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001392// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001393std::pair<const TargetRegisterClass*, uint8_t>
1394X86TargetLowering::findRepresentativeClass(EVT VT) const{
1395 const TargetRegisterClass *RRC = 0;
1396 uint8_t Cost = 1;
1397 switch (VT.getSimpleVT().SimpleTy) {
1398 default:
1399 return TargetLowering::findRepresentativeClass(VT);
1400 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1401 RRC = (Subtarget->is64Bit()
1402 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1403 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001404 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001405 RRC = X86::VR64RegisterClass;
1406 break;
1407 case MVT::f32: case MVT::f64:
1408 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1409 case MVT::v4f32: case MVT::v2f64:
1410 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1411 case MVT::v4f64:
1412 RRC = X86::VR128RegisterClass;
1413 break;
1414 }
1415 return std::make_pair(RRC, Cost);
1416}
1417
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001418bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1419 unsigned &Offset) const {
1420 if (!Subtarget->isTargetLinux())
1421 return false;
1422
1423 if (Subtarget->is64Bit()) {
1424 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1425 Offset = 0x28;
1426 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1427 AddressSpace = 256;
1428 else
1429 AddressSpace = 257;
1430 } else {
1431 // %gs:0x14 on i386
1432 Offset = 0x14;
1433 AddressSpace = 256;
1434 }
1435 return true;
1436}
1437
1438
Chris Lattner2b02a442007-02-25 08:29:00 +00001439//===----------------------------------------------------------------------===//
1440// Return Value Calling Convention Implementation
1441//===----------------------------------------------------------------------===//
1442
Chris Lattner59ed56b2007-02-28 04:55:35 +00001443#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001444
Michael J. Spencerec38de22010-10-10 22:04:20 +00001445bool
Eric Christopher471e4222011-06-08 23:55:35 +00001446X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1447 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001448 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001449 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001450 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001451 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001452 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001453 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001454}
1455
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456SDValue
1457X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001458 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001460 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001461 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 MachineFunction &MF = DAG.getMachineFunction();
1463 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner9774c912007-02-27 05:28:59 +00001465 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001466 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 RVLocs, *DAG.getContext());
1468 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001469
Evan Chengdcea1632010-02-04 02:40:39 +00001470 // Add the regs to the liveout set for the function.
1471 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1472 for (unsigned i = 0; i != RVLocs.size(); ++i)
1473 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1474 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001477
Dan Gohman475871a2008-07-27 21:46:04 +00001478 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001479 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1480 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001481 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1482 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001483
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001484 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001485 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1486 CCValAssign &VA = RVLocs[i];
1487 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001488 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001489 EVT ValVT = ValToCopy.getValueType();
1490
Dale Johannesenc4510512010-09-24 19:05:48 +00001491 // If this is x86-64, and we disabled SSE, we can't return FP values,
1492 // or SSE or MMX vectors.
1493 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1494 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001495 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001496 report_fatal_error("SSE register return with SSE disabled");
1497 }
1498 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1499 // llvm-gcc has never done it right and no one has noticed, so this
1500 // should be OK for now.
1501 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001502 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001503 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattner447ff682008-03-11 03:23:40 +00001505 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1506 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001507 if (VA.getLocReg() == X86::ST0 ||
1508 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001509 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1510 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001511 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001513 RetOps.push_back(ValToCopy);
1514 // Don't emit a copytoreg.
1515 continue;
1516 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001517
Evan Cheng242b38b2009-02-23 09:03:22 +00001518 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1519 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001520 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001521 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001522 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001523 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001524 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1525 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001526 // If we don't have SSE2 available, convert to v4f32 so the generated
1527 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001528 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001529 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001530 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001532 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001533
Dale Johannesendd64c412009-02-04 00:33:20 +00001534 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001535 Flag = Chain.getValue(1);
1536 }
Dan Gohman61a92132008-04-21 23:59:07 +00001537
1538 // The x86-64 ABI for returning structs by value requires that we copy
1539 // the sret argument into %rax for the return. We saved the argument into
1540 // a virtual register in the entry block, so now we copy the value out
1541 // and into %rax.
1542 if (Subtarget->is64Bit() &&
1543 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1544 MachineFunction &MF = DAG.getMachineFunction();
1545 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1546 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001547 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001548 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001549 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001550
Dale Johannesendd64c412009-02-04 00:33:20 +00001551 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001552 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001553
1554 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001555 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001556 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001557
Chris Lattner447ff682008-03-11 03:23:40 +00001558 RetOps[0] = Chain; // Update chain.
1559
1560 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001561 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001562 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001563
1564 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001566}
1567
Evan Cheng3d2125c2010-11-30 23:55:39 +00001568bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1569 if (N->getNumValues() != 1)
1570 return false;
1571 if (!N->hasNUsesOfValue(1, 0))
1572 return false;
1573
1574 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001575 if (Copy->getOpcode() != ISD::CopyToReg &&
1576 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001577 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001578
1579 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001580 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001581 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001582 if (UI->getOpcode() != X86ISD::RET_FLAG)
1583 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001584 HasRet = true;
1585 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001586
Evan Cheng1bf891a2010-12-01 22:59:46 +00001587 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588}
1589
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001590EVT
1591X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001592 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001593 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001594 // TODO: Is this also valid on 32-bit?
1595 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001596 ReturnMVT = MVT::i8;
1597 else
1598 ReturnMVT = MVT::i32;
1599
1600 EVT MinVT = getRegisterType(Context, ReturnMVT);
1601 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001602}
1603
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604/// LowerCallResult - Lower the result values of a call into the
1605/// appropriate copies out of appropriate physical registers.
1606///
1607SDValue
1608X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001609 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610 const SmallVectorImpl<ISD::InputArg> &Ins,
1611 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001612 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001613
Chris Lattnere32bbf62007-02-28 07:09:55 +00001614 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001615 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001616 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001617 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1618 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001620
Chris Lattner3085e152007-02-25 08:59:22 +00001621 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001622 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001623 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001624 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001625
Torok Edwin3f142c32009-02-01 18:15:56 +00001626 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001628 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001629 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001630 }
1631
Evan Cheng79fb3b42009-02-20 20:43:02 +00001632 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001633
1634 // If this is a call to a function that returns an fp value on the floating
1635 // point stack, we must guarantee the the value is popped from the stack, so
1636 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001637 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001638 // instead.
1639 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1640 // If we prefer to use the value in xmm registers, copy it out as f80 and
1641 // use a truncate to move it from fp stack reg to xmm reg.
1642 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001643 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001644 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1645 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001646 Val = Chain.getValue(0);
1647
1648 // Round the f80 to the right size, which also moves it to the appropriate
1649 // xmm register.
1650 if (CopyVT != VA.getValVT())
1651 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1652 // This truncation won't change the value.
1653 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001654 } else {
1655 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1656 CopyVT, InFlag).getValue(1);
1657 Val = Chain.getValue(0);
1658 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001659 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001661 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001662
Dan Gohman98ca4f22009-08-05 01:29:28 +00001663 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001664}
1665
1666
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001667//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001668// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001669//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001670// StdCall calling convention seems to be standard for many Windows' API
1671// routines and around. It differs from C calling convention just a little:
1672// callee should clean up the stack, not caller. Symbols should be also
1673// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001674// For info on fast calling convention see Fast Calling Convention (tail call)
1675// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001676
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001678/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001679static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1680 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001681 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001682
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001684}
1685
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001686/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001687/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688static bool
1689ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1690 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001692
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001694}
1695
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001696/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1697/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001698/// the specific parameter attribute. The copy will be passed as a byval
1699/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001700static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001701CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001702 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1703 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001704 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001705
Dale Johannesendd64c412009-02-04 00:33:20 +00001706 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001707 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001708 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001709}
1710
Chris Lattner29689432010-03-11 00:22:57 +00001711/// IsTailCallConvention - Return true if the calling convention is one that
1712/// supports tail call optimization.
1713static bool IsTailCallConvention(CallingConv::ID CC) {
1714 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1715}
1716
Evan Cheng485fafc2011-03-21 01:19:09 +00001717bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1718 if (!CI->isTailCall())
1719 return false;
1720
1721 CallSite CS(CI);
1722 CallingConv::ID CalleeCC = CS.getCallingConv();
1723 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1724 return false;
1725
1726 return true;
1727}
1728
Evan Cheng0c439eb2010-01-27 00:07:07 +00001729/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1730/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001731static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1732 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001733 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001734}
1735
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736SDValue
1737X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001738 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 const SmallVectorImpl<ISD::InputArg> &Ins,
1740 DebugLoc dl, SelectionDAG &DAG,
1741 const CCValAssign &VA,
1742 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001743 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001744 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001745 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001746 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1747 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001748 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001749 EVT ValVT;
1750
1751 // If value is passed by pointer we have address passed instead of the value
1752 // itself.
1753 if (VA.getLocInfo() == CCValAssign::Indirect)
1754 ValVT = VA.getLocVT();
1755 else
1756 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001757
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001758 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001759 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001760 // In case of tail call optimization mark all arguments mutable. Since they
1761 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001762 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001763 unsigned Bytes = Flags.getByValSize();
1764 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1765 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001766 return DAG.getFrameIndex(FI, getPointerTy());
1767 } else {
1768 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001769 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001770 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1771 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001772 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001773 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001774 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001775}
1776
Dan Gohman475871a2008-07-27 21:46:04 +00001777SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001778X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001779 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 bool isVarArg,
1781 const SmallVectorImpl<ISD::InputArg> &Ins,
1782 DebugLoc dl,
1783 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001784 SmallVectorImpl<SDValue> &InVals)
1785 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001786 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001787 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001788
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 const Function* Fn = MF.getFunction();
1790 if (Fn->hasExternalLinkage() &&
1791 Subtarget->isTargetCygMing() &&
1792 Fn->getName() == "main")
1793 FuncInfo->setForceFramePointer(true);
1794
Evan Cheng1bc78042006-04-26 01:20:17 +00001795 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001796 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001797 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001798
Chris Lattner29689432010-03-11 00:22:57 +00001799 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1800 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001801
Chris Lattner638402b2007-02-28 07:00:42 +00001802 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001803 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001804 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001806
1807 // Allocate shadow area for Win64
1808 if (IsWin64) {
1809 CCInfo.AllocateStack(32, 8);
1810 }
1811
Duncan Sands45907662010-10-31 13:21:44 +00001812 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001813
Chris Lattnerf39f7712007-02-28 05:46:49 +00001814 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001815 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001816 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1817 CCValAssign &VA = ArgLocs[i];
1818 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1819 // places.
1820 assert(VA.getValNo() != LastVal &&
1821 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001822 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001823 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Chris Lattnerf39f7712007-02-28 05:46:49 +00001825 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001826 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001827 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001829 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001833 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001835 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001836 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1837 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001838 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001839 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001840 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001841 RC = X86::VR64RegisterClass;
1842 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001843 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001844
Devang Patel68e6bee2011-02-21 23:21:26 +00001845 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001847
Chris Lattnerf39f7712007-02-28 05:46:49 +00001848 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1849 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1850 // right size.
1851 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001852 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001853 DAG.getValueType(VA.getValVT()));
1854 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001855 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001856 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001857 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001858 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001860 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 // Handle MMX values passed in XMM regs.
1862 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001863 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1864 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 } else
1866 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001867 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001868 } else {
1869 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001871 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872
1873 // If value is passed via pointer - do a load.
1874 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001875 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001876 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001877
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001880
Dan Gohman61a92132008-04-21 23:59:07 +00001881 // The x86-64 ABI for returning structs by value requires that we copy
1882 // the sret argument into %rax for the return. Save the argument into
1883 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001884 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001885 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1886 unsigned Reg = FuncInfo->getSRetReturnReg();
1887 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001889 FuncInfo->setSRetReturnReg(Reg);
1890 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001893 }
1894
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001896 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001897 if (FuncIsMadeTailCallSafe(CallConv,
1898 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001899 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001900
Evan Cheng1bc78042006-04-26 01:20:17 +00001901 // If the function takes variable number of arguments, make a frame index for
1902 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001903 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001904 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1905 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001906 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001907 }
1908 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1910
1911 // FIXME: We should really autogenerate these arrays
1912 static const unsigned GPR64ArgRegsWin64[] = {
1913 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001914 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001915 static const unsigned GPR64ArgRegs64Bit[] = {
1916 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1917 };
1918 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001919 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1920 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1921 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001922 const unsigned *GPR64ArgRegs;
1923 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001924
1925 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001926 // The XMM registers which might contain var arg parameters are shadowed
1927 // in their paired GPR. So we only need to save the GPR to their home
1928 // slots.
1929 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001930 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001931 } else {
1932 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1933 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001934
Chad Rosier30450e82011-12-22 22:35:21 +00001935 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1936 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937 }
1938 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1939 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940
Devang Patel578efa92009-06-05 21:57:13 +00001941 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001942 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001943 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001944 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1945 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001946 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001947 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
1948 !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001949 // Kernel mode asks for SSE to be disabled, so don't push them
1950 // on the stack.
1951 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001952
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001953 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001954 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001955 // Get to the caller-allocated home save location. Add 8 to account
1956 // for the return address.
1957 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001958 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001959 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001960 // Fixup to set vararg frame on shadow area (4 x i64).
1961 if (NumIntRegs < 4)
1962 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001963 } else {
1964 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001965 // registers, then we must store them to their spots on the stack so
1966 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001967 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1968 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1969 FuncInfo->setRegSaveFrameIndex(
1970 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001971 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001972 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001973
Gordon Henriksen86737662008-01-05 16:56:59 +00001974 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001975 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001976 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1977 getPointerTy());
1978 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001979 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001980 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1981 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001982 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001983 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001986 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001987 MachinePointerInfo::getFixedStack(
1988 FuncInfo->getRegSaveFrameIndex(), Offset),
1989 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001991 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001993
Dan Gohmanface41a2009-08-16 21:24:25 +00001994 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1995 // Now store the XMM (fp + vector) parameter registers.
1996 SmallVector<SDValue, 11> SaveXMMOps;
1997 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001998
Devang Patel68e6bee2011-02-21 23:21:26 +00001999 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002000 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2001 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002002
Dan Gohman1e93df62010-04-17 14:41:14 +00002003 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2004 FuncInfo->getRegSaveFrameIndex()));
2005 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2006 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002007
Dan Gohmanface41a2009-08-16 21:24:25 +00002008 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002009 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002010 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002011 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2012 SaveXMMOps.push_back(Val);
2013 }
2014 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2015 MVT::Other,
2016 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002018
2019 if (!MemOps.empty())
2020 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2021 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002023 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002024
Gordon Henriksen86737662008-01-05 16:56:59 +00002025 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002026 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2027 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002028 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002029 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002030 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002031 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002032 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002033 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002034 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002035
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002037 // RegSaveFrameIndex is X86-64 only.
2038 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002039 if (CallConv == CallingConv::X86_FastCall ||
2040 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 // fastcc functions can't have varargs.
2042 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 }
Evan Cheng25caf632006-05-23 21:06:34 +00002044
Rafael Espindola76927d752011-08-30 19:39:58 +00002045 FuncInfo->setArgumentStackSize(StackSize);
2046
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002048}
2049
Dan Gohman475871a2008-07-27 21:46:04 +00002050SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002051X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2052 SDValue StackPtr, SDValue Arg,
2053 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002054 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002055 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002056 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002057 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002058 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002059 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002060 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002061
2062 return DAG.getStore(Chain, dl, Arg, PtrOff,
2063 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002064 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002065}
2066
Bill Wendling64e87322009-01-16 19:25:27 +00002067/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002068/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002069SDValue
2070X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002071 SDValue &OutRetAddr, SDValue Chain,
2072 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002073 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002074 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002075 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002076 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002077
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002078 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002079 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002080 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002081 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002082}
2083
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002084/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002086static SDValue
2087EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002088 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002089 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002090 // Store the return address to the appropriate stack slot.
2091 if (!FPDiff) return Chain;
2092 // Calculate the new stack slot for the return address.
2093 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002094 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002095 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002098 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002099 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002100 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 return Chain;
2102}
2103
Dan Gohman98ca4f22009-08-05 01:29:28 +00002104SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002105X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002106 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002108 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002109 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110 const SmallVectorImpl<ISD::InputArg> &Ins,
2111 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002112 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 MachineFunction &MF = DAG.getMachineFunction();
2114 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002115 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002116 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002117 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118
Evan Cheng5f941932010-02-05 02:21:12 +00002119 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002120 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002121 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2122 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002123 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002124
2125 // Sibcalls are automatically detected tailcalls which do not require
2126 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002127 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002128 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002129
2130 if (isTailCall)
2131 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002132 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002133
Chris Lattner29689432010-03-11 00:22:57 +00002134 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2135 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002136
Chris Lattner638402b2007-02-28 07:00:42 +00002137 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002138 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002139 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002141
2142 // Allocate shadow area for Win64
2143 if (IsWin64) {
2144 CCInfo.AllocateStack(32, 8);
2145 }
2146
Duncan Sands45907662010-10-31 13:21:44 +00002147 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002148
Chris Lattner423c5f42007-02-28 05:31:48 +00002149 // Get a count of how many bytes are to be pushed on the stack.
2150 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002151 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002152 // This is a sibcall. The memory operands are available in caller's
2153 // own caller's stack.
2154 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002155 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2156 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002157 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002158
Gordon Henriksen86737662008-01-05 16:56:59 +00002159 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002160 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002161 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002162 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2164 FPDiff = NumBytesCallerPushed - NumBytes;
2165
2166 // Set the delta of movement of the returnaddr stackslot.
2167 // But only set if delta is greater than previous delta.
2168 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2169 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2170 }
2171
Evan Chengf22f9b32010-02-06 03:28:46 +00002172 if (!IsSibcall)
2173 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002174
Dan Gohman475871a2008-07-27 21:46:04 +00002175 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002176 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002177 if (isTailCall && FPDiff)
2178 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2179 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002180
Dan Gohman475871a2008-07-27 21:46:04 +00002181 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2182 SmallVector<SDValue, 8> MemOpChains;
2183 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002184
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002185 // Walk the register/memloc assignments, inserting copies/loads. In the case
2186 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002187 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2188 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002189 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002190 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002192 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002193
Chris Lattner423c5f42007-02-28 05:31:48 +00002194 // Promote the value if needed.
2195 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002196 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002197 case CCValAssign::Full: break;
2198 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002199 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002200 break;
2201 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002202 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002203 break;
2204 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002205 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2206 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002207 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2209 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002210 } else
2211 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2212 break;
2213 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002214 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002215 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002216 case CCValAssign::Indirect: {
2217 // Store the argument.
2218 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002219 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002220 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002221 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002222 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002223 Arg = SpillSlot;
2224 break;
2225 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002227
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002229 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2230 if (isVarArg && IsWin64) {
2231 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2232 // shadow reg if callee is a varargs function.
2233 unsigned ShadowReg = 0;
2234 switch (VA.getLocReg()) {
2235 case X86::XMM0: ShadowReg = X86::RCX; break;
2236 case X86::XMM1: ShadowReg = X86::RDX; break;
2237 case X86::XMM2: ShadowReg = X86::R8; break;
2238 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002239 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002240 if (ShadowReg)
2241 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002242 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002243 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002244 assert(VA.isMemLoc());
2245 if (StackPtr.getNode() == 0)
2246 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2247 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2248 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002249 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002251
Evan Cheng32fe1032006-05-25 00:59:30 +00002252 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002254 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002255
Evan Cheng347d5f72006-04-28 21:29:37 +00002256 // Build a sequence of copy-to-reg nodes chained together with token chain
2257 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002258 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002259 // Tail call byval lowering might overwrite argument registers so in case of
2260 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002261 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002262 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002263 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002264 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002265 InFlag = Chain.getValue(1);
2266 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002267
Chris Lattner88e1fd52009-07-09 04:24:46 +00002268 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002269 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2270 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002271 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002272 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2273 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002274 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002275 InFlag);
2276 InFlag = Chain.getValue(1);
2277 } else {
2278 // If we are tail calling and generating PIC/GOT style code load the
2279 // address of the callee into ECX. The value in ecx is used as target of
2280 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2281 // for tail calls on PIC/GOT architectures. Normally we would just put the
2282 // address of GOT into ebx and then call target@PLT. But for tail calls
2283 // ebx would be restored (since ebx is callee saved) before jumping to the
2284 // target@PLT.
2285
2286 // Note: The actual moving to ECX is done further down.
2287 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2288 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2289 !G->getGlobal()->hasProtectedVisibility())
2290 Callee = LowerGlobalAddress(Callee, DAG);
2291 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002292 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002293 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002294 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002295
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002296 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002297 // From AMD64 ABI document:
2298 // For calls that may call functions that use varargs or stdargs
2299 // (prototype-less calls or calls to functions containing ellipsis (...) in
2300 // the declaration) %al is used as hidden argument to specify the number
2301 // of SSE registers used. The contents of %al do not need to match exactly
2302 // the number of registers, but must be an ubound on the number of SSE
2303 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002304
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 // Count the number of XMM registers allocated.
2306 static const unsigned XMMArgRegs[] = {
2307 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2308 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2309 };
2310 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002311 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002312 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002313
Dale Johannesendd64c412009-02-04 00:33:20 +00002314 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 InFlag = Chain.getValue(1);
2317 }
2318
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002319
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002320 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321 if (isTailCall) {
2322 // Force all the incoming stack arguments to be loaded from the stack
2323 // before any new outgoing arguments are stored to the stack, because the
2324 // outgoing stack slots may alias the incoming argument stack slots, and
2325 // the alias isn't otherwise explicit. This is slightly more conservative
2326 // than necessary, because it means that each store effectively depends
2327 // on every argument instead of just those arguments it would clobber.
2328 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2329
Dan Gohman475871a2008-07-27 21:46:04 +00002330 SmallVector<SDValue, 8> MemOpChains2;
2331 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002332 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002333 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002334 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002335 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002336 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2337 CCValAssign &VA = ArgLocs[i];
2338 if (VA.isRegLoc())
2339 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002340 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002341 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002342 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002343 // Create frame index.
2344 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002345 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002346 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002347 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002348
Duncan Sands276dcbd2008-03-21 09:14:45 +00002349 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002350 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002351 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002352 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002353 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002354 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002355 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356
Dan Gohman98ca4f22009-08-05 01:29:28 +00002357 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2358 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002359 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002360 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002361 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002362 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002363 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002364 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002365 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002366 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002367 }
2368 }
2369
2370 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002372 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002373
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002374 // Copy arguments to their registers.
2375 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002378 InFlag = Chain.getValue(1);
2379 }
Dan Gohman475871a2008-07-27 21:46:04 +00002380 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002381
Gordon Henriksen86737662008-01-05 16:56:59 +00002382 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002383 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002384 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002385 }
2386
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002387 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2388 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2389 // In the 64-bit large code model, we have to make all calls
2390 // through a register, since the call instruction's 32-bit
2391 // pc-relative offset may not be large enough to hold the whole
2392 // address.
2393 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002394 // If the callee is a GlobalAddress node (quite common, every direct call
2395 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2396 // it.
2397
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002398 // We should use extra load for direct calls to dllimported functions in
2399 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002400 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002401 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002402 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002403 bool ExtraLoad = false;
2404 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002405
Chris Lattner48a7d022009-07-09 05:02:21 +00002406 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2407 // external symbols most go through the PLT in PIC mode. If the symbol
2408 // has hidden or protected visibility, or if it is static or local, then
2409 // we don't need to use the PLT - we can directly call it.
2410 if (Subtarget->isTargetELF() &&
2411 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002412 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002413 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002414 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002415 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002416 (!Subtarget->getTargetTriple().isMacOSX() ||
2417 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002418 // PC-relative references to external symbols should go through $stub,
2419 // unless we're building with the leopard linker or later, which
2420 // automatically synthesizes these stubs.
2421 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002422 } else if (Subtarget->isPICStyleRIPRel() &&
2423 isa<Function>(GV) &&
2424 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2425 // If the function is marked as non-lazy, generate an indirect call
2426 // which loads from the GOT directly. This avoids runtime overhead
2427 // at the cost of eager binding (and one extra byte of encoding).
2428 OpFlags = X86II::MO_GOTPCREL;
2429 WrapperKind = X86ISD::WrapperRIP;
2430 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002431 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002432
Devang Patel0d881da2010-07-06 22:08:15 +00002433 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002434 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002435
2436 // Add a wrapper if needed.
2437 if (WrapperKind != ISD::DELETED_NODE)
2438 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2439 // Add extra indirection if needed.
2440 if (ExtraLoad)
2441 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2442 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002443 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002444 }
Bill Wendling056292f2008-09-16 21:48:12 +00002445 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002446 unsigned char OpFlags = 0;
2447
Evan Cheng1bf891a2010-12-01 22:59:46 +00002448 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2449 // external symbols should go through the PLT.
2450 if (Subtarget->isTargetELF() &&
2451 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2452 OpFlags = X86II::MO_PLT;
2453 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002454 (!Subtarget->getTargetTriple().isMacOSX() ||
2455 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002456 // PC-relative references to external symbols should go through $stub,
2457 // unless we're building with the leopard linker or later, which
2458 // automatically synthesizes these stubs.
2459 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002460 }
Eric Christopherfd179292009-08-27 18:07:15 +00002461
Chris Lattner48a7d022009-07-09 05:02:21 +00002462 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2463 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002464 }
2465
Chris Lattnerd96d0722007-02-25 06:40:16 +00002466 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002467 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002468 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002469
Evan Chengf22f9b32010-02-06 03:28:46 +00002470 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002471 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2472 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002473 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002474 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002475
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002476 Ops.push_back(Chain);
2477 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002478
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002480 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002481
Gordon Henriksen86737662008-01-05 16:56:59 +00002482 // Add argument registers to the end of the list so that they are known live
2483 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002484 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2485 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2486 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002487
Evan Cheng586ccac2008-03-18 23:36:35 +00002488 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002489 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002490 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2491
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002492 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002493 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002494 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002495
Gabor Greifba36cb52008-08-28 21:40:38 +00002496 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002497 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498
Dan Gohman98ca4f22009-08-05 01:29:28 +00002499 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002500 // We used to do:
2501 //// If this is the first return lowered for this function, add the regs
2502 //// to the liveout set for the function.
2503 // This isn't right, although it's probably harmless on x86; liveouts
2504 // should be computed from returns not tail calls. Consider a void
2505 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002506 return DAG.getNode(X86ISD::TC_RETURN, dl,
2507 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002508 }
2509
Dale Johannesenace16102009-02-03 19:33:06 +00002510 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002511 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002512
Chris Lattner2d297092006-05-23 18:50:38 +00002513 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002514 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002515 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2516 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002517 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002518 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002519 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002520 // pops the hidden struct pointer, so we have to push it back.
2521 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002522 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002523 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002524 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002525
Gordon Henriksenae636f82008-01-03 16:47:34 +00002526 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002527 if (!IsSibcall) {
2528 Chain = DAG.getCALLSEQ_END(Chain,
2529 DAG.getIntPtrConstant(NumBytes, true),
2530 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2531 true),
2532 InFlag);
2533 InFlag = Chain.getValue(1);
2534 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002535
Chris Lattner3085e152007-02-25 08:59:22 +00002536 // Handle result values, copying them out of physregs into vregs that we
2537 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2539 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002540}
2541
Evan Cheng25ab6902006-09-08 06:48:29 +00002542
2543//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002544// Fast Calling Convention (tail call) implementation
2545//===----------------------------------------------------------------------===//
2546
2547// Like std call, callee cleans arguments, convention except that ECX is
2548// reserved for storing the tail called function address. Only 2 registers are
2549// free for argument passing (inreg). Tail call optimization is performed
2550// provided:
2551// * tailcallopt is enabled
2552// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002553// On X86_64 architecture with GOT-style position independent code only local
2554// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002555// To keep the stack aligned according to platform abi the function
2556// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2557// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002558// If a tail called function callee has more arguments than the caller the
2559// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002560// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002561// original REtADDR, but before the saved framepointer or the spilled registers
2562// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2563// stack layout:
2564// arg1
2565// arg2
2566// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002567// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002568// move area ]
2569// (possible EBP)
2570// ESI
2571// EDI
2572// local1 ..
2573
2574/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2575/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002576unsigned
2577X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2578 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002579 MachineFunction &MF = DAG.getMachineFunction();
2580 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002581 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002582 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002583 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002584 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002585 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002586 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2587 // Number smaller than 12 so just add the difference.
2588 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2589 } else {
2590 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002591 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002592 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002593 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002594 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595}
2596
Evan Cheng5f941932010-02-05 02:21:12 +00002597/// MatchingStackOffset - Return true if the given stack call argument is
2598/// already available in the same position (relatively) of the caller's
2599/// incoming argument stack.
2600static
2601bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2602 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2603 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002604 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2605 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002606 if (Arg.getOpcode() == ISD::CopyFromReg) {
2607 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002608 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002609 return false;
2610 MachineInstr *Def = MRI->getVRegDef(VR);
2611 if (!Def)
2612 return false;
2613 if (!Flags.isByVal()) {
2614 if (!TII->isLoadFromStackSlot(Def, FI))
2615 return false;
2616 } else {
2617 unsigned Opcode = Def->getOpcode();
2618 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2619 Def->getOperand(1).isFI()) {
2620 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002621 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002622 } else
2623 return false;
2624 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002625 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2626 if (Flags.isByVal())
2627 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002628 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002629 // define @foo(%struct.X* %A) {
2630 // tail call @bar(%struct.X* byval %A)
2631 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002632 return false;
2633 SDValue Ptr = Ld->getBasePtr();
2634 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2635 if (!FINode)
2636 return false;
2637 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002638 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002639 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002640 FI = FINode->getIndex();
2641 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002642 } else
2643 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002644
Evan Cheng4cae1332010-03-05 08:38:04 +00002645 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002646 if (!MFI->isFixedObjectIndex(FI))
2647 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002648 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002649}
2650
Dan Gohman98ca4f22009-08-05 01:29:28 +00002651/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2652/// for tail call optimization. Targets which want to do tail call
2653/// optimization should implement this function.
2654bool
2655X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002656 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002657 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002658 bool isCalleeStructRet,
2659 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002660 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002661 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002662 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002663 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002664 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002665 CalleeCC != CallingConv::C)
2666 return false;
2667
Evan Cheng7096ae42010-01-29 06:45:59 +00002668 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002669 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002670 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002671 CallingConv::ID CallerCC = CallerF->getCallingConv();
2672 bool CCMatch = CallerCC == CalleeCC;
2673
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002674 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002675 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002676 return true;
2677 return false;
2678 }
2679
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002680 // Look for obvious safe cases to perform tail call optimization that do not
2681 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002682
Evan Cheng2c12cb42010-03-26 16:26:03 +00002683 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2684 // emit a special epilogue.
2685 if (RegInfo->needsStackRealignment(MF))
2686 return false;
2687
Evan Chenga375d472010-03-15 18:54:48 +00002688 // Also avoid sibcall optimization if either caller or callee uses struct
2689 // return semantics.
2690 if (isCalleeStructRet || isCallerStructRet)
2691 return false;
2692
Chad Rosier2416da32011-06-24 21:15:36 +00002693 // An stdcall caller is expected to clean up its arguments; the callee
2694 // isn't going to do that.
2695 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2696 return false;
2697
Chad Rosier871f6642011-05-18 19:59:50 +00002698 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002699 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002700 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002701
2702 // Optimizing for varargs on Win64 is unlikely to be safe without
2703 // additional testing.
2704 if (Subtarget->isTargetWin64())
2705 return false;
2706
Chad Rosier871f6642011-05-18 19:59:50 +00002707 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002708 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2709 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002710
Chad Rosier871f6642011-05-18 19:59:50 +00002711 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2712 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2713 if (!ArgLocs[i].isRegLoc())
2714 return false;
2715 }
2716
Chad Rosier30450e82011-12-22 22:35:21 +00002717 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2718 // stack. Therefore, if it's not used by the call it is not safe to optimize
2719 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002720 bool Unused = false;
2721 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2722 if (!Ins[i].Used) {
2723 Unused = true;
2724 break;
2725 }
2726 }
2727 if (Unused) {
2728 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002729 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2730 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002731 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002732 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002733 CCValAssign &VA = RVLocs[i];
2734 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2735 return false;
2736 }
2737 }
2738
Evan Cheng13617962010-04-30 01:12:32 +00002739 // If the calling conventions do not match, then we'd better make sure the
2740 // results are returned in the same way as what the caller expects.
2741 if (!CCMatch) {
2742 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002743 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2744 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002745 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2746
2747 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002748 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2749 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002750 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2751
2752 if (RVLocs1.size() != RVLocs2.size())
2753 return false;
2754 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2755 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2756 return false;
2757 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2758 return false;
2759 if (RVLocs1[i].isRegLoc()) {
2760 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2761 return false;
2762 } else {
2763 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2764 return false;
2765 }
2766 }
2767 }
2768
Evan Chenga6bff982010-01-30 01:22:00 +00002769 // If the callee takes no arguments then go on to check the results of the
2770 // call.
2771 if (!Outs.empty()) {
2772 // Check if stack adjustment is needed. For now, do not do this if any
2773 // argument is passed on the stack.
2774 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002775 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2776 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002777
2778 // Allocate shadow area for Win64
2779 if (Subtarget->isTargetWin64()) {
2780 CCInfo.AllocateStack(32, 8);
2781 }
2782
Duncan Sands45907662010-10-31 13:21:44 +00002783 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002784 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002785 MachineFunction &MF = DAG.getMachineFunction();
2786 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2787 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002788
2789 // Check if the arguments are already laid out in the right way as
2790 // the caller's fixed stack objects.
2791 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002792 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2793 const X86InstrInfo *TII =
2794 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2796 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002797 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002798 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002799 if (VA.getLocInfo() == CCValAssign::Indirect)
2800 return false;
2801 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002802 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2803 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002804 return false;
2805 }
2806 }
2807 }
Evan Cheng9c044672010-05-29 01:35:22 +00002808
2809 // If the tailcall address may be in a register, then make sure it's
2810 // possible to register allocate for it. In 32-bit, the call address can
2811 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002812 // callee-saved registers are restored. These happen to be the same
2813 // registers used to pass 'inreg' arguments so watch out for those.
2814 if (!Subtarget->is64Bit() &&
2815 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002816 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002817 unsigned NumInRegs = 0;
2818 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2819 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002820 if (!VA.isRegLoc())
2821 continue;
2822 unsigned Reg = VA.getLocReg();
2823 switch (Reg) {
2824 default: break;
2825 case X86::EAX: case X86::EDX: case X86::ECX:
2826 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002827 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002828 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002829 }
2830 }
2831 }
Evan Chenga6bff982010-01-30 01:22:00 +00002832 }
Evan Chengb1712452010-01-27 06:25:16 +00002833
Evan Cheng86809cc2010-02-03 03:28:02 +00002834 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002835}
2836
Dan Gohman3df24e62008-09-03 23:12:08 +00002837FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002838X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2839 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002840}
2841
2842
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002843//===----------------------------------------------------------------------===//
2844// Other Lowering Hooks
2845//===----------------------------------------------------------------------===//
2846
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002847static bool MayFoldLoad(SDValue Op) {
2848 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2849}
2850
2851static bool MayFoldIntoStore(SDValue Op) {
2852 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2853}
2854
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002855static bool isTargetShuffle(unsigned Opcode) {
2856 switch(Opcode) {
2857 default: return false;
2858 case X86ISD::PSHUFD:
2859 case X86ISD::PSHUFHW:
2860 case X86ISD::PSHUFLW:
2861 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002862 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002863 case X86ISD::SHUFPS:
2864 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002865 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002866 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002867 case X86ISD::MOVLPS:
2868 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002869 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002870 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002871 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002872 case X86ISD::MOVSS:
2873 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002874 case X86ISD::UNPCKL:
2875 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002876 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002877 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002878 return true;
2879 }
2880 return false;
2881}
2882
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002883static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002884 SDValue V1, SelectionDAG &DAG) {
2885 switch(Opc) {
2886 default: llvm_unreachable("Unknown x86 shuffle node");
2887 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002888 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002889 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002890 return DAG.getNode(Opc, dl, VT, V1);
2891 }
2892
2893 return SDValue();
2894}
2895
2896static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002897 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002898 switch(Opc) {
2899 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002900 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002901 case X86ISD::PSHUFHW:
2902 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002903 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002904 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2905 }
2906
2907 return SDValue();
2908}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002909
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002910static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2911 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2912 switch(Opc) {
2913 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002914 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002915 case X86ISD::SHUFPD:
2916 case X86ISD::SHUFPS:
Craig Topperec24e612011-11-30 07:47:51 +00002917 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002918 return DAG.getNode(Opc, dl, VT, V1, V2,
2919 DAG.getConstant(TargetMask, MVT::i8));
2920 }
2921 return SDValue();
2922}
2923
2924static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2925 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2926 switch(Opc) {
2927 default: llvm_unreachable("Unknown x86 shuffle node");
2928 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002929 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002930 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002931 case X86ISD::MOVLPS:
2932 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002933 case X86ISD::MOVSS:
2934 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002935 case X86ISD::UNPCKL:
2936 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002937 return DAG.getNode(Opc, dl, VT, V1, V2);
2938 }
2939 return SDValue();
2940}
2941
Dan Gohmand858e902010-04-17 15:26:15 +00002942SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002943 MachineFunction &MF = DAG.getMachineFunction();
2944 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2945 int ReturnAddrIndex = FuncInfo->getRAIndex();
2946
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002947 if (ReturnAddrIndex == 0) {
2948 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002949 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002950 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002951 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002952 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002953 }
2954
Evan Cheng25ab6902006-09-08 06:48:29 +00002955 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002956}
2957
2958
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002959bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2960 bool hasSymbolicDisplacement) {
2961 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002962 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002963 return false;
2964
2965 // If we don't have a symbolic displacement - we don't have any extra
2966 // restrictions.
2967 if (!hasSymbolicDisplacement)
2968 return true;
2969
2970 // FIXME: Some tweaks might be needed for medium code model.
2971 if (M != CodeModel::Small && M != CodeModel::Kernel)
2972 return false;
2973
2974 // For small code model we assume that latest object is 16MB before end of 31
2975 // bits boundary. We may also accept pretty large negative constants knowing
2976 // that all objects are in the positive half of address space.
2977 if (M == CodeModel::Small && Offset < 16*1024*1024)
2978 return true;
2979
2980 // For kernel code model we know that all object resist in the negative half
2981 // of 32bits address space. We may not accept negative offsets, since they may
2982 // be just off and we may accept pretty large positive ones.
2983 if (M == CodeModel::Kernel && Offset > 0)
2984 return true;
2985
2986 return false;
2987}
2988
Evan Chengef41ff62011-06-23 17:54:54 +00002989/// isCalleePop - Determines whether the callee is required to pop its
2990/// own arguments. Callee pop is necessary to support tail calls.
2991bool X86::isCalleePop(CallingConv::ID CallingConv,
2992 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2993 if (IsVarArg)
2994 return false;
2995
2996 switch (CallingConv) {
2997 default:
2998 return false;
2999 case CallingConv::X86_StdCall:
3000 return !is64Bit;
3001 case CallingConv::X86_FastCall:
3002 return !is64Bit;
3003 case CallingConv::X86_ThisCall:
3004 return !is64Bit;
3005 case CallingConv::Fast:
3006 return TailCallOpt;
3007 case CallingConv::GHC:
3008 return TailCallOpt;
3009 }
3010}
3011
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003012/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3013/// specific condition code, returning the condition code and the LHS/RHS of the
3014/// comparison to make.
3015static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3016 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003017 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003018 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3019 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3020 // X > -1 -> X == 0, jump !sign.
3021 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003022 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003023 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3024 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003025 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003026 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003027 // X < 1 -> X <= 0
3028 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003029 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003030 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003031 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003032
Evan Chengd9558e02006-01-06 00:43:03 +00003033 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003034 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003035 case ISD::SETEQ: return X86::COND_E;
3036 case ISD::SETGT: return X86::COND_G;
3037 case ISD::SETGE: return X86::COND_GE;
3038 case ISD::SETLT: return X86::COND_L;
3039 case ISD::SETLE: return X86::COND_LE;
3040 case ISD::SETNE: return X86::COND_NE;
3041 case ISD::SETULT: return X86::COND_B;
3042 case ISD::SETUGT: return X86::COND_A;
3043 case ISD::SETULE: return X86::COND_BE;
3044 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003045 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003047
Chris Lattner4c78e022008-12-23 23:42:27 +00003048 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003049
Chris Lattner4c78e022008-12-23 23:42:27 +00003050 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003051 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3052 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003053 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3054 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003055 }
3056
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 switch (SetCCOpcode) {
3058 default: break;
3059 case ISD::SETOLT:
3060 case ISD::SETOLE:
3061 case ISD::SETUGT:
3062 case ISD::SETUGE:
3063 std::swap(LHS, RHS);
3064 break;
3065 }
3066
3067 // On a floating point condition, the flags are set as follows:
3068 // ZF PF CF op
3069 // 0 | 0 | 0 | X > Y
3070 // 0 | 0 | 1 | X < Y
3071 // 1 | 0 | 0 | X == Y
3072 // 1 | 1 | 1 | unordered
3073 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003074 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003076 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003077 case ISD::SETOLT: // flipped
3078 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003079 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003080 case ISD::SETOLE: // flipped
3081 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003082 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 case ISD::SETUGT: // flipped
3084 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETUGE: // flipped
3087 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003090 case ISD::SETNE: return X86::COND_NE;
3091 case ISD::SETUO: return X86::COND_P;
3092 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003093 case ISD::SETOEQ:
3094 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 }
Evan Chengd9558e02006-01-06 00:43:03 +00003096}
3097
Evan Cheng4a460802006-01-11 00:33:36 +00003098/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3099/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003100/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003101static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003102 switch (X86CC) {
3103 default:
3104 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003105 case X86::COND_B:
3106 case X86::COND_BE:
3107 case X86::COND_E:
3108 case X86::COND_P:
3109 case X86::COND_A:
3110 case X86::COND_AE:
3111 case X86::COND_NE:
3112 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003113 return true;
3114 }
3115}
3116
Evan Chengeb2f9692009-10-27 19:56:55 +00003117/// isFPImmLegal - Returns true if the target can instruction select the
3118/// specified FP immediate natively. If false, the legalizer will
3119/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003120bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003121 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3122 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3123 return true;
3124 }
3125 return false;
3126}
3127
Nate Begeman9008ca62009-04-27 18:41:29 +00003128/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3129/// the specified range (L, H].
3130static bool isUndefOrInRange(int Val, int Low, int Hi) {
3131 return (Val < 0) || (Val >= Low && Val < Hi);
3132}
3133
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003134/// isUndefOrInRange - Return true if every element in Mask, begining
3135/// from position Pos and ending in Pos+Size, falls within the specified
3136/// range (L, L+Pos]. or is undef.
3137static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3138 int Pos, int Size, int Low, int Hi) {
3139 for (int i = Pos, e = Pos+Size; i != e; ++i)
3140 if (!isUndefOrInRange(Mask[i], Low, Hi))
3141 return false;
3142 return true;
3143}
3144
Nate Begeman9008ca62009-04-27 18:41:29 +00003145/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3146/// specified value.
3147static bool isUndefOrEqual(int Val, int CmpVal) {
3148 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003149 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003151}
3152
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003153/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3154/// from position Pos and ending in Pos+Size, falls within the specified
3155/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003156static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3157 int Pos, int Size, int Low) {
3158 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3159 if (!isUndefOrEqual(Mask[i], Low))
3160 return false;
3161 return true;
3162}
3163
Nate Begeman9008ca62009-04-27 18:41:29 +00003164/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3165/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3166/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003167static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003168 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 return (Mask[0] < 2 && Mask[1] < 2);
3172 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003173}
3174
Nate Begeman9008ca62009-04-27 18:41:29 +00003175bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003176 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 N->getMask(M);
3178 return ::isPSHUFDMask(M, N->getValueType(0));
3179}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003180
Nate Begeman9008ca62009-04-27 18:41:29 +00003181/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3182/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003183static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003184 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003185 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 // Lower quadword copied in order or undef.
3188 for (int i = 0; i != 4; ++i)
3189 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Evan Cheng506d3df2006-03-29 23:07:14 +00003192 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 for (int i = 4; i != 8; ++i)
3194 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Evan Cheng506d3df2006-03-29 23:07:14 +00003197 return true;
3198}
3199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003201 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 N->getMask(M);
3203 return ::isPSHUFHWMask(M, N->getValueType(0));
3204}
Evan Cheng506d3df2006-03-29 23:07:14 +00003205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3207/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003208static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Rafael Espindola15684b22009-04-24 12:40:33 +00003212 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 for (int i = 4; i != 8; ++i)
3214 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003215 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003216
Rafael Espindola15684b22009-04-24 12:40:33 +00003217 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 for (int i = 0; i != 4; ++i)
3219 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003221
Rafael Espindola15684b22009-04-24 12:40:33 +00003222 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003223}
3224
Nate Begeman9008ca62009-04-27 18:41:29 +00003225bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003226 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 N->getMask(M);
3228 return ::isPSHUFLWMask(M, N->getValueType(0));
3229}
3230
Nate Begemana09008b2009-10-19 02:17:23 +00003231/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3232/// is suitable for input to PALIGNR.
3233static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003234 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003235 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003236 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003237 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003238
Nate Begemana09008b2009-10-19 02:17:23 +00003239 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003240 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003241 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003242
Nate Begemana09008b2009-10-19 02:17:23 +00003243 for (i = 0; i != e; ++i)
3244 if (Mask[i] >= 0)
3245 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003246
Nate Begemana09008b2009-10-19 02:17:23 +00003247 // All undef, not a palignr.
3248 if (i == e)
3249 return false;
3250
Eli Friedman63f8dde2011-07-25 21:36:45 +00003251 // Make sure we're shifting in the right direction.
3252 if (Mask[i] <= i)
3253 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003254
3255 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003256
Nate Begemana09008b2009-10-19 02:17:23 +00003257 // Check the rest of the elements to see if they are consecutive.
3258 for (++i; i != e; ++i) {
3259 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003260 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003261 return false;
3262 }
3263 return true;
3264}
3265
Craig Topper9d7025b2011-11-27 21:41:12 +00003266/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003267/// specifies a shuffle of elements that is suitable for input to 256-bit
3268/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003269static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003270 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003271 int NumElems = VT.getVectorNumElements();
3272
Craig Topper71c4c122011-11-28 01:14:24 +00003273 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003274 return false;
3275
Craig Topper9d7025b2011-11-27 21:41:12 +00003276 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003277 return false;
3278
3279 // VSHUFPSY divides the resulting vector into 4 chunks.
3280 // The sources are also splitted into 4 chunks, and each destination
3281 // chunk must come from a different source chunk.
3282 //
3283 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3284 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3285 //
3286 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3287 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3288 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003289 // VSHUFPDY divides the resulting vector into 4 chunks.
3290 // The sources are also splitted into 4 chunks, and each destination
3291 // chunk must come from a different source chunk.
3292 //
3293 // SRC1 => X3 X2 X1 X0
3294 // SRC2 => Y3 Y2 Y1 Y0
3295 //
3296 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3297 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003298 unsigned QuarterSize = NumElems/4;
3299 unsigned HalfSize = QuarterSize*2;
3300 for (unsigned l = 0; l != 2; ++l) {
3301 unsigned LaneStart = l*HalfSize;
3302 for (unsigned s = 0; s != 2; ++s) {
3303 unsigned QuarterStart = s*QuarterSize;
3304 unsigned Src = (Commuted) ? (1-s) : s;
3305 unsigned SrcStart = Src*NumElems + LaneStart;
3306 for (unsigned i = 0; i != QuarterSize; ++i) {
3307 int Idx = Mask[i+QuarterStart+LaneStart];
3308 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3309 return false;
Chad Rosier30450e82011-12-22 22:35:21 +00003310 // For VSHUFPSY, the mask of the second half must be the same as the
3311 // first but with the appropriate offsets. This works in the same way as
Craig Topper1ff73d72011-12-06 04:59:07 +00003312 // VPERMILPS works with masks.
3313 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3314 continue;
3315 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+HalfSize))
3316 return false;
3317 }
3318 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003319 }
3320
3321 return true;
3322}
3323
Craig Topper9d7025b2011-11-27 21:41:12 +00003324/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3325/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3326static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003327 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3328 EVT VT = SVOp->getValueType(0);
3329 int NumElems = VT.getVectorNumElements();
3330
Craig Topper9d7025b2011-11-27 21:41:12 +00003331 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3332 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003333
3334 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003335 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003336 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003337 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003338 int Elt = SVOp->getMaskElt(i);
3339 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003340 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003341 Elt %= HalfSize;
3342 unsigned Shamt = i;
3343 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3344 if (NumElems == 8) Shamt %= HalfSize;
3345 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003346 }
3347
3348 return Mask;
3349}
3350
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003351/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3352/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003353static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3354 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003355 for (unsigned i = 0; i != NumElems; ++i) {
3356 int idx = Mask[i];
3357 if (idx < 0)
3358 continue;
3359 else if (idx < (int)NumElems)
3360 Mask[i] = idx + NumElems;
3361 else
3362 Mask[i] = idx - NumElems;
3363 }
3364}
3365
Evan Cheng14aed5e2006-03-24 01:18:28 +00003366/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003367/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003368/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3369/// reverse of what x86 shuffles want.
3370static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3371 bool Commuted = false) {
3372 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003373
3374 if (VT.getSizeInBits() != 128)
3375 return false;
3376
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 if (NumElems != 2 && NumElems != 4)
3378 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003379
Craig Topper1ff73d72011-12-06 04:59:07 +00003380 unsigned Half = NumElems / 2;
3381 unsigned SrcStart = Commuted ? NumElems : 0;
3382 for (unsigned i = 0; i != Half; ++i)
3383 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003384 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003385 SrcStart = Commuted ? 0 : NumElems;
3386 for (unsigned i = Half; i != NumElems; ++i)
3387 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003388 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003389
Evan Cheng14aed5e2006-03-24 01:18:28 +00003390 return true;
3391}
3392
Nate Begeman9008ca62009-04-27 18:41:29 +00003393bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3394 SmallVector<int, 8> M;
3395 N->getMask(M);
3396 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003397}
3398
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003399/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3400/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003401bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003402 EVT VT = N->getValueType(0);
3403 unsigned NumElems = VT.getVectorNumElements();
3404
3405 if (VT.getSizeInBits() != 128)
3406 return false;
3407
3408 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003409 return false;
3410
Evan Cheng2064a2b2006-03-28 06:50:32 +00003411 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3413 isUndefOrEqual(N->getMaskElt(1), 7) &&
3414 isUndefOrEqual(N->getMaskElt(2), 2) &&
3415 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003416}
3417
Nate Begeman0b10b912009-11-07 23:17:15 +00003418/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3419/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3420/// <2, 3, 2, 3>
3421bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003422 EVT VT = N->getValueType(0);
3423 unsigned NumElems = VT.getVectorNumElements();
3424
3425 if (VT.getSizeInBits() != 128)
3426 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003427
Nate Begeman0b10b912009-11-07 23:17:15 +00003428 if (NumElems != 4)
3429 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003430
Nate Begeman0b10b912009-11-07 23:17:15 +00003431 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003432 isUndefOrEqual(N->getMaskElt(1), 3) &&
3433 isUndefOrEqual(N->getMaskElt(2), 2) &&
3434 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003435}
3436
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3438/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003439bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3440 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003441
Evan Cheng5ced1d82006-04-06 23:23:56 +00003442 if (NumElems != 2 && NumElems != 4)
3443 return false;
3444
Evan Chengc5cdff22006-04-07 21:53:05 +00003445 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003447 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003448
Evan Chengc5cdff22006-04-07 21:53:05 +00003449 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003451 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
3453 return true;
3454}
3455
Nate Begeman0b10b912009-11-07 23:17:15 +00003456/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3457/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3458bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003459 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003460
David Greenea20244d2011-03-02 17:23:43 +00003461 if ((NumElems != 2 && NumElems != 4)
3462 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463 return false;
3464
Evan Chengc5cdff22006-04-07 21:53:05 +00003465 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003467 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 for (unsigned i = 0; i < NumElems/2; ++i)
3470 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003471 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003472
3473 return true;
3474}
3475
Evan Cheng0038e592006-03-28 00:39:58 +00003476/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3477/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003478static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003479 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003480 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003481
3482 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3483 "Unsupported vector type for unpckh");
3484
Craig Topper6347e862011-11-21 06:57:39 +00003485 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003486 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003487 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003488
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003489 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3490 // independently on 128-bit lanes.
3491 unsigned NumLanes = VT.getSizeInBits()/128;
3492 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003493
Craig Topper94438ba2011-12-16 08:06:31 +00003494 for (unsigned l = 0; l != NumLanes; ++l) {
3495 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3496 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003497 i += 2, ++j) {
3498 int BitI = Mask[i];
3499 int BitI1 = Mask[i+1];
3500 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003501 return false;
David Greenea20244d2011-03-02 17:23:43 +00003502 if (V2IsSplat) {
3503 if (!isUndefOrEqual(BitI1, NumElts))
3504 return false;
3505 } else {
3506 if (!isUndefOrEqual(BitI1, j + NumElts))
3507 return false;
3508 }
Evan Cheng39623da2006-04-20 08:58:49 +00003509 }
Evan Cheng0038e592006-03-28 00:39:58 +00003510 }
David Greenea20244d2011-03-02 17:23:43 +00003511
Evan Cheng0038e592006-03-28 00:39:58 +00003512 return true;
3513}
3514
Craig Topper6347e862011-11-21 06:57:39 +00003515bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003516 SmallVector<int, 8> M;
3517 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003518 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003519}
3520
Evan Cheng4fcb9222006-03-28 02:43:26 +00003521/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3522/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003523static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003524 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003525 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003526
3527 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3528 "Unsupported vector type for unpckh");
3529
Craig Topper6347e862011-11-21 06:57:39 +00003530 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003531 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003532 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003533
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003534 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3535 // independently on 128-bit lanes.
3536 unsigned NumLanes = VT.getSizeInBits()/128;
3537 unsigned NumLaneElts = NumElts/NumLanes;
3538
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003539 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003540 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3541 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003542 int BitI = Mask[i];
3543 int BitI1 = Mask[i+1];
3544 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003545 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003546 if (V2IsSplat) {
3547 if (isUndefOrEqual(BitI1, NumElts))
3548 return false;
3549 } else {
3550 if (!isUndefOrEqual(BitI1, j+NumElts))
3551 return false;
3552 }
Evan Cheng39623da2006-04-20 08:58:49 +00003553 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003554 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003555 return true;
3556}
3557
Craig Topper6347e862011-11-21 06:57:39 +00003558bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 SmallVector<int, 8> M;
3560 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003561 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003562}
3563
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003564/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3565/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3566/// <0, 0, 1, 1>
Craig Topper94438ba2011-12-16 08:06:31 +00003567static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3568 bool HasAVX2) {
3569 unsigned NumElts = VT.getVectorNumElements();
3570
3571 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3572 "Unsupported vector type for unpckh");
3573
3574 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3575 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003576 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003577
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003578 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3579 // FIXME: Need a better way to get rid of this, there's no latency difference
3580 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3581 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003582 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003583 return false;
3584
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003585 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3586 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003587 unsigned NumLanes = VT.getSizeInBits()/128;
3588 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003589
Craig Topper94438ba2011-12-16 08:06:31 +00003590 for (unsigned l = 0; l != NumLanes; ++l) {
3591 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3592 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003593 i += 2, ++j) {
3594 int BitI = Mask[i];
3595 int BitI1 = Mask[i+1];
3596
3597 if (!isUndefOrEqual(BitI, j))
3598 return false;
3599 if (!isUndefOrEqual(BitI1, j))
3600 return false;
3601 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003602 }
David Greenea20244d2011-03-02 17:23:43 +00003603
Rafael Espindola15684b22009-04-24 12:40:33 +00003604 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003605}
3606
Craig Topper94438ba2011-12-16 08:06:31 +00003607bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 SmallVector<int, 8> M;
3609 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003610 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003611}
3612
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003613/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3614/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3615/// <2, 2, 3, 3>
Craig Topper94438ba2011-12-16 08:06:31 +00003616static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3617 bool HasAVX2) {
3618 unsigned NumElts = VT.getVectorNumElements();
3619
3620 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3621 "Unsupported vector type for unpckh");
3622
3623 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3624 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003625 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003626
Craig Topper94438ba2011-12-16 08:06:31 +00003627 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3628 // independently on 128-bit lanes.
3629 unsigned NumLanes = VT.getSizeInBits()/128;
3630 unsigned NumLaneElts = NumElts/NumLanes;
3631
3632 for (unsigned l = 0; l != NumLanes; ++l) {
3633 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3634 i != (l+1)*NumLaneElts; i += 2, ++j) {
3635 int BitI = Mask[i];
3636 int BitI1 = Mask[i+1];
3637 if (!isUndefOrEqual(BitI, j))
3638 return false;
3639 if (!isUndefOrEqual(BitI1, j))
3640 return false;
3641 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003642 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003643 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003644}
3645
Craig Topper94438ba2011-12-16 08:06:31 +00003646bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 SmallVector<int, 8> M;
3648 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003649 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003650}
3651
Evan Cheng017dcc62006-04-21 01:05:10 +00003652/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3653/// specifies a shuffle of elements that is suitable for input to MOVSS,
3654/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003655static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003656 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003657 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003658
3659 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003660
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003662 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003663
Nate Begeman9008ca62009-04-27 18:41:29 +00003664 for (int i = 1; i < NumElts; ++i)
3665 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003666 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003667
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003668 return true;
3669}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003670
Nate Begeman9008ca62009-04-27 18:41:29 +00003671bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3672 SmallVector<int, 8> M;
3673 N->getMask(M);
3674 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003675}
3676
Craig Topper70b883b2011-11-28 10:14:51 +00003677/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003678/// as permutations between 128-bit chunks or halves. As an example: this
3679/// shuffle bellow:
3680/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3681/// The first half comes from the second half of V1 and the second half from the
3682/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003683static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3684 bool HasAVX) {
3685 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003686 return false;
3687
3688 // The shuffle result is divided into half A and half B. In total the two
3689 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3690 // B must come from C, D, E or F.
3691 int HalfSize = VT.getVectorNumElements()/2;
3692 bool MatchA = false, MatchB = false;
3693
3694 // Check if A comes from one of C, D, E, F.
3695 for (int Half = 0; Half < 4; ++Half) {
3696 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3697 MatchA = true;
3698 break;
3699 }
3700 }
3701
3702 // Check if B comes from one of C, D, E, F.
3703 for (int Half = 0; Half < 4; ++Half) {
3704 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3705 MatchB = true;
3706 break;
3707 }
3708 }
3709
3710 return MatchA && MatchB;
3711}
3712
Craig Topper70b883b2011-11-28 10:14:51 +00003713/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3714/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003715static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003716 EVT VT = SVOp->getValueType(0);
3717
3718 int HalfSize = VT.getVectorNumElements()/2;
3719
3720 int FstHalf = 0, SndHalf = 0;
3721 for (int i = 0; i < HalfSize; ++i) {
3722 if (SVOp->getMaskElt(i) > 0) {
3723 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3724 break;
3725 }
3726 }
3727 for (int i = HalfSize; i < HalfSize*2; ++i) {
3728 if (SVOp->getMaskElt(i) > 0) {
3729 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3730 break;
3731 }
3732 }
3733
3734 return (FstHalf | (SndHalf << 4));
3735}
3736
Craig Topper70b883b2011-11-28 10:14:51 +00003737/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003738/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3739/// Note that VPERMIL mask matching is different depending whether theunderlying
3740/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3741/// to the same elements of the low, but to the higher half of the source.
3742/// In VPERMILPD the two lanes could be shuffled independently of each other
3743/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003744static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3745 bool HasAVX) {
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003746 int NumElts = VT.getVectorNumElements();
3747 int NumLanes = VT.getSizeInBits()/128;
3748
Craig Topper70b883b2011-11-28 10:14:51 +00003749 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003750 return false;
3751
Craig Topper70b883b2011-11-28 10:14:51 +00003752 // Only match 256-bit with 32/64-bit types
3753 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003754 return false;
3755
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003756 int LaneSize = NumElts/NumLanes;
Craig Topper70b883b2011-11-28 10:14:51 +00003757 for (int l = 0; l != NumLanes; ++l) {
3758 int LaneStart = l*LaneSize;
3759 for (int i = 0; i != LaneSize; ++i) {
3760 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3761 return false;
3762 if (NumElts == 4 || l == 0)
3763 continue;
3764 // VPERMILPS handling
3765 if (Mask[i] < 0)
3766 continue;
3767 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneSize))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003768 return false;
3769 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003770 }
3771
3772 return true;
3773}
3774
Craig Topper70b883b2011-11-28 10:14:51 +00003775/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3776/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003777static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003778 EVT VT = SVOp->getValueType(0);
3779
3780 int NumElts = VT.getVectorNumElements();
3781 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003782 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003783
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003784 // Although the mask is equal for both lanes do it twice to get the cases
3785 // where a mask will match because the same mask element is undef on the
3786 // first half but valid on the second. This would get pathological cases
3787 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003788 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003789 unsigned Mask = 0;
Craig Topper70b883b2011-11-28 10:14:51 +00003790 for (int i = 0; i != NumElts; ++i) {
3791 int MaskElt = SVOp->getMaskElt(i);
3792 if (MaskElt < 0)
3793 continue;
3794 MaskElt %= LaneSize;
3795 unsigned Shamt = i;
3796 // VPERMILPSY, the mask of the first half must be equal to the second one
3797 if (NumElts == 8) Shamt %= LaneSize;
3798 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003799 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003800
3801 return Mask;
3802}
3803
Evan Cheng017dcc62006-04-21 01:05:10 +00003804/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3805/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003806/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003807static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003808 bool V2IsSplat = false, bool V2IsUndef = false) {
3809 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003810 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003811 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003812
Nate Begeman9008ca62009-04-27 18:41:29 +00003813 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003814 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003815
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 for (int i = 1; i < NumOps; ++i)
3817 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3818 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3819 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003820 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003821
Evan Cheng39623da2006-04-20 08:58:49 +00003822 return true;
3823}
3824
Nate Begeman9008ca62009-04-27 18:41:29 +00003825static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003826 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 SmallVector<int, 8> M;
3828 N->getMask(M);
3829 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003830}
3831
Evan Chengd9539472006-04-14 21:59:03 +00003832/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3833/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003834/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3835bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3836 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003837 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003838 return false;
3839
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003840 // The second vector must be undef
3841 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3842 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003843
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003844 EVT VT = N->getValueType(0);
3845 unsigned NumElems = VT.getVectorNumElements();
3846
3847 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3848 (VT.getSizeInBits() == 256 && NumElems != 8))
3849 return false;
3850
3851 // "i+1" is the value the indexed mask element must have
3852 for (unsigned i = 0; i < NumElems; i += 2)
3853 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3854 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003856
3857 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003858}
3859
3860/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3861/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003862/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3863bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3864 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003865 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003866 return false;
3867
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003868 // The second vector must be undef
3869 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3870 return false;
3871
3872 EVT VT = N->getValueType(0);
3873 unsigned NumElems = VT.getVectorNumElements();
3874
3875 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3876 (VT.getSizeInBits() == 256 && NumElems != 8))
3877 return false;
3878
3879 // "i" is the value the indexed mask element must have
3880 for (unsigned i = 0; i < NumElems; i += 2)
3881 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3882 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003883 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003884
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003885 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003886}
3887
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003888/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3889/// specifies a shuffle of elements that is suitable for input to 256-bit
3890/// version of MOVDDUP.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003891static bool isMOVDDUPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3892 bool HasAVX) {
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003893 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003894
Craig Topperbeabc6c2011-12-05 06:56:46 +00003895 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003896 return false;
3897
3898 for (int i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003899 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003900 return false;
3901 for (int i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003902 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003903 return false;
3904 return true;
3905}
3906
Evan Cheng0b457f02008-09-25 20:50:48 +00003907/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003908/// specifies a shuffle of elements that is suitable for input to 128-bit
3909/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003910bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003911 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003912
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003913 if (VT.getSizeInBits() != 128)
3914 return false;
3915
3916 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 for (int i = 0; i < e; ++i)
3918 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003919 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003920 for (int i = 0; i < e; ++i)
3921 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003922 return false;
3923 return true;
3924}
3925
David Greenec38a03e2011-02-03 15:50:00 +00003926/// isVEXTRACTF128Index - Return true if the specified
3927/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3928/// suitable for input to VEXTRACTF128.
3929bool X86::isVEXTRACTF128Index(SDNode *N) {
3930 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3931 return false;
3932
3933 // The index should be aligned on a 128-bit boundary.
3934 uint64_t Index =
3935 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3936
3937 unsigned VL = N->getValueType(0).getVectorNumElements();
3938 unsigned VBits = N->getValueType(0).getSizeInBits();
3939 unsigned ElSize = VBits / VL;
3940 bool Result = (Index * ElSize) % 128 == 0;
3941
3942 return Result;
3943}
3944
David Greeneccacdc12011-02-04 16:08:29 +00003945/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3946/// operand specifies a subvector insert that is suitable for input to
3947/// VINSERTF128.
3948bool X86::isVINSERTF128Index(SDNode *N) {
3949 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3950 return false;
3951
3952 // The index should be aligned on a 128-bit boundary.
3953 uint64_t Index =
3954 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3955
3956 unsigned VL = N->getValueType(0).getVectorNumElements();
3957 unsigned VBits = N->getValueType(0).getSizeInBits();
3958 unsigned ElSize = VBits / VL;
3959 bool Result = (Index * ElSize) % 128 == 0;
3960
3961 return Result;
3962}
3963
Evan Cheng63d33002006-03-22 08:01:21 +00003964/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003965/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003966unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3968 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3969
Evan Chengb9df0ca2006-03-22 02:53:00 +00003970 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3971 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 for (int i = 0; i < NumOperands; ++i) {
3973 int Val = SVOp->getMaskElt(NumOperands-i-1);
3974 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003975 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003976 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003977 if (i != NumOperands - 1)
3978 Mask <<= Shift;
3979 }
Evan Cheng63d33002006-03-22 08:01:21 +00003980 return Mask;
3981}
3982
Evan Cheng506d3df2006-03-29 23:07:14 +00003983/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003984/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003985unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003987 unsigned Mask = 0;
3988 // 8 nodes, but we only care about the last 4.
3989 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 int Val = SVOp->getMaskElt(i);
3991 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003992 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003993 if (i != 4)
3994 Mask <<= 2;
3995 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003996 return Mask;
3997}
3998
3999/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004000/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004001unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004003 unsigned Mask = 0;
4004 // 8 nodes, but we only care about the first 4.
4005 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 int Val = SVOp->getMaskElt(i);
4007 if (Val >= 0)
4008 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004009 if (i != 0)
4010 Mask <<= 2;
4011 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004012 return Mask;
4013}
4014
Nate Begemana09008b2009-10-19 02:17:23 +00004015/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4016/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004017static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4018 EVT VT = SVOp->getValueType(0);
4019 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004020 int Val = 0;
4021
4022 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004023 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004024 Val = SVOp->getMaskElt(i);
4025 if (Val >= 0)
4026 break;
4027 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004028 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004029 return (Val - i) * EltSize;
4030}
4031
David Greenec38a03e2011-02-03 15:50:00 +00004032/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4033/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4034/// instructions.
4035unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4036 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4037 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4038
4039 uint64_t Index =
4040 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4041
4042 EVT VecVT = N->getOperand(0).getValueType();
4043 EVT ElVT = VecVT.getVectorElementType();
4044
4045 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004046 return Index / NumElemsPerChunk;
4047}
4048
David Greeneccacdc12011-02-04 16:08:29 +00004049/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4050/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4051/// instructions.
4052unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4053 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4054 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4055
4056 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004057 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004058
4059 EVT VecVT = N->getValueType(0);
4060 EVT ElVT = VecVT.getVectorElementType();
4061
4062 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004063 return Index / NumElemsPerChunk;
4064}
4065
Evan Cheng37b73872009-07-30 08:33:02 +00004066/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4067/// constant +0.0.
4068bool X86::isZeroNode(SDValue Elt) {
4069 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004070 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004071 (isa<ConstantFPSDNode>(Elt) &&
4072 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4073}
4074
Nate Begeman9008ca62009-04-27 18:41:29 +00004075/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4076/// their permute mask.
4077static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4078 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004079 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004080 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004082
Nate Begeman5a5ca152009-04-29 05:20:52 +00004083 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 int idx = SVOp->getMaskElt(i);
4085 if (idx < 0)
4086 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004087 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004089 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004091 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4093 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004094}
4095
Evan Cheng533a0aa2006-04-19 20:35:22 +00004096/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4097/// match movhlps. The lower half elements should come from upper half of
4098/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004099/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004100static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004101 EVT VT = Op->getValueType(0);
4102 if (VT.getSizeInBits() != 128)
4103 return false;
4104 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004105 return false;
4106 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004108 return false;
4109 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004111 return false;
4112 return true;
4113}
4114
Evan Cheng5ced1d82006-04-06 23:23:56 +00004115/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004116/// is promoted to a vector. It also returns the LoadSDNode by reference if
4117/// required.
4118static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004119 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4120 return false;
4121 N = N->getOperand(0).getNode();
4122 if (!ISD::isNON_EXTLoad(N))
4123 return false;
4124 if (LD)
4125 *LD = cast<LoadSDNode>(N);
4126 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004127}
4128
Dan Gohman65fd6562011-11-03 21:49:52 +00004129// Test whether the given value is a vector value which will be legalized
4130// into a load.
4131static bool WillBeConstantPoolLoad(SDNode *N) {
4132 if (N->getOpcode() != ISD::BUILD_VECTOR)
4133 return false;
4134
4135 // Check for any non-constant elements.
4136 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4137 switch (N->getOperand(i).getNode()->getOpcode()) {
4138 case ISD::UNDEF:
4139 case ISD::ConstantFP:
4140 case ISD::Constant:
4141 break;
4142 default:
4143 return false;
4144 }
4145
4146 // Vectors of all-zeros and all-ones are materialized with special
4147 // instructions rather than being loaded.
4148 return !ISD::isBuildVectorAllZeros(N) &&
4149 !ISD::isBuildVectorAllOnes(N);
4150}
4151
Evan Cheng533a0aa2006-04-19 20:35:22 +00004152/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4153/// match movlp{s|d}. The lower half elements should come from lower half of
4154/// V1 (and in order), and the upper half elements should come from the upper
4155/// half of V2 (and in order). And since V1 will become the source of the
4156/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004157static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4158 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004159 EVT VT = Op->getValueType(0);
4160 if (VT.getSizeInBits() != 128)
4161 return false;
4162
Evan Cheng466685d2006-10-09 20:57:25 +00004163 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004164 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004165 // Is V2 is a vector load, don't do this transformation. We will try to use
4166 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004167 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004168 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004169
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004170 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004171
Evan Cheng533a0aa2006-04-19 20:35:22 +00004172 if (NumElems != 2 && NumElems != 4)
4173 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004174 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004176 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004177 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004178 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004179 return false;
4180 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004181}
4182
Evan Cheng39623da2006-04-20 08:58:49 +00004183/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4184/// all the same.
4185static bool isSplatVector(SDNode *N) {
4186 if (N->getOpcode() != ISD::BUILD_VECTOR)
4187 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004188
Dan Gohman475871a2008-07-27 21:46:04 +00004189 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004190 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4191 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004192 return false;
4193 return true;
4194}
4195
Evan Cheng213d2cf2007-05-17 18:45:50 +00004196/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004197/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004198/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004199static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004200 SDValue V1 = N->getOperand(0);
4201 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004202 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4203 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004205 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004207 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4208 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004209 if (Opc != ISD::BUILD_VECTOR ||
4210 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 return false;
4212 } else if (Idx >= 0) {
4213 unsigned Opc = V1.getOpcode();
4214 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4215 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004216 if (Opc != ISD::BUILD_VECTOR ||
4217 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004218 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004219 }
4220 }
4221 return true;
4222}
4223
4224/// getZeroVector - Returns a vector of specified type with all zero elements.
4225///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004226static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004227 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004228 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004229
Dale Johannesen0488fb62010-09-30 23:57:10 +00004230 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004231 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004232 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004233 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004234 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004235 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4236 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4237 } else { // SSE1
4238 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4239 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4240 }
4241 } else if (VT.getSizeInBits() == 256) { // AVX
4242 // 256-bit logic and arithmetic instructions in AVX are
4243 // all floating-point, no support for integer ops. Default
4244 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004246 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4247 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004248 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004249 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004250}
4251
Chris Lattner8a594482007-11-25 00:24:49 +00004252/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004253/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4254/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4255/// Then bitcast to their original type, ensuring they get CSE'd.
4256static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4257 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004258 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004259 assert((VT.is128BitVector() || VT.is256BitVector())
4260 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004261
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004263 SDValue Vec;
4264 if (VT.getSizeInBits() == 256) {
4265 if (HasAVX2) { // AVX2
4266 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4267 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4268 } else { // AVX
4269 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4270 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4271 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4272 Vec = Insert128BitVector(InsV, Vec,
4273 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4274 }
4275 } else {
4276 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004277 }
4278
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004279 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004280}
4281
Evan Cheng39623da2006-04-20 08:58:49 +00004282/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4283/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004284static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004285 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004286 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004287
Evan Cheng39623da2006-04-20 08:58:49 +00004288 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 SmallVector<int, 8> MaskVec;
4290 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004291
Nate Begeman5a5ca152009-04-29 05:20:52 +00004292 for (unsigned i = 0; i != NumElems; ++i) {
4293 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 MaskVec[i] = NumElems;
4295 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004296 }
Evan Cheng39623da2006-04-20 08:58:49 +00004297 }
Evan Cheng39623da2006-04-20 08:58:49 +00004298 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4300 SVOp->getOperand(1), &MaskVec[0]);
4301 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004302}
4303
Evan Cheng017dcc62006-04-21 01:05:10 +00004304/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4305/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004306static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 SDValue V2) {
4308 unsigned NumElems = VT.getVectorNumElements();
4309 SmallVector<int, 8> Mask;
4310 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004311 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 Mask.push_back(i);
4313 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004314}
4315
Nate Begeman9008ca62009-04-27 18:41:29 +00004316/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004317static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 SDValue V2) {
4319 unsigned NumElems = VT.getVectorNumElements();
4320 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004321 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 Mask.push_back(i);
4323 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004324 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004326}
4327
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004328/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004329static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 SDValue V2) {
4331 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004332 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004334 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 Mask.push_back(i + Half);
4336 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004337 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004339}
4340
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004341// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004342// a generic shuffle instruction because the target has no such instructions.
4343// Generate shuffles which repeat i16 and i8 several times until they can be
4344// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004345static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004348 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004349
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 while (NumElems > 4) {
4351 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004352 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004353 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004354 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 EltNo -= NumElems/2;
4356 }
4357 NumElems >>= 1;
4358 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004359 return V;
4360}
Eric Christopherfd179292009-08-27 18:07:15 +00004361
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004362/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4363static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4364 EVT VT = V.getValueType();
4365 DebugLoc dl = V.getDebugLoc();
4366 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4367 && "Vector size not supported");
4368
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004369 if (VT.getSizeInBits() == 128) {
4370 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004371 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004372 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4373 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004374 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004375 // To use VPERMILPS to splat scalars, the second half of indicies must
4376 // refer to the higher part, which is a duplication of the lower one,
4377 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004378 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4379 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004380
4381 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4382 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4383 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004384 }
4385
4386 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4387}
4388
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004389/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004390static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4391 EVT SrcVT = SV->getValueType(0);
4392 SDValue V1 = SV->getOperand(0);
4393 DebugLoc dl = SV->getDebugLoc();
4394
4395 int EltNo = SV->getSplatIndex();
4396 int NumElems = SrcVT.getVectorNumElements();
4397 unsigned Size = SrcVT.getSizeInBits();
4398
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004399 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4400 "Unknown how to promote splat for type");
4401
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004402 // Extract the 128-bit part containing the splat element and update
4403 // the splat element index when it refers to the higher register.
4404 if (Size == 256) {
4405 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4406 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4407 if (Idx > 0)
4408 EltNo -= NumElems/2;
4409 }
4410
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004411 // All i16 and i8 vector types can't be used directly by a generic shuffle
4412 // instruction because the target has no such instruction. Generate shuffles
4413 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004414 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004415 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004416 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004417 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004418
4419 // Recreate the 256-bit vector and place the same 128-bit vector
4420 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004421 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004422 if (Size == 256) {
4423 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4424 DAG.getConstant(0, MVT::i32), DAG, dl);
4425 V1 = Insert128BitVector(InsV, V1,
4426 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4427 }
4428
4429 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004430}
4431
Evan Chengba05f722006-04-21 23:03:30 +00004432/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004433/// vector of zero or undef vector. This produces a shuffle where the low
4434/// element of V2 is swizzled into the zero/undef vector, landing at element
4435/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004436static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004437 bool isZero, bool HasXMMInt,
4438 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004439 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004440 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004441 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 unsigned NumElems = VT.getVectorNumElements();
4443 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004444 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004445 // If this is the insertion idx, put the low elt of V2 here.
4446 MaskVec.push_back(i == Idx ? NumElems : i);
4447 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004448}
4449
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004450/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4451/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004452static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4453 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004454 if (Depth == 6)
4455 return SDValue(); // Limit search depth.
4456
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004457 SDValue V = SDValue(N, 0);
4458 EVT VT = V.getValueType();
4459 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004460
4461 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4462 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4463 Index = SV->getMaskElt(Index);
4464
4465 if (Index < 0)
4466 return DAG.getUNDEF(VT.getVectorElementType());
4467
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004468 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004469 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004470 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004471 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004472
4473 // Recurse into target specific vector shuffles to find scalars.
4474 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004475 int NumElems = VT.getVectorNumElements();
4476 SmallVector<unsigned, 16> ShuffleMask;
4477 SDValue ImmN;
4478
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004479 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004480 case X86ISD::SHUFPS:
4481 case X86ISD::SHUFPD:
4482 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004483 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4484 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004485 break;
Craig Topper34671b82011-12-06 08:21:25 +00004486 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004487 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004488 break;
Craig Topper34671b82011-12-06 08:21:25 +00004489 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004490 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004491 break;
4492 case X86ISD::MOVHLPS:
4493 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4494 break;
4495 case X86ISD::MOVLHPS:
4496 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4497 break;
4498 case X86ISD::PSHUFD:
4499 ImmN = N->getOperand(N->getNumOperands()-1);
4500 DecodePSHUFMask(NumElems,
4501 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4502 ShuffleMask);
4503 break;
4504 case X86ISD::PSHUFHW:
4505 ImmN = N->getOperand(N->getNumOperands()-1);
4506 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4507 ShuffleMask);
4508 break;
4509 case X86ISD::PSHUFLW:
4510 ImmN = N->getOperand(N->getNumOperands()-1);
4511 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4512 ShuffleMask);
4513 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004514 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004515 case X86ISD::MOVSD: {
4516 // The index 0 always comes from the first element of the second source,
4517 // this is why MOVSS and MOVSD are used in the first place. The other
4518 // elements come from the other positions of the first source vector.
4519 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004520 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4521 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004522 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004523 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004524 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004525 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004526 ShuffleMask);
4527 break;
Craig Topperec24e612011-11-30 07:47:51 +00004528 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004529 ImmN = N->getOperand(N->getNumOperands()-1);
4530 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4531 ShuffleMask);
4532 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004533 case X86ISD::MOVDDUP:
4534 case X86ISD::MOVLHPD:
4535 case X86ISD::MOVLPD:
4536 case X86ISD::MOVLPS:
4537 case X86ISD::MOVSHDUP:
4538 case X86ISD::MOVSLDUP:
4539 case X86ISD::PALIGN:
4540 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004541 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004542 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004543 return SDValue();
4544 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004545
4546 Index = ShuffleMask[Index];
4547 if (Index < 0)
4548 return DAG.getUNDEF(VT.getVectorElementType());
4549
4550 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4551 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4552 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004553 }
4554
4555 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004556 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004557 V = V.getOperand(0);
4558 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004559 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004560
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004561 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004562 return SDValue();
4563 }
4564
4565 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4566 return (Index == 0) ? V.getOperand(0)
4567 : DAG.getUNDEF(VT.getVectorElementType());
4568
4569 if (V.getOpcode() == ISD::BUILD_VECTOR)
4570 return V.getOperand(Index);
4571
4572 return SDValue();
4573}
4574
4575/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4576/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004577/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004578static
4579unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4580 bool ZerosFromLeft, SelectionDAG &DAG) {
4581 int i = 0;
4582
4583 while (i < NumElems) {
4584 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004585 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004586 if (!(Elt.getNode() &&
4587 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4588 break;
4589 ++i;
4590 }
4591
4592 return i;
4593}
4594
4595/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4596/// MaskE correspond consecutively to elements from one of the vector operands,
4597/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4598static
4599bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4600 int OpIdx, int NumElems, unsigned &OpNum) {
4601 bool SeenV1 = false;
4602 bool SeenV2 = false;
4603
4604 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4605 int Idx = SVOp->getMaskElt(i);
4606 // Ignore undef indicies
4607 if (Idx < 0)
4608 continue;
4609
4610 if (Idx < NumElems)
4611 SeenV1 = true;
4612 else
4613 SeenV2 = true;
4614
4615 // Only accept consecutive elements from the same vector
4616 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4617 return false;
4618 }
4619
4620 OpNum = SeenV1 ? 0 : 1;
4621 return true;
4622}
4623
4624/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4625/// logical left shift of a vector.
4626static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4627 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4628 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4629 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4630 false /* check zeros from right */, DAG);
4631 unsigned OpSrc;
4632
4633 if (!NumZeros)
4634 return false;
4635
4636 // Considering the elements in the mask that are not consecutive zeros,
4637 // check if they consecutively come from only one of the source vectors.
4638 //
4639 // V1 = {X, A, B, C} 0
4640 // \ \ \ /
4641 // vector_shuffle V1, V2 <1, 2, 3, X>
4642 //
4643 if (!isShuffleMaskConsecutive(SVOp,
4644 0, // Mask Start Index
4645 NumElems-NumZeros-1, // Mask End Index
4646 NumZeros, // Where to start looking in the src vector
4647 NumElems, // Number of elements in vector
4648 OpSrc)) // Which source operand ?
4649 return false;
4650
4651 isLeft = false;
4652 ShAmt = NumZeros;
4653 ShVal = SVOp->getOperand(OpSrc);
4654 return true;
4655}
4656
4657/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4658/// logical left shift of a vector.
4659static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4660 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4661 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4662 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4663 true /* check zeros from left */, DAG);
4664 unsigned OpSrc;
4665
4666 if (!NumZeros)
4667 return false;
4668
4669 // Considering the elements in the mask that are not consecutive zeros,
4670 // check if they consecutively come from only one of the source vectors.
4671 //
4672 // 0 { A, B, X, X } = V2
4673 // / \ / /
4674 // vector_shuffle V1, V2 <X, X, 4, 5>
4675 //
4676 if (!isShuffleMaskConsecutive(SVOp,
4677 NumZeros, // Mask Start Index
4678 NumElems-1, // Mask End Index
4679 0, // Where to start looking in the src vector
4680 NumElems, // Number of elements in vector
4681 OpSrc)) // Which source operand ?
4682 return false;
4683
4684 isLeft = true;
4685 ShAmt = NumZeros;
4686 ShVal = SVOp->getOperand(OpSrc);
4687 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004688}
4689
4690/// isVectorShift - Returns true if the shuffle can be implemented as a
4691/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004692static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004693 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004694 // Although the logic below support any bitwidth size, there are no
4695 // shift instructions which handle more than 128-bit vectors.
4696 if (SVOp->getValueType(0).getSizeInBits() > 128)
4697 return false;
4698
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004699 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4700 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4701 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004702
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004703 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004704}
4705
Evan Chengc78d3b42006-04-24 18:01:45 +00004706/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4707///
Dan Gohman475871a2008-07-27 21:46:04 +00004708static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004709 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004710 SelectionDAG &DAG,
4711 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004712 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004713 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004714
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004715 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004716 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004717 bool First = true;
4718 for (unsigned i = 0; i < 16; ++i) {
4719 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4720 if (ThisIsNonZero && First) {
4721 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004722 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004723 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004725 First = false;
4726 }
4727
4728 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004729 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004730 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4731 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004732 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004734 }
4735 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4737 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4738 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004739 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 } else
4742 ThisElt = LastElt;
4743
Gabor Greifba36cb52008-08-28 21:40:38 +00004744 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004746 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004747 }
4748 }
4749
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004750 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004751}
4752
Bill Wendlinga348c562007-03-22 18:42:45 +00004753/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004754///
Dan Gohman475871a2008-07-27 21:46:04 +00004755static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004756 unsigned NumNonZero, unsigned NumZero,
4757 SelectionDAG &DAG,
4758 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004759 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004760 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004761
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004762 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004763 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004764 bool First = true;
4765 for (unsigned i = 0; i < 8; ++i) {
4766 bool isNonZero = (NonZeros & (1 << i)) != 0;
4767 if (isNonZero) {
4768 if (First) {
4769 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004770 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004771 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004773 First = false;
4774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004775 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004776 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004777 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004778 }
4779 }
4780
4781 return V;
4782}
4783
Evan Chengf26ffe92008-05-29 08:22:04 +00004784/// getVShift - Return a vector logical shift node.
4785///
Owen Andersone50ed302009-08-10 22:56:29 +00004786static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004787 unsigned NumBits, SelectionDAG &DAG,
4788 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004789 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004790 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004791 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004792 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4793 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004794 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004795 DAG.getConstant(NumBits,
4796 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004797}
4798
Dan Gohman475871a2008-07-27 21:46:04 +00004799SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004800X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004801 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004802
Evan Chengc3630942009-12-09 21:00:30 +00004803 // Check if the scalar load can be widened into a vector load. And if
4804 // the address is "base + cst" see if the cst can be "absorbed" into
4805 // the shuffle mask.
4806 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4807 SDValue Ptr = LD->getBasePtr();
4808 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4809 return SDValue();
4810 EVT PVT = LD->getValueType(0);
4811 if (PVT != MVT::i32 && PVT != MVT::f32)
4812 return SDValue();
4813
4814 int FI = -1;
4815 int64_t Offset = 0;
4816 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4817 FI = FINode->getIndex();
4818 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004819 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004820 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4821 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4822 Offset = Ptr.getConstantOperandVal(1);
4823 Ptr = Ptr.getOperand(0);
4824 } else {
4825 return SDValue();
4826 }
4827
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004828 // FIXME: 256-bit vector instructions don't require a strict alignment,
4829 // improve this code to support it better.
4830 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004831 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004832 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004833 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004834 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004835 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004836 // Can't change the alignment. FIXME: It's possible to compute
4837 // the exact stack offset and reference FI + adjust offset instead.
4838 // If someone *really* cares about this. That's the way to implement it.
4839 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004840 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004841 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004842 }
4843 }
4844
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004845 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004846 // Ptr + (Offset & ~15).
4847 if (Offset < 0)
4848 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004849 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004850 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004851 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004852 if (StartOffset)
4853 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4854 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4855
4856 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004857 int NumElems = VT.getVectorNumElements();
4858
4859 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4860 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4861 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004862 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004863 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004864
4865 // Canonicalize it to a v4i32 or v8i32 shuffle.
4866 SmallVector<int, 8> Mask;
4867 for (int i = 0; i < NumElems; ++i)
4868 Mask.push_back(EltNo);
4869
4870 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4871 return DAG.getNode(ISD::BITCAST, dl, NVT,
4872 DAG.getVectorShuffle(CanonVT, dl, V1,
4873 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004874 }
4875
4876 return SDValue();
4877}
4878
Michael J. Spencerec38de22010-10-10 22:04:20 +00004879/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4880/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004881/// load which has the same value as a build_vector whose operands are 'elts'.
4882///
4883/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004884///
Nate Begeman1449f292010-03-24 22:19:06 +00004885/// FIXME: we'd also like to handle the case where the last elements are zero
4886/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4887/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004888static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004889 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004890 EVT EltVT = VT.getVectorElementType();
4891 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004892
Nate Begemanfdea31a2010-03-24 20:49:50 +00004893 LoadSDNode *LDBase = NULL;
4894 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004895
Nate Begeman1449f292010-03-24 22:19:06 +00004896 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004897 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004898 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004899 for (unsigned i = 0; i < NumElems; ++i) {
4900 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004901
Nate Begemanfdea31a2010-03-24 20:49:50 +00004902 if (!Elt.getNode() ||
4903 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4904 return SDValue();
4905 if (!LDBase) {
4906 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4907 return SDValue();
4908 LDBase = cast<LoadSDNode>(Elt.getNode());
4909 LastLoadedElt = i;
4910 continue;
4911 }
4912 if (Elt.getOpcode() == ISD::UNDEF)
4913 continue;
4914
4915 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4916 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4917 return SDValue();
4918 LastLoadedElt = i;
4919 }
Nate Begeman1449f292010-03-24 22:19:06 +00004920
4921 // If we have found an entire vector of loads and undefs, then return a large
4922 // load of the entire vector width starting at the base pointer. If we found
4923 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004924 if (LastLoadedElt == NumElems - 1) {
4925 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004926 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004927 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004928 LDBase->isVolatile(), LDBase->isNonTemporal(),
4929 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004930 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004931 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004932 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004933 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004934 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4935 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004936 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4937 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004938 SDValue ResNode =
4939 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4940 LDBase->getPointerInfo(),
4941 LDBase->getAlignment(),
4942 false/*isVolatile*/, true/*ReadMem*/,
4943 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004944 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004945 }
4946 return SDValue();
4947}
4948
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004949/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4950/// a vbroadcast node. We support two patterns:
4951/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4952/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4953/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004954/// The scalar load node is returned when a pattern is found,
4955/// or SDValue() otherwise.
4956static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004957 EVT VT = Op.getValueType();
4958 SDValue V = Op;
4959
4960 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4961 V = V.getOperand(0);
4962
4963 //A suspected load to be broadcasted.
4964 SDValue Ld;
4965
4966 switch (V.getOpcode()) {
4967 default:
4968 // Unknown pattern found.
4969 return SDValue();
4970
4971 case ISD::BUILD_VECTOR: {
4972 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004973 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004974 return SDValue();
4975
4976 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004977
4978 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004979 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004980 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004981 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004982 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983 }
4984
4985 case ISD::VECTOR_SHUFFLE: {
4986 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4987
4988 // Shuffles must have a splat mask where the first element is
4989 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004990 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004991 return SDValue();
4992
4993 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004994 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004995 return SDValue();
4996
4997 Ld = Sc.getOperand(0);
4998
4999 // The scalar_to_vector node and the suspected
5000 // load node must have exactly one user.
5001 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5002 return SDValue();
5003 break;
5004 }
5005 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005006
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005007 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005008 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005009 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005010
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011 bool Is256 = VT.getSizeInBits() == 256;
5012 bool Is128 = VT.getSizeInBits() == 128;
5013 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5014
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005015 if (hasAVX2) {
5016 // VBroadcast to YMM
5017 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5018 ScalarSize == 32 || ScalarSize == 64 ))
5019 return Ld;
5020
5021 // VBroadcast to XMM
5022 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5023 ScalarSize == 16 || ScalarSize == 64 ))
5024 return Ld;
5025 }
5026
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005027 // VBroadcast to YMM
5028 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5029 return Ld;
5030
5031 // VBroadcast to XMM
5032 if (Is128 && (ScalarSize == 32))
5033 return Ld;
5034
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005035
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005036 // Unsupported broadcast.
5037 return SDValue();
5038}
5039
Evan Chengc3630942009-12-09 21:00:30 +00005040SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005041X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005042 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005043
David Greenef125a292011-02-08 19:04:41 +00005044 EVT VT = Op.getValueType();
5045 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005046 unsigned NumElems = Op.getNumOperands();
5047
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005048 // Vectors containing all zeros can be matched by pxor and xorps later
5049 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5050 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5051 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005052 if (Op.getValueType() == MVT::v4i32 ||
5053 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005054 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005055
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005056 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005057 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005058
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005059 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005060 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5061 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005062 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005063 if (Op.getValueType() == MVT::v4i32 ||
5064 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005065 return Op;
5066
Craig Topper745a86b2011-11-19 22:34:59 +00005067 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005068 }
5069
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005070 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005071 if (Subtarget->hasAVX() && LD.getNode())
5072 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5073
Owen Andersone50ed302009-08-10 22:56:29 +00005074 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076 unsigned NumZero = 0;
5077 unsigned NumNonZero = 0;
5078 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005079 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005080 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005082 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005083 if (Elt.getOpcode() == ISD::UNDEF)
5084 continue;
5085 Values.insert(Elt);
5086 if (Elt.getOpcode() != ISD::Constant &&
5087 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005088 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005089 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005090 NumZero++;
5091 else {
5092 NonZeros |= (1 << i);
5093 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005094 }
5095 }
5096
Chris Lattner97a2a562010-08-26 05:24:29 +00005097 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5098 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005099 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100
Chris Lattner67f453a2008-03-09 05:42:06 +00005101 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005102 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005103 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005104 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005105
Chris Lattner62098042008-03-09 01:05:04 +00005106 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5107 // the value are obviously zero, truncate the value to i32 and do the
5108 // insertion that way. Only do this if the value is non-constant or if the
5109 // value is a constant being inserted into element 0. It is cheaper to do
5110 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005111 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005112 (!IsAllConstants || Idx == 0)) {
5113 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005114 // Handle SSE only.
5115 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5116 EVT VecVT = MVT::v4i32;
5117 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005118
Chris Lattner62098042008-03-09 01:05:04 +00005119 // Truncate the value (which may itself be a constant) to i32, and
5120 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005122 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005123 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005124 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005125
Chris Lattner62098042008-03-09 01:05:04 +00005126 // Now we have our 32-bit value zero extended in the low element of
5127 // a vector. If Idx != 0, swizzle it into place.
5128 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005129 SmallVector<int, 4> Mask;
5130 Mask.push_back(Idx);
5131 for (unsigned i = 1; i != VecElts; ++i)
5132 Mask.push_back(i);
5133 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005134 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005135 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005136 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005137 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005138 }
5139 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005140
Chris Lattner19f79692008-03-08 22:59:52 +00005141 // If we have a constant or non-constant insertion into the low element of
5142 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5143 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005144 // depending on what the source datatype is.
5145 if (Idx == 0) {
5146 if (NumZero == 0) {
5147 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5149 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005150 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5151 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005152 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005153 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005154 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5155 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Chad Rosier0660cfe2011-12-15 21:34:44 +00005156 unsigned NumBits = VT.getSizeInBits();
5157 assert((NumBits == 128 || NumBits == 256) &&
5158 "Expected an SSE or AVX value type!");
5159 EVT MiddleVT = NumBits == 128 ? MVT::v4i32 : MVT::v8i32;
Eli Friedman10415532009-06-06 06:05:10 +00005160 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5161 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005162 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005163 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005164 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005165 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005166
5167 // Is it a vector logical left shift?
5168 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005169 X86::isZeroNode(Op.getOperand(0)) &&
5170 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005171 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005172 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005173 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005174 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005175 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005177
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005178 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005179 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005180
Chris Lattner19f79692008-03-08 22:59:52 +00005181 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5182 // is a non-constant being inserted into an element other than the low one,
5183 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5184 // movd/movss) to move this into the low element, then shuffle it into
5185 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005186 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005187 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005188
Evan Cheng0db9fe62006-04-25 20:13:52 +00005189 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005190 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005191 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005192 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005193 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005194 MaskVec.push_back(i == Idx ? 0 : 1);
5195 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196 }
5197 }
5198
Chris Lattner67f453a2008-03-09 05:42:06 +00005199 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005200 if (Values.size() == 1) {
5201 if (EVTBits == 32) {
5202 // Instead of a shuffle like this:
5203 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5204 // Check if it's possible to issue this instead.
5205 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5206 unsigned Idx = CountTrailingZeros_32(NonZeros);
5207 SDValue Item = Op.getOperand(Idx);
5208 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5209 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5210 }
Dan Gohman475871a2008-07-27 21:46:04 +00005211 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005213
Dan Gohmana3941172007-07-24 22:55:08 +00005214 // A vector full of immediates; various special cases are already
5215 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005216 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005217 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005218
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005219 // For AVX-length vectors, build the individual 128-bit pieces and use
5220 // shuffles to put them in place.
5221 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5222 SmallVector<SDValue, 32> V;
5223 for (unsigned i = 0; i < NumElems; ++i)
5224 V.push_back(Op.getOperand(i));
5225
5226 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5227
5228 // Build both the lower and upper subvector.
5229 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5230 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5231 NumElems/2);
5232
5233 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005234 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5235 DAG.getConstant(0, MVT::i32), DAG, dl);
5236 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005237 DAG, dl);
5238 }
5239
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005240 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005241 if (EVTBits == 64) {
5242 if (NumNonZero == 1) {
5243 // One half is zero or undef.
5244 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005245 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005246 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005247 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005248 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005249 }
Dan Gohman475871a2008-07-27 21:46:04 +00005250 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005251 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252
5253 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005254 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005255 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005256 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005257 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 }
5259
Bill Wendling826f36f2007-03-28 00:57:11 +00005260 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005261 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005262 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005263 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264 }
5265
5266 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005267 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005268 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 if (NumElems == 4 && NumZero > 0) {
5270 for (unsigned i = 0; i < 4; ++i) {
5271 bool isZero = !(NonZeros & (1 << i));
5272 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005273 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 else
Dale Johannesenace16102009-02-03 19:33:06 +00005275 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005276 }
5277
5278 for (unsigned i = 0; i < 2; ++i) {
5279 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5280 default: break;
5281 case 0:
5282 V[i] = V[i*2]; // Must be a zero vector.
5283 break;
5284 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005285 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005286 break;
5287 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005288 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005289 break;
5290 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005291 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292 break;
5293 }
5294 }
5295
Nate Begeman9008ca62009-04-27 18:41:29 +00005296 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005297 bool Reverse = (NonZeros & 0x3) == 2;
5298 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005299 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5301 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005302 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5303 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005304 }
5305
Nate Begemanfdea31a2010-03-24 20:49:50 +00005306 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5307 // Check for a build vector of consecutive loads.
5308 for (unsigned i = 0; i < NumElems; ++i)
5309 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005310
Nate Begemanfdea31a2010-03-24 20:49:50 +00005311 // Check for elements which are consecutive loads.
5312 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5313 if (LD.getNode())
5314 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005315
5316 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005317 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005318 SDValue Result;
5319 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5320 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5321 else
5322 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005323
Chris Lattner24faf612010-08-28 17:59:08 +00005324 for (unsigned i = 1; i < NumElems; ++i) {
5325 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5326 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005327 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005328 }
5329 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005330 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005331
Chris Lattner6e80e442010-08-28 17:15:43 +00005332 // Otherwise, expand into a number of unpckl*, start by extending each of
5333 // our (non-undef) elements to the full vector width with the element in the
5334 // bottom slot of the vector (which generates no code for SSE).
5335 for (unsigned i = 0; i < NumElems; ++i) {
5336 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5337 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5338 else
5339 V[i] = DAG.getUNDEF(VT);
5340 }
5341
5342 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005343 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5344 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5345 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005346 unsigned EltStride = NumElems >> 1;
5347 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005348 for (unsigned i = 0; i < EltStride; ++i) {
5349 // If V[i+EltStride] is undef and this is the first round of mixing,
5350 // then it is safe to just drop this shuffle: V[i] is already in the
5351 // right place, the one element (since it's the first round) being
5352 // inserted as undef can be dropped. This isn't safe for successive
5353 // rounds because they will permute elements within both vectors.
5354 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5355 EltStride == NumElems/2)
5356 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005357
Chris Lattner6e80e442010-08-28 17:15:43 +00005358 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005359 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005360 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005361 }
5362 return V[0];
5363 }
Dan Gohman475871a2008-07-27 21:46:04 +00005364 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005365}
5366
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005367// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5368// them in a MMX register. This is better than doing a stack convert.
5369static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005370 DebugLoc dl = Op.getDebugLoc();
5371 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005372
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005373 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5374 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5375 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005376 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005377 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5378 InVec = Op.getOperand(1);
5379 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5380 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005381 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005382 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5383 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5384 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005385 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005386 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5387 Mask[0] = 0; Mask[1] = 2;
5388 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5389 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005390 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005391}
5392
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005393// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5394// to create 256-bit vectors from two other 128-bit ones.
5395static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5396 DebugLoc dl = Op.getDebugLoc();
5397 EVT ResVT = Op.getValueType();
5398
5399 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5400
5401 SDValue V1 = Op.getOperand(0);
5402 SDValue V2 = Op.getOperand(1);
5403 unsigned NumElems = ResVT.getVectorNumElements();
5404
5405 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5406 DAG.getConstant(0, MVT::i32), DAG, dl);
5407 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5408 DAG, dl);
5409}
5410
5411SDValue
5412X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005413 EVT ResVT = Op.getValueType();
5414
5415 assert(Op.getNumOperands() == 2);
5416 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5417 "Unsupported CONCAT_VECTORS for value type");
5418
5419 // We support concatenate two MMX registers and place them in a MMX register.
5420 // This is better than doing a stack convert.
5421 if (ResVT.is128BitVector())
5422 return LowerMMXCONCAT_VECTORS(Op, DAG);
5423
5424 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5425 // from two other 128-bit ones.
5426 return LowerAVXCONCAT_VECTORS(Op, DAG);
5427}
5428
Nate Begemanb9a47b82009-02-23 08:49:38 +00005429// v8i16 shuffles - Prefer shuffles in the following order:
5430// 1. [all] pshuflw, pshufhw, optional move
5431// 2. [ssse3] 1 x pshufb
5432// 3. [ssse3] 2 x pshufb + 1 x por
5433// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005434SDValue
5435X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5436 SelectionDAG &DAG) const {
5437 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005438 SDValue V1 = SVOp->getOperand(0);
5439 SDValue V2 = SVOp->getOperand(1);
5440 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005441 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005442
Nate Begemanb9a47b82009-02-23 08:49:38 +00005443 // Determine if more than 1 of the words in each of the low and high quadwords
5444 // of the result come from the same quadword of one of the two inputs. Undef
5445 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005446 unsigned LoQuad[] = { 0, 0, 0, 0 };
5447 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005448 BitVector InputQuads(4);
5449 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005450 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005451 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005452 MaskVals.push_back(EltIdx);
5453 if (EltIdx < 0) {
5454 ++Quad[0];
5455 ++Quad[1];
5456 ++Quad[2];
5457 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005458 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005459 }
5460 ++Quad[EltIdx / 4];
5461 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005462 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005463
Nate Begemanb9a47b82009-02-23 08:49:38 +00005464 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005465 unsigned MaxQuad = 1;
5466 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005467 if (LoQuad[i] > MaxQuad) {
5468 BestLoQuad = i;
5469 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005470 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005471 }
5472
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005474 MaxQuad = 1;
5475 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005476 if (HiQuad[i] > MaxQuad) {
5477 BestHiQuad = i;
5478 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005479 }
5480 }
5481
Nate Begemanb9a47b82009-02-23 08:49:38 +00005482 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005483 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 // single pshufb instruction is necessary. If There are more than 2 input
5485 // quads, disable the next transformation since it does not help SSSE3.
5486 bool V1Used = InputQuads[0] || InputQuads[1];
5487 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005488 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 if (InputQuads.count() == 2 && V1Used && V2Used) {
5490 BestLoQuad = InputQuads.find_first();
5491 BestHiQuad = InputQuads.find_next(BestLoQuad);
5492 }
5493 if (InputQuads.count() > 2) {
5494 BestLoQuad = -1;
5495 BestHiQuad = -1;
5496 }
5497 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005498
Nate Begemanb9a47b82009-02-23 08:49:38 +00005499 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5500 // the shuffle mask. If a quad is scored as -1, that means that it contains
5501 // words from all 4 input quadwords.
5502 SDValue NewV;
5503 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005504 SmallVector<int, 8> MaskV;
5505 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5506 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005507 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005508 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5509 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5510 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005511
Nate Begemanb9a47b82009-02-23 08:49:38 +00005512 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5513 // source words for the shuffle, to aid later transformations.
5514 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005515 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005516 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005518 if (idx != (int)i)
5519 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005520 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005521 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 AllWordsInNewV = false;
5523 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005524 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005525
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5527 if (AllWordsInNewV) {
5528 for (int i = 0; i != 8; ++i) {
5529 int idx = MaskVals[i];
5530 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005531 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005532 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005533 if ((idx != i) && idx < 4)
5534 pshufhw = false;
5535 if ((idx != i) && idx > 3)
5536 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005537 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 V1 = NewV;
5539 V2Used = false;
5540 BestLoQuad = 0;
5541 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005542 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005543
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5545 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005546 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005547 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5548 unsigned TargetMask = 0;
5549 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005551 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5552 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5553 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005554 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005555 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005556 }
Eric Christopherfd179292009-08-27 18:07:15 +00005557
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 // If we have SSSE3, and all words of the result are from 1 input vector,
5559 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5560 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005561 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005563
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005565 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 // mask, and elements that come from V1 in the V2 mask, so that the two
5567 // results can be OR'd together.
5568 bool TwoInputs = V1Used && V2Used;
5569 for (unsigned i = 0; i != 8; ++i) {
5570 int EltIdx = MaskVals[i] * 2;
5571 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005572 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5573 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 continue;
5575 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5577 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005579 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005580 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005581 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005584 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005585
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 // Calculate the shuffle mask for the second input, shuffle it, and
5587 // OR it with the first shuffled input.
5588 pshufbMask.clear();
5589 for (unsigned i = 0; i != 8; ++i) {
5590 int EltIdx = MaskVals[i] * 2;
5591 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5593 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 continue;
5595 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5597 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005599 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005600 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005601 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005602 MVT::v16i8, &pshufbMask[0], 16));
5603 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005604 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 }
5606
5607 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5608 // and update MaskVals with new element order.
5609 BitVector InOrder(8);
5610 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005611 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 for (int i = 0; i != 4; ++i) {
5613 int idx = MaskVals[i];
5614 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005615 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 InOrder.set(i);
5617 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005618 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 InOrder.set(i);
5620 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005621 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 }
5623 }
5624 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005625 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005627 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005628
Craig Topperc0d82852011-11-22 00:44:41 +00005629 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005630 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5631 NewV.getOperand(0),
5632 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5633 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 }
Eric Christopherfd179292009-08-27 18:07:15 +00005635
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5637 // and update MaskVals with the new element order.
5638 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005639 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005641 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 for (unsigned i = 4; i != 8; ++i) {
5643 int idx = MaskVals[i];
5644 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005645 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 InOrder.set(i);
5647 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005648 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 InOrder.set(i);
5650 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005651 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 }
5653 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005655 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005656
Craig Topperc0d82852011-11-22 00:44:41 +00005657 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005658 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5659 NewV.getOperand(0),
5660 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5661 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 }
Eric Christopherfd179292009-08-27 18:07:15 +00005663
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 // In case BestHi & BestLo were both -1, which means each quadword has a word
5665 // from each of the four input quadwords, calculate the InOrder bitvector now
5666 // before falling through to the insert/extract cleanup.
5667 if (BestLoQuad == -1 && BestHiQuad == -1) {
5668 NewV = V1;
5669 for (int i = 0; i != 8; ++i)
5670 if (MaskVals[i] < 0 || MaskVals[i] == i)
5671 InOrder.set(i);
5672 }
Eric Christopherfd179292009-08-27 18:07:15 +00005673
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 // The other elements are put in the right place using pextrw and pinsrw.
5675 for (unsigned i = 0; i != 8; ++i) {
5676 if (InOrder[i])
5677 continue;
5678 int EltIdx = MaskVals[i];
5679 if (EltIdx < 0)
5680 continue;
5681 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 DAG.getIntPtrConstant(i));
5688 }
5689 return NewV;
5690}
5691
5692// v16i8 shuffles - Prefer shuffles in the following order:
5693// 1. [ssse3] 1 x pshufb
5694// 2. [ssse3] 2 x pshufb + 1 x por
5695// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5696static
Nate Begeman9008ca62009-04-27 18:41:29 +00005697SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005698 SelectionDAG &DAG,
5699 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005700 SDValue V1 = SVOp->getOperand(0);
5701 SDValue V2 = SVOp->getOperand(1);
5702 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005704 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005705
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005707 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 // present, fall back to case 3.
5709 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5710 bool V1Only = true;
5711 bool V2Only = true;
5712 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005713 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 if (EltIdx < 0)
5715 continue;
5716 if (EltIdx < 16)
5717 V2Only = false;
5718 else
5719 V1Only = false;
5720 }
Eric Christopherfd179292009-08-27 18:07:15 +00005721
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005723 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005725
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005727 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 //
5729 // Otherwise, we have elements from both input vectors, and must zero out
5730 // elements that come from V2 in the first mask, and V1 in the second mask
5731 // so that we can OR them together.
5732 bool TwoInputs = !(V1Only || V2Only);
5733 for (unsigned i = 0; i != 16; ++i) {
5734 int EltIdx = MaskVals[i];
5735 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005736 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 continue;
5738 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 }
5741 // If all the elements are from V2, assign it to V1 and return after
5742 // building the first pshufb.
5743 if (V2Only)
5744 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005746 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 if (!TwoInputs)
5749 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005750
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 // Calculate the shuffle mask for the second input, shuffle it, and
5752 // OR it with the first shuffled input.
5753 pshufbMask.clear();
5754 for (unsigned i = 0; i != 16; ++i) {
5755 int EltIdx = MaskVals[i];
5756 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005757 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 continue;
5759 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005763 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 MVT::v16i8, &pshufbMask[0], 16));
5765 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 }
Eric Christopherfd179292009-08-27 18:07:15 +00005767
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 // No SSSE3 - Calculate in place words and then fix all out of place words
5769 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5770 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005771 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5772 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 SDValue NewV = V2Only ? V2 : V1;
5774 for (int i = 0; i != 8; ++i) {
5775 int Elt0 = MaskVals[i*2];
5776 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005777
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 // This word of the result is all undef, skip it.
5779 if (Elt0 < 0 && Elt1 < 0)
5780 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005781
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 // This word of the result is already in the correct place, skip it.
5783 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5784 continue;
5785 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5786 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005787
Nate Begemanb9a47b82009-02-23 08:49:38 +00005788 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5789 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5790 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005791
5792 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5793 // using a single extract together, load it and store it.
5794 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005796 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005798 DAG.getIntPtrConstant(i));
5799 continue;
5800 }
5801
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005803 // source byte is not also odd, shift the extracted word left 8 bits
5804 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005807 DAG.getIntPtrConstant(Elt1 / 2));
5808 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005810 DAG.getConstant(8,
5811 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005812 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5814 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 }
5816 // If Elt0 is defined, extract it from the appropriate source. If the
5817 // source byte is not also even, shift the extracted word right 8 bits. If
5818 // Elt1 was also defined, OR the extracted values together before
5819 // inserting them in the result.
5820 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005822 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5823 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005825 DAG.getConstant(8,
5826 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005827 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5829 DAG.getConstant(0x00FF, MVT::i16));
5830 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 : InsElt0;
5832 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 DAG.getIntPtrConstant(i));
5835 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005836 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005837}
5838
Evan Cheng7a831ce2007-12-15 03:00:47 +00005839/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005840/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005841/// done when every pair / quad of shuffle mask elements point to elements in
5842/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005843/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005844static
Nate Begeman9008ca62009-04-27 18:41:29 +00005845SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005846 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005847 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005848 SDValue V1 = SVOp->getOperand(0);
5849 SDValue V2 = SVOp->getOperand(1);
5850 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005851 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005852 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005854 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005855 case MVT::v4f32: NewVT = MVT::v2f64; break;
5856 case MVT::v4i32: NewVT = MVT::v2i64; break;
5857 case MVT::v8i16: NewVT = MVT::v4i32; break;
5858 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005859 }
5860
Nate Begeman9008ca62009-04-27 18:41:29 +00005861 int Scale = NumElems / NewWidth;
5862 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005863 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005864 int StartIdx = -1;
5865 for (int j = 0; j < Scale; ++j) {
5866 int EltIdx = SVOp->getMaskElt(i+j);
5867 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005868 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005869 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005870 StartIdx = EltIdx - (EltIdx % Scale);
5871 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005872 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005873 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005874 if (StartIdx == -1)
5875 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005876 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005877 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005878 }
5879
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005880 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5881 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005882 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005883}
5884
Evan Chengd880b972008-05-09 21:53:03 +00005885/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005886///
Owen Andersone50ed302009-08-10 22:56:29 +00005887static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005888 SDValue SrcOp, SelectionDAG &DAG,
5889 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005891 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005892 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005893 LD = dyn_cast<LoadSDNode>(SrcOp);
5894 if (!LD) {
5895 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5896 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005897 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005898 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005899 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005900 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005901 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005902 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005903 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005904 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005905 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5906 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5907 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005908 SrcOp.getOperand(0)
5909 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005910 }
5911 }
5912 }
5913
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005914 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005915 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005916 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005917 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005918}
5919
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005920/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5921/// shuffle node referes to only one lane in the sources.
5922static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5923 EVT VT = SVOp->getValueType(0);
5924 int NumElems = VT.getVectorNumElements();
5925 int HalfSize = NumElems/2;
5926 SmallVector<int, 16> M;
5927 SVOp->getMask(M);
5928 bool MatchA = false, MatchB = false;
5929
5930 for (int l = 0; l < NumElems*2; l += HalfSize) {
5931 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5932 MatchA = true;
5933 break;
5934 }
5935 }
5936
5937 for (int l = 0; l < NumElems*2; l += HalfSize) {
5938 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5939 MatchB = true;
5940 break;
5941 }
5942 }
5943
5944 return MatchA && MatchB;
5945}
5946
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005947/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5948/// which could not be matched by any known target speficic shuffle
5949static SDValue
5950LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005951 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5952 // If each half of a vector shuffle node referes to only one lane in the
5953 // source vectors, extract each used 128-bit lane and shuffle them using
5954 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5955 // the work to the legalizer.
5956 DebugLoc dl = SVOp->getDebugLoc();
5957 EVT VT = SVOp->getValueType(0);
5958 int NumElems = VT.getVectorNumElements();
5959 int HalfSize = NumElems/2;
5960
5961 // Extract the reference for each half
5962 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5963 int FstVecOpNum = 0, SndVecOpNum = 0;
5964 for (int i = 0; i < HalfSize; ++i) {
5965 int Elt = SVOp->getMaskElt(i);
5966 if (SVOp->getMaskElt(i) < 0)
5967 continue;
5968 FstVecOpNum = Elt/NumElems;
5969 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5970 break;
5971 }
5972 for (int i = HalfSize; i < NumElems; ++i) {
5973 int Elt = SVOp->getMaskElt(i);
5974 if (SVOp->getMaskElt(i) < 0)
5975 continue;
5976 SndVecOpNum = Elt/NumElems;
5977 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5978 break;
5979 }
5980
5981 // Extract the subvectors
5982 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5983 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5984 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5985 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5986
5987 // Generate 128-bit shuffles
5988 SmallVector<int, 16> MaskV1, MaskV2;
5989 for (int i = 0; i < HalfSize; ++i) {
5990 int Elt = SVOp->getMaskElt(i);
5991 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5992 }
5993 for (int i = HalfSize; i < NumElems; ++i) {
5994 int Elt = SVOp->getMaskElt(i);
5995 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5996 }
5997
5998 EVT NVT = V1.getValueType();
5999 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6000 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6001
6002 // Concatenate the result back
6003 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6004 DAG.getConstant(0, MVT::i32), DAG, dl);
6005 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6006 DAG, dl);
6007 }
6008
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006009 return SDValue();
6010}
6011
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006012/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6013/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006014static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006015LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006016 SDValue V1 = SVOp->getOperand(0);
6017 SDValue V2 = SVOp->getOperand(1);
6018 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006019 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006020
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006021 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6022
Evan Chengace3c172008-07-22 21:13:36 +00006023 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006024 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006025 SmallVector<int, 8> Mask1(4U, -1);
6026 SmallVector<int, 8> PermMask;
6027 SVOp->getMask(PermMask);
6028
Evan Chengace3c172008-07-22 21:13:36 +00006029 unsigned NumHi = 0;
6030 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006031 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006032 int Idx = PermMask[i];
6033 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006034 Locs[i] = std::make_pair(-1, -1);
6035 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6037 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006038 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006040 NumLo++;
6041 } else {
6042 Locs[i] = std::make_pair(1, NumHi);
6043 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006044 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006045 NumHi++;
6046 }
6047 }
6048 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006049
Evan Chengace3c172008-07-22 21:13:36 +00006050 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006051 // If no more than two elements come from either vector. This can be
6052 // implemented with two shuffles. First shuffle gather the elements.
6053 // The second shuffle, which takes the first shuffle as both of its
6054 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006055 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006056
Nate Begeman9008ca62009-04-27 18:41:29 +00006057 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006058
Evan Chengace3c172008-07-22 21:13:36 +00006059 for (unsigned i = 0; i != 4; ++i) {
6060 if (Locs[i].first == -1)
6061 continue;
6062 else {
6063 unsigned Idx = (i < 2) ? 0 : 4;
6064 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006065 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006066 }
6067 }
6068
Nate Begeman9008ca62009-04-27 18:41:29 +00006069 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006070 } else if (NumLo == 3 || NumHi == 3) {
6071 // Otherwise, we must have three elements from one vector, call it X, and
6072 // one element from the other, call it Y. First, use a shufps to build an
6073 // intermediate vector with the one element from Y and the element from X
6074 // that will be in the same half in the final destination (the indexes don't
6075 // matter). Then, use a shufps to build the final vector, taking the half
6076 // containing the element from Y from the intermediate, and the other half
6077 // from X.
6078 if (NumHi == 3) {
6079 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006080 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006081 std::swap(V1, V2);
6082 }
6083
6084 // Find the element from V2.
6085 unsigned HiIndex;
6086 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006087 int Val = PermMask[HiIndex];
6088 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006089 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006090 if (Val >= 4)
6091 break;
6092 }
6093
Nate Begeman9008ca62009-04-27 18:41:29 +00006094 Mask1[0] = PermMask[HiIndex];
6095 Mask1[1] = -1;
6096 Mask1[2] = PermMask[HiIndex^1];
6097 Mask1[3] = -1;
6098 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006099
6100 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006101 Mask1[0] = PermMask[0];
6102 Mask1[1] = PermMask[1];
6103 Mask1[2] = HiIndex & 1 ? 6 : 4;
6104 Mask1[3] = HiIndex & 1 ? 4 : 6;
6105 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006106 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006107 Mask1[0] = HiIndex & 1 ? 2 : 0;
6108 Mask1[1] = HiIndex & 1 ? 0 : 2;
6109 Mask1[2] = PermMask[2];
6110 Mask1[3] = PermMask[3];
6111 if (Mask1[2] >= 0)
6112 Mask1[2] += 4;
6113 if (Mask1[3] >= 0)
6114 Mask1[3] += 4;
6115 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006116 }
Evan Chengace3c172008-07-22 21:13:36 +00006117 }
6118
6119 // Break it into (shuffle shuffle_hi, shuffle_lo).
6120 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006121 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006122 SmallVector<int,8> LoMask(4U, -1);
6123 SmallVector<int,8> HiMask(4U, -1);
6124
6125 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006126 unsigned MaskIdx = 0;
6127 unsigned LoIdx = 0;
6128 unsigned HiIdx = 2;
6129 for (unsigned i = 0; i != 4; ++i) {
6130 if (i == 2) {
6131 MaskPtr = &HiMask;
6132 MaskIdx = 1;
6133 LoIdx = 0;
6134 HiIdx = 2;
6135 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 int Idx = PermMask[i];
6137 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006138 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006139 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006140 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006141 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006142 LoIdx++;
6143 } else {
6144 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006145 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006146 HiIdx++;
6147 }
6148 }
6149
Nate Begeman9008ca62009-04-27 18:41:29 +00006150 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6151 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6152 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006153 for (unsigned i = 0; i != 4; ++i) {
6154 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006155 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006156 } else {
6157 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006158 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006159 }
6160 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006161 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006162}
6163
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006164static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006165 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006166 V = V.getOperand(0);
6167 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6168 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006169 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6170 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6171 // BUILD_VECTOR (load), undef
6172 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006173 if (MayFoldLoad(V))
6174 return true;
6175 return false;
6176}
6177
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006178// FIXME: the version above should always be used. Since there's
6179// a bug where several vector shuffles can't be folded because the
6180// DAG is not updated during lowering and a node claims to have two
6181// uses while it only has one, use this version, and let isel match
6182// another instruction if the load really happens to have more than
6183// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006184// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006185static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006186 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006187 V = V.getOperand(0);
6188 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6189 V = V.getOperand(0);
6190 if (ISD::isNormalLoad(V.getNode()))
6191 return true;
6192 return false;
6193}
6194
6195/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6196/// a vector extract, and if both can be later optimized into a single load.
6197/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6198/// here because otherwise a target specific shuffle node is going to be
6199/// emitted for this shuffle, and the optimization not done.
6200/// FIXME: This is probably not the best approach, but fix the problem
6201/// until the right path is decided.
6202static
6203bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6204 const TargetLowering &TLI) {
6205 EVT VT = V.getValueType();
6206 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6207
6208 // Be sure that the vector shuffle is present in a pattern like this:
6209 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6210 if (!V.hasOneUse())
6211 return false;
6212
6213 SDNode *N = *V.getNode()->use_begin();
6214 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6215 return false;
6216
6217 SDValue EltNo = N->getOperand(1);
6218 if (!isa<ConstantSDNode>(EltNo))
6219 return false;
6220
6221 // If the bit convert changed the number of elements, it is unsafe
6222 // to examine the mask.
6223 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006224 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006225 EVT SrcVT = V.getOperand(0).getValueType();
6226 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6227 return false;
6228 V = V.getOperand(0);
6229 HasShuffleIntoBitcast = true;
6230 }
6231
6232 // Select the input vector, guarding against out of range extract vector.
6233 unsigned NumElems = VT.getVectorNumElements();
6234 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6235 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6236 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6237
6238 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006239 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006240 V = V.getOperand(0);
6241
6242 if (ISD::isNormalLoad(V.getNode())) {
6243 // Is the original load suitable?
6244 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6245
6246 // FIXME: avoid the multi-use bug that is preventing lots of
6247 // of foldings to be detected, this is still wrong of course, but
6248 // give the temporary desired behavior, and if it happens that
6249 // the load has real more uses, during isel it will not fold, and
6250 // will generate poor code.
6251 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6252 return false;
6253
6254 if (!HasShuffleIntoBitcast)
6255 return true;
6256
6257 // If there's a bitcast before the shuffle, check if the load type and
6258 // alignment is valid.
6259 unsigned Align = LN0->getAlignment();
6260 unsigned NewAlign =
6261 TLI.getTargetData()->getABITypeAlignment(
6262 VT.getTypeForEVT(*DAG.getContext()));
6263
6264 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6265 return false;
6266 }
6267
6268 return true;
6269}
6270
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006271static
Evan Cheng835580f2010-10-07 20:50:20 +00006272SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6273 EVT VT = Op.getValueType();
6274
6275 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006276 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6277 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006278 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6279 V1, DAG));
6280}
6281
6282static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006283SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006284 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006285 SDValue V1 = Op.getOperand(0);
6286 SDValue V2 = Op.getOperand(1);
6287 EVT VT = Op.getValueType();
6288
6289 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6290
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006291 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006292 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6293
Evan Cheng0899f5c2011-08-31 02:05:24 +00006294 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6295 return DAG.getNode(ISD::BITCAST, dl, VT,
6296 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6297 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6298 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006299}
6300
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006301static
6302SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6303 SDValue V1 = Op.getOperand(0);
6304 SDValue V2 = Op.getOperand(1);
6305 EVT VT = Op.getValueType();
6306
6307 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6308 "unsupported shuffle type");
6309
6310 if (V2.getOpcode() == ISD::UNDEF)
6311 V2 = V1;
6312
6313 // v4i32 or v4f32
6314 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6315}
6316
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006317static inline unsigned getSHUFPOpcode(EVT VT) {
6318 switch(VT.getSimpleVT().SimpleTy) {
6319 case MVT::v8i32: // Use fp unit for int unpack.
6320 case MVT::v8f32:
6321 case MVT::v4i32: // Use fp unit for int unpack.
6322 case MVT::v4f32: return X86ISD::SHUFPS;
6323 case MVT::v4i64: // Use fp unit for int unpack.
6324 case MVT::v4f64:
6325 case MVT::v2i64: // Use fp unit for int unpack.
6326 case MVT::v2f64: return X86ISD::SHUFPD;
6327 default:
6328 llvm_unreachable("Unknown type for shufp*");
6329 }
6330 return 0;
6331}
6332
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006333static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006334SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006335 SDValue V1 = Op.getOperand(0);
6336 SDValue V2 = Op.getOperand(1);
6337 EVT VT = Op.getValueType();
6338 unsigned NumElems = VT.getVectorNumElements();
6339
6340 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6341 // operand of these instructions is only memory, so check if there's a
6342 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6343 // same masks.
6344 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006345
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006346 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006347 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006348 CanFoldLoad = true;
6349
6350 // When V1 is a load, it can be folded later into a store in isel, example:
6351 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6352 // turns into:
6353 // (MOVLPSmr addr:$src1, VR128:$src2)
6354 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006355 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006356 CanFoldLoad = true;
6357
Dan Gohman65fd6562011-11-03 21:49:52 +00006358 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006359 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006360 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006361 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6362
6363 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006364 // If we don't care about the second element, procede to use movss.
6365 if (SVOp->getMaskElt(1) != -1)
6366 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006367 }
6368
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006369 // movl and movlp will both match v2i64, but v2i64 is never matched by
6370 // movl earlier because we make it strict to avoid messing with the movlp load
6371 // folding logic (see the code above getMOVLP call). Match it here then,
6372 // this is horrible, but will stay like this until we move all shuffle
6373 // matching to x86 specific nodes. Note that for the 1st condition all
6374 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006375 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006376 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6377 // as to remove this logic from here, as much as possible
6378 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006379 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006380 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006381 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006382
6383 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6384
6385 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006386 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006387 X86::getShuffleSHUFImmediate(SVOp), DAG);
6388}
6389
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006390static
6391SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006392 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006393 const X86Subtarget *Subtarget) {
6394 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6395 EVT VT = Op.getValueType();
6396 DebugLoc dl = Op.getDebugLoc();
6397 SDValue V1 = Op.getOperand(0);
6398 SDValue V2 = Op.getOperand(1);
6399
6400 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006401 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006402
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006403 // Handle splat operations
6404 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006405 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006406 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006407 // Special case, this is the only place now where it's allowed to return
6408 // a vector_shuffle operation without using a target specific node, because
6409 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6410 // this be moved to DAGCombine instead?
6411 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006412 return Op;
6413
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006414 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006415 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006416 if (Subtarget->hasAVX() && LD.getNode())
6417 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006418
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006419 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006420 if ((Size == 128 && NumElem <= 4) ||
6421 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006422 return SDValue();
6423
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006424 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006425 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006426 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006427
6428 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6429 // do it!
6430 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6431 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6432 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006433 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006434 } else if ((VT == MVT::v4i32 ||
6435 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006436 // FIXME: Figure out a cleaner way to do this.
6437 // Try to make use of movq to zero out the top part.
6438 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6439 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6440 if (NewOp.getNode()) {
6441 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6442 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6443 DAG, Subtarget, dl);
6444 }
6445 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6446 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6447 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6448 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6449 DAG, Subtarget, dl);
6450 }
6451 }
6452 return SDValue();
6453}
6454
Dan Gohman475871a2008-07-27 21:46:04 +00006455SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006456X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006457 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006458 SDValue V1 = Op.getOperand(0);
6459 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006460 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006461 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006462 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006463 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006464 bool V1IsSplat = false;
6465 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006466 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006467 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006468 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006469 MachineFunction &MF = DAG.getMachineFunction();
6470 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006471
Craig Topper3426a3e2011-11-14 06:46:21 +00006472 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006473
Craig Topper38034c52011-11-26 22:55:48 +00006474 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6475
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006476 // Vector shuffle lowering takes 3 steps:
6477 //
6478 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6479 // narrowing and commutation of operands should be handled.
6480 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6481 // shuffle nodes.
6482 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6483 // so the shuffle can be broken into other shuffles and the legalizer can
6484 // try the lowering again.
6485 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006486 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006487 // be matched during isel, all of them must be converted to a target specific
6488 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006489
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006490 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6491 // narrowing and commutation of operands should be handled. The actual code
6492 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006493 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006494 if (NewOp.getNode())
6495 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006496
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006497 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6498 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006499 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006500 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006501 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006502 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006503
Craig Topperc0d82852011-11-22 00:44:41 +00006504 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006505 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006506 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006507
Dale Johannesen0488fb62010-09-30 23:57:10 +00006508 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006509 return getMOVHighToLow(Op, dl, DAG);
6510
6511 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006512 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006513 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006514 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006515
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006516 if (X86::isPSHUFDMask(SVOp)) {
6517 // The actual implementation will match the mask in the if above and then
6518 // during isel it can match several different instructions, not only pshufd
6519 // as its name says, sad but true, emulate the behavior for now...
6520 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6521 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6522
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006523 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6524
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006525 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006526 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6527
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006528 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6529 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006530 }
Eric Christopherfd179292009-08-27 18:07:15 +00006531
Evan Chengf26ffe92008-05-29 08:22:04 +00006532 // Check if this can be converted into a logical shift.
6533 bool isLeft = false;
6534 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006535 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006536 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006537 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006538 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006539 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006540 EVT EltVT = VT.getVectorElementType();
6541 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006542 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006543 }
Eric Christopherfd179292009-08-27 18:07:15 +00006544
Nate Begeman9008ca62009-04-27 18:41:29 +00006545 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006546 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006547 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006548 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006549 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006550 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6551
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006552 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006553 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6554 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006555 }
Eric Christopherfd179292009-08-27 18:07:15 +00006556
Nate Begeman9008ca62009-04-27 18:41:29 +00006557 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006558 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006559 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006560
Dale Johannesen0488fb62010-09-30 23:57:10 +00006561 if (X86::isMOVHLPSMask(SVOp))
6562 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006563
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006564 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006565 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006566
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006567 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006568 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006569
Dale Johannesen0488fb62010-09-30 23:57:10 +00006570 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006571 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006572
Nate Begeman9008ca62009-04-27 18:41:29 +00006573 if (ShouldXformToMOVHLPS(SVOp) ||
6574 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6575 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006576
Evan Chengf26ffe92008-05-29 08:22:04 +00006577 if (isShift) {
6578 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006579 EVT EltVT = VT.getVectorElementType();
6580 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006581 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006582 }
Eric Christopherfd179292009-08-27 18:07:15 +00006583
Evan Cheng9eca5e82006-10-25 21:49:50 +00006584 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006585 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6586 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006587 V1IsSplat = isSplatVector(V1.getNode());
6588 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006589
Chris Lattner8a594482007-11-25 00:24:49 +00006590 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006591 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006592 Op = CommuteVectorShuffle(SVOp, DAG);
6593 SVOp = cast<ShuffleVectorSDNode>(Op);
6594 V1 = SVOp->getOperand(0);
6595 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006596 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006597 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006598 }
6599
Craig Topperbeabc6c2011-12-05 06:56:46 +00006600 SmallVector<int, 32> M;
6601 SVOp->getMask(M);
6602
6603 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006604 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006605 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006606 return V1;
6607 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6608 // the instruction selector will not match, so get a canonical MOVL with
6609 // swapped operands to undo the commute.
6610 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006611 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006612
Craig Topperbeabc6c2011-12-05 06:56:46 +00006613 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006614 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006615
Craig Topperbeabc6c2011-12-05 06:56:46 +00006616 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006617 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006618
Evan Cheng9bbbb982006-10-25 20:48:19 +00006619 if (V2IsSplat) {
6620 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006621 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006622 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006623 SDValue NewMask = NormalizeMask(SVOp, DAG);
6624 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6625 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006626 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006627 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006628 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006629 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630 }
6631 }
6632 }
6633
Evan Cheng9eca5e82006-10-25 21:49:50 +00006634 if (Commuted) {
6635 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006636 // FIXME: this seems wrong.
6637 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6638 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006639
Craig Topperc0d82852011-11-22 00:44:41 +00006640 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006641 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006642
Craig Topperc0d82852011-11-22 00:44:41 +00006643 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006644 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006645 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006646
Nate Begeman9008ca62009-04-27 18:41:29 +00006647 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006648 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6649 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006650 return CommuteVectorShuffle(SVOp, DAG);
6651
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006652 // The checks below are all present in isShuffleMaskLegal, but they are
6653 // inlined here right now to enable us to directly emit target specific
6654 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006655
Craig Topperc0d82852011-11-22 00:44:41 +00006656 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006657 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006658 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006659 DAG);
6660
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006661 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6662 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006663 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006664 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006665 }
6666
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006667 if (isPSHUFHWMask(M, VT))
6668 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6669 X86::getShufflePSHUFHWImmediate(SVOp),
6670 DAG);
6671
6672 if (isPSHUFLWMask(M, VT))
6673 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6674 X86::getShufflePSHUFLWImmediate(SVOp),
6675 DAG);
6676
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006677 if (isSHUFPMask(M, VT))
6678 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6679 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006680
Craig Topper94438ba2011-12-16 08:06:31 +00006681 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006682 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006683 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006684 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006685
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006686 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006687 // Generate target specific nodes for 128 or 256-bit shuffles only
6688 // supported in the AVX instruction set.
6689 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006690
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006691 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006692 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006693 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6694
Craig Topper70b883b2011-11-28 10:14:51 +00006695 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006696 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006697 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006698 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006699
Craig Topper70b883b2011-11-28 10:14:51 +00006700 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006701 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006702 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006703 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006704
Craig Topper70b883b2011-11-28 10:14:51 +00006705 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006706 if (isVSHUFPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006707 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006708 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006709
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006710 //===--------------------------------------------------------------------===//
6711 // Since no target specific shuffle was selected for this generic one,
6712 // lower it into other known shuffles. FIXME: this isn't true yet, but
6713 // this is the plan.
6714 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006715
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006716 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6717 if (VT == MVT::v8i16) {
6718 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6719 if (NewOp.getNode())
6720 return NewOp;
6721 }
6722
6723 if (VT == MVT::v16i8) {
6724 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6725 if (NewOp.getNode())
6726 return NewOp;
6727 }
6728
6729 // Handle all 128-bit wide vectors with 4 elements, and match them with
6730 // several different shuffle types.
6731 if (NumElems == 4 && VT.getSizeInBits() == 128)
6732 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6733
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006734 // Handle general 256-bit shuffles
6735 if (VT.is256BitVector())
6736 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6737
Dan Gohman475871a2008-07-27 21:46:04 +00006738 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006739}
6740
Dan Gohman475871a2008-07-27 21:46:04 +00006741SDValue
6742X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006743 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006744 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006745 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006746
6747 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6748 return SDValue();
6749
Duncan Sands83ec4b62008-06-06 12:08:01 +00006750 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006751 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006752 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006753 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006754 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006755 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006756 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006757 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6758 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6759 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006760 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6761 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006762 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006764 Op.getOperand(0)),
6765 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006767 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006768 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006769 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006770 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006771 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006772 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6773 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006774 // result has a single use which is a store or a bitcast to i32. And in
6775 // the case of a store, it's not worth it if the index is a constant 0,
6776 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006777 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006778 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006779 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006780 if ((User->getOpcode() != ISD::STORE ||
6781 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6782 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006783 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006784 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006785 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006787 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006788 Op.getOperand(0)),
6789 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006790 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006791 } else if (VT == MVT::i32 || VT == MVT::i64) {
6792 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006793 if (isa<ConstantSDNode>(Op.getOperand(1)))
6794 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006795 }
Dan Gohman475871a2008-07-27 21:46:04 +00006796 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006797}
6798
6799
Dan Gohman475871a2008-07-27 21:46:04 +00006800SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006801X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6802 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006804 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805
David Greene74a579d2011-02-10 16:57:36 +00006806 SDValue Vec = Op.getOperand(0);
6807 EVT VecVT = Vec.getValueType();
6808
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006809 // If this is a 256-bit vector result, first extract the 128-bit vector and
6810 // then extract the element from the 128-bit vector.
6811 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006812 DebugLoc dl = Op.getNode()->getDebugLoc();
6813 unsigned NumElems = VecVT.getVectorNumElements();
6814 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006815 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6816
6817 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006818 bool Upper = IdxVal >= NumElems/2;
6819 Vec = Extract128BitVector(Vec,
6820 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006821
David Greene74a579d2011-02-10 16:57:36 +00006822 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006823 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006824 }
6825
6826 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6827
Craig Topperc0d82852011-11-22 00:44:41 +00006828 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006829 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006830 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006831 return Res;
6832 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006833
Owen Andersone50ed302009-08-10 22:56:29 +00006834 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006835 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006836 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006837 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006838 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006839 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006840 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6842 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006843 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006844 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006845 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006846 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006847 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006848 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006850 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006851 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006852 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006853 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006854 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 if (Idx == 0)
6856 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006857
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006859 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006860 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006861 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006862 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006863 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006864 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006865 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006866 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6867 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6868 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006869 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870 if (Idx == 0)
6871 return Op;
6872
6873 // UNPCKHPD the element to the lowest double word, then movsd.
6874 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6875 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006876 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006877 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006878 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006879 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006880 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006881 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 }
6883
Dan Gohman475871a2008-07-27 21:46:04 +00006884 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885}
6886
Dan Gohman475871a2008-07-27 21:46:04 +00006887SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006888X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6889 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006890 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006891 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006892 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006893
Dan Gohman475871a2008-07-27 21:46:04 +00006894 SDValue N0 = Op.getOperand(0);
6895 SDValue N1 = Op.getOperand(1);
6896 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006897
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006898 if (VT.getSizeInBits() == 256)
6899 return SDValue();
6900
Dan Gohman8a55ce42009-09-23 21:02:20 +00006901 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006902 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006903 unsigned Opc;
6904 if (VT == MVT::v8i16)
6905 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006906 else if (VT == MVT::v16i8)
6907 Opc = X86ISD::PINSRB;
6908 else
6909 Opc = X86ISD::PINSRB;
6910
Nate Begeman14d12ca2008-02-11 04:19:36 +00006911 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6912 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006913 if (N1.getValueType() != MVT::i32)
6914 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6915 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006916 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006917 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006918 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006919 // Bits [7:6] of the constant are the source select. This will always be
6920 // zero here. The DAG Combiner may combine an extract_elt index into these
6921 // bits. For example (insert (extract, 3), 2) could be matched by putting
6922 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006923 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006924 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006925 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006926 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006927 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006928 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006929 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006930 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006931 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6932 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006933 // PINSR* works with constant index.
6934 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006935 }
Dan Gohman475871a2008-07-27 21:46:04 +00006936 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006937}
6938
Dan Gohman475871a2008-07-27 21:46:04 +00006939SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006940X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006941 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006942 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006943
David Greene6b381262011-02-09 15:32:06 +00006944 DebugLoc dl = Op.getDebugLoc();
6945 SDValue N0 = Op.getOperand(0);
6946 SDValue N1 = Op.getOperand(1);
6947 SDValue N2 = Op.getOperand(2);
6948
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006949 // If this is a 256-bit vector result, first extract the 128-bit vector,
6950 // insert the element into the extracted half and then place it back.
6951 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006952 if (!isa<ConstantSDNode>(N2))
6953 return SDValue();
6954
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006955 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006956 unsigned NumElems = VT.getVectorNumElements();
6957 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006958 bool Upper = IdxVal >= NumElems/2;
6959 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6960 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006961
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006962 // Insert the element into the desired half.
6963 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6964 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006965
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006966 // Insert the changed part back to the 256-bit vector
6967 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006968 }
6969
Craig Topperc0d82852011-11-22 00:44:41 +00006970 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006971 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6972
Dan Gohman8a55ce42009-09-23 21:02:20 +00006973 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006974 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006975
Dan Gohman8a55ce42009-09-23 21:02:20 +00006976 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006977 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6978 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006979 if (N1.getValueType() != MVT::i32)
6980 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6981 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006982 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006983 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006984 }
Dan Gohman475871a2008-07-27 21:46:04 +00006985 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006986}
6987
Dan Gohman475871a2008-07-27 21:46:04 +00006988SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006989X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006990 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006991 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006992 EVT OpVT = Op.getValueType();
6993
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006994 // If this is a 256-bit vector result, first insert into a 128-bit
6995 // vector and then insert into the 256-bit vector.
6996 if (OpVT.getSizeInBits() > 128) {
6997 // Insert into a 128-bit vector.
6998 EVT VT128 = EVT::getVectorVT(*Context,
6999 OpVT.getVectorElementType(),
7000 OpVT.getVectorNumElements() / 2);
7001
7002 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7003
7004 // Insert the 128-bit vector.
7005 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7006 DAG.getConstant(0, MVT::i32),
7007 DAG, dl);
7008 }
7009
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007010 if (Op.getValueType() == MVT::v1i64 &&
7011 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007012 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007013
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007015 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7016 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007017 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007018 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007019}
7020
David Greene91585092011-01-26 15:38:49 +00007021// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7022// a simple subregister reference or explicit instructions to grab
7023// upper bits of a vector.
7024SDValue
7025X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7026 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007027 DebugLoc dl = Op.getNode()->getDebugLoc();
7028 SDValue Vec = Op.getNode()->getOperand(0);
7029 SDValue Idx = Op.getNode()->getOperand(1);
7030
7031 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7032 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7033 return Extract128BitVector(Vec, Idx, DAG, dl);
7034 }
David Greene91585092011-01-26 15:38:49 +00007035 }
7036 return SDValue();
7037}
7038
David Greenecfe33c42011-01-26 19:13:22 +00007039// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7040// simple superregister reference or explicit instructions to insert
7041// the upper bits of a vector.
7042SDValue
7043X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7044 if (Subtarget->hasAVX()) {
7045 DebugLoc dl = Op.getNode()->getDebugLoc();
7046 SDValue Vec = Op.getNode()->getOperand(0);
7047 SDValue SubVec = Op.getNode()->getOperand(1);
7048 SDValue Idx = Op.getNode()->getOperand(2);
7049
7050 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7051 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007052 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007053 }
7054 }
7055 return SDValue();
7056}
7057
Bill Wendling056292f2008-09-16 21:48:12 +00007058// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7059// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7060// one of the above mentioned nodes. It has to be wrapped because otherwise
7061// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7062// be used to form addressing mode. These wrapped nodes will be selected
7063// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007064SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007065X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007066 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007067
Chris Lattner41621a22009-06-26 19:22:52 +00007068 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7069 // global base reg.
7070 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007071 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007072 CodeModel::Model M = getTargetMachine().getCodeModel();
7073
Chris Lattner4f066492009-07-11 20:29:19 +00007074 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007075 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007076 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007077 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007078 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007079 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007080 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007081
Evan Cheng1606e8e2009-03-13 07:51:59 +00007082 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007083 CP->getAlignment(),
7084 CP->getOffset(), OpFlag);
7085 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007086 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007087 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007088 if (OpFlag) {
7089 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007090 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007091 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007092 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007093 }
7094
7095 return Result;
7096}
7097
Dan Gohmand858e902010-04-17 15:26:15 +00007098SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007099 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007100
Chris Lattner18c59872009-06-27 04:16:01 +00007101 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7102 // global base reg.
7103 unsigned char OpFlag = 0;
7104 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007105 CodeModel::Model M = getTargetMachine().getCodeModel();
7106
Chris Lattner4f066492009-07-11 20:29:19 +00007107 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007108 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007109 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007110 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007111 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007112 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007113 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007114
Chris Lattner18c59872009-06-27 04:16:01 +00007115 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7116 OpFlag);
7117 DebugLoc DL = JT->getDebugLoc();
7118 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007119
Chris Lattner18c59872009-06-27 04:16:01 +00007120 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007121 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007122 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7123 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007124 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007125 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007126
Chris Lattner18c59872009-06-27 04:16:01 +00007127 return Result;
7128}
7129
7130SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007131X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007132 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007133
Chris Lattner18c59872009-06-27 04:16:01 +00007134 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7135 // global base reg.
7136 unsigned char OpFlag = 0;
7137 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007138 CodeModel::Model M = getTargetMachine().getCodeModel();
7139
Chris Lattner4f066492009-07-11 20:29:19 +00007140 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007141 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7142 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7143 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007144 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007145 } else if (Subtarget->isPICStyleGOT()) {
7146 OpFlag = X86II::MO_GOT;
7147 } else if (Subtarget->isPICStyleStubPIC()) {
7148 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7149 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7150 OpFlag = X86II::MO_DARWIN_NONLAZY;
7151 }
Eric Christopherfd179292009-08-27 18:07:15 +00007152
Chris Lattner18c59872009-06-27 04:16:01 +00007153 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007154
Chris Lattner18c59872009-06-27 04:16:01 +00007155 DebugLoc DL = Op.getDebugLoc();
7156 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007157
7158
Chris Lattner18c59872009-06-27 04:16:01 +00007159 // With PIC, the address is actually $g + Offset.
7160 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007161 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007162 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7163 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007164 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007165 Result);
7166 }
Eric Christopherfd179292009-08-27 18:07:15 +00007167
Eli Friedman586272d2011-08-11 01:48:05 +00007168 // For symbols that require a load from a stub to get the address, emit the
7169 // load.
7170 if (isGlobalStubReference(OpFlag))
7171 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007172 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007173
Chris Lattner18c59872009-06-27 04:16:01 +00007174 return Result;
7175}
7176
Dan Gohman475871a2008-07-27 21:46:04 +00007177SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007178X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007179 // Create the TargetBlockAddressAddress node.
7180 unsigned char OpFlags =
7181 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007182 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007183 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007184 DebugLoc dl = Op.getDebugLoc();
7185 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7186 /*isTarget=*/true, OpFlags);
7187
Dan Gohmanf705adb2009-10-30 01:28:02 +00007188 if (Subtarget->isPICStyleRIPRel() &&
7189 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007190 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7191 else
7192 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007193
Dan Gohman29cbade2009-11-20 23:18:13 +00007194 // With PIC, the address is actually $g + Offset.
7195 if (isGlobalRelativeToPICBase(OpFlags)) {
7196 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7197 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7198 Result);
7199 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007200
7201 return Result;
7202}
7203
7204SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007205X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007206 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007207 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007208 // Create the TargetGlobalAddress node, folding in the constant
7209 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007210 unsigned char OpFlags =
7211 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007212 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007213 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007214 if (OpFlags == X86II::MO_NO_FLAG &&
7215 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007216 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007217 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007218 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007219 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007220 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007221 }
Eric Christopherfd179292009-08-27 18:07:15 +00007222
Chris Lattner4f066492009-07-11 20:29:19 +00007223 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007224 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007225 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7226 else
7227 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007228
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007229 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007230 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007231 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7232 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007233 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007234 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007235
Chris Lattner36c25012009-07-10 07:34:39 +00007236 // For globals that require a load from a stub to get the address, emit the
7237 // load.
7238 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007239 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007240 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007241
Dan Gohman6520e202008-10-18 02:06:02 +00007242 // If there was a non-zero offset that we didn't fold, create an explicit
7243 // addition for it.
7244 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007245 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007246 DAG.getConstant(Offset, getPointerTy()));
7247
Evan Cheng0db9fe62006-04-25 20:13:52 +00007248 return Result;
7249}
7250
Evan Chengda43bcf2008-09-24 00:05:32 +00007251SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007252X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007253 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007254 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007255 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007256}
7257
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007258static SDValue
7259GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007260 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007261 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007262 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007263 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007264 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007265 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007266 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007267 GA->getOffset(),
7268 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007269 if (InFlag) {
7270 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007271 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007272 } else {
7273 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007274 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007275 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007276
7277 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007278 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007279
Rafael Espindola15f1b662009-04-24 12:59:40 +00007280 SDValue Flag = Chain.getValue(1);
7281 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007282}
7283
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007284// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007285static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007286LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007287 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007288 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007289 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7290 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007291 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007292 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007293 InFlag = Chain.getValue(1);
7294
Chris Lattnerb903bed2009-06-26 21:20:29 +00007295 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007296}
7297
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007298// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007299static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007300LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007301 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007302 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7303 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007304}
7305
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007306// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7307// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007308static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007309 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007310 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007311 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007312
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007313 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7314 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7315 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007316
Michael J. Spencerec38de22010-10-10 22:04:20 +00007317 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007318 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007319 MachinePointerInfo(Ptr),
7320 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007321
Chris Lattnerb903bed2009-06-26 21:20:29 +00007322 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007323 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7324 // initialexec.
7325 unsigned WrapperKind = X86ISD::Wrapper;
7326 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007327 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007328 } else if (is64Bit) {
7329 assert(model == TLSModel::InitialExec);
7330 OperandFlags = X86II::MO_GOTTPOFF;
7331 WrapperKind = X86ISD::WrapperRIP;
7332 } else {
7333 assert(model == TLSModel::InitialExec);
7334 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007335 }
Eric Christopherfd179292009-08-27 18:07:15 +00007336
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007337 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7338 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007339 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007340 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007341 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007342 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007343
Rafael Espindola9a580232009-02-27 13:37:18 +00007344 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007345 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007346 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007347
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007348 // The address of the thread local variable is the add of the thread
7349 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007350 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007351}
7352
Dan Gohman475871a2008-07-27 21:46:04 +00007353SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007354X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007355
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007356 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007357 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007358
Eric Christopher30ef0e52010-06-03 04:07:48 +00007359 if (Subtarget->isTargetELF()) {
7360 // TODO: implement the "local dynamic" model
7361 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007362
Eric Christopher30ef0e52010-06-03 04:07:48 +00007363 // If GV is an alias then use the aliasee for determining
7364 // thread-localness.
7365 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7366 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007367
7368 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007369 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007370
Eric Christopher30ef0e52010-06-03 04:07:48 +00007371 switch (model) {
7372 case TLSModel::GeneralDynamic:
7373 case TLSModel::LocalDynamic: // not implemented
7374 if (Subtarget->is64Bit())
7375 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7376 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007377
Eric Christopher30ef0e52010-06-03 04:07:48 +00007378 case TLSModel::InitialExec:
7379 case TLSModel::LocalExec:
7380 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7381 Subtarget->is64Bit());
7382 }
7383 } else if (Subtarget->isTargetDarwin()) {
7384 // Darwin only has one model of TLS. Lower to that.
7385 unsigned char OpFlag = 0;
7386 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7387 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007388
Eric Christopher30ef0e52010-06-03 04:07:48 +00007389 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7390 // global base reg.
7391 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7392 !Subtarget->is64Bit();
7393 if (PIC32)
7394 OpFlag = X86II::MO_TLVP_PIC_BASE;
7395 else
7396 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007397 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007398 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007399 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007400 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007401 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007402
Eric Christopher30ef0e52010-06-03 04:07:48 +00007403 // With PIC32, the address is actually $g + Offset.
7404 if (PIC32)
7405 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7406 DAG.getNode(X86ISD::GlobalBaseReg,
7407 DebugLoc(), getPointerTy()),
7408 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007409
Eric Christopher30ef0e52010-06-03 04:07:48 +00007410 // Lowering the machine isd will make sure everything is in the right
7411 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007412 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007413 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007414 SDValue Args[] = { Chain, Offset };
7415 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007416
Eric Christopher30ef0e52010-06-03 04:07:48 +00007417 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7418 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7419 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007420
Eric Christopher30ef0e52010-06-03 04:07:48 +00007421 // And our return value (tls address) is in the standard call return value
7422 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007423 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007424 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7425 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007426 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007427
Eric Christopher30ef0e52010-06-03 04:07:48 +00007428 assert(false &&
7429 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007430
Torok Edwinc23197a2009-07-14 16:55:14 +00007431 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007432 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007433}
7434
Evan Cheng0db9fe62006-04-25 20:13:52 +00007435
Nadav Rotem43012222011-05-11 08:12:09 +00007436/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007437/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007438SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007439 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007440 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007441 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007442 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007443 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007444 SDValue ShOpLo = Op.getOperand(0);
7445 SDValue ShOpHi = Op.getOperand(1);
7446 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007447 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007448 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007449 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007450
Dan Gohman475871a2008-07-27 21:46:04 +00007451 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007452 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007453 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7454 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007455 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007456 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7457 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007458 }
Evan Chenge3413162006-01-09 18:33:28 +00007459
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7461 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007462 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007464
Dan Gohman475871a2008-07-27 21:46:04 +00007465 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007467 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7468 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007469
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007470 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007471 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7472 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007473 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007474 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7475 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007476 }
7477
Dan Gohman475871a2008-07-27 21:46:04 +00007478 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007479 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007480}
Evan Chenga3195e82006-01-12 22:54:21 +00007481
Dan Gohmand858e902010-04-17 15:26:15 +00007482SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7483 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007484 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007485
Dale Johannesen0488fb62010-09-30 23:57:10 +00007486 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007487 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007488
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007490 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007491
Eli Friedman36df4992009-05-27 00:47:34 +00007492 // These are really Legal; return the operand so the caller accepts it as
7493 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007495 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007496 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007497 Subtarget->is64Bit()) {
7498 return Op;
7499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007500
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007501 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007502 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007503 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007504 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007505 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007506 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007507 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007508 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007509 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007510 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7511}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007512
Owen Andersone50ed302009-08-10 22:56:29 +00007513SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007514 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007515 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007516 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007517 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007518 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007519 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007520 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007521 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007522 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007523 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007524
Chris Lattner492a43e2010-09-22 01:28:21 +00007525 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007526
Stuart Hastings84be9582011-06-02 15:57:11 +00007527 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7528 MachineMemOperand *MMO;
7529 if (FI) {
7530 int SSFI = FI->getIndex();
7531 MMO =
7532 DAG.getMachineFunction()
7533 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7534 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7535 } else {
7536 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7537 StackSlot = StackSlot.getOperand(1);
7538 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007539 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007540 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7541 X86ISD::FILD, DL,
7542 Tys, Ops, array_lengthof(Ops),
7543 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007544
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007545 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007546 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007547 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007548
7549 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7550 // shouldn't be necessary except that RFP cannot be live across
7551 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007552 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007553 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7554 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007555 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007557 SDValue Ops[] = {
7558 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7559 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007560 MachineMemOperand *MMO =
7561 DAG.getMachineFunction()
7562 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007563 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007564
Chris Lattner492a43e2010-09-22 01:28:21 +00007565 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7566 Ops, array_lengthof(Ops),
7567 Op.getValueType(), MMO);
7568 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007569 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007570 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007571 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007572
Evan Cheng0db9fe62006-04-25 20:13:52 +00007573 return Result;
7574}
7575
Bill Wendling8b8a6362009-01-17 03:56:04 +00007576// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007577SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7578 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007579 // This algorithm is not obvious. Here it is in C code, more or less:
7580 /*
7581 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7582 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7583 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007584
Bill Wendling8b8a6362009-01-17 03:56:04 +00007585 // Copy ints to xmm registers.
7586 __m128i xh = _mm_cvtsi32_si128( hi );
7587 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007588
Bill Wendling8b8a6362009-01-17 03:56:04 +00007589 // Combine into low half of a single xmm register.
7590 __m128i x = _mm_unpacklo_epi32( xh, xl );
7591 __m128d d;
7592 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007593
Bill Wendling8b8a6362009-01-17 03:56:04 +00007594 // Merge in appropriate exponents to give the integer bits the right
7595 // magnitude.
7596 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007597
Bill Wendling8b8a6362009-01-17 03:56:04 +00007598 // Subtract away the biases to deal with the IEEE-754 double precision
7599 // implicit 1.
7600 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007601
Bill Wendling8b8a6362009-01-17 03:56:04 +00007602 // All conversions up to here are exact. The correctly rounded result is
7603 // calculated using the current rounding mode using the following
7604 // horizontal add.
7605 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7606 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7607 // store doesn't really need to be here (except
7608 // maybe to zero the other double)
7609 return sd;
7610 }
7611 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007612
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007613 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007614 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007615
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007616 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007617 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007618 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7619 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7620 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7621 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007622 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007623 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007624
Chad Rosier01d426e2011-12-15 01:16:09 +00007625 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007626 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007627 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007628 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007629 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007630 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007631 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007632
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7634 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007635 Op.getOperand(0),
7636 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7638 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007639 Op.getOperand(0),
7640 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7642 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007643 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007644 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007645 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007646 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007647 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007648 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007649 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007651
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007652 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007653 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7655 DAG.getUNDEF(MVT::v2f64), ShufMask);
7656 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7657 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007658 DAG.getIntPtrConstant(0));
7659}
7660
Bill Wendling8b8a6362009-01-17 03:56:04 +00007661// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007662SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7663 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007664 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665 // FP constant to bias correct the final result.
7666 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007668
7669 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007671 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007672
Eli Friedmanf3704762011-08-29 21:15:46 +00007673 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007674 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7675 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007676
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007678 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007679 DAG.getIntPtrConstant(0));
7680
7681 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007683 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007684 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007686 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007687 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 MVT::v2f64, Bias)));
7689 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007690 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007691 DAG.getIntPtrConstant(0));
7692
7693 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007695
7696 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007697 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007698
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007700 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007701 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007702 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007703 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007704 }
7705
7706 // Handle final rounding.
7707 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007708}
7709
Dan Gohmand858e902010-04-17 15:26:15 +00007710SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7711 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007712 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007713 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007714
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007715 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007716 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7717 // the optimization here.
7718 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007719 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007720
Owen Andersone50ed302009-08-10 22:56:29 +00007721 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007722 EVT DstVT = Op.getValueType();
7723 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007724 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007725 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007726 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007727
7728 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007730 if (SrcVT == MVT::i32) {
7731 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7732 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7733 getPointerTy(), StackSlot, WordOff);
7734 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007735 StackSlot, MachinePointerInfo(),
7736 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007737 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007738 OffsetSlot, MachinePointerInfo(),
7739 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007740 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7741 return Fild;
7742 }
7743
7744 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7745 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007746 StackSlot, MachinePointerInfo(),
7747 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007748 // For i64 source, we need to add the appropriate power of 2 if the input
7749 // was negative. This is the same as the optimization in
7750 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7751 // we must be careful to do the computation in x87 extended precision, not
7752 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007753 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7754 MachineMemOperand *MMO =
7755 DAG.getMachineFunction()
7756 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7757 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007758
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007759 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7760 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007761 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7762 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007763
7764 APInt FF(32, 0x5F800000ULL);
7765
7766 // Check whether the sign bit is set.
7767 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7768 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7769 ISD::SETLT);
7770
7771 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7772 SDValue FudgePtr = DAG.getConstantPool(
7773 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7774 getPointerTy());
7775
7776 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7777 SDValue Zero = DAG.getIntPtrConstant(0);
7778 SDValue Four = DAG.getIntPtrConstant(4);
7779 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7780 Zero, Four);
7781 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7782
7783 // Load the value out, extending it from f32 to f80.
7784 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007785 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007786 FudgePtr, MachinePointerInfo::getConstantPool(),
7787 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007788 // Extend everything to 80 bits to force it to be done on x87.
7789 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7790 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007791}
7792
Dan Gohman475871a2008-07-27 21:46:04 +00007793std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007794FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007795 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007796
Owen Andersone50ed302009-08-10 22:56:29 +00007797 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007798
7799 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007800 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7801 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007802 }
7803
Owen Anderson825b72b2009-08-11 20:47:22 +00007804 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7805 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007806 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007807
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007808 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007810 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007811 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007812 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007813 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007814 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007815 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007816
Evan Cheng87c89352007-10-15 20:11:21 +00007817 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7818 // stack slot.
7819 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007820 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007821 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007822 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007823
Michael J. Spencerec38de22010-10-10 22:04:20 +00007824
7825
Evan Cheng0db9fe62006-04-25 20:13:52 +00007826 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007828 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007829 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7830 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7831 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007832 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007833
Dan Gohman475871a2008-07-27 21:46:04 +00007834 SDValue Chain = DAG.getEntryNode();
7835 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007836 EVT TheVT = Op.getOperand(0).getValueType();
7837 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007838 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007839 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007840 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007841 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007843 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007844 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007845 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007846
Chris Lattner492a43e2010-09-22 01:28:21 +00007847 MachineMemOperand *MMO =
7848 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7849 MachineMemOperand::MOLoad, MemSize, MemSize);
7850 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7851 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007852 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007853 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007854 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7855 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007856
Chris Lattner07290932010-09-22 01:05:16 +00007857 MachineMemOperand *MMO =
7858 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7859 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007860
Evan Cheng0db9fe62006-04-25 20:13:52 +00007861 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007862 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007863 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7864 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007865
Chris Lattner27a6c732007-11-24 07:07:01 +00007866 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007867}
7868
Dan Gohmand858e902010-04-17 15:26:15 +00007869SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7870 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007871 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007872 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007873
Eli Friedman948e95a2009-05-23 09:59:16 +00007874 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007875 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007876 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7877 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007878
Chris Lattner27a6c732007-11-24 07:07:01 +00007879 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007880 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007881 FIST, StackSlot, MachinePointerInfo(),
7882 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007883}
7884
Dan Gohmand858e902010-04-17 15:26:15 +00007885SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7886 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007887 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7888 SDValue FIST = Vals.first, StackSlot = Vals.second;
7889 assert(FIST.getNode() && "Unexpected failure");
7890
7891 // Load the result.
7892 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007893 FIST, StackSlot, MachinePointerInfo(),
7894 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007895}
7896
Dan Gohmand858e902010-04-17 15:26:15 +00007897SDValue X86TargetLowering::LowerFABS(SDValue Op,
7898 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007899 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007900 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007901 EVT VT = Op.getValueType();
7902 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007903 if (VT.isVector())
7904 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007905 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007906 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007907 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007908 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007909 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007910 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007911 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007912 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007913 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007914 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007915 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007916 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007917 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007918 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007919}
7920
Dan Gohmand858e902010-04-17 15:26:15 +00007921SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007922 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007923 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007924 EVT VT = Op.getValueType();
7925 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007926 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7927 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007928 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007929 NumElts = VT.getVectorNumElements();
7930 }
7931 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007932 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007933 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007934 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007935 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007936 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007937 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007938 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007939 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007940 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007941 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007942 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007943 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007944 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007945 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007946 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007947 DAG.getNode(ISD::XOR, dl, XORVT,
7948 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007949 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007950 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007951 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007952 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007953 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007954}
7955
Dan Gohmand858e902010-04-17 15:26:15 +00007956SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007957 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007958 SDValue Op0 = Op.getOperand(0);
7959 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007960 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007961 EVT VT = Op.getValueType();
7962 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007963
7964 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007965 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007966 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007967 SrcVT = VT;
7968 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007969 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007970 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007971 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007972 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007973 }
7974
7975 // At this point the operands and the result should have the same
7976 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007977
Evan Cheng68c47cb2007-01-05 07:55:56 +00007978 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007979 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007980 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007981 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7982 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007983 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007984 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7985 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7986 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7987 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007988 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007989 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007990 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007991 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007992 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007993 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007994 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007995
7996 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007997 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007998 // Op0 is MVT::f32, Op1 is MVT::f64.
7999 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8000 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8001 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008002 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008004 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008005 }
8006
Evan Cheng73d6cf12007-01-05 21:37:56 +00008007 // Clear first operand sign bit.
8008 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8011 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008012 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008013 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8014 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8015 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8016 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008017 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008018 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008019 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008020 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008021 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008022 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008023 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008024
8025 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008026 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008027}
8028
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008029SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8030 SDValue N0 = Op.getOperand(0);
8031 DebugLoc dl = Op.getDebugLoc();
8032 EVT VT = Op.getValueType();
8033
8034 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8035 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8036 DAG.getConstant(1, VT));
8037 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8038}
8039
Dan Gohman076aee32009-03-04 19:44:21 +00008040/// Emit nodes that will be selected as "test Op0,Op0", or something
8041/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008042SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008043 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008044 DebugLoc dl = Op.getDebugLoc();
8045
Dan Gohman31125812009-03-07 01:58:32 +00008046 // CF and OF aren't always set the way we want. Determine which
8047 // of these we need.
8048 bool NeedCF = false;
8049 bool NeedOF = false;
8050 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008051 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008052 case X86::COND_A: case X86::COND_AE:
8053 case X86::COND_B: case X86::COND_BE:
8054 NeedCF = true;
8055 break;
8056 case X86::COND_G: case X86::COND_GE:
8057 case X86::COND_L: case X86::COND_LE:
8058 case X86::COND_O: case X86::COND_NO:
8059 NeedOF = true;
8060 break;
Dan Gohman31125812009-03-07 01:58:32 +00008061 }
8062
Dan Gohman076aee32009-03-04 19:44:21 +00008063 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008064 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8065 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008066 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8067 // Emit a CMP with 0, which is the TEST pattern.
8068 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8069 DAG.getConstant(0, Op.getValueType()));
8070
8071 unsigned Opcode = 0;
8072 unsigned NumOperands = 0;
8073 switch (Op.getNode()->getOpcode()) {
8074 case ISD::ADD:
8075 // Due to an isel shortcoming, be conservative if this add is likely to be
8076 // selected as part of a load-modify-store instruction. When the root node
8077 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8078 // uses of other nodes in the match, such as the ADD in this case. This
8079 // leads to the ADD being left around and reselected, with the result being
8080 // two adds in the output. Alas, even if none our users are stores, that
8081 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8082 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8083 // climbing the DAG back to the root, and it doesn't seem to be worth the
8084 // effort.
8085 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008086 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8087 if (UI->getOpcode() != ISD::CopyToReg &&
8088 UI->getOpcode() != ISD::SETCC &&
8089 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008090 goto default_case;
8091
8092 if (ConstantSDNode *C =
8093 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8094 // An add of one will be selected as an INC.
8095 if (C->getAPIntValue() == 1) {
8096 Opcode = X86ISD::INC;
8097 NumOperands = 1;
8098 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008099 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008100
8101 // An add of negative one (subtract of one) will be selected as a DEC.
8102 if (C->getAPIntValue().isAllOnesValue()) {
8103 Opcode = X86ISD::DEC;
8104 NumOperands = 1;
8105 break;
8106 }
Dan Gohman076aee32009-03-04 19:44:21 +00008107 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008108
8109 // Otherwise use a regular EFLAGS-setting add.
8110 Opcode = X86ISD::ADD;
8111 NumOperands = 2;
8112 break;
8113 case ISD::AND: {
8114 // If the primary and result isn't used, don't bother using X86ISD::AND,
8115 // because a TEST instruction will be better.
8116 bool NonFlagUse = false;
8117 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8118 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8119 SDNode *User = *UI;
8120 unsigned UOpNo = UI.getOperandNo();
8121 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8122 // Look pass truncate.
8123 UOpNo = User->use_begin().getOperandNo();
8124 User = *User->use_begin();
8125 }
8126
8127 if (User->getOpcode() != ISD::BRCOND &&
8128 User->getOpcode() != ISD::SETCC &&
8129 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8130 NonFlagUse = true;
8131 break;
8132 }
Dan Gohman076aee32009-03-04 19:44:21 +00008133 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008134
8135 if (!NonFlagUse)
8136 break;
8137 }
8138 // FALL THROUGH
8139 case ISD::SUB:
8140 case ISD::OR:
8141 case ISD::XOR:
8142 // Due to the ISEL shortcoming noted above, be conservative if this op is
8143 // likely to be selected as part of a load-modify-store instruction.
8144 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8145 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8146 if (UI->getOpcode() == ISD::STORE)
8147 goto default_case;
8148
8149 // Otherwise use a regular EFLAGS-setting instruction.
8150 switch (Op.getNode()->getOpcode()) {
8151 default: llvm_unreachable("unexpected operator!");
8152 case ISD::SUB: Opcode = X86ISD::SUB; break;
8153 case ISD::OR: Opcode = X86ISD::OR; break;
8154 case ISD::XOR: Opcode = X86ISD::XOR; break;
8155 case ISD::AND: Opcode = X86ISD::AND; break;
8156 }
8157
8158 NumOperands = 2;
8159 break;
8160 case X86ISD::ADD:
8161 case X86ISD::SUB:
8162 case X86ISD::INC:
8163 case X86ISD::DEC:
8164 case X86ISD::OR:
8165 case X86ISD::XOR:
8166 case X86ISD::AND:
8167 return SDValue(Op.getNode(), 1);
8168 default:
8169 default_case:
8170 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008171 }
8172
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008173 if (Opcode == 0)
8174 // Emit a CMP with 0, which is the TEST pattern.
8175 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8176 DAG.getConstant(0, Op.getValueType()));
8177
8178 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8179 SmallVector<SDValue, 4> Ops;
8180 for (unsigned i = 0; i != NumOperands; ++i)
8181 Ops.push_back(Op.getOperand(i));
8182
8183 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8184 DAG.ReplaceAllUsesWith(Op, New);
8185 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008186}
8187
8188/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8189/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008190SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008191 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008192 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8193 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008194 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008195
8196 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008197 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008198}
8199
Evan Chengd40d03e2010-01-06 19:38:29 +00008200/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8201/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008202SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8203 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008204 SDValue Op0 = And.getOperand(0);
8205 SDValue Op1 = And.getOperand(1);
8206 if (Op0.getOpcode() == ISD::TRUNCATE)
8207 Op0 = Op0.getOperand(0);
8208 if (Op1.getOpcode() == ISD::TRUNCATE)
8209 Op1 = Op1.getOperand(0);
8210
Evan Chengd40d03e2010-01-06 19:38:29 +00008211 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008212 if (Op1.getOpcode() == ISD::SHL)
8213 std::swap(Op0, Op1);
8214 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008215 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8216 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008217 // If we looked past a truncate, check that it's only truncating away
8218 // known zeros.
8219 unsigned BitWidth = Op0.getValueSizeInBits();
8220 unsigned AndBitWidth = And.getValueSizeInBits();
8221 if (BitWidth > AndBitWidth) {
8222 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8223 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8224 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8225 return SDValue();
8226 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008227 LHS = Op1;
8228 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008229 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008230 } else if (Op1.getOpcode() == ISD::Constant) {
8231 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008232 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008233 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008234
8235 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008236 LHS = AndLHS.getOperand(0);
8237 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008238 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008239
8240 // Use BT if the immediate can't be encoded in a TEST instruction.
8241 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8242 LHS = AndLHS;
8243 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8244 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008245 }
Evan Cheng0488db92007-09-25 01:57:46 +00008246
Evan Chengd40d03e2010-01-06 19:38:29 +00008247 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008248 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008249 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008250 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008251 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008252 // Also promote i16 to i32 for performance / code size reason.
8253 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008254 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008255 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008256
Evan Chengd40d03e2010-01-06 19:38:29 +00008257 // If the operand types disagree, extend the shift amount to match. Since
8258 // BT ignores high bits (like shifts) we can use anyextend.
8259 if (LHS.getValueType() != RHS.getValueType())
8260 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008261
Evan Chengd40d03e2010-01-06 19:38:29 +00008262 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8263 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8264 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8265 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008266 }
8267
Evan Cheng54de3ea2010-01-05 06:52:31 +00008268 return SDValue();
8269}
8270
Dan Gohmand858e902010-04-17 15:26:15 +00008271SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008272
8273 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8274
Evan Cheng54de3ea2010-01-05 06:52:31 +00008275 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8276 SDValue Op0 = Op.getOperand(0);
8277 SDValue Op1 = Op.getOperand(1);
8278 DebugLoc dl = Op.getDebugLoc();
8279 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8280
8281 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008282 // Lower (X & (1 << N)) == 0 to BT(X, N).
8283 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8284 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008285 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008286 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008287 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008288 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8289 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8290 if (NewSetCC.getNode())
8291 return NewSetCC;
8292 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008293
Chris Lattner481eebc2010-12-19 21:23:48 +00008294 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8295 // these.
8296 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008297 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008298 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8299 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008300
Chris Lattner481eebc2010-12-19 21:23:48 +00008301 // If the input is a setcc, then reuse the input setcc or use a new one with
8302 // the inverted condition.
8303 if (Op0.getOpcode() == X86ISD::SETCC) {
8304 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8305 bool Invert = (CC == ISD::SETNE) ^
8306 cast<ConstantSDNode>(Op1)->isNullValue();
8307 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008308
Evan Cheng2c755ba2010-02-27 07:36:59 +00008309 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008310 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8311 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8312 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008313 }
8314
Evan Chenge5b51ac2010-04-17 06:13:15 +00008315 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008316 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008317 if (X86CC == X86::COND_INVALID)
8318 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008319
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008320 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008321 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008322 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008323}
8324
Craig Topper89af15e2011-09-18 08:03:58 +00008325// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008326// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008327static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008328 EVT VT = Op.getValueType();
8329
Duncan Sands28b77e92011-09-06 19:07:46 +00008330 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008331 "Unsupported value type for operation");
8332
8333 int NumElems = VT.getVectorNumElements();
8334 DebugLoc dl = Op.getDebugLoc();
8335 SDValue CC = Op.getOperand(2);
8336 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8337 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8338
8339 // Extract the LHS vectors
8340 SDValue LHS = Op.getOperand(0);
8341 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8342 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8343
8344 // Extract the RHS vectors
8345 SDValue RHS = Op.getOperand(1);
8346 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8347 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8348
8349 // Issue the operation on the smaller types and concatenate the result back
8350 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8351 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8352 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8353 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8354 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8355}
8356
8357
Dan Gohmand858e902010-04-17 15:26:15 +00008358SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008359 SDValue Cond;
8360 SDValue Op0 = Op.getOperand(0);
8361 SDValue Op1 = Op.getOperand(1);
8362 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008363 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008364 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8365 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008366 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008367
8368 if (isFP) {
8369 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008370 EVT EltVT = Op0.getValueType().getVectorElementType();
8371 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8372
8373 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008374 bool Swap = false;
8375
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008376 // SSE Condition code mapping:
8377 // 0 - EQ
8378 // 1 - LT
8379 // 2 - LE
8380 // 3 - UNORD
8381 // 4 - NEQ
8382 // 5 - NLT
8383 // 6 - NLE
8384 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008385 switch (SetCCOpcode) {
8386 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008387 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008388 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008389 case ISD::SETOGT:
8390 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008391 case ISD::SETLT:
8392 case ISD::SETOLT: SSECC = 1; break;
8393 case ISD::SETOGE:
8394 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008395 case ISD::SETLE:
8396 case ISD::SETOLE: SSECC = 2; break;
8397 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008398 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008399 case ISD::SETNE: SSECC = 4; break;
8400 case ISD::SETULE: Swap = true;
8401 case ISD::SETUGE: SSECC = 5; break;
8402 case ISD::SETULT: Swap = true;
8403 case ISD::SETUGT: SSECC = 6; break;
8404 case ISD::SETO: SSECC = 7; break;
8405 }
8406 if (Swap)
8407 std::swap(Op0, Op1);
8408
Nate Begemanfb8ead02008-07-25 19:05:58 +00008409 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008410 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008411 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008412 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008413 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8414 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008415 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008416 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008417 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008418 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8419 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008420 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008421 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008422 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008423 }
8424 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008425 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008426 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008427
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008428 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008429 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008430 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008431
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 // We are handling one of the integer comparisons here. Since SSE only has
8433 // GT and EQ comparisons for integer, swapping operands and multiple
8434 // operations may be required for some comparisons.
8435 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8436 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008437
Craig Topper0a150352011-11-09 08:06:13 +00008438 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008439 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008440 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8441 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8442 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8443 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008444 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008445
Nate Begeman30a0de92008-07-17 16:51:19 +00008446 switch (SetCCOpcode) {
8447 default: break;
8448 case ISD::SETNE: Invert = true;
8449 case ISD::SETEQ: Opc = EQOpc; break;
8450 case ISD::SETLT: Swap = true;
8451 case ISD::SETGT: Opc = GTOpc; break;
8452 case ISD::SETGE: Swap = true;
8453 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8454 case ISD::SETULT: Swap = true;
8455 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8456 case ISD::SETUGE: Swap = true;
8457 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8458 }
8459 if (Swap)
8460 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008461
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008462 // Check that the operation in question is available (most are plain SSE2,
8463 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008464 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008465 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008466 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008467 return SDValue();
8468
Nate Begeman30a0de92008-07-17 16:51:19 +00008469 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8470 // bits of the inputs before performing those operations.
8471 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008472 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008473 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8474 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008475 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008476 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8477 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008478 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8479 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008480 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008481
Dale Johannesenace16102009-02-03 19:33:06 +00008482 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008483
8484 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008485 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008486 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008487
Nate Begeman30a0de92008-07-17 16:51:19 +00008488 return Result;
8489}
Evan Cheng0488db92007-09-25 01:57:46 +00008490
Evan Cheng370e5342008-12-03 08:38:43 +00008491// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008492static bool isX86LogicalCmp(SDValue Op) {
8493 unsigned Opc = Op.getNode()->getOpcode();
8494 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8495 return true;
8496 if (Op.getResNo() == 1 &&
8497 (Opc == X86ISD::ADD ||
8498 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008499 Opc == X86ISD::ADC ||
8500 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008501 Opc == X86ISD::SMUL ||
8502 Opc == X86ISD::UMUL ||
8503 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008504 Opc == X86ISD::DEC ||
8505 Opc == X86ISD::OR ||
8506 Opc == X86ISD::XOR ||
8507 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008508 return true;
8509
Chris Lattner9637d5b2010-12-05 07:49:54 +00008510 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8511 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008512
Dan Gohman076aee32009-03-04 19:44:21 +00008513 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008514}
8515
Chris Lattnera2b56002010-12-05 01:23:24 +00008516static bool isZero(SDValue V) {
8517 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8518 return C && C->isNullValue();
8519}
8520
Chris Lattner96908b12010-12-05 02:00:51 +00008521static bool isAllOnes(SDValue V) {
8522 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8523 return C && C->isAllOnesValue();
8524}
8525
Dan Gohmand858e902010-04-17 15:26:15 +00008526SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008527 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008528 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008529 SDValue Op1 = Op.getOperand(1);
8530 SDValue Op2 = Op.getOperand(2);
8531 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008532 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008533
Dan Gohman1a492952009-10-20 16:22:37 +00008534 if (Cond.getOpcode() == ISD::SETCC) {
8535 SDValue NewCond = LowerSETCC(Cond, DAG);
8536 if (NewCond.getNode())
8537 Cond = NewCond;
8538 }
Evan Cheng734503b2006-09-11 02:19:56 +00008539
Chris Lattnera2b56002010-12-05 01:23:24 +00008540 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008541 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008542 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008543 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008544 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008545 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8546 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008547 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008548
Chris Lattnera2b56002010-12-05 01:23:24 +00008549 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008550
8551 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008552 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8553 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008554
8555 SDValue CmpOp0 = Cmp.getOperand(0);
8556 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8557 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008558
Chris Lattner96908b12010-12-05 02:00:51 +00008559 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008560 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8561 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008562
Chris Lattner96908b12010-12-05 02:00:51 +00008563 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8564 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008565
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008566 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008567 if (N2C == 0 || !N2C->isNullValue())
8568 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8569 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008570 }
8571 }
8572
Chris Lattnera2b56002010-12-05 01:23:24 +00008573 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008574 if (Cond.getOpcode() == ISD::AND &&
8575 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8576 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008577 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008578 Cond = Cond.getOperand(0);
8579 }
8580
Evan Cheng3f41d662007-10-08 22:16:29 +00008581 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8582 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008583 unsigned CondOpcode = Cond.getOpcode();
8584 if (CondOpcode == X86ISD::SETCC ||
8585 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008586 CC = Cond.getOperand(0);
8587
Dan Gohman475871a2008-07-27 21:46:04 +00008588 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008589 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008590 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008591
Evan Cheng3f41d662007-10-08 22:16:29 +00008592 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008593 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008594 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008595 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008596
Chris Lattnerd1980a52009-03-12 06:52:53 +00008597 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8598 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008599 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008600 addTest = false;
8601 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008602 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8603 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8604 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8605 Cond.getOperand(0).getValueType() != MVT::i8)) {
8606 SDValue LHS = Cond.getOperand(0);
8607 SDValue RHS = Cond.getOperand(1);
8608 unsigned X86Opcode;
8609 unsigned X86Cond;
8610 SDVTList VTs;
8611 switch (CondOpcode) {
8612 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8613 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8614 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8615 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8616 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8617 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8618 default: llvm_unreachable("unexpected overflowing operator");
8619 }
8620 if (CondOpcode == ISD::UMULO)
8621 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8622 MVT::i32);
8623 else
8624 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8625
8626 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8627
8628 if (CondOpcode == ISD::UMULO)
8629 Cond = X86Op.getValue(2);
8630 else
8631 Cond = X86Op.getValue(1);
8632
8633 CC = DAG.getConstant(X86Cond, MVT::i8);
8634 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008635 }
8636
8637 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008638 // Look pass the truncate.
8639 if (Cond.getOpcode() == ISD::TRUNCATE)
8640 Cond = Cond.getOperand(0);
8641
8642 // We know the result of AND is compared against zero. Try to match
8643 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008644 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008645 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008646 if (NewSetCC.getNode()) {
8647 CC = NewSetCC.getOperand(0);
8648 Cond = NewSetCC.getOperand(1);
8649 addTest = false;
8650 }
8651 }
8652 }
8653
8654 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008655 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008656 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008657 }
8658
Benjamin Kramere915ff32010-12-22 23:09:28 +00008659 // a < b ? -1 : 0 -> RES = ~setcc_carry
8660 // a < b ? 0 : -1 -> RES = setcc_carry
8661 // a >= b ? -1 : 0 -> RES = setcc_carry
8662 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8663 if (Cond.getOpcode() == X86ISD::CMP) {
8664 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8665
8666 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8667 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8668 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8669 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8670 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8671 return DAG.getNOT(DL, Res, Res.getValueType());
8672 return Res;
8673 }
8674 }
8675
Evan Cheng0488db92007-09-25 01:57:46 +00008676 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8677 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008678 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008679 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008680 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008681}
8682
Evan Cheng370e5342008-12-03 08:38:43 +00008683// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8684// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8685// from the AND / OR.
8686static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8687 Opc = Op.getOpcode();
8688 if (Opc != ISD::OR && Opc != ISD::AND)
8689 return false;
8690 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8691 Op.getOperand(0).hasOneUse() &&
8692 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8693 Op.getOperand(1).hasOneUse());
8694}
8695
Evan Cheng961d6d42009-02-02 08:19:07 +00008696// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8697// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008698static bool isXor1OfSetCC(SDValue Op) {
8699 if (Op.getOpcode() != ISD::XOR)
8700 return false;
8701 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8702 if (N1C && N1C->getAPIntValue() == 1) {
8703 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8704 Op.getOperand(0).hasOneUse();
8705 }
8706 return false;
8707}
8708
Dan Gohmand858e902010-04-17 15:26:15 +00008709SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008710 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008711 SDValue Chain = Op.getOperand(0);
8712 SDValue Cond = Op.getOperand(1);
8713 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008714 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008715 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008716 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008717
Dan Gohman1a492952009-10-20 16:22:37 +00008718 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008719 // Check for setcc([su]{add,sub,mul}o == 0).
8720 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8721 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8722 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8723 Cond.getOperand(0).getResNo() == 1 &&
8724 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8725 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8726 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8727 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8728 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8729 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8730 Inverted = true;
8731 Cond = Cond.getOperand(0);
8732 } else {
8733 SDValue NewCond = LowerSETCC(Cond, DAG);
8734 if (NewCond.getNode())
8735 Cond = NewCond;
8736 }
Dan Gohman1a492952009-10-20 16:22:37 +00008737 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008738#if 0
8739 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008740 else if (Cond.getOpcode() == X86ISD::ADD ||
8741 Cond.getOpcode() == X86ISD::SUB ||
8742 Cond.getOpcode() == X86ISD::SMUL ||
8743 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008744 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008745#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008746
Evan Chengad9c0a32009-12-15 00:53:42 +00008747 // Look pass (and (setcc_carry (cmp ...)), 1).
8748 if (Cond.getOpcode() == ISD::AND &&
8749 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8750 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008751 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008752 Cond = Cond.getOperand(0);
8753 }
8754
Evan Cheng3f41d662007-10-08 22:16:29 +00008755 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8756 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008757 unsigned CondOpcode = Cond.getOpcode();
8758 if (CondOpcode == X86ISD::SETCC ||
8759 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008760 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008761
Dan Gohman475871a2008-07-27 21:46:04 +00008762 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008763 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008764 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008765 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008766 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008767 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008768 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008769 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008770 default: break;
8771 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008772 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008773 // These can only come from an arithmetic instruction with overflow,
8774 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008775 Cond = Cond.getNode()->getOperand(1);
8776 addTest = false;
8777 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008778 }
Evan Cheng0488db92007-09-25 01:57:46 +00008779 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008780 }
8781 CondOpcode = Cond.getOpcode();
8782 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8783 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8784 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8785 Cond.getOperand(0).getValueType() != MVT::i8)) {
8786 SDValue LHS = Cond.getOperand(0);
8787 SDValue RHS = Cond.getOperand(1);
8788 unsigned X86Opcode;
8789 unsigned X86Cond;
8790 SDVTList VTs;
8791 switch (CondOpcode) {
8792 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8793 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8794 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8795 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8796 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8797 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8798 default: llvm_unreachable("unexpected overflowing operator");
8799 }
8800 if (Inverted)
8801 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8802 if (CondOpcode == ISD::UMULO)
8803 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8804 MVT::i32);
8805 else
8806 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8807
8808 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8809
8810 if (CondOpcode == ISD::UMULO)
8811 Cond = X86Op.getValue(2);
8812 else
8813 Cond = X86Op.getValue(1);
8814
8815 CC = DAG.getConstant(X86Cond, MVT::i8);
8816 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008817 } else {
8818 unsigned CondOpc;
8819 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8820 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008821 if (CondOpc == ISD::OR) {
8822 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8823 // two branches instead of an explicit OR instruction with a
8824 // separate test.
8825 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008826 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008827 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008828 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008829 Chain, Dest, CC, Cmp);
8830 CC = Cond.getOperand(1).getOperand(0);
8831 Cond = Cmp;
8832 addTest = false;
8833 }
8834 } else { // ISD::AND
8835 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8836 // two branches instead of an explicit AND instruction with a
8837 // separate test. However, we only do this if this block doesn't
8838 // have a fall-through edge, because this requires an explicit
8839 // jmp when the condition is false.
8840 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008841 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008842 Op.getNode()->hasOneUse()) {
8843 X86::CondCode CCode =
8844 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8845 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008846 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008847 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008848 // Look for an unconditional branch following this conditional branch.
8849 // We need this because we need to reverse the successors in order
8850 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008851 if (User->getOpcode() == ISD::BR) {
8852 SDValue FalseBB = User->getOperand(1);
8853 SDNode *NewBR =
8854 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008855 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008856 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008857 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008858
Dale Johannesene4d209d2009-02-03 20:21:25 +00008859 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008860 Chain, Dest, CC, Cmp);
8861 X86::CondCode CCode =
8862 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8863 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008864 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008865 Cond = Cmp;
8866 addTest = false;
8867 }
8868 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008869 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008870 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8871 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8872 // It should be transformed during dag combiner except when the condition
8873 // is set by a arithmetics with overflow node.
8874 X86::CondCode CCode =
8875 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8876 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008877 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008878 Cond = Cond.getOperand(0).getOperand(1);
8879 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008880 } else if (Cond.getOpcode() == ISD::SETCC &&
8881 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8882 // For FCMP_OEQ, we can emit
8883 // two branches instead of an explicit AND instruction with a
8884 // separate test. However, we only do this if this block doesn't
8885 // have a fall-through edge, because this requires an explicit
8886 // jmp when the condition is false.
8887 if (Op.getNode()->hasOneUse()) {
8888 SDNode *User = *Op.getNode()->use_begin();
8889 // Look for an unconditional branch following this conditional branch.
8890 // We need this because we need to reverse the successors in order
8891 // to implement FCMP_OEQ.
8892 if (User->getOpcode() == ISD::BR) {
8893 SDValue FalseBB = User->getOperand(1);
8894 SDNode *NewBR =
8895 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8896 assert(NewBR == User);
8897 (void)NewBR;
8898 Dest = FalseBB;
8899
8900 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8901 Cond.getOperand(0), Cond.getOperand(1));
8902 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8903 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8904 Chain, Dest, CC, Cmp);
8905 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8906 Cond = Cmp;
8907 addTest = false;
8908 }
8909 }
8910 } else if (Cond.getOpcode() == ISD::SETCC &&
8911 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8912 // For FCMP_UNE, we can emit
8913 // two branches instead of an explicit AND instruction with a
8914 // separate test. However, we only do this if this block doesn't
8915 // have a fall-through edge, because this requires an explicit
8916 // jmp when the condition is false.
8917 if (Op.getNode()->hasOneUse()) {
8918 SDNode *User = *Op.getNode()->use_begin();
8919 // Look for an unconditional branch following this conditional branch.
8920 // We need this because we need to reverse the successors in order
8921 // to implement FCMP_UNE.
8922 if (User->getOpcode() == ISD::BR) {
8923 SDValue FalseBB = User->getOperand(1);
8924 SDNode *NewBR =
8925 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8926 assert(NewBR == User);
8927 (void)NewBR;
8928
8929 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8930 Cond.getOperand(0), Cond.getOperand(1));
8931 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8932 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8933 Chain, Dest, CC, Cmp);
8934 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8935 Cond = Cmp;
8936 addTest = false;
8937 Dest = FalseBB;
8938 }
8939 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008940 }
Evan Cheng0488db92007-09-25 01:57:46 +00008941 }
8942
8943 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008944 // Look pass the truncate.
8945 if (Cond.getOpcode() == ISD::TRUNCATE)
8946 Cond = Cond.getOperand(0);
8947
8948 // We know the result of AND is compared against zero. Try to match
8949 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008950 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008951 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8952 if (NewSetCC.getNode()) {
8953 CC = NewSetCC.getOperand(0);
8954 Cond = NewSetCC.getOperand(1);
8955 addTest = false;
8956 }
8957 }
8958 }
8959
8960 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008961 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008962 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008963 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008964 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008965 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008966}
8967
Anton Korobeynikove060b532007-04-17 19:34:00 +00008968
8969// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8970// Calls to _alloca is needed to probe the stack when allocating more than 4k
8971// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8972// that the guard pages used by the OS virtual memory manager are allocated in
8973// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008974SDValue
8975X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008976 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008977 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008978 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008979 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008980 "are being used");
8981 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008982 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008983
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008984 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008985 SDValue Chain = Op.getOperand(0);
8986 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008987 // FIXME: Ensure alignment here
8988
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008989 bool Is64Bit = Subtarget->is64Bit();
8990 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008991
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008992 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008993 MachineFunction &MF = DAG.getMachineFunction();
8994 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008995
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008996 if (Is64Bit) {
8997 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008998 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008999 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009000
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009001 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9002 I != E; I++)
9003 if (I->hasNestAttr())
9004 report_fatal_error("Cannot use segmented stacks with functions that "
9005 "have nested arguments.");
9006 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009007
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009008 const TargetRegisterClass *AddrRegClass =
9009 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9010 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9011 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9012 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9013 DAG.getRegister(Vreg, SPTy));
9014 SDValue Ops1[2] = { Value, Chain };
9015 return DAG.getMergeValues(Ops1, 2, dl);
9016 } else {
9017 SDValue Flag;
9018 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009019
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009020 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9021 Flag = Chain.getValue(1);
9022 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009023
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009024 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9025 Flag = Chain.getValue(1);
9026
9027 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9028
9029 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9030 return DAG.getMergeValues(Ops1, 2, dl);
9031 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009032}
9033
Dan Gohmand858e902010-04-17 15:26:15 +00009034SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009035 MachineFunction &MF = DAG.getMachineFunction();
9036 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9037
Dan Gohman69de1932008-02-06 22:27:42 +00009038 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009039 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009040
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009041 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009042 // vastart just stores the address of the VarArgsFrameIndex slot into the
9043 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009044 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9045 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009046 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9047 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009048 }
9049
9050 // __va_list_tag:
9051 // gp_offset (0 - 6 * 8)
9052 // fp_offset (48 - 48 + 8 * 16)
9053 // overflow_arg_area (point to parameters coming in memory).
9054 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009055 SmallVector<SDValue, 8> MemOps;
9056 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009057 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009058 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009059 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9060 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009061 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009062 MemOps.push_back(Store);
9063
9064 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009065 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009066 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009067 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009068 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9069 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009070 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009071 MemOps.push_back(Store);
9072
9073 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009074 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009076 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9077 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009078 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9079 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009080 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009081 MemOps.push_back(Store);
9082
9083 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009084 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009085 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009086 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9087 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009088 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9089 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009090 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009091 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009092 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009093}
9094
Dan Gohmand858e902010-04-17 15:26:15 +00009095SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009096 assert(Subtarget->is64Bit() &&
9097 "LowerVAARG only handles 64-bit va_arg!");
9098 assert((Subtarget->isTargetLinux() ||
9099 Subtarget->isTargetDarwin()) &&
9100 "Unhandled target in LowerVAARG");
9101 assert(Op.getNode()->getNumOperands() == 4);
9102 SDValue Chain = Op.getOperand(0);
9103 SDValue SrcPtr = Op.getOperand(1);
9104 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9105 unsigned Align = Op.getConstantOperandVal(3);
9106 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009107
Dan Gohman320afb82010-10-12 18:00:49 +00009108 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009109 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009110 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9111 uint8_t ArgMode;
9112
9113 // Decide which area this value should be read from.
9114 // TODO: Implement the AMD64 ABI in its entirety. This simple
9115 // selection mechanism works only for the basic types.
9116 if (ArgVT == MVT::f80) {
9117 llvm_unreachable("va_arg for f80 not yet implemented");
9118 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9119 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9120 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9121 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9122 } else {
9123 llvm_unreachable("Unhandled argument type in LowerVAARG");
9124 }
9125
9126 if (ArgMode == 2) {
9127 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009128 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009129 !(DAG.getMachineFunction()
9130 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009131 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009132 }
9133
9134 // Insert VAARG_64 node into the DAG
9135 // VAARG_64 returns two values: Variable Argument Address, Chain
9136 SmallVector<SDValue, 11> InstOps;
9137 InstOps.push_back(Chain);
9138 InstOps.push_back(SrcPtr);
9139 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9140 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9141 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9142 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9143 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9144 VTs, &InstOps[0], InstOps.size(),
9145 MVT::i64,
9146 MachinePointerInfo(SV),
9147 /*Align=*/0,
9148 /*Volatile=*/false,
9149 /*ReadMem=*/true,
9150 /*WriteMem=*/true);
9151 Chain = VAARG.getValue(1);
9152
9153 // Load the next argument and return it
9154 return DAG.getLoad(ArgVT, dl,
9155 Chain,
9156 VAARG,
9157 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009158 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009159}
9160
Dan Gohmand858e902010-04-17 15:26:15 +00009161SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009162 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009163 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009164 SDValue Chain = Op.getOperand(0);
9165 SDValue DstPtr = Op.getOperand(1);
9166 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009167 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9168 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009169 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009170
Chris Lattnere72f2022010-09-21 05:40:29 +00009171 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009172 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009173 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009174 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009175}
9176
Dan Gohman475871a2008-07-27 21:46:04 +00009177SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009178X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009179 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009180 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009181 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009182 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009183 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009184 case Intrinsic::x86_sse_comieq_ss:
9185 case Intrinsic::x86_sse_comilt_ss:
9186 case Intrinsic::x86_sse_comile_ss:
9187 case Intrinsic::x86_sse_comigt_ss:
9188 case Intrinsic::x86_sse_comige_ss:
9189 case Intrinsic::x86_sse_comineq_ss:
9190 case Intrinsic::x86_sse_ucomieq_ss:
9191 case Intrinsic::x86_sse_ucomilt_ss:
9192 case Intrinsic::x86_sse_ucomile_ss:
9193 case Intrinsic::x86_sse_ucomigt_ss:
9194 case Intrinsic::x86_sse_ucomige_ss:
9195 case Intrinsic::x86_sse_ucomineq_ss:
9196 case Intrinsic::x86_sse2_comieq_sd:
9197 case Intrinsic::x86_sse2_comilt_sd:
9198 case Intrinsic::x86_sse2_comile_sd:
9199 case Intrinsic::x86_sse2_comigt_sd:
9200 case Intrinsic::x86_sse2_comige_sd:
9201 case Intrinsic::x86_sse2_comineq_sd:
9202 case Intrinsic::x86_sse2_ucomieq_sd:
9203 case Intrinsic::x86_sse2_ucomilt_sd:
9204 case Intrinsic::x86_sse2_ucomile_sd:
9205 case Intrinsic::x86_sse2_ucomigt_sd:
9206 case Intrinsic::x86_sse2_ucomige_sd:
9207 case Intrinsic::x86_sse2_ucomineq_sd: {
9208 unsigned Opc = 0;
9209 ISD::CondCode CC = ISD::SETCC_INVALID;
9210 switch (IntNo) {
9211 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009212 case Intrinsic::x86_sse_comieq_ss:
9213 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009214 Opc = X86ISD::COMI;
9215 CC = ISD::SETEQ;
9216 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009217 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009218 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009219 Opc = X86ISD::COMI;
9220 CC = ISD::SETLT;
9221 break;
9222 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009223 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009224 Opc = X86ISD::COMI;
9225 CC = ISD::SETLE;
9226 break;
9227 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009228 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009229 Opc = X86ISD::COMI;
9230 CC = ISD::SETGT;
9231 break;
9232 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009233 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009234 Opc = X86ISD::COMI;
9235 CC = ISD::SETGE;
9236 break;
9237 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009238 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009239 Opc = X86ISD::COMI;
9240 CC = ISD::SETNE;
9241 break;
9242 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009243 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009244 Opc = X86ISD::UCOMI;
9245 CC = ISD::SETEQ;
9246 break;
9247 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009248 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009249 Opc = X86ISD::UCOMI;
9250 CC = ISD::SETLT;
9251 break;
9252 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009253 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009254 Opc = X86ISD::UCOMI;
9255 CC = ISD::SETLE;
9256 break;
9257 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009258 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009259 Opc = X86ISD::UCOMI;
9260 CC = ISD::SETGT;
9261 break;
9262 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009263 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009264 Opc = X86ISD::UCOMI;
9265 CC = ISD::SETGE;
9266 break;
9267 case Intrinsic::x86_sse_ucomineq_ss:
9268 case Intrinsic::x86_sse2_ucomineq_sd:
9269 Opc = X86ISD::UCOMI;
9270 CC = ISD::SETNE;
9271 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009272 }
Evan Cheng734503b2006-09-11 02:19:56 +00009273
Dan Gohman475871a2008-07-27 21:46:04 +00009274 SDValue LHS = Op.getOperand(1);
9275 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009276 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009277 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009278 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9279 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9280 DAG.getConstant(X86CC, MVT::i8), Cond);
9281 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009282 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009283 // Arithmetic intrinsics.
9284 case Intrinsic::x86_sse3_hadd_ps:
9285 case Intrinsic::x86_sse3_hadd_pd:
9286 case Intrinsic::x86_avx_hadd_ps_256:
9287 case Intrinsic::x86_avx_hadd_pd_256:
9288 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9289 Op.getOperand(1), Op.getOperand(2));
9290 case Intrinsic::x86_sse3_hsub_ps:
9291 case Intrinsic::x86_sse3_hsub_pd:
9292 case Intrinsic::x86_avx_hsub_ps_256:
9293 case Intrinsic::x86_avx_hsub_pd_256:
9294 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9295 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009296 case Intrinsic::x86_avx2_psllv_d:
9297 case Intrinsic::x86_avx2_psllv_q:
9298 case Intrinsic::x86_avx2_psllv_d_256:
9299 case Intrinsic::x86_avx2_psllv_q_256:
9300 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9301 Op.getOperand(1), Op.getOperand(2));
9302 case Intrinsic::x86_avx2_psrlv_d:
9303 case Intrinsic::x86_avx2_psrlv_q:
9304 case Intrinsic::x86_avx2_psrlv_d_256:
9305 case Intrinsic::x86_avx2_psrlv_q_256:
9306 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9307 Op.getOperand(1), Op.getOperand(2));
9308 case Intrinsic::x86_avx2_psrav_d:
9309 case Intrinsic::x86_avx2_psrav_d_256:
9310 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9311 Op.getOperand(1), Op.getOperand(2));
9312
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009313 // ptest and testp intrinsics. The intrinsic these come from are designed to
9314 // return an integer value, not just an instruction so lower it to the ptest
9315 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009316 case Intrinsic::x86_sse41_ptestz:
9317 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009318 case Intrinsic::x86_sse41_ptestnzc:
9319 case Intrinsic::x86_avx_ptestz_256:
9320 case Intrinsic::x86_avx_ptestc_256:
9321 case Intrinsic::x86_avx_ptestnzc_256:
9322 case Intrinsic::x86_avx_vtestz_ps:
9323 case Intrinsic::x86_avx_vtestc_ps:
9324 case Intrinsic::x86_avx_vtestnzc_ps:
9325 case Intrinsic::x86_avx_vtestz_pd:
9326 case Intrinsic::x86_avx_vtestc_pd:
9327 case Intrinsic::x86_avx_vtestnzc_pd:
9328 case Intrinsic::x86_avx_vtestz_ps_256:
9329 case Intrinsic::x86_avx_vtestc_ps_256:
9330 case Intrinsic::x86_avx_vtestnzc_ps_256:
9331 case Intrinsic::x86_avx_vtestz_pd_256:
9332 case Intrinsic::x86_avx_vtestc_pd_256:
9333 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9334 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009335 unsigned X86CC = 0;
9336 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009337 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009338 case Intrinsic::x86_avx_vtestz_ps:
9339 case Intrinsic::x86_avx_vtestz_pd:
9340 case Intrinsic::x86_avx_vtestz_ps_256:
9341 case Intrinsic::x86_avx_vtestz_pd_256:
9342 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009343 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009344 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009345 // ZF = 1
9346 X86CC = X86::COND_E;
9347 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009348 case Intrinsic::x86_avx_vtestc_ps:
9349 case Intrinsic::x86_avx_vtestc_pd:
9350 case Intrinsic::x86_avx_vtestc_ps_256:
9351 case Intrinsic::x86_avx_vtestc_pd_256:
9352 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009353 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009354 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009355 // CF = 1
9356 X86CC = X86::COND_B;
9357 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009358 case Intrinsic::x86_avx_vtestnzc_ps:
9359 case Intrinsic::x86_avx_vtestnzc_pd:
9360 case Intrinsic::x86_avx_vtestnzc_ps_256:
9361 case Intrinsic::x86_avx_vtestnzc_pd_256:
9362 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009363 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009364 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009365 // ZF and CF = 0
9366 X86CC = X86::COND_A;
9367 break;
9368 }
Eric Christopherfd179292009-08-27 18:07:15 +00009369
Eric Christopher71c67532009-07-29 00:28:05 +00009370 SDValue LHS = Op.getOperand(1);
9371 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009372 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9373 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9375 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9376 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009377 }
Evan Cheng5759f972008-05-04 09:15:50 +00009378
9379 // Fix vector shift instructions where the last operand is a non-immediate
9380 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009381 case Intrinsic::x86_avx2_pslli_w:
9382 case Intrinsic::x86_avx2_pslli_d:
9383 case Intrinsic::x86_avx2_pslli_q:
9384 case Intrinsic::x86_avx2_psrli_w:
9385 case Intrinsic::x86_avx2_psrli_d:
9386 case Intrinsic::x86_avx2_psrli_q:
9387 case Intrinsic::x86_avx2_psrai_w:
9388 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009389 case Intrinsic::x86_sse2_pslli_w:
9390 case Intrinsic::x86_sse2_pslli_d:
9391 case Intrinsic::x86_sse2_pslli_q:
9392 case Intrinsic::x86_sse2_psrli_w:
9393 case Intrinsic::x86_sse2_psrli_d:
9394 case Intrinsic::x86_sse2_psrli_q:
9395 case Intrinsic::x86_sse2_psrai_w:
9396 case Intrinsic::x86_sse2_psrai_d:
9397 case Intrinsic::x86_mmx_pslli_w:
9398 case Intrinsic::x86_mmx_pslli_d:
9399 case Intrinsic::x86_mmx_pslli_q:
9400 case Intrinsic::x86_mmx_psrli_w:
9401 case Intrinsic::x86_mmx_psrli_d:
9402 case Intrinsic::x86_mmx_psrli_q:
9403 case Intrinsic::x86_mmx_psrai_w:
9404 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009405 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009406 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009407 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009408
9409 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009410 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009411 switch (IntNo) {
9412 case Intrinsic::x86_sse2_pslli_w:
9413 NewIntNo = Intrinsic::x86_sse2_psll_w;
9414 break;
9415 case Intrinsic::x86_sse2_pslli_d:
9416 NewIntNo = Intrinsic::x86_sse2_psll_d;
9417 break;
9418 case Intrinsic::x86_sse2_pslli_q:
9419 NewIntNo = Intrinsic::x86_sse2_psll_q;
9420 break;
9421 case Intrinsic::x86_sse2_psrli_w:
9422 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9423 break;
9424 case Intrinsic::x86_sse2_psrli_d:
9425 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9426 break;
9427 case Intrinsic::x86_sse2_psrli_q:
9428 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9429 break;
9430 case Intrinsic::x86_sse2_psrai_w:
9431 NewIntNo = Intrinsic::x86_sse2_psra_w;
9432 break;
9433 case Intrinsic::x86_sse2_psrai_d:
9434 NewIntNo = Intrinsic::x86_sse2_psra_d;
9435 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009436 case Intrinsic::x86_avx2_pslli_w:
9437 NewIntNo = Intrinsic::x86_avx2_psll_w;
9438 break;
9439 case Intrinsic::x86_avx2_pslli_d:
9440 NewIntNo = Intrinsic::x86_avx2_psll_d;
9441 break;
9442 case Intrinsic::x86_avx2_pslli_q:
9443 NewIntNo = Intrinsic::x86_avx2_psll_q;
9444 break;
9445 case Intrinsic::x86_avx2_psrli_w:
9446 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9447 break;
9448 case Intrinsic::x86_avx2_psrli_d:
9449 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9450 break;
9451 case Intrinsic::x86_avx2_psrli_q:
9452 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9453 break;
9454 case Intrinsic::x86_avx2_psrai_w:
9455 NewIntNo = Intrinsic::x86_avx2_psra_w;
9456 break;
9457 case Intrinsic::x86_avx2_psrai_d:
9458 NewIntNo = Intrinsic::x86_avx2_psra_d;
9459 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009460 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009461 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009462 switch (IntNo) {
9463 case Intrinsic::x86_mmx_pslli_w:
9464 NewIntNo = Intrinsic::x86_mmx_psll_w;
9465 break;
9466 case Intrinsic::x86_mmx_pslli_d:
9467 NewIntNo = Intrinsic::x86_mmx_psll_d;
9468 break;
9469 case Intrinsic::x86_mmx_pslli_q:
9470 NewIntNo = Intrinsic::x86_mmx_psll_q;
9471 break;
9472 case Intrinsic::x86_mmx_psrli_w:
9473 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9474 break;
9475 case Intrinsic::x86_mmx_psrli_d:
9476 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9477 break;
9478 case Intrinsic::x86_mmx_psrli_q:
9479 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9480 break;
9481 case Intrinsic::x86_mmx_psrai_w:
9482 NewIntNo = Intrinsic::x86_mmx_psra_w;
9483 break;
9484 case Intrinsic::x86_mmx_psrai_d:
9485 NewIntNo = Intrinsic::x86_mmx_psra_d;
9486 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009487 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009488 }
9489 break;
9490 }
9491 }
Mon P Wangefa42202009-09-03 19:56:25 +00009492
9493 // The vector shift intrinsics with scalars uses 32b shift amounts but
9494 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9495 // to be zero.
9496 SDValue ShOps[4];
9497 ShOps[0] = ShAmt;
9498 ShOps[1] = DAG.getConstant(0, MVT::i32);
9499 if (ShAmtVT == MVT::v4i32) {
9500 ShOps[2] = DAG.getUNDEF(MVT::i32);
9501 ShOps[3] = DAG.getUNDEF(MVT::i32);
9502 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9503 } else {
9504 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009505// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009506 }
9507
Owen Andersone50ed302009-08-10 22:56:29 +00009508 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009509 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009510 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009511 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009512 Op.getOperand(1), ShAmt);
9513 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009514 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009515}
Evan Cheng72261582005-12-20 06:22:03 +00009516
Dan Gohmand858e902010-04-17 15:26:15 +00009517SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9518 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009519 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9520 MFI->setReturnAddressIsTaken(true);
9521
Bill Wendling64e87322009-01-16 19:25:27 +00009522 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009523 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009524
9525 if (Depth > 0) {
9526 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9527 SDValue Offset =
9528 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009530 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009531 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009532 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009533 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009534 }
9535
9536 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009537 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009538 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009539 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009540}
9541
Dan Gohmand858e902010-04-17 15:26:15 +00009542SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009543 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9544 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009545
Owen Andersone50ed302009-08-10 22:56:29 +00009546 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009547 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009548 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9549 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009550 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009551 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009552 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9553 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009554 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009555 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009556}
9557
Dan Gohman475871a2008-07-27 21:46:04 +00009558SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009559 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009560 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009561}
9562
Dan Gohmand858e902010-04-17 15:26:15 +00009563SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009564 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009565 SDValue Chain = Op.getOperand(0);
9566 SDValue Offset = Op.getOperand(1);
9567 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009568 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009569
Dan Gohmand8816272010-08-11 18:14:00 +00009570 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9571 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9572 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009573 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009574
Dan Gohmand8816272010-08-11 18:14:00 +00009575 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9576 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009577 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009578 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9579 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009580 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009581 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009582
Dale Johannesene4d209d2009-02-03 20:21:25 +00009583 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009584 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009585 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009586}
9587
Duncan Sands4a544a72011-09-06 13:37:06 +00009588SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9589 SelectionDAG &DAG) const {
9590 return Op.getOperand(0);
9591}
9592
9593SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9594 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009595 SDValue Root = Op.getOperand(0);
9596 SDValue Trmp = Op.getOperand(1); // trampoline
9597 SDValue FPtr = Op.getOperand(2); // nested function
9598 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009599 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009600
Dan Gohman69de1932008-02-06 22:27:42 +00009601 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009602
9603 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009604 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009605
9606 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009607 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9608 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009609
Evan Cheng0e6a0522011-07-18 20:57:22 +00009610 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9611 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009612
9613 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9614
9615 // Load the pointer to the nested function into R11.
9616 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009617 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009618 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009619 Addr, MachinePointerInfo(TrmpAddr),
9620 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009621
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9623 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009624 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9625 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009626 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009627
9628 // Load the 'nest' parameter value into R10.
9629 // R10 is specified in X86CallingConv.td
9630 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009631 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9632 DAG.getConstant(10, MVT::i64));
9633 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009634 Addr, MachinePointerInfo(TrmpAddr, 10),
9635 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009636
Owen Anderson825b72b2009-08-11 20:47:22 +00009637 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9638 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009639 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9640 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009641 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009642
9643 // Jump to the nested function.
9644 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009645 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9646 DAG.getConstant(20, MVT::i64));
9647 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009648 Addr, MachinePointerInfo(TrmpAddr, 20),
9649 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009650
9651 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009652 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9653 DAG.getConstant(22, MVT::i64));
9654 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009655 MachinePointerInfo(TrmpAddr, 22),
9656 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009657
Duncan Sands4a544a72011-09-06 13:37:06 +00009658 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009659 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009660 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009661 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009662 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009663 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009664
9665 switch (CC) {
9666 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009667 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009668 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009669 case CallingConv::X86_StdCall: {
9670 // Pass 'nest' parameter in ECX.
9671 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009672 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009673
9674 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009675 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009676 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009677
Chris Lattner58d74912008-03-12 17:45:29 +00009678 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009679 unsigned InRegCount = 0;
9680 unsigned Idx = 1;
9681
9682 for (FunctionType::param_iterator I = FTy->param_begin(),
9683 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009684 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009685 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009686 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009687
9688 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009689 report_fatal_error("Nest register in use - reduce number of inreg"
9690 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009691 }
9692 }
9693 break;
9694 }
9695 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009696 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009697 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009698 // Pass 'nest' parameter in EAX.
9699 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009700 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009701 break;
9702 }
9703
Dan Gohman475871a2008-07-27 21:46:04 +00009704 SDValue OutChains[4];
9705 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009706
Owen Anderson825b72b2009-08-11 20:47:22 +00009707 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9708 DAG.getConstant(10, MVT::i32));
9709 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009710
Chris Lattnera62fe662010-02-05 19:20:30 +00009711 // This is storing the opcode for MOV32ri.
9712 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009713 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009714 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009716 Trmp, MachinePointerInfo(TrmpAddr),
9717 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009718
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9720 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009721 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9722 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009723 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009724
Chris Lattnera62fe662010-02-05 19:20:30 +00009725 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009726 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9727 DAG.getConstant(5, MVT::i32));
9728 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009729 MachinePointerInfo(TrmpAddr, 5),
9730 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009731
Owen Anderson825b72b2009-08-11 20:47:22 +00009732 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9733 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009734 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9735 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009736 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009737
Duncan Sands4a544a72011-09-06 13:37:06 +00009738 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009739 }
9740}
9741
Dan Gohmand858e902010-04-17 15:26:15 +00009742SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9743 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009744 /*
9745 The rounding mode is in bits 11:10 of FPSR, and has the following
9746 settings:
9747 00 Round to nearest
9748 01 Round to -inf
9749 10 Round to +inf
9750 11 Round to 0
9751
9752 FLT_ROUNDS, on the other hand, expects the following:
9753 -1 Undefined
9754 0 Round to 0
9755 1 Round to nearest
9756 2 Round to +inf
9757 3 Round to -inf
9758
9759 To perform the conversion, we do:
9760 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9761 */
9762
9763 MachineFunction &MF = DAG.getMachineFunction();
9764 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009765 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009766 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009767 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009768 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009769
9770 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009771 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009772 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009773
Michael J. Spencerec38de22010-10-10 22:04:20 +00009774
Chris Lattner2156b792010-09-22 01:11:26 +00009775 MachineMemOperand *MMO =
9776 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9777 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009778
Chris Lattner2156b792010-09-22 01:11:26 +00009779 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9780 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9781 DAG.getVTList(MVT::Other),
9782 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009783
9784 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009785 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009786 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009787
9788 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009789 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009790 DAG.getNode(ISD::SRL, DL, MVT::i16,
9791 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009792 CWD, DAG.getConstant(0x800, MVT::i16)),
9793 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009794 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009795 DAG.getNode(ISD::SRL, DL, MVT::i16,
9796 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009797 CWD, DAG.getConstant(0x400, MVT::i16)),
9798 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009799
Dan Gohman475871a2008-07-27 21:46:04 +00009800 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009801 DAG.getNode(ISD::AND, DL, MVT::i16,
9802 DAG.getNode(ISD::ADD, DL, MVT::i16,
9803 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009804 DAG.getConstant(1, MVT::i16)),
9805 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009806
9807
Duncan Sands83ec4b62008-06-06 12:08:01 +00009808 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009809 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009810}
9811
Dan Gohmand858e902010-04-17 15:26:15 +00009812SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009813 EVT VT = Op.getValueType();
9814 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009815 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009816 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009817
9818 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009819 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009820 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009821 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009822 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009823 }
Evan Cheng18efe262007-12-14 02:13:44 +00009824
Evan Cheng152804e2007-12-14 08:30:15 +00009825 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009826 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009827 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009828
9829 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009830 SDValue Ops[] = {
9831 Op,
9832 DAG.getConstant(NumBits+NumBits-1, OpVT),
9833 DAG.getConstant(X86::COND_E, MVT::i8),
9834 Op.getValue(1)
9835 };
9836 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009837
9838 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009839 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009840
Owen Anderson825b72b2009-08-11 20:47:22 +00009841 if (VT == MVT::i8)
9842 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009843 return Op;
9844}
9845
Chandler Carruthacc068e2011-12-24 10:55:54 +00009846SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9847 SelectionDAG &DAG) const {
9848 EVT VT = Op.getValueType();
9849 EVT OpVT = VT;
9850 unsigned NumBits = VT.getSizeInBits();
9851 DebugLoc dl = Op.getDebugLoc();
9852
9853 Op = Op.getOperand(0);
9854 if (VT == MVT::i8) {
9855 // Zero extend to i32 since there is not an i8 bsr.
9856 OpVT = MVT::i32;
9857 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9858 }
9859
9860 // Issue a bsr (scan bits in reverse).
9861 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9862 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9863
9864 // And xor with NumBits-1.
9865 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9866
9867 if (VT == MVT::i8)
9868 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9869 return Op;
9870}
9871
Dan Gohmand858e902010-04-17 15:26:15 +00009872SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009873 EVT VT = Op.getValueType();
9874 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009875 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009876 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009877
9878 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 if (VT == MVT::i8) {
9880 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009881 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009882 }
Evan Cheng152804e2007-12-14 08:30:15 +00009883
9884 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009885 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009886 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009887
9888 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009889 SDValue Ops[] = {
9890 Op,
9891 DAG.getConstant(NumBits, OpVT),
9892 DAG.getConstant(X86::COND_E, MVT::i8),
9893 Op.getValue(1)
9894 };
9895 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009896
Owen Anderson825b72b2009-08-11 20:47:22 +00009897 if (VT == MVT::i8)
9898 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009899 return Op;
9900}
9901
Craig Topper13894fa2011-08-24 06:14:18 +00009902// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9903// ones, and then concatenate the result back.
9904static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009905 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009906
9907 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9908 "Unsupported value type for operation");
9909
9910 int NumElems = VT.getVectorNumElements();
9911 DebugLoc dl = Op.getDebugLoc();
9912 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9913 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9914
9915 // Extract the LHS vectors
9916 SDValue LHS = Op.getOperand(0);
9917 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9918 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9919
9920 // Extract the RHS vectors
9921 SDValue RHS = Op.getOperand(1);
9922 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9923 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9924
9925 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9926 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9927
9928 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9929 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9930 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9931}
9932
9933SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9934 assert(Op.getValueType().getSizeInBits() == 256 &&
9935 Op.getValueType().isInteger() &&
9936 "Only handle AVX 256-bit vector integer operation");
9937 return Lower256IntArith(Op, DAG);
9938}
9939
9940SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9941 assert(Op.getValueType().getSizeInBits() == 256 &&
9942 Op.getValueType().isInteger() &&
9943 "Only handle AVX 256-bit vector integer operation");
9944 return Lower256IntArith(Op, DAG);
9945}
9946
9947SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9948 EVT VT = Op.getValueType();
9949
9950 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009951 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009952 return Lower256IntArith(Op, DAG);
9953
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009954 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009955
Craig Topperaaa643c2011-11-09 07:28:55 +00009956 SDValue A = Op.getOperand(0);
9957 SDValue B = Op.getOperand(1);
9958
9959 if (VT == MVT::v4i64) {
9960 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9961
9962 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9963 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9964 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9965 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9966 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9967 //
9968 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9969 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9970 // return AloBlo + AloBhi + AhiBlo;
9971
9972 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9973 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9974 A, DAG.getConstant(32, MVT::i32));
9975 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9976 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9977 B, DAG.getConstant(32, MVT::i32));
9978 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9979 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9980 A, B);
9981 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9982 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9983 A, Bhi);
9984 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9985 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9986 Ahi, B);
9987 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9988 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9989 AloBhi, DAG.getConstant(32, MVT::i32));
9990 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9991 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9992 AhiBlo, DAG.getConstant(32, MVT::i32));
9993 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9994 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9995 return Res;
9996 }
9997
9998 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9999
Mon P Wangaf9b9522008-12-18 21:42:19 +000010000 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10001 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10002 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10003 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10004 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10005 //
10006 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10007 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10008 // return AloBlo + AloBhi + AhiBlo;
10009
Dale Johannesene4d209d2009-02-03 20:21:25 +000010010 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010011 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10012 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010013 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010014 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10015 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010016 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010017 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010018 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010019 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010020 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010021 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010022 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010023 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010024 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010025 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010026 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10027 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010028 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010029 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10030 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010031 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10032 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010033 return Res;
10034}
10035
Nadav Rotem43012222011-05-11 08:12:09 +000010036SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10037
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010038 EVT VT = Op.getValueType();
10039 DebugLoc dl = Op.getDebugLoc();
10040 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010041 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010042 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010043
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010044 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010045 return SDValue();
10046
Nadav Rotem43012222011-05-11 08:12:09 +000010047 // Optimize shl/srl/sra with constant shift amount.
10048 if (isSplatVector(Amt.getNode())) {
10049 SDValue SclrAmt = Amt->getOperand(0);
10050 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10051 uint64_t ShiftAmt = C->getZExtValue();
10052
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010053 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10054 // Make a large shift.
10055 SDValue SHL =
10056 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10057 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10058 R, DAG.getConstant(ShiftAmt, MVT::i32));
10059 // Zero out the rightmost bits.
10060 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10061 MVT::i8));
10062 return DAG.getNode(ISD::AND, dl, VT, SHL,
10063 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10064 }
10065
Nadav Rotem43012222011-05-11 08:12:09 +000010066 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10067 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10068 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10069 R, DAG.getConstant(ShiftAmt, MVT::i32));
10070
10071 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10072 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10073 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10074 R, DAG.getConstant(ShiftAmt, MVT::i32));
10075
10076 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10077 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10078 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10079 R, DAG.getConstant(ShiftAmt, MVT::i32));
10080
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010081 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10082 // Make a large shift.
10083 SDValue SRL =
10084 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10085 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10086 R, DAG.getConstant(ShiftAmt, MVT::i32));
10087 // Zero out the leftmost bits.
10088 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10089 MVT::i8));
10090 return DAG.getNode(ISD::AND, dl, VT, SRL,
10091 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10092 }
10093
Nadav Rotem43012222011-05-11 08:12:09 +000010094 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10095 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10096 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10097 R, DAG.getConstant(ShiftAmt, MVT::i32));
10098
10099 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10100 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10101 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10102 R, DAG.getConstant(ShiftAmt, MVT::i32));
10103
10104 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10105 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10106 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10107 R, DAG.getConstant(ShiftAmt, MVT::i32));
10108
10109 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10110 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10111 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10112 R, DAG.getConstant(ShiftAmt, MVT::i32));
10113
10114 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10115 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10116 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10117 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010118
10119 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10120 if (ShiftAmt == 7) {
10121 // R s>> 7 === R s< 0
10122 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10123 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10124 }
10125
10126 // R s>> a === ((R u>> a) ^ m) - m
10127 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10128 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10129 MVT::i8));
10130 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10131 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10132 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10133 return Res;
10134 }
Craig Topper46154eb2011-11-11 07:39:23 +000010135
Craig Topper0d86d462011-11-20 00:12:05 +000010136 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10137 if (Op.getOpcode() == ISD::SHL) {
10138 // Make a large shift.
10139 SDValue SHL =
10140 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10141 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10142 R, DAG.getConstant(ShiftAmt, MVT::i32));
10143 // Zero out the rightmost bits.
10144 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10145 MVT::i8));
10146 return DAG.getNode(ISD::AND, dl, VT, SHL,
10147 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010148 }
Craig Topper0d86d462011-11-20 00:12:05 +000010149 if (Op.getOpcode() == ISD::SRL) {
10150 // Make a large shift.
10151 SDValue SRL =
10152 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10153 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10154 R, DAG.getConstant(ShiftAmt, MVT::i32));
10155 // Zero out the leftmost bits.
10156 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10157 MVT::i8));
10158 return DAG.getNode(ISD::AND, dl, VT, SRL,
10159 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10160 }
10161 if (Op.getOpcode() == ISD::SRA) {
10162 if (ShiftAmt == 7) {
10163 // R s>> 7 === R s< 0
10164 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10165 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10166 }
10167
10168 // R s>> a === ((R u>> a) ^ m) - m
10169 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10170 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10171 MVT::i8));
10172 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10173 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10174 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10175 return Res;
10176 }
10177 }
Nadav Rotem43012222011-05-11 08:12:09 +000010178 }
10179 }
10180
10181 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010182 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010183 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10184 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10185 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10186
10187 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010188
Nate Begeman51409212010-07-28 00:21:48 +000010189 std::vector<Constant*> CV(4, CI);
10190 Constant *C = ConstantVector::get(CV);
10191 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10192 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010193 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010194 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010195
10196 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010197 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010198 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10199 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10200 }
Nadav Rotem43012222011-05-11 08:12:09 +000010201 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Lang Hames8b99c1e2011-12-17 01:08:46 +000010202 assert((Subtarget->hasSSE2() || Subtarget->hasAVX()) &&
10203 "Need SSE2 for pslli/pcmpeq.");
10204
Nate Begeman51409212010-07-28 00:21:48 +000010205 // a = a << 5;
10206 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10207 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10208 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10209
Lang Hames8b99c1e2011-12-17 01:08:46 +000010210 // Turn 'a' into a mask suitable for VSELECT
10211 SDValue VSelM = DAG.getConstant(0x80, VT);
10212 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10213 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10214 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10215 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010216
Lang Hames8b99c1e2011-12-17 01:08:46 +000010217 SDValue CM1 = DAG.getConstant(0x0f, VT);
10218 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010219
Lang Hames8b99c1e2011-12-17 01:08:46 +000010220 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10221 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010222 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10223 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10224 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010225 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10226
Nate Begeman51409212010-07-28 00:21:48 +000010227 // a += a
10228 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010229 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10230 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10231 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10232 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010233
Lang Hames8b99c1e2011-12-17 01:08:46 +000010234 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10235 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010236 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10237 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10238 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010239 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10240
Nate Begeman51409212010-07-28 00:21:48 +000010241 // a += a
10242 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010243 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10244 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10245 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10246 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010247
Lang Hames8b99c1e2011-12-17 01:08:46 +000010248 // return VSELECT(r, r+r, a);
10249 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010250 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010251 return R;
10252 }
Craig Topper46154eb2011-11-11 07:39:23 +000010253
10254 // Decompose 256-bit shifts into smaller 128-bit shifts.
10255 if (VT.getSizeInBits() == 256) {
10256 int NumElems = VT.getVectorNumElements();
10257 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10258 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10259
10260 // Extract the two vectors
10261 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10262 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10263 DAG, dl);
10264
10265 // Recreate the shift amount vectors
10266 SDValue Amt1, Amt2;
10267 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10268 // Constant shift amount
10269 SmallVector<SDValue, 4> Amt1Csts;
10270 SmallVector<SDValue, 4> Amt2Csts;
10271 for (int i = 0; i < NumElems/2; ++i)
10272 Amt1Csts.push_back(Amt->getOperand(i));
10273 for (int i = NumElems/2; i < NumElems; ++i)
10274 Amt2Csts.push_back(Amt->getOperand(i));
10275
10276 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10277 &Amt1Csts[0], NumElems/2);
10278 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10279 &Amt2Csts[0], NumElems/2);
10280 } else {
10281 // Variable shift amount
10282 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10283 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10284 DAG, dl);
10285 }
10286
10287 // Issue new vector shifts for the smaller types
10288 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10289 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10290
10291 // Concatenate the result back
10292 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10293 }
10294
Nate Begeman51409212010-07-28 00:21:48 +000010295 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010296}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010297
Dan Gohmand858e902010-04-17 15:26:15 +000010298SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010299 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10300 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010301 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10302 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010303 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010304 SDValue LHS = N->getOperand(0);
10305 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010306 unsigned BaseOp = 0;
10307 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010308 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010309 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010310 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010311 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010312 // A subtract of one will be selected as a INC. Note that INC doesn't
10313 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010314 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10315 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010316 BaseOp = X86ISD::INC;
10317 Cond = X86::COND_O;
10318 break;
10319 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010320 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010321 Cond = X86::COND_O;
10322 break;
10323 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010324 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010325 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010326 break;
10327 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010328 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10329 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010330 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10331 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010332 BaseOp = X86ISD::DEC;
10333 Cond = X86::COND_O;
10334 break;
10335 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010336 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010337 Cond = X86::COND_O;
10338 break;
10339 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010340 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010341 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010342 break;
10343 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010344 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010345 Cond = X86::COND_O;
10346 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010347 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10348 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10349 MVT::i32);
10350 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010351
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010352 SDValue SetCC =
10353 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10354 DAG.getConstant(X86::COND_O, MVT::i32),
10355 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010356
Dan Gohman6e5fda22011-07-22 18:45:15 +000010357 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010358 }
Bill Wendling74c37652008-12-09 22:08:41 +000010359 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010360
Bill Wendling61edeb52008-12-02 01:06:39 +000010361 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010362 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010363 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010364
Bill Wendling61edeb52008-12-02 01:06:39 +000010365 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010366 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10367 DAG.getConstant(Cond, MVT::i32),
10368 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010369
Dan Gohman6e5fda22011-07-22 18:45:15 +000010370 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010371}
10372
Chad Rosier30450e82011-12-22 22:35:21 +000010373SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10374 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010375 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010376 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10377 EVT VT = Op.getValueType();
10378
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010379 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010380 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10381 ExtraVT.getScalarType().getSizeInBits();
10382 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10383
10384 unsigned SHLIntrinsicsID = 0;
10385 unsigned SRAIntrinsicsID = 0;
10386 switch (VT.getSimpleVT().SimpleTy) {
10387 default:
10388 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010389 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010390 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10391 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10392 break;
Craig Toppera124f942011-11-21 01:12:36 +000010393 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010394 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10395 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10396 break;
Craig Toppera124f942011-11-21 01:12:36 +000010397 case MVT::v8i32:
10398 case MVT::v16i16:
10399 if (!Subtarget->hasAVX())
10400 return SDValue();
10401 if (!Subtarget->hasAVX2()) {
10402 // needs to be split
10403 int NumElems = VT.getVectorNumElements();
10404 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10405 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10406
10407 // Extract the LHS vectors
10408 SDValue LHS = Op.getOperand(0);
10409 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10410 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10411
10412 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10413 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10414
10415 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10416 int ExtraNumElems = ExtraVT.getVectorNumElements();
10417 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10418 ExtraNumElems/2);
10419 SDValue Extra = DAG.getValueType(ExtraVT);
10420
10421 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10422 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10423
10424 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10425 }
10426 if (VT == MVT::v8i32) {
10427 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10428 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10429 } else {
10430 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10431 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10432 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010433 }
10434
10435 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10436 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010437 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010438
Nadav Rotema7934dd2011-10-10 19:31:45 +000010439 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10440 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10441 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010442 }
10443
10444 return SDValue();
10445}
10446
10447
Eric Christopher9a9d2752010-07-22 02:48:34 +000010448SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10449 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010450
Eric Christopher77ed1352011-07-08 00:04:56 +000010451 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10452 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010453 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010454 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010455 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010456 SDValue Ops[] = {
10457 DAG.getRegister(X86::ESP, MVT::i32), // Base
10458 DAG.getTargetConstant(1, MVT::i8), // Scale
10459 DAG.getRegister(0, MVT::i32), // Index
10460 DAG.getTargetConstant(0, MVT::i32), // Disp
10461 DAG.getRegister(0, MVT::i32), // Segment.
10462 Zero,
10463 Chain
10464 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010465 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010466 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10467 array_lengthof(Ops));
10468 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010469 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010470
Eric Christopher9a9d2752010-07-22 02:48:34 +000010471 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010472 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010473 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010474
Chris Lattner132929a2010-08-14 17:26:09 +000010475 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10476 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10477 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10478 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010479
Chris Lattner132929a2010-08-14 17:26:09 +000010480 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10481 if (!Op1 && !Op2 && !Op3 && Op4)
10482 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010483
Chris Lattner132929a2010-08-14 17:26:09 +000010484 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10485 if (Op1 && !Op2 && !Op3 && !Op4)
10486 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010487
10488 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010489 // (MFENCE)>;
10490 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010491}
10492
Eli Friedman14648462011-07-27 22:21:52 +000010493SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10494 SelectionDAG &DAG) const {
10495 DebugLoc dl = Op.getDebugLoc();
10496 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10497 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10498 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10499 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10500
10501 // The only fence that needs an instruction is a sequentially-consistent
10502 // cross-thread fence.
10503 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10504 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10505 // no-sse2). There isn't any reason to disable it if the target processor
10506 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010507 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010508 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10509
10510 SDValue Chain = Op.getOperand(0);
10511 SDValue Zero = DAG.getConstant(0, MVT::i32);
10512 SDValue Ops[] = {
10513 DAG.getRegister(X86::ESP, MVT::i32), // Base
10514 DAG.getTargetConstant(1, MVT::i8), // Scale
10515 DAG.getRegister(0, MVT::i32), // Index
10516 DAG.getTargetConstant(0, MVT::i32), // Disp
10517 DAG.getRegister(0, MVT::i32), // Segment.
10518 Zero,
10519 Chain
10520 };
10521 SDNode *Res =
10522 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10523 array_lengthof(Ops));
10524 return SDValue(Res, 0);
10525 }
10526
10527 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10528 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10529}
10530
10531
Dan Gohmand858e902010-04-17 15:26:15 +000010532SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010533 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010534 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010535 unsigned Reg = 0;
10536 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010537 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010538 default:
10539 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010540 case MVT::i8: Reg = X86::AL; size = 1; break;
10541 case MVT::i16: Reg = X86::AX; size = 2; break;
10542 case MVT::i32: Reg = X86::EAX; size = 4; break;
10543 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010544 assert(Subtarget->is64Bit() && "Node not type legal!");
10545 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010546 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010547 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010548 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010549 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010550 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010551 Op.getOperand(1),
10552 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010553 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010554 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010555 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010556 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10557 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10558 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010559 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010560 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010561 return cpOut;
10562}
10563
Duncan Sands1607f052008-12-01 11:39:25 +000010564SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010565 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010566 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010567 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010568 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010569 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010570 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010571 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10572 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010573 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010574 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10575 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010576 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010577 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010578 rdx.getValue(1)
10579 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010580 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010581}
10582
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010583SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010584 SelectionDAG &DAG) const {
10585 EVT SrcVT = Op.getOperand(0).getValueType();
10586 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010587 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010588 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010589 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010590 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010591 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010592 // i64 <=> MMX conversions are Legal.
10593 if (SrcVT==MVT::i64 && DstVT.isVector())
10594 return Op;
10595 if (DstVT==MVT::i64 && SrcVT.isVector())
10596 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010597 // MMX <=> MMX conversions are Legal.
10598 if (SrcVT.isVector() && DstVT.isVector())
10599 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010600 // All other conversions need to be expanded.
10601 return SDValue();
10602}
Chris Lattner5b856542010-12-20 00:59:46 +000010603
Dan Gohmand858e902010-04-17 15:26:15 +000010604SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010605 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010606 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010607 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010608 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010609 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010610 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010611 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010612 Node->getOperand(0),
10613 Node->getOperand(1), negOp,
10614 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010615 cast<AtomicSDNode>(Node)->getAlignment(),
10616 cast<AtomicSDNode>(Node)->getOrdering(),
10617 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010618}
10619
Eli Friedman327236c2011-08-24 20:50:09 +000010620static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10621 SDNode *Node = Op.getNode();
10622 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010623 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010624
10625 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010626 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10627 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10628 // (The only way to get a 16-byte store is cmpxchg16b)
10629 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10630 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10631 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010632 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10633 cast<AtomicSDNode>(Node)->getMemoryVT(),
10634 Node->getOperand(0),
10635 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010636 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010637 cast<AtomicSDNode>(Node)->getOrdering(),
10638 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010639 return Swap.getValue(1);
10640 }
10641 // Other atomic stores have a simple pattern.
10642 return Op;
10643}
10644
Chris Lattner5b856542010-12-20 00:59:46 +000010645static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10646 EVT VT = Op.getNode()->getValueType(0);
10647
10648 // Let legalize expand this if it isn't a legal type yet.
10649 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10650 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010651
Chris Lattner5b856542010-12-20 00:59:46 +000010652 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010653
Chris Lattner5b856542010-12-20 00:59:46 +000010654 unsigned Opc;
10655 bool ExtraOp = false;
10656 switch (Op.getOpcode()) {
10657 default: assert(0 && "Invalid code");
10658 case ISD::ADDC: Opc = X86ISD::ADD; break;
10659 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10660 case ISD::SUBC: Opc = X86ISD::SUB; break;
10661 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10662 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010663
Chris Lattner5b856542010-12-20 00:59:46 +000010664 if (!ExtraOp)
10665 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10666 Op.getOperand(1));
10667 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10668 Op.getOperand(1), Op.getOperand(2));
10669}
10670
Evan Cheng0db9fe62006-04-25 20:13:52 +000010671/// LowerOperation - Provide custom lowering hooks for some operations.
10672///
Dan Gohmand858e902010-04-17 15:26:15 +000010673SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010674 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010675 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010676 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010677 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010678 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010679 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10680 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010681 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010682 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010683 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010684 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10685 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10686 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010687 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010688 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010689 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10690 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10691 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010692 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010693 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010694 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010695 case ISD::SHL_PARTS:
10696 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010697 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010698 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010699 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010700 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010701 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010702 case ISD::FABS: return LowerFABS(Op, DAG);
10703 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010704 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010705 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010706 case ISD::SETCC: return LowerSETCC(Op, DAG);
10707 case ISD::SELECT: return LowerSELECT(Op, DAG);
10708 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010709 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010710 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010711 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010712 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010713 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010714 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10715 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010716 case ISD::FRAME_TO_ARGS_OFFSET:
10717 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010718 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010719 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010720 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10721 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010722 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010723 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010724 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010725 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010726 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010727 case ISD::SRA:
10728 case ISD::SRL:
10729 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010730 case ISD::SADDO:
10731 case ISD::UADDO:
10732 case ISD::SSUBO:
10733 case ISD::USUBO:
10734 case ISD::SMULO:
10735 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010736 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010737 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010738 case ISD::ADDC:
10739 case ISD::ADDE:
10740 case ISD::SUBC:
10741 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010742 case ISD::ADD: return LowerADD(Op, DAG);
10743 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010744 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010745}
10746
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010747static void ReplaceATOMIC_LOAD(SDNode *Node,
10748 SmallVectorImpl<SDValue> &Results,
10749 SelectionDAG &DAG) {
10750 DebugLoc dl = Node->getDebugLoc();
10751 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10752
10753 // Convert wide load -> cmpxchg8b/cmpxchg16b
10754 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10755 // (The only way to get a 16-byte load is cmpxchg16b)
10756 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010757 SDValue Zero = DAG.getConstant(0, VT);
10758 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010759 Node->getOperand(0),
10760 Node->getOperand(1), Zero, Zero,
10761 cast<AtomicSDNode>(Node)->getMemOperand(),
10762 cast<AtomicSDNode>(Node)->getOrdering(),
10763 cast<AtomicSDNode>(Node)->getSynchScope());
10764 Results.push_back(Swap.getValue(0));
10765 Results.push_back(Swap.getValue(1));
10766}
10767
Duncan Sands1607f052008-12-01 11:39:25 +000010768void X86TargetLowering::
10769ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010770 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010771 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010772 assert (Node->getValueType(0) == MVT::i64 &&
10773 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010774
10775 SDValue Chain = Node->getOperand(0);
10776 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010777 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010778 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010779 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010780 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010781 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010782 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010783 SDValue Result =
10784 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10785 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010786 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010787 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010788 Results.push_back(Result.getValue(2));
10789}
10790
Duncan Sands126d9072008-07-04 11:47:58 +000010791/// ReplaceNodeResults - Replace a node with an illegal result type
10792/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010793void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10794 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010795 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010796 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010797 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010798 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010799 assert(false && "Do not know how to custom type legalize this operation!");
10800 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010801 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010802 case ISD::ADDC:
10803 case ISD::ADDE:
10804 case ISD::SUBC:
10805 case ISD::SUBE:
10806 // We don't want to expand or promote these.
10807 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010808 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010809 std::pair<SDValue,SDValue> Vals =
10810 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010811 SDValue FIST = Vals.first, StackSlot = Vals.second;
10812 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010813 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010814 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010815 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010816 MachinePointerInfo(),
10817 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010818 }
10819 return;
10820 }
10821 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010822 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010823 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010824 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010825 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010826 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010827 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010828 eax.getValue(2));
10829 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10830 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010831 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010832 Results.push_back(edx.getValue(1));
10833 return;
10834 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010835 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010836 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010837 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010838 bool Regs64bit = T == MVT::i128;
10839 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010840 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010841 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10842 DAG.getConstant(0, HalfT));
10843 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10844 DAG.getConstant(1, HalfT));
10845 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10846 Regs64bit ? X86::RAX : X86::EAX,
10847 cpInL, SDValue());
10848 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10849 Regs64bit ? X86::RDX : X86::EDX,
10850 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010851 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010852 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10853 DAG.getConstant(0, HalfT));
10854 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10855 DAG.getConstant(1, HalfT));
10856 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10857 Regs64bit ? X86::RBX : X86::EBX,
10858 swapInL, cpInH.getValue(1));
10859 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10860 Regs64bit ? X86::RCX : X86::ECX,
10861 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010862 SDValue Ops[] = { swapInH.getValue(0),
10863 N->getOperand(1),
10864 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010865 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010866 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010867 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10868 X86ISD::LCMPXCHG8_DAG;
10869 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010870 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010871 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10872 Regs64bit ? X86::RAX : X86::EAX,
10873 HalfT, Result.getValue(1));
10874 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10875 Regs64bit ? X86::RDX : X86::EDX,
10876 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010877 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010878 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010879 Results.push_back(cpOutH.getValue(1));
10880 return;
10881 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010882 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010883 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10884 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010885 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010886 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10887 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010888 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010889 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10890 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010891 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010892 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10893 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010894 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010895 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10896 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010897 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010898 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10899 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010900 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010901 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10902 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010903 case ISD::ATOMIC_LOAD:
10904 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010905 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010906}
10907
Evan Cheng72261582005-12-20 06:22:03 +000010908const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10909 switch (Opcode) {
10910 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010911 case X86ISD::BSF: return "X86ISD::BSF";
10912 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010913 case X86ISD::SHLD: return "X86ISD::SHLD";
10914 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010915 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010916 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010917 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010918 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010919 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010920 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010921 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10922 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10923 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010924 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010925 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010926 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010927 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010928 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010929 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010930 case X86ISD::COMI: return "X86ISD::COMI";
10931 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010932 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010933 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010934 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10935 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010936 case X86ISD::CMOV: return "X86ISD::CMOV";
10937 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010938 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010939 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10940 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010941 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010942 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010943 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010944 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010945 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010946 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10947 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010948 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010949 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010950 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010951 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010952 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010953 case X86ISD::HADD: return "X86ISD::HADD";
10954 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010955 case X86ISD::FHADD: return "X86ISD::FHADD";
10956 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010957 case X86ISD::FMAX: return "X86ISD::FMAX";
10958 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010959 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10960 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010961 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010962 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010963 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010964 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010965 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010966 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10967 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010968 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10969 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10970 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10971 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10972 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10973 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010974 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10975 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010976 case X86ISD::VSHL: return "X86ISD::VSHL";
10977 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010978 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10979 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10980 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10981 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10982 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10983 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10984 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10985 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10986 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10987 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010988 case X86ISD::ADD: return "X86ISD::ADD";
10989 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010990 case X86ISD::ADC: return "X86ISD::ADC";
10991 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010992 case X86ISD::SMUL: return "X86ISD::SMUL";
10993 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010994 case X86ISD::INC: return "X86ISD::INC";
10995 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010996 case X86ISD::OR: return "X86ISD::OR";
10997 case X86ISD::XOR: return "X86ISD::XOR";
10998 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010999 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011000 case X86ISD::BLSI: return "X86ISD::BLSI";
11001 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11002 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011003 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011004 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011005 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011006 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11007 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11008 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11009 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11010 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11011 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11012 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11013 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11014 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011015 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011016 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011017 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11018 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011019 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11020 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11021 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11022 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11023 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11024 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11025 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011026 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11027 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011028 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011029 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011030 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011031 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011032 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011033 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011034 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011035 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011036 }
11037}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011038
Chris Lattnerc9addb72007-03-30 23:15:24 +000011039// isLegalAddressingMode - Return true if the addressing mode represented
11040// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011041bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011042 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011043 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011044 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011045 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011046
Chris Lattnerc9addb72007-03-30 23:15:24 +000011047 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011048 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011049 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011050
Chris Lattnerc9addb72007-03-30 23:15:24 +000011051 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011052 unsigned GVFlags =
11053 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011054
Chris Lattnerdfed4132009-07-10 07:38:24 +000011055 // If a reference to this global requires an extra load, we can't fold it.
11056 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011057 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011058
Chris Lattnerdfed4132009-07-10 07:38:24 +000011059 // If BaseGV requires a register for the PIC base, we cannot also have a
11060 // BaseReg specified.
11061 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011062 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011063
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011064 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011065 if ((M != CodeModel::Small || R != Reloc::Static) &&
11066 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011067 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011068 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011069
Chris Lattnerc9addb72007-03-30 23:15:24 +000011070 switch (AM.Scale) {
11071 case 0:
11072 case 1:
11073 case 2:
11074 case 4:
11075 case 8:
11076 // These scales always work.
11077 break;
11078 case 3:
11079 case 5:
11080 case 9:
11081 // These scales are formed with basereg+scalereg. Only accept if there is
11082 // no basereg yet.
11083 if (AM.HasBaseReg)
11084 return false;
11085 break;
11086 default: // Other stuff never works.
11087 return false;
11088 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011089
Chris Lattnerc9addb72007-03-30 23:15:24 +000011090 return true;
11091}
11092
11093
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011094bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011095 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011096 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011097 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11098 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011099 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011100 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011101 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011102}
11103
Owen Andersone50ed302009-08-10 22:56:29 +000011104bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011105 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011106 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011107 unsigned NumBits1 = VT1.getSizeInBits();
11108 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011109 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011110 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011111 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011112}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011113
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011114bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011115 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011116 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011117}
11118
Owen Andersone50ed302009-08-10 22:56:29 +000011119bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011120 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011121 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011122}
11123
Owen Andersone50ed302009-08-10 22:56:29 +000011124bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011125 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011126 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011127}
11128
Evan Cheng60c07e12006-07-05 22:17:51 +000011129/// isShuffleMaskLegal - Targets can use this to indicate that they only
11130/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11131/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11132/// are assumed to be legal.
11133bool
Eric Christopherfd179292009-08-27 18:07:15 +000011134X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011135 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011136 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011137 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011138 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011139
Nate Begemana09008b2009-10-19 02:17:23 +000011140 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011141 return (VT.getVectorNumElements() == 2 ||
11142 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11143 isMOVLMask(M, VT) ||
11144 isSHUFPMask(M, VT) ||
11145 isPSHUFDMask(M, VT) ||
11146 isPSHUFHWMask(M, VT) ||
11147 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011148 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011149 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11150 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011151 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11152 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011153}
11154
Dan Gohman7d8143f2008-04-09 20:09:42 +000011155bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011156X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011157 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011158 unsigned NumElts = VT.getVectorNumElements();
11159 // FIXME: This collection of masks seems suspect.
11160 if (NumElts == 2)
11161 return true;
11162 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11163 return (isMOVLMask(Mask, VT) ||
11164 isCommutedMOVLMask(Mask, VT, true) ||
11165 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011166 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011167 }
11168 return false;
11169}
11170
11171//===----------------------------------------------------------------------===//
11172// X86 Scheduler Hooks
11173//===----------------------------------------------------------------------===//
11174
Mon P Wang63307c32008-05-05 19:05:59 +000011175// private utility function
11176MachineBasicBlock *
11177X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11178 MachineBasicBlock *MBB,
11179 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011180 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011181 unsigned LoadOpc,
11182 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011183 unsigned notOpc,
11184 unsigned EAXreg,
11185 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011186 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011187 // For the atomic bitwise operator, we generate
11188 // thisMBB:
11189 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011190 // ld t1 = [bitinstr.addr]
11191 // op t2 = t1, [bitinstr.val]
11192 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011193 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11194 // bz newMBB
11195 // fallthrough -->nextMBB
11196 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11197 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011198 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011199 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011200
Mon P Wang63307c32008-05-05 19:05:59 +000011201 /// First build the CFG
11202 MachineFunction *F = MBB->getParent();
11203 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011204 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11205 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11206 F->insert(MBBIter, newMBB);
11207 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011208
Dan Gohman14152b42010-07-06 20:24:04 +000011209 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11210 nextMBB->splice(nextMBB->begin(), thisMBB,
11211 llvm::next(MachineBasicBlock::iterator(bInstr)),
11212 thisMBB->end());
11213 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011214
Mon P Wang63307c32008-05-05 19:05:59 +000011215 // Update thisMBB to fall through to newMBB
11216 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011217
Mon P Wang63307c32008-05-05 19:05:59 +000011218 // newMBB jumps to itself and fall through to nextMBB
11219 newMBB->addSuccessor(nextMBB);
11220 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011221
Mon P Wang63307c32008-05-05 19:05:59 +000011222 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011223 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011224 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011225 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011226 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011227 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011228 int numArgs = bInstr->getNumOperands() - 1;
11229 for (int i=0; i < numArgs; ++i)
11230 argOpers[i] = &bInstr->getOperand(i+1);
11231
11232 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011233 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011234 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011235
Dale Johannesen140be2d2008-08-19 18:47:28 +000011236 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011237 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011238 for (int i=0; i <= lastAddrIndx; ++i)
11239 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011240
Dale Johannesen140be2d2008-08-19 18:47:28 +000011241 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011242 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011243 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011244 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011245 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011246 tt = t1;
11247
Dale Johannesen140be2d2008-08-19 18:47:28 +000011248 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011249 assert((argOpers[valArgIndx]->isReg() ||
11250 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011251 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011252 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011253 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011254 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011255 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011256 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011257 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011258
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011259 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011260 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011261
Dale Johannesene4d209d2009-02-03 20:21:25 +000011262 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011263 for (int i=0; i <= lastAddrIndx; ++i)
11264 (*MIB).addOperand(*argOpers[i]);
11265 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011266 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011267 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11268 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011269
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011270 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011271 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011272
Mon P Wang63307c32008-05-05 19:05:59 +000011273 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011274 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011275
Dan Gohman14152b42010-07-06 20:24:04 +000011276 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011277 return nextMBB;
11278}
11279
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011280// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011281MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011282X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11283 MachineBasicBlock *MBB,
11284 unsigned regOpcL,
11285 unsigned regOpcH,
11286 unsigned immOpcL,
11287 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011288 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011289 // For the atomic bitwise operator, we generate
11290 // thisMBB (instructions are in pairs, except cmpxchg8b)
11291 // ld t1,t2 = [bitinstr.addr]
11292 // newMBB:
11293 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11294 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011295 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011296 // mov ECX, EBX <- t5, t6
11297 // mov EAX, EDX <- t1, t2
11298 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11299 // mov t3, t4 <- EAX, EDX
11300 // bz newMBB
11301 // result in out1, out2
11302 // fallthrough -->nextMBB
11303
11304 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11305 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011306 const unsigned NotOpc = X86::NOT32r;
11307 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11308 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11309 MachineFunction::iterator MBBIter = MBB;
11310 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011311
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011312 /// First build the CFG
11313 MachineFunction *F = MBB->getParent();
11314 MachineBasicBlock *thisMBB = MBB;
11315 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11316 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11317 F->insert(MBBIter, newMBB);
11318 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011319
Dan Gohman14152b42010-07-06 20:24:04 +000011320 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11321 nextMBB->splice(nextMBB->begin(), thisMBB,
11322 llvm::next(MachineBasicBlock::iterator(bInstr)),
11323 thisMBB->end());
11324 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011325
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011326 // Update thisMBB to fall through to newMBB
11327 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011328
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011329 // newMBB jumps to itself and fall through to nextMBB
11330 newMBB->addSuccessor(nextMBB);
11331 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011332
Dale Johannesene4d209d2009-02-03 20:21:25 +000011333 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011334 // Insert instructions into newMBB based on incoming instruction
11335 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011336 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011337 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011338 MachineOperand& dest1Oper = bInstr->getOperand(0);
11339 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011340 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11341 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011342 argOpers[i] = &bInstr->getOperand(i+2);
11343
Dan Gohman71ea4e52010-05-14 21:01:44 +000011344 // We use some of the operands multiple times, so conservatively just
11345 // clear any kill flags that might be present.
11346 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11347 argOpers[i]->setIsKill(false);
11348 }
11349
Evan Chengad5b52f2010-01-08 19:14:57 +000011350 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011351 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011352
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011353 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011354 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011355 for (int i=0; i <= lastAddrIndx; ++i)
11356 (*MIB).addOperand(*argOpers[i]);
11357 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011358 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011359 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011360 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011361 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011362 MachineOperand newOp3 = *(argOpers[3]);
11363 if (newOp3.isImm())
11364 newOp3.setImm(newOp3.getImm()+4);
11365 else
11366 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011367 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011368 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011369
11370 // t3/4 are defined later, at the bottom of the loop
11371 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11372 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011373 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011374 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011375 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011376 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11377
Evan Cheng306b4ca2010-01-08 23:41:50 +000011378 // The subsequent operations should be using the destination registers of
11379 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011380 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011381 t1 = F->getRegInfo().createVirtualRegister(RC);
11382 t2 = F->getRegInfo().createVirtualRegister(RC);
11383 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11384 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011385 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011386 t1 = dest1Oper.getReg();
11387 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011388 }
11389
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011390 int valArgIndx = lastAddrIndx + 1;
11391 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011392 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011393 "invalid operand");
11394 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11395 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011396 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011397 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011398 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011399 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011400 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011401 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011402 (*MIB).addOperand(*argOpers[valArgIndx]);
11403 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011404 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011405 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011406 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011407 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011408 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011409 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011410 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011411 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011412 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011413 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011414
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011415 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011416 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011417 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011418 MIB.addReg(t2);
11419
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011420 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011421 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011422 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011423 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011424
Dale Johannesene4d209d2009-02-03 20:21:25 +000011425 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011426 for (int i=0; i <= lastAddrIndx; ++i)
11427 (*MIB).addOperand(*argOpers[i]);
11428
11429 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011430 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11431 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011432
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011433 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011434 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011435 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011436 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011437
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011439 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011440
Dan Gohman14152b42010-07-06 20:24:04 +000011441 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011442 return nextMBB;
11443}
11444
11445// private utility function
11446MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011447X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11448 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011449 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011450 // For the atomic min/max operator, we generate
11451 // thisMBB:
11452 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011453 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011454 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011455 // cmp t1, t2
11456 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011457 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011458 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11459 // bz newMBB
11460 // fallthrough -->nextMBB
11461 //
11462 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11463 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011464 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011465 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011466
Mon P Wang63307c32008-05-05 19:05:59 +000011467 /// First build the CFG
11468 MachineFunction *F = MBB->getParent();
11469 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011470 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11471 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11472 F->insert(MBBIter, newMBB);
11473 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011474
Dan Gohman14152b42010-07-06 20:24:04 +000011475 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11476 nextMBB->splice(nextMBB->begin(), thisMBB,
11477 llvm::next(MachineBasicBlock::iterator(mInstr)),
11478 thisMBB->end());
11479 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011480
Mon P Wang63307c32008-05-05 19:05:59 +000011481 // Update thisMBB to fall through to newMBB
11482 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011483
Mon P Wang63307c32008-05-05 19:05:59 +000011484 // newMBB jumps to newMBB and fall through to nextMBB
11485 newMBB->addSuccessor(nextMBB);
11486 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487
Dale Johannesene4d209d2009-02-03 20:21:25 +000011488 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011489 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011490 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011491 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011492 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011493 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011494 int numArgs = mInstr->getNumOperands() - 1;
11495 for (int i=0; i < numArgs; ++i)
11496 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011497
Mon P Wang63307c32008-05-05 19:05:59 +000011498 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011499 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011500 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011501
Mon P Wangab3e7472008-05-05 22:56:23 +000011502 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011503 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011504 for (int i=0; i <= lastAddrIndx; ++i)
11505 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011506
Mon P Wang63307c32008-05-05 19:05:59 +000011507 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011508 assert((argOpers[valArgIndx]->isReg() ||
11509 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011510 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011511
11512 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011513 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011514 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011515 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011516 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011517 (*MIB).addOperand(*argOpers[valArgIndx]);
11518
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011519 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011520 MIB.addReg(t1);
11521
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011523 MIB.addReg(t1);
11524 MIB.addReg(t2);
11525
11526 // Generate movc
11527 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011528 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011529 MIB.addReg(t2);
11530 MIB.addReg(t1);
11531
11532 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011533 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011534 for (int i=0; i <= lastAddrIndx; ++i)
11535 (*MIB).addOperand(*argOpers[i]);
11536 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011537 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011538 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11539 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011540
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011541 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011542 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011543
Mon P Wang63307c32008-05-05 19:05:59 +000011544 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011545 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011546
Dan Gohman14152b42010-07-06 20:24:04 +000011547 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011548 return nextMBB;
11549}
11550
Eric Christopherf83a5de2009-08-27 18:08:16 +000011551// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011552// or XMM0_V32I8 in AVX all of this code can be replaced with that
11553// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011554MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011555X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011556 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011557 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011558 "Target must have SSE4.2 or AVX features enabled");
11559
Eric Christopherb120ab42009-08-18 22:50:32 +000011560 DebugLoc dl = MI->getDebugLoc();
11561 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011562 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011563 if (!Subtarget->hasAVX()) {
11564 if (memArg)
11565 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11566 else
11567 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11568 } else {
11569 if (memArg)
11570 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11571 else
11572 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11573 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011574
Eric Christopher41c902f2010-11-30 08:20:21 +000011575 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011576 for (unsigned i = 0; i < numArgs; ++i) {
11577 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011578 if (!(Op.isReg() && Op.isImplicit()))
11579 MIB.addOperand(Op);
11580 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011581 BuildMI(*BB, MI, dl,
11582 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11583 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011584 .addReg(X86::XMM0);
11585
Dan Gohman14152b42010-07-06 20:24:04 +000011586 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011587 return BB;
11588}
11589
11590MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011591X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011592 DebugLoc dl = MI->getDebugLoc();
11593 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011594
Eric Christopher228232b2010-11-30 07:20:12 +000011595 // Address into RAX/EAX, other two args into ECX, EDX.
11596 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11597 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11598 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11599 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011600 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011601
Eric Christopher228232b2010-11-30 07:20:12 +000011602 unsigned ValOps = X86::AddrNumOperands;
11603 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11604 .addReg(MI->getOperand(ValOps).getReg());
11605 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11606 .addReg(MI->getOperand(ValOps+1).getReg());
11607
11608 // The instruction doesn't actually take any operands though.
11609 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011610
Eric Christopher228232b2010-11-30 07:20:12 +000011611 MI->eraseFromParent(); // The pseudo is gone now.
11612 return BB;
11613}
11614
11615MachineBasicBlock *
11616X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011617 DebugLoc dl = MI->getDebugLoc();
11618 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011619
Eric Christopher228232b2010-11-30 07:20:12 +000011620 // First arg in ECX, the second in EAX.
11621 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11622 .addReg(MI->getOperand(0).getReg());
11623 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11624 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011625
Eric Christopher228232b2010-11-30 07:20:12 +000011626 // The instruction doesn't actually take any operands though.
11627 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011628
Eric Christopher228232b2010-11-30 07:20:12 +000011629 MI->eraseFromParent(); // The pseudo is gone now.
11630 return BB;
11631}
11632
11633MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011634X86TargetLowering::EmitVAARG64WithCustomInserter(
11635 MachineInstr *MI,
11636 MachineBasicBlock *MBB) const {
11637 // Emit va_arg instruction on X86-64.
11638
11639 // Operands to this pseudo-instruction:
11640 // 0 ) Output : destination address (reg)
11641 // 1-5) Input : va_list address (addr, i64mem)
11642 // 6 ) ArgSize : Size (in bytes) of vararg type
11643 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11644 // 8 ) Align : Alignment of type
11645 // 9 ) EFLAGS (implicit-def)
11646
11647 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11648 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11649
11650 unsigned DestReg = MI->getOperand(0).getReg();
11651 MachineOperand &Base = MI->getOperand(1);
11652 MachineOperand &Scale = MI->getOperand(2);
11653 MachineOperand &Index = MI->getOperand(3);
11654 MachineOperand &Disp = MI->getOperand(4);
11655 MachineOperand &Segment = MI->getOperand(5);
11656 unsigned ArgSize = MI->getOperand(6).getImm();
11657 unsigned ArgMode = MI->getOperand(7).getImm();
11658 unsigned Align = MI->getOperand(8).getImm();
11659
11660 // Memory Reference
11661 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11662 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11663 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11664
11665 // Machine Information
11666 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11667 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11668 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11669 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11670 DebugLoc DL = MI->getDebugLoc();
11671
11672 // struct va_list {
11673 // i32 gp_offset
11674 // i32 fp_offset
11675 // i64 overflow_area (address)
11676 // i64 reg_save_area (address)
11677 // }
11678 // sizeof(va_list) = 24
11679 // alignment(va_list) = 8
11680
11681 unsigned TotalNumIntRegs = 6;
11682 unsigned TotalNumXMMRegs = 8;
11683 bool UseGPOffset = (ArgMode == 1);
11684 bool UseFPOffset = (ArgMode == 2);
11685 unsigned MaxOffset = TotalNumIntRegs * 8 +
11686 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11687
11688 /* Align ArgSize to a multiple of 8 */
11689 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11690 bool NeedsAlign = (Align > 8);
11691
11692 MachineBasicBlock *thisMBB = MBB;
11693 MachineBasicBlock *overflowMBB;
11694 MachineBasicBlock *offsetMBB;
11695 MachineBasicBlock *endMBB;
11696
11697 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11698 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11699 unsigned OffsetReg = 0;
11700
11701 if (!UseGPOffset && !UseFPOffset) {
11702 // If we only pull from the overflow region, we don't create a branch.
11703 // We don't need to alter control flow.
11704 OffsetDestReg = 0; // unused
11705 OverflowDestReg = DestReg;
11706
11707 offsetMBB = NULL;
11708 overflowMBB = thisMBB;
11709 endMBB = thisMBB;
11710 } else {
11711 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11712 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11713 // If not, pull from overflow_area. (branch to overflowMBB)
11714 //
11715 // thisMBB
11716 // | .
11717 // | .
11718 // offsetMBB overflowMBB
11719 // | .
11720 // | .
11721 // endMBB
11722
11723 // Registers for the PHI in endMBB
11724 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11725 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11726
11727 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11728 MachineFunction *MF = MBB->getParent();
11729 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11730 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11731 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11732
11733 MachineFunction::iterator MBBIter = MBB;
11734 ++MBBIter;
11735
11736 // Insert the new basic blocks
11737 MF->insert(MBBIter, offsetMBB);
11738 MF->insert(MBBIter, overflowMBB);
11739 MF->insert(MBBIter, endMBB);
11740
11741 // Transfer the remainder of MBB and its successor edges to endMBB.
11742 endMBB->splice(endMBB->begin(), thisMBB,
11743 llvm::next(MachineBasicBlock::iterator(MI)),
11744 thisMBB->end());
11745 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11746
11747 // Make offsetMBB and overflowMBB successors of thisMBB
11748 thisMBB->addSuccessor(offsetMBB);
11749 thisMBB->addSuccessor(overflowMBB);
11750
11751 // endMBB is a successor of both offsetMBB and overflowMBB
11752 offsetMBB->addSuccessor(endMBB);
11753 overflowMBB->addSuccessor(endMBB);
11754
11755 // Load the offset value into a register
11756 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11757 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11758 .addOperand(Base)
11759 .addOperand(Scale)
11760 .addOperand(Index)
11761 .addDisp(Disp, UseFPOffset ? 4 : 0)
11762 .addOperand(Segment)
11763 .setMemRefs(MMOBegin, MMOEnd);
11764
11765 // Check if there is enough room left to pull this argument.
11766 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11767 .addReg(OffsetReg)
11768 .addImm(MaxOffset + 8 - ArgSizeA8);
11769
11770 // Branch to "overflowMBB" if offset >= max
11771 // Fall through to "offsetMBB" otherwise
11772 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11773 .addMBB(overflowMBB);
11774 }
11775
11776 // In offsetMBB, emit code to use the reg_save_area.
11777 if (offsetMBB) {
11778 assert(OffsetReg != 0);
11779
11780 // Read the reg_save_area address.
11781 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11782 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11783 .addOperand(Base)
11784 .addOperand(Scale)
11785 .addOperand(Index)
11786 .addDisp(Disp, 16)
11787 .addOperand(Segment)
11788 .setMemRefs(MMOBegin, MMOEnd);
11789
11790 // Zero-extend the offset
11791 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11792 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11793 .addImm(0)
11794 .addReg(OffsetReg)
11795 .addImm(X86::sub_32bit);
11796
11797 // Add the offset to the reg_save_area to get the final address.
11798 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11799 .addReg(OffsetReg64)
11800 .addReg(RegSaveReg);
11801
11802 // Compute the offset for the next argument
11803 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11804 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11805 .addReg(OffsetReg)
11806 .addImm(UseFPOffset ? 16 : 8);
11807
11808 // Store it back into the va_list.
11809 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11810 .addOperand(Base)
11811 .addOperand(Scale)
11812 .addOperand(Index)
11813 .addDisp(Disp, UseFPOffset ? 4 : 0)
11814 .addOperand(Segment)
11815 .addReg(NextOffsetReg)
11816 .setMemRefs(MMOBegin, MMOEnd);
11817
11818 // Jump to endMBB
11819 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11820 .addMBB(endMBB);
11821 }
11822
11823 //
11824 // Emit code to use overflow area
11825 //
11826
11827 // Load the overflow_area address into a register.
11828 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11829 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11830 .addOperand(Base)
11831 .addOperand(Scale)
11832 .addOperand(Index)
11833 .addDisp(Disp, 8)
11834 .addOperand(Segment)
11835 .setMemRefs(MMOBegin, MMOEnd);
11836
11837 // If we need to align it, do so. Otherwise, just copy the address
11838 // to OverflowDestReg.
11839 if (NeedsAlign) {
11840 // Align the overflow address
11841 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11842 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11843
11844 // aligned_addr = (addr + (align-1)) & ~(align-1)
11845 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11846 .addReg(OverflowAddrReg)
11847 .addImm(Align-1);
11848
11849 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11850 .addReg(TmpReg)
11851 .addImm(~(uint64_t)(Align-1));
11852 } else {
11853 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11854 .addReg(OverflowAddrReg);
11855 }
11856
11857 // Compute the next overflow address after this argument.
11858 // (the overflow address should be kept 8-byte aligned)
11859 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11860 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11861 .addReg(OverflowDestReg)
11862 .addImm(ArgSizeA8);
11863
11864 // Store the new overflow address.
11865 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11866 .addOperand(Base)
11867 .addOperand(Scale)
11868 .addOperand(Index)
11869 .addDisp(Disp, 8)
11870 .addOperand(Segment)
11871 .addReg(NextAddrReg)
11872 .setMemRefs(MMOBegin, MMOEnd);
11873
11874 // If we branched, emit the PHI to the front of endMBB.
11875 if (offsetMBB) {
11876 BuildMI(*endMBB, endMBB->begin(), DL,
11877 TII->get(X86::PHI), DestReg)
11878 .addReg(OffsetDestReg).addMBB(offsetMBB)
11879 .addReg(OverflowDestReg).addMBB(overflowMBB);
11880 }
11881
11882 // Erase the pseudo instruction
11883 MI->eraseFromParent();
11884
11885 return endMBB;
11886}
11887
11888MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011889X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11890 MachineInstr *MI,
11891 MachineBasicBlock *MBB) const {
11892 // Emit code to save XMM registers to the stack. The ABI says that the
11893 // number of registers to save is given in %al, so it's theoretically
11894 // possible to do an indirect jump trick to avoid saving all of them,
11895 // however this code takes a simpler approach and just executes all
11896 // of the stores if %al is non-zero. It's less code, and it's probably
11897 // easier on the hardware branch predictor, and stores aren't all that
11898 // expensive anyway.
11899
11900 // Create the new basic blocks. One block contains all the XMM stores,
11901 // and one block is the final destination regardless of whether any
11902 // stores were performed.
11903 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11904 MachineFunction *F = MBB->getParent();
11905 MachineFunction::iterator MBBIter = MBB;
11906 ++MBBIter;
11907 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11908 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11909 F->insert(MBBIter, XMMSaveMBB);
11910 F->insert(MBBIter, EndMBB);
11911
Dan Gohman14152b42010-07-06 20:24:04 +000011912 // Transfer the remainder of MBB and its successor edges to EndMBB.
11913 EndMBB->splice(EndMBB->begin(), MBB,
11914 llvm::next(MachineBasicBlock::iterator(MI)),
11915 MBB->end());
11916 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11917
Dan Gohmand6708ea2009-08-15 01:38:56 +000011918 // The original block will now fall through to the XMM save block.
11919 MBB->addSuccessor(XMMSaveMBB);
11920 // The XMMSaveMBB will fall through to the end block.
11921 XMMSaveMBB->addSuccessor(EndMBB);
11922
11923 // Now add the instructions.
11924 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11925 DebugLoc DL = MI->getDebugLoc();
11926
11927 unsigned CountReg = MI->getOperand(0).getReg();
11928 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11929 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11930
11931 if (!Subtarget->isTargetWin64()) {
11932 // If %al is 0, branch around the XMM save block.
11933 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011934 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011935 MBB->addSuccessor(EndMBB);
11936 }
11937
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011938 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011939 // In the XMM save block, save all the XMM argument registers.
11940 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11941 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011942 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011943 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011944 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011945 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011946 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011947 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011948 .addFrameIndex(RegSaveFrameIndex)
11949 .addImm(/*Scale=*/1)
11950 .addReg(/*IndexReg=*/0)
11951 .addImm(/*Disp=*/Offset)
11952 .addReg(/*Segment=*/0)
11953 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011954 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011955 }
11956
Dan Gohman14152b42010-07-06 20:24:04 +000011957 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011958
11959 return EndMBB;
11960}
Mon P Wang63307c32008-05-05 19:05:59 +000011961
Evan Cheng60c07e12006-07-05 22:17:51 +000011962MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011963X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011964 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011965 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11966 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011967
Chris Lattner52600972009-09-02 05:57:00 +000011968 // To "insert" a SELECT_CC instruction, we actually have to insert the
11969 // diamond control-flow pattern. The incoming instruction knows the
11970 // destination vreg to set, the condition code register to branch on, the
11971 // true/false values to select between, and a branch opcode to use.
11972 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11973 MachineFunction::iterator It = BB;
11974 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011975
Chris Lattner52600972009-09-02 05:57:00 +000011976 // thisMBB:
11977 // ...
11978 // TrueVal = ...
11979 // cmpTY ccX, r1, r2
11980 // bCC copy1MBB
11981 // fallthrough --> copy0MBB
11982 MachineBasicBlock *thisMBB = BB;
11983 MachineFunction *F = BB->getParent();
11984 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11985 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011986 F->insert(It, copy0MBB);
11987 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011988
Bill Wendling730c07e2010-06-25 20:48:10 +000011989 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11990 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011991 if (!MI->killsRegister(X86::EFLAGS)) {
11992 copy0MBB->addLiveIn(X86::EFLAGS);
11993 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011994 }
11995
Dan Gohman14152b42010-07-06 20:24:04 +000011996 // Transfer the remainder of BB and its successor edges to sinkMBB.
11997 sinkMBB->splice(sinkMBB->begin(), BB,
11998 llvm::next(MachineBasicBlock::iterator(MI)),
11999 BB->end());
12000 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12001
12002 // Add the true and fallthrough blocks as its successors.
12003 BB->addSuccessor(copy0MBB);
12004 BB->addSuccessor(sinkMBB);
12005
12006 // Create the conditional branch instruction.
12007 unsigned Opc =
12008 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12009 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12010
Chris Lattner52600972009-09-02 05:57:00 +000012011 // copy0MBB:
12012 // %FalseValue = ...
12013 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012014 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012015
Chris Lattner52600972009-09-02 05:57:00 +000012016 // sinkMBB:
12017 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12018 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012019 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12020 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012021 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12022 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12023
Dan Gohman14152b42010-07-06 20:24:04 +000012024 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012025 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012026}
12027
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012028MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012029X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12030 bool Is64Bit) const {
12031 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12032 DebugLoc DL = MI->getDebugLoc();
12033 MachineFunction *MF = BB->getParent();
12034 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12035
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012036 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012037
12038 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12039 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12040
12041 // BB:
12042 // ... [Till the alloca]
12043 // If stacklet is not large enough, jump to mallocMBB
12044 //
12045 // bumpMBB:
12046 // Allocate by subtracting from RSP
12047 // Jump to continueMBB
12048 //
12049 // mallocMBB:
12050 // Allocate by call to runtime
12051 //
12052 // continueMBB:
12053 // ...
12054 // [rest of original BB]
12055 //
12056
12057 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12058 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12059 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12060
12061 MachineRegisterInfo &MRI = MF->getRegInfo();
12062 const TargetRegisterClass *AddrRegClass =
12063 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12064
12065 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12066 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12067 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012068 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012069 sizeVReg = MI->getOperand(1).getReg(),
12070 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12071
12072 MachineFunction::iterator MBBIter = BB;
12073 ++MBBIter;
12074
12075 MF->insert(MBBIter, bumpMBB);
12076 MF->insert(MBBIter, mallocMBB);
12077 MF->insert(MBBIter, continueMBB);
12078
12079 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12080 (MachineBasicBlock::iterator(MI)), BB->end());
12081 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12082
12083 // Add code to the main basic block to check if the stack limit has been hit,
12084 // and if so, jump to mallocMBB otherwise to bumpMBB.
12085 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012086 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012087 .addReg(tmpSPVReg).addReg(sizeVReg);
12088 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12089 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012090 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012091 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12092
12093 // bumpMBB simply decreases the stack pointer, since we know the current
12094 // stacklet has enough space.
12095 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012096 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012097 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012098 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012099 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12100
12101 // Calls into a routine in libgcc to allocate more space from the heap.
12102 if (Is64Bit) {
12103 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12104 .addReg(sizeVReg);
12105 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12106 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12107 } else {
12108 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12109 .addImm(12);
12110 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12111 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12112 .addExternalSymbol("__morestack_allocate_stack_space");
12113 }
12114
12115 if (!Is64Bit)
12116 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12117 .addImm(16);
12118
12119 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12120 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12121 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12122
12123 // Set up the CFG correctly.
12124 BB->addSuccessor(bumpMBB);
12125 BB->addSuccessor(mallocMBB);
12126 mallocMBB->addSuccessor(continueMBB);
12127 bumpMBB->addSuccessor(continueMBB);
12128
12129 // Take care of the PHI nodes.
12130 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12131 MI->getOperand(0).getReg())
12132 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12133 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12134
12135 // Delete the original pseudo instruction.
12136 MI->eraseFromParent();
12137
12138 // And we're done.
12139 return continueMBB;
12140}
12141
12142MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012143X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012144 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012145 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12146 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012147
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012148 assert(!Subtarget->isTargetEnvMacho());
12149
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012150 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12151 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012152
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012153 if (Subtarget->isTargetWin64()) {
12154 if (Subtarget->isTargetCygMing()) {
12155 // ___chkstk(Mingw64):
12156 // Clobbers R10, R11, RAX and EFLAGS.
12157 // Updates RSP.
12158 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12159 .addExternalSymbol("___chkstk")
12160 .addReg(X86::RAX, RegState::Implicit)
12161 .addReg(X86::RSP, RegState::Implicit)
12162 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12163 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12164 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12165 } else {
12166 // __chkstk(MSVCRT): does not update stack pointer.
12167 // Clobbers R10, R11 and EFLAGS.
12168 // FIXME: RAX(allocated size) might be reused and not killed.
12169 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12170 .addExternalSymbol("__chkstk")
12171 .addReg(X86::RAX, RegState::Implicit)
12172 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12173 // RAX has the offset to subtracted from RSP.
12174 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12175 .addReg(X86::RSP)
12176 .addReg(X86::RAX);
12177 }
12178 } else {
12179 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012180 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12181
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012182 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12183 .addExternalSymbol(StackProbeSymbol)
12184 .addReg(X86::EAX, RegState::Implicit)
12185 .addReg(X86::ESP, RegState::Implicit)
12186 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12187 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12188 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12189 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012190
Dan Gohman14152b42010-07-06 20:24:04 +000012191 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012192 return BB;
12193}
Chris Lattner52600972009-09-02 05:57:00 +000012194
12195MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012196X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12197 MachineBasicBlock *BB) const {
12198 // This is pretty easy. We're taking the value that we received from
12199 // our load from the relocation, sticking it in either RDI (x86-64)
12200 // or EAX and doing an indirect call. The return value will then
12201 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012202 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012203 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012204 DebugLoc DL = MI->getDebugLoc();
12205 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012206
12207 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012208 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012209
Eric Christopher30ef0e52010-06-03 04:07:48 +000012210 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012211 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12212 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012213 .addReg(X86::RIP)
12214 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012215 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012216 MI->getOperand(3).getTargetFlags())
12217 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012218 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012219 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012220 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012221 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12222 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012223 .addReg(0)
12224 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012225 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012226 MI->getOperand(3).getTargetFlags())
12227 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012228 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012229 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012230 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012231 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12232 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012233 .addReg(TII->getGlobalBaseReg(F))
12234 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012235 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012236 MI->getOperand(3).getTargetFlags())
12237 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012238 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012239 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012240 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012241
Dan Gohman14152b42010-07-06 20:24:04 +000012242 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012243 return BB;
12244}
12245
12246MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012247X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012248 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012249 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012250 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012251 case X86::TAILJMPd64:
12252 case X86::TAILJMPr64:
12253 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012254 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012255 case X86::TCRETURNdi64:
12256 case X86::TCRETURNri64:
12257 case X86::TCRETURNmi64:
12258 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12259 // On AMD64, additional defs should be added before register allocation.
12260 if (!Subtarget->isTargetWin64()) {
12261 MI->addRegisterDefined(X86::RSI);
12262 MI->addRegisterDefined(X86::RDI);
12263 MI->addRegisterDefined(X86::XMM6);
12264 MI->addRegisterDefined(X86::XMM7);
12265 MI->addRegisterDefined(X86::XMM8);
12266 MI->addRegisterDefined(X86::XMM9);
12267 MI->addRegisterDefined(X86::XMM10);
12268 MI->addRegisterDefined(X86::XMM11);
12269 MI->addRegisterDefined(X86::XMM12);
12270 MI->addRegisterDefined(X86::XMM13);
12271 MI->addRegisterDefined(X86::XMM14);
12272 MI->addRegisterDefined(X86::XMM15);
12273 }
12274 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012275 case X86::WIN_ALLOCA:
12276 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012277 case X86::SEG_ALLOCA_32:
12278 return EmitLoweredSegAlloca(MI, BB, false);
12279 case X86::SEG_ALLOCA_64:
12280 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012281 case X86::TLSCall_32:
12282 case X86::TLSCall_64:
12283 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012284 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012285 case X86::CMOV_FR32:
12286 case X86::CMOV_FR64:
12287 case X86::CMOV_V4F32:
12288 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012289 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012290 case X86::CMOV_V8F32:
12291 case X86::CMOV_V4F64:
12292 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012293 case X86::CMOV_GR16:
12294 case X86::CMOV_GR32:
12295 case X86::CMOV_RFP32:
12296 case X86::CMOV_RFP64:
12297 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012298 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012299
Dale Johannesen849f2142007-07-03 00:53:03 +000012300 case X86::FP32_TO_INT16_IN_MEM:
12301 case X86::FP32_TO_INT32_IN_MEM:
12302 case X86::FP32_TO_INT64_IN_MEM:
12303 case X86::FP64_TO_INT16_IN_MEM:
12304 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012305 case X86::FP64_TO_INT64_IN_MEM:
12306 case X86::FP80_TO_INT16_IN_MEM:
12307 case X86::FP80_TO_INT32_IN_MEM:
12308 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012309 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12310 DebugLoc DL = MI->getDebugLoc();
12311
Evan Cheng60c07e12006-07-05 22:17:51 +000012312 // Change the floating point control register to use "round towards zero"
12313 // mode when truncating to an integer value.
12314 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012315 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012316 addFrameReference(BuildMI(*BB, MI, DL,
12317 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012318
12319 // Load the old value of the high byte of the control word...
12320 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012321 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012322 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012323 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012324
12325 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012326 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012327 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012328
12329 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012330 addFrameReference(BuildMI(*BB, MI, DL,
12331 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012332
12333 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012334 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012335 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012336
12337 // Get the X86 opcode to use.
12338 unsigned Opc;
12339 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012340 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012341 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12342 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12343 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12344 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12345 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12346 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012347 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12348 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12349 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012350 }
12351
12352 X86AddressMode AM;
12353 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012354 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012355 AM.BaseType = X86AddressMode::RegBase;
12356 AM.Base.Reg = Op.getReg();
12357 } else {
12358 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012359 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012360 }
12361 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012362 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012363 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012364 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012365 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012366 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012367 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012368 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012369 AM.GV = Op.getGlobal();
12370 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012371 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012372 }
Dan Gohman14152b42010-07-06 20:24:04 +000012373 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012374 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012375
12376 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012377 addFrameReference(BuildMI(*BB, MI, DL,
12378 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012379
Dan Gohman14152b42010-07-06 20:24:04 +000012380 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012381 return BB;
12382 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012383 // String/text processing lowering.
12384 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012385 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012386 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12387 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012388 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012389 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12390 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012391 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012392 return EmitPCMP(MI, BB, 5, false /* in mem */);
12393 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012394 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012395 return EmitPCMP(MI, BB, 5, true /* in mem */);
12396
Eric Christopher228232b2010-11-30 07:20:12 +000012397 // Thread synchronization.
12398 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012399 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012400 case X86::MWAIT:
12401 return EmitMwait(MI, BB);
12402
Eric Christopherb120ab42009-08-18 22:50:32 +000012403 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012404 case X86::ATOMAND32:
12405 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012406 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012407 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012408 X86::NOT32r, X86::EAX,
12409 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012410 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012411 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12412 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012413 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012414 X86::NOT32r, X86::EAX,
12415 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012416 case X86::ATOMXOR32:
12417 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012418 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012419 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012420 X86::NOT32r, X86::EAX,
12421 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012422 case X86::ATOMNAND32:
12423 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012424 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012425 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012426 X86::NOT32r, X86::EAX,
12427 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012428 case X86::ATOMMIN32:
12429 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12430 case X86::ATOMMAX32:
12431 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12432 case X86::ATOMUMIN32:
12433 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12434 case X86::ATOMUMAX32:
12435 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012436
12437 case X86::ATOMAND16:
12438 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12439 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012440 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012441 X86::NOT16r, X86::AX,
12442 X86::GR16RegisterClass);
12443 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012444 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012445 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012446 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012447 X86::NOT16r, X86::AX,
12448 X86::GR16RegisterClass);
12449 case X86::ATOMXOR16:
12450 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12451 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012452 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012453 X86::NOT16r, X86::AX,
12454 X86::GR16RegisterClass);
12455 case X86::ATOMNAND16:
12456 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12457 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012458 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012459 X86::NOT16r, X86::AX,
12460 X86::GR16RegisterClass, true);
12461 case X86::ATOMMIN16:
12462 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12463 case X86::ATOMMAX16:
12464 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12465 case X86::ATOMUMIN16:
12466 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12467 case X86::ATOMUMAX16:
12468 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12469
12470 case X86::ATOMAND8:
12471 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12472 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012473 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012474 X86::NOT8r, X86::AL,
12475 X86::GR8RegisterClass);
12476 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012477 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012478 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012479 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012480 X86::NOT8r, X86::AL,
12481 X86::GR8RegisterClass);
12482 case X86::ATOMXOR8:
12483 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12484 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012485 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012486 X86::NOT8r, X86::AL,
12487 X86::GR8RegisterClass);
12488 case X86::ATOMNAND8:
12489 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12490 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012491 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012492 X86::NOT8r, X86::AL,
12493 X86::GR8RegisterClass, true);
12494 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012495 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012496 case X86::ATOMAND64:
12497 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012498 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012499 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012500 X86::NOT64r, X86::RAX,
12501 X86::GR64RegisterClass);
12502 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012503 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12504 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012505 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012506 X86::NOT64r, X86::RAX,
12507 X86::GR64RegisterClass);
12508 case X86::ATOMXOR64:
12509 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012510 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012511 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012512 X86::NOT64r, X86::RAX,
12513 X86::GR64RegisterClass);
12514 case X86::ATOMNAND64:
12515 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12516 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012517 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012518 X86::NOT64r, X86::RAX,
12519 X86::GR64RegisterClass, true);
12520 case X86::ATOMMIN64:
12521 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12522 case X86::ATOMMAX64:
12523 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12524 case X86::ATOMUMIN64:
12525 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12526 case X86::ATOMUMAX64:
12527 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012528
12529 // This group does 64-bit operations on a 32-bit host.
12530 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012531 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012532 X86::AND32rr, X86::AND32rr,
12533 X86::AND32ri, X86::AND32ri,
12534 false);
12535 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012536 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012537 X86::OR32rr, X86::OR32rr,
12538 X86::OR32ri, X86::OR32ri,
12539 false);
12540 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012541 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012542 X86::XOR32rr, X86::XOR32rr,
12543 X86::XOR32ri, X86::XOR32ri,
12544 false);
12545 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012546 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012547 X86::AND32rr, X86::AND32rr,
12548 X86::AND32ri, X86::AND32ri,
12549 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012550 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012551 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012552 X86::ADD32rr, X86::ADC32rr,
12553 X86::ADD32ri, X86::ADC32ri,
12554 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012555 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012556 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012557 X86::SUB32rr, X86::SBB32rr,
12558 X86::SUB32ri, X86::SBB32ri,
12559 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012560 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012561 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012562 X86::MOV32rr, X86::MOV32rr,
12563 X86::MOV32ri, X86::MOV32ri,
12564 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012565 case X86::VASTART_SAVE_XMM_REGS:
12566 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012567
12568 case X86::VAARG_64:
12569 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012570 }
12571}
12572
12573//===----------------------------------------------------------------------===//
12574// X86 Optimization Hooks
12575//===----------------------------------------------------------------------===//
12576
Dan Gohman475871a2008-07-27 21:46:04 +000012577void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012578 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012579 APInt &KnownZero,
12580 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012581 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012582 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012583 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012584 assert((Opc >= ISD::BUILTIN_OP_END ||
12585 Opc == ISD::INTRINSIC_WO_CHAIN ||
12586 Opc == ISD::INTRINSIC_W_CHAIN ||
12587 Opc == ISD::INTRINSIC_VOID) &&
12588 "Should use MaskedValueIsZero if you don't know whether Op"
12589 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012590
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012591 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012592 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012593 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012594 case X86ISD::ADD:
12595 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012596 case X86ISD::ADC:
12597 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012598 case X86ISD::SMUL:
12599 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012600 case X86ISD::INC:
12601 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012602 case X86ISD::OR:
12603 case X86ISD::XOR:
12604 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012605 // These nodes' second result is a boolean.
12606 if (Op.getResNo() == 0)
12607 break;
12608 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012609 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012610 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12611 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012612 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012613 case ISD::INTRINSIC_WO_CHAIN: {
12614 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12615 unsigned NumLoBits = 0;
12616 switch (IntId) {
12617 default: break;
12618 case Intrinsic::x86_sse_movmsk_ps:
12619 case Intrinsic::x86_avx_movmsk_ps_256:
12620 case Intrinsic::x86_sse2_movmsk_pd:
12621 case Intrinsic::x86_avx_movmsk_pd_256:
12622 case Intrinsic::x86_mmx_pmovmskb:
12623 case Intrinsic::x86_sse2_pmovmskb_128: {
12624 // High bits of movmskp{s|d}, pmovmskb are known zero.
12625 switch (IntId) {
12626 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12627 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12628 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12629 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12630 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12631 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12632 }
12633 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12634 Mask.getBitWidth() - NumLoBits);
12635 break;
12636 }
12637 }
12638 break;
12639 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012640 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012641}
Chris Lattner259e97c2006-01-31 19:43:35 +000012642
Owen Andersonbc146b02010-09-21 20:42:50 +000012643unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12644 unsigned Depth) const {
12645 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12646 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12647 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012648
Owen Andersonbc146b02010-09-21 20:42:50 +000012649 // Fallback case.
12650 return 1;
12651}
12652
Evan Cheng206ee9d2006-07-07 08:33:52 +000012653/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012654/// node is a GlobalAddress + offset.
12655bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012656 const GlobalValue* &GA,
12657 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012658 if (N->getOpcode() == X86ISD::Wrapper) {
12659 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012660 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012661 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012662 return true;
12663 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012664 }
Evan Chengad4196b2008-05-12 19:56:52 +000012665 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012666}
12667
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012668/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12669/// same as extracting the high 128-bit part of 256-bit vector and then
12670/// inserting the result into the low part of a new 256-bit vector
12671static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12672 EVT VT = SVOp->getValueType(0);
12673 int NumElems = VT.getVectorNumElements();
12674
12675 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12676 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12677 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12678 SVOp->getMaskElt(j) >= 0)
12679 return false;
12680
12681 return true;
12682}
12683
12684/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12685/// same as extracting the low 128-bit part of 256-bit vector and then
12686/// inserting the result into the high part of a new 256-bit vector
12687static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12688 EVT VT = SVOp->getValueType(0);
12689 int NumElems = VT.getVectorNumElements();
12690
12691 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12692 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12693 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12694 SVOp->getMaskElt(j) >= 0)
12695 return false;
12696
12697 return true;
12698}
12699
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012700/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12701static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12702 TargetLowering::DAGCombinerInfo &DCI) {
12703 DebugLoc dl = N->getDebugLoc();
12704 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12705 SDValue V1 = SVOp->getOperand(0);
12706 SDValue V2 = SVOp->getOperand(1);
12707 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012708 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012709
12710 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12711 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12712 //
12713 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012714 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012715 // V UNDEF BUILD_VECTOR UNDEF
12716 // \ / \ /
12717 // CONCAT_VECTOR CONCAT_VECTOR
12718 // \ /
12719 // \ /
12720 // RESULT: V + zero extended
12721 //
12722 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12723 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12724 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12725 return SDValue();
12726
12727 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12728 return SDValue();
12729
12730 // To match the shuffle mask, the first half of the mask should
12731 // be exactly the first vector, and all the rest a splat with the
12732 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012733 for (int i = 0; i < NumElems/2; ++i)
12734 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12735 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12736 return SDValue();
12737
12738 // Emit a zeroed vector and insert the desired subvector on its
12739 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012740 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012741 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12742 DAG.getConstant(0, MVT::i32), DAG, dl);
12743 return DCI.CombineTo(N, InsV);
12744 }
12745
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012746 //===--------------------------------------------------------------------===//
12747 // Combine some shuffles into subvector extracts and inserts:
12748 //
12749
12750 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12751 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12752 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12753 DAG, dl);
12754 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12755 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12756 return DCI.CombineTo(N, InsV);
12757 }
12758
12759 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12760 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12761 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12762 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12763 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12764 return DCI.CombineTo(N, InsV);
12765 }
12766
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012767 return SDValue();
12768}
12769
12770/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012771static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012772 TargetLowering::DAGCombinerInfo &DCI,
12773 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012774 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012775 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012776
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012777 // Don't create instructions with illegal types after legalize types has run.
12778 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12779 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12780 return SDValue();
12781
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012782 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12783 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12784 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012785 return PerformShuffleCombine256(N, DAG, DCI);
12786
12787 // Only handle 128 wide vector from here on.
12788 if (VT.getSizeInBits() != 128)
12789 return SDValue();
12790
12791 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12792 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12793 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012794 SmallVector<SDValue, 16> Elts;
12795 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012796 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012797
Nate Begemanfdea31a2010-03-24 20:49:50 +000012798 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012799}
Evan Chengd880b972008-05-09 21:53:03 +000012800
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012801/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12802/// generation and convert it from being a bunch of shuffles and extracts
12803/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012804static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12805 const TargetLowering &TLI) {
12806 SDValue InputVector = N->getOperand(0);
12807
12808 // Only operate on vectors of 4 elements, where the alternative shuffling
12809 // gets to be more expensive.
12810 if (InputVector.getValueType() != MVT::v4i32)
12811 return SDValue();
12812
12813 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12814 // single use which is a sign-extend or zero-extend, and all elements are
12815 // used.
12816 SmallVector<SDNode *, 4> Uses;
12817 unsigned ExtractedElements = 0;
12818 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12819 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12820 if (UI.getUse().getResNo() != InputVector.getResNo())
12821 return SDValue();
12822
12823 SDNode *Extract = *UI;
12824 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12825 return SDValue();
12826
12827 if (Extract->getValueType(0) != MVT::i32)
12828 return SDValue();
12829 if (!Extract->hasOneUse())
12830 return SDValue();
12831 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12832 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12833 return SDValue();
12834 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12835 return SDValue();
12836
12837 // Record which element was extracted.
12838 ExtractedElements |=
12839 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12840
12841 Uses.push_back(Extract);
12842 }
12843
12844 // If not all the elements were used, this may not be worthwhile.
12845 if (ExtractedElements != 15)
12846 return SDValue();
12847
12848 // Ok, we've now decided to do the transformation.
12849 DebugLoc dl = InputVector.getDebugLoc();
12850
12851 // Store the value to a temporary stack slot.
12852 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012853 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12854 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012855
12856 // Replace each use (extract) with a load of the appropriate element.
12857 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12858 UE = Uses.end(); UI != UE; ++UI) {
12859 SDNode *Extract = *UI;
12860
Nadav Rotem86694292011-05-17 08:31:57 +000012861 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012862 SDValue Idx = Extract->getOperand(1);
12863 unsigned EltSize =
12864 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12865 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12866 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12867
Nadav Rotem86694292011-05-17 08:31:57 +000012868 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012869 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012870
12871 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012872 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012873 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012874 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012875
12876 // Replace the exact with the load.
12877 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12878 }
12879
12880 // The replacement was made in place; don't return anything.
12881 return SDValue();
12882}
12883
Duncan Sands6bcd2192011-09-17 16:49:39 +000012884/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12885/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012886static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012887 const X86Subtarget *Subtarget) {
12888 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012889 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012890 // Get the LHS/RHS of the select.
12891 SDValue LHS = N->getOperand(1);
12892 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012893 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012894
Dan Gohman670e5392009-09-21 18:03:22 +000012895 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012896 // instructions match the semantics of the common C idiom x<y?x:y but not
12897 // x<=y?x:y, because of how they handle negative zero (which can be
12898 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012899 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12900 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
12901 (Subtarget->hasXMMInt() ||
12902 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012903 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012904
Chris Lattner47b4ce82009-03-11 05:48:52 +000012905 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012906 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012907 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12908 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012909 switch (CC) {
12910 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012911 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012912 // Converting this to a min would handle NaNs incorrectly, and swapping
12913 // the operands would cause it to handle comparisons between positive
12914 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012915 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012916 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012917 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12918 break;
12919 std::swap(LHS, RHS);
12920 }
Dan Gohman670e5392009-09-21 18:03:22 +000012921 Opcode = X86ISD::FMIN;
12922 break;
12923 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012924 // Converting this to a min would handle comparisons between positive
12925 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012926 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012927 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12928 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012929 Opcode = X86ISD::FMIN;
12930 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012931 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012932 // Converting this to a min would handle both negative zeros and NaNs
12933 // incorrectly, but we can swap the operands to fix both.
12934 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012935 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012936 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012937 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012938 Opcode = X86ISD::FMIN;
12939 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012940
Dan Gohman670e5392009-09-21 18:03:22 +000012941 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012942 // Converting this to a max would handle comparisons between positive
12943 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012944 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012945 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012946 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012947 Opcode = X86ISD::FMAX;
12948 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012949 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012950 // Converting this to a max would handle NaNs incorrectly, and swapping
12951 // the operands would cause it to handle comparisons between positive
12952 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012953 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012954 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012955 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12956 break;
12957 std::swap(LHS, RHS);
12958 }
Dan Gohman670e5392009-09-21 18:03:22 +000012959 Opcode = X86ISD::FMAX;
12960 break;
12961 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012962 // Converting this to a max would handle both negative zeros and NaNs
12963 // incorrectly, but we can swap the operands to fix both.
12964 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012965 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012966 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012967 case ISD::SETGE:
12968 Opcode = X86ISD::FMAX;
12969 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012970 }
Dan Gohman670e5392009-09-21 18:03:22 +000012971 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012972 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12973 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012974 switch (CC) {
12975 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012976 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012977 // Converting this to a min would handle comparisons between positive
12978 // and negative zero incorrectly, and swapping the operands would
12979 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012980 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012981 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012982 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012983 break;
12984 std::swap(LHS, RHS);
12985 }
Dan Gohman670e5392009-09-21 18:03:22 +000012986 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012987 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012988 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012989 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012990 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012991 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12992 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012993 Opcode = X86ISD::FMIN;
12994 break;
12995 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012996 // Converting this to a min would handle both negative zeros and NaNs
12997 // incorrectly, but we can swap the operands to fix both.
12998 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012999 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013000 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013001 case ISD::SETGE:
13002 Opcode = X86ISD::FMIN;
13003 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013004
Dan Gohman670e5392009-09-21 18:03:22 +000013005 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013006 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013007 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013008 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013009 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013010 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013011 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013012 // Converting this to a max would handle comparisons between positive
13013 // and negative zero incorrectly, and swapping the operands would
13014 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013015 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013016 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013017 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013018 break;
13019 std::swap(LHS, RHS);
13020 }
Dan Gohman670e5392009-09-21 18:03:22 +000013021 Opcode = X86ISD::FMAX;
13022 break;
13023 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013024 // Converting this to a max would handle both negative zeros and NaNs
13025 // incorrectly, but we can swap the operands to fix both.
13026 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013027 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013028 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013029 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013030 Opcode = X86ISD::FMAX;
13031 break;
13032 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013033 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013034
Chris Lattner47b4ce82009-03-11 05:48:52 +000013035 if (Opcode)
13036 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013037 }
Eric Christopherfd179292009-08-27 18:07:15 +000013038
Chris Lattnerd1980a52009-03-12 06:52:53 +000013039 // If this is a select between two integer constants, try to do some
13040 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013041 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13042 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013043 // Don't do this for crazy integer types.
13044 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13045 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013046 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013047 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013048
Chris Lattnercee56e72009-03-13 05:53:31 +000013049 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013050 // Efficiently invertible.
13051 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13052 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13053 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13054 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013055 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013056 }
Eric Christopherfd179292009-08-27 18:07:15 +000013057
Chris Lattnerd1980a52009-03-12 06:52:53 +000013058 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013059 if (FalseC->getAPIntValue() == 0 &&
13060 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013061 if (NeedsCondInvert) // Invert the condition if needed.
13062 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13063 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013064
Chris Lattnerd1980a52009-03-12 06:52:53 +000013065 // Zero extend the condition if needed.
13066 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013067
Chris Lattnercee56e72009-03-13 05:53:31 +000013068 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013069 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013070 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013071 }
Eric Christopherfd179292009-08-27 18:07:15 +000013072
Chris Lattner97a29a52009-03-13 05:22:11 +000013073 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013074 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013075 if (NeedsCondInvert) // Invert the condition if needed.
13076 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13077 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013078
Chris Lattner97a29a52009-03-13 05:22:11 +000013079 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013080 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13081 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013082 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013083 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013084 }
Eric Christopherfd179292009-08-27 18:07:15 +000013085
Chris Lattnercee56e72009-03-13 05:53:31 +000013086 // Optimize cases that will turn into an LEA instruction. This requires
13087 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013088 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013089 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013090 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013091
Chris Lattnercee56e72009-03-13 05:53:31 +000013092 bool isFastMultiplier = false;
13093 if (Diff < 10) {
13094 switch ((unsigned char)Diff) {
13095 default: break;
13096 case 1: // result = add base, cond
13097 case 2: // result = lea base( , cond*2)
13098 case 3: // result = lea base(cond, cond*2)
13099 case 4: // result = lea base( , cond*4)
13100 case 5: // result = lea base(cond, cond*4)
13101 case 8: // result = lea base( , cond*8)
13102 case 9: // result = lea base(cond, cond*8)
13103 isFastMultiplier = true;
13104 break;
13105 }
13106 }
Eric Christopherfd179292009-08-27 18:07:15 +000013107
Chris Lattnercee56e72009-03-13 05:53:31 +000013108 if (isFastMultiplier) {
13109 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13110 if (NeedsCondInvert) // Invert the condition if needed.
13111 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13112 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013113
Chris Lattnercee56e72009-03-13 05:53:31 +000013114 // Zero extend the condition if needed.
13115 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13116 Cond);
13117 // Scale the condition by the difference.
13118 if (Diff != 1)
13119 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13120 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013121
Chris Lattnercee56e72009-03-13 05:53:31 +000013122 // Add the base if non-zero.
13123 if (FalseC->getAPIntValue() != 0)
13124 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13125 SDValue(FalseC, 0));
13126 return Cond;
13127 }
Eric Christopherfd179292009-08-27 18:07:15 +000013128 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013129 }
13130 }
Eric Christopherfd179292009-08-27 18:07:15 +000013131
Dan Gohman475871a2008-07-27 21:46:04 +000013132 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013133}
13134
Chris Lattnerd1980a52009-03-12 06:52:53 +000013135/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13136static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13137 TargetLowering::DAGCombinerInfo &DCI) {
13138 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013139
Chris Lattnerd1980a52009-03-12 06:52:53 +000013140 // If the flag operand isn't dead, don't touch this CMOV.
13141 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13142 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013143
Evan Chengb5a55d92011-05-24 01:48:22 +000013144 SDValue FalseOp = N->getOperand(0);
13145 SDValue TrueOp = N->getOperand(1);
13146 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13147 SDValue Cond = N->getOperand(3);
13148 if (CC == X86::COND_E || CC == X86::COND_NE) {
13149 switch (Cond.getOpcode()) {
13150 default: break;
13151 case X86ISD::BSR:
13152 case X86ISD::BSF:
13153 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13154 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13155 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13156 }
13157 }
13158
Chris Lattnerd1980a52009-03-12 06:52:53 +000013159 // If this is a select between two integer constants, try to do some
13160 // optimizations. Note that the operands are ordered the opposite of SELECT
13161 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013162 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13163 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013164 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13165 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013166 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13167 CC = X86::GetOppositeBranchCondition(CC);
13168 std::swap(TrueC, FalseC);
13169 }
Eric Christopherfd179292009-08-27 18:07:15 +000013170
Chris Lattnerd1980a52009-03-12 06:52:53 +000013171 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013172 // This is efficient for any integer data type (including i8/i16) and
13173 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013174 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013175 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13176 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013177
Chris Lattnerd1980a52009-03-12 06:52:53 +000013178 // Zero extend the condition if needed.
13179 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013180
Chris Lattnerd1980a52009-03-12 06:52:53 +000013181 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13182 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013183 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013184 if (N->getNumValues() == 2) // Dead flag value?
13185 return DCI.CombineTo(N, Cond, SDValue());
13186 return Cond;
13187 }
Eric Christopherfd179292009-08-27 18:07:15 +000013188
Chris Lattnercee56e72009-03-13 05:53:31 +000013189 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13190 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013191 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013192 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13193 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013194
Chris Lattner97a29a52009-03-13 05:22:11 +000013195 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013196 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13197 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013198 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13199 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013200
Chris Lattner97a29a52009-03-13 05:22:11 +000013201 if (N->getNumValues() == 2) // Dead flag value?
13202 return DCI.CombineTo(N, Cond, SDValue());
13203 return Cond;
13204 }
Eric Christopherfd179292009-08-27 18:07:15 +000013205
Chris Lattnercee56e72009-03-13 05:53:31 +000013206 // Optimize cases that will turn into an LEA instruction. This requires
13207 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013208 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013209 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013210 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013211
Chris Lattnercee56e72009-03-13 05:53:31 +000013212 bool isFastMultiplier = false;
13213 if (Diff < 10) {
13214 switch ((unsigned char)Diff) {
13215 default: break;
13216 case 1: // result = add base, cond
13217 case 2: // result = lea base( , cond*2)
13218 case 3: // result = lea base(cond, cond*2)
13219 case 4: // result = lea base( , cond*4)
13220 case 5: // result = lea base(cond, cond*4)
13221 case 8: // result = lea base( , cond*8)
13222 case 9: // result = lea base(cond, cond*8)
13223 isFastMultiplier = true;
13224 break;
13225 }
13226 }
Eric Christopherfd179292009-08-27 18:07:15 +000013227
Chris Lattnercee56e72009-03-13 05:53:31 +000013228 if (isFastMultiplier) {
13229 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013230 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13231 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013232 // Zero extend the condition if needed.
13233 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13234 Cond);
13235 // Scale the condition by the difference.
13236 if (Diff != 1)
13237 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13238 DAG.getConstant(Diff, Cond.getValueType()));
13239
13240 // Add the base if non-zero.
13241 if (FalseC->getAPIntValue() != 0)
13242 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13243 SDValue(FalseC, 0));
13244 if (N->getNumValues() == 2) // Dead flag value?
13245 return DCI.CombineTo(N, Cond, SDValue());
13246 return Cond;
13247 }
Eric Christopherfd179292009-08-27 18:07:15 +000013248 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013249 }
13250 }
13251 return SDValue();
13252}
13253
13254
Evan Cheng0b0cd912009-03-28 05:57:29 +000013255/// PerformMulCombine - Optimize a single multiply with constant into two
13256/// in order to implement it with two cheaper instructions, e.g.
13257/// LEA + SHL, LEA + LEA.
13258static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13259 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013260 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13261 return SDValue();
13262
Owen Andersone50ed302009-08-10 22:56:29 +000013263 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013264 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013265 return SDValue();
13266
13267 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13268 if (!C)
13269 return SDValue();
13270 uint64_t MulAmt = C->getZExtValue();
13271 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13272 return SDValue();
13273
13274 uint64_t MulAmt1 = 0;
13275 uint64_t MulAmt2 = 0;
13276 if ((MulAmt % 9) == 0) {
13277 MulAmt1 = 9;
13278 MulAmt2 = MulAmt / 9;
13279 } else if ((MulAmt % 5) == 0) {
13280 MulAmt1 = 5;
13281 MulAmt2 = MulAmt / 5;
13282 } else if ((MulAmt % 3) == 0) {
13283 MulAmt1 = 3;
13284 MulAmt2 = MulAmt / 3;
13285 }
13286 if (MulAmt2 &&
13287 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13288 DebugLoc DL = N->getDebugLoc();
13289
13290 if (isPowerOf2_64(MulAmt2) &&
13291 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13292 // If second multiplifer is pow2, issue it first. We want the multiply by
13293 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13294 // is an add.
13295 std::swap(MulAmt1, MulAmt2);
13296
13297 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013298 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013299 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013300 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013301 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013302 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013303 DAG.getConstant(MulAmt1, VT));
13304
Eric Christopherfd179292009-08-27 18:07:15 +000013305 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013306 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013307 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013308 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013309 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013310 DAG.getConstant(MulAmt2, VT));
13311
13312 // Do not add new nodes to DAG combiner worklist.
13313 DCI.CombineTo(N, NewMul, false);
13314 }
13315 return SDValue();
13316}
13317
Evan Chengad9c0a32009-12-15 00:53:42 +000013318static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13319 SDValue N0 = N->getOperand(0);
13320 SDValue N1 = N->getOperand(1);
13321 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13322 EVT VT = N0.getValueType();
13323
13324 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13325 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013326 if (VT.isInteger() && !VT.isVector() &&
13327 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013328 N0.getOperand(1).getOpcode() == ISD::Constant) {
13329 SDValue N00 = N0.getOperand(0);
13330 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13331 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13332 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13333 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13334 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13335 APInt ShAmt = N1C->getAPIntValue();
13336 Mask = Mask.shl(ShAmt);
13337 if (Mask != 0)
13338 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13339 N00, DAG.getConstant(Mask, VT));
13340 }
13341 }
13342
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013343
13344 // Hardware support for vector shifts is sparse which makes us scalarize the
13345 // vector operations in many cases. Also, on sandybridge ADD is faster than
13346 // shl.
13347 // (shl V, 1) -> add V,V
13348 if (isSplatVector(N1.getNode())) {
13349 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13350 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13351 // We shift all of the values by one. In many cases we do not have
13352 // hardware support for this operation. This is better expressed as an ADD
13353 // of two values.
13354 if (N1C && (1 == N1C->getZExtValue())) {
13355 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13356 }
13357 }
13358
Evan Chengad9c0a32009-12-15 00:53:42 +000013359 return SDValue();
13360}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013361
Nate Begeman740ab032009-01-26 00:52:55 +000013362/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13363/// when possible.
13364static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13365 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013366 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013367 if (N->getOpcode() == ISD::SHL) {
13368 SDValue V = PerformSHLCombine(N, DAG);
13369 if (V.getNode()) return V;
13370 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013371
Nate Begeman740ab032009-01-26 00:52:55 +000013372 // On X86 with SSE2 support, we can transform this to a vector shift if
13373 // all elements are shifted by the same amount. We can't do this in legalize
13374 // because the a constant vector is typically transformed to a constant pool
13375 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013376 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013377 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013378
Craig Topper7be5dfd2011-11-12 09:58:49 +000013379 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13380 (!Subtarget->hasAVX2() ||
13381 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013382 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013383
Mon P Wang3becd092009-01-28 08:12:05 +000013384 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013385 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013386 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013387 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013388 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13389 unsigned NumElts = VT.getVectorNumElements();
13390 unsigned i = 0;
13391 for (; i != NumElts; ++i) {
13392 SDValue Arg = ShAmtOp.getOperand(i);
13393 if (Arg.getOpcode() == ISD::UNDEF) continue;
13394 BaseShAmt = Arg;
13395 break;
13396 }
13397 for (; i != NumElts; ++i) {
13398 SDValue Arg = ShAmtOp.getOperand(i);
13399 if (Arg.getOpcode() == ISD::UNDEF) continue;
13400 if (Arg != BaseShAmt) {
13401 return SDValue();
13402 }
13403 }
13404 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013405 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013406 SDValue InVec = ShAmtOp.getOperand(0);
13407 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13408 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13409 unsigned i = 0;
13410 for (; i != NumElts; ++i) {
13411 SDValue Arg = InVec.getOperand(i);
13412 if (Arg.getOpcode() == ISD::UNDEF) continue;
13413 BaseShAmt = Arg;
13414 break;
13415 }
13416 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13417 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013418 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013419 if (C->getZExtValue() == SplatIdx)
13420 BaseShAmt = InVec.getOperand(1);
13421 }
13422 }
13423 if (BaseShAmt.getNode() == 0)
13424 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13425 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013426 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013427 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013428
Mon P Wangefa42202009-09-03 19:56:25 +000013429 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013430 if (EltVT.bitsGT(MVT::i32))
13431 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13432 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013433 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013434
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013435 // The shift amount is identical so we can do a vector shift.
13436 SDValue ValOp = N->getOperand(0);
13437 switch (N->getOpcode()) {
13438 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013439 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013440 break;
13441 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013442 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013443 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013444 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013445 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013446 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013447 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013448 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013449 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013450 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013451 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013452 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013453 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013454 if (VT == MVT::v4i64)
13455 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13456 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13457 ValOp, BaseShAmt);
13458 if (VT == MVT::v8i32)
13459 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13460 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13461 ValOp, BaseShAmt);
13462 if (VT == MVT::v16i16)
13463 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13464 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13465 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013466 break;
13467 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013468 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013469 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013470 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013471 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013472 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013473 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013474 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013475 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013476 if (VT == MVT::v8i32)
13477 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13478 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13479 ValOp, BaseShAmt);
13480 if (VT == MVT::v16i16)
13481 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13482 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13483 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013484 break;
13485 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013486 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013487 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013488 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013489 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013490 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013491 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013492 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013493 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013494 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013495 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013496 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013497 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013498 if (VT == MVT::v4i64)
13499 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13500 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13501 ValOp, BaseShAmt);
13502 if (VT == MVT::v8i32)
13503 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13504 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13505 ValOp, BaseShAmt);
13506 if (VT == MVT::v16i16)
13507 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13508 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13509 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013510 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013511 }
13512 return SDValue();
13513}
13514
Nate Begemanb65c1752010-12-17 22:55:37 +000013515
Stuart Hastings865f0932011-06-03 23:53:54 +000013516// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13517// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13518// and friends. Likewise for OR -> CMPNEQSS.
13519static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13520 TargetLowering::DAGCombinerInfo &DCI,
13521 const X86Subtarget *Subtarget) {
13522 unsigned opcode;
13523
13524 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13525 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013526 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013527 SDValue N0 = N->getOperand(0);
13528 SDValue N1 = N->getOperand(1);
13529 SDValue CMP0 = N0->getOperand(1);
13530 SDValue CMP1 = N1->getOperand(1);
13531 DebugLoc DL = N->getDebugLoc();
13532
13533 // The SETCCs should both refer to the same CMP.
13534 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13535 return SDValue();
13536
13537 SDValue CMP00 = CMP0->getOperand(0);
13538 SDValue CMP01 = CMP0->getOperand(1);
13539 EVT VT = CMP00.getValueType();
13540
13541 if (VT == MVT::f32 || VT == MVT::f64) {
13542 bool ExpectingFlags = false;
13543 // Check for any users that want flags:
13544 for (SDNode::use_iterator UI = N->use_begin(),
13545 UE = N->use_end();
13546 !ExpectingFlags && UI != UE; ++UI)
13547 switch (UI->getOpcode()) {
13548 default:
13549 case ISD::BR_CC:
13550 case ISD::BRCOND:
13551 case ISD::SELECT:
13552 ExpectingFlags = true;
13553 break;
13554 case ISD::CopyToReg:
13555 case ISD::SIGN_EXTEND:
13556 case ISD::ZERO_EXTEND:
13557 case ISD::ANY_EXTEND:
13558 break;
13559 }
13560
13561 if (!ExpectingFlags) {
13562 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13563 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13564
13565 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13566 X86::CondCode tmp = cc0;
13567 cc0 = cc1;
13568 cc1 = tmp;
13569 }
13570
13571 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13572 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13573 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13574 X86ISD::NodeType NTOperator = is64BitFP ?
13575 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13576 // FIXME: need symbolic constants for these magic numbers.
13577 // See X86ATTInstPrinter.cpp:printSSECC().
13578 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13579 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13580 DAG.getConstant(x86cc, MVT::i8));
13581 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13582 OnesOrZeroesF);
13583 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13584 DAG.getConstant(1, MVT::i32));
13585 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13586 return OneBitOfTruth;
13587 }
13588 }
13589 }
13590 }
13591 return SDValue();
13592}
13593
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013594/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13595/// so it can be folded inside ANDNP.
13596static bool CanFoldXORWithAllOnes(const SDNode *N) {
13597 EVT VT = N->getValueType(0);
13598
13599 // Match direct AllOnes for 128 and 256-bit vectors
13600 if (ISD::isBuildVectorAllOnes(N))
13601 return true;
13602
13603 // Look through a bit convert.
13604 if (N->getOpcode() == ISD::BITCAST)
13605 N = N->getOperand(0).getNode();
13606
13607 // Sometimes the operand may come from a insert_subvector building a 256-bit
13608 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013609 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013610 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13611 SDValue V1 = N->getOperand(0);
13612 SDValue V2 = N->getOperand(1);
13613
13614 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13615 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13616 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13617 ISD::isBuildVectorAllOnes(V2.getNode()))
13618 return true;
13619 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013620
13621 return false;
13622}
13623
Nate Begemanb65c1752010-12-17 22:55:37 +000013624static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13625 TargetLowering::DAGCombinerInfo &DCI,
13626 const X86Subtarget *Subtarget) {
13627 if (DCI.isBeforeLegalizeOps())
13628 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013629
Stuart Hastings865f0932011-06-03 23:53:54 +000013630 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13631 if (R.getNode())
13632 return R;
13633
Craig Topper54a11172011-10-14 07:06:56 +000013634 EVT VT = N->getValueType(0);
13635
Craig Topperb4c94572011-10-21 06:55:01 +000013636 // Create ANDN, BLSI, and BLSR instructions
13637 // BLSI is X & (-X)
13638 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013639 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13640 SDValue N0 = N->getOperand(0);
13641 SDValue N1 = N->getOperand(1);
13642 DebugLoc DL = N->getDebugLoc();
13643
13644 // Check LHS for not
13645 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13646 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13647 // Check RHS for not
13648 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13649 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13650
Craig Topperb4c94572011-10-21 06:55:01 +000013651 // Check LHS for neg
13652 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13653 isZero(N0.getOperand(0)))
13654 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13655
13656 // Check RHS for neg
13657 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13658 isZero(N1.getOperand(0)))
13659 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13660
13661 // Check LHS for X-1
13662 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13663 isAllOnes(N0.getOperand(1)))
13664 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13665
13666 // Check RHS for X-1
13667 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13668 isAllOnes(N1.getOperand(1)))
13669 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13670
Craig Topper54a11172011-10-14 07:06:56 +000013671 return SDValue();
13672 }
13673
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013674 // Want to form ANDNP nodes:
13675 // 1) In the hopes of then easily combining them with OR and AND nodes
13676 // to form PBLEND/PSIGN.
13677 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013678 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013679 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013680
Nate Begemanb65c1752010-12-17 22:55:37 +000013681 SDValue N0 = N->getOperand(0);
13682 SDValue N1 = N->getOperand(1);
13683 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013684
Nate Begemanb65c1752010-12-17 22:55:37 +000013685 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013686 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013687 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13688 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013689 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013690
13691 // Check RHS for vnot
13692 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013693 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13694 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013695 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013696
Nate Begemanb65c1752010-12-17 22:55:37 +000013697 return SDValue();
13698}
13699
Evan Cheng760d1942010-01-04 21:22:48 +000013700static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013701 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013702 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013703 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013704 return SDValue();
13705
Stuart Hastings865f0932011-06-03 23:53:54 +000013706 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13707 if (R.getNode())
13708 return R;
13709
Evan Cheng760d1942010-01-04 21:22:48 +000013710 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013711
Evan Cheng760d1942010-01-04 21:22:48 +000013712 SDValue N0 = N->getOperand(0);
13713 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013714
Nate Begemanb65c1752010-12-17 22:55:37 +000013715 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013716 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013717 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013718 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13719 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013720
Craig Topper1666cb62011-11-19 07:07:26 +000013721 // Canonicalize pandn to RHS
13722 if (N0.getOpcode() == X86ISD::ANDNP)
13723 std::swap(N0, N1);
13724 // or (and (m, x), (pandn m, y))
13725 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13726 SDValue Mask = N1.getOperand(0);
13727 SDValue X = N1.getOperand(1);
13728 SDValue Y;
13729 if (N0.getOperand(0) == Mask)
13730 Y = N0.getOperand(1);
13731 if (N0.getOperand(1) == Mask)
13732 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013733
Craig Topper1666cb62011-11-19 07:07:26 +000013734 // Check to see if the mask appeared in both the AND and ANDNP and
13735 if (!Y.getNode())
13736 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013737
Craig Topper1666cb62011-11-19 07:07:26 +000013738 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13739 if (Mask.getOpcode() != ISD::BITCAST ||
13740 X.getOpcode() != ISD::BITCAST ||
13741 Y.getOpcode() != ISD::BITCAST)
13742 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013743
Craig Topper1666cb62011-11-19 07:07:26 +000013744 // Look through mask bitcast.
13745 Mask = Mask.getOperand(0);
13746 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013747
Craig Topper1666cb62011-11-19 07:07:26 +000013748 // Validate that the Mask operand is a vector sra node. The sra node
13749 // will be an intrinsic.
13750 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13751 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013752
Craig Topper1666cb62011-11-19 07:07:26 +000013753 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13754 // there is no psrai.b
13755 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13756 case Intrinsic::x86_sse2_psrai_w:
13757 case Intrinsic::x86_sse2_psrai_d:
13758 case Intrinsic::x86_avx2_psrai_w:
13759 case Intrinsic::x86_avx2_psrai_d:
13760 break;
13761 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013762 }
Craig Topper1666cb62011-11-19 07:07:26 +000013763
13764 // Check that the SRA is all signbits.
13765 SDValue SraC = Mask.getOperand(2);
13766 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13767 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13768 if ((SraAmt + 1) != EltBits)
13769 return SDValue();
13770
13771 DebugLoc DL = N->getDebugLoc();
13772
13773 // Now we know we at least have a plendvb with the mask val. See if
13774 // we can form a psignb/w/d.
13775 // psign = x.type == y.type == mask.type && y = sub(0, x);
13776 X = X.getOperand(0);
13777 Y = Y.getOperand(0);
13778 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13779 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013780 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13781 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13782 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13783 Mask.getOperand(1));
13784 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013785 }
13786 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013787 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013788 return SDValue();
13789
13790 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13791
13792 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13793 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13794 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013795 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013796 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013797 }
13798 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013799
Craig Topper1666cb62011-11-19 07:07:26 +000013800 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13801 return SDValue();
13802
Nate Begemanb65c1752010-12-17 22:55:37 +000013803 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013804 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13805 std::swap(N0, N1);
13806 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13807 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013808 if (!N0.hasOneUse() || !N1.hasOneUse())
13809 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013810
13811 SDValue ShAmt0 = N0.getOperand(1);
13812 if (ShAmt0.getValueType() != MVT::i8)
13813 return SDValue();
13814 SDValue ShAmt1 = N1.getOperand(1);
13815 if (ShAmt1.getValueType() != MVT::i8)
13816 return SDValue();
13817 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13818 ShAmt0 = ShAmt0.getOperand(0);
13819 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13820 ShAmt1 = ShAmt1.getOperand(0);
13821
13822 DebugLoc DL = N->getDebugLoc();
13823 unsigned Opc = X86ISD::SHLD;
13824 SDValue Op0 = N0.getOperand(0);
13825 SDValue Op1 = N1.getOperand(0);
13826 if (ShAmt0.getOpcode() == ISD::SUB) {
13827 Opc = X86ISD::SHRD;
13828 std::swap(Op0, Op1);
13829 std::swap(ShAmt0, ShAmt1);
13830 }
13831
Evan Cheng8b1190a2010-04-28 01:18:01 +000013832 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013833 if (ShAmt1.getOpcode() == ISD::SUB) {
13834 SDValue Sum = ShAmt1.getOperand(0);
13835 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013836 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13837 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13838 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13839 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013840 return DAG.getNode(Opc, DL, VT,
13841 Op0, Op1,
13842 DAG.getNode(ISD::TRUNCATE, DL,
13843 MVT::i8, ShAmt0));
13844 }
13845 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13846 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13847 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013848 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013849 return DAG.getNode(Opc, DL, VT,
13850 N0.getOperand(0), N1.getOperand(0),
13851 DAG.getNode(ISD::TRUNCATE, DL,
13852 MVT::i8, ShAmt0));
13853 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013854
Evan Cheng760d1942010-01-04 21:22:48 +000013855 return SDValue();
13856}
13857
Craig Topperb4c94572011-10-21 06:55:01 +000013858static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13859 TargetLowering::DAGCombinerInfo &DCI,
13860 const X86Subtarget *Subtarget) {
13861 if (DCI.isBeforeLegalizeOps())
13862 return SDValue();
13863
13864 EVT VT = N->getValueType(0);
13865
13866 if (VT != MVT::i32 && VT != MVT::i64)
13867 return SDValue();
13868
13869 // Create BLSMSK instructions by finding X ^ (X-1)
13870 SDValue N0 = N->getOperand(0);
13871 SDValue N1 = N->getOperand(1);
13872 DebugLoc DL = N->getDebugLoc();
13873
13874 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13875 isAllOnes(N0.getOperand(1)))
13876 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13877
13878 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13879 isAllOnes(N1.getOperand(1)))
13880 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13881
13882 return SDValue();
13883}
13884
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013885/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13886static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13887 const X86Subtarget *Subtarget) {
13888 LoadSDNode *Ld = cast<LoadSDNode>(N);
13889 EVT RegVT = Ld->getValueType(0);
13890 EVT MemVT = Ld->getMemoryVT();
13891 DebugLoc dl = Ld->getDebugLoc();
13892 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13893
13894 ISD::LoadExtType Ext = Ld->getExtensionType();
13895
Nadav Rotemca6f2962011-09-18 19:00:23 +000013896 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013897 // shuffle. We need SSE4 for the shuffles.
13898 // TODO: It is possible to support ZExt by zeroing the undef values
13899 // during the shuffle phase or after the shuffle.
13900 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
13901 assert(MemVT != RegVT && "Cannot extend to the same type");
13902 assert(MemVT.isVector() && "Must load a vector from memory");
13903
13904 unsigned NumElems = RegVT.getVectorNumElements();
13905 unsigned RegSz = RegVT.getSizeInBits();
13906 unsigned MemSz = MemVT.getSizeInBits();
13907 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013908 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013909 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13910
13911 // Attempt to load the original value using a single load op.
13912 // Find a scalar type which is equal to the loaded word size.
13913 MVT SclrLoadTy = MVT::i8;
13914 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13915 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13916 MVT Tp = (MVT::SimpleValueType)tp;
13917 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13918 SclrLoadTy = Tp;
13919 break;
13920 }
13921 }
13922
13923 // Proceed if a load word is found.
13924 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13925
13926 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13927 RegSz/SclrLoadTy.getSizeInBits());
13928
13929 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13930 RegSz/MemVT.getScalarType().getSizeInBits());
13931 // Can't shuffle using an illegal type.
13932 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13933
13934 // Perform a single load.
13935 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13936 Ld->getBasePtr(),
13937 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013938 Ld->isNonTemporal(), Ld->isInvariant(),
13939 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013940
13941 // Insert the word loaded into a vector.
13942 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13943 LoadUnitVecVT, ScalarLoad);
13944
13945 // Bitcast the loaded value to a vector of the original element type, in
13946 // the size of the target vector type.
13947 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
13948 unsigned SizeRatio = RegSz/MemSz;
13949
13950 // Redistribute the loaded elements into the different locations.
13951 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13952 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
13953
13954 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
13955 DAG.getUNDEF(SlicedVec.getValueType()),
13956 ShuffleVec.data());
13957
13958 // Bitcast to the requested type.
13959 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
13960 // Replace the original load with the new sequence
13961 // and return the new chain.
13962 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
13963 return SDValue(ScalarLoad.getNode(), 1);
13964 }
13965
13966 return SDValue();
13967}
13968
Chris Lattner149a4e52008-02-22 02:09:43 +000013969/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013970static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013971 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013972 StoreSDNode *St = cast<StoreSDNode>(N);
13973 EVT VT = St->getValue().getValueType();
13974 EVT StVT = St->getMemoryVT();
13975 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000013976 SDValue StoredVal = St->getOperand(1);
13977 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13978
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013979 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000013980 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
13981 // 128-bit ones. If in the future the cost becomes only one memory access the
13982 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000013983 if (VT.getSizeInBits() == 256 &&
13984 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
13985 StoredVal.getNumOperands() == 2) {
13986
13987 SDValue Value0 = StoredVal.getOperand(0);
13988 SDValue Value1 = StoredVal.getOperand(1);
13989
13990 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
13991 SDValue Ptr0 = St->getBasePtr();
13992 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
13993
13994 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
13995 St->getPointerInfo(), St->isVolatile(),
13996 St->isNonTemporal(), St->getAlignment());
13997 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
13998 St->getPointerInfo(), St->isVolatile(),
13999 St->isNonTemporal(), St->getAlignment());
14000 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14001 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014002
14003 // Optimize trunc store (of multiple scalars) to shuffle and store.
14004 // First, pack all of the elements in one place. Next, store to memory
14005 // in fewer chunks.
14006 if (St->isTruncatingStore() && VT.isVector()) {
14007 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14008 unsigned NumElems = VT.getVectorNumElements();
14009 assert(StVT != VT && "Cannot truncate to the same type");
14010 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14011 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14012
14013 // From, To sizes and ElemCount must be pow of two
14014 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014015 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014016 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014017 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014018
Nadav Rotem614061b2011-08-10 19:30:14 +000014019 unsigned SizeRatio = FromSz / ToSz;
14020
14021 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14022
14023 // Create a type on which we perform the shuffle
14024 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14025 StVT.getScalarType(), NumElems*SizeRatio);
14026
14027 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14028
14029 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14030 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14031 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14032
14033 // Can't shuffle using an illegal type
14034 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14035
14036 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14037 DAG.getUNDEF(WideVec.getValueType()),
14038 ShuffleVec.data());
14039 // At this point all of the data is stored at the bottom of the
14040 // register. We now need to save it to mem.
14041
14042 // Find the largest store unit
14043 MVT StoreType = MVT::i8;
14044 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14045 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14046 MVT Tp = (MVT::SimpleValueType)tp;
14047 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14048 StoreType = Tp;
14049 }
14050
14051 // Bitcast the original vector into a vector of store-size units
14052 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14053 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14054 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14055 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14056 SmallVector<SDValue, 8> Chains;
14057 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14058 TLI.getPointerTy());
14059 SDValue Ptr = St->getBasePtr();
14060
14061 // Perform one or more big stores into memory.
14062 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14063 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14064 StoreType, ShuffWide,
14065 DAG.getIntPtrConstant(i));
14066 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14067 St->getPointerInfo(), St->isVolatile(),
14068 St->isNonTemporal(), St->getAlignment());
14069 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14070 Chains.push_back(Ch);
14071 }
14072
14073 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14074 Chains.size());
14075 }
14076
14077
Chris Lattner149a4e52008-02-22 02:09:43 +000014078 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14079 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014080 // A preferable solution to the general problem is to figure out the right
14081 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014082
14083 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014084 if (VT.getSizeInBits() != 64)
14085 return SDValue();
14086
Devang Patel578efa92009-06-05 21:57:13 +000014087 const Function *F = DAG.getMachineFunction().getFunction();
14088 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014089 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014090 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014091 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014092 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014093 isa<LoadSDNode>(St->getValue()) &&
14094 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14095 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014096 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014097 LoadSDNode *Ld = 0;
14098 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014099 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014100 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014101 // Must be a store of a load. We currently handle two cases: the load
14102 // is a direct child, and it's under an intervening TokenFactor. It is
14103 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014104 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014105 Ld = cast<LoadSDNode>(St->getChain());
14106 else if (St->getValue().hasOneUse() &&
14107 ChainVal->getOpcode() == ISD::TokenFactor) {
14108 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014109 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014110 TokenFactorIndex = i;
14111 Ld = cast<LoadSDNode>(St->getValue());
14112 } else
14113 Ops.push_back(ChainVal->getOperand(i));
14114 }
14115 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014116
Evan Cheng536e6672009-03-12 05:59:15 +000014117 if (!Ld || !ISD::isNormalLoad(Ld))
14118 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014119
Evan Cheng536e6672009-03-12 05:59:15 +000014120 // If this is not the MMX case, i.e. we are just turning i64 load/store
14121 // into f64 load/store, avoid the transformation if there are multiple
14122 // uses of the loaded value.
14123 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14124 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014125
Evan Cheng536e6672009-03-12 05:59:15 +000014126 DebugLoc LdDL = Ld->getDebugLoc();
14127 DebugLoc StDL = N->getDebugLoc();
14128 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14129 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14130 // pair instead.
14131 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014132 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014133 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14134 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014135 Ld->isNonTemporal(), Ld->isInvariant(),
14136 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014137 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014138 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014139 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014140 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014141 Ops.size());
14142 }
Evan Cheng536e6672009-03-12 05:59:15 +000014143 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014144 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014145 St->isVolatile(), St->isNonTemporal(),
14146 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014147 }
Evan Cheng536e6672009-03-12 05:59:15 +000014148
14149 // Otherwise, lower to two pairs of 32-bit loads / stores.
14150 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014151 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14152 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014153
Owen Anderson825b72b2009-08-11 20:47:22 +000014154 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014155 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014156 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014157 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014158 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014159 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014160 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014161 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014162 MinAlign(Ld->getAlignment(), 4));
14163
14164 SDValue NewChain = LoLd.getValue(1);
14165 if (TokenFactorIndex != -1) {
14166 Ops.push_back(LoLd);
14167 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014168 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014169 Ops.size());
14170 }
14171
14172 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014173 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14174 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014175
14176 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014177 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014178 St->isVolatile(), St->isNonTemporal(),
14179 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014180 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014181 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014182 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014183 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014184 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014185 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014186 }
Dan Gohman475871a2008-07-27 21:46:04 +000014187 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014188}
14189
Duncan Sands17470be2011-09-22 20:15:48 +000014190/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14191/// and return the operands for the horizontal operation in LHS and RHS. A
14192/// horizontal operation performs the binary operation on successive elements
14193/// of its first operand, then on successive elements of its second operand,
14194/// returning the resulting values in a vector. For example, if
14195/// A = < float a0, float a1, float a2, float a3 >
14196/// and
14197/// B = < float b0, float b1, float b2, float b3 >
14198/// then the result of doing a horizontal operation on A and B is
14199/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14200/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14201/// A horizontal-op B, for some already available A and B, and if so then LHS is
14202/// set to A, RHS to B, and the routine returns 'true'.
14203/// Note that the binary operation should have the property that if one of the
14204/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014205static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014206 // Look for the following pattern: if
14207 // A = < float a0, float a1, float a2, float a3 >
14208 // B = < float b0, float b1, float b2, float b3 >
14209 // and
14210 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14211 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14212 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14213 // which is A horizontal-op B.
14214
14215 // At least one of the operands should be a vector shuffle.
14216 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14217 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14218 return false;
14219
14220 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014221
14222 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14223 "Unsupported vector type for horizontal add/sub");
14224
14225 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14226 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014227 unsigned NumElts = VT.getVectorNumElements();
14228 unsigned NumLanes = VT.getSizeInBits()/128;
14229 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014230 assert((NumLaneElts % 2 == 0) &&
14231 "Vector type should have an even number of elements in each lane");
14232 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014233
14234 // View LHS in the form
14235 // LHS = VECTOR_SHUFFLE A, B, LMask
14236 // If LHS is not a shuffle then pretend it is the shuffle
14237 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14238 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14239 // type VT.
14240 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014241 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014242 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14243 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14244 A = LHS.getOperand(0);
14245 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14246 B = LHS.getOperand(1);
14247 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14248 } else {
14249 if (LHS.getOpcode() != ISD::UNDEF)
14250 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014251 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014252 LMask[i] = i;
14253 }
14254
14255 // Likewise, view RHS in the form
14256 // RHS = VECTOR_SHUFFLE C, D, RMask
14257 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014258 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014259 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14260 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14261 C = RHS.getOperand(0);
14262 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14263 D = RHS.getOperand(1);
14264 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14265 } else {
14266 if (RHS.getOpcode() != ISD::UNDEF)
14267 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014268 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014269 RMask[i] = i;
14270 }
14271
14272 // Check that the shuffles are both shuffling the same vectors.
14273 if (!(A == C && B == D) && !(A == D && B == C))
14274 return false;
14275
14276 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14277 if (!A.getNode() && !B.getNode())
14278 return false;
14279
14280 // If A and B occur in reverse order in RHS, then "swap" them (which means
14281 // rewriting the mask).
14282 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014283 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014284
14285 // At this point LHS and RHS are equivalent to
14286 // LHS = VECTOR_SHUFFLE A, B, LMask
14287 // RHS = VECTOR_SHUFFLE A, B, RMask
14288 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014289 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014290 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014291
Craig Topperf8363302011-12-02 08:18:41 +000014292 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014293 if (LIdx < 0 || RIdx < 0 ||
14294 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14295 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014296 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014297
Craig Topperf8363302011-12-02 08:18:41 +000014298 // Check that successive elements are being operated on. If not, this is
14299 // not a horizontal operation.
14300 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14301 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014302 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014303 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014304 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014305 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014306 }
14307
14308 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14309 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14310 return true;
14311}
14312
14313/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14314static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14315 const X86Subtarget *Subtarget) {
14316 EVT VT = N->getValueType(0);
14317 SDValue LHS = N->getOperand(0);
14318 SDValue RHS = N->getOperand(1);
14319
14320 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014321 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14322 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014323 isHorizontalBinOp(LHS, RHS, true))
14324 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14325 return SDValue();
14326}
14327
14328/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14329static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14330 const X86Subtarget *Subtarget) {
14331 EVT VT = N->getValueType(0);
14332 SDValue LHS = N->getOperand(0);
14333 SDValue RHS = N->getOperand(1);
14334
14335 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014336 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14337 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014338 isHorizontalBinOp(LHS, RHS, false))
14339 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14340 return SDValue();
14341}
14342
Chris Lattner6cf73262008-01-25 06:14:17 +000014343/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14344/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014345static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014346 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14347 // F[X]OR(0.0, x) -> x
14348 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014349 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14350 if (C->getValueAPF().isPosZero())
14351 return N->getOperand(1);
14352 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14353 if (C->getValueAPF().isPosZero())
14354 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014355 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014356}
14357
14358/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014359static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014360 // FAND(0.0, x) -> 0.0
14361 // FAND(x, 0.0) -> 0.0
14362 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14363 if (C->getValueAPF().isPosZero())
14364 return N->getOperand(0);
14365 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14366 if (C->getValueAPF().isPosZero())
14367 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014368 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014369}
14370
Dan Gohmane5af2d32009-01-29 01:59:02 +000014371static SDValue PerformBTCombine(SDNode *N,
14372 SelectionDAG &DAG,
14373 TargetLowering::DAGCombinerInfo &DCI) {
14374 // BT ignores high bits in the bit index operand.
14375 SDValue Op1 = N->getOperand(1);
14376 if (Op1.hasOneUse()) {
14377 unsigned BitWidth = Op1.getValueSizeInBits();
14378 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14379 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014380 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14381 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014382 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014383 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14384 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14385 DCI.CommitTargetLoweringOpt(TLO);
14386 }
14387 return SDValue();
14388}
Chris Lattner83e6c992006-10-04 06:57:07 +000014389
Eli Friedman7a5e5552009-06-07 06:52:44 +000014390static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14391 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014392 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014393 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014394 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014395 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014396 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014397 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014398 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014399 }
14400 return SDValue();
14401}
14402
Evan Cheng2e489c42009-12-16 00:53:11 +000014403static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14404 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14405 // (and (i32 x86isd::setcc_carry), 1)
14406 // This eliminates the zext. This transformation is necessary because
14407 // ISD::SETCC is always legalized to i8.
14408 DebugLoc dl = N->getDebugLoc();
14409 SDValue N0 = N->getOperand(0);
14410 EVT VT = N->getValueType(0);
14411 if (N0.getOpcode() == ISD::AND &&
14412 N0.hasOneUse() &&
14413 N0.getOperand(0).hasOneUse()) {
14414 SDValue N00 = N0.getOperand(0);
14415 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14416 return SDValue();
14417 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14418 if (!C || C->getZExtValue() != 1)
14419 return SDValue();
14420 return DAG.getNode(ISD::AND, dl, VT,
14421 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14422 N00.getOperand(0), N00.getOperand(1)),
14423 DAG.getConstant(1, VT));
14424 }
14425
14426 return SDValue();
14427}
14428
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014429// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14430static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14431 unsigned X86CC = N->getConstantOperandVal(0);
14432 SDValue EFLAG = N->getOperand(1);
14433 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014434
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014435 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14436 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14437 // cases.
14438 if (X86CC == X86::COND_B)
14439 return DAG.getNode(ISD::AND, DL, MVT::i8,
14440 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14441 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14442 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014443
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014444 return SDValue();
14445}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014446
Benjamin Kramer1396c402011-06-18 11:09:41 +000014447static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14448 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014449 SDValue Op0 = N->getOperand(0);
14450 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14451 // a 32-bit target where SSE doesn't support i64->FP operations.
14452 if (Op0.getOpcode() == ISD::LOAD) {
14453 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14454 EVT VT = Ld->getValueType(0);
14455 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14456 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14457 !XTLI->getSubtarget()->is64Bit() &&
14458 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014459 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14460 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014461 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14462 return FILDChain;
14463 }
14464 }
14465 return SDValue();
14466}
14467
Chris Lattner23a01992010-12-20 01:37:09 +000014468// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14469static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14470 X86TargetLowering::DAGCombinerInfo &DCI) {
14471 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14472 // the result is either zero or one (depending on the input carry bit).
14473 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14474 if (X86::isZeroNode(N->getOperand(0)) &&
14475 X86::isZeroNode(N->getOperand(1)) &&
14476 // We don't have a good way to replace an EFLAGS use, so only do this when
14477 // dead right now.
14478 SDValue(N, 1).use_empty()) {
14479 DebugLoc DL = N->getDebugLoc();
14480 EVT VT = N->getValueType(0);
14481 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14482 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14483 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14484 DAG.getConstant(X86::COND_B,MVT::i8),
14485 N->getOperand(2)),
14486 DAG.getConstant(1, VT));
14487 return DCI.CombineTo(N, Res1, CarryOut);
14488 }
14489
14490 return SDValue();
14491}
14492
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014493// fold (add Y, (sete X, 0)) -> adc 0, Y
14494// (add Y, (setne X, 0)) -> sbb -1, Y
14495// (sub (sete X, 0), Y) -> sbb 0, Y
14496// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014497static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014498 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014499
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014500 // Look through ZExts.
14501 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14502 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14503 return SDValue();
14504
14505 SDValue SetCC = Ext.getOperand(0);
14506 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14507 return SDValue();
14508
14509 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14510 if (CC != X86::COND_E && CC != X86::COND_NE)
14511 return SDValue();
14512
14513 SDValue Cmp = SetCC.getOperand(1);
14514 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014515 !X86::isZeroNode(Cmp.getOperand(1)) ||
14516 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014517 return SDValue();
14518
14519 SDValue CmpOp0 = Cmp.getOperand(0);
14520 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14521 DAG.getConstant(1, CmpOp0.getValueType()));
14522
14523 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14524 if (CC == X86::COND_NE)
14525 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14526 DL, OtherVal.getValueType(), OtherVal,
14527 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14528 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14529 DL, OtherVal.getValueType(), OtherVal,
14530 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14531}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014532
Craig Topper54f952a2011-11-19 09:02:40 +000014533/// PerformADDCombine - Do target-specific dag combines on integer adds.
14534static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14535 const X86Subtarget *Subtarget) {
14536 EVT VT = N->getValueType(0);
14537 SDValue Op0 = N->getOperand(0);
14538 SDValue Op1 = N->getOperand(1);
14539
14540 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperb72039c2011-11-30 09:10:50 +000014541 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14542 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014543 isHorizontalBinOp(Op0, Op1, true))
14544 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14545
14546 return OptimizeConditionalInDecrement(N, DAG);
14547}
14548
14549static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14550 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014551 SDValue Op0 = N->getOperand(0);
14552 SDValue Op1 = N->getOperand(1);
14553
14554 // X86 can't encode an immediate LHS of a sub. See if we can push the
14555 // negation into a preceding instruction.
14556 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014557 // If the RHS of the sub is a XOR with one use and a constant, invert the
14558 // immediate. Then add one to the LHS of the sub so we can turn
14559 // X-Y -> X+~Y+1, saving one register.
14560 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14561 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014562 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014563 EVT VT = Op0.getValueType();
14564 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14565 Op1.getOperand(0),
14566 DAG.getConstant(~XorC, VT));
14567 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014568 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014569 }
14570 }
14571
Craig Topper54f952a2011-11-19 09:02:40 +000014572 // Try to synthesize horizontal adds from adds of shuffles.
14573 EVT VT = N->getValueType(0);
Craig Topperb72039c2011-11-30 09:10:50 +000014574 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14575 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14576 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014577 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14578
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014579 return OptimizeConditionalInDecrement(N, DAG);
14580}
14581
Dan Gohman475871a2008-07-27 21:46:04 +000014582SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014583 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014584 SelectionDAG &DAG = DCI.DAG;
14585 switch (N->getOpcode()) {
14586 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014587 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014588 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014589 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014590 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014591 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014592 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14593 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014594 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014595 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014596 case ISD::SHL:
14597 case ISD::SRA:
14598 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014599 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014600 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014601 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014602 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014603 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014604 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014605 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14606 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014607 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014608 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14609 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014610 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014611 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014612 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014613 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014614 case X86ISD::SHUFPS: // Handle all target specific shuffles
14615 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014616 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014617 case X86ISD::UNPCKH:
14618 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014619 case X86ISD::MOVHLPS:
14620 case X86ISD::MOVLHPS:
14621 case X86ISD::PSHUFD:
14622 case X86ISD::PSHUFHW:
14623 case X86ISD::PSHUFLW:
14624 case X86ISD::MOVSS:
14625 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014626 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014627 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014628 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014629 }
14630
Dan Gohman475871a2008-07-27 21:46:04 +000014631 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014632}
14633
Evan Chenge5b51ac2010-04-17 06:13:15 +000014634/// isTypeDesirableForOp - Return true if the target has native support for
14635/// the specified value type and it is 'desirable' to use the type for the
14636/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14637/// instruction encodings are longer and some i16 instructions are slow.
14638bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14639 if (!isTypeLegal(VT))
14640 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014641 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014642 return true;
14643
14644 switch (Opc) {
14645 default:
14646 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014647 case ISD::LOAD:
14648 case ISD::SIGN_EXTEND:
14649 case ISD::ZERO_EXTEND:
14650 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014651 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014652 case ISD::SRL:
14653 case ISD::SUB:
14654 case ISD::ADD:
14655 case ISD::MUL:
14656 case ISD::AND:
14657 case ISD::OR:
14658 case ISD::XOR:
14659 return false;
14660 }
14661}
14662
14663/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014664/// beneficial for dag combiner to promote the specified node. If true, it
14665/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014666bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014667 EVT VT = Op.getValueType();
14668 if (VT != MVT::i16)
14669 return false;
14670
Evan Cheng4c26e932010-04-19 19:29:22 +000014671 bool Promote = false;
14672 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014673 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014674 default: break;
14675 case ISD::LOAD: {
14676 LoadSDNode *LD = cast<LoadSDNode>(Op);
14677 // If the non-extending load has a single use and it's not live out, then it
14678 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014679 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14680 Op.hasOneUse()*/) {
14681 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14682 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14683 // The only case where we'd want to promote LOAD (rather then it being
14684 // promoted as an operand is when it's only use is liveout.
14685 if (UI->getOpcode() != ISD::CopyToReg)
14686 return false;
14687 }
14688 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014689 Promote = true;
14690 break;
14691 }
14692 case ISD::SIGN_EXTEND:
14693 case ISD::ZERO_EXTEND:
14694 case ISD::ANY_EXTEND:
14695 Promote = true;
14696 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014697 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014698 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014699 SDValue N0 = Op.getOperand(0);
14700 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014701 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014702 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014703 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014704 break;
14705 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014706 case ISD::ADD:
14707 case ISD::MUL:
14708 case ISD::AND:
14709 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014710 case ISD::XOR:
14711 Commute = true;
14712 // fallthrough
14713 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014714 SDValue N0 = Op.getOperand(0);
14715 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014716 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014717 return false;
14718 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014719 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014720 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014721 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014722 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014723 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014724 }
14725 }
14726
14727 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014728 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014729}
14730
Evan Cheng60c07e12006-07-05 22:17:51 +000014731//===----------------------------------------------------------------------===//
14732// X86 Inline Assembly Support
14733//===----------------------------------------------------------------------===//
14734
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014735namespace {
14736 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014737 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014738 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014739
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014740 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014741 StringRef piece(*args[i]);
14742 if (!s.startswith(piece)) // Check if the piece matches.
14743 return false;
14744
14745 s = s.substr(piece.size());
14746 StringRef::size_type pos = s.find_first_not_of(" \t");
14747 if (pos == 0) // We matched a prefix.
14748 return false;
14749
14750 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014751 }
14752
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014753 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014754 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014755 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014756}
14757
Chris Lattnerb8105652009-07-20 17:51:36 +000014758bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14759 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014760
14761 std::string AsmStr = IA->getAsmString();
14762
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014763 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14764 if (!Ty || Ty->getBitWidth() % 16 != 0)
14765 return false;
14766
Chris Lattnerb8105652009-07-20 17:51:36 +000014767 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014768 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014769 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014770
14771 switch (AsmPieces.size()) {
14772 default: return false;
14773 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014774 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014775 // we will turn this bswap into something that will be lowered to logical
14776 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14777 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014778 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014779 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14780 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14781 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14782 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14783 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14784 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014785 // No need to check constraints, nothing other than the equivalent of
14786 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014787 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014788 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014789
Chris Lattnerb8105652009-07-20 17:51:36 +000014790 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014791 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014792 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014793 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14794 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014795 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014796 const std::string &ConstraintsStr = IA->getConstraintString();
14797 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014798 std::sort(AsmPieces.begin(), AsmPieces.end());
14799 if (AsmPieces.size() == 4 &&
14800 AsmPieces[0] == "~{cc}" &&
14801 AsmPieces[1] == "~{dirflag}" &&
14802 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014803 AsmPieces[3] == "~{fpsr}")
14804 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014805 }
14806 break;
14807 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014808 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014809 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014810 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14811 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14812 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014813 AsmPieces.clear();
14814 const std::string &ConstraintsStr = IA->getConstraintString();
14815 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14816 std::sort(AsmPieces.begin(), AsmPieces.end());
14817 if (AsmPieces.size() == 4 &&
14818 AsmPieces[0] == "~{cc}" &&
14819 AsmPieces[1] == "~{dirflag}" &&
14820 AsmPieces[2] == "~{flags}" &&
14821 AsmPieces[3] == "~{fpsr}")
14822 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014823 }
Evan Cheng55d42002011-01-08 01:24:27 +000014824
14825 if (CI->getType()->isIntegerTy(64)) {
14826 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14827 if (Constraints.size() >= 2 &&
14828 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14829 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14830 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014831 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14832 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14833 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014834 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014835 }
14836 }
14837 break;
14838 }
14839 return false;
14840}
14841
14842
14843
Chris Lattnerf4dff842006-07-11 02:54:03 +000014844/// getConstraintType - Given a constraint letter, return the type of
14845/// constraint it is for this target.
14846X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014847X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14848 if (Constraint.size() == 1) {
14849 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014850 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014851 case 'q':
14852 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014853 case 'f':
14854 case 't':
14855 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014856 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014857 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014858 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014859 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014860 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014861 case 'a':
14862 case 'b':
14863 case 'c':
14864 case 'd':
14865 case 'S':
14866 case 'D':
14867 case 'A':
14868 return C_Register;
14869 case 'I':
14870 case 'J':
14871 case 'K':
14872 case 'L':
14873 case 'M':
14874 case 'N':
14875 case 'G':
14876 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014877 case 'e':
14878 case 'Z':
14879 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014880 default:
14881 break;
14882 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014883 }
Chris Lattner4234f572007-03-25 02:14:49 +000014884 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014885}
14886
John Thompson44ab89e2010-10-29 17:29:13 +000014887/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014888/// This object must already have been set up with the operand type
14889/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014890TargetLowering::ConstraintWeight
14891 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014892 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014893 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014894 Value *CallOperandVal = info.CallOperandVal;
14895 // If we don't have a value, we can't do a match,
14896 // but allow it at the lowest weight.
14897 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014898 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014899 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014900 // Look at the constraint type.
14901 switch (*constraint) {
14902 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014903 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14904 case 'R':
14905 case 'q':
14906 case 'Q':
14907 case 'a':
14908 case 'b':
14909 case 'c':
14910 case 'd':
14911 case 'S':
14912 case 'D':
14913 case 'A':
14914 if (CallOperandVal->getType()->isIntegerTy())
14915 weight = CW_SpecificReg;
14916 break;
14917 case 'f':
14918 case 't':
14919 case 'u':
14920 if (type->isFloatingPointTy())
14921 weight = CW_SpecificReg;
14922 break;
14923 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014924 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014925 weight = CW_SpecificReg;
14926 break;
14927 case 'x':
14928 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014929 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000014930 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014931 break;
14932 case 'I':
14933 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14934 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014935 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014936 }
14937 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014938 case 'J':
14939 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14940 if (C->getZExtValue() <= 63)
14941 weight = CW_Constant;
14942 }
14943 break;
14944 case 'K':
14945 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14946 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14947 weight = CW_Constant;
14948 }
14949 break;
14950 case 'L':
14951 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14952 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14953 weight = CW_Constant;
14954 }
14955 break;
14956 case 'M':
14957 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14958 if (C->getZExtValue() <= 3)
14959 weight = CW_Constant;
14960 }
14961 break;
14962 case 'N':
14963 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14964 if (C->getZExtValue() <= 0xff)
14965 weight = CW_Constant;
14966 }
14967 break;
14968 case 'G':
14969 case 'C':
14970 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14971 weight = CW_Constant;
14972 }
14973 break;
14974 case 'e':
14975 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14976 if ((C->getSExtValue() >= -0x80000000LL) &&
14977 (C->getSExtValue() <= 0x7fffffffLL))
14978 weight = CW_Constant;
14979 }
14980 break;
14981 case 'Z':
14982 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14983 if (C->getZExtValue() <= 0xffffffff)
14984 weight = CW_Constant;
14985 }
14986 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014987 }
14988 return weight;
14989}
14990
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014991/// LowerXConstraint - try to replace an X constraint, which matches anything,
14992/// with another that has more specific requirements based on the type of the
14993/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000014994const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000014995LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000014996 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
14997 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000014998 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014999 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015000 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015001 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015002 return "x";
15003 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015004
Chris Lattner5e764232008-04-26 23:02:14 +000015005 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015006}
15007
Chris Lattner48884cd2007-08-25 00:47:38 +000015008/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15009/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015010void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015011 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015012 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015013 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015014 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015015
Eric Christopher100c8332011-06-02 23:16:42 +000015016 // Only support length 1 constraints for now.
15017 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015018
Eric Christopher100c8332011-06-02 23:16:42 +000015019 char ConstraintLetter = Constraint[0];
15020 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015021 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015022 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015023 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015024 if (C->getZExtValue() <= 31) {
15025 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015026 break;
15027 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015028 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015029 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015030 case 'J':
15031 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015032 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015033 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15034 break;
15035 }
15036 }
15037 return;
15038 case 'K':
15039 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015040 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015041 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15042 break;
15043 }
15044 }
15045 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015046 case 'N':
15047 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015048 if (C->getZExtValue() <= 255) {
15049 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015050 break;
15051 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015052 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015053 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015054 case 'e': {
15055 // 32-bit signed value
15056 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015057 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15058 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015059 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015060 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015061 break;
15062 }
15063 // FIXME gcc accepts some relocatable values here too, but only in certain
15064 // memory models; it's complicated.
15065 }
15066 return;
15067 }
15068 case 'Z': {
15069 // 32-bit unsigned value
15070 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015071 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15072 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015073 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15074 break;
15075 }
15076 }
15077 // FIXME gcc accepts some relocatable values here too, but only in certain
15078 // memory models; it's complicated.
15079 return;
15080 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015081 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015082 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015083 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015084 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015085 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015086 break;
15087 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015088
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015089 // In any sort of PIC mode addresses need to be computed at runtime by
15090 // adding in a register or some sort of table lookup. These can't
15091 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015092 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015093 return;
15094
Chris Lattnerdc43a882007-05-03 16:52:29 +000015095 // If we are in non-pic codegen mode, we allow the address of a global (with
15096 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015097 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015098 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015099
Chris Lattner49921962009-05-08 18:23:14 +000015100 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15101 while (1) {
15102 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15103 Offset += GA->getOffset();
15104 break;
15105 } else if (Op.getOpcode() == ISD::ADD) {
15106 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15107 Offset += C->getZExtValue();
15108 Op = Op.getOperand(0);
15109 continue;
15110 }
15111 } else if (Op.getOpcode() == ISD::SUB) {
15112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15113 Offset += -C->getZExtValue();
15114 Op = Op.getOperand(0);
15115 continue;
15116 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015117 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015118
Chris Lattner49921962009-05-08 18:23:14 +000015119 // Otherwise, this isn't something we can handle, reject it.
15120 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015121 }
Eric Christopherfd179292009-08-27 18:07:15 +000015122
Dan Gohman46510a72010-04-15 01:51:59 +000015123 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015124 // If we require an extra load to get this address, as in PIC mode, we
15125 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015126 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15127 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015128 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015129
Devang Patel0d881da2010-07-06 22:08:15 +000015130 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15131 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015132 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015133 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015134 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015135
Gabor Greifba36cb52008-08-28 21:40:38 +000015136 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015137 Ops.push_back(Result);
15138 return;
15139 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015140 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015141}
15142
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015143std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015144X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015145 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015146 // First, see if this is a constraint that directly corresponds to an LLVM
15147 // register class.
15148 if (Constraint.size() == 1) {
15149 // GCC Constraint Letters
15150 switch (Constraint[0]) {
15151 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015152 // TODO: Slight differences here in allocation order and leaving
15153 // RIP in the class. Do they matter any more here than they do
15154 // in the normal allocation?
15155 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15156 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015157 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015158 return std::make_pair(0U, X86::GR32RegisterClass);
15159 else if (VT == MVT::i16)
15160 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015161 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015162 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015163 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015164 return std::make_pair(0U, X86::GR64RegisterClass);
15165 break;
15166 }
15167 // 32-bit fallthrough
15168 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015169 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015170 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15171 else if (VT == MVT::i16)
15172 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015173 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015174 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15175 else if (VT == MVT::i64)
15176 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15177 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015178 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015179 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015180 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015181 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015182 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015183 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015184 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015185 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015186 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015187 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015188 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015189 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15190 if (VT == MVT::i16)
15191 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15192 if (VT == MVT::i32 || !Subtarget->is64Bit())
15193 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15194 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015195 case 'f': // FP Stack registers.
15196 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15197 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015198 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015199 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015200 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015201 return std::make_pair(0U, X86::RFP64RegisterClass);
15202 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015203 case 'y': // MMX_REGS if MMX allowed.
15204 if (!Subtarget->hasMMX()) break;
15205 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015206 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015207 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015208 // FALL THROUGH.
15209 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015210 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015211
Owen Anderson825b72b2009-08-11 20:47:22 +000015212 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015213 default: break;
15214 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015215 case MVT::f32:
15216 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015217 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015218 case MVT::f64:
15219 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015220 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015221 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015222 case MVT::v16i8:
15223 case MVT::v8i16:
15224 case MVT::v4i32:
15225 case MVT::v2i64:
15226 case MVT::v4f32:
15227 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015228 return std::make_pair(0U, X86::VR128RegisterClass);
15229 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015230 break;
15231 }
15232 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015233
Chris Lattnerf76d1802006-07-31 23:26:50 +000015234 // Use the default implementation in TargetLowering to convert the register
15235 // constraint into a member of a register class.
15236 std::pair<unsigned, const TargetRegisterClass*> Res;
15237 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015238
15239 // Not found as a standard register?
15240 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015241 // Map st(0) -> st(7) -> ST0
15242 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15243 tolower(Constraint[1]) == 's' &&
15244 tolower(Constraint[2]) == 't' &&
15245 Constraint[3] == '(' &&
15246 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15247 Constraint[5] == ')' &&
15248 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015249
Chris Lattner56d77c72009-09-13 22:41:48 +000015250 Res.first = X86::ST0+Constraint[4]-'0';
15251 Res.second = X86::RFP80RegisterClass;
15252 return Res;
15253 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015254
Chris Lattner56d77c72009-09-13 22:41:48 +000015255 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015256 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015257 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015258 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015259 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015260 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015261
15262 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015263 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015264 Res.first = X86::EFLAGS;
15265 Res.second = X86::CCRRegisterClass;
15266 return Res;
15267 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015268
Dale Johannesen330169f2008-11-13 21:52:36 +000015269 // 'A' means EAX + EDX.
15270 if (Constraint == "A") {
15271 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015272 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015273 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015274 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015275 return Res;
15276 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015277
Chris Lattnerf76d1802006-07-31 23:26:50 +000015278 // Otherwise, check to see if this is a register class of the wrong value
15279 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15280 // turn into {ax},{dx}.
15281 if (Res.second->hasType(VT))
15282 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015283
Chris Lattnerf76d1802006-07-31 23:26:50 +000015284 // All of the single-register GCC register classes map their values onto
15285 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15286 // really want an 8-bit or 32-bit register, map to the appropriate register
15287 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015288 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015289 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015290 unsigned DestReg = 0;
15291 switch (Res.first) {
15292 default: break;
15293 case X86::AX: DestReg = X86::AL; break;
15294 case X86::DX: DestReg = X86::DL; break;
15295 case X86::CX: DestReg = X86::CL; break;
15296 case X86::BX: DestReg = X86::BL; break;
15297 }
15298 if (DestReg) {
15299 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015300 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015301 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015302 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015303 unsigned DestReg = 0;
15304 switch (Res.first) {
15305 default: break;
15306 case X86::AX: DestReg = X86::EAX; break;
15307 case X86::DX: DestReg = X86::EDX; break;
15308 case X86::CX: DestReg = X86::ECX; break;
15309 case X86::BX: DestReg = X86::EBX; break;
15310 case X86::SI: DestReg = X86::ESI; break;
15311 case X86::DI: DestReg = X86::EDI; break;
15312 case X86::BP: DestReg = X86::EBP; break;
15313 case X86::SP: DestReg = X86::ESP; break;
15314 }
15315 if (DestReg) {
15316 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015317 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015318 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015319 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015320 unsigned DestReg = 0;
15321 switch (Res.first) {
15322 default: break;
15323 case X86::AX: DestReg = X86::RAX; break;
15324 case X86::DX: DestReg = X86::RDX; break;
15325 case X86::CX: DestReg = X86::RCX; break;
15326 case X86::BX: DestReg = X86::RBX; break;
15327 case X86::SI: DestReg = X86::RSI; break;
15328 case X86::DI: DestReg = X86::RDI; break;
15329 case X86::BP: DestReg = X86::RBP; break;
15330 case X86::SP: DestReg = X86::RSP; break;
15331 }
15332 if (DestReg) {
15333 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015334 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015335 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015336 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015337 } else if (Res.second == X86::FR32RegisterClass ||
15338 Res.second == X86::FR64RegisterClass ||
15339 Res.second == X86::VR128RegisterClass) {
15340 // Handle references to XMM physical registers that got mapped into the
15341 // wrong class. This can happen with constraints like {xmm0} where the
15342 // target independent register mapper will just pick the first match it can
15343 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015344 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015345 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015346 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015347 Res.second = X86::FR64RegisterClass;
15348 else if (X86::VR128RegisterClass->hasType(VT))
15349 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015350 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015351
Chris Lattnerf76d1802006-07-31 23:26:50 +000015352 return Res;
15353}