blob: d9bd8fe156499061a8e63b78fb649ab48e28c185 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000259 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000273 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000316 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000540 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000547 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000579 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000608 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000612 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000623 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000642 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000661 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000751 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000788 if (!TM.Options.UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000805 if (!TM.Options.UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Craig Topperc0d82852011-11-22 00:44:41 +0000911 if (Subtarget->hasSSE41orAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Craig Topperc0d82852011-11-22 00:44:41 +0000983 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000986 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1713 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001714 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001715}
1716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717SDValue
1718X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001719 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 const SmallVectorImpl<ISD::InputArg> &Ins,
1721 DebugLoc dl, SelectionDAG &DAG,
1722 const CCValAssign &VA,
1723 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001724 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001725 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001727 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1728 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001729 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001730 EVT ValVT;
1731
1732 // If value is passed by pointer we have address passed instead of the value
1733 // itself.
1734 if (VA.getLocInfo() == CCValAssign::Indirect)
1735 ValVT = VA.getLocVT();
1736 else
1737 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001738
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001740 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001741 // In case of tail call optimization mark all arguments mutable. Since they
1742 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001743 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001744 unsigned Bytes = Flags.getByValSize();
1745 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1746 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001747 return DAG.getFrameIndex(FI, getPointerTy());
1748 } else {
1749 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001750 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001751 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1752 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001753 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001754 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001755 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001756}
1757
Dan Gohman475871a2008-07-27 21:46:04 +00001758SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001760 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761 bool isVarArg,
1762 const SmallVectorImpl<ISD::InputArg> &Ins,
1763 DebugLoc dl,
1764 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001765 SmallVectorImpl<SDValue> &InVals)
1766 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001767 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001769
Gordon Henriksen86737662008-01-05 16:56:59 +00001770 const Function* Fn = MF.getFunction();
1771 if (Fn->hasExternalLinkage() &&
1772 Subtarget->isTargetCygMing() &&
1773 Fn->getName() == "main")
1774 FuncInfo->setForceFramePointer(true);
1775
Evan Cheng1bc78042006-04-26 01:20:17 +00001776 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001778 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001779
Chris Lattner29689432010-03-11 00:22:57 +00001780 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1781 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001782
Chris Lattner638402b2007-02-28 07:00:42 +00001783 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001784 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001785 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001787
1788 // Allocate shadow area for Win64
1789 if (IsWin64) {
1790 CCInfo.AllocateStack(32, 8);
1791 }
1792
Duncan Sands45907662010-10-31 13:21:44 +00001793 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001794
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001796 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001797 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1798 CCValAssign &VA = ArgLocs[i];
1799 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1800 // places.
1801 assert(VA.getValNo() != LastVal &&
1802 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001803 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattnerf39f7712007-02-28 05:46:49 +00001806 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001807 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001808 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001810 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001816 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1818 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001819 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001820 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001821 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001822 RC = X86::VR64RegisterClass;
1823 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001824 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Devang Patel68e6bee2011-02-21 23:21:26 +00001826 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001828
Chris Lattnerf39f7712007-02-28 05:46:49 +00001829 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1830 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1831 // right size.
1832 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001833 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 DAG.getValueType(VA.getValVT()));
1835 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001836 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001837 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001838 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001839 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001840
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001841 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001842 // Handle MMX values passed in XMM regs.
1843 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001844 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1845 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001846 } else
1847 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001848 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001849 } else {
1850 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001852 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001853
1854 // If value is passed via pointer - do a load.
1855 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001856 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001857 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001858
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001860 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001861
Dan Gohman61a92132008-04-21 23:59:07 +00001862 // The x86-64 ABI for returning structs by value requires that we copy
1863 // the sret argument into %rax for the return. Save the argument into
1864 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001865 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001866 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1867 unsigned Reg = FuncInfo->getSRetReturnReg();
1868 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001870 FuncInfo->setSRetReturnReg(Reg);
1871 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001872 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001874 }
1875
Chris Lattnerf39f7712007-02-28 05:46:49 +00001876 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001877 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001878 if (FuncIsMadeTailCallSafe(CallConv,
1879 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001880 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001881
Evan Cheng1bc78042006-04-26 01:20:17 +00001882 // If the function takes variable number of arguments, make a frame index for
1883 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001884 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001885 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1886 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001887 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 }
1889 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001890 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1891
1892 // FIXME: We should really autogenerate these arrays
1893 static const unsigned GPR64ArgRegsWin64[] = {
1894 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001895 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001896 static const unsigned GPR64ArgRegs64Bit[] = {
1897 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1898 };
1899 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001900 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1901 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1902 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001903 const unsigned *GPR64ArgRegs;
1904 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001905
1906 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001907 // The XMM registers which might contain var arg parameters are shadowed
1908 // in their paired GPR. So we only need to save the GPR to their home
1909 // slots.
1910 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001911 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001912 } else {
1913 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1914 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001915
1916 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917 }
1918 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1919 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001920
Devang Patel578efa92009-06-05 21:57:13 +00001921 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001922 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001923 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001924 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1925 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001926 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001927 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
1928 !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001929 // Kernel mode asks for SSE to be disabled, so don't push them
1930 // on the stack.
1931 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001932
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001934 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001935 // Get to the caller-allocated home save location. Add 8 to account
1936 // for the return address.
1937 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001939 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001940 // Fixup to set vararg frame on shadow area (4 x i64).
1941 if (NumIntRegs < 4)
1942 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001943 } else {
1944 // For X86-64, if there are vararg parameters that are passed via
1945 // registers, then we must store them to their spots on the stack so they
1946 // may be loaded by deferencing the result of va_next.
1947 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1948 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1949 FuncInfo->setRegSaveFrameIndex(
1950 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001952 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953
Gordon Henriksen86737662008-01-05 16:56:59 +00001954 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001955 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001956 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1957 getPointerTy());
1958 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001959 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001960 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1961 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001962 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001963 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001965 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001966 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001967 MachinePointerInfo::getFixedStack(
1968 FuncInfo->getRegSaveFrameIndex(), Offset),
1969 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001970 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001971 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001973
Dan Gohmanface41a2009-08-16 21:24:25 +00001974 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1975 // Now store the XMM (fp + vector) parameter registers.
1976 SmallVector<SDValue, 11> SaveXMMOps;
1977 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001978
Devang Patel68e6bee2011-02-21 23:21:26 +00001979 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001980 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1981 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohman1e93df62010-04-17 14:41:14 +00001983 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1984 FuncInfo->getRegSaveFrameIndex()));
1985 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1986 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001987
Dan Gohmanface41a2009-08-16 21:24:25 +00001988 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001989 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001990 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001991 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1992 SaveXMMOps.push_back(Val);
1993 }
1994 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1995 MVT::Other,
1996 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001998
1999 if (!MemOps.empty())
2000 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2001 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002003 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002004
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002006 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2007 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002008 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002009 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002010 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002011 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002012 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002013 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002014 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002015
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002017 // RegSaveFrameIndex is X86-64 only.
2018 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002019 if (CallConv == CallingConv::X86_FastCall ||
2020 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002021 // fastcc functions can't have varargs.
2022 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 }
Evan Cheng25caf632006-05-23 21:06:34 +00002024
Rafael Espindola76927d752011-08-30 19:39:58 +00002025 FuncInfo->setArgumentStackSize(StackSize);
2026
Dan Gohman98ca4f22009-08-05 01:29:28 +00002027 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002028}
2029
Dan Gohman475871a2008-07-27 21:46:04 +00002030SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2032 SDValue StackPtr, SDValue Arg,
2033 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002034 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002035 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002036 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002037 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002038 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002039 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002040 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002041
2042 return DAG.getStore(Chain, dl, Arg, PtrOff,
2043 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002044 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002045}
2046
Bill Wendling64e87322009-01-16 19:25:27 +00002047/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002049SDValue
2050X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002051 SDValue &OutRetAddr, SDValue Chain,
2052 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002053 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002054 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002055 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002057
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002058 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002059 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002060 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002061 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002062}
2063
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002064/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002065/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002066static SDValue
2067EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002068 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002069 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002070 // Store the return address to the appropriate stack slot.
2071 if (!FPDiff) return Chain;
2072 // Calculate the new stack slot for the return address.
2073 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002074 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002075 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002077 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002078 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002079 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002080 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002081 return Chain;
2082}
2083
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002085X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002086 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002087 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002088 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002089 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 const SmallVectorImpl<ISD::InputArg> &Ins,
2091 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002092 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 MachineFunction &MF = DAG.getMachineFunction();
2094 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002095 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002096 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002097 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002098
Evan Cheng5f941932010-02-05 02:21:12 +00002099 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002100 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002101 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2102 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002103 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002104
2105 // Sibcalls are automatically detected tailcalls which do not require
2106 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002107 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002108 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002109
2110 if (isTailCall)
2111 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002112 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002113
Chris Lattner29689432010-03-11 00:22:57 +00002114 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2115 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002116
Chris Lattner638402b2007-02-28 07:00:42 +00002117 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002118 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002119 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002121
2122 // Allocate shadow area for Win64
2123 if (IsWin64) {
2124 CCInfo.AllocateStack(32, 8);
2125 }
2126
Duncan Sands45907662010-10-31 13:21:44 +00002127 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002128
Chris Lattner423c5f42007-02-28 05:31:48 +00002129 // Get a count of how many bytes are to be pushed on the stack.
2130 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002131 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002132 // This is a sibcall. The memory operands are available in caller's
2133 // own caller's stack.
2134 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002135 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2136 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002137 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002138
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002140 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002142 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002143 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2144 FPDiff = NumBytesCallerPushed - NumBytes;
2145
2146 // Set the delta of movement of the returnaddr stackslot.
2147 // But only set if delta is greater than previous delta.
2148 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2149 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2150 }
2151
Evan Chengf22f9b32010-02-06 03:28:46 +00002152 if (!IsSibcall)
2153 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002154
Dan Gohman475871a2008-07-27 21:46:04 +00002155 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002156 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002157 if (isTailCall && FPDiff)
2158 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2159 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002160
Dan Gohman475871a2008-07-27 21:46:04 +00002161 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2162 SmallVector<SDValue, 8> MemOpChains;
2163 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002164
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165 // Walk the register/memloc assignments, inserting copies/loads. In the case
2166 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2168 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002169 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002170 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002172 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002173
Chris Lattner423c5f42007-02-28 05:31:48 +00002174 // Promote the value if needed.
2175 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002176 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002177 case CCValAssign::Full: break;
2178 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002179 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002180 break;
2181 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002182 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002183 break;
2184 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002185 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2186 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2189 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002190 } else
2191 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2192 break;
2193 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002194 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002195 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 case CCValAssign::Indirect: {
2197 // Store the argument.
2198 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002199 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002200 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002201 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002202 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002203 Arg = SpillSlot;
2204 break;
2205 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002206 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002207
Chris Lattner423c5f42007-02-28 05:31:48 +00002208 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002209 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2210 if (isVarArg && IsWin64) {
2211 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2212 // shadow reg if callee is a varargs function.
2213 unsigned ShadowReg = 0;
2214 switch (VA.getLocReg()) {
2215 case X86::XMM0: ShadowReg = X86::RCX; break;
2216 case X86::XMM1: ShadowReg = X86::RDX; break;
2217 case X86::XMM2: ShadowReg = X86::R8; break;
2218 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002219 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002220 if (ShadowReg)
2221 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002222 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002223 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002224 assert(VA.isMemLoc());
2225 if (StackPtr.getNode() == 0)
2226 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2227 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2228 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002229 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002231
Evan Cheng32fe1032006-05-25 00:59:30 +00002232 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002233 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002234 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002235
Evan Cheng347d5f72006-04-28 21:29:37 +00002236 // Build a sequence of copy-to-reg nodes chained together with token chain
2237 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002238 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 // Tail call byval lowering might overwrite argument registers so in case of
2240 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002241 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002242 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002243 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002244 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002245 InFlag = Chain.getValue(1);
2246 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002247
Chris Lattner88e1fd52009-07-09 04:24:46 +00002248 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002249 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2250 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002252 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2253 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002254 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002255 InFlag);
2256 InFlag = Chain.getValue(1);
2257 } else {
2258 // If we are tail calling and generating PIC/GOT style code load the
2259 // address of the callee into ECX. The value in ecx is used as target of
2260 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2261 // for tail calls on PIC/GOT architectures. Normally we would just put the
2262 // address of GOT into ebx and then call target@PLT. But for tail calls
2263 // ebx would be restored (since ebx is callee saved) before jumping to the
2264 // target@PLT.
2265
2266 // Note: The actual moving to ECX is done further down.
2267 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2268 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2269 !G->getGlobal()->hasProtectedVisibility())
2270 Callee = LowerGlobalAddress(Callee, DAG);
2271 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002272 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002273 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002274 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002275
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002276 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002277 // From AMD64 ABI document:
2278 // For calls that may call functions that use varargs or stdargs
2279 // (prototype-less calls or calls to functions containing ellipsis (...) in
2280 // the declaration) %al is used as hidden argument to specify the number
2281 // of SSE registers used. The contents of %al do not need to match exactly
2282 // the number of registers, but must be an ubound on the number of SSE
2283 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002284
Gordon Henriksen86737662008-01-05 16:56:59 +00002285 // Count the number of XMM registers allocated.
2286 static const unsigned XMMArgRegs[] = {
2287 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2288 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2289 };
2290 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002291 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002292 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002293
Dale Johannesendd64c412009-02-04 00:33:20 +00002294 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002296 InFlag = Chain.getValue(1);
2297 }
2298
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002299
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002300 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002301 if (isTailCall) {
2302 // Force all the incoming stack arguments to be loaded from the stack
2303 // before any new outgoing arguments are stored to the stack, because the
2304 // outgoing stack slots may alias the incoming argument stack slots, and
2305 // the alias isn't otherwise explicit. This is slightly more conservative
2306 // than necessary, because it means that each store effectively depends
2307 // on every argument instead of just those arguments it would clobber.
2308 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2309
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SmallVector<SDValue, 8> MemOpChains2;
2311 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002312 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002313 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002314 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002315 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002316 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2317 CCValAssign &VA = ArgLocs[i];
2318 if (VA.isRegLoc())
2319 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002320 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002321 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002322 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002323 // Create frame index.
2324 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002325 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002326 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002327 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002328
Duncan Sands276dcbd2008-03-21 09:14:45 +00002329 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002330 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002332 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002333 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002334 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002335 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002336
Dan Gohman98ca4f22009-08-05 01:29:28 +00002337 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2338 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002339 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002341 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002342 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002343 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002344 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002345 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002346 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002347 }
2348 }
2349
2350 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002351 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002352 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002353
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002354 // Copy arguments to their registers.
2355 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002356 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002357 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002358 InFlag = Chain.getValue(1);
2359 }
Dan Gohman475871a2008-07-27 21:46:04 +00002360 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002361
Gordon Henriksen86737662008-01-05 16:56:59 +00002362 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002363 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002364 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002365 }
2366
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2368 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2369 // In the 64-bit large code model, we have to make all calls
2370 // through a register, since the call instruction's 32-bit
2371 // pc-relative offset may not be large enough to hold the whole
2372 // address.
2373 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002374 // If the callee is a GlobalAddress node (quite common, every direct call
2375 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2376 // it.
2377
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002378 // We should use extra load for direct calls to dllimported functions in
2379 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002380 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002381 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002382 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002383 bool ExtraLoad = false;
2384 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002385
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2387 // external symbols most go through the PLT in PIC mode. If the symbol
2388 // has hidden or protected visibility, or if it is static or local, then
2389 // we don't need to use the PLT - we can directly call it.
2390 if (Subtarget->isTargetELF() &&
2391 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002392 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002393 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002394 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002395 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002396 (!Subtarget->getTargetTriple().isMacOSX() ||
2397 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002398 // PC-relative references to external symbols should go through $stub,
2399 // unless we're building with the leopard linker or later, which
2400 // automatically synthesizes these stubs.
2401 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002402 } else if (Subtarget->isPICStyleRIPRel() &&
2403 isa<Function>(GV) &&
2404 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2405 // If the function is marked as non-lazy, generate an indirect call
2406 // which loads from the GOT directly. This avoids runtime overhead
2407 // at the cost of eager binding (and one extra byte of encoding).
2408 OpFlags = X86II::MO_GOTPCREL;
2409 WrapperKind = X86ISD::WrapperRIP;
2410 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002411 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002412
Devang Patel0d881da2010-07-06 22:08:15 +00002413 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002414 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002415
2416 // Add a wrapper if needed.
2417 if (WrapperKind != ISD::DELETED_NODE)
2418 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2419 // Add extra indirection if needed.
2420 if (ExtraLoad)
2421 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2422 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002423 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002424 }
Bill Wendling056292f2008-09-16 21:48:12 +00002425 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002426 unsigned char OpFlags = 0;
2427
Evan Cheng1bf891a2010-12-01 22:59:46 +00002428 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2429 // external symbols should go through the PLT.
2430 if (Subtarget->isTargetELF() &&
2431 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2432 OpFlags = X86II::MO_PLT;
2433 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002434 (!Subtarget->getTargetTriple().isMacOSX() ||
2435 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002436 // PC-relative references to external symbols should go through $stub,
2437 // unless we're building with the leopard linker or later, which
2438 // automatically synthesizes these stubs.
2439 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002440 }
Eric Christopherfd179292009-08-27 18:07:15 +00002441
Chris Lattner48a7d022009-07-09 05:02:21 +00002442 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2443 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002444 }
2445
Chris Lattnerd96d0722007-02-25 06:40:16 +00002446 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002447 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002449
Evan Chengf22f9b32010-02-06 03:28:46 +00002450 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002451 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2452 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002453 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002454 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002455
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002456 Ops.push_back(Chain);
2457 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002458
Dan Gohman98ca4f22009-08-05 01:29:28 +00002459 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002461
Gordon Henriksen86737662008-01-05 16:56:59 +00002462 // Add argument registers to the end of the list so that they are known live
2463 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002464 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2465 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2466 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002467
Evan Cheng586ccac2008-03-18 23:36:35 +00002468 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002469 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002470 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2471
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002472 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002473 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002474 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002475
Gabor Greifba36cb52008-08-28 21:40:38 +00002476 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002477 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002478
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002480 // We used to do:
2481 //// If this is the first return lowered for this function, add the regs
2482 //// to the liveout set for the function.
2483 // This isn't right, although it's probably harmless on x86; liveouts
2484 // should be computed from returns not tail calls. Consider a void
2485 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002486 return DAG.getNode(X86ISD::TC_RETURN, dl,
2487 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002488 }
2489
Dale Johannesenace16102009-02-03 19:33:06 +00002490 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002491 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002492
Chris Lattner2d297092006-05-23 18:50:38 +00002493 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002494 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002495 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2496 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002497 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002498 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002499 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002500 // pops the hidden struct pointer, so we have to push it back.
2501 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002502 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002503 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002504 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002505
Gordon Henriksenae636f82008-01-03 16:47:34 +00002506 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002507 if (!IsSibcall) {
2508 Chain = DAG.getCALLSEQ_END(Chain,
2509 DAG.getIntPtrConstant(NumBytes, true),
2510 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2511 true),
2512 InFlag);
2513 InFlag = Chain.getValue(1);
2514 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002515
Chris Lattner3085e152007-02-25 08:59:22 +00002516 // Handle result values, copying them out of physregs into vregs that we
2517 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2519 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002520}
2521
Evan Cheng25ab6902006-09-08 06:48:29 +00002522
2523//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002524// Fast Calling Convention (tail call) implementation
2525//===----------------------------------------------------------------------===//
2526
2527// Like std call, callee cleans arguments, convention except that ECX is
2528// reserved for storing the tail called function address. Only 2 registers are
2529// free for argument passing (inreg). Tail call optimization is performed
2530// provided:
2531// * tailcallopt is enabled
2532// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002533// On X86_64 architecture with GOT-style position independent code only local
2534// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002535// To keep the stack aligned according to platform abi the function
2536// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2537// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002538// If a tail called function callee has more arguments than the caller the
2539// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002540// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002541// original REtADDR, but before the saved framepointer or the spilled registers
2542// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2543// stack layout:
2544// arg1
2545// arg2
2546// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002547// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002548// move area ]
2549// (possible EBP)
2550// ESI
2551// EDI
2552// local1 ..
2553
2554/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2555/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002556unsigned
2557X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2558 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002559 MachineFunction &MF = DAG.getMachineFunction();
2560 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002561 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002562 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002565 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2567 // Number smaller than 12 so just add the difference.
2568 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2569 } else {
2570 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002571 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002572 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002573 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002574 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002575}
2576
Evan Cheng5f941932010-02-05 02:21:12 +00002577/// MatchingStackOffset - Return true if the given stack call argument is
2578/// already available in the same position (relatively) of the caller's
2579/// incoming argument stack.
2580static
2581bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2582 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2583 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002584 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2585 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002586 if (Arg.getOpcode() == ISD::CopyFromReg) {
2587 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002588 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002589 return false;
2590 MachineInstr *Def = MRI->getVRegDef(VR);
2591 if (!Def)
2592 return false;
2593 if (!Flags.isByVal()) {
2594 if (!TII->isLoadFromStackSlot(Def, FI))
2595 return false;
2596 } else {
2597 unsigned Opcode = Def->getOpcode();
2598 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2599 Def->getOperand(1).isFI()) {
2600 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002602 } else
2603 return false;
2604 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002605 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2606 if (Flags.isByVal())
2607 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002608 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002609 // define @foo(%struct.X* %A) {
2610 // tail call @bar(%struct.X* byval %A)
2611 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002612 return false;
2613 SDValue Ptr = Ld->getBasePtr();
2614 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2615 if (!FINode)
2616 return false;
2617 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002618 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002619 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002620 FI = FINode->getIndex();
2621 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002622 } else
2623 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002624
Evan Cheng4cae1332010-03-05 08:38:04 +00002625 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002626 if (!MFI->isFixedObjectIndex(FI))
2627 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002628 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002629}
2630
Dan Gohman98ca4f22009-08-05 01:29:28 +00002631/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2632/// for tail call optimization. Targets which want to do tail call
2633/// optimization should implement this function.
2634bool
2635X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002636 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002637 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002638 bool isCalleeStructRet,
2639 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002640 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002641 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002642 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002644 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002645 CalleeCC != CallingConv::C)
2646 return false;
2647
Evan Cheng7096ae42010-01-29 06:45:59 +00002648 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002649 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002650 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002651 CallingConv::ID CallerCC = CallerF->getCallingConv();
2652 bool CCMatch = CallerCC == CalleeCC;
2653
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002654 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002655 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002656 return true;
2657 return false;
2658 }
2659
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002660 // Look for obvious safe cases to perform tail call optimization that do not
2661 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002662
Evan Cheng2c12cb42010-03-26 16:26:03 +00002663 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2664 // emit a special epilogue.
2665 if (RegInfo->needsStackRealignment(MF))
2666 return false;
2667
Evan Chenga375d472010-03-15 18:54:48 +00002668 // Also avoid sibcall optimization if either caller or callee uses struct
2669 // return semantics.
2670 if (isCalleeStructRet || isCallerStructRet)
2671 return false;
2672
Chad Rosier2416da32011-06-24 21:15:36 +00002673 // An stdcall caller is expected to clean up its arguments; the callee
2674 // isn't going to do that.
2675 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2676 return false;
2677
Chad Rosier871f6642011-05-18 19:59:50 +00002678 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002679 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002680 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002681
2682 // Optimizing for varargs on Win64 is unlikely to be safe without
2683 // additional testing.
2684 if (Subtarget->isTargetWin64())
2685 return false;
2686
Chad Rosier871f6642011-05-18 19:59:50 +00002687 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002688 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2689 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002690
Chad Rosier871f6642011-05-18 19:59:50 +00002691 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2692 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2693 if (!ArgLocs[i].isRegLoc())
2694 return false;
2695 }
2696
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002697 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2698 // Therefore if it's not used by the call it is not safe to optimize this into
2699 // a sibcall.
2700 bool Unused = false;
2701 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2702 if (!Ins[i].Used) {
2703 Unused = true;
2704 break;
2705 }
2706 }
2707 if (Unused) {
2708 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002709 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2710 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002711 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002712 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002713 CCValAssign &VA = RVLocs[i];
2714 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2715 return false;
2716 }
2717 }
2718
Evan Cheng13617962010-04-30 01:12:32 +00002719 // If the calling conventions do not match, then we'd better make sure the
2720 // results are returned in the same way as what the caller expects.
2721 if (!CCMatch) {
2722 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002723 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2724 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002725 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2726
2727 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002728 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2729 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002730 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2731
2732 if (RVLocs1.size() != RVLocs2.size())
2733 return false;
2734 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2735 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2736 return false;
2737 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2738 return false;
2739 if (RVLocs1[i].isRegLoc()) {
2740 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2741 return false;
2742 } else {
2743 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2744 return false;
2745 }
2746 }
2747 }
2748
Evan Chenga6bff982010-01-30 01:22:00 +00002749 // If the callee takes no arguments then go on to check the results of the
2750 // call.
2751 if (!Outs.empty()) {
2752 // Check if stack adjustment is needed. For now, do not do this if any
2753 // argument is passed on the stack.
2754 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002755 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2756 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002757
2758 // Allocate shadow area for Win64
2759 if (Subtarget->isTargetWin64()) {
2760 CCInfo.AllocateStack(32, 8);
2761 }
2762
Duncan Sands45907662010-10-31 13:21:44 +00002763 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002764 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002765 MachineFunction &MF = DAG.getMachineFunction();
2766 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2767 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002768
2769 // Check if the arguments are already laid out in the right way as
2770 // the caller's fixed stack objects.
2771 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002772 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2773 const X86InstrInfo *TII =
2774 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002775 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2776 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002777 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002778 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002779 if (VA.getLocInfo() == CCValAssign::Indirect)
2780 return false;
2781 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002782 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2783 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002784 return false;
2785 }
2786 }
2787 }
Evan Cheng9c044672010-05-29 01:35:22 +00002788
2789 // If the tailcall address may be in a register, then make sure it's
2790 // possible to register allocate for it. In 32-bit, the call address can
2791 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002792 // callee-saved registers are restored. These happen to be the same
2793 // registers used to pass 'inreg' arguments so watch out for those.
2794 if (!Subtarget->is64Bit() &&
2795 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002796 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002797 unsigned NumInRegs = 0;
2798 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2799 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002800 if (!VA.isRegLoc())
2801 continue;
2802 unsigned Reg = VA.getLocReg();
2803 switch (Reg) {
2804 default: break;
2805 case X86::EAX: case X86::EDX: case X86::ECX:
2806 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002807 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002808 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002809 }
2810 }
2811 }
Evan Chenga6bff982010-01-30 01:22:00 +00002812 }
Evan Chengb1712452010-01-27 06:25:16 +00002813
Evan Cheng86809cc2010-02-03 03:28:02 +00002814 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002815}
2816
Dan Gohman3df24e62008-09-03 23:12:08 +00002817FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002818X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2819 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002820}
2821
2822
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002823//===----------------------------------------------------------------------===//
2824// Other Lowering Hooks
2825//===----------------------------------------------------------------------===//
2826
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002827static bool MayFoldLoad(SDValue Op) {
2828 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2829}
2830
2831static bool MayFoldIntoStore(SDValue Op) {
2832 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2833}
2834
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835static bool isTargetShuffle(unsigned Opcode) {
2836 switch(Opcode) {
2837 default: return false;
2838 case X86ISD::PSHUFD:
2839 case X86ISD::PSHUFHW:
2840 case X86ISD::PSHUFLW:
2841 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002842 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002843 case X86ISD::SHUFPS:
2844 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002845 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002846 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002847 case X86ISD::MOVLPS:
2848 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002849 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002850 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002851 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002852 case X86ISD::MOVSS:
2853 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002854 case X86ISD::UNPCKLP:
2855 case X86ISD::PUNPCKL:
2856 case X86ISD::UNPCKHP:
2857 case X86ISD::PUNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002858 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002859 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002860 return true;
2861 }
2862 return false;
2863}
2864
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002865static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002866 SDValue V1, SelectionDAG &DAG) {
2867 switch(Opc) {
2868 default: llvm_unreachable("Unknown x86 shuffle node");
2869 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002870 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002871 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002872 return DAG.getNode(Opc, dl, VT, V1);
2873 }
2874
2875 return SDValue();
2876}
2877
2878static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002879 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002880 switch(Opc) {
2881 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002882 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002883 case X86ISD::PSHUFHW:
2884 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002885 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002886 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2887 }
2888
2889 return SDValue();
2890}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002891
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002892static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2893 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2894 switch(Opc) {
2895 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002896 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002897 case X86ISD::SHUFPD:
2898 case X86ISD::SHUFPS:
Craig Topperec24e612011-11-30 07:47:51 +00002899 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002900 return DAG.getNode(Opc, dl, VT, V1, V2,
2901 DAG.getConstant(TargetMask, MVT::i8));
2902 }
2903 return SDValue();
2904}
2905
2906static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2907 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2908 switch(Opc) {
2909 default: llvm_unreachable("Unknown x86 shuffle node");
2910 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002911 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002912 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002913 case X86ISD::MOVLPS:
2914 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002915 case X86ISD::MOVSS:
2916 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002917 case X86ISD::UNPCKLP:
2918 case X86ISD::PUNPCKL:
2919 case X86ISD::UNPCKHP:
2920 case X86ISD::PUNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002921 return DAG.getNode(Opc, dl, VT, V1, V2);
2922 }
2923 return SDValue();
2924}
2925
Dan Gohmand858e902010-04-17 15:26:15 +00002926SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002927 MachineFunction &MF = DAG.getMachineFunction();
2928 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2929 int ReturnAddrIndex = FuncInfo->getRAIndex();
2930
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002931 if (ReturnAddrIndex == 0) {
2932 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002933 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002934 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002935 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002936 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002937 }
2938
Evan Cheng25ab6902006-09-08 06:48:29 +00002939 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002940}
2941
2942
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002943bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2944 bool hasSymbolicDisplacement) {
2945 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002946 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002947 return false;
2948
2949 // If we don't have a symbolic displacement - we don't have any extra
2950 // restrictions.
2951 if (!hasSymbolicDisplacement)
2952 return true;
2953
2954 // FIXME: Some tweaks might be needed for medium code model.
2955 if (M != CodeModel::Small && M != CodeModel::Kernel)
2956 return false;
2957
2958 // For small code model we assume that latest object is 16MB before end of 31
2959 // bits boundary. We may also accept pretty large negative constants knowing
2960 // that all objects are in the positive half of address space.
2961 if (M == CodeModel::Small && Offset < 16*1024*1024)
2962 return true;
2963
2964 // For kernel code model we know that all object resist in the negative half
2965 // of 32bits address space. We may not accept negative offsets, since they may
2966 // be just off and we may accept pretty large positive ones.
2967 if (M == CodeModel::Kernel && Offset > 0)
2968 return true;
2969
2970 return false;
2971}
2972
Evan Chengef41ff62011-06-23 17:54:54 +00002973/// isCalleePop - Determines whether the callee is required to pop its
2974/// own arguments. Callee pop is necessary to support tail calls.
2975bool X86::isCalleePop(CallingConv::ID CallingConv,
2976 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2977 if (IsVarArg)
2978 return false;
2979
2980 switch (CallingConv) {
2981 default:
2982 return false;
2983 case CallingConv::X86_StdCall:
2984 return !is64Bit;
2985 case CallingConv::X86_FastCall:
2986 return !is64Bit;
2987 case CallingConv::X86_ThisCall:
2988 return !is64Bit;
2989 case CallingConv::Fast:
2990 return TailCallOpt;
2991 case CallingConv::GHC:
2992 return TailCallOpt;
2993 }
2994}
2995
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002996/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2997/// specific condition code, returning the condition code and the LHS/RHS of the
2998/// comparison to make.
2999static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3000 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003001 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003002 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3003 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3004 // X > -1 -> X == 0, jump !sign.
3005 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003006 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003007 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3008 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003009 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003010 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003011 // X < 1 -> X <= 0
3012 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003013 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003014 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003015 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003016
Evan Chengd9558e02006-01-06 00:43:03 +00003017 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003018 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003019 case ISD::SETEQ: return X86::COND_E;
3020 case ISD::SETGT: return X86::COND_G;
3021 case ISD::SETGE: return X86::COND_GE;
3022 case ISD::SETLT: return X86::COND_L;
3023 case ISD::SETLE: return X86::COND_LE;
3024 case ISD::SETNE: return X86::COND_NE;
3025 case ISD::SETULT: return X86::COND_B;
3026 case ISD::SETUGT: return X86::COND_A;
3027 case ISD::SETULE: return X86::COND_BE;
3028 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003029 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003031
Chris Lattner4c78e022008-12-23 23:42:27 +00003032 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003033
Chris Lattner4c78e022008-12-23 23:42:27 +00003034 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003035 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3036 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003037 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3038 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003039 }
3040
Chris Lattner4c78e022008-12-23 23:42:27 +00003041 switch (SetCCOpcode) {
3042 default: break;
3043 case ISD::SETOLT:
3044 case ISD::SETOLE:
3045 case ISD::SETUGT:
3046 case ISD::SETUGE:
3047 std::swap(LHS, RHS);
3048 break;
3049 }
3050
3051 // On a floating point condition, the flags are set as follows:
3052 // ZF PF CF op
3053 // 0 | 0 | 0 | X > Y
3054 // 0 | 0 | 1 | X < Y
3055 // 1 | 0 | 0 | X == Y
3056 // 1 | 1 | 1 | unordered
3057 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003058 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003060 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003061 case ISD::SETOLT: // flipped
3062 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003063 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 case ISD::SETOLE: // flipped
3065 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003067 case ISD::SETUGT: // flipped
3068 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003069 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003070 case ISD::SETUGE: // flipped
3071 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003072 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003073 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003074 case ISD::SETNE: return X86::COND_NE;
3075 case ISD::SETUO: return X86::COND_P;
3076 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003077 case ISD::SETOEQ:
3078 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 }
Evan Chengd9558e02006-01-06 00:43:03 +00003080}
3081
Evan Cheng4a460802006-01-11 00:33:36 +00003082/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3083/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003084/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003085static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003086 switch (X86CC) {
3087 default:
3088 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003089 case X86::COND_B:
3090 case X86::COND_BE:
3091 case X86::COND_E:
3092 case X86::COND_P:
3093 case X86::COND_A:
3094 case X86::COND_AE:
3095 case X86::COND_NE:
3096 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003097 return true;
3098 }
3099}
3100
Evan Chengeb2f9692009-10-27 19:56:55 +00003101/// isFPImmLegal - Returns true if the target can instruction select the
3102/// specified FP immediate natively. If false, the legalizer will
3103/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003104bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003105 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3106 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3107 return true;
3108 }
3109 return false;
3110}
3111
Nate Begeman9008ca62009-04-27 18:41:29 +00003112/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3113/// the specified range (L, H].
3114static bool isUndefOrInRange(int Val, int Low, int Hi) {
3115 return (Val < 0) || (Val >= Low && Val < Hi);
3116}
3117
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003118/// isUndefOrInRange - Return true if every element in Mask, begining
3119/// from position Pos and ending in Pos+Size, falls within the specified
3120/// range (L, L+Pos]. or is undef.
3121static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3122 int Pos, int Size, int Low, int Hi) {
3123 for (int i = Pos, e = Pos+Size; i != e; ++i)
3124 if (!isUndefOrInRange(Mask[i], Low, Hi))
3125 return false;
3126 return true;
3127}
3128
Nate Begeman9008ca62009-04-27 18:41:29 +00003129/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3130/// specified value.
3131static bool isUndefOrEqual(int Val, int CmpVal) {
3132 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003133 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003135}
3136
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003137/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3138/// from position Pos and ending in Pos+Size, falls within the specified
3139/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003140static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3141 int Pos, int Size, int Low) {
3142 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3143 if (!isUndefOrEqual(Mask[i], Low))
3144 return false;
3145 return true;
3146}
3147
Nate Begeman9008ca62009-04-27 18:41:29 +00003148/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3149/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3150/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003151static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003152 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003154 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 return (Mask[0] < 2 && Mask[1] < 2);
3156 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003157}
3158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003160 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 N->getMask(M);
3162 return ::isPSHUFDMask(M, N->getValueType(0));
3163}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003164
Nate Begeman9008ca62009-04-27 18:41:29 +00003165/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3166/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003167static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003169 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003170
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 // Lower quadword copied in order or undef.
3172 for (int i = 0; i != 4; ++i)
3173 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003174 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003175
Evan Cheng506d3df2006-03-29 23:07:14 +00003176 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 for (int i = 4; i != 8; ++i)
3178 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003179 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003180
Evan Cheng506d3df2006-03-29 23:07:14 +00003181 return true;
3182}
3183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003185 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 N->getMask(M);
3187 return ::isPSHUFHWMask(M, N->getValueType(0));
3188}
Evan Cheng506d3df2006-03-29 23:07:14 +00003189
Nate Begeman9008ca62009-04-27 18:41:29 +00003190/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3191/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003192static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Rafael Espindola15684b22009-04-24 12:40:33 +00003196 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 for (int i = 4; i != 8; ++i)
3198 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Rafael Espindola15684b22009-04-24 12:40:33 +00003201 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 for (int i = 0; i != 4; ++i)
3203 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003204 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003205
Rafael Espindola15684b22009-04-24 12:40:33 +00003206 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003207}
3208
Nate Begeman9008ca62009-04-27 18:41:29 +00003209bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003210 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 N->getMask(M);
3212 return ::isPSHUFLWMask(M, N->getValueType(0));
3213}
3214
Nate Begemana09008b2009-10-19 02:17:23 +00003215/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3216/// is suitable for input to PALIGNR.
3217static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003218 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003219 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003220 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3221 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003222
Nate Begemana09008b2009-10-19 02:17:23 +00003223 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003224 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003225 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003226
Nate Begemana09008b2009-10-19 02:17:23 +00003227 for (i = 0; i != e; ++i)
3228 if (Mask[i] >= 0)
3229 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003230
Nate Begemana09008b2009-10-19 02:17:23 +00003231 // All undef, not a palignr.
3232 if (i == e)
3233 return false;
3234
Eli Friedman63f8dde2011-07-25 21:36:45 +00003235 // Make sure we're shifting in the right direction.
3236 if (Mask[i] <= i)
3237 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003238
3239 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003240
Nate Begemana09008b2009-10-19 02:17:23 +00003241 // Check the rest of the elements to see if they are consecutive.
3242 for (++i; i != e; ++i) {
3243 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003244 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003245 return false;
3246 }
3247 return true;
3248}
3249
Craig Topper9d7025b2011-11-27 21:41:12 +00003250/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003251/// specifies a shuffle of elements that is suitable for input to 256-bit
3252/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003253static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper71c4c122011-11-28 01:14:24 +00003254 bool HasAVX) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003255 int NumElems = VT.getVectorNumElements();
3256
Craig Topper71c4c122011-11-28 01:14:24 +00003257 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003258 return false;
3259
Craig Topper9d7025b2011-11-27 21:41:12 +00003260 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003261 return false;
3262
3263 // VSHUFPSY divides the resulting vector into 4 chunks.
3264 // The sources are also splitted into 4 chunks, and each destination
3265 // chunk must come from a different source chunk.
3266 //
3267 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3268 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3269 //
3270 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3271 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3272 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003273 // VSHUFPDY divides the resulting vector into 4 chunks.
3274 // The sources are also splitted into 4 chunks, and each destination
3275 // chunk must come from a different source chunk.
3276 //
3277 // SRC1 => X3 X2 X1 X0
3278 // SRC2 => Y3 Y2 Y1 Y0
3279 //
3280 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3281 //
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003282 int QuarterSize = NumElems/4;
3283 int HalfSize = QuarterSize*2;
3284 for (int i = 0; i < QuarterSize; ++i)
3285 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3286 return false;
3287 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3288 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3289 return false;
3290
Craig Topper9d7025b2011-11-27 21:41:12 +00003291 // For VSHUFPSY, the mask of the second half must be the same as the first
Craig Topper70b883b2011-11-28 10:14:51 +00003292 // but with the appropriate offsets. This works in the same way as
3293 // VPERMILPS works with masks.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003294 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3295 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3296 return false;
Craig Topper9d7025b2011-11-27 21:41:12 +00003297 if (NumElems == 4)
3298 continue;
3299 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003300 int FstHalfIdx = i-HalfSize;
3301 if (Mask[FstHalfIdx] < 0)
3302 continue;
3303 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3304 return false;
3305 }
3306 for (int i = QuarterSize*3; i < NumElems; ++i) {
3307 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3308 return false;
3309 int FstHalfIdx = i-HalfSize;
Craig Topper9d7025b2011-11-27 21:41:12 +00003310 if (NumElems == 4)
3311 continue;
3312 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003313 if (Mask[FstHalfIdx] < 0)
3314 continue;
3315 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3316 return false;
Craig Topper71c4c122011-11-28 01:14:24 +00003317 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003318
Craig Topper71c4c122011-11-28 01:14:24 +00003319 return true;
3320}
3321
3322/// isCommutedVSHUFP() - Returns true if the shuffle mask is exactly
3323/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3324/// half elements to come from vector 1 (which would equal the dest.) and
3325/// the upper half to come from vector 2.
3326static bool isCommutedVSHUFPY(ShuffleVectorSDNode *N, bool HasAVX) {
3327 EVT VT = N->getValueType(0);
3328 int NumElems = VT.getVectorNumElements();
3329 SmallVector<int, 8> Mask;
3330 N->getMask(Mask);
3331
3332 if (!HasAVX || VT.getSizeInBits() != 256)
3333 return false;
3334
3335 if (NumElems != 4 && NumElems != 8)
3336 return false;
3337
3338 // VSHUFPSY divides the resulting vector into 4 chunks.
3339 // The sources are also splitted into 4 chunks, and each destination
3340 // chunk must come from a different source chunk.
3341 //
3342 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3343 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3344 //
3345 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3346 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3347 //
3348 // VSHUFPDY divides the resulting vector into 4 chunks.
3349 // The sources are also splitted into 4 chunks, and each destination
3350 // chunk must come from a different source chunk.
3351 //
3352 // SRC1 => X3 X2 X1 X0
3353 // SRC2 => Y3 Y2 Y1 Y0
3354 //
3355 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3356 //
3357 int QuarterSize = NumElems/4;
3358 int HalfSize = QuarterSize*2;
3359 for (int i = 0; i < QuarterSize; ++i)
3360 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3361 return false;
3362 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3363 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3364 return false;
3365
3366 // For VSHUFPSY, the mask of the second half must be the same as the first
Craig Topper70b883b2011-11-28 10:14:51 +00003367 // but with the appropriate offsets. This works in the same way as
3368 // VPERMILPS works with masks.
Craig Topper71c4c122011-11-28 01:14:24 +00003369 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3370 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3371 return false;
3372 if (NumElems == 4)
3373 continue;
3374 // VSHUFPSY handling
3375 int FstHalfIdx = i-HalfSize;
3376 if (Mask[FstHalfIdx] < 0)
3377 continue;
3378 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3379 return false;
3380 }
3381 for (int i = QuarterSize*3; i < NumElems; ++i) {
3382 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3383 return false;
3384 if (NumElems == 4)
3385 continue;
3386 // VSHUFPSY handling
3387 int FstHalfIdx = i-HalfSize;
3388 if (Mask[FstHalfIdx] < 0)
3389 continue;
3390 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3391 return false;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003392 }
3393
3394 return true;
3395}
3396
Craig Topper9d7025b2011-11-27 21:41:12 +00003397/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3398/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3399static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003400 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3401 EVT VT = SVOp->getValueType(0);
3402 int NumElems = VT.getVectorNumElements();
3403
Craig Topper9d7025b2011-11-27 21:41:12 +00003404 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3405 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003406
3407 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003408 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003409 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003410 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003411 int Elt = SVOp->getMaskElt(i);
3412 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003413 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003414 Elt %= HalfSize;
3415 unsigned Shamt = i;
3416 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3417 if (NumElems == 8) Shamt %= HalfSize;
3418 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003419 }
3420
3421 return Mask;
3422}
3423
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003424/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3425/// the two vector operands have swapped position.
3426static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
3427 unsigned NumElems = VT.getVectorNumElements();
3428 for (unsigned i = 0; i != NumElems; ++i) {
3429 int idx = Mask[i];
3430 if (idx < 0)
3431 continue;
3432 else if (idx < (int)NumElems)
3433 Mask[i] = idx + NumElems;
3434 else
3435 Mask[i] = idx - NumElems;
3436 }
3437}
3438
Evan Cheng14aed5e2006-03-24 01:18:28 +00003439/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003440/// specifies a shuffle of elements that is suitable for input to 128-bit
3441/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003442static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003444
3445 if (VT.getSizeInBits() != 128)
3446 return false;
3447
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 if (NumElems != 2 && NumElems != 4)
3449 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003450
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 int Half = NumElems / 2;
3452 for (int i = 0; i < Half; ++i)
3453 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003454 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 for (int i = Half; i < NumElems; ++i)
3456 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003457 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003458
Evan Cheng14aed5e2006-03-24 01:18:28 +00003459 return true;
3460}
3461
Nate Begeman9008ca62009-04-27 18:41:29 +00003462bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3463 SmallVector<int, 8> M;
3464 N->getMask(M);
3465 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003466}
3467
Craig Topper71c4c122011-11-28 01:14:24 +00003468/// isCommutedSHUFPMask - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003469/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3470/// half elements to come from vector 1 (which would equal the dest.) and
3471/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003472static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003473 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003474
3475 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003476 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003477
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 int Half = NumElems / 2;
3479 for (int i = 0; i < Half; ++i)
3480 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003481 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 for (int i = Half; i < NumElems; ++i)
3483 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003484 return false;
3485 return true;
3486}
3487
Nate Begeman9008ca62009-04-27 18:41:29 +00003488static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3489 SmallVector<int, 8> M;
3490 N->getMask(M);
3491 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003492}
3493
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003494/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3495/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003496bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003497 EVT VT = N->getValueType(0);
3498 unsigned NumElems = VT.getVectorNumElements();
3499
3500 if (VT.getSizeInBits() != 128)
3501 return false;
3502
3503 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003504 return false;
3505
Evan Cheng2064a2b2006-03-28 06:50:32 +00003506 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003507 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3508 isUndefOrEqual(N->getMaskElt(1), 7) &&
3509 isUndefOrEqual(N->getMaskElt(2), 2) &&
3510 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003511}
3512
Nate Begeman0b10b912009-11-07 23:17:15 +00003513/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3514/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3515/// <2, 3, 2, 3>
3516bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003517 EVT VT = N->getValueType(0);
3518 unsigned NumElems = VT.getVectorNumElements();
3519
3520 if (VT.getSizeInBits() != 128)
3521 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003522
Nate Begeman0b10b912009-11-07 23:17:15 +00003523 if (NumElems != 4)
3524 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003525
Nate Begeman0b10b912009-11-07 23:17:15 +00003526 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003527 isUndefOrEqual(N->getMaskElt(1), 3) &&
3528 isUndefOrEqual(N->getMaskElt(2), 2) &&
3529 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003530}
3531
Evan Cheng5ced1d82006-04-06 23:23:56 +00003532/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3533/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003534bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3535 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003536
Evan Cheng5ced1d82006-04-06 23:23:56 +00003537 if (NumElems != 2 && NumElems != 4)
3538 return false;
3539
Evan Chengc5cdff22006-04-07 21:53:05 +00003540 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003541 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003542 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003543
Evan Chengc5cdff22006-04-07 21:53:05 +00003544 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003545 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003546 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003547
3548 return true;
3549}
3550
Nate Begeman0b10b912009-11-07 23:17:15 +00003551/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3552/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3553bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003555
David Greenea20244d2011-03-02 17:23:43 +00003556 if ((NumElems != 2 && NumElems != 4)
3557 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003558 return false;
3559
Evan Chengc5cdff22006-04-07 21:53:05 +00003560 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003561 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003562 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003563
Nate Begeman9008ca62009-04-27 18:41:29 +00003564 for (unsigned i = 0; i < NumElems/2; ++i)
3565 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003566 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003567
3568 return true;
3569}
3570
Evan Cheng0038e592006-03-28 00:39:58 +00003571/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3572/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003573static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003574 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003575 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003576
3577 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3578 "Unsupported vector type for unpckh");
3579
Craig Topper6347e862011-11-21 06:57:39 +00003580 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003581 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003582 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003583
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003584 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3585 // independently on 128-bit lanes.
3586 unsigned NumLanes = VT.getSizeInBits()/128;
3587 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003588
3589 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003590 unsigned End = NumLaneElts;
3591 for (unsigned s = 0; s < NumLanes; ++s) {
3592 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003593 i != End;
3594 i += 2, ++j) {
3595 int BitI = Mask[i];
3596 int BitI1 = Mask[i+1];
3597 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003598 return false;
David Greenea20244d2011-03-02 17:23:43 +00003599 if (V2IsSplat) {
3600 if (!isUndefOrEqual(BitI1, NumElts))
3601 return false;
3602 } else {
3603 if (!isUndefOrEqual(BitI1, j + NumElts))
3604 return false;
3605 }
Evan Cheng39623da2006-04-20 08:58:49 +00003606 }
David Greenea20244d2011-03-02 17:23:43 +00003607 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003608 Start += NumLaneElts;
3609 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003610 }
David Greenea20244d2011-03-02 17:23:43 +00003611
Evan Cheng0038e592006-03-28 00:39:58 +00003612 return true;
3613}
3614
Craig Topper6347e862011-11-21 06:57:39 +00003615bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 SmallVector<int, 8> M;
3617 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003618 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003619}
3620
Evan Cheng4fcb9222006-03-28 02:43:26 +00003621/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3622/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003623static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003624 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003626
3627 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3628 "Unsupported vector type for unpckh");
3629
Craig Topper6347e862011-11-21 06:57:39 +00003630 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003631 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003632 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003633
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003634 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3635 // independently on 128-bit lanes.
3636 unsigned NumLanes = VT.getSizeInBits()/128;
3637 unsigned NumLaneElts = NumElts/NumLanes;
3638
3639 unsigned Start = 0;
3640 unsigned End = NumLaneElts;
3641 for (unsigned l = 0; l != NumLanes; ++l) {
3642 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3643 i != End; i += 2, ++j) {
3644 int BitI = Mask[i];
3645 int BitI1 = Mask[i+1];
3646 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003647 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003648 if (V2IsSplat) {
3649 if (isUndefOrEqual(BitI1, NumElts))
3650 return false;
3651 } else {
3652 if (!isUndefOrEqual(BitI1, j+NumElts))
3653 return false;
3654 }
Evan Cheng39623da2006-04-20 08:58:49 +00003655 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003656 // Process the next 128 bits.
3657 Start += NumLaneElts;
3658 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003659 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003660 return true;
3661}
3662
Craig Topper6347e862011-11-21 06:57:39 +00003663bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003664 SmallVector<int, 8> M;
3665 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003666 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003667}
3668
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003669/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3670/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3671/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003672static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003673 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003674 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003675 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003676
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003677 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3678 // FIXME: Need a better way to get rid of this, there's no latency difference
3679 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3680 // the former later. We should also remove the "_undef" special mask.
3681 if (NumElems == 4 && VT.getSizeInBits() == 256)
3682 return false;
3683
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003684 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3685 // independently on 128-bit lanes.
3686 unsigned NumLanes = VT.getSizeInBits() / 128;
3687 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003688
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003689 for (unsigned s = 0; s < NumLanes; ++s) {
3690 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3691 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003692 i += 2, ++j) {
3693 int BitI = Mask[i];
3694 int BitI1 = Mask[i+1];
3695
3696 if (!isUndefOrEqual(BitI, j))
3697 return false;
3698 if (!isUndefOrEqual(BitI1, j))
3699 return false;
3700 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003701 }
David Greenea20244d2011-03-02 17:23:43 +00003702
Rafael Espindola15684b22009-04-24 12:40:33 +00003703 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003704}
3705
Nate Begeman9008ca62009-04-27 18:41:29 +00003706bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3707 SmallVector<int, 8> M;
3708 N->getMask(M);
3709 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3710}
3711
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003712/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3713/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3714/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003715static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003716 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003717 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3718 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003719
Nate Begeman9008ca62009-04-27 18:41:29 +00003720 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3721 int BitI = Mask[i];
3722 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003723 if (!isUndefOrEqual(BitI, j))
3724 return false;
3725 if (!isUndefOrEqual(BitI1, j))
3726 return false;
3727 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003728 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003729}
3730
Nate Begeman9008ca62009-04-27 18:41:29 +00003731bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3732 SmallVector<int, 8> M;
3733 N->getMask(M);
3734 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3735}
3736
Evan Cheng017dcc62006-04-21 01:05:10 +00003737/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3738/// specifies a shuffle of elements that is suitable for input to MOVSS,
3739/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003740static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003741 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003742 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003743
3744 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003745
Nate Begeman9008ca62009-04-27 18:41:29 +00003746 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003747 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003748
Nate Begeman9008ca62009-04-27 18:41:29 +00003749 for (int i = 1; i < NumElts; ++i)
3750 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003751 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003752
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003753 return true;
3754}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003755
Nate Begeman9008ca62009-04-27 18:41:29 +00003756bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3757 SmallVector<int, 8> M;
3758 N->getMask(M);
3759 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003760}
3761
Craig Topper70b883b2011-11-28 10:14:51 +00003762/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003763/// as permutations between 128-bit chunks or halves. As an example: this
3764/// shuffle bellow:
3765/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3766/// The first half comes from the second half of V1 and the second half from the
3767/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003768static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3769 bool HasAVX) {
3770 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003771 return false;
3772
3773 // The shuffle result is divided into half A and half B. In total the two
3774 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3775 // B must come from C, D, E or F.
3776 int HalfSize = VT.getVectorNumElements()/2;
3777 bool MatchA = false, MatchB = false;
3778
3779 // Check if A comes from one of C, D, E, F.
3780 for (int Half = 0; Half < 4; ++Half) {
3781 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3782 MatchA = true;
3783 break;
3784 }
3785 }
3786
3787 // Check if B comes from one of C, D, E, F.
3788 for (int Half = 0; Half < 4; ++Half) {
3789 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3790 MatchB = true;
3791 break;
3792 }
3793 }
3794
3795 return MatchA && MatchB;
3796}
3797
Craig Topper70b883b2011-11-28 10:14:51 +00003798/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3799/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
3800static unsigned getShuffleVPERM2X128Immediate(SDNode *N) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003801 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3802 EVT VT = SVOp->getValueType(0);
3803
3804 int HalfSize = VT.getVectorNumElements()/2;
3805
3806 int FstHalf = 0, SndHalf = 0;
3807 for (int i = 0; i < HalfSize; ++i) {
3808 if (SVOp->getMaskElt(i) > 0) {
3809 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3810 break;
3811 }
3812 }
3813 for (int i = HalfSize; i < HalfSize*2; ++i) {
3814 if (SVOp->getMaskElt(i) > 0) {
3815 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3816 break;
3817 }
3818 }
3819
3820 return (FstHalf | (SndHalf << 4));
3821}
3822
Craig Topper70b883b2011-11-28 10:14:51 +00003823/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003824/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3825/// Note that VPERMIL mask matching is different depending whether theunderlying
3826/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3827/// to the same elements of the low, but to the higher half of the source.
3828/// In VPERMILPD the two lanes could be shuffled independently of each other
3829/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003830static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3831 bool HasAVX) {
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003832 int NumElts = VT.getVectorNumElements();
3833 int NumLanes = VT.getSizeInBits()/128;
3834
Craig Topper70b883b2011-11-28 10:14:51 +00003835 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003836 return false;
3837
Craig Topper70b883b2011-11-28 10:14:51 +00003838 // Only match 256-bit with 32/64-bit types
3839 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003840 return false;
3841
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003842 int LaneSize = NumElts/NumLanes;
Craig Topper70b883b2011-11-28 10:14:51 +00003843 for (int l = 0; l != NumLanes; ++l) {
3844 int LaneStart = l*LaneSize;
3845 for (int i = 0; i != LaneSize; ++i) {
3846 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3847 return false;
3848 if (NumElts == 4 || l == 0)
3849 continue;
3850 // VPERMILPS handling
3851 if (Mask[i] < 0)
3852 continue;
3853 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneSize))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003854 return false;
3855 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003856 }
3857
3858 return true;
3859}
3860
Craig Topper70b883b2011-11-28 10:14:51 +00003861/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3862/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
3863static unsigned getShuffleVPERMILPImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003864 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3865 EVT VT = SVOp->getValueType(0);
3866
3867 int NumElts = VT.getVectorNumElements();
3868 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003869 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003870
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003871 // Although the mask is equal for both lanes do it twice to get the cases
3872 // where a mask will match because the same mask element is undef on the
3873 // first half but valid on the second. This would get pathological cases
3874 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003875 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003876 unsigned Mask = 0;
Craig Topper70b883b2011-11-28 10:14:51 +00003877 for (int i = 0; i != NumElts; ++i) {
3878 int MaskElt = SVOp->getMaskElt(i);
3879 if (MaskElt < 0)
3880 continue;
3881 MaskElt %= LaneSize;
3882 unsigned Shamt = i;
3883 // VPERMILPSY, the mask of the first half must be equal to the second one
3884 if (NumElts == 8) Shamt %= LaneSize;
3885 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003886 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003887
3888 return Mask;
3889}
3890
Evan Cheng017dcc62006-04-21 01:05:10 +00003891/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3892/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003893/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003894static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 bool V2IsSplat = false, bool V2IsUndef = false) {
3896 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003897 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003898 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003899
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003901 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003902
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 for (int i = 1; i < NumOps; ++i)
3904 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3905 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3906 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003907 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003908
Evan Cheng39623da2006-04-20 08:58:49 +00003909 return true;
3910}
3911
Nate Begeman9008ca62009-04-27 18:41:29 +00003912static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003913 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 SmallVector<int, 8> M;
3915 N->getMask(M);
3916 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003917}
3918
Evan Chengd9539472006-04-14 21:59:03 +00003919/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3920/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003921/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3922bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3923 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003924 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003925 return false;
3926
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003927 // The second vector must be undef
3928 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3929 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003930
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003931 EVT VT = N->getValueType(0);
3932 unsigned NumElems = VT.getVectorNumElements();
3933
3934 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3935 (VT.getSizeInBits() == 256 && NumElems != 8))
3936 return false;
3937
3938 // "i+1" is the value the indexed mask element must have
3939 for (unsigned i = 0; i < NumElems; i += 2)
3940 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3941 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003943
3944 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003945}
3946
3947/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3948/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003949/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3950bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3951 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003952 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003953 return false;
3954
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003955 // The second vector must be undef
3956 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3957 return false;
3958
3959 EVT VT = N->getValueType(0);
3960 unsigned NumElems = VT.getVectorNumElements();
3961
3962 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3963 (VT.getSizeInBits() == 256 && NumElems != 8))
3964 return false;
3965
3966 // "i" is the value the indexed mask element must have
3967 for (unsigned i = 0; i < NumElems; i += 2)
3968 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3969 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003971
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003972 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003973}
3974
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003975/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3976/// specifies a shuffle of elements that is suitable for input to 256-bit
3977/// version of MOVDDUP.
3978static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
3979 const X86Subtarget *Subtarget) {
3980 EVT VT = N->getValueType(0);
3981 int NumElts = VT.getVectorNumElements();
3982 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
3983
3984 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
3985 !V2IsUndef || NumElts != 4)
3986 return false;
3987
3988 for (int i = 0; i != NumElts/2; ++i)
3989 if (!isUndefOrEqual(N->getMaskElt(i), 0))
3990 return false;
3991 for (int i = NumElts/2; i != NumElts; ++i)
3992 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
3993 return false;
3994 return true;
3995}
3996
Evan Cheng0b457f02008-09-25 20:50:48 +00003997/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003998/// specifies a shuffle of elements that is suitable for input to 128-bit
3999/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00004000bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004001 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004002
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004003 if (VT.getSizeInBits() != 128)
4004 return false;
4005
4006 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004007 for (int i = 0; i < e; ++i)
4008 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004009 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 for (int i = 0; i < e; ++i)
4011 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004012 return false;
4013 return true;
4014}
4015
David Greenec38a03e2011-02-03 15:50:00 +00004016/// isVEXTRACTF128Index - Return true if the specified
4017/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4018/// suitable for input to VEXTRACTF128.
4019bool X86::isVEXTRACTF128Index(SDNode *N) {
4020 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4021 return false;
4022
4023 // The index should be aligned on a 128-bit boundary.
4024 uint64_t Index =
4025 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4026
4027 unsigned VL = N->getValueType(0).getVectorNumElements();
4028 unsigned VBits = N->getValueType(0).getSizeInBits();
4029 unsigned ElSize = VBits / VL;
4030 bool Result = (Index * ElSize) % 128 == 0;
4031
4032 return Result;
4033}
4034
David Greeneccacdc12011-02-04 16:08:29 +00004035/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4036/// operand specifies a subvector insert that is suitable for input to
4037/// VINSERTF128.
4038bool X86::isVINSERTF128Index(SDNode *N) {
4039 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4040 return false;
4041
4042 // The index should be aligned on a 128-bit boundary.
4043 uint64_t Index =
4044 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4045
4046 unsigned VL = N->getValueType(0).getVectorNumElements();
4047 unsigned VBits = N->getValueType(0).getSizeInBits();
4048 unsigned ElSize = VBits / VL;
4049 bool Result = (Index * ElSize) % 128 == 0;
4050
4051 return Result;
4052}
4053
Evan Cheng63d33002006-03-22 08:01:21 +00004054/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004055/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004056unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4058 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4059
Evan Chengb9df0ca2006-03-22 02:53:00 +00004060 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4061 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 for (int i = 0; i < NumOperands; ++i) {
4063 int Val = SVOp->getMaskElt(NumOperands-i-1);
4064 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004065 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004066 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004067 if (i != NumOperands - 1)
4068 Mask <<= Shift;
4069 }
Evan Cheng63d33002006-03-22 08:01:21 +00004070 return Mask;
4071}
4072
Evan Cheng506d3df2006-03-29 23:07:14 +00004073/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004074/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004075unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004077 unsigned Mask = 0;
4078 // 8 nodes, but we only care about the last 4.
4079 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 int Val = SVOp->getMaskElt(i);
4081 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004082 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004083 if (i != 4)
4084 Mask <<= 2;
4085 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004086 return Mask;
4087}
4088
4089/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004090/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004091unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004093 unsigned Mask = 0;
4094 // 8 nodes, but we only care about the first 4.
4095 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 int Val = SVOp->getMaskElt(i);
4097 if (Val >= 0)
4098 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004099 if (i != 0)
4100 Mask <<= 2;
4101 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004102 return Mask;
4103}
4104
Nate Begemana09008b2009-10-19 02:17:23 +00004105/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4106/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4107unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4108 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4109 EVT VVT = N->getValueType(0);
4110 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4111 int Val = 0;
4112
4113 unsigned i, e;
4114 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4115 Val = SVOp->getMaskElt(i);
4116 if (Val >= 0)
4117 break;
4118 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004119 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004120 return (Val - i) * EltSize;
4121}
4122
David Greenec38a03e2011-02-03 15:50:00 +00004123/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4124/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4125/// instructions.
4126unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4127 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4128 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4129
4130 uint64_t Index =
4131 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4132
4133 EVT VecVT = N->getOperand(0).getValueType();
4134 EVT ElVT = VecVT.getVectorElementType();
4135
4136 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004137 return Index / NumElemsPerChunk;
4138}
4139
David Greeneccacdc12011-02-04 16:08:29 +00004140/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4141/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4142/// instructions.
4143unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4144 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4145 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4146
4147 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004148 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004149
4150 EVT VecVT = N->getValueType(0);
4151 EVT ElVT = VecVT.getVectorElementType();
4152
4153 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004154 return Index / NumElemsPerChunk;
4155}
4156
Evan Cheng37b73872009-07-30 08:33:02 +00004157/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4158/// constant +0.0.
4159bool X86::isZeroNode(SDValue Elt) {
4160 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004161 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004162 (isa<ConstantFPSDNode>(Elt) &&
4163 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4164}
4165
Nate Begeman9008ca62009-04-27 18:41:29 +00004166/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4167/// their permute mask.
4168static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4169 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004170 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004171 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004173
Nate Begeman5a5ca152009-04-29 05:20:52 +00004174 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 int idx = SVOp->getMaskElt(i);
4176 if (idx < 0)
4177 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004178 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004180 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004182 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4184 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004185}
4186
Evan Cheng533a0aa2006-04-19 20:35:22 +00004187/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4188/// match movhlps. The lower half elements should come from upper half of
4189/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004190/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004191static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004192 EVT VT = Op->getValueType(0);
4193 if (VT.getSizeInBits() != 128)
4194 return false;
4195 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004196 return false;
4197 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004199 return false;
4200 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004202 return false;
4203 return true;
4204}
4205
Evan Cheng5ced1d82006-04-06 23:23:56 +00004206/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004207/// is promoted to a vector. It also returns the LoadSDNode by reference if
4208/// required.
4209static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004210 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4211 return false;
4212 N = N->getOperand(0).getNode();
4213 if (!ISD::isNON_EXTLoad(N))
4214 return false;
4215 if (LD)
4216 *LD = cast<LoadSDNode>(N);
4217 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004218}
4219
Dan Gohman65fd6562011-11-03 21:49:52 +00004220// Test whether the given value is a vector value which will be legalized
4221// into a load.
4222static bool WillBeConstantPoolLoad(SDNode *N) {
4223 if (N->getOpcode() != ISD::BUILD_VECTOR)
4224 return false;
4225
4226 // Check for any non-constant elements.
4227 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4228 switch (N->getOperand(i).getNode()->getOpcode()) {
4229 case ISD::UNDEF:
4230 case ISD::ConstantFP:
4231 case ISD::Constant:
4232 break;
4233 default:
4234 return false;
4235 }
4236
4237 // Vectors of all-zeros and all-ones are materialized with special
4238 // instructions rather than being loaded.
4239 return !ISD::isBuildVectorAllZeros(N) &&
4240 !ISD::isBuildVectorAllOnes(N);
4241}
4242
Evan Cheng533a0aa2006-04-19 20:35:22 +00004243/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4244/// match movlp{s|d}. The lower half elements should come from lower half of
4245/// V1 (and in order), and the upper half elements should come from the upper
4246/// half of V2 (and in order). And since V1 will become the source of the
4247/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004248static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4249 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004250 EVT VT = Op->getValueType(0);
4251 if (VT.getSizeInBits() != 128)
4252 return false;
4253
Evan Cheng466685d2006-10-09 20:57:25 +00004254 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004255 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004256 // Is V2 is a vector load, don't do this transformation. We will try to use
4257 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004258 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004259 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004260
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004261 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004262
Evan Cheng533a0aa2006-04-19 20:35:22 +00004263 if (NumElems != 2 && NumElems != 4)
4264 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004265 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004267 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004268 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004270 return false;
4271 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004272}
4273
Evan Cheng39623da2006-04-20 08:58:49 +00004274/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4275/// all the same.
4276static bool isSplatVector(SDNode *N) {
4277 if (N->getOpcode() != ISD::BUILD_VECTOR)
4278 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004279
Dan Gohman475871a2008-07-27 21:46:04 +00004280 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004281 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4282 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004283 return false;
4284 return true;
4285}
4286
Evan Cheng213d2cf2007-05-17 18:45:50 +00004287/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004288/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004289/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004290static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004291 SDValue V1 = N->getOperand(0);
4292 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004293 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4294 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004296 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004298 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4299 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004300 if (Opc != ISD::BUILD_VECTOR ||
4301 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 return false;
4303 } else if (Idx >= 0) {
4304 unsigned Opc = V1.getOpcode();
4305 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4306 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004307 if (Opc != ISD::BUILD_VECTOR ||
4308 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004309 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004310 }
4311 }
4312 return true;
4313}
4314
4315/// getZeroVector - Returns a vector of specified type with all zero elements.
4316///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004317static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004318 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004319 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004320
Dale Johannesen0488fb62010-09-30 23:57:10 +00004321 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004322 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004323 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004324 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004325 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004326 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4327 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4328 } else { // SSE1
4329 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4330 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4331 }
4332 } else if (VT.getSizeInBits() == 256) { // AVX
4333 // 256-bit logic and arithmetic instructions in AVX are
4334 // all floating-point, no support for integer ops. Default
4335 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004337 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4338 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004339 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004340 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004341}
4342
Chris Lattner8a594482007-11-25 00:24:49 +00004343/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004344/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4345/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4346/// Then bitcast to their original type, ensuring they get CSE'd.
4347static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4348 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004349 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004350 assert((VT.is128BitVector() || VT.is256BitVector())
4351 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004352
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004354 SDValue Vec;
4355 if (VT.getSizeInBits() == 256) {
4356 if (HasAVX2) { // AVX2
4357 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4358 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4359 } else { // AVX
4360 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4361 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4362 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4363 Vec = Insert128BitVector(InsV, Vec,
4364 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4365 }
4366 } else {
4367 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004368 }
4369
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004370 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004371}
4372
Evan Cheng39623da2006-04-20 08:58:49 +00004373/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4374/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004375static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004376 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004377 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004378
Evan Cheng39623da2006-04-20 08:58:49 +00004379 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004380 SmallVector<int, 8> MaskVec;
4381 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004382
Nate Begeman5a5ca152009-04-29 05:20:52 +00004383 for (unsigned i = 0; i != NumElems; ++i) {
4384 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 MaskVec[i] = NumElems;
4386 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004387 }
Evan Cheng39623da2006-04-20 08:58:49 +00004388 }
Evan Cheng39623da2006-04-20 08:58:49 +00004389 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4391 SVOp->getOperand(1), &MaskVec[0]);
4392 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004393}
4394
Evan Cheng017dcc62006-04-21 01:05:10 +00004395/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4396/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004397static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004398 SDValue V2) {
4399 unsigned NumElems = VT.getVectorNumElements();
4400 SmallVector<int, 8> Mask;
4401 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004402 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 Mask.push_back(i);
4404 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004405}
4406
Nate Begeman9008ca62009-04-27 18:41:29 +00004407/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004408static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 SDValue V2) {
4410 unsigned NumElems = VT.getVectorNumElements();
4411 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004412 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004413 Mask.push_back(i);
4414 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004415 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004417}
4418
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004419/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004420static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 SDValue V2) {
4422 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004423 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004425 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 Mask.push_back(i + Half);
4427 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004428 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004430}
4431
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004432// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004433// a generic shuffle instruction because the target has no such instructions.
4434// Generate shuffles which repeat i16 and i8 several times until they can be
4435// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004436static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004437 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004438 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004439 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004440
Nate Begeman9008ca62009-04-27 18:41:29 +00004441 while (NumElems > 4) {
4442 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004443 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004444 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004445 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004446 EltNo -= NumElems/2;
4447 }
4448 NumElems >>= 1;
4449 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004450 return V;
4451}
Eric Christopherfd179292009-08-27 18:07:15 +00004452
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004453/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4454static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4455 EVT VT = V.getValueType();
4456 DebugLoc dl = V.getDebugLoc();
4457 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4458 && "Vector size not supported");
4459
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004460 if (VT.getSizeInBits() == 128) {
4461 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004462 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004463 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4464 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004465 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004466 // To use VPERMILPS to splat scalars, the second half of indicies must
4467 // refer to the higher part, which is a duplication of the lower one,
4468 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004469 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4470 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004471
4472 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4473 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4474 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004475 }
4476
4477 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4478}
4479
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004480/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004481static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4482 EVT SrcVT = SV->getValueType(0);
4483 SDValue V1 = SV->getOperand(0);
4484 DebugLoc dl = SV->getDebugLoc();
4485
4486 int EltNo = SV->getSplatIndex();
4487 int NumElems = SrcVT.getVectorNumElements();
4488 unsigned Size = SrcVT.getSizeInBits();
4489
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004490 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4491 "Unknown how to promote splat for type");
4492
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004493 // Extract the 128-bit part containing the splat element and update
4494 // the splat element index when it refers to the higher register.
4495 if (Size == 256) {
4496 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4497 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4498 if (Idx > 0)
4499 EltNo -= NumElems/2;
4500 }
4501
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004502 // All i16 and i8 vector types can't be used directly by a generic shuffle
4503 // instruction because the target has no such instruction. Generate shuffles
4504 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004505 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004506 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004507 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004508 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004509
4510 // Recreate the 256-bit vector and place the same 128-bit vector
4511 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004512 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004513 if (Size == 256) {
4514 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4515 DAG.getConstant(0, MVT::i32), DAG, dl);
4516 V1 = Insert128BitVector(InsV, V1,
4517 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4518 }
4519
4520 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004521}
4522
Evan Chengba05f722006-04-21 23:03:30 +00004523/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004524/// vector of zero or undef vector. This produces a shuffle where the low
4525/// element of V2 is swizzled into the zero/undef vector, landing at element
4526/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004527static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004528 bool isZero, bool HasXMMInt,
4529 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004530 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004531 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004532 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004533 unsigned NumElems = VT.getVectorNumElements();
4534 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004535 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004536 // If this is the insertion idx, put the low elt of V2 here.
4537 MaskVec.push_back(i == Idx ? NumElems : i);
4538 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004539}
4540
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004541/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4542/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004543static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4544 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004545 if (Depth == 6)
4546 return SDValue(); // Limit search depth.
4547
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004548 SDValue V = SDValue(N, 0);
4549 EVT VT = V.getValueType();
4550 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004551
4552 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4553 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4554 Index = SV->getMaskElt(Index);
4555
4556 if (Index < 0)
4557 return DAG.getUNDEF(VT.getVectorElementType());
4558
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004559 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004560 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004561 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004562 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563
4564 // Recurse into target specific vector shuffles to find scalars.
4565 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004566 int NumElems = VT.getVectorNumElements();
4567 SmallVector<unsigned, 16> ShuffleMask;
4568 SDValue ImmN;
4569
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004570 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004571 case X86ISD::SHUFPS:
4572 case X86ISD::SHUFPD:
4573 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004574 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4575 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004576 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004577 case X86ISD::PUNPCKH:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004578 DecodePUNPCKHMask(NumElems, ShuffleMask);
4579 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004580 case X86ISD::UNPCKHP:
Craig Topperf7de5772011-11-22 01:57:35 +00004581 DecodeUNPCKHPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004582 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004583 case X86ISD::PUNPCKL:
David Greenec4db4e52011-02-28 19:06:56 +00004584 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004585 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004586 case X86ISD::UNPCKLP:
David Greenec4db4e52011-02-28 19:06:56 +00004587 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004588 break;
4589 case X86ISD::MOVHLPS:
4590 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4591 break;
4592 case X86ISD::MOVLHPS:
4593 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4594 break;
4595 case X86ISD::PSHUFD:
4596 ImmN = N->getOperand(N->getNumOperands()-1);
4597 DecodePSHUFMask(NumElems,
4598 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4599 ShuffleMask);
4600 break;
4601 case X86ISD::PSHUFHW:
4602 ImmN = N->getOperand(N->getNumOperands()-1);
4603 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4604 ShuffleMask);
4605 break;
4606 case X86ISD::PSHUFLW:
4607 ImmN = N->getOperand(N->getNumOperands()-1);
4608 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4609 ShuffleMask);
4610 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004611 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004612 case X86ISD::MOVSD: {
4613 // The index 0 always comes from the first element of the second source,
4614 // this is why MOVSS and MOVSD are used in the first place. The other
4615 // elements come from the other positions of the first source vector.
4616 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004617 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4618 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004619 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004620 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004621 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004622 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004623 ShuffleMask);
4624 break;
Craig Topperec24e612011-11-30 07:47:51 +00004625 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004626 ImmN = N->getOperand(N->getNumOperands()-1);
4627 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4628 ShuffleMask);
4629 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004630 case X86ISD::MOVDDUP:
4631 case X86ISD::MOVLHPD:
4632 case X86ISD::MOVLPD:
4633 case X86ISD::MOVLPS:
4634 case X86ISD::MOVSHDUP:
4635 case X86ISD::MOVSLDUP:
4636 case X86ISD::PALIGN:
4637 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004638 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004639 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004640 return SDValue();
4641 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004642
4643 Index = ShuffleMask[Index];
4644 if (Index < 0)
4645 return DAG.getUNDEF(VT.getVectorElementType());
4646
4647 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4648 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4649 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004650 }
4651
4652 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004653 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004654 V = V.getOperand(0);
4655 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004656 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004657
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004658 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004659 return SDValue();
4660 }
4661
4662 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4663 return (Index == 0) ? V.getOperand(0)
4664 : DAG.getUNDEF(VT.getVectorElementType());
4665
4666 if (V.getOpcode() == ISD::BUILD_VECTOR)
4667 return V.getOperand(Index);
4668
4669 return SDValue();
4670}
4671
4672/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4673/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004674/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004675static
4676unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4677 bool ZerosFromLeft, SelectionDAG &DAG) {
4678 int i = 0;
4679
4680 while (i < NumElems) {
4681 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004682 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004683 if (!(Elt.getNode() &&
4684 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4685 break;
4686 ++i;
4687 }
4688
4689 return i;
4690}
4691
4692/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4693/// MaskE correspond consecutively to elements from one of the vector operands,
4694/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4695static
4696bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4697 int OpIdx, int NumElems, unsigned &OpNum) {
4698 bool SeenV1 = false;
4699 bool SeenV2 = false;
4700
4701 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4702 int Idx = SVOp->getMaskElt(i);
4703 // Ignore undef indicies
4704 if (Idx < 0)
4705 continue;
4706
4707 if (Idx < NumElems)
4708 SeenV1 = true;
4709 else
4710 SeenV2 = true;
4711
4712 // Only accept consecutive elements from the same vector
4713 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4714 return false;
4715 }
4716
4717 OpNum = SeenV1 ? 0 : 1;
4718 return true;
4719}
4720
4721/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4722/// logical left shift of a vector.
4723static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4724 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4725 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4726 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4727 false /* check zeros from right */, DAG);
4728 unsigned OpSrc;
4729
4730 if (!NumZeros)
4731 return false;
4732
4733 // Considering the elements in the mask that are not consecutive zeros,
4734 // check if they consecutively come from only one of the source vectors.
4735 //
4736 // V1 = {X, A, B, C} 0
4737 // \ \ \ /
4738 // vector_shuffle V1, V2 <1, 2, 3, X>
4739 //
4740 if (!isShuffleMaskConsecutive(SVOp,
4741 0, // Mask Start Index
4742 NumElems-NumZeros-1, // Mask End Index
4743 NumZeros, // Where to start looking in the src vector
4744 NumElems, // Number of elements in vector
4745 OpSrc)) // Which source operand ?
4746 return false;
4747
4748 isLeft = false;
4749 ShAmt = NumZeros;
4750 ShVal = SVOp->getOperand(OpSrc);
4751 return true;
4752}
4753
4754/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4755/// logical left shift of a vector.
4756static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4757 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4758 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4759 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4760 true /* check zeros from left */, DAG);
4761 unsigned OpSrc;
4762
4763 if (!NumZeros)
4764 return false;
4765
4766 // Considering the elements in the mask that are not consecutive zeros,
4767 // check if they consecutively come from only one of the source vectors.
4768 //
4769 // 0 { A, B, X, X } = V2
4770 // / \ / /
4771 // vector_shuffle V1, V2 <X, X, 4, 5>
4772 //
4773 if (!isShuffleMaskConsecutive(SVOp,
4774 NumZeros, // Mask Start Index
4775 NumElems-1, // Mask End Index
4776 0, // Where to start looking in the src vector
4777 NumElems, // Number of elements in vector
4778 OpSrc)) // Which source operand ?
4779 return false;
4780
4781 isLeft = true;
4782 ShAmt = NumZeros;
4783 ShVal = SVOp->getOperand(OpSrc);
4784 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004785}
4786
4787/// isVectorShift - Returns true if the shuffle can be implemented as a
4788/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004789static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004790 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004791 // Although the logic below support any bitwidth size, there are no
4792 // shift instructions which handle more than 128-bit vectors.
4793 if (SVOp->getValueType(0).getSizeInBits() > 128)
4794 return false;
4795
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004796 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4797 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4798 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004799
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004800 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004801}
4802
Evan Chengc78d3b42006-04-24 18:01:45 +00004803/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4804///
Dan Gohman475871a2008-07-27 21:46:04 +00004805static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004806 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004807 SelectionDAG &DAG,
4808 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004809 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004810 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004811
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004812 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004813 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004814 bool First = true;
4815 for (unsigned i = 0; i < 16; ++i) {
4816 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4817 if (ThisIsNonZero && First) {
4818 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004820 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004822 First = false;
4823 }
4824
4825 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004826 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004827 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4828 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004829 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004831 }
4832 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4834 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4835 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004836 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004838 } else
4839 ThisElt = LastElt;
4840
Gabor Greifba36cb52008-08-28 21:40:38 +00004841 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004842 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004843 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004844 }
4845 }
4846
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004847 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004848}
4849
Bill Wendlinga348c562007-03-22 18:42:45 +00004850/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004851///
Dan Gohman475871a2008-07-27 21:46:04 +00004852static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004853 unsigned NumNonZero, unsigned NumZero,
4854 SelectionDAG &DAG,
4855 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004856 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004857 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004858
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004859 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004860 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004861 bool First = true;
4862 for (unsigned i = 0; i < 8; ++i) {
4863 bool isNonZero = (NonZeros & (1 << i)) != 0;
4864 if (isNonZero) {
4865 if (First) {
4866 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004868 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004870 First = false;
4871 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004872 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004874 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004875 }
4876 }
4877
4878 return V;
4879}
4880
Evan Chengf26ffe92008-05-29 08:22:04 +00004881/// getVShift - Return a vector logical shift node.
4882///
Owen Andersone50ed302009-08-10 22:56:29 +00004883static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004884 unsigned NumBits, SelectionDAG &DAG,
4885 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004886 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004887 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004888 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004889 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4890 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004891 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004892 DAG.getConstant(NumBits,
4893 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004894}
4895
Dan Gohman475871a2008-07-27 21:46:04 +00004896SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004897X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004898 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004899
Evan Chengc3630942009-12-09 21:00:30 +00004900 // Check if the scalar load can be widened into a vector load. And if
4901 // the address is "base + cst" see if the cst can be "absorbed" into
4902 // the shuffle mask.
4903 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4904 SDValue Ptr = LD->getBasePtr();
4905 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4906 return SDValue();
4907 EVT PVT = LD->getValueType(0);
4908 if (PVT != MVT::i32 && PVT != MVT::f32)
4909 return SDValue();
4910
4911 int FI = -1;
4912 int64_t Offset = 0;
4913 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4914 FI = FINode->getIndex();
4915 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004916 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004917 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4918 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4919 Offset = Ptr.getConstantOperandVal(1);
4920 Ptr = Ptr.getOperand(0);
4921 } else {
4922 return SDValue();
4923 }
4924
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004925 // FIXME: 256-bit vector instructions don't require a strict alignment,
4926 // improve this code to support it better.
4927 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004928 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004929 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004930 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004931 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004932 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004933 // Can't change the alignment. FIXME: It's possible to compute
4934 // the exact stack offset and reference FI + adjust offset instead.
4935 // If someone *really* cares about this. That's the way to implement it.
4936 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004937 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004938 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004939 }
4940 }
4941
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004942 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004943 // Ptr + (Offset & ~15).
4944 if (Offset < 0)
4945 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004946 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004947 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004948 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004949 if (StartOffset)
4950 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4951 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4952
4953 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004954 int NumElems = VT.getVectorNumElements();
4955
4956 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4957 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4958 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004959 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004960 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004961
4962 // Canonicalize it to a v4i32 or v8i32 shuffle.
4963 SmallVector<int, 8> Mask;
4964 for (int i = 0; i < NumElems; ++i)
4965 Mask.push_back(EltNo);
4966
4967 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4968 return DAG.getNode(ISD::BITCAST, dl, NVT,
4969 DAG.getVectorShuffle(CanonVT, dl, V1,
4970 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004971 }
4972
4973 return SDValue();
4974}
4975
Michael J. Spencerec38de22010-10-10 22:04:20 +00004976/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4977/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004978/// load which has the same value as a build_vector whose operands are 'elts'.
4979///
4980/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004981///
Nate Begeman1449f292010-03-24 22:19:06 +00004982/// FIXME: we'd also like to handle the case where the last elements are zero
4983/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4984/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004985static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004986 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004987 EVT EltVT = VT.getVectorElementType();
4988 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004989
Nate Begemanfdea31a2010-03-24 20:49:50 +00004990 LoadSDNode *LDBase = NULL;
4991 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004992
Nate Begeman1449f292010-03-24 22:19:06 +00004993 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004994 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004995 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004996 for (unsigned i = 0; i < NumElems; ++i) {
4997 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004998
Nate Begemanfdea31a2010-03-24 20:49:50 +00004999 if (!Elt.getNode() ||
5000 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5001 return SDValue();
5002 if (!LDBase) {
5003 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5004 return SDValue();
5005 LDBase = cast<LoadSDNode>(Elt.getNode());
5006 LastLoadedElt = i;
5007 continue;
5008 }
5009 if (Elt.getOpcode() == ISD::UNDEF)
5010 continue;
5011
5012 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5013 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5014 return SDValue();
5015 LastLoadedElt = i;
5016 }
Nate Begeman1449f292010-03-24 22:19:06 +00005017
5018 // If we have found an entire vector of loads and undefs, then return a large
5019 // load of the entire vector width starting at the base pointer. If we found
5020 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005021 if (LastLoadedElt == NumElems - 1) {
5022 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005023 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005024 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005025 LDBase->isVolatile(), LDBase->isNonTemporal(),
5026 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005027 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005028 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005029 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005030 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005031 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5032 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005033 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5034 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005035 SDValue ResNode =
5036 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5037 LDBase->getPointerInfo(),
5038 LDBase->getAlignment(),
5039 false/*isVolatile*/, true/*ReadMem*/,
5040 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005041 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005042 }
5043 return SDValue();
5044}
5045
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005046/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
5047/// a vbroadcast node. We support two patterns:
5048/// 1. A splat BUILD_VECTOR which uses a single scalar load.
5049/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
5050/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005051/// The scalar load node is returned when a pattern is found,
5052/// or SDValue() otherwise.
5053static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005054 EVT VT = Op.getValueType();
5055 SDValue V = Op;
5056
5057 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
5058 V = V.getOperand(0);
5059
5060 //A suspected load to be broadcasted.
5061 SDValue Ld;
5062
5063 switch (V.getOpcode()) {
5064 default:
5065 // Unknown pattern found.
5066 return SDValue();
5067
5068 case ISD::BUILD_VECTOR: {
5069 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005070 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005071 return SDValue();
5072
5073 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005074
5075 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005076 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005077 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005078 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005079 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005080 }
5081
5082 case ISD::VECTOR_SHUFFLE: {
5083 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5084
5085 // Shuffles must have a splat mask where the first element is
5086 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005087 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005088 return SDValue();
5089
5090 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005091 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005092 return SDValue();
5093
5094 Ld = Sc.getOperand(0);
5095
5096 // The scalar_to_vector node and the suspected
5097 // load node must have exactly one user.
5098 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5099 return SDValue();
5100 break;
5101 }
5102 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005103
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005104 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005105 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005106 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005107
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005108 bool Is256 = VT.getSizeInBits() == 256;
5109 bool Is128 = VT.getSizeInBits() == 128;
5110 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5111
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005112 if (hasAVX2) {
5113 // VBroadcast to YMM
5114 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5115 ScalarSize == 32 || ScalarSize == 64 ))
5116 return Ld;
5117
5118 // VBroadcast to XMM
5119 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5120 ScalarSize == 16 || ScalarSize == 64 ))
5121 return Ld;
5122 }
5123
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005124 // VBroadcast to YMM
5125 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5126 return Ld;
5127
5128 // VBroadcast to XMM
5129 if (Is128 && (ScalarSize == 32))
5130 return Ld;
5131
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005132
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005133 // Unsupported broadcast.
5134 return SDValue();
5135}
5136
Evan Chengc3630942009-12-09 21:00:30 +00005137SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005138X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005139 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005140
David Greenef125a292011-02-08 19:04:41 +00005141 EVT VT = Op.getValueType();
5142 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005143 unsigned NumElems = Op.getNumOperands();
5144
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005145 // Vectors containing all zeros can be matched by pxor and xorps later
5146 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5147 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5148 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005149 if (Op.getValueType() == MVT::v4i32 ||
5150 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005151 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005153 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005154 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005156 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005157 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5158 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005159 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005160 if (Op.getValueType() == MVT::v4i32 ||
5161 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005162 return Op;
5163
Craig Topper745a86b2011-11-19 22:34:59 +00005164 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005165 }
5166
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005167 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005168 if (Subtarget->hasAVX() && LD.getNode())
5169 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5170
Owen Andersone50ed302009-08-10 22:56:29 +00005171 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 unsigned NumZero = 0;
5174 unsigned NumNonZero = 0;
5175 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005176 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005177 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005179 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005180 if (Elt.getOpcode() == ISD::UNDEF)
5181 continue;
5182 Values.insert(Elt);
5183 if (Elt.getOpcode() != ISD::Constant &&
5184 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005185 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005186 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005187 NumZero++;
5188 else {
5189 NonZeros |= (1 << i);
5190 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005191 }
5192 }
5193
Chris Lattner97a2a562010-08-26 05:24:29 +00005194 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5195 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005196 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005197
Chris Lattner67f453a2008-03-09 05:42:06 +00005198 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005199 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005201 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Chris Lattner62098042008-03-09 01:05:04 +00005203 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5204 // the value are obviously zero, truncate the value to i32 and do the
5205 // insertion that way. Only do this if the value is non-constant or if the
5206 // value is a constant being inserted into element 0. It is cheaper to do
5207 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005208 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005209 (!IsAllConstants || Idx == 0)) {
5210 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005211 // Handle SSE only.
5212 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5213 EVT VecVT = MVT::v4i32;
5214 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005215
Chris Lattner62098042008-03-09 01:05:04 +00005216 // Truncate the value (which may itself be a constant) to i32, and
5217 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005219 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005220 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005221 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
Chris Lattner62098042008-03-09 01:05:04 +00005223 // Now we have our 32-bit value zero extended in the low element of
5224 // a vector. If Idx != 0, swizzle it into place.
5225 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005226 SmallVector<int, 4> Mask;
5227 Mask.push_back(Idx);
5228 for (unsigned i = 1; i != VecElts; ++i)
5229 Mask.push_back(i);
5230 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005231 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005232 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005233 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005234 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005235 }
5236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005237
Chris Lattner19f79692008-03-08 22:59:52 +00005238 // If we have a constant or non-constant insertion into the low element of
5239 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5240 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005241 // depending on what the source datatype is.
5242 if (Idx == 0) {
5243 if (NumZero == 0) {
5244 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5246 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005247 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5248 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005249 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005250 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5252 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005253 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5254 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005255 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5256 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005257 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005258 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005259 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005260 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005261
5262 // Is it a vector logical left shift?
5263 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005264 X86::isZeroNode(Op.getOperand(0)) &&
5265 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005266 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005267 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005268 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005269 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005270 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005272
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005273 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005274 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275
Chris Lattner19f79692008-03-08 22:59:52 +00005276 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5277 // is a non-constant being inserted into an element other than the low one,
5278 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5279 // movd/movss) to move this into the low element, then shuffle it into
5280 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005282 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005283
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005285 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005286 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005287 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005288 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005289 MaskVec.push_back(i == Idx ? 0 : 1);
5290 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005291 }
5292 }
5293
Chris Lattner67f453a2008-03-09 05:42:06 +00005294 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005295 if (Values.size() == 1) {
5296 if (EVTBits == 32) {
5297 // Instead of a shuffle like this:
5298 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5299 // Check if it's possible to issue this instead.
5300 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5301 unsigned Idx = CountTrailingZeros_32(NonZeros);
5302 SDValue Item = Op.getOperand(Idx);
5303 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5304 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5305 }
Dan Gohman475871a2008-07-27 21:46:04 +00005306 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005307 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005308
Dan Gohmana3941172007-07-24 22:55:08 +00005309 // A vector full of immediates; various special cases are already
5310 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005311 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005312 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005313
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005314 // For AVX-length vectors, build the individual 128-bit pieces and use
5315 // shuffles to put them in place.
5316 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5317 SmallVector<SDValue, 32> V;
5318 for (unsigned i = 0; i < NumElems; ++i)
5319 V.push_back(Op.getOperand(i));
5320
5321 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5322
5323 // Build both the lower and upper subvector.
5324 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5325 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5326 NumElems/2);
5327
5328 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005329 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5330 DAG.getConstant(0, MVT::i32), DAG, dl);
5331 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005332 DAG, dl);
5333 }
5334
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005335 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005336 if (EVTBits == 64) {
5337 if (NumNonZero == 1) {
5338 // One half is zero or undef.
5339 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005340 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005341 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005342 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005343 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005344 }
Dan Gohman475871a2008-07-27 21:46:04 +00005345 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005346 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005347
5348 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005349 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005350 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005351 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005352 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005353 }
5354
Bill Wendling826f36f2007-03-28 00:57:11 +00005355 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005356 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005357 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005358 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005359 }
5360
5361 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005362 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005363 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005364 if (NumElems == 4 && NumZero > 0) {
5365 for (unsigned i = 0; i < 4; ++i) {
5366 bool isZero = !(NonZeros & (1 << i));
5367 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005368 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005369 else
Dale Johannesenace16102009-02-03 19:33:06 +00005370 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005371 }
5372
5373 for (unsigned i = 0; i < 2; ++i) {
5374 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5375 default: break;
5376 case 0:
5377 V[i] = V[i*2]; // Must be a zero vector.
5378 break;
5379 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005380 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005381 break;
5382 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005383 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005384 break;
5385 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005386 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005387 break;
5388 }
5389 }
5390
Nate Begeman9008ca62009-04-27 18:41:29 +00005391 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005392 bool Reverse = (NonZeros & 0x3) == 2;
5393 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005394 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005395 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5396 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005397 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5398 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005399 }
5400
Nate Begemanfdea31a2010-03-24 20:49:50 +00005401 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5402 // Check for a build vector of consecutive loads.
5403 for (unsigned i = 0; i < NumElems; ++i)
5404 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005405
Nate Begemanfdea31a2010-03-24 20:49:50 +00005406 // Check for elements which are consecutive loads.
5407 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5408 if (LD.getNode())
5409 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005410
5411 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005412 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005413 SDValue Result;
5414 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5415 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5416 else
5417 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005418
Chris Lattner24faf612010-08-28 17:59:08 +00005419 for (unsigned i = 1; i < NumElems; ++i) {
5420 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5421 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005422 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005423 }
5424 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005425 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005426
Chris Lattner6e80e442010-08-28 17:15:43 +00005427 // Otherwise, expand into a number of unpckl*, start by extending each of
5428 // our (non-undef) elements to the full vector width with the element in the
5429 // bottom slot of the vector (which generates no code for SSE).
5430 for (unsigned i = 0; i < NumElems; ++i) {
5431 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5432 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5433 else
5434 V[i] = DAG.getUNDEF(VT);
5435 }
5436
5437 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005438 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5439 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5440 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005441 unsigned EltStride = NumElems >> 1;
5442 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005443 for (unsigned i = 0; i < EltStride; ++i) {
5444 // If V[i+EltStride] is undef and this is the first round of mixing,
5445 // then it is safe to just drop this shuffle: V[i] is already in the
5446 // right place, the one element (since it's the first round) being
5447 // inserted as undef can be dropped. This isn't safe for successive
5448 // rounds because they will permute elements within both vectors.
5449 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5450 EltStride == NumElems/2)
5451 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005452
Chris Lattner6e80e442010-08-28 17:15:43 +00005453 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005454 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005455 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005456 }
5457 return V[0];
5458 }
Dan Gohman475871a2008-07-27 21:46:04 +00005459 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005460}
5461
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005462// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5463// them in a MMX register. This is better than doing a stack convert.
5464static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005465 DebugLoc dl = Op.getDebugLoc();
5466 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005467
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005468 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5469 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5470 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005471 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005472 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5473 InVec = Op.getOperand(1);
5474 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5475 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005476 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005477 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5478 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5479 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005480 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005481 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5482 Mask[0] = 0; Mask[1] = 2;
5483 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5484 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005485 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005486}
5487
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005488// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5489// to create 256-bit vectors from two other 128-bit ones.
5490static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5491 DebugLoc dl = Op.getDebugLoc();
5492 EVT ResVT = Op.getValueType();
5493
5494 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5495
5496 SDValue V1 = Op.getOperand(0);
5497 SDValue V2 = Op.getOperand(1);
5498 unsigned NumElems = ResVT.getVectorNumElements();
5499
5500 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5501 DAG.getConstant(0, MVT::i32), DAG, dl);
5502 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5503 DAG, dl);
5504}
5505
5506SDValue
5507X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005508 EVT ResVT = Op.getValueType();
5509
5510 assert(Op.getNumOperands() == 2);
5511 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5512 "Unsupported CONCAT_VECTORS for value type");
5513
5514 // We support concatenate two MMX registers and place them in a MMX register.
5515 // This is better than doing a stack convert.
5516 if (ResVT.is128BitVector())
5517 return LowerMMXCONCAT_VECTORS(Op, DAG);
5518
5519 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5520 // from two other 128-bit ones.
5521 return LowerAVXCONCAT_VECTORS(Op, DAG);
5522}
5523
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524// v8i16 shuffles - Prefer shuffles in the following order:
5525// 1. [all] pshuflw, pshufhw, optional move
5526// 2. [ssse3] 1 x pshufb
5527// 3. [ssse3] 2 x pshufb + 1 x por
5528// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005529SDValue
5530X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5531 SelectionDAG &DAG) const {
5532 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005533 SDValue V1 = SVOp->getOperand(0);
5534 SDValue V2 = SVOp->getOperand(1);
5535 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005537
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 // Determine if more than 1 of the words in each of the low and high quadwords
5539 // of the result come from the same quadword of one of the two inputs. Undef
5540 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005541 unsigned LoQuad[] = { 0, 0, 0, 0 };
5542 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 BitVector InputQuads(4);
5544 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005545 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005546 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 MaskVals.push_back(EltIdx);
5548 if (EltIdx < 0) {
5549 ++Quad[0];
5550 ++Quad[1];
5551 ++Quad[2];
5552 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005553 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 }
5555 ++Quad[EltIdx / 4];
5556 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005557 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005558
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005560 unsigned MaxQuad = 1;
5561 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 if (LoQuad[i] > MaxQuad) {
5563 BestLoQuad = i;
5564 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005565 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005566 }
5567
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005569 MaxQuad = 1;
5570 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 if (HiQuad[i] > MaxQuad) {
5572 BestHiQuad = i;
5573 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005574 }
5575 }
5576
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005578 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 // single pshufb instruction is necessary. If There are more than 2 input
5580 // quads, disable the next transformation since it does not help SSSE3.
5581 bool V1Used = InputQuads[0] || InputQuads[1];
5582 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005583 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 if (InputQuads.count() == 2 && V1Used && V2Used) {
5585 BestLoQuad = InputQuads.find_first();
5586 BestHiQuad = InputQuads.find_next(BestLoQuad);
5587 }
5588 if (InputQuads.count() > 2) {
5589 BestLoQuad = -1;
5590 BestHiQuad = -1;
5591 }
5592 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005593
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5595 // the shuffle mask. If a quad is scored as -1, that means that it contains
5596 // words from all 4 input quadwords.
5597 SDValue NewV;
5598 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005599 SmallVector<int, 8> MaskV;
5600 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5601 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005602 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005603 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5604 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5605 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005606
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5608 // source words for the shuffle, to aid later transformations.
5609 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005610 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005611 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005613 if (idx != (int)i)
5614 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005616 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 AllWordsInNewV = false;
5618 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005619 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005620
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5622 if (AllWordsInNewV) {
5623 for (int i = 0; i != 8; ++i) {
5624 int idx = MaskVals[i];
5625 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005626 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005627 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 if ((idx != i) && idx < 4)
5629 pshufhw = false;
5630 if ((idx != i) && idx > 3)
5631 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005632 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 V1 = NewV;
5634 V2Used = false;
5635 BestLoQuad = 0;
5636 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005637 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005638
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5640 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005641 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005642 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5643 unsigned TargetMask = 0;
5644 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005646 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5647 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5648 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005649 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005650 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005651 }
Eric Christopherfd179292009-08-27 18:07:15 +00005652
Nate Begemanb9a47b82009-02-23 08:49:38 +00005653 // If we have SSSE3, and all words of the result are from 1 input vector,
5654 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5655 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005656 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005658
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005660 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // mask, and elements that come from V1 in the V2 mask, so that the two
5662 // results can be OR'd together.
5663 bool TwoInputs = V1Used && V2Used;
5664 for (unsigned i = 0; i != 8; ++i) {
5665 int EltIdx = MaskVals[i] * 2;
5666 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5668 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 continue;
5670 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5672 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005674 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005675 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005676 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005679 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005680
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 // Calculate the shuffle mask for the second input, shuffle it, and
5682 // OR it with the first shuffled input.
5683 pshufbMask.clear();
5684 for (unsigned i = 0; i != 8; ++i) {
5685 int EltIdx = MaskVals[i] * 2;
5686 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5688 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005689 continue;
5690 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5692 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005694 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005695 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005696 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 MVT::v16i8, &pshufbMask[0], 16));
5698 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005699 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 }
5701
5702 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5703 // and update MaskVals with new element order.
5704 BitVector InOrder(8);
5705 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005706 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 for (int i = 0; i != 4; ++i) {
5708 int idx = MaskVals[i];
5709 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005710 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 InOrder.set(i);
5712 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005713 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 InOrder.set(i);
5715 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005716 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 }
5718 }
5719 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005720 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005722 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005723
Craig Topperc0d82852011-11-22 00:44:41 +00005724 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005725 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5726 NewV.getOperand(0),
5727 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5728 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 }
Eric Christopherfd179292009-08-27 18:07:15 +00005730
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5732 // and update MaskVals with the new element order.
5733 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005734 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005736 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 for (unsigned i = 4; i != 8; ++i) {
5738 int idx = MaskVals[i];
5739 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005740 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 InOrder.set(i);
5742 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005743 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 InOrder.set(i);
5745 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005746 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 }
5748 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005750 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005751
Craig Topperc0d82852011-11-22 00:44:41 +00005752 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005753 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5754 NewV.getOperand(0),
5755 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5756 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 }
Eric Christopherfd179292009-08-27 18:07:15 +00005758
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // In case BestHi & BestLo were both -1, which means each quadword has a word
5760 // from each of the four input quadwords, calculate the InOrder bitvector now
5761 // before falling through to the insert/extract cleanup.
5762 if (BestLoQuad == -1 && BestHiQuad == -1) {
5763 NewV = V1;
5764 for (int i = 0; i != 8; ++i)
5765 if (MaskVals[i] < 0 || MaskVals[i] == i)
5766 InOrder.set(i);
5767 }
Eric Christopherfd179292009-08-27 18:07:15 +00005768
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 // The other elements are put in the right place using pextrw and pinsrw.
5770 for (unsigned i = 0; i != 8; ++i) {
5771 if (InOrder[i])
5772 continue;
5773 int EltIdx = MaskVals[i];
5774 if (EltIdx < 0)
5775 continue;
5776 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 DAG.getIntPtrConstant(i));
5783 }
5784 return NewV;
5785}
5786
5787// v16i8 shuffles - Prefer shuffles in the following order:
5788// 1. [ssse3] 1 x pshufb
5789// 2. [ssse3] 2 x pshufb + 1 x por
5790// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5791static
Nate Begeman9008ca62009-04-27 18:41:29 +00005792SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005793 SelectionDAG &DAG,
5794 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005795 SDValue V1 = SVOp->getOperand(0);
5796 SDValue V2 = SVOp->getOperand(1);
5797 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005799 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005800
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005802 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 // present, fall back to case 3.
5804 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5805 bool V1Only = true;
5806 bool V2Only = true;
5807 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005808 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 if (EltIdx < 0)
5810 continue;
5811 if (EltIdx < 16)
5812 V2Only = false;
5813 else
5814 V1Only = false;
5815 }
Eric Christopherfd179292009-08-27 18:07:15 +00005816
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005818 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005820
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005822 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 //
5824 // Otherwise, we have elements from both input vectors, and must zero out
5825 // elements that come from V2 in the first mask, and V1 in the second mask
5826 // so that we can OR them together.
5827 bool TwoInputs = !(V1Only || V2Only);
5828 for (unsigned i = 0; i != 16; ++i) {
5829 int EltIdx = MaskVals[i];
5830 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005832 continue;
5833 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 }
5836 // If all the elements are from V2, assign it to V1 and return after
5837 // building the first pshufb.
5838 if (V2Only)
5839 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005841 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005843 if (!TwoInputs)
5844 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005845
Nate Begemanb9a47b82009-02-23 08:49:38 +00005846 // Calculate the shuffle mask for the second input, shuffle it, and
5847 // OR it with the first shuffled input.
5848 pshufbMask.clear();
5849 for (unsigned i = 0; i != 16; ++i) {
5850 int EltIdx = MaskVals[i];
5851 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 continue;
5854 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005855 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005858 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 MVT::v16i8, &pshufbMask[0], 16));
5860 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005861 }
Eric Christopherfd179292009-08-27 18:07:15 +00005862
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 // No SSSE3 - Calculate in place words and then fix all out of place words
5864 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5865 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005866 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5867 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 SDValue NewV = V2Only ? V2 : V1;
5869 for (int i = 0; i != 8; ++i) {
5870 int Elt0 = MaskVals[i*2];
5871 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005872
Nate Begemanb9a47b82009-02-23 08:49:38 +00005873 // This word of the result is all undef, skip it.
5874 if (Elt0 < 0 && Elt1 < 0)
5875 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005876
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 // This word of the result is already in the correct place, skip it.
5878 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5879 continue;
5880 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5881 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005882
Nate Begemanb9a47b82009-02-23 08:49:38 +00005883 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5884 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5885 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005886
5887 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5888 // using a single extract together, load it and store it.
5889 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005891 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005893 DAG.getIntPtrConstant(i));
5894 continue;
5895 }
5896
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005898 // source byte is not also odd, shift the extracted word left 8 bits
5899 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005900 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005901 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005902 DAG.getIntPtrConstant(Elt1 / 2));
5903 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005904 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005905 DAG.getConstant(8,
5906 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005907 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005908 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5909 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005910 }
5911 // If Elt0 is defined, extract it from the appropriate source. If the
5912 // source byte is not also even, shift the extracted word right 8 bits. If
5913 // Elt1 was also defined, OR the extracted values together before
5914 // inserting them in the result.
5915 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005916 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005917 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5918 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005919 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005920 DAG.getConstant(8,
5921 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005922 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5924 DAG.getConstant(0x00FF, MVT::i16));
5925 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005926 : InsElt0;
5927 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005928 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005929 DAG.getIntPtrConstant(i));
5930 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005931 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005932}
5933
Evan Cheng7a831ce2007-12-15 03:00:47 +00005934/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005935/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005936/// done when every pair / quad of shuffle mask elements point to elements in
5937/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005938/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005939static
Nate Begeman9008ca62009-04-27 18:41:29 +00005940SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005941 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005942 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005943 SDValue V1 = SVOp->getOperand(0);
5944 SDValue V2 = SVOp->getOperand(1);
5945 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005946 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005947 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005948 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005949 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 case MVT::v4f32: NewVT = MVT::v2f64; break;
5951 case MVT::v4i32: NewVT = MVT::v2i64; break;
5952 case MVT::v8i16: NewVT = MVT::v4i32; break;
5953 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005954 }
5955
Nate Begeman9008ca62009-04-27 18:41:29 +00005956 int Scale = NumElems / NewWidth;
5957 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005958 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005959 int StartIdx = -1;
5960 for (int j = 0; j < Scale; ++j) {
5961 int EltIdx = SVOp->getMaskElt(i+j);
5962 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005963 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005964 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005965 StartIdx = EltIdx - (EltIdx % Scale);
5966 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005967 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005968 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005969 if (StartIdx == -1)
5970 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005971 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005972 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005973 }
5974
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005975 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5976 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005977 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005978}
5979
Evan Chengd880b972008-05-09 21:53:03 +00005980/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005981///
Owen Andersone50ed302009-08-10 22:56:29 +00005982static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005983 SDValue SrcOp, SelectionDAG &DAG,
5984 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005985 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005986 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005987 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005988 LD = dyn_cast<LoadSDNode>(SrcOp);
5989 if (!LD) {
5990 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5991 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005992 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005993 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005994 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005995 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005996 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005997 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005998 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005999 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006000 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6001 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6002 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006003 SrcOp.getOperand(0)
6004 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006005 }
6006 }
6007 }
6008
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006009 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006010 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006011 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006012 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006013}
6014
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006015/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
6016/// shuffle node referes to only one lane in the sources.
6017static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
6018 EVT VT = SVOp->getValueType(0);
6019 int NumElems = VT.getVectorNumElements();
6020 int HalfSize = NumElems/2;
6021 SmallVector<int, 16> M;
6022 SVOp->getMask(M);
6023 bool MatchA = false, MatchB = false;
6024
6025 for (int l = 0; l < NumElems*2; l += HalfSize) {
6026 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
6027 MatchA = true;
6028 break;
6029 }
6030 }
6031
6032 for (int l = 0; l < NumElems*2; l += HalfSize) {
6033 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6034 MatchB = true;
6035 break;
6036 }
6037 }
6038
6039 return MatchA && MatchB;
6040}
6041
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006042/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6043/// which could not be matched by any known target speficic shuffle
6044static SDValue
6045LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006046 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6047 // If each half of a vector shuffle node referes to only one lane in the
6048 // source vectors, extract each used 128-bit lane and shuffle them using
6049 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6050 // the work to the legalizer.
6051 DebugLoc dl = SVOp->getDebugLoc();
6052 EVT VT = SVOp->getValueType(0);
6053 int NumElems = VT.getVectorNumElements();
6054 int HalfSize = NumElems/2;
6055
6056 // Extract the reference for each half
6057 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6058 int FstVecOpNum = 0, SndVecOpNum = 0;
6059 for (int i = 0; i < HalfSize; ++i) {
6060 int Elt = SVOp->getMaskElt(i);
6061 if (SVOp->getMaskElt(i) < 0)
6062 continue;
6063 FstVecOpNum = Elt/NumElems;
6064 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6065 break;
6066 }
6067 for (int i = HalfSize; i < NumElems; ++i) {
6068 int Elt = SVOp->getMaskElt(i);
6069 if (SVOp->getMaskElt(i) < 0)
6070 continue;
6071 SndVecOpNum = Elt/NumElems;
6072 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6073 break;
6074 }
6075
6076 // Extract the subvectors
6077 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6078 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6079 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6080 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6081
6082 // Generate 128-bit shuffles
6083 SmallVector<int, 16> MaskV1, MaskV2;
6084 for (int i = 0; i < HalfSize; ++i) {
6085 int Elt = SVOp->getMaskElt(i);
6086 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6087 }
6088 for (int i = HalfSize; i < NumElems; ++i) {
6089 int Elt = SVOp->getMaskElt(i);
6090 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6091 }
6092
6093 EVT NVT = V1.getValueType();
6094 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6095 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6096
6097 // Concatenate the result back
6098 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6099 DAG.getConstant(0, MVT::i32), DAG, dl);
6100 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6101 DAG, dl);
6102 }
6103
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006104 return SDValue();
6105}
6106
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006107/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6108/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006109static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006110LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006111 SDValue V1 = SVOp->getOperand(0);
6112 SDValue V2 = SVOp->getOperand(1);
6113 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006114 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006115
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006116 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6117
Evan Chengace3c172008-07-22 21:13:36 +00006118 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006119 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006120 SmallVector<int, 8> Mask1(4U, -1);
6121 SmallVector<int, 8> PermMask;
6122 SVOp->getMask(PermMask);
6123
Evan Chengace3c172008-07-22 21:13:36 +00006124 unsigned NumHi = 0;
6125 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006126 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006127 int Idx = PermMask[i];
6128 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006129 Locs[i] = std::make_pair(-1, -1);
6130 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006131 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6132 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006133 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006134 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006135 NumLo++;
6136 } else {
6137 Locs[i] = std::make_pair(1, NumHi);
6138 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006139 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006140 NumHi++;
6141 }
6142 }
6143 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006144
Evan Chengace3c172008-07-22 21:13:36 +00006145 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006146 // If no more than two elements come from either vector. This can be
6147 // implemented with two shuffles. First shuffle gather the elements.
6148 // The second shuffle, which takes the first shuffle as both of its
6149 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006150 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006151
Nate Begeman9008ca62009-04-27 18:41:29 +00006152 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006153
Evan Chengace3c172008-07-22 21:13:36 +00006154 for (unsigned i = 0; i != 4; ++i) {
6155 if (Locs[i].first == -1)
6156 continue;
6157 else {
6158 unsigned Idx = (i < 2) ? 0 : 4;
6159 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006160 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006161 }
6162 }
6163
Nate Begeman9008ca62009-04-27 18:41:29 +00006164 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006165 } else if (NumLo == 3 || NumHi == 3) {
6166 // Otherwise, we must have three elements from one vector, call it X, and
6167 // one element from the other, call it Y. First, use a shufps to build an
6168 // intermediate vector with the one element from Y and the element from X
6169 // that will be in the same half in the final destination (the indexes don't
6170 // matter). Then, use a shufps to build the final vector, taking the half
6171 // containing the element from Y from the intermediate, and the other half
6172 // from X.
6173 if (NumHi == 3) {
6174 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006175 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006176 std::swap(V1, V2);
6177 }
6178
6179 // Find the element from V2.
6180 unsigned HiIndex;
6181 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006182 int Val = PermMask[HiIndex];
6183 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006184 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006185 if (Val >= 4)
6186 break;
6187 }
6188
Nate Begeman9008ca62009-04-27 18:41:29 +00006189 Mask1[0] = PermMask[HiIndex];
6190 Mask1[1] = -1;
6191 Mask1[2] = PermMask[HiIndex^1];
6192 Mask1[3] = -1;
6193 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006194
6195 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006196 Mask1[0] = PermMask[0];
6197 Mask1[1] = PermMask[1];
6198 Mask1[2] = HiIndex & 1 ? 6 : 4;
6199 Mask1[3] = HiIndex & 1 ? 4 : 6;
6200 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006201 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006202 Mask1[0] = HiIndex & 1 ? 2 : 0;
6203 Mask1[1] = HiIndex & 1 ? 0 : 2;
6204 Mask1[2] = PermMask[2];
6205 Mask1[3] = PermMask[3];
6206 if (Mask1[2] >= 0)
6207 Mask1[2] += 4;
6208 if (Mask1[3] >= 0)
6209 Mask1[3] += 4;
6210 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006211 }
Evan Chengace3c172008-07-22 21:13:36 +00006212 }
6213
6214 // Break it into (shuffle shuffle_hi, shuffle_lo).
6215 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006216 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006217 SmallVector<int,8> LoMask(4U, -1);
6218 SmallVector<int,8> HiMask(4U, -1);
6219
6220 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006221 unsigned MaskIdx = 0;
6222 unsigned LoIdx = 0;
6223 unsigned HiIdx = 2;
6224 for (unsigned i = 0; i != 4; ++i) {
6225 if (i == 2) {
6226 MaskPtr = &HiMask;
6227 MaskIdx = 1;
6228 LoIdx = 0;
6229 HiIdx = 2;
6230 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006231 int Idx = PermMask[i];
6232 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006233 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006234 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006235 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006236 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006237 LoIdx++;
6238 } else {
6239 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006240 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006241 HiIdx++;
6242 }
6243 }
6244
Nate Begeman9008ca62009-04-27 18:41:29 +00006245 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6246 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6247 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006248 for (unsigned i = 0; i != 4; ++i) {
6249 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006250 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006251 } else {
6252 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006253 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006254 }
6255 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006256 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006257}
6258
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006259static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006260 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006261 V = V.getOperand(0);
6262 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6263 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006264 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6265 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6266 // BUILD_VECTOR (load), undef
6267 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006268 if (MayFoldLoad(V))
6269 return true;
6270 return false;
6271}
6272
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006273// FIXME: the version above should always be used. Since there's
6274// a bug where several vector shuffles can't be folded because the
6275// DAG is not updated during lowering and a node claims to have two
6276// uses while it only has one, use this version, and let isel match
6277// another instruction if the load really happens to have more than
6278// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006279// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006280static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006281 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006282 V = V.getOperand(0);
6283 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6284 V = V.getOperand(0);
6285 if (ISD::isNormalLoad(V.getNode()))
6286 return true;
6287 return false;
6288}
6289
6290/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6291/// a vector extract, and if both can be later optimized into a single load.
6292/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6293/// here because otherwise a target specific shuffle node is going to be
6294/// emitted for this shuffle, and the optimization not done.
6295/// FIXME: This is probably not the best approach, but fix the problem
6296/// until the right path is decided.
6297static
6298bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6299 const TargetLowering &TLI) {
6300 EVT VT = V.getValueType();
6301 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6302
6303 // Be sure that the vector shuffle is present in a pattern like this:
6304 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6305 if (!V.hasOneUse())
6306 return false;
6307
6308 SDNode *N = *V.getNode()->use_begin();
6309 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6310 return false;
6311
6312 SDValue EltNo = N->getOperand(1);
6313 if (!isa<ConstantSDNode>(EltNo))
6314 return false;
6315
6316 // If the bit convert changed the number of elements, it is unsafe
6317 // to examine the mask.
6318 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006319 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006320 EVT SrcVT = V.getOperand(0).getValueType();
6321 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6322 return false;
6323 V = V.getOperand(0);
6324 HasShuffleIntoBitcast = true;
6325 }
6326
6327 // Select the input vector, guarding against out of range extract vector.
6328 unsigned NumElems = VT.getVectorNumElements();
6329 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6330 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6331 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6332
6333 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006334 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006335 V = V.getOperand(0);
6336
6337 if (ISD::isNormalLoad(V.getNode())) {
6338 // Is the original load suitable?
6339 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6340
6341 // FIXME: avoid the multi-use bug that is preventing lots of
6342 // of foldings to be detected, this is still wrong of course, but
6343 // give the temporary desired behavior, and if it happens that
6344 // the load has real more uses, during isel it will not fold, and
6345 // will generate poor code.
6346 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6347 return false;
6348
6349 if (!HasShuffleIntoBitcast)
6350 return true;
6351
6352 // If there's a bitcast before the shuffle, check if the load type and
6353 // alignment is valid.
6354 unsigned Align = LN0->getAlignment();
6355 unsigned NewAlign =
6356 TLI.getTargetData()->getABITypeAlignment(
6357 VT.getTypeForEVT(*DAG.getContext()));
6358
6359 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6360 return false;
6361 }
6362
6363 return true;
6364}
6365
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006366static
Evan Cheng835580f2010-10-07 20:50:20 +00006367SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6368 EVT VT = Op.getValueType();
6369
6370 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006371 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6372 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006373 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6374 V1, DAG));
6375}
6376
6377static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006378SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006379 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006380 SDValue V1 = Op.getOperand(0);
6381 SDValue V2 = Op.getOperand(1);
6382 EVT VT = Op.getValueType();
6383
6384 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6385
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006386 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006387 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6388
Evan Cheng0899f5c2011-08-31 02:05:24 +00006389 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6390 return DAG.getNode(ISD::BITCAST, dl, VT,
6391 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6392 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6393 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006394}
6395
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006396static
6397SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6398 SDValue V1 = Op.getOperand(0);
6399 SDValue V2 = Op.getOperand(1);
6400 EVT VT = Op.getValueType();
6401
6402 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6403 "unsupported shuffle type");
6404
6405 if (V2.getOpcode() == ISD::UNDEF)
6406 V2 = V1;
6407
6408 // v4i32 or v4f32
6409 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6410}
6411
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006412static inline unsigned getSHUFPOpcode(EVT VT) {
6413 switch(VT.getSimpleVT().SimpleTy) {
6414 case MVT::v8i32: // Use fp unit for int unpack.
6415 case MVT::v8f32:
6416 case MVT::v4i32: // Use fp unit for int unpack.
6417 case MVT::v4f32: return X86ISD::SHUFPS;
6418 case MVT::v4i64: // Use fp unit for int unpack.
6419 case MVT::v4f64:
6420 case MVT::v2i64: // Use fp unit for int unpack.
6421 case MVT::v2f64: return X86ISD::SHUFPD;
6422 default:
6423 llvm_unreachable("Unknown type for shufp*");
6424 }
6425 return 0;
6426}
6427
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006428static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006429SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006430 SDValue V1 = Op.getOperand(0);
6431 SDValue V2 = Op.getOperand(1);
6432 EVT VT = Op.getValueType();
6433 unsigned NumElems = VT.getVectorNumElements();
6434
6435 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6436 // operand of these instructions is only memory, so check if there's a
6437 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6438 // same masks.
6439 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006440
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006441 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006442 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006443 CanFoldLoad = true;
6444
6445 // When V1 is a load, it can be folded later into a store in isel, example:
6446 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6447 // turns into:
6448 // (MOVLPSmr addr:$src1, VR128:$src2)
6449 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006450 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006451 CanFoldLoad = true;
6452
Dan Gohman65fd6562011-11-03 21:49:52 +00006453 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006454 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006455 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006456 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6457
6458 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006459 // If we don't care about the second element, procede to use movss.
6460 if (SVOp->getMaskElt(1) != -1)
6461 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006462 }
6463
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006464 // movl and movlp will both match v2i64, but v2i64 is never matched by
6465 // movl earlier because we make it strict to avoid messing with the movlp load
6466 // folding logic (see the code above getMOVLP call). Match it here then,
6467 // this is horrible, but will stay like this until we move all shuffle
6468 // matching to x86 specific nodes. Note that for the 1st condition all
6469 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006470 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006471 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6472 // as to remove this logic from here, as much as possible
6473 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006474 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006475 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006476 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006477
6478 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6479
6480 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006481 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006482 X86::getShuffleSHUFImmediate(SVOp), DAG);
6483}
6484
Craig Topper6347e862011-11-21 06:57:39 +00006485static inline unsigned getUNPCKLOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006486 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006487 case MVT::v32i8:
6488 case MVT::v16i8:
6489 case MVT::v16i16:
6490 case MVT::v8i16:
6491 case MVT::v4i32:
6492 case MVT::v2i64: return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006493 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006494 case MVT::v4i64:
6495 if (HasAVX2) return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006496 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006497 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006498 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006499 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006500 case MVT::v2f64: return X86ISD::UNPCKLP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006501 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006502 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006503 }
6504 return 0;
6505}
6506
Craig Topper6347e862011-11-21 06:57:39 +00006507static inline unsigned getUNPCKHOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006508 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006509 case MVT::v32i8:
6510 case MVT::v16i8:
6511 case MVT::v16i16:
6512 case MVT::v8i16:
6513 case MVT::v4i32:
6514 case MVT::v2i64: return X86ISD::PUNPCKH;
6515 case MVT::v4i64:
Craig Topper6347e862011-11-21 06:57:39 +00006516 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006517 if (HasAVX2) return X86ISD::PUNPCKH;
Craig Topper6347e862011-11-21 06:57:39 +00006518 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006519 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006520 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006521 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006522 case MVT::v2f64: return X86ISD::UNPCKHP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006523 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006524 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006525 }
6526 return 0;
6527}
6528
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006529static
6530SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006531 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006532 const X86Subtarget *Subtarget) {
6533 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6534 EVT VT = Op.getValueType();
6535 DebugLoc dl = Op.getDebugLoc();
6536 SDValue V1 = Op.getOperand(0);
6537 SDValue V2 = Op.getOperand(1);
6538
6539 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006540 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006541
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006542 // Handle splat operations
6543 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006544 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006545 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006546 // Special case, this is the only place now where it's allowed to return
6547 // a vector_shuffle operation without using a target specific node, because
6548 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6549 // this be moved to DAGCombine instead?
6550 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006551 return Op;
6552
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006553 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006554 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006555 if (Subtarget->hasAVX() && LD.getNode())
6556 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006557
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006558 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006559 if ((Size == 128 && NumElem <= 4) ||
6560 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006561 return SDValue();
6562
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006563 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006564 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006565 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006566
6567 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6568 // do it!
6569 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6570 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6571 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006572 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006573 } else if ((VT == MVT::v4i32 ||
6574 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006575 // FIXME: Figure out a cleaner way to do this.
6576 // Try to make use of movq to zero out the top part.
6577 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6578 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6579 if (NewOp.getNode()) {
6580 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6581 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6582 DAG, Subtarget, dl);
6583 }
6584 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6585 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6586 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6587 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6588 DAG, Subtarget, dl);
6589 }
6590 }
6591 return SDValue();
6592}
6593
Dan Gohman475871a2008-07-27 21:46:04 +00006594SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006595X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006596 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006597 SDValue V1 = Op.getOperand(0);
6598 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006599 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006600 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006601 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006602 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006603 bool V1IsSplat = false;
6604 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006605 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topper6347e862011-11-21 06:57:39 +00006606 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006607 MachineFunction &MF = DAG.getMachineFunction();
6608 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006609
Craig Topper3426a3e2011-11-14 06:46:21 +00006610 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006611
Craig Topper38034c52011-11-26 22:55:48 +00006612 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6613
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006614 // Vector shuffle lowering takes 3 steps:
6615 //
6616 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6617 // narrowing and commutation of operands should be handled.
6618 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6619 // shuffle nodes.
6620 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6621 // so the shuffle can be broken into other shuffles and the legalizer can
6622 // try the lowering again.
6623 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006624 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006625 // be matched during isel, all of them must be converted to a target specific
6626 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006627
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006628 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6629 // narrowing and commutation of operands should be handled. The actual code
6630 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006631 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006632 if (NewOp.getNode())
6633 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006634
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006635 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6636 // unpckh_undef). Only use pshufd if speed is more important than size.
6637 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006638 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6639 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006640 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006641 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6642 DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006643
Craig Topperc0d82852011-11-22 00:44:41 +00006644 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006645 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006646 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006647
Dale Johannesen0488fb62010-09-30 23:57:10 +00006648 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006649 return getMOVHighToLow(Op, dl, DAG);
6650
6651 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006652 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006653 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper6347e862011-11-21 06:57:39 +00006654 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6655 DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006656
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006657 if (X86::isPSHUFDMask(SVOp)) {
6658 // The actual implementation will match the mask in the if above and then
6659 // during isel it can match several different instructions, not only pshufd
6660 // as its name says, sad but true, emulate the behavior for now...
6661 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6662 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6663
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006664 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6665
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006666 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006667 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6668
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006669 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6670 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006671 }
Eric Christopherfd179292009-08-27 18:07:15 +00006672
Evan Chengf26ffe92008-05-29 08:22:04 +00006673 // Check if this can be converted into a logical shift.
6674 bool isLeft = false;
6675 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006676 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006677 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006678 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006679 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006680 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006681 EVT EltVT = VT.getVectorElementType();
6682 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006683 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006684 }
Eric Christopherfd179292009-08-27 18:07:15 +00006685
Nate Begeman9008ca62009-04-27 18:41:29 +00006686 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006687 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006688 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006689 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006690 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006691 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6692
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006693 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006694 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6695 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006696 }
Eric Christopherfd179292009-08-27 18:07:15 +00006697
Nate Begeman9008ca62009-04-27 18:41:29 +00006698 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006699 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006700 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006701
Dale Johannesen0488fb62010-09-30 23:57:10 +00006702 if (X86::isMOVHLPSMask(SVOp))
6703 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006704
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006705 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006706 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006707
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006708 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006709 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006710
Dale Johannesen0488fb62010-09-30 23:57:10 +00006711 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006712 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006713
Nate Begeman9008ca62009-04-27 18:41:29 +00006714 if (ShouldXformToMOVHLPS(SVOp) ||
6715 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6716 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006717
Evan Chengf26ffe92008-05-29 08:22:04 +00006718 if (isShift) {
6719 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006720 EVT EltVT = VT.getVectorElementType();
6721 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006722 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006723 }
Eric Christopherfd179292009-08-27 18:07:15 +00006724
Evan Cheng9eca5e82006-10-25 21:49:50 +00006725 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006726 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6727 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006728 V1IsSplat = isSplatVector(V1.getNode());
6729 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006730
Chris Lattner8a594482007-11-25 00:24:49 +00006731 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006732 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006733 Op = CommuteVectorShuffle(SVOp, DAG);
6734 SVOp = cast<ShuffleVectorSDNode>(Op);
6735 V1 = SVOp->getOperand(0);
6736 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006737 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006738 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006739 }
6740
Nate Begeman9008ca62009-04-27 18:41:29 +00006741 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6742 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006743 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006744 return V1;
6745 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6746 // the instruction selector will not match, so get a canonical MOVL with
6747 // swapped operands to undo the commute.
6748 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006749 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750
Craig Topperc0d82852011-11-22 00:44:41 +00006751 if (X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006752 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V2,
6753 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006754
Craig Topperc0d82852011-11-22 00:44:41 +00006755 if (X86::isUNPCKHMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006756 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V2,
6757 DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006758
Evan Cheng9bbbb982006-10-25 20:48:19 +00006759 if (V2IsSplat) {
6760 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006761 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006762 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006763 SDValue NewMask = NormalizeMask(SVOp, DAG);
6764 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6765 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006766 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006767 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006768 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006769 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770 }
6771 }
6772 }
6773
Evan Cheng9eca5e82006-10-25 21:49:50 +00006774 if (Commuted) {
6775 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006776 // FIXME: this seems wrong.
6777 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6778 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006779
Craig Topperc0d82852011-11-22 00:44:41 +00006780 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006781 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V2, V1,
6782 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006783
Craig Topperc0d82852011-11-22 00:44:41 +00006784 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006785 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V2, V1,
6786 DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006787 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788
Nate Begeman9008ca62009-04-27 18:41:29 +00006789 // Normalize the node to match x86 shuffle ops if needed
Craig Topper71c4c122011-11-28 01:14:24 +00006790 if (!V2IsUndef && (isCommutedSHUFP(SVOp) ||
6791 isCommutedVSHUFPY(SVOp, Subtarget->hasAVX())))
Nate Begeman9008ca62009-04-27 18:41:29 +00006792 return CommuteVectorShuffle(SVOp, DAG);
6793
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006794 // The checks below are all present in isShuffleMaskLegal, but they are
6795 // inlined here right now to enable us to directly emit target specific
6796 // nodes, and remove one by one until they don't return Op anymore.
6797 SmallVector<int, 16> M;
6798 SVOp->getMask(M);
6799
Craig Topperc0d82852011-11-22 00:44:41 +00006800 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006801 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6802 X86::getShufflePALIGNRImmediate(SVOp),
6803 DAG);
6804
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006805 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6806 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006807 if (VT == MVT::v2f64)
Craig Topper06cb6802011-11-26 20:47:44 +00006808 return getTargetShuffleNode(X86ISD::UNPCKLP, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006809 if (VT == MVT::v2i64)
Craig Topper06cb6802011-11-26 20:47:44 +00006810 return getTargetShuffleNode(X86ISD::PUNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006811 }
6812
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006813 if (isPSHUFHWMask(M, VT))
6814 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6815 X86::getShufflePSHUFHWImmediate(SVOp),
6816 DAG);
6817
6818 if (isPSHUFLWMask(M, VT))
6819 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6820 X86::getShufflePSHUFLWImmediate(SVOp),
6821 DAG);
6822
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006823 if (isSHUFPMask(M, VT))
6824 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6825 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006826
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006827 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006828 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6829 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006830 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006831 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6832 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006833
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006834 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006835 // Generate target specific nodes for 128 or 256-bit shuffles only
6836 // supported in the AVX instruction set.
6837 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006838
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006839 // Handle VMOVDDUPY permutations
6840 if (isMOVDDUPYMask(SVOp, Subtarget))
6841 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6842
Craig Topper70b883b2011-11-28 10:14:51 +00006843 // Handle VPERMILPS/D* permutations
6844 if (isVPERMILPMask(M, VT, Subtarget->hasAVX()))
Craig Topper316cd2a2011-11-30 06:25:25 +00006845 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006846 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006847
Craig Topper70b883b2011-11-28 10:14:51 +00006848 // Handle VPERM2F128/VPERM2I128 permutations
6849 if (isVPERM2X128Mask(M, VT, Subtarget->hasAVX()))
Craig Topperec24e612011-11-30 07:47:51 +00006850 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006851 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006852
Craig Topper70b883b2011-11-28 10:14:51 +00006853 // Handle VSHUFPS/DY permutations
Craig Topper71c4c122011-11-28 01:14:24 +00006854 if (isVSHUFPYMask(M, VT, Subtarget->hasAVX()))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006855 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006856 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006857
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006858 //===--------------------------------------------------------------------===//
6859 // Since no target specific shuffle was selected for this generic one,
6860 // lower it into other known shuffles. FIXME: this isn't true yet, but
6861 // this is the plan.
6862 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006863
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006864 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6865 if (VT == MVT::v8i16) {
6866 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6867 if (NewOp.getNode())
6868 return NewOp;
6869 }
6870
6871 if (VT == MVT::v16i8) {
6872 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6873 if (NewOp.getNode())
6874 return NewOp;
6875 }
6876
6877 // Handle all 128-bit wide vectors with 4 elements, and match them with
6878 // several different shuffle types.
6879 if (NumElems == 4 && VT.getSizeInBits() == 128)
6880 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6881
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006882 // Handle general 256-bit shuffles
6883 if (VT.is256BitVector())
6884 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6885
Dan Gohman475871a2008-07-27 21:46:04 +00006886 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887}
6888
Dan Gohman475871a2008-07-27 21:46:04 +00006889SDValue
6890X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006891 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006892 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006893 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006894
6895 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6896 return SDValue();
6897
Duncan Sands83ec4b62008-06-06 12:08:01 +00006898 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006899 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006900 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006901 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006902 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006903 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006904 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006905 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6906 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6907 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006908 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6909 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006910 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006911 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006912 Op.getOperand(0)),
6913 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006914 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006915 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006916 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006917 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006918 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006920 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6921 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006922 // result has a single use which is a store or a bitcast to i32. And in
6923 // the case of a store, it's not worth it if the index is a constant 0,
6924 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006925 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006926 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006927 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006928 if ((User->getOpcode() != ISD::STORE ||
6929 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6930 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006931 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006932 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006933 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006935 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006936 Op.getOperand(0)),
6937 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006938 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006939 } else if (VT == MVT::i32 || VT == MVT::i64) {
6940 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006941 if (isa<ConstantSDNode>(Op.getOperand(1)))
6942 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006943 }
Dan Gohman475871a2008-07-27 21:46:04 +00006944 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006945}
6946
6947
Dan Gohman475871a2008-07-27 21:46:04 +00006948SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006949X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6950 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006951 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006952 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006953
David Greene74a579d2011-02-10 16:57:36 +00006954 SDValue Vec = Op.getOperand(0);
6955 EVT VecVT = Vec.getValueType();
6956
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006957 // If this is a 256-bit vector result, first extract the 128-bit vector and
6958 // then extract the element from the 128-bit vector.
6959 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006960 DebugLoc dl = Op.getNode()->getDebugLoc();
6961 unsigned NumElems = VecVT.getVectorNumElements();
6962 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006963 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6964
6965 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006966 bool Upper = IdxVal >= NumElems/2;
6967 Vec = Extract128BitVector(Vec,
6968 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006969
David Greene74a579d2011-02-10 16:57:36 +00006970 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006971 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006972 }
6973
6974 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6975
Craig Topperc0d82852011-11-22 00:44:41 +00006976 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006977 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006978 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006979 return Res;
6980 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006981
Owen Andersone50ed302009-08-10 22:56:29 +00006982 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006983 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006984 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006985 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006986 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006987 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006988 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006989 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6990 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006991 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006993 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006994 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006995 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006996 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006997 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006998 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006999 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007000 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007001 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007002 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007003 if (Idx == 0)
7004 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007005
Evan Cheng0db9fe62006-04-25 20:13:52 +00007006 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007007 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007008 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007009 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007010 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007011 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007012 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007013 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007014 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7015 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7016 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007017 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007018 if (Idx == 0)
7019 return Op;
7020
7021 // UNPCKHPD the element to the lowest double word, then movsd.
7022 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7023 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007024 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007025 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007026 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007027 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007028 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007029 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007030 }
7031
Dan Gohman475871a2008-07-27 21:46:04 +00007032 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007033}
7034
Dan Gohman475871a2008-07-27 21:46:04 +00007035SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007036X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7037 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007038 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007039 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007040 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007041
Dan Gohman475871a2008-07-27 21:46:04 +00007042 SDValue N0 = Op.getOperand(0);
7043 SDValue N1 = Op.getOperand(1);
7044 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007045
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007046 if (VT.getSizeInBits() == 256)
7047 return SDValue();
7048
Dan Gohman8a55ce42009-09-23 21:02:20 +00007049 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007050 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007051 unsigned Opc;
7052 if (VT == MVT::v8i16)
7053 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007054 else if (VT == MVT::v16i8)
7055 Opc = X86ISD::PINSRB;
7056 else
7057 Opc = X86ISD::PINSRB;
7058
Nate Begeman14d12ca2008-02-11 04:19:36 +00007059 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7060 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007061 if (N1.getValueType() != MVT::i32)
7062 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7063 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007064 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007065 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007066 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007067 // Bits [7:6] of the constant are the source select. This will always be
7068 // zero here. The DAG Combiner may combine an extract_elt index into these
7069 // bits. For example (insert (extract, 3), 2) could be matched by putting
7070 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007071 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007072 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007073 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007074 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007075 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007076 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007078 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007079 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7080 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007081 // PINSR* works with constant index.
7082 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007083 }
Dan Gohman475871a2008-07-27 21:46:04 +00007084 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007085}
7086
Dan Gohman475871a2008-07-27 21:46:04 +00007087SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007088X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007089 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007090 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007091
David Greene6b381262011-02-09 15:32:06 +00007092 DebugLoc dl = Op.getDebugLoc();
7093 SDValue N0 = Op.getOperand(0);
7094 SDValue N1 = Op.getOperand(1);
7095 SDValue N2 = Op.getOperand(2);
7096
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007097 // If this is a 256-bit vector result, first extract the 128-bit vector,
7098 // insert the element into the extracted half and then place it back.
7099 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007100 if (!isa<ConstantSDNode>(N2))
7101 return SDValue();
7102
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007103 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007104 unsigned NumElems = VT.getVectorNumElements();
7105 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007106 bool Upper = IdxVal >= NumElems/2;
7107 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7108 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007109
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007110 // Insert the element into the desired half.
7111 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7112 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007113
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007114 // Insert the changed part back to the 256-bit vector
7115 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007116 }
7117
Craig Topperc0d82852011-11-22 00:44:41 +00007118 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007119 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7120
Dan Gohman8a55ce42009-09-23 21:02:20 +00007121 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007122 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007123
Dan Gohman8a55ce42009-09-23 21:02:20 +00007124 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007125 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7126 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 if (N1.getValueType() != MVT::i32)
7128 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7129 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007130 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007131 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007132 }
Dan Gohman475871a2008-07-27 21:46:04 +00007133 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007134}
7135
Dan Gohman475871a2008-07-27 21:46:04 +00007136SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007137X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007138 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007139 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007140 EVT OpVT = Op.getValueType();
7141
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007142 // If this is a 256-bit vector result, first insert into a 128-bit
7143 // vector and then insert into the 256-bit vector.
7144 if (OpVT.getSizeInBits() > 128) {
7145 // Insert into a 128-bit vector.
7146 EVT VT128 = EVT::getVectorVT(*Context,
7147 OpVT.getVectorElementType(),
7148 OpVT.getVectorNumElements() / 2);
7149
7150 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7151
7152 // Insert the 128-bit vector.
7153 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7154 DAG.getConstant(0, MVT::i32),
7155 DAG, dl);
7156 }
7157
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007158 if (Op.getValueType() == MVT::v1i64 &&
7159 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007160 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007161
Owen Anderson825b72b2009-08-11 20:47:22 +00007162 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007163 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7164 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007165 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007166 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007167}
7168
David Greene91585092011-01-26 15:38:49 +00007169// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7170// a simple subregister reference or explicit instructions to grab
7171// upper bits of a vector.
7172SDValue
7173X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7174 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007175 DebugLoc dl = Op.getNode()->getDebugLoc();
7176 SDValue Vec = Op.getNode()->getOperand(0);
7177 SDValue Idx = Op.getNode()->getOperand(1);
7178
7179 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7180 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7181 return Extract128BitVector(Vec, Idx, DAG, dl);
7182 }
David Greene91585092011-01-26 15:38:49 +00007183 }
7184 return SDValue();
7185}
7186
David Greenecfe33c42011-01-26 19:13:22 +00007187// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7188// simple superregister reference or explicit instructions to insert
7189// the upper bits of a vector.
7190SDValue
7191X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7192 if (Subtarget->hasAVX()) {
7193 DebugLoc dl = Op.getNode()->getDebugLoc();
7194 SDValue Vec = Op.getNode()->getOperand(0);
7195 SDValue SubVec = Op.getNode()->getOperand(1);
7196 SDValue Idx = Op.getNode()->getOperand(2);
7197
7198 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7199 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007200 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007201 }
7202 }
7203 return SDValue();
7204}
7205
Bill Wendling056292f2008-09-16 21:48:12 +00007206// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7207// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7208// one of the above mentioned nodes. It has to be wrapped because otherwise
7209// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7210// be used to form addressing mode. These wrapped nodes will be selected
7211// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007212SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007213X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007214 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007215
Chris Lattner41621a22009-06-26 19:22:52 +00007216 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7217 // global base reg.
7218 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007219 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007220 CodeModel::Model M = getTargetMachine().getCodeModel();
7221
Chris Lattner4f066492009-07-11 20:29:19 +00007222 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007223 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007224 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007225 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007226 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007227 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007228 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007229
Evan Cheng1606e8e2009-03-13 07:51:59 +00007230 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007231 CP->getAlignment(),
7232 CP->getOffset(), OpFlag);
7233 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007234 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007235 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007236 if (OpFlag) {
7237 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007238 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007239 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007240 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007241 }
7242
7243 return Result;
7244}
7245
Dan Gohmand858e902010-04-17 15:26:15 +00007246SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007247 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007248
Chris Lattner18c59872009-06-27 04:16:01 +00007249 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7250 // global base reg.
7251 unsigned char OpFlag = 0;
7252 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007253 CodeModel::Model M = getTargetMachine().getCodeModel();
7254
Chris Lattner4f066492009-07-11 20:29:19 +00007255 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007256 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007257 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007258 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007259 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007260 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007261 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007262
Chris Lattner18c59872009-06-27 04:16:01 +00007263 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7264 OpFlag);
7265 DebugLoc DL = JT->getDebugLoc();
7266 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007267
Chris Lattner18c59872009-06-27 04:16:01 +00007268 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007269 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007270 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7271 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007272 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007273 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007274
Chris Lattner18c59872009-06-27 04:16:01 +00007275 return Result;
7276}
7277
7278SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007279X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007280 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007281
Chris Lattner18c59872009-06-27 04:16:01 +00007282 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7283 // global base reg.
7284 unsigned char OpFlag = 0;
7285 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007286 CodeModel::Model M = getTargetMachine().getCodeModel();
7287
Chris Lattner4f066492009-07-11 20:29:19 +00007288 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007289 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7290 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7291 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007292 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007293 } else if (Subtarget->isPICStyleGOT()) {
7294 OpFlag = X86II::MO_GOT;
7295 } else if (Subtarget->isPICStyleStubPIC()) {
7296 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7297 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7298 OpFlag = X86II::MO_DARWIN_NONLAZY;
7299 }
Eric Christopherfd179292009-08-27 18:07:15 +00007300
Chris Lattner18c59872009-06-27 04:16:01 +00007301 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007302
Chris Lattner18c59872009-06-27 04:16:01 +00007303 DebugLoc DL = Op.getDebugLoc();
7304 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007305
7306
Chris Lattner18c59872009-06-27 04:16:01 +00007307 // With PIC, the address is actually $g + Offset.
7308 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007309 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007310 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7311 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007312 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007313 Result);
7314 }
Eric Christopherfd179292009-08-27 18:07:15 +00007315
Eli Friedman586272d2011-08-11 01:48:05 +00007316 // For symbols that require a load from a stub to get the address, emit the
7317 // load.
7318 if (isGlobalStubReference(OpFlag))
7319 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007320 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007321
Chris Lattner18c59872009-06-27 04:16:01 +00007322 return Result;
7323}
7324
Dan Gohman475871a2008-07-27 21:46:04 +00007325SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007326X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007327 // Create the TargetBlockAddressAddress node.
7328 unsigned char OpFlags =
7329 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007330 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007331 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007332 DebugLoc dl = Op.getDebugLoc();
7333 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7334 /*isTarget=*/true, OpFlags);
7335
Dan Gohmanf705adb2009-10-30 01:28:02 +00007336 if (Subtarget->isPICStyleRIPRel() &&
7337 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007338 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7339 else
7340 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007341
Dan Gohman29cbade2009-11-20 23:18:13 +00007342 // With PIC, the address is actually $g + Offset.
7343 if (isGlobalRelativeToPICBase(OpFlags)) {
7344 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7345 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7346 Result);
7347 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007348
7349 return Result;
7350}
7351
7352SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007353X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007354 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007355 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007356 // Create the TargetGlobalAddress node, folding in the constant
7357 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007358 unsigned char OpFlags =
7359 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007360 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007361 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007362 if (OpFlags == X86II::MO_NO_FLAG &&
7363 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007364 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007365 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007366 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007367 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007368 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007369 }
Eric Christopherfd179292009-08-27 18:07:15 +00007370
Chris Lattner4f066492009-07-11 20:29:19 +00007371 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007372 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007373 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7374 else
7375 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007376
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007377 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007378 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007379 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7380 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007381 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007382 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007383
Chris Lattner36c25012009-07-10 07:34:39 +00007384 // For globals that require a load from a stub to get the address, emit the
7385 // load.
7386 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007387 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007388 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007389
Dan Gohman6520e202008-10-18 02:06:02 +00007390 // If there was a non-zero offset that we didn't fold, create an explicit
7391 // addition for it.
7392 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007393 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007394 DAG.getConstant(Offset, getPointerTy()));
7395
Evan Cheng0db9fe62006-04-25 20:13:52 +00007396 return Result;
7397}
7398
Evan Chengda43bcf2008-09-24 00:05:32 +00007399SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007400X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007401 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007402 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007403 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007404}
7405
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007406static SDValue
7407GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007408 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007409 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007410 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007411 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007412 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007413 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007414 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007415 GA->getOffset(),
7416 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007417 if (InFlag) {
7418 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007419 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007420 } else {
7421 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007422 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007423 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007424
7425 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007426 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007427
Rafael Espindola15f1b662009-04-24 12:59:40 +00007428 SDValue Flag = Chain.getValue(1);
7429 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007430}
7431
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007432// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007433static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007434LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007435 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007436 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007437 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7438 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007439 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007440 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007441 InFlag = Chain.getValue(1);
7442
Chris Lattnerb903bed2009-06-26 21:20:29 +00007443 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007444}
7445
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007446// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007447static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007448LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007449 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007450 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7451 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007452}
7453
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007454// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7455// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007456static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007457 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007458 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007459 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007460
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007461 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7462 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7463 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007464
Michael J. Spencerec38de22010-10-10 22:04:20 +00007465 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007466 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007467 MachinePointerInfo(Ptr),
7468 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007469
Chris Lattnerb903bed2009-06-26 21:20:29 +00007470 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007471 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7472 // initialexec.
7473 unsigned WrapperKind = X86ISD::Wrapper;
7474 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007475 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007476 } else if (is64Bit) {
7477 assert(model == TLSModel::InitialExec);
7478 OperandFlags = X86II::MO_GOTTPOFF;
7479 WrapperKind = X86ISD::WrapperRIP;
7480 } else {
7481 assert(model == TLSModel::InitialExec);
7482 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007483 }
Eric Christopherfd179292009-08-27 18:07:15 +00007484
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007485 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7486 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007487 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007488 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007489 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007490 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007491
Rafael Espindola9a580232009-02-27 13:37:18 +00007492 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007493 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007494 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007495
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007496 // The address of the thread local variable is the add of the thread
7497 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007498 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007499}
7500
Dan Gohman475871a2008-07-27 21:46:04 +00007501SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007502X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007503
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007504 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007505 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007506
Eric Christopher30ef0e52010-06-03 04:07:48 +00007507 if (Subtarget->isTargetELF()) {
7508 // TODO: implement the "local dynamic" model
7509 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007510
Eric Christopher30ef0e52010-06-03 04:07:48 +00007511 // If GV is an alias then use the aliasee for determining
7512 // thread-localness.
7513 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7514 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007515
7516 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007517 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007518
Eric Christopher30ef0e52010-06-03 04:07:48 +00007519 switch (model) {
7520 case TLSModel::GeneralDynamic:
7521 case TLSModel::LocalDynamic: // not implemented
7522 if (Subtarget->is64Bit())
7523 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7524 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007525
Eric Christopher30ef0e52010-06-03 04:07:48 +00007526 case TLSModel::InitialExec:
7527 case TLSModel::LocalExec:
7528 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7529 Subtarget->is64Bit());
7530 }
7531 } else if (Subtarget->isTargetDarwin()) {
7532 // Darwin only has one model of TLS. Lower to that.
7533 unsigned char OpFlag = 0;
7534 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7535 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007536
Eric Christopher30ef0e52010-06-03 04:07:48 +00007537 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7538 // global base reg.
7539 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7540 !Subtarget->is64Bit();
7541 if (PIC32)
7542 OpFlag = X86II::MO_TLVP_PIC_BASE;
7543 else
7544 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007545 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007546 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007547 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007548 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007549 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007550
Eric Christopher30ef0e52010-06-03 04:07:48 +00007551 // With PIC32, the address is actually $g + Offset.
7552 if (PIC32)
7553 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7554 DAG.getNode(X86ISD::GlobalBaseReg,
7555 DebugLoc(), getPointerTy()),
7556 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007557
Eric Christopher30ef0e52010-06-03 04:07:48 +00007558 // Lowering the machine isd will make sure everything is in the right
7559 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007560 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007561 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007562 SDValue Args[] = { Chain, Offset };
7563 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007564
Eric Christopher30ef0e52010-06-03 04:07:48 +00007565 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7566 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7567 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007568
Eric Christopher30ef0e52010-06-03 04:07:48 +00007569 // And our return value (tls address) is in the standard call return value
7570 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007571 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007572 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7573 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007574 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007575
Eric Christopher30ef0e52010-06-03 04:07:48 +00007576 assert(false &&
7577 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007578
Torok Edwinc23197a2009-07-14 16:55:14 +00007579 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007580 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007581}
7582
Evan Cheng0db9fe62006-04-25 20:13:52 +00007583
Nadav Rotem43012222011-05-11 08:12:09 +00007584/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007585/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007586SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007587 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007588 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007589 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007590 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007591 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007592 SDValue ShOpLo = Op.getOperand(0);
7593 SDValue ShOpHi = Op.getOperand(1);
7594 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007595 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007596 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007597 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007598
Dan Gohman475871a2008-07-27 21:46:04 +00007599 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007600 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007601 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7602 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007603 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007604 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7605 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007606 }
Evan Chenge3413162006-01-09 18:33:28 +00007607
Owen Anderson825b72b2009-08-11 20:47:22 +00007608 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7609 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007610 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007612
Dan Gohman475871a2008-07-27 21:46:04 +00007613 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007615 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7616 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007617
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007618 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007619 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7620 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007621 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007622 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7623 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007624 }
7625
Dan Gohman475871a2008-07-27 21:46:04 +00007626 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007627 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007628}
Evan Chenga3195e82006-01-12 22:54:21 +00007629
Dan Gohmand858e902010-04-17 15:26:15 +00007630SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7631 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007632 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007633
Dale Johannesen0488fb62010-09-30 23:57:10 +00007634 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007635 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007636
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007638 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007639
Eli Friedman36df4992009-05-27 00:47:34 +00007640 // These are really Legal; return the operand so the caller accepts it as
7641 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007643 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007645 Subtarget->is64Bit()) {
7646 return Op;
7647 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007648
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007649 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007650 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007651 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007652 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007653 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007654 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007655 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007656 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007657 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007658 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7659}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007660
Owen Andersone50ed302009-08-10 22:56:29 +00007661SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007662 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007663 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007665 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007666 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007667 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007668 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007669 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007670 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007672
Chris Lattner492a43e2010-09-22 01:28:21 +00007673 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007674
Stuart Hastings84be9582011-06-02 15:57:11 +00007675 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7676 MachineMemOperand *MMO;
7677 if (FI) {
7678 int SSFI = FI->getIndex();
7679 MMO =
7680 DAG.getMachineFunction()
7681 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7682 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7683 } else {
7684 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7685 StackSlot = StackSlot.getOperand(1);
7686 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007687 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007688 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7689 X86ISD::FILD, DL,
7690 Tys, Ops, array_lengthof(Ops),
7691 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007692
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007693 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007694 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007695 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007696
7697 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7698 // shouldn't be necessary except that RFP cannot be live across
7699 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007700 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007701 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7702 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007703 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007704 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007705 SDValue Ops[] = {
7706 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7707 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007708 MachineMemOperand *MMO =
7709 DAG.getMachineFunction()
7710 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007711 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007712
Chris Lattner492a43e2010-09-22 01:28:21 +00007713 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7714 Ops, array_lengthof(Ops),
7715 Op.getValueType(), MMO);
7716 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007717 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007718 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007719 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007720
Evan Cheng0db9fe62006-04-25 20:13:52 +00007721 return Result;
7722}
7723
Bill Wendling8b8a6362009-01-17 03:56:04 +00007724// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007725SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7726 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007727 // This algorithm is not obvious. Here it is in C code, more or less:
7728 /*
7729 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7730 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7731 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007732
Bill Wendling8b8a6362009-01-17 03:56:04 +00007733 // Copy ints to xmm registers.
7734 __m128i xh = _mm_cvtsi32_si128( hi );
7735 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007736
Bill Wendling8b8a6362009-01-17 03:56:04 +00007737 // Combine into low half of a single xmm register.
7738 __m128i x = _mm_unpacklo_epi32( xh, xl );
7739 __m128d d;
7740 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007741
Bill Wendling8b8a6362009-01-17 03:56:04 +00007742 // Merge in appropriate exponents to give the integer bits the right
7743 // magnitude.
7744 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007745
Bill Wendling8b8a6362009-01-17 03:56:04 +00007746 // Subtract away the biases to deal with the IEEE-754 double precision
7747 // implicit 1.
7748 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007749
Bill Wendling8b8a6362009-01-17 03:56:04 +00007750 // All conversions up to here are exact. The correctly rounded result is
7751 // calculated using the current rounding mode using the following
7752 // horizontal add.
7753 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7754 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7755 // store doesn't really need to be here (except
7756 // maybe to zero the other double)
7757 return sd;
7758 }
7759 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007760
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007761 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007762 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007763
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007764 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007765 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007766 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7767 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7768 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7769 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007770 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007771 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007772
Bill Wendling8b8a6362009-01-17 03:56:04 +00007773 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007774 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007775 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007776 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007777 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007778 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007779 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007780
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7782 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007783 Op.getOperand(0),
7784 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007785 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7786 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007787 Op.getOperand(0),
7788 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7790 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007791 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007792 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007793 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007794 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007796 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007797 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007798 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007799
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007800 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007801 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007802 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7803 DAG.getUNDEF(MVT::v2f64), ShufMask);
7804 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7805 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007806 DAG.getIntPtrConstant(0));
7807}
7808
Bill Wendling8b8a6362009-01-17 03:56:04 +00007809// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007810SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7811 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007812 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007813 // FP constant to bias correct the final result.
7814 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007816
7817 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007819 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007820
Eli Friedmanf3704762011-08-29 21:15:46 +00007821 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007822 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7823 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007824
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007826 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007827 DAG.getIntPtrConstant(0));
7828
7829 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007830 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007831 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007832 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007833 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007834 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007835 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007836 MVT::v2f64, Bias)));
7837 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007838 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007839 DAG.getIntPtrConstant(0));
7840
7841 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007843
7844 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007845 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007846
Owen Anderson825b72b2009-08-11 20:47:22 +00007847 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007848 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007849 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007850 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007851 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007852 }
7853
7854 // Handle final rounding.
7855 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007856}
7857
Dan Gohmand858e902010-04-17 15:26:15 +00007858SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7859 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007860 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007861 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007862
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007863 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007864 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7865 // the optimization here.
7866 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007867 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007868
Owen Andersone50ed302009-08-10 22:56:29 +00007869 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007870 EVT DstVT = Op.getValueType();
7871 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007872 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007873 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007874 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007875
7876 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007877 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007878 if (SrcVT == MVT::i32) {
7879 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7880 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7881 getPointerTy(), StackSlot, WordOff);
7882 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007883 StackSlot, MachinePointerInfo(),
7884 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007885 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007886 OffsetSlot, MachinePointerInfo(),
7887 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007888 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7889 return Fild;
7890 }
7891
7892 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7893 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007894 StackSlot, MachinePointerInfo(),
7895 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007896 // For i64 source, we need to add the appropriate power of 2 if the input
7897 // was negative. This is the same as the optimization in
7898 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7899 // we must be careful to do the computation in x87 extended precision, not
7900 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007901 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7902 MachineMemOperand *MMO =
7903 DAG.getMachineFunction()
7904 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7905 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007906
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007907 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7908 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007909 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7910 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007911
7912 APInt FF(32, 0x5F800000ULL);
7913
7914 // Check whether the sign bit is set.
7915 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7916 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7917 ISD::SETLT);
7918
7919 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7920 SDValue FudgePtr = DAG.getConstantPool(
7921 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7922 getPointerTy());
7923
7924 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7925 SDValue Zero = DAG.getIntPtrConstant(0);
7926 SDValue Four = DAG.getIntPtrConstant(4);
7927 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7928 Zero, Four);
7929 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7930
7931 // Load the value out, extending it from f32 to f80.
7932 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007933 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007934 FudgePtr, MachinePointerInfo::getConstantPool(),
7935 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007936 // Extend everything to 80 bits to force it to be done on x87.
7937 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7938 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007939}
7940
Dan Gohman475871a2008-07-27 21:46:04 +00007941std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007942FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007943 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007944
Owen Andersone50ed302009-08-10 22:56:29 +00007945 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007946
7947 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007948 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7949 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007950 }
7951
Owen Anderson825b72b2009-08-11 20:47:22 +00007952 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7953 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007954 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007955
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007956 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007957 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007958 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007959 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007960 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007961 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007962 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007963 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007964
Evan Cheng87c89352007-10-15 20:11:21 +00007965 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7966 // stack slot.
7967 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007968 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007969 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007970 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007971
Michael J. Spencerec38de22010-10-10 22:04:20 +00007972
7973
Evan Cheng0db9fe62006-04-25 20:13:52 +00007974 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007975 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007976 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007977 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7978 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7979 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007980 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007981
Dan Gohman475871a2008-07-27 21:46:04 +00007982 SDValue Chain = DAG.getEntryNode();
7983 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007984 EVT TheVT = Op.getOperand(0).getValueType();
7985 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007987 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007988 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007989 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007990 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007991 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007992 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007993 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007994
Chris Lattner492a43e2010-09-22 01:28:21 +00007995 MachineMemOperand *MMO =
7996 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7997 MachineMemOperand::MOLoad, MemSize, MemSize);
7998 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7999 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008000 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008001 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008002 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8003 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008004
Chris Lattner07290932010-09-22 01:05:16 +00008005 MachineMemOperand *MMO =
8006 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8007 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008008
Evan Cheng0db9fe62006-04-25 20:13:52 +00008009 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008010 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008011 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8012 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008013
Chris Lattner27a6c732007-11-24 07:07:01 +00008014 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008015}
8016
Dan Gohmand858e902010-04-17 15:26:15 +00008017SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8018 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008019 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008020 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008021
Eli Friedman948e95a2009-05-23 09:59:16 +00008022 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008023 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008024 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8025 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008026
Chris Lattner27a6c732007-11-24 07:07:01 +00008027 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008028 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008029 FIST, StackSlot, MachinePointerInfo(),
8030 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008031}
8032
Dan Gohmand858e902010-04-17 15:26:15 +00008033SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8034 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008035 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8036 SDValue FIST = Vals.first, StackSlot = Vals.second;
8037 assert(FIST.getNode() && "Unexpected failure");
8038
8039 // Load the result.
8040 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008041 FIST, StackSlot, MachinePointerInfo(),
8042 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008043}
8044
Dan Gohmand858e902010-04-17 15:26:15 +00008045SDValue X86TargetLowering::LowerFABS(SDValue Op,
8046 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008047 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008048 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008049 EVT VT = Op.getValueType();
8050 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008051 if (VT.isVector())
8052 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008053 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008054 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008055 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008056 CV.push_back(C);
8057 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008058 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008059 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008060 CV.push_back(C);
8061 CV.push_back(C);
8062 CV.push_back(C);
8063 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008064 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008065 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008066 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008067 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008068 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008069 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008070 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008071}
8072
Dan Gohmand858e902010-04-17 15:26:15 +00008073SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008074 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008075 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008076 EVT VT = Op.getValueType();
8077 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008078 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008079 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008080 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008081 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008082 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008083 CV.push_back(C);
8084 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008085 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008086 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008087 CV.push_back(C);
8088 CV.push_back(C);
8089 CV.push_back(C);
8090 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008091 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008092 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008093 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008094 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008095 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008096 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008097 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008098 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008099 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008100 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008101 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008102 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008103 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008104 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008105 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008106}
8107
Dan Gohmand858e902010-04-17 15:26:15 +00008108SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008109 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008110 SDValue Op0 = Op.getOperand(0);
8111 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008112 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008113 EVT VT = Op.getValueType();
8114 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008115
8116 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008117 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008118 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008119 SrcVT = VT;
8120 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008121 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008122 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008123 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008124 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008125 }
8126
8127 // At this point the operands and the result should have the same
8128 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008129
Evan Cheng68c47cb2007-01-05 07:55:56 +00008130 // First get the sign bit of second operand.
8131 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008132 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008133 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8134 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008135 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008136 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8137 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8138 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8139 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008140 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008141 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008142 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008143 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008144 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008145 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008146 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008147
8148 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008149 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008150 // Op0 is MVT::f32, Op1 is MVT::f64.
8151 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8152 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8153 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008154 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008155 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008156 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008157 }
8158
Evan Cheng73d6cf12007-01-05 21:37:56 +00008159 // Clear first operand sign bit.
8160 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008161 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008162 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8163 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008164 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8166 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8167 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008169 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008170 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008171 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008172 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008173 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008174 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008175 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008176
8177 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008178 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008179}
8180
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008181SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8182 SDValue N0 = Op.getOperand(0);
8183 DebugLoc dl = Op.getDebugLoc();
8184 EVT VT = Op.getValueType();
8185
8186 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8187 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8188 DAG.getConstant(1, VT));
8189 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8190}
8191
Dan Gohman076aee32009-03-04 19:44:21 +00008192/// Emit nodes that will be selected as "test Op0,Op0", or something
8193/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008194SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008195 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008196 DebugLoc dl = Op.getDebugLoc();
8197
Dan Gohman31125812009-03-07 01:58:32 +00008198 // CF and OF aren't always set the way we want. Determine which
8199 // of these we need.
8200 bool NeedCF = false;
8201 bool NeedOF = false;
8202 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008203 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008204 case X86::COND_A: case X86::COND_AE:
8205 case X86::COND_B: case X86::COND_BE:
8206 NeedCF = true;
8207 break;
8208 case X86::COND_G: case X86::COND_GE:
8209 case X86::COND_L: case X86::COND_LE:
8210 case X86::COND_O: case X86::COND_NO:
8211 NeedOF = true;
8212 break;
Dan Gohman31125812009-03-07 01:58:32 +00008213 }
8214
Dan Gohman076aee32009-03-04 19:44:21 +00008215 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008216 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8217 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008218 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8219 // Emit a CMP with 0, which is the TEST pattern.
8220 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8221 DAG.getConstant(0, Op.getValueType()));
8222
8223 unsigned Opcode = 0;
8224 unsigned NumOperands = 0;
8225 switch (Op.getNode()->getOpcode()) {
8226 case ISD::ADD:
8227 // Due to an isel shortcoming, be conservative if this add is likely to be
8228 // selected as part of a load-modify-store instruction. When the root node
8229 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8230 // uses of other nodes in the match, such as the ADD in this case. This
8231 // leads to the ADD being left around and reselected, with the result being
8232 // two adds in the output. Alas, even if none our users are stores, that
8233 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8234 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8235 // climbing the DAG back to the root, and it doesn't seem to be worth the
8236 // effort.
8237 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008238 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8239 if (UI->getOpcode() != ISD::CopyToReg &&
8240 UI->getOpcode() != ISD::SETCC &&
8241 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008242 goto default_case;
8243
8244 if (ConstantSDNode *C =
8245 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8246 // An add of one will be selected as an INC.
8247 if (C->getAPIntValue() == 1) {
8248 Opcode = X86ISD::INC;
8249 NumOperands = 1;
8250 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008251 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008252
8253 // An add of negative one (subtract of one) will be selected as a DEC.
8254 if (C->getAPIntValue().isAllOnesValue()) {
8255 Opcode = X86ISD::DEC;
8256 NumOperands = 1;
8257 break;
8258 }
Dan Gohman076aee32009-03-04 19:44:21 +00008259 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008260
8261 // Otherwise use a regular EFLAGS-setting add.
8262 Opcode = X86ISD::ADD;
8263 NumOperands = 2;
8264 break;
8265 case ISD::AND: {
8266 // If the primary and result isn't used, don't bother using X86ISD::AND,
8267 // because a TEST instruction will be better.
8268 bool NonFlagUse = false;
8269 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8270 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8271 SDNode *User = *UI;
8272 unsigned UOpNo = UI.getOperandNo();
8273 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8274 // Look pass truncate.
8275 UOpNo = User->use_begin().getOperandNo();
8276 User = *User->use_begin();
8277 }
8278
8279 if (User->getOpcode() != ISD::BRCOND &&
8280 User->getOpcode() != ISD::SETCC &&
8281 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8282 NonFlagUse = true;
8283 break;
8284 }
Dan Gohman076aee32009-03-04 19:44:21 +00008285 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008286
8287 if (!NonFlagUse)
8288 break;
8289 }
8290 // FALL THROUGH
8291 case ISD::SUB:
8292 case ISD::OR:
8293 case ISD::XOR:
8294 // Due to the ISEL shortcoming noted above, be conservative if this op is
8295 // likely to be selected as part of a load-modify-store instruction.
8296 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8297 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8298 if (UI->getOpcode() == ISD::STORE)
8299 goto default_case;
8300
8301 // Otherwise use a regular EFLAGS-setting instruction.
8302 switch (Op.getNode()->getOpcode()) {
8303 default: llvm_unreachable("unexpected operator!");
8304 case ISD::SUB: Opcode = X86ISD::SUB; break;
8305 case ISD::OR: Opcode = X86ISD::OR; break;
8306 case ISD::XOR: Opcode = X86ISD::XOR; break;
8307 case ISD::AND: Opcode = X86ISD::AND; break;
8308 }
8309
8310 NumOperands = 2;
8311 break;
8312 case X86ISD::ADD:
8313 case X86ISD::SUB:
8314 case X86ISD::INC:
8315 case X86ISD::DEC:
8316 case X86ISD::OR:
8317 case X86ISD::XOR:
8318 case X86ISD::AND:
8319 return SDValue(Op.getNode(), 1);
8320 default:
8321 default_case:
8322 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008323 }
8324
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008325 if (Opcode == 0)
8326 // Emit a CMP with 0, which is the TEST pattern.
8327 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8328 DAG.getConstant(0, Op.getValueType()));
8329
8330 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8331 SmallVector<SDValue, 4> Ops;
8332 for (unsigned i = 0; i != NumOperands; ++i)
8333 Ops.push_back(Op.getOperand(i));
8334
8335 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8336 DAG.ReplaceAllUsesWith(Op, New);
8337 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008338}
8339
8340/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8341/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008342SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008343 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008344 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8345 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008346 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008347
8348 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008349 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008350}
8351
Evan Chengd40d03e2010-01-06 19:38:29 +00008352/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8353/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008354SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8355 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008356 SDValue Op0 = And.getOperand(0);
8357 SDValue Op1 = And.getOperand(1);
8358 if (Op0.getOpcode() == ISD::TRUNCATE)
8359 Op0 = Op0.getOperand(0);
8360 if (Op1.getOpcode() == ISD::TRUNCATE)
8361 Op1 = Op1.getOperand(0);
8362
Evan Chengd40d03e2010-01-06 19:38:29 +00008363 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008364 if (Op1.getOpcode() == ISD::SHL)
8365 std::swap(Op0, Op1);
8366 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008367 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8368 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008369 // If we looked past a truncate, check that it's only truncating away
8370 // known zeros.
8371 unsigned BitWidth = Op0.getValueSizeInBits();
8372 unsigned AndBitWidth = And.getValueSizeInBits();
8373 if (BitWidth > AndBitWidth) {
8374 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8375 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8376 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8377 return SDValue();
8378 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008379 LHS = Op1;
8380 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008381 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008382 } else if (Op1.getOpcode() == ISD::Constant) {
8383 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008384 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008385 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008386
8387 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008388 LHS = AndLHS.getOperand(0);
8389 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008390 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008391
8392 // Use BT if the immediate can't be encoded in a TEST instruction.
8393 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8394 LHS = AndLHS;
8395 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8396 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008397 }
Evan Cheng0488db92007-09-25 01:57:46 +00008398
Evan Chengd40d03e2010-01-06 19:38:29 +00008399 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008400 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008401 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008402 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008403 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008404 // Also promote i16 to i32 for performance / code size reason.
8405 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008406 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008407 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008408
Evan Chengd40d03e2010-01-06 19:38:29 +00008409 // If the operand types disagree, extend the shift amount to match. Since
8410 // BT ignores high bits (like shifts) we can use anyextend.
8411 if (LHS.getValueType() != RHS.getValueType())
8412 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008413
Evan Chengd40d03e2010-01-06 19:38:29 +00008414 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8415 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8416 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8417 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008418 }
8419
Evan Cheng54de3ea2010-01-05 06:52:31 +00008420 return SDValue();
8421}
8422
Dan Gohmand858e902010-04-17 15:26:15 +00008423SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008424
8425 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8426
Evan Cheng54de3ea2010-01-05 06:52:31 +00008427 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8428 SDValue Op0 = Op.getOperand(0);
8429 SDValue Op1 = Op.getOperand(1);
8430 DebugLoc dl = Op.getDebugLoc();
8431 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8432
8433 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008434 // Lower (X & (1 << N)) == 0 to BT(X, N).
8435 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8436 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008437 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008438 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008439 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008440 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8441 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8442 if (NewSetCC.getNode())
8443 return NewSetCC;
8444 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008445
Chris Lattner481eebc2010-12-19 21:23:48 +00008446 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8447 // these.
8448 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008449 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008450 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8451 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008452
Chris Lattner481eebc2010-12-19 21:23:48 +00008453 // If the input is a setcc, then reuse the input setcc or use a new one with
8454 // the inverted condition.
8455 if (Op0.getOpcode() == X86ISD::SETCC) {
8456 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8457 bool Invert = (CC == ISD::SETNE) ^
8458 cast<ConstantSDNode>(Op1)->isNullValue();
8459 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008460
Evan Cheng2c755ba2010-02-27 07:36:59 +00008461 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008462 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8463 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8464 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008465 }
8466
Evan Chenge5b51ac2010-04-17 06:13:15 +00008467 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008468 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008469 if (X86CC == X86::COND_INVALID)
8470 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008471
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008472 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008473 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008474 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008475}
8476
Craig Topper89af15e2011-09-18 08:03:58 +00008477// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008478// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008479static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008480 EVT VT = Op.getValueType();
8481
Duncan Sands28b77e92011-09-06 19:07:46 +00008482 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008483 "Unsupported value type for operation");
8484
8485 int NumElems = VT.getVectorNumElements();
8486 DebugLoc dl = Op.getDebugLoc();
8487 SDValue CC = Op.getOperand(2);
8488 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8489 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8490
8491 // Extract the LHS vectors
8492 SDValue LHS = Op.getOperand(0);
8493 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8494 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8495
8496 // Extract the RHS vectors
8497 SDValue RHS = Op.getOperand(1);
8498 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8499 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8500
8501 // Issue the operation on the smaller types and concatenate the result back
8502 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8503 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8504 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8505 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8506 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8507}
8508
8509
Dan Gohmand858e902010-04-17 15:26:15 +00008510SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008511 SDValue Cond;
8512 SDValue Op0 = Op.getOperand(0);
8513 SDValue Op1 = Op.getOperand(1);
8514 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008515 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008516 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8517 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008518 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008519
8520 if (isFP) {
8521 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008522 EVT EltVT = Op0.getValueType().getVectorElementType();
8523 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8524
8525 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008526 bool Swap = false;
8527
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008528 // SSE Condition code mapping:
8529 // 0 - EQ
8530 // 1 - LT
8531 // 2 - LE
8532 // 3 - UNORD
8533 // 4 - NEQ
8534 // 5 - NLT
8535 // 6 - NLE
8536 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008537 switch (SetCCOpcode) {
8538 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008539 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008540 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008541 case ISD::SETOGT:
8542 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008543 case ISD::SETLT:
8544 case ISD::SETOLT: SSECC = 1; break;
8545 case ISD::SETOGE:
8546 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008547 case ISD::SETLE:
8548 case ISD::SETOLE: SSECC = 2; break;
8549 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008550 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008551 case ISD::SETNE: SSECC = 4; break;
8552 case ISD::SETULE: Swap = true;
8553 case ISD::SETUGE: SSECC = 5; break;
8554 case ISD::SETULT: Swap = true;
8555 case ISD::SETUGT: SSECC = 6; break;
8556 case ISD::SETO: SSECC = 7; break;
8557 }
8558 if (Swap)
8559 std::swap(Op0, Op1);
8560
Nate Begemanfb8ead02008-07-25 19:05:58 +00008561 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008562 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008563 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008564 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008565 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8566 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008567 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008568 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008569 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008570 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8571 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008572 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008573 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008574 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008575 }
8576 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008577 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008578 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008579
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008580 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008581 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008582 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008583
Nate Begeman30a0de92008-07-17 16:51:19 +00008584 // We are handling one of the integer comparisons here. Since SSE only has
8585 // GT and EQ comparisons for integer, swapping operands and multiple
8586 // operations may be required for some comparisons.
8587 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8588 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008589
Craig Topper0a150352011-11-09 08:06:13 +00008590 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008591 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008592 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8593 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8594 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8595 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008596 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008597
Nate Begeman30a0de92008-07-17 16:51:19 +00008598 switch (SetCCOpcode) {
8599 default: break;
8600 case ISD::SETNE: Invert = true;
8601 case ISD::SETEQ: Opc = EQOpc; break;
8602 case ISD::SETLT: Swap = true;
8603 case ISD::SETGT: Opc = GTOpc; break;
8604 case ISD::SETGE: Swap = true;
8605 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8606 case ISD::SETULT: Swap = true;
8607 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8608 case ISD::SETUGE: Swap = true;
8609 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8610 }
8611 if (Swap)
8612 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008613
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008614 // Check that the operation in question is available (most are plain SSE2,
8615 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008616 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008617 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008618 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008619 return SDValue();
8620
Nate Begeman30a0de92008-07-17 16:51:19 +00008621 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8622 // bits of the inputs before performing those operations.
8623 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008624 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008625 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8626 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008627 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008628 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8629 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008630 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8631 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008632 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008633
Dale Johannesenace16102009-02-03 19:33:06 +00008634 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008635
8636 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008637 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008638 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008639
Nate Begeman30a0de92008-07-17 16:51:19 +00008640 return Result;
8641}
Evan Cheng0488db92007-09-25 01:57:46 +00008642
Evan Cheng370e5342008-12-03 08:38:43 +00008643// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008644static bool isX86LogicalCmp(SDValue Op) {
8645 unsigned Opc = Op.getNode()->getOpcode();
8646 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8647 return true;
8648 if (Op.getResNo() == 1 &&
8649 (Opc == X86ISD::ADD ||
8650 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008651 Opc == X86ISD::ADC ||
8652 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008653 Opc == X86ISD::SMUL ||
8654 Opc == X86ISD::UMUL ||
8655 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008656 Opc == X86ISD::DEC ||
8657 Opc == X86ISD::OR ||
8658 Opc == X86ISD::XOR ||
8659 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008660 return true;
8661
Chris Lattner9637d5b2010-12-05 07:49:54 +00008662 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8663 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008664
Dan Gohman076aee32009-03-04 19:44:21 +00008665 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008666}
8667
Chris Lattnera2b56002010-12-05 01:23:24 +00008668static bool isZero(SDValue V) {
8669 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8670 return C && C->isNullValue();
8671}
8672
Chris Lattner96908b12010-12-05 02:00:51 +00008673static bool isAllOnes(SDValue V) {
8674 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8675 return C && C->isAllOnesValue();
8676}
8677
Dan Gohmand858e902010-04-17 15:26:15 +00008678SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008679 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008680 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008681 SDValue Op1 = Op.getOperand(1);
8682 SDValue Op2 = Op.getOperand(2);
8683 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008684 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008685
Dan Gohman1a492952009-10-20 16:22:37 +00008686 if (Cond.getOpcode() == ISD::SETCC) {
8687 SDValue NewCond = LowerSETCC(Cond, DAG);
8688 if (NewCond.getNode())
8689 Cond = NewCond;
8690 }
Evan Cheng734503b2006-09-11 02:19:56 +00008691
Chris Lattnera2b56002010-12-05 01:23:24 +00008692 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008693 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008694 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008695 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008696 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008697 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8698 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008699 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008700
Chris Lattnera2b56002010-12-05 01:23:24 +00008701 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008702
8703 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008704 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8705 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008706
8707 SDValue CmpOp0 = Cmp.getOperand(0);
8708 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8709 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008710
Chris Lattner96908b12010-12-05 02:00:51 +00008711 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008712 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8713 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008714
Chris Lattner96908b12010-12-05 02:00:51 +00008715 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8716 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008717
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008718 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008719 if (N2C == 0 || !N2C->isNullValue())
8720 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8721 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008722 }
8723 }
8724
Chris Lattnera2b56002010-12-05 01:23:24 +00008725 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008726 if (Cond.getOpcode() == ISD::AND &&
8727 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8728 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008729 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008730 Cond = Cond.getOperand(0);
8731 }
8732
Evan Cheng3f41d662007-10-08 22:16:29 +00008733 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8734 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008735 unsigned CondOpcode = Cond.getOpcode();
8736 if (CondOpcode == X86ISD::SETCC ||
8737 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008738 CC = Cond.getOperand(0);
8739
Dan Gohman475871a2008-07-27 21:46:04 +00008740 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008741 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008742 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008743
Evan Cheng3f41d662007-10-08 22:16:29 +00008744 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008745 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008746 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008747 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008748
Chris Lattnerd1980a52009-03-12 06:52:53 +00008749 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8750 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008751 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008752 addTest = false;
8753 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008754 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8755 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8756 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8757 Cond.getOperand(0).getValueType() != MVT::i8)) {
8758 SDValue LHS = Cond.getOperand(0);
8759 SDValue RHS = Cond.getOperand(1);
8760 unsigned X86Opcode;
8761 unsigned X86Cond;
8762 SDVTList VTs;
8763 switch (CondOpcode) {
8764 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8765 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8766 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8767 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8768 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8769 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8770 default: llvm_unreachable("unexpected overflowing operator");
8771 }
8772 if (CondOpcode == ISD::UMULO)
8773 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8774 MVT::i32);
8775 else
8776 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8777
8778 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8779
8780 if (CondOpcode == ISD::UMULO)
8781 Cond = X86Op.getValue(2);
8782 else
8783 Cond = X86Op.getValue(1);
8784
8785 CC = DAG.getConstant(X86Cond, MVT::i8);
8786 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008787 }
8788
8789 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008790 // Look pass the truncate.
8791 if (Cond.getOpcode() == ISD::TRUNCATE)
8792 Cond = Cond.getOperand(0);
8793
8794 // We know the result of AND is compared against zero. Try to match
8795 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008796 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008797 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008798 if (NewSetCC.getNode()) {
8799 CC = NewSetCC.getOperand(0);
8800 Cond = NewSetCC.getOperand(1);
8801 addTest = false;
8802 }
8803 }
8804 }
8805
8806 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008807 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008808 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008809 }
8810
Benjamin Kramere915ff32010-12-22 23:09:28 +00008811 // a < b ? -1 : 0 -> RES = ~setcc_carry
8812 // a < b ? 0 : -1 -> RES = setcc_carry
8813 // a >= b ? -1 : 0 -> RES = setcc_carry
8814 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8815 if (Cond.getOpcode() == X86ISD::CMP) {
8816 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8817
8818 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8819 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8820 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8821 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8822 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8823 return DAG.getNOT(DL, Res, Res.getValueType());
8824 return Res;
8825 }
8826 }
8827
Evan Cheng0488db92007-09-25 01:57:46 +00008828 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8829 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008830 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008831 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008832 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008833}
8834
Evan Cheng370e5342008-12-03 08:38:43 +00008835// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8836// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8837// from the AND / OR.
8838static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8839 Opc = Op.getOpcode();
8840 if (Opc != ISD::OR && Opc != ISD::AND)
8841 return false;
8842 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8843 Op.getOperand(0).hasOneUse() &&
8844 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8845 Op.getOperand(1).hasOneUse());
8846}
8847
Evan Cheng961d6d42009-02-02 08:19:07 +00008848// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8849// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008850static bool isXor1OfSetCC(SDValue Op) {
8851 if (Op.getOpcode() != ISD::XOR)
8852 return false;
8853 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8854 if (N1C && N1C->getAPIntValue() == 1) {
8855 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8856 Op.getOperand(0).hasOneUse();
8857 }
8858 return false;
8859}
8860
Dan Gohmand858e902010-04-17 15:26:15 +00008861SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008862 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008863 SDValue Chain = Op.getOperand(0);
8864 SDValue Cond = Op.getOperand(1);
8865 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008866 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008867 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008868 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008869
Dan Gohman1a492952009-10-20 16:22:37 +00008870 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008871 // Check for setcc([su]{add,sub,mul}o == 0).
8872 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8873 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8874 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8875 Cond.getOperand(0).getResNo() == 1 &&
8876 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8877 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8878 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8879 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8880 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8881 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8882 Inverted = true;
8883 Cond = Cond.getOperand(0);
8884 } else {
8885 SDValue NewCond = LowerSETCC(Cond, DAG);
8886 if (NewCond.getNode())
8887 Cond = NewCond;
8888 }
Dan Gohman1a492952009-10-20 16:22:37 +00008889 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008890#if 0
8891 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008892 else if (Cond.getOpcode() == X86ISD::ADD ||
8893 Cond.getOpcode() == X86ISD::SUB ||
8894 Cond.getOpcode() == X86ISD::SMUL ||
8895 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008896 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008897#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008898
Evan Chengad9c0a32009-12-15 00:53:42 +00008899 // Look pass (and (setcc_carry (cmp ...)), 1).
8900 if (Cond.getOpcode() == ISD::AND &&
8901 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8902 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008903 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008904 Cond = Cond.getOperand(0);
8905 }
8906
Evan Cheng3f41d662007-10-08 22:16:29 +00008907 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8908 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008909 unsigned CondOpcode = Cond.getOpcode();
8910 if (CondOpcode == X86ISD::SETCC ||
8911 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008912 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008913
Dan Gohman475871a2008-07-27 21:46:04 +00008914 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008915 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008916 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008917 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008918 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008919 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008920 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008921 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008922 default: break;
8923 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008924 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008925 // These can only come from an arithmetic instruction with overflow,
8926 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008927 Cond = Cond.getNode()->getOperand(1);
8928 addTest = false;
8929 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008930 }
Evan Cheng0488db92007-09-25 01:57:46 +00008931 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008932 }
8933 CondOpcode = Cond.getOpcode();
8934 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8935 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8936 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8937 Cond.getOperand(0).getValueType() != MVT::i8)) {
8938 SDValue LHS = Cond.getOperand(0);
8939 SDValue RHS = Cond.getOperand(1);
8940 unsigned X86Opcode;
8941 unsigned X86Cond;
8942 SDVTList VTs;
8943 switch (CondOpcode) {
8944 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8945 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8946 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8947 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8948 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8949 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8950 default: llvm_unreachable("unexpected overflowing operator");
8951 }
8952 if (Inverted)
8953 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8954 if (CondOpcode == ISD::UMULO)
8955 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8956 MVT::i32);
8957 else
8958 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8959
8960 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8961
8962 if (CondOpcode == ISD::UMULO)
8963 Cond = X86Op.getValue(2);
8964 else
8965 Cond = X86Op.getValue(1);
8966
8967 CC = DAG.getConstant(X86Cond, MVT::i8);
8968 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008969 } else {
8970 unsigned CondOpc;
8971 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8972 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008973 if (CondOpc == ISD::OR) {
8974 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8975 // two branches instead of an explicit OR instruction with a
8976 // separate test.
8977 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008978 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008979 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008980 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008981 Chain, Dest, CC, Cmp);
8982 CC = Cond.getOperand(1).getOperand(0);
8983 Cond = Cmp;
8984 addTest = false;
8985 }
8986 } else { // ISD::AND
8987 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8988 // two branches instead of an explicit AND instruction with a
8989 // separate test. However, we only do this if this block doesn't
8990 // have a fall-through edge, because this requires an explicit
8991 // jmp when the condition is false.
8992 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008993 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008994 Op.getNode()->hasOneUse()) {
8995 X86::CondCode CCode =
8996 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8997 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008998 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008999 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009000 // Look for an unconditional branch following this conditional branch.
9001 // We need this because we need to reverse the successors in order
9002 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009003 if (User->getOpcode() == ISD::BR) {
9004 SDValue FalseBB = User->getOperand(1);
9005 SDNode *NewBR =
9006 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009007 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009008 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009009 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009010
Dale Johannesene4d209d2009-02-03 20:21:25 +00009011 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009012 Chain, Dest, CC, Cmp);
9013 X86::CondCode CCode =
9014 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9015 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009016 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009017 Cond = Cmp;
9018 addTest = false;
9019 }
9020 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009021 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009022 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9023 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9024 // It should be transformed during dag combiner except when the condition
9025 // is set by a arithmetics with overflow node.
9026 X86::CondCode CCode =
9027 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9028 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009029 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009030 Cond = Cond.getOperand(0).getOperand(1);
9031 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009032 } else if (Cond.getOpcode() == ISD::SETCC &&
9033 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9034 // For FCMP_OEQ, we can emit
9035 // two branches instead of an explicit AND instruction with a
9036 // separate test. However, we only do this if this block doesn't
9037 // have a fall-through edge, because this requires an explicit
9038 // jmp when the condition is false.
9039 if (Op.getNode()->hasOneUse()) {
9040 SDNode *User = *Op.getNode()->use_begin();
9041 // Look for an unconditional branch following this conditional branch.
9042 // We need this because we need to reverse the successors in order
9043 // to implement FCMP_OEQ.
9044 if (User->getOpcode() == ISD::BR) {
9045 SDValue FalseBB = User->getOperand(1);
9046 SDNode *NewBR =
9047 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9048 assert(NewBR == User);
9049 (void)NewBR;
9050 Dest = FalseBB;
9051
9052 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9053 Cond.getOperand(0), Cond.getOperand(1));
9054 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9055 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9056 Chain, Dest, CC, Cmp);
9057 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9058 Cond = Cmp;
9059 addTest = false;
9060 }
9061 }
9062 } else if (Cond.getOpcode() == ISD::SETCC &&
9063 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9064 // For FCMP_UNE, we can emit
9065 // two branches instead of an explicit AND instruction with a
9066 // separate test. However, we only do this if this block doesn't
9067 // have a fall-through edge, because this requires an explicit
9068 // jmp when the condition is false.
9069 if (Op.getNode()->hasOneUse()) {
9070 SDNode *User = *Op.getNode()->use_begin();
9071 // Look for an unconditional branch following this conditional branch.
9072 // We need this because we need to reverse the successors in order
9073 // to implement FCMP_UNE.
9074 if (User->getOpcode() == ISD::BR) {
9075 SDValue FalseBB = User->getOperand(1);
9076 SDNode *NewBR =
9077 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9078 assert(NewBR == User);
9079 (void)NewBR;
9080
9081 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9082 Cond.getOperand(0), Cond.getOperand(1));
9083 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9084 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9085 Chain, Dest, CC, Cmp);
9086 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9087 Cond = Cmp;
9088 addTest = false;
9089 Dest = FalseBB;
9090 }
9091 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009092 }
Evan Cheng0488db92007-09-25 01:57:46 +00009093 }
9094
9095 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009096 // Look pass the truncate.
9097 if (Cond.getOpcode() == ISD::TRUNCATE)
9098 Cond = Cond.getOperand(0);
9099
9100 // We know the result of AND is compared against zero. Try to match
9101 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009102 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009103 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9104 if (NewSetCC.getNode()) {
9105 CC = NewSetCC.getOperand(0);
9106 Cond = NewSetCC.getOperand(1);
9107 addTest = false;
9108 }
9109 }
9110 }
9111
9112 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009113 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009114 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009115 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009116 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009117 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009118}
9119
Anton Korobeynikove060b532007-04-17 19:34:00 +00009120
9121// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9122// Calls to _alloca is needed to probe the stack when allocating more than 4k
9123// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9124// that the guard pages used by the OS virtual memory manager are allocated in
9125// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009126SDValue
9127X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009128 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009129 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009130 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009131 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009132 "are being used");
9133 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009134 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009135
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009136 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009137 SDValue Chain = Op.getOperand(0);
9138 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009139 // FIXME: Ensure alignment here
9140
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009141 bool Is64Bit = Subtarget->is64Bit();
9142 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009143
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009144 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009145 MachineFunction &MF = DAG.getMachineFunction();
9146 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009147
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009148 if (Is64Bit) {
9149 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009150 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009151 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009152
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009153 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9154 I != E; I++)
9155 if (I->hasNestAttr())
9156 report_fatal_error("Cannot use segmented stacks with functions that "
9157 "have nested arguments.");
9158 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009159
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009160 const TargetRegisterClass *AddrRegClass =
9161 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9162 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9163 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9164 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9165 DAG.getRegister(Vreg, SPTy));
9166 SDValue Ops1[2] = { Value, Chain };
9167 return DAG.getMergeValues(Ops1, 2, dl);
9168 } else {
9169 SDValue Flag;
9170 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009171
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009172 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9173 Flag = Chain.getValue(1);
9174 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009175
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009176 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9177 Flag = Chain.getValue(1);
9178
9179 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9180
9181 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9182 return DAG.getMergeValues(Ops1, 2, dl);
9183 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009184}
9185
Dan Gohmand858e902010-04-17 15:26:15 +00009186SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009187 MachineFunction &MF = DAG.getMachineFunction();
9188 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9189
Dan Gohman69de1932008-02-06 22:27:42 +00009190 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009191 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009192
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009193 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009194 // vastart just stores the address of the VarArgsFrameIndex slot into the
9195 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009196 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9197 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009198 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9199 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009200 }
9201
9202 // __va_list_tag:
9203 // gp_offset (0 - 6 * 8)
9204 // fp_offset (48 - 48 + 8 * 16)
9205 // overflow_arg_area (point to parameters coming in memory).
9206 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009207 SmallVector<SDValue, 8> MemOps;
9208 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009209 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009210 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009211 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9212 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009213 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009214 MemOps.push_back(Store);
9215
9216 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009217 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009218 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009219 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009220 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9221 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009222 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009223 MemOps.push_back(Store);
9224
9225 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009226 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009227 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009228 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9229 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009230 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9231 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009232 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009233 MemOps.push_back(Store);
9234
9235 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009236 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009237 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009238 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9239 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009240 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9241 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009242 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009243 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009244 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009245}
9246
Dan Gohmand858e902010-04-17 15:26:15 +00009247SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009248 assert(Subtarget->is64Bit() &&
9249 "LowerVAARG only handles 64-bit va_arg!");
9250 assert((Subtarget->isTargetLinux() ||
9251 Subtarget->isTargetDarwin()) &&
9252 "Unhandled target in LowerVAARG");
9253 assert(Op.getNode()->getNumOperands() == 4);
9254 SDValue Chain = Op.getOperand(0);
9255 SDValue SrcPtr = Op.getOperand(1);
9256 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9257 unsigned Align = Op.getConstantOperandVal(3);
9258 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009259
Dan Gohman320afb82010-10-12 18:00:49 +00009260 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009261 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009262 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9263 uint8_t ArgMode;
9264
9265 // Decide which area this value should be read from.
9266 // TODO: Implement the AMD64 ABI in its entirety. This simple
9267 // selection mechanism works only for the basic types.
9268 if (ArgVT == MVT::f80) {
9269 llvm_unreachable("va_arg for f80 not yet implemented");
9270 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9271 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9272 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9273 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9274 } else {
9275 llvm_unreachable("Unhandled argument type in LowerVAARG");
9276 }
9277
9278 if (ArgMode == 2) {
9279 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009280 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009281 !(DAG.getMachineFunction()
9282 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009283 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009284 }
9285
9286 // Insert VAARG_64 node into the DAG
9287 // VAARG_64 returns two values: Variable Argument Address, Chain
9288 SmallVector<SDValue, 11> InstOps;
9289 InstOps.push_back(Chain);
9290 InstOps.push_back(SrcPtr);
9291 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9292 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9293 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9294 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9295 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9296 VTs, &InstOps[0], InstOps.size(),
9297 MVT::i64,
9298 MachinePointerInfo(SV),
9299 /*Align=*/0,
9300 /*Volatile=*/false,
9301 /*ReadMem=*/true,
9302 /*WriteMem=*/true);
9303 Chain = VAARG.getValue(1);
9304
9305 // Load the next argument and return it
9306 return DAG.getLoad(ArgVT, dl,
9307 Chain,
9308 VAARG,
9309 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009310 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009311}
9312
Dan Gohmand858e902010-04-17 15:26:15 +00009313SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009314 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009315 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009316 SDValue Chain = Op.getOperand(0);
9317 SDValue DstPtr = Op.getOperand(1);
9318 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009319 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9320 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009321 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009322
Chris Lattnere72f2022010-09-21 05:40:29 +00009323 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009324 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009325 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009326 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009327}
9328
Dan Gohman475871a2008-07-27 21:46:04 +00009329SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009330X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009331 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009332 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009333 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009334 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009335 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009336 case Intrinsic::x86_sse_comieq_ss:
9337 case Intrinsic::x86_sse_comilt_ss:
9338 case Intrinsic::x86_sse_comile_ss:
9339 case Intrinsic::x86_sse_comigt_ss:
9340 case Intrinsic::x86_sse_comige_ss:
9341 case Intrinsic::x86_sse_comineq_ss:
9342 case Intrinsic::x86_sse_ucomieq_ss:
9343 case Intrinsic::x86_sse_ucomilt_ss:
9344 case Intrinsic::x86_sse_ucomile_ss:
9345 case Intrinsic::x86_sse_ucomigt_ss:
9346 case Intrinsic::x86_sse_ucomige_ss:
9347 case Intrinsic::x86_sse_ucomineq_ss:
9348 case Intrinsic::x86_sse2_comieq_sd:
9349 case Intrinsic::x86_sse2_comilt_sd:
9350 case Intrinsic::x86_sse2_comile_sd:
9351 case Intrinsic::x86_sse2_comigt_sd:
9352 case Intrinsic::x86_sse2_comige_sd:
9353 case Intrinsic::x86_sse2_comineq_sd:
9354 case Intrinsic::x86_sse2_ucomieq_sd:
9355 case Intrinsic::x86_sse2_ucomilt_sd:
9356 case Intrinsic::x86_sse2_ucomile_sd:
9357 case Intrinsic::x86_sse2_ucomigt_sd:
9358 case Intrinsic::x86_sse2_ucomige_sd:
9359 case Intrinsic::x86_sse2_ucomineq_sd: {
9360 unsigned Opc = 0;
9361 ISD::CondCode CC = ISD::SETCC_INVALID;
9362 switch (IntNo) {
9363 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009364 case Intrinsic::x86_sse_comieq_ss:
9365 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009366 Opc = X86ISD::COMI;
9367 CC = ISD::SETEQ;
9368 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009369 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009370 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009371 Opc = X86ISD::COMI;
9372 CC = ISD::SETLT;
9373 break;
9374 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009375 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009376 Opc = X86ISD::COMI;
9377 CC = ISD::SETLE;
9378 break;
9379 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009380 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009381 Opc = X86ISD::COMI;
9382 CC = ISD::SETGT;
9383 break;
9384 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009385 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009386 Opc = X86ISD::COMI;
9387 CC = ISD::SETGE;
9388 break;
9389 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009390 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009391 Opc = X86ISD::COMI;
9392 CC = ISD::SETNE;
9393 break;
9394 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009395 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009396 Opc = X86ISD::UCOMI;
9397 CC = ISD::SETEQ;
9398 break;
9399 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009400 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009401 Opc = X86ISD::UCOMI;
9402 CC = ISD::SETLT;
9403 break;
9404 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009405 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009406 Opc = X86ISD::UCOMI;
9407 CC = ISD::SETLE;
9408 break;
9409 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009410 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009411 Opc = X86ISD::UCOMI;
9412 CC = ISD::SETGT;
9413 break;
9414 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009415 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009416 Opc = X86ISD::UCOMI;
9417 CC = ISD::SETGE;
9418 break;
9419 case Intrinsic::x86_sse_ucomineq_ss:
9420 case Intrinsic::x86_sse2_ucomineq_sd:
9421 Opc = X86ISD::UCOMI;
9422 CC = ISD::SETNE;
9423 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009424 }
Evan Cheng734503b2006-09-11 02:19:56 +00009425
Dan Gohman475871a2008-07-27 21:46:04 +00009426 SDValue LHS = Op.getOperand(1);
9427 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009428 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009429 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009430 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9431 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9432 DAG.getConstant(X86CC, MVT::i8), Cond);
9433 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009434 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009435 // Arithmetic intrinsics.
9436 case Intrinsic::x86_sse3_hadd_ps:
9437 case Intrinsic::x86_sse3_hadd_pd:
9438 case Intrinsic::x86_avx_hadd_ps_256:
9439 case Intrinsic::x86_avx_hadd_pd_256:
9440 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9441 Op.getOperand(1), Op.getOperand(2));
9442 case Intrinsic::x86_sse3_hsub_ps:
9443 case Intrinsic::x86_sse3_hsub_pd:
9444 case Intrinsic::x86_avx_hsub_ps_256:
9445 case Intrinsic::x86_avx_hsub_pd_256:
9446 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9447 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009448 case Intrinsic::x86_avx2_psllv_d:
9449 case Intrinsic::x86_avx2_psllv_q:
9450 case Intrinsic::x86_avx2_psllv_d_256:
9451 case Intrinsic::x86_avx2_psllv_q_256:
9452 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9453 Op.getOperand(1), Op.getOperand(2));
9454 case Intrinsic::x86_avx2_psrlv_d:
9455 case Intrinsic::x86_avx2_psrlv_q:
9456 case Intrinsic::x86_avx2_psrlv_d_256:
9457 case Intrinsic::x86_avx2_psrlv_q_256:
9458 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9459 Op.getOperand(1), Op.getOperand(2));
9460 case Intrinsic::x86_avx2_psrav_d:
9461 case Intrinsic::x86_avx2_psrav_d_256:
9462 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9463 Op.getOperand(1), Op.getOperand(2));
9464
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009465 // ptest and testp intrinsics. The intrinsic these come from are designed to
9466 // return an integer value, not just an instruction so lower it to the ptest
9467 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009468 case Intrinsic::x86_sse41_ptestz:
9469 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009470 case Intrinsic::x86_sse41_ptestnzc:
9471 case Intrinsic::x86_avx_ptestz_256:
9472 case Intrinsic::x86_avx_ptestc_256:
9473 case Intrinsic::x86_avx_ptestnzc_256:
9474 case Intrinsic::x86_avx_vtestz_ps:
9475 case Intrinsic::x86_avx_vtestc_ps:
9476 case Intrinsic::x86_avx_vtestnzc_ps:
9477 case Intrinsic::x86_avx_vtestz_pd:
9478 case Intrinsic::x86_avx_vtestc_pd:
9479 case Intrinsic::x86_avx_vtestnzc_pd:
9480 case Intrinsic::x86_avx_vtestz_ps_256:
9481 case Intrinsic::x86_avx_vtestc_ps_256:
9482 case Intrinsic::x86_avx_vtestnzc_ps_256:
9483 case Intrinsic::x86_avx_vtestz_pd_256:
9484 case Intrinsic::x86_avx_vtestc_pd_256:
9485 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9486 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009487 unsigned X86CC = 0;
9488 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009489 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009490 case Intrinsic::x86_avx_vtestz_ps:
9491 case Intrinsic::x86_avx_vtestz_pd:
9492 case Intrinsic::x86_avx_vtestz_ps_256:
9493 case Intrinsic::x86_avx_vtestz_pd_256:
9494 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009495 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009496 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009497 // ZF = 1
9498 X86CC = X86::COND_E;
9499 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009500 case Intrinsic::x86_avx_vtestc_ps:
9501 case Intrinsic::x86_avx_vtestc_pd:
9502 case Intrinsic::x86_avx_vtestc_ps_256:
9503 case Intrinsic::x86_avx_vtestc_pd_256:
9504 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009505 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009506 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009507 // CF = 1
9508 X86CC = X86::COND_B;
9509 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009510 case Intrinsic::x86_avx_vtestnzc_ps:
9511 case Intrinsic::x86_avx_vtestnzc_pd:
9512 case Intrinsic::x86_avx_vtestnzc_ps_256:
9513 case Intrinsic::x86_avx_vtestnzc_pd_256:
9514 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009515 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009516 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009517 // ZF and CF = 0
9518 X86CC = X86::COND_A;
9519 break;
9520 }
Eric Christopherfd179292009-08-27 18:07:15 +00009521
Eric Christopher71c67532009-07-29 00:28:05 +00009522 SDValue LHS = Op.getOperand(1);
9523 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009524 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9525 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009526 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9527 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9528 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009529 }
Evan Cheng5759f972008-05-04 09:15:50 +00009530
9531 // Fix vector shift instructions where the last operand is a non-immediate
9532 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009533 case Intrinsic::x86_avx2_pslli_w:
9534 case Intrinsic::x86_avx2_pslli_d:
9535 case Intrinsic::x86_avx2_pslli_q:
9536 case Intrinsic::x86_avx2_psrli_w:
9537 case Intrinsic::x86_avx2_psrli_d:
9538 case Intrinsic::x86_avx2_psrli_q:
9539 case Intrinsic::x86_avx2_psrai_w:
9540 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009541 case Intrinsic::x86_sse2_pslli_w:
9542 case Intrinsic::x86_sse2_pslli_d:
9543 case Intrinsic::x86_sse2_pslli_q:
9544 case Intrinsic::x86_sse2_psrli_w:
9545 case Intrinsic::x86_sse2_psrli_d:
9546 case Intrinsic::x86_sse2_psrli_q:
9547 case Intrinsic::x86_sse2_psrai_w:
9548 case Intrinsic::x86_sse2_psrai_d:
9549 case Intrinsic::x86_mmx_pslli_w:
9550 case Intrinsic::x86_mmx_pslli_d:
9551 case Intrinsic::x86_mmx_pslli_q:
9552 case Intrinsic::x86_mmx_psrli_w:
9553 case Intrinsic::x86_mmx_psrli_d:
9554 case Intrinsic::x86_mmx_psrli_q:
9555 case Intrinsic::x86_mmx_psrai_w:
9556 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009557 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009558 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009559 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009560
9561 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009562 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009563 switch (IntNo) {
9564 case Intrinsic::x86_sse2_pslli_w:
9565 NewIntNo = Intrinsic::x86_sse2_psll_w;
9566 break;
9567 case Intrinsic::x86_sse2_pslli_d:
9568 NewIntNo = Intrinsic::x86_sse2_psll_d;
9569 break;
9570 case Intrinsic::x86_sse2_pslli_q:
9571 NewIntNo = Intrinsic::x86_sse2_psll_q;
9572 break;
9573 case Intrinsic::x86_sse2_psrli_w:
9574 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9575 break;
9576 case Intrinsic::x86_sse2_psrli_d:
9577 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9578 break;
9579 case Intrinsic::x86_sse2_psrli_q:
9580 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9581 break;
9582 case Intrinsic::x86_sse2_psrai_w:
9583 NewIntNo = Intrinsic::x86_sse2_psra_w;
9584 break;
9585 case Intrinsic::x86_sse2_psrai_d:
9586 NewIntNo = Intrinsic::x86_sse2_psra_d;
9587 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009588 case Intrinsic::x86_avx2_pslli_w:
9589 NewIntNo = Intrinsic::x86_avx2_psll_w;
9590 break;
9591 case Intrinsic::x86_avx2_pslli_d:
9592 NewIntNo = Intrinsic::x86_avx2_psll_d;
9593 break;
9594 case Intrinsic::x86_avx2_pslli_q:
9595 NewIntNo = Intrinsic::x86_avx2_psll_q;
9596 break;
9597 case Intrinsic::x86_avx2_psrli_w:
9598 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9599 break;
9600 case Intrinsic::x86_avx2_psrli_d:
9601 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9602 break;
9603 case Intrinsic::x86_avx2_psrli_q:
9604 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9605 break;
9606 case Intrinsic::x86_avx2_psrai_w:
9607 NewIntNo = Intrinsic::x86_avx2_psra_w;
9608 break;
9609 case Intrinsic::x86_avx2_psrai_d:
9610 NewIntNo = Intrinsic::x86_avx2_psra_d;
9611 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009612 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009613 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009614 switch (IntNo) {
9615 case Intrinsic::x86_mmx_pslli_w:
9616 NewIntNo = Intrinsic::x86_mmx_psll_w;
9617 break;
9618 case Intrinsic::x86_mmx_pslli_d:
9619 NewIntNo = Intrinsic::x86_mmx_psll_d;
9620 break;
9621 case Intrinsic::x86_mmx_pslli_q:
9622 NewIntNo = Intrinsic::x86_mmx_psll_q;
9623 break;
9624 case Intrinsic::x86_mmx_psrli_w:
9625 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9626 break;
9627 case Intrinsic::x86_mmx_psrli_d:
9628 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9629 break;
9630 case Intrinsic::x86_mmx_psrli_q:
9631 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9632 break;
9633 case Intrinsic::x86_mmx_psrai_w:
9634 NewIntNo = Intrinsic::x86_mmx_psra_w;
9635 break;
9636 case Intrinsic::x86_mmx_psrai_d:
9637 NewIntNo = Intrinsic::x86_mmx_psra_d;
9638 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009639 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009640 }
9641 break;
9642 }
9643 }
Mon P Wangefa42202009-09-03 19:56:25 +00009644
9645 // The vector shift intrinsics with scalars uses 32b shift amounts but
9646 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9647 // to be zero.
9648 SDValue ShOps[4];
9649 ShOps[0] = ShAmt;
9650 ShOps[1] = DAG.getConstant(0, MVT::i32);
9651 if (ShAmtVT == MVT::v4i32) {
9652 ShOps[2] = DAG.getUNDEF(MVT::i32);
9653 ShOps[3] = DAG.getUNDEF(MVT::i32);
9654 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9655 } else {
9656 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009657// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009658 }
9659
Owen Andersone50ed302009-08-10 22:56:29 +00009660 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009661 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009662 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009663 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009664 Op.getOperand(1), ShAmt);
9665 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009666 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009667}
Evan Cheng72261582005-12-20 06:22:03 +00009668
Dan Gohmand858e902010-04-17 15:26:15 +00009669SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9670 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009671 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9672 MFI->setReturnAddressIsTaken(true);
9673
Bill Wendling64e87322009-01-16 19:25:27 +00009674 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009675 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009676
9677 if (Depth > 0) {
9678 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9679 SDValue Offset =
9680 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009681 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009682 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009683 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009684 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009685 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009686 }
9687
9688 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009689 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009690 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009691 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009692}
9693
Dan Gohmand858e902010-04-17 15:26:15 +00009694SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009695 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9696 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009697
Owen Andersone50ed302009-08-10 22:56:29 +00009698 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009699 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009700 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9701 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009702 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009703 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009704 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9705 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009706 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009707 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009708}
9709
Dan Gohman475871a2008-07-27 21:46:04 +00009710SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009711 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009712 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009713}
9714
Dan Gohmand858e902010-04-17 15:26:15 +00009715SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009716 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009717 SDValue Chain = Op.getOperand(0);
9718 SDValue Offset = Op.getOperand(1);
9719 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009720 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009721
Dan Gohmand8816272010-08-11 18:14:00 +00009722 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9723 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9724 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009725 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009726
Dan Gohmand8816272010-08-11 18:14:00 +00009727 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9728 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009729 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009730 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9731 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009732 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009733 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009734
Dale Johannesene4d209d2009-02-03 20:21:25 +00009735 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009736 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009737 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009738}
9739
Duncan Sands4a544a72011-09-06 13:37:06 +00009740SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9741 SelectionDAG &DAG) const {
9742 return Op.getOperand(0);
9743}
9744
9745SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9746 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009747 SDValue Root = Op.getOperand(0);
9748 SDValue Trmp = Op.getOperand(1); // trampoline
9749 SDValue FPtr = Op.getOperand(2); // nested function
9750 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009751 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009752
Dan Gohman69de1932008-02-06 22:27:42 +00009753 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009754
9755 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009756 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009757
9758 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009759 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9760 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009761
Evan Cheng0e6a0522011-07-18 20:57:22 +00009762 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9763 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009764
9765 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9766
9767 // Load the pointer to the nested function into R11.
9768 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009769 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009770 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009771 Addr, MachinePointerInfo(TrmpAddr),
9772 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009773
Owen Anderson825b72b2009-08-11 20:47:22 +00009774 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9775 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009776 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9777 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009778 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009779
9780 // Load the 'nest' parameter value into R10.
9781 // R10 is specified in X86CallingConv.td
9782 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009783 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9784 DAG.getConstant(10, MVT::i64));
9785 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009786 Addr, MachinePointerInfo(TrmpAddr, 10),
9787 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009788
Owen Anderson825b72b2009-08-11 20:47:22 +00009789 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9790 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009791 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9792 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009793 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009794
9795 // Jump to the nested function.
9796 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009797 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9798 DAG.getConstant(20, MVT::i64));
9799 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009800 Addr, MachinePointerInfo(TrmpAddr, 20),
9801 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009802
9803 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009804 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9805 DAG.getConstant(22, MVT::i64));
9806 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009807 MachinePointerInfo(TrmpAddr, 22),
9808 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009809
Duncan Sands4a544a72011-09-06 13:37:06 +00009810 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009811 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009812 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009813 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009814 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009815 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009816
9817 switch (CC) {
9818 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009819 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009820 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009821 case CallingConv::X86_StdCall: {
9822 // Pass 'nest' parameter in ECX.
9823 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009824 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009825
9826 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009827 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009828 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009829
Chris Lattner58d74912008-03-12 17:45:29 +00009830 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009831 unsigned InRegCount = 0;
9832 unsigned Idx = 1;
9833
9834 for (FunctionType::param_iterator I = FTy->param_begin(),
9835 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009836 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009837 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009838 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009839
9840 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009841 report_fatal_error("Nest register in use - reduce number of inreg"
9842 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009843 }
9844 }
9845 break;
9846 }
9847 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009848 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009849 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009850 // Pass 'nest' parameter in EAX.
9851 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009852 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009853 break;
9854 }
9855
Dan Gohman475871a2008-07-27 21:46:04 +00009856 SDValue OutChains[4];
9857 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858
Owen Anderson825b72b2009-08-11 20:47:22 +00009859 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9860 DAG.getConstant(10, MVT::i32));
9861 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009862
Chris Lattnera62fe662010-02-05 19:20:30 +00009863 // This is storing the opcode for MOV32ri.
9864 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009865 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009866 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009867 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009868 Trmp, MachinePointerInfo(TrmpAddr),
9869 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009870
Owen Anderson825b72b2009-08-11 20:47:22 +00009871 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9872 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009873 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9874 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009875 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009876
Chris Lattnera62fe662010-02-05 19:20:30 +00009877 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009878 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9879 DAG.getConstant(5, MVT::i32));
9880 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009881 MachinePointerInfo(TrmpAddr, 5),
9882 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009883
Owen Anderson825b72b2009-08-11 20:47:22 +00009884 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9885 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009886 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9887 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009888 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009889
Duncan Sands4a544a72011-09-06 13:37:06 +00009890 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009891 }
9892}
9893
Dan Gohmand858e902010-04-17 15:26:15 +00009894SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9895 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009896 /*
9897 The rounding mode is in bits 11:10 of FPSR, and has the following
9898 settings:
9899 00 Round to nearest
9900 01 Round to -inf
9901 10 Round to +inf
9902 11 Round to 0
9903
9904 FLT_ROUNDS, on the other hand, expects the following:
9905 -1 Undefined
9906 0 Round to 0
9907 1 Round to nearest
9908 2 Round to +inf
9909 3 Round to -inf
9910
9911 To perform the conversion, we do:
9912 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9913 */
9914
9915 MachineFunction &MF = DAG.getMachineFunction();
9916 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009917 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009918 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009919 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009920 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009921
9922 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009923 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009924 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009925
Michael J. Spencerec38de22010-10-10 22:04:20 +00009926
Chris Lattner2156b792010-09-22 01:11:26 +00009927 MachineMemOperand *MMO =
9928 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9929 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009930
Chris Lattner2156b792010-09-22 01:11:26 +00009931 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9932 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9933 DAG.getVTList(MVT::Other),
9934 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009935
9936 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009937 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009938 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009939
9940 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009941 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009942 DAG.getNode(ISD::SRL, DL, MVT::i16,
9943 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009944 CWD, DAG.getConstant(0x800, MVT::i16)),
9945 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009946 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009947 DAG.getNode(ISD::SRL, DL, MVT::i16,
9948 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009949 CWD, DAG.getConstant(0x400, MVT::i16)),
9950 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009951
Dan Gohman475871a2008-07-27 21:46:04 +00009952 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009953 DAG.getNode(ISD::AND, DL, MVT::i16,
9954 DAG.getNode(ISD::ADD, DL, MVT::i16,
9955 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009956 DAG.getConstant(1, MVT::i16)),
9957 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009958
9959
Duncan Sands83ec4b62008-06-06 12:08:01 +00009960 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009961 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009962}
9963
Dan Gohmand858e902010-04-17 15:26:15 +00009964SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009965 EVT VT = Op.getValueType();
9966 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009967 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009968 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009969
9970 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009972 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009974 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009975 }
Evan Cheng18efe262007-12-14 02:13:44 +00009976
Evan Cheng152804e2007-12-14 08:30:15 +00009977 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009978 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009979 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009980
9981 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009982 SDValue Ops[] = {
9983 Op,
9984 DAG.getConstant(NumBits+NumBits-1, OpVT),
9985 DAG.getConstant(X86::COND_E, MVT::i8),
9986 Op.getValue(1)
9987 };
9988 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009989
9990 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009991 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009992
Owen Anderson825b72b2009-08-11 20:47:22 +00009993 if (VT == MVT::i8)
9994 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009995 return Op;
9996}
9997
Dan Gohmand858e902010-04-17 15:26:15 +00009998SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009999 EVT VT = Op.getValueType();
10000 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010001 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010002 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010003
10004 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 if (VT == MVT::i8) {
10006 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010007 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010008 }
Evan Cheng152804e2007-12-14 08:30:15 +000010009
10010 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010011 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010012 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010013
10014 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010015 SDValue Ops[] = {
10016 Op,
10017 DAG.getConstant(NumBits, OpVT),
10018 DAG.getConstant(X86::COND_E, MVT::i8),
10019 Op.getValue(1)
10020 };
10021 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010022
Owen Anderson825b72b2009-08-11 20:47:22 +000010023 if (VT == MVT::i8)
10024 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010025 return Op;
10026}
10027
Craig Topper13894fa2011-08-24 06:14:18 +000010028// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10029// ones, and then concatenate the result back.
10030static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010031 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010032
10033 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10034 "Unsupported value type for operation");
10035
10036 int NumElems = VT.getVectorNumElements();
10037 DebugLoc dl = Op.getDebugLoc();
10038 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10039 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10040
10041 // Extract the LHS vectors
10042 SDValue LHS = Op.getOperand(0);
10043 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10044 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10045
10046 // Extract the RHS vectors
10047 SDValue RHS = Op.getOperand(1);
10048 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10049 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10050
10051 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10052 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10053
10054 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10055 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10056 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10057}
10058
10059SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10060 assert(Op.getValueType().getSizeInBits() == 256 &&
10061 Op.getValueType().isInteger() &&
10062 "Only handle AVX 256-bit vector integer operation");
10063 return Lower256IntArith(Op, DAG);
10064}
10065
10066SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10067 assert(Op.getValueType().getSizeInBits() == 256 &&
10068 Op.getValueType().isInteger() &&
10069 "Only handle AVX 256-bit vector integer operation");
10070 return Lower256IntArith(Op, DAG);
10071}
10072
10073SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10074 EVT VT = Op.getValueType();
10075
10076 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010077 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010078 return Lower256IntArith(Op, DAG);
10079
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010080 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010081
Craig Topperaaa643c2011-11-09 07:28:55 +000010082 SDValue A = Op.getOperand(0);
10083 SDValue B = Op.getOperand(1);
10084
10085 if (VT == MVT::v4i64) {
10086 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10087
10088 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10089 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10090 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10091 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10092 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10093 //
10094 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10095 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10096 // return AloBlo + AloBhi + AhiBlo;
10097
10098 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10099 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10100 A, DAG.getConstant(32, MVT::i32));
10101 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10102 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10103 B, DAG.getConstant(32, MVT::i32));
10104 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10105 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10106 A, B);
10107 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10108 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10109 A, Bhi);
10110 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10111 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10112 Ahi, B);
10113 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10114 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10115 AloBhi, DAG.getConstant(32, MVT::i32));
10116 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10117 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10118 AhiBlo, DAG.getConstant(32, MVT::i32));
10119 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10120 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10121 return Res;
10122 }
10123
10124 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10125
Mon P Wangaf9b9522008-12-18 21:42:19 +000010126 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10127 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10128 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10129 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10130 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10131 //
10132 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10133 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10134 // return AloBlo + AloBhi + AhiBlo;
10135
Dale Johannesene4d209d2009-02-03 20:21:25 +000010136 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010137 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10138 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010139 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010140 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10141 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010142 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010143 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010144 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010145 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010146 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010147 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010148 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010149 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010150 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010151 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010152 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10153 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010154 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010155 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10156 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010157 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10158 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010159 return Res;
10160}
10161
Nadav Rotem43012222011-05-11 08:12:09 +000010162SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10163
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010164 EVT VT = Op.getValueType();
10165 DebugLoc dl = Op.getDebugLoc();
10166 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010167 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010168 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010169
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010170 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010171 return SDValue();
10172
Nadav Rotem43012222011-05-11 08:12:09 +000010173 // Optimize shl/srl/sra with constant shift amount.
10174 if (isSplatVector(Amt.getNode())) {
10175 SDValue SclrAmt = Amt->getOperand(0);
10176 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10177 uint64_t ShiftAmt = C->getZExtValue();
10178
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010179 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10180 // Make a large shift.
10181 SDValue SHL =
10182 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10183 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10184 R, DAG.getConstant(ShiftAmt, MVT::i32));
10185 // Zero out the rightmost bits.
10186 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10187 MVT::i8));
10188 return DAG.getNode(ISD::AND, dl, VT, SHL,
10189 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10190 }
10191
Nadav Rotem43012222011-05-11 08:12:09 +000010192 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10193 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10194 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10195 R, DAG.getConstant(ShiftAmt, MVT::i32));
10196
10197 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10198 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10199 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10200 R, DAG.getConstant(ShiftAmt, MVT::i32));
10201
10202 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10203 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10204 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10205 R, DAG.getConstant(ShiftAmt, MVT::i32));
10206
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010207 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10208 // Make a large shift.
10209 SDValue SRL =
10210 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10211 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10212 R, DAG.getConstant(ShiftAmt, MVT::i32));
10213 // Zero out the leftmost bits.
10214 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10215 MVT::i8));
10216 return DAG.getNode(ISD::AND, dl, VT, SRL,
10217 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10218 }
10219
Nadav Rotem43012222011-05-11 08:12:09 +000010220 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10221 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10222 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10223 R, DAG.getConstant(ShiftAmt, MVT::i32));
10224
10225 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10226 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10227 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10228 R, DAG.getConstant(ShiftAmt, MVT::i32));
10229
10230 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10231 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10232 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10233 R, DAG.getConstant(ShiftAmt, MVT::i32));
10234
10235 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10236 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10237 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10238 R, DAG.getConstant(ShiftAmt, MVT::i32));
10239
10240 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10241 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10242 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10243 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010244
10245 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10246 if (ShiftAmt == 7) {
10247 // R s>> 7 === R s< 0
10248 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10249 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10250 }
10251
10252 // R s>> a === ((R u>> a) ^ m) - m
10253 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10254 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10255 MVT::i8));
10256 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10257 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10258 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10259 return Res;
10260 }
Craig Topper46154eb2011-11-11 07:39:23 +000010261
Craig Topper0d86d462011-11-20 00:12:05 +000010262 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10263 if (Op.getOpcode() == ISD::SHL) {
10264 // Make a large shift.
10265 SDValue SHL =
10266 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10267 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10268 R, DAG.getConstant(ShiftAmt, MVT::i32));
10269 // Zero out the rightmost bits.
10270 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10271 MVT::i8));
10272 return DAG.getNode(ISD::AND, dl, VT, SHL,
10273 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010274 }
Craig Topper0d86d462011-11-20 00:12:05 +000010275 if (Op.getOpcode() == ISD::SRL) {
10276 // Make a large shift.
10277 SDValue SRL =
10278 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10279 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10280 R, DAG.getConstant(ShiftAmt, MVT::i32));
10281 // Zero out the leftmost bits.
10282 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10283 MVT::i8));
10284 return DAG.getNode(ISD::AND, dl, VT, SRL,
10285 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10286 }
10287 if (Op.getOpcode() == ISD::SRA) {
10288 if (ShiftAmt == 7) {
10289 // R s>> 7 === R s< 0
10290 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10291 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10292 }
10293
10294 // R s>> a === ((R u>> a) ^ m) - m
10295 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10296 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10297 MVT::i8));
10298 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10299 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10300 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10301 return Res;
10302 }
10303 }
Nadav Rotem43012222011-05-11 08:12:09 +000010304 }
10305 }
10306
10307 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010308 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010309 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10310 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10311 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10312
10313 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010314
Nate Begeman51409212010-07-28 00:21:48 +000010315 std::vector<Constant*> CV(4, CI);
10316 Constant *C = ConstantVector::get(CV);
10317 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10318 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010319 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010320 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010321
10322 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010323 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010324 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10325 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10326 }
Nadav Rotem43012222011-05-11 08:12:09 +000010327 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010328 // a = a << 5;
10329 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10330 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10331 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10332
10333 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10334 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10335
10336 std::vector<Constant*> CVM1(16, CM1);
10337 std::vector<Constant*> CVM2(16, CM2);
10338 Constant *C = ConstantVector::get(CVM1);
10339 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10340 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010341 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010342 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010343
10344 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10345 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10346 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10347 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10348 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010349 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010350 // a += a
10351 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010352
Nate Begeman51409212010-07-28 00:21:48 +000010353 C = ConstantVector::get(CVM2);
10354 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10355 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010356 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010357 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010358
Nate Begeman51409212010-07-28 00:21:48 +000010359 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10360 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10361 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10362 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10363 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010364 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010365 // a += a
10366 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010367
Nate Begeman51409212010-07-28 00:21:48 +000010368 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010369 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10370 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010371 return R;
10372 }
Craig Topper46154eb2011-11-11 07:39:23 +000010373
10374 // Decompose 256-bit shifts into smaller 128-bit shifts.
10375 if (VT.getSizeInBits() == 256) {
10376 int NumElems = VT.getVectorNumElements();
10377 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10378 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10379
10380 // Extract the two vectors
10381 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10382 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10383 DAG, dl);
10384
10385 // Recreate the shift amount vectors
10386 SDValue Amt1, Amt2;
10387 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10388 // Constant shift amount
10389 SmallVector<SDValue, 4> Amt1Csts;
10390 SmallVector<SDValue, 4> Amt2Csts;
10391 for (int i = 0; i < NumElems/2; ++i)
10392 Amt1Csts.push_back(Amt->getOperand(i));
10393 for (int i = NumElems/2; i < NumElems; ++i)
10394 Amt2Csts.push_back(Amt->getOperand(i));
10395
10396 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10397 &Amt1Csts[0], NumElems/2);
10398 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10399 &Amt2Csts[0], NumElems/2);
10400 } else {
10401 // Variable shift amount
10402 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10403 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10404 DAG, dl);
10405 }
10406
10407 // Issue new vector shifts for the smaller types
10408 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10409 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10410
10411 // Concatenate the result back
10412 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10413 }
10414
Nate Begeman51409212010-07-28 00:21:48 +000010415 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010416}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010417
Dan Gohmand858e902010-04-17 15:26:15 +000010418SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010419 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10420 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010421 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10422 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010423 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010424 SDValue LHS = N->getOperand(0);
10425 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010426 unsigned BaseOp = 0;
10427 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010428 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010429 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010430 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010431 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010432 // A subtract of one will be selected as a INC. Note that INC doesn't
10433 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010434 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10435 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010436 BaseOp = X86ISD::INC;
10437 Cond = X86::COND_O;
10438 break;
10439 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010440 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010441 Cond = X86::COND_O;
10442 break;
10443 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010444 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010445 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010446 break;
10447 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010448 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10449 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010450 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10451 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010452 BaseOp = X86ISD::DEC;
10453 Cond = X86::COND_O;
10454 break;
10455 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010456 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010457 Cond = X86::COND_O;
10458 break;
10459 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010460 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010461 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010462 break;
10463 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010464 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010465 Cond = X86::COND_O;
10466 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010467 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10468 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10469 MVT::i32);
10470 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010471
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010472 SDValue SetCC =
10473 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10474 DAG.getConstant(X86::COND_O, MVT::i32),
10475 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010476
Dan Gohman6e5fda22011-07-22 18:45:15 +000010477 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010478 }
Bill Wendling74c37652008-12-09 22:08:41 +000010479 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010480
Bill Wendling61edeb52008-12-02 01:06:39 +000010481 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010482 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010483 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010484
Bill Wendling61edeb52008-12-02 01:06:39 +000010485 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010486 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10487 DAG.getConstant(Cond, MVT::i32),
10488 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010489
Dan Gohman6e5fda22011-07-22 18:45:15 +000010490 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010491}
10492
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010493SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10494 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010495 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10496 EVT VT = Op.getValueType();
10497
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010498 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010499 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10500 ExtraVT.getScalarType().getSizeInBits();
10501 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10502
10503 unsigned SHLIntrinsicsID = 0;
10504 unsigned SRAIntrinsicsID = 0;
10505 switch (VT.getSimpleVT().SimpleTy) {
10506 default:
10507 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010508 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010509 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10510 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10511 break;
Craig Toppera124f942011-11-21 01:12:36 +000010512 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010513 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10514 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10515 break;
Craig Toppera124f942011-11-21 01:12:36 +000010516 case MVT::v8i32:
10517 case MVT::v16i16:
10518 if (!Subtarget->hasAVX())
10519 return SDValue();
10520 if (!Subtarget->hasAVX2()) {
10521 // needs to be split
10522 int NumElems = VT.getVectorNumElements();
10523 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10524 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10525
10526 // Extract the LHS vectors
10527 SDValue LHS = Op.getOperand(0);
10528 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10529 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10530
10531 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10532 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10533
10534 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10535 int ExtraNumElems = ExtraVT.getVectorNumElements();
10536 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10537 ExtraNumElems/2);
10538 SDValue Extra = DAG.getValueType(ExtraVT);
10539
10540 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10541 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10542
10543 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10544 }
10545 if (VT == MVT::v8i32) {
10546 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10547 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10548 } else {
10549 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10550 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10551 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010552 }
10553
10554 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10555 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010556 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010557
Nadav Rotema7934dd2011-10-10 19:31:45 +000010558 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10559 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10560 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010561 }
10562
10563 return SDValue();
10564}
10565
10566
Eric Christopher9a9d2752010-07-22 02:48:34 +000010567SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10568 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010569
Eric Christopher77ed1352011-07-08 00:04:56 +000010570 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10571 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010572 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010573 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010574 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010575 SDValue Ops[] = {
10576 DAG.getRegister(X86::ESP, MVT::i32), // Base
10577 DAG.getTargetConstant(1, MVT::i8), // Scale
10578 DAG.getRegister(0, MVT::i32), // Index
10579 DAG.getTargetConstant(0, MVT::i32), // Disp
10580 DAG.getRegister(0, MVT::i32), // Segment.
10581 Zero,
10582 Chain
10583 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010584 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010585 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10586 array_lengthof(Ops));
10587 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010588 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010589
Eric Christopher9a9d2752010-07-22 02:48:34 +000010590 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010591 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010592 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010593
Chris Lattner132929a2010-08-14 17:26:09 +000010594 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10595 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10596 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10597 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010598
Chris Lattner132929a2010-08-14 17:26:09 +000010599 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10600 if (!Op1 && !Op2 && !Op3 && Op4)
10601 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010602
Chris Lattner132929a2010-08-14 17:26:09 +000010603 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10604 if (Op1 && !Op2 && !Op3 && !Op4)
10605 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010606
10607 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010608 // (MFENCE)>;
10609 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010610}
10611
Eli Friedman14648462011-07-27 22:21:52 +000010612SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10613 SelectionDAG &DAG) const {
10614 DebugLoc dl = Op.getDebugLoc();
10615 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10616 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10617 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10618 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10619
10620 // The only fence that needs an instruction is a sequentially-consistent
10621 // cross-thread fence.
10622 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10623 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10624 // no-sse2). There isn't any reason to disable it if the target processor
10625 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010626 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010627 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10628
10629 SDValue Chain = Op.getOperand(0);
10630 SDValue Zero = DAG.getConstant(0, MVT::i32);
10631 SDValue Ops[] = {
10632 DAG.getRegister(X86::ESP, MVT::i32), // Base
10633 DAG.getTargetConstant(1, MVT::i8), // Scale
10634 DAG.getRegister(0, MVT::i32), // Index
10635 DAG.getTargetConstant(0, MVT::i32), // Disp
10636 DAG.getRegister(0, MVT::i32), // Segment.
10637 Zero,
10638 Chain
10639 };
10640 SDNode *Res =
10641 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10642 array_lengthof(Ops));
10643 return SDValue(Res, 0);
10644 }
10645
10646 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10647 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10648}
10649
10650
Dan Gohmand858e902010-04-17 15:26:15 +000010651SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010652 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010653 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010654 unsigned Reg = 0;
10655 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010656 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010657 default:
10658 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010659 case MVT::i8: Reg = X86::AL; size = 1; break;
10660 case MVT::i16: Reg = X86::AX; size = 2; break;
10661 case MVT::i32: Reg = X86::EAX; size = 4; break;
10662 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010663 assert(Subtarget->is64Bit() && "Node not type legal!");
10664 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010665 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010666 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010667 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010668 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010669 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010670 Op.getOperand(1),
10671 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010672 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010673 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010674 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010675 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10676 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10677 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010678 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010679 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010680 return cpOut;
10681}
10682
Duncan Sands1607f052008-12-01 11:39:25 +000010683SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010684 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010685 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010686 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010687 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010688 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010689 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010690 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10691 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010692 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010693 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10694 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010695 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010696 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010697 rdx.getValue(1)
10698 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010699 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010700}
10701
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010702SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010703 SelectionDAG &DAG) const {
10704 EVT SrcVT = Op.getOperand(0).getValueType();
10705 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010706 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010707 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010708 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010709 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010710 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010711 // i64 <=> MMX conversions are Legal.
10712 if (SrcVT==MVT::i64 && DstVT.isVector())
10713 return Op;
10714 if (DstVT==MVT::i64 && SrcVT.isVector())
10715 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010716 // MMX <=> MMX conversions are Legal.
10717 if (SrcVT.isVector() && DstVT.isVector())
10718 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010719 // All other conversions need to be expanded.
10720 return SDValue();
10721}
Chris Lattner5b856542010-12-20 00:59:46 +000010722
Dan Gohmand858e902010-04-17 15:26:15 +000010723SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010724 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010725 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010726 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010727 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010728 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010729 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010730 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010731 Node->getOperand(0),
10732 Node->getOperand(1), negOp,
10733 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010734 cast<AtomicSDNode>(Node)->getAlignment(),
10735 cast<AtomicSDNode>(Node)->getOrdering(),
10736 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010737}
10738
Eli Friedman327236c2011-08-24 20:50:09 +000010739static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10740 SDNode *Node = Op.getNode();
10741 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010742 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010743
10744 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010745 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10746 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10747 // (The only way to get a 16-byte store is cmpxchg16b)
10748 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10749 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10750 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010751 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10752 cast<AtomicSDNode>(Node)->getMemoryVT(),
10753 Node->getOperand(0),
10754 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010755 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010756 cast<AtomicSDNode>(Node)->getOrdering(),
10757 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010758 return Swap.getValue(1);
10759 }
10760 // Other atomic stores have a simple pattern.
10761 return Op;
10762}
10763
Chris Lattner5b856542010-12-20 00:59:46 +000010764static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10765 EVT VT = Op.getNode()->getValueType(0);
10766
10767 // Let legalize expand this if it isn't a legal type yet.
10768 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10769 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010770
Chris Lattner5b856542010-12-20 00:59:46 +000010771 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010772
Chris Lattner5b856542010-12-20 00:59:46 +000010773 unsigned Opc;
10774 bool ExtraOp = false;
10775 switch (Op.getOpcode()) {
10776 default: assert(0 && "Invalid code");
10777 case ISD::ADDC: Opc = X86ISD::ADD; break;
10778 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10779 case ISD::SUBC: Opc = X86ISD::SUB; break;
10780 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10781 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010782
Chris Lattner5b856542010-12-20 00:59:46 +000010783 if (!ExtraOp)
10784 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10785 Op.getOperand(1));
10786 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10787 Op.getOperand(1), Op.getOperand(2));
10788}
10789
Evan Cheng0db9fe62006-04-25 20:13:52 +000010790/// LowerOperation - Provide custom lowering hooks for some operations.
10791///
Dan Gohmand858e902010-04-17 15:26:15 +000010792SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010793 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010794 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010795 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010796 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010797 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010798 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10799 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010800 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010801 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010802 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010803 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10804 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10805 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010806 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010807 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010808 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10809 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10810 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010811 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010812 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010813 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010814 case ISD::SHL_PARTS:
10815 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010816 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010817 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010818 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010819 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010820 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010821 case ISD::FABS: return LowerFABS(Op, DAG);
10822 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010823 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010824 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010825 case ISD::SETCC: return LowerSETCC(Op, DAG);
10826 case ISD::SELECT: return LowerSELECT(Op, DAG);
10827 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010828 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010829 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010830 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010831 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010832 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010833 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10834 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010835 case ISD::FRAME_TO_ARGS_OFFSET:
10836 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010837 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010838 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010839 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10840 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010841 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010842 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10843 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010844 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010845 case ISD::SRA:
10846 case ISD::SRL:
10847 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010848 case ISD::SADDO:
10849 case ISD::UADDO:
10850 case ISD::SSUBO:
10851 case ISD::USUBO:
10852 case ISD::SMULO:
10853 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010854 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010855 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010856 case ISD::ADDC:
10857 case ISD::ADDE:
10858 case ISD::SUBC:
10859 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010860 case ISD::ADD: return LowerADD(Op, DAG);
10861 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010862 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010863}
10864
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010865static void ReplaceATOMIC_LOAD(SDNode *Node,
10866 SmallVectorImpl<SDValue> &Results,
10867 SelectionDAG &DAG) {
10868 DebugLoc dl = Node->getDebugLoc();
10869 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10870
10871 // Convert wide load -> cmpxchg8b/cmpxchg16b
10872 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10873 // (The only way to get a 16-byte load is cmpxchg16b)
10874 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010875 SDValue Zero = DAG.getConstant(0, VT);
10876 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010877 Node->getOperand(0),
10878 Node->getOperand(1), Zero, Zero,
10879 cast<AtomicSDNode>(Node)->getMemOperand(),
10880 cast<AtomicSDNode>(Node)->getOrdering(),
10881 cast<AtomicSDNode>(Node)->getSynchScope());
10882 Results.push_back(Swap.getValue(0));
10883 Results.push_back(Swap.getValue(1));
10884}
10885
Duncan Sands1607f052008-12-01 11:39:25 +000010886void X86TargetLowering::
10887ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010888 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010889 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010890 assert (Node->getValueType(0) == MVT::i64 &&
10891 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010892
10893 SDValue Chain = Node->getOperand(0);
10894 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010895 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010896 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010897 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010898 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010899 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010900 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010901 SDValue Result =
10902 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10903 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010904 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010905 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010906 Results.push_back(Result.getValue(2));
10907}
10908
Duncan Sands126d9072008-07-04 11:47:58 +000010909/// ReplaceNodeResults - Replace a node with an illegal result type
10910/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010911void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10912 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010913 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010914 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010915 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010916 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010917 assert(false && "Do not know how to custom type legalize this operation!");
10918 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010919 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010920 case ISD::ADDC:
10921 case ISD::ADDE:
10922 case ISD::SUBC:
10923 case ISD::SUBE:
10924 // We don't want to expand or promote these.
10925 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010926 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010927 std::pair<SDValue,SDValue> Vals =
10928 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010929 SDValue FIST = Vals.first, StackSlot = Vals.second;
10930 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010931 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010932 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010933 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010934 MachinePointerInfo(),
10935 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010936 }
10937 return;
10938 }
10939 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010940 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010941 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010942 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010943 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010944 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010945 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010946 eax.getValue(2));
10947 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10948 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010949 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010950 Results.push_back(edx.getValue(1));
10951 return;
10952 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010953 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010954 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010955 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010956 bool Regs64bit = T == MVT::i128;
10957 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010958 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010959 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10960 DAG.getConstant(0, HalfT));
10961 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10962 DAG.getConstant(1, HalfT));
10963 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10964 Regs64bit ? X86::RAX : X86::EAX,
10965 cpInL, SDValue());
10966 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10967 Regs64bit ? X86::RDX : X86::EDX,
10968 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010969 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010970 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10971 DAG.getConstant(0, HalfT));
10972 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10973 DAG.getConstant(1, HalfT));
10974 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10975 Regs64bit ? X86::RBX : X86::EBX,
10976 swapInL, cpInH.getValue(1));
10977 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10978 Regs64bit ? X86::RCX : X86::ECX,
10979 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010980 SDValue Ops[] = { swapInH.getValue(0),
10981 N->getOperand(1),
10982 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010983 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010984 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010985 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10986 X86ISD::LCMPXCHG8_DAG;
10987 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010988 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010989 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10990 Regs64bit ? X86::RAX : X86::EAX,
10991 HalfT, Result.getValue(1));
10992 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10993 Regs64bit ? X86::RDX : X86::EDX,
10994 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010995 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010996 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010997 Results.push_back(cpOutH.getValue(1));
10998 return;
10999 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011000 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011001 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11002 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011003 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011004 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11005 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011006 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011007 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11008 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011009 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011010 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11011 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011012 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011013 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11014 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011015 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011016 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11017 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011018 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011019 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11020 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011021 case ISD::ATOMIC_LOAD:
11022 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011023 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011024}
11025
Evan Cheng72261582005-12-20 06:22:03 +000011026const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11027 switch (Opcode) {
11028 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011029 case X86ISD::BSF: return "X86ISD::BSF";
11030 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011031 case X86ISD::SHLD: return "X86ISD::SHLD";
11032 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011033 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011034 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011035 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011036 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011037 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011038 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011039 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11040 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11041 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011042 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011043 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011044 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011045 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011046 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011047 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011048 case X86ISD::COMI: return "X86ISD::COMI";
11049 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011050 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011051 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011052 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11053 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011054 case X86ISD::CMOV: return "X86ISD::CMOV";
11055 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011056 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011057 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11058 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011059 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011060 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011061 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011062 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011063 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011064 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11065 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011066 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011067 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011068 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011069 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011070 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11071 case X86ISD::FHADD: return "X86ISD::FHADD";
11072 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011073 case X86ISD::FMAX: return "X86ISD::FMAX";
11074 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011075 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11076 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011077 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011078 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011079 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011080 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011081 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011082 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11083 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011084 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11085 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11086 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11087 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11088 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11089 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011090 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11091 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011092 case X86ISD::VSHL: return "X86ISD::VSHL";
11093 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011094 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11095 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11096 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11097 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11098 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11099 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11100 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11101 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11102 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11103 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011104 case X86ISD::ADD: return "X86ISD::ADD";
11105 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011106 case X86ISD::ADC: return "X86ISD::ADC";
11107 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011108 case X86ISD::SMUL: return "X86ISD::SMUL";
11109 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011110 case X86ISD::INC: return "X86ISD::INC";
11111 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011112 case X86ISD::OR: return "X86ISD::OR";
11113 case X86ISD::XOR: return "X86ISD::XOR";
11114 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011115 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011116 case X86ISD::BLSI: return "X86ISD::BLSI";
11117 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11118 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011119 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011120 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011121 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011122 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11123 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11124 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11125 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11126 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11127 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11128 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11129 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11130 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011131 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011132 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011133 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011134 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11135 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011136 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11137 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11138 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11139 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11140 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11141 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11142 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper06cb6802011-11-26 20:47:44 +000011143 case X86ISD::UNPCKLP: return "X86ISD::UNPCKLP";
11144 case X86ISD::UNPCKHP: return "X86ISD::UNPCKHP";
11145 case X86ISD::PUNPCKL: return "X86ISD::PUNPCKL";
11146 case X86ISD::PUNPCKH: return "X86ISD::PUNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011147 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011148 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011149 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011150 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011151 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011152 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011153 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011154 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011155 }
11156}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011157
Chris Lattnerc9addb72007-03-30 23:15:24 +000011158// isLegalAddressingMode - Return true if the addressing mode represented
11159// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011160bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011161 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011162 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011163 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011164 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011165
Chris Lattnerc9addb72007-03-30 23:15:24 +000011166 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011167 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011168 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011169
Chris Lattnerc9addb72007-03-30 23:15:24 +000011170 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011171 unsigned GVFlags =
11172 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011173
Chris Lattnerdfed4132009-07-10 07:38:24 +000011174 // If a reference to this global requires an extra load, we can't fold it.
11175 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011176 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011177
Chris Lattnerdfed4132009-07-10 07:38:24 +000011178 // If BaseGV requires a register for the PIC base, we cannot also have a
11179 // BaseReg specified.
11180 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011181 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011182
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011183 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011184 if ((M != CodeModel::Small || R != Reloc::Static) &&
11185 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011186 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011187 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011188
Chris Lattnerc9addb72007-03-30 23:15:24 +000011189 switch (AM.Scale) {
11190 case 0:
11191 case 1:
11192 case 2:
11193 case 4:
11194 case 8:
11195 // These scales always work.
11196 break;
11197 case 3:
11198 case 5:
11199 case 9:
11200 // These scales are formed with basereg+scalereg. Only accept if there is
11201 // no basereg yet.
11202 if (AM.HasBaseReg)
11203 return false;
11204 break;
11205 default: // Other stuff never works.
11206 return false;
11207 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011208
Chris Lattnerc9addb72007-03-30 23:15:24 +000011209 return true;
11210}
11211
11212
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011213bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011214 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011215 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011216 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11217 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011218 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011219 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011220 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011221}
11222
Owen Andersone50ed302009-08-10 22:56:29 +000011223bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011224 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011225 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011226 unsigned NumBits1 = VT1.getSizeInBits();
11227 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011228 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011229 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011230 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011231}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011232
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011233bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011234 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011235 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011236}
11237
Owen Andersone50ed302009-08-10 22:56:29 +000011238bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011239 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011240 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011241}
11242
Owen Andersone50ed302009-08-10 22:56:29 +000011243bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011244 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011245 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011246}
11247
Evan Cheng60c07e12006-07-05 22:17:51 +000011248/// isShuffleMaskLegal - Targets can use this to indicate that they only
11249/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11250/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11251/// are assumed to be legal.
11252bool
Eric Christopherfd179292009-08-27 18:07:15 +000011253X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011254 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011255 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011256 if (VT.getSizeInBits() == 64)
Craig Topperc0d82852011-11-22 00:44:41 +000011257 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011258
Nate Begemana09008b2009-10-19 02:17:23 +000011259 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011260 return (VT.getVectorNumElements() == 2 ||
11261 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11262 isMOVLMask(M, VT) ||
11263 isSHUFPMask(M, VT) ||
11264 isPSHUFDMask(M, VT) ||
11265 isPSHUFHWMask(M, VT) ||
11266 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011267 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011268 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11269 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011270 isUNPCKL_v_undef_Mask(M, VT) ||
11271 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011272}
11273
Dan Gohman7d8143f2008-04-09 20:09:42 +000011274bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011275X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011276 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011277 unsigned NumElts = VT.getVectorNumElements();
11278 // FIXME: This collection of masks seems suspect.
11279 if (NumElts == 2)
11280 return true;
11281 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11282 return (isMOVLMask(Mask, VT) ||
11283 isCommutedMOVLMask(Mask, VT, true) ||
11284 isSHUFPMask(Mask, VT) ||
11285 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011286 }
11287 return false;
11288}
11289
11290//===----------------------------------------------------------------------===//
11291// X86 Scheduler Hooks
11292//===----------------------------------------------------------------------===//
11293
Mon P Wang63307c32008-05-05 19:05:59 +000011294// private utility function
11295MachineBasicBlock *
11296X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11297 MachineBasicBlock *MBB,
11298 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011299 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011300 unsigned LoadOpc,
11301 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011302 unsigned notOpc,
11303 unsigned EAXreg,
11304 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011305 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011306 // For the atomic bitwise operator, we generate
11307 // thisMBB:
11308 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011309 // ld t1 = [bitinstr.addr]
11310 // op t2 = t1, [bitinstr.val]
11311 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011312 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11313 // bz newMBB
11314 // fallthrough -->nextMBB
11315 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11316 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011317 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011318 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011319
Mon P Wang63307c32008-05-05 19:05:59 +000011320 /// First build the CFG
11321 MachineFunction *F = MBB->getParent();
11322 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011323 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11324 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11325 F->insert(MBBIter, newMBB);
11326 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011327
Dan Gohman14152b42010-07-06 20:24:04 +000011328 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11329 nextMBB->splice(nextMBB->begin(), thisMBB,
11330 llvm::next(MachineBasicBlock::iterator(bInstr)),
11331 thisMBB->end());
11332 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011333
Mon P Wang63307c32008-05-05 19:05:59 +000011334 // Update thisMBB to fall through to newMBB
11335 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011336
Mon P Wang63307c32008-05-05 19:05:59 +000011337 // newMBB jumps to itself and fall through to nextMBB
11338 newMBB->addSuccessor(nextMBB);
11339 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011340
Mon P Wang63307c32008-05-05 19:05:59 +000011341 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011342 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011343 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011344 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011345 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011346 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011347 int numArgs = bInstr->getNumOperands() - 1;
11348 for (int i=0; i < numArgs; ++i)
11349 argOpers[i] = &bInstr->getOperand(i+1);
11350
11351 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011352 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011353 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011354
Dale Johannesen140be2d2008-08-19 18:47:28 +000011355 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011356 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011357 for (int i=0; i <= lastAddrIndx; ++i)
11358 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011359
Dale Johannesen140be2d2008-08-19 18:47:28 +000011360 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011361 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011362 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011363 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011364 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011365 tt = t1;
11366
Dale Johannesen140be2d2008-08-19 18:47:28 +000011367 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011368 assert((argOpers[valArgIndx]->isReg() ||
11369 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011370 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011371 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011372 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011373 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011374 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011375 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011376 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011377
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011378 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011379 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011380
Dale Johannesene4d209d2009-02-03 20:21:25 +000011381 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011382 for (int i=0; i <= lastAddrIndx; ++i)
11383 (*MIB).addOperand(*argOpers[i]);
11384 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011385 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011386 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11387 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011388
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011389 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011390 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011391
Mon P Wang63307c32008-05-05 19:05:59 +000011392 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011393 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011394
Dan Gohman14152b42010-07-06 20:24:04 +000011395 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011396 return nextMBB;
11397}
11398
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011399// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011400MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011401X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11402 MachineBasicBlock *MBB,
11403 unsigned regOpcL,
11404 unsigned regOpcH,
11405 unsigned immOpcL,
11406 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011407 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011408 // For the atomic bitwise operator, we generate
11409 // thisMBB (instructions are in pairs, except cmpxchg8b)
11410 // ld t1,t2 = [bitinstr.addr]
11411 // newMBB:
11412 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11413 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011414 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 // mov ECX, EBX <- t5, t6
11416 // mov EAX, EDX <- t1, t2
11417 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11418 // mov t3, t4 <- EAX, EDX
11419 // bz newMBB
11420 // result in out1, out2
11421 // fallthrough -->nextMBB
11422
11423 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11424 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011425 const unsigned NotOpc = X86::NOT32r;
11426 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11427 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11428 MachineFunction::iterator MBBIter = MBB;
11429 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011430
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011431 /// First build the CFG
11432 MachineFunction *F = MBB->getParent();
11433 MachineBasicBlock *thisMBB = MBB;
11434 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11435 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11436 F->insert(MBBIter, newMBB);
11437 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011438
Dan Gohman14152b42010-07-06 20:24:04 +000011439 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11440 nextMBB->splice(nextMBB->begin(), thisMBB,
11441 llvm::next(MachineBasicBlock::iterator(bInstr)),
11442 thisMBB->end());
11443 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011444
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 // Update thisMBB to fall through to newMBB
11446 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011447
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011448 // newMBB jumps to itself and fall through to nextMBB
11449 newMBB->addSuccessor(nextMBB);
11450 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011451
Dale Johannesene4d209d2009-02-03 20:21:25 +000011452 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011453 // Insert instructions into newMBB based on incoming instruction
11454 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011455 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011456 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011457 MachineOperand& dest1Oper = bInstr->getOperand(0);
11458 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011459 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11460 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461 argOpers[i] = &bInstr->getOperand(i+2);
11462
Dan Gohman71ea4e52010-05-14 21:01:44 +000011463 // We use some of the operands multiple times, so conservatively just
11464 // clear any kill flags that might be present.
11465 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11466 argOpers[i]->setIsKill(false);
11467 }
11468
Evan Chengad5b52f2010-01-08 19:14:57 +000011469 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011470 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011471
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011472 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011473 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011474 for (int i=0; i <= lastAddrIndx; ++i)
11475 (*MIB).addOperand(*argOpers[i]);
11476 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011477 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011478 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011479 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011480 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011481 MachineOperand newOp3 = *(argOpers[3]);
11482 if (newOp3.isImm())
11483 newOp3.setImm(newOp3.getImm()+4);
11484 else
11485 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011486 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011487 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011488
11489 // t3/4 are defined later, at the bottom of the loop
11490 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11491 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011492 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011493 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011494 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011495 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11496
Evan Cheng306b4ca2010-01-08 23:41:50 +000011497 // The subsequent operations should be using the destination registers of
11498 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011499 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011500 t1 = F->getRegInfo().createVirtualRegister(RC);
11501 t2 = F->getRegInfo().createVirtualRegister(RC);
11502 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11503 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011504 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011505 t1 = dest1Oper.getReg();
11506 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011507 }
11508
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011509 int valArgIndx = lastAddrIndx + 1;
11510 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011511 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011512 "invalid operand");
11513 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11514 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011515 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011516 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011517 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011518 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011519 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011520 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011521 (*MIB).addOperand(*argOpers[valArgIndx]);
11522 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011523 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011524 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011525 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011526 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011527 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011529 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011530 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011531 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011532 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011533
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011534 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011536 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 MIB.addReg(t2);
11538
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011539 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011540 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011541 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011542 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011543
Dale Johannesene4d209d2009-02-03 20:21:25 +000011544 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011545 for (int i=0; i <= lastAddrIndx; ++i)
11546 (*MIB).addOperand(*argOpers[i]);
11547
11548 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011549 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11550 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011551
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011552 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011553 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011554 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011555 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011556
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011557 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011558 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011559
Dan Gohman14152b42010-07-06 20:24:04 +000011560 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011561 return nextMBB;
11562}
11563
11564// private utility function
11565MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011566X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11567 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011568 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011569 // For the atomic min/max operator, we generate
11570 // thisMBB:
11571 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011572 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011573 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011574 // cmp t1, t2
11575 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011576 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011577 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11578 // bz newMBB
11579 // fallthrough -->nextMBB
11580 //
11581 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11582 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011583 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011584 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011585
Mon P Wang63307c32008-05-05 19:05:59 +000011586 /// First build the CFG
11587 MachineFunction *F = MBB->getParent();
11588 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011589 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11590 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11591 F->insert(MBBIter, newMBB);
11592 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011593
Dan Gohman14152b42010-07-06 20:24:04 +000011594 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11595 nextMBB->splice(nextMBB->begin(), thisMBB,
11596 llvm::next(MachineBasicBlock::iterator(mInstr)),
11597 thisMBB->end());
11598 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011599
Mon P Wang63307c32008-05-05 19:05:59 +000011600 // Update thisMBB to fall through to newMBB
11601 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011602
Mon P Wang63307c32008-05-05 19:05:59 +000011603 // newMBB jumps to newMBB and fall through to nextMBB
11604 newMBB->addSuccessor(nextMBB);
11605 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011606
Dale Johannesene4d209d2009-02-03 20:21:25 +000011607 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011608 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011609 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011610 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011611 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011612 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011613 int numArgs = mInstr->getNumOperands() - 1;
11614 for (int i=0; i < numArgs; ++i)
11615 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011616
Mon P Wang63307c32008-05-05 19:05:59 +000011617 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011618 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011619 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011620
Mon P Wangab3e7472008-05-05 22:56:23 +000011621 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011622 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011623 for (int i=0; i <= lastAddrIndx; ++i)
11624 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011625
Mon P Wang63307c32008-05-05 19:05:59 +000011626 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011627 assert((argOpers[valArgIndx]->isReg() ||
11628 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011629 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011630
11631 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011632 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011633 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011634 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011635 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011636 (*MIB).addOperand(*argOpers[valArgIndx]);
11637
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011638 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011639 MIB.addReg(t1);
11640
Dale Johannesene4d209d2009-02-03 20:21:25 +000011641 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011642 MIB.addReg(t1);
11643 MIB.addReg(t2);
11644
11645 // Generate movc
11646 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011647 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011648 MIB.addReg(t2);
11649 MIB.addReg(t1);
11650
11651 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011652 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011653 for (int i=0; i <= lastAddrIndx; ++i)
11654 (*MIB).addOperand(*argOpers[i]);
11655 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011656 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011657 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11658 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011659
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011660 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011661 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011662
Mon P Wang63307c32008-05-05 19:05:59 +000011663 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011664 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011665
Dan Gohman14152b42010-07-06 20:24:04 +000011666 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011667 return nextMBB;
11668}
11669
Eric Christopherf83a5de2009-08-27 18:08:16 +000011670// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011671// or XMM0_V32I8 in AVX all of this code can be replaced with that
11672// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011673MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011674X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011675 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011676 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011677 "Target must have SSE4.2 or AVX features enabled");
11678
Eric Christopherb120ab42009-08-18 22:50:32 +000011679 DebugLoc dl = MI->getDebugLoc();
11680 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011681 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011682 if (!Subtarget->hasAVX()) {
11683 if (memArg)
11684 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11685 else
11686 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11687 } else {
11688 if (memArg)
11689 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11690 else
11691 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11692 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011693
Eric Christopher41c902f2010-11-30 08:20:21 +000011694 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011695 for (unsigned i = 0; i < numArgs; ++i) {
11696 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011697 if (!(Op.isReg() && Op.isImplicit()))
11698 MIB.addOperand(Op);
11699 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011700 BuildMI(*BB, MI, dl,
11701 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11702 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011703 .addReg(X86::XMM0);
11704
Dan Gohman14152b42010-07-06 20:24:04 +000011705 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011706 return BB;
11707}
11708
11709MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011710X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011711 DebugLoc dl = MI->getDebugLoc();
11712 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011713
Eric Christopher228232b2010-11-30 07:20:12 +000011714 // Address into RAX/EAX, other two args into ECX, EDX.
11715 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11716 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11717 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11718 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011719 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011720
Eric Christopher228232b2010-11-30 07:20:12 +000011721 unsigned ValOps = X86::AddrNumOperands;
11722 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11723 .addReg(MI->getOperand(ValOps).getReg());
11724 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11725 .addReg(MI->getOperand(ValOps+1).getReg());
11726
11727 // The instruction doesn't actually take any operands though.
11728 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011729
Eric Christopher228232b2010-11-30 07:20:12 +000011730 MI->eraseFromParent(); // The pseudo is gone now.
11731 return BB;
11732}
11733
11734MachineBasicBlock *
11735X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011736 DebugLoc dl = MI->getDebugLoc();
11737 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011738
Eric Christopher228232b2010-11-30 07:20:12 +000011739 // First arg in ECX, the second in EAX.
11740 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11741 .addReg(MI->getOperand(0).getReg());
11742 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11743 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011744
Eric Christopher228232b2010-11-30 07:20:12 +000011745 // The instruction doesn't actually take any operands though.
11746 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011747
Eric Christopher228232b2010-11-30 07:20:12 +000011748 MI->eraseFromParent(); // The pseudo is gone now.
11749 return BB;
11750}
11751
11752MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011753X86TargetLowering::EmitVAARG64WithCustomInserter(
11754 MachineInstr *MI,
11755 MachineBasicBlock *MBB) const {
11756 // Emit va_arg instruction on X86-64.
11757
11758 // Operands to this pseudo-instruction:
11759 // 0 ) Output : destination address (reg)
11760 // 1-5) Input : va_list address (addr, i64mem)
11761 // 6 ) ArgSize : Size (in bytes) of vararg type
11762 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11763 // 8 ) Align : Alignment of type
11764 // 9 ) EFLAGS (implicit-def)
11765
11766 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11767 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11768
11769 unsigned DestReg = MI->getOperand(0).getReg();
11770 MachineOperand &Base = MI->getOperand(1);
11771 MachineOperand &Scale = MI->getOperand(2);
11772 MachineOperand &Index = MI->getOperand(3);
11773 MachineOperand &Disp = MI->getOperand(4);
11774 MachineOperand &Segment = MI->getOperand(5);
11775 unsigned ArgSize = MI->getOperand(6).getImm();
11776 unsigned ArgMode = MI->getOperand(7).getImm();
11777 unsigned Align = MI->getOperand(8).getImm();
11778
11779 // Memory Reference
11780 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11781 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11782 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11783
11784 // Machine Information
11785 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11786 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11787 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11788 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11789 DebugLoc DL = MI->getDebugLoc();
11790
11791 // struct va_list {
11792 // i32 gp_offset
11793 // i32 fp_offset
11794 // i64 overflow_area (address)
11795 // i64 reg_save_area (address)
11796 // }
11797 // sizeof(va_list) = 24
11798 // alignment(va_list) = 8
11799
11800 unsigned TotalNumIntRegs = 6;
11801 unsigned TotalNumXMMRegs = 8;
11802 bool UseGPOffset = (ArgMode == 1);
11803 bool UseFPOffset = (ArgMode == 2);
11804 unsigned MaxOffset = TotalNumIntRegs * 8 +
11805 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11806
11807 /* Align ArgSize to a multiple of 8 */
11808 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11809 bool NeedsAlign = (Align > 8);
11810
11811 MachineBasicBlock *thisMBB = MBB;
11812 MachineBasicBlock *overflowMBB;
11813 MachineBasicBlock *offsetMBB;
11814 MachineBasicBlock *endMBB;
11815
11816 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11817 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11818 unsigned OffsetReg = 0;
11819
11820 if (!UseGPOffset && !UseFPOffset) {
11821 // If we only pull from the overflow region, we don't create a branch.
11822 // We don't need to alter control flow.
11823 OffsetDestReg = 0; // unused
11824 OverflowDestReg = DestReg;
11825
11826 offsetMBB = NULL;
11827 overflowMBB = thisMBB;
11828 endMBB = thisMBB;
11829 } else {
11830 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11831 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11832 // If not, pull from overflow_area. (branch to overflowMBB)
11833 //
11834 // thisMBB
11835 // | .
11836 // | .
11837 // offsetMBB overflowMBB
11838 // | .
11839 // | .
11840 // endMBB
11841
11842 // Registers for the PHI in endMBB
11843 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11844 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11845
11846 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11847 MachineFunction *MF = MBB->getParent();
11848 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11849 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11850 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11851
11852 MachineFunction::iterator MBBIter = MBB;
11853 ++MBBIter;
11854
11855 // Insert the new basic blocks
11856 MF->insert(MBBIter, offsetMBB);
11857 MF->insert(MBBIter, overflowMBB);
11858 MF->insert(MBBIter, endMBB);
11859
11860 // Transfer the remainder of MBB and its successor edges to endMBB.
11861 endMBB->splice(endMBB->begin(), thisMBB,
11862 llvm::next(MachineBasicBlock::iterator(MI)),
11863 thisMBB->end());
11864 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11865
11866 // Make offsetMBB and overflowMBB successors of thisMBB
11867 thisMBB->addSuccessor(offsetMBB);
11868 thisMBB->addSuccessor(overflowMBB);
11869
11870 // endMBB is a successor of both offsetMBB and overflowMBB
11871 offsetMBB->addSuccessor(endMBB);
11872 overflowMBB->addSuccessor(endMBB);
11873
11874 // Load the offset value into a register
11875 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11876 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11877 .addOperand(Base)
11878 .addOperand(Scale)
11879 .addOperand(Index)
11880 .addDisp(Disp, UseFPOffset ? 4 : 0)
11881 .addOperand(Segment)
11882 .setMemRefs(MMOBegin, MMOEnd);
11883
11884 // Check if there is enough room left to pull this argument.
11885 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11886 .addReg(OffsetReg)
11887 .addImm(MaxOffset + 8 - ArgSizeA8);
11888
11889 // Branch to "overflowMBB" if offset >= max
11890 // Fall through to "offsetMBB" otherwise
11891 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11892 .addMBB(overflowMBB);
11893 }
11894
11895 // In offsetMBB, emit code to use the reg_save_area.
11896 if (offsetMBB) {
11897 assert(OffsetReg != 0);
11898
11899 // Read the reg_save_area address.
11900 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11901 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11902 .addOperand(Base)
11903 .addOperand(Scale)
11904 .addOperand(Index)
11905 .addDisp(Disp, 16)
11906 .addOperand(Segment)
11907 .setMemRefs(MMOBegin, MMOEnd);
11908
11909 // Zero-extend the offset
11910 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11911 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11912 .addImm(0)
11913 .addReg(OffsetReg)
11914 .addImm(X86::sub_32bit);
11915
11916 // Add the offset to the reg_save_area to get the final address.
11917 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11918 .addReg(OffsetReg64)
11919 .addReg(RegSaveReg);
11920
11921 // Compute the offset for the next argument
11922 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11923 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11924 .addReg(OffsetReg)
11925 .addImm(UseFPOffset ? 16 : 8);
11926
11927 // Store it back into the va_list.
11928 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11929 .addOperand(Base)
11930 .addOperand(Scale)
11931 .addOperand(Index)
11932 .addDisp(Disp, UseFPOffset ? 4 : 0)
11933 .addOperand(Segment)
11934 .addReg(NextOffsetReg)
11935 .setMemRefs(MMOBegin, MMOEnd);
11936
11937 // Jump to endMBB
11938 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11939 .addMBB(endMBB);
11940 }
11941
11942 //
11943 // Emit code to use overflow area
11944 //
11945
11946 // Load the overflow_area address into a register.
11947 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11948 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11949 .addOperand(Base)
11950 .addOperand(Scale)
11951 .addOperand(Index)
11952 .addDisp(Disp, 8)
11953 .addOperand(Segment)
11954 .setMemRefs(MMOBegin, MMOEnd);
11955
11956 // If we need to align it, do so. Otherwise, just copy the address
11957 // to OverflowDestReg.
11958 if (NeedsAlign) {
11959 // Align the overflow address
11960 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11961 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11962
11963 // aligned_addr = (addr + (align-1)) & ~(align-1)
11964 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11965 .addReg(OverflowAddrReg)
11966 .addImm(Align-1);
11967
11968 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11969 .addReg(TmpReg)
11970 .addImm(~(uint64_t)(Align-1));
11971 } else {
11972 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11973 .addReg(OverflowAddrReg);
11974 }
11975
11976 // Compute the next overflow address after this argument.
11977 // (the overflow address should be kept 8-byte aligned)
11978 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11979 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11980 .addReg(OverflowDestReg)
11981 .addImm(ArgSizeA8);
11982
11983 // Store the new overflow address.
11984 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11985 .addOperand(Base)
11986 .addOperand(Scale)
11987 .addOperand(Index)
11988 .addDisp(Disp, 8)
11989 .addOperand(Segment)
11990 .addReg(NextAddrReg)
11991 .setMemRefs(MMOBegin, MMOEnd);
11992
11993 // If we branched, emit the PHI to the front of endMBB.
11994 if (offsetMBB) {
11995 BuildMI(*endMBB, endMBB->begin(), DL,
11996 TII->get(X86::PHI), DestReg)
11997 .addReg(OffsetDestReg).addMBB(offsetMBB)
11998 .addReg(OverflowDestReg).addMBB(overflowMBB);
11999 }
12000
12001 // Erase the pseudo instruction
12002 MI->eraseFromParent();
12003
12004 return endMBB;
12005}
12006
12007MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012008X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12009 MachineInstr *MI,
12010 MachineBasicBlock *MBB) const {
12011 // Emit code to save XMM registers to the stack. The ABI says that the
12012 // number of registers to save is given in %al, so it's theoretically
12013 // possible to do an indirect jump trick to avoid saving all of them,
12014 // however this code takes a simpler approach and just executes all
12015 // of the stores if %al is non-zero. It's less code, and it's probably
12016 // easier on the hardware branch predictor, and stores aren't all that
12017 // expensive anyway.
12018
12019 // Create the new basic blocks. One block contains all the XMM stores,
12020 // and one block is the final destination regardless of whether any
12021 // stores were performed.
12022 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12023 MachineFunction *F = MBB->getParent();
12024 MachineFunction::iterator MBBIter = MBB;
12025 ++MBBIter;
12026 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12027 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12028 F->insert(MBBIter, XMMSaveMBB);
12029 F->insert(MBBIter, EndMBB);
12030
Dan Gohman14152b42010-07-06 20:24:04 +000012031 // Transfer the remainder of MBB and its successor edges to EndMBB.
12032 EndMBB->splice(EndMBB->begin(), MBB,
12033 llvm::next(MachineBasicBlock::iterator(MI)),
12034 MBB->end());
12035 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12036
Dan Gohmand6708ea2009-08-15 01:38:56 +000012037 // The original block will now fall through to the XMM save block.
12038 MBB->addSuccessor(XMMSaveMBB);
12039 // The XMMSaveMBB will fall through to the end block.
12040 XMMSaveMBB->addSuccessor(EndMBB);
12041
12042 // Now add the instructions.
12043 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12044 DebugLoc DL = MI->getDebugLoc();
12045
12046 unsigned CountReg = MI->getOperand(0).getReg();
12047 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12048 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12049
12050 if (!Subtarget->isTargetWin64()) {
12051 // If %al is 0, branch around the XMM save block.
12052 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012053 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012054 MBB->addSuccessor(EndMBB);
12055 }
12056
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012057 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012058 // In the XMM save block, save all the XMM argument registers.
12059 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12060 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012061 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012062 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012063 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012064 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012065 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012066 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012067 .addFrameIndex(RegSaveFrameIndex)
12068 .addImm(/*Scale=*/1)
12069 .addReg(/*IndexReg=*/0)
12070 .addImm(/*Disp=*/Offset)
12071 .addReg(/*Segment=*/0)
12072 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012073 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012074 }
12075
Dan Gohman14152b42010-07-06 20:24:04 +000012076 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012077
12078 return EndMBB;
12079}
Mon P Wang63307c32008-05-05 19:05:59 +000012080
Evan Cheng60c07e12006-07-05 22:17:51 +000012081MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012082X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012083 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012084 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12085 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012086
Chris Lattner52600972009-09-02 05:57:00 +000012087 // To "insert" a SELECT_CC instruction, we actually have to insert the
12088 // diamond control-flow pattern. The incoming instruction knows the
12089 // destination vreg to set, the condition code register to branch on, the
12090 // true/false values to select between, and a branch opcode to use.
12091 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12092 MachineFunction::iterator It = BB;
12093 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012094
Chris Lattner52600972009-09-02 05:57:00 +000012095 // thisMBB:
12096 // ...
12097 // TrueVal = ...
12098 // cmpTY ccX, r1, r2
12099 // bCC copy1MBB
12100 // fallthrough --> copy0MBB
12101 MachineBasicBlock *thisMBB = BB;
12102 MachineFunction *F = BB->getParent();
12103 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12104 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012105 F->insert(It, copy0MBB);
12106 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012107
Bill Wendling730c07e2010-06-25 20:48:10 +000012108 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12109 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012110 if (!MI->killsRegister(X86::EFLAGS)) {
12111 copy0MBB->addLiveIn(X86::EFLAGS);
12112 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012113 }
12114
Dan Gohman14152b42010-07-06 20:24:04 +000012115 // Transfer the remainder of BB and its successor edges to sinkMBB.
12116 sinkMBB->splice(sinkMBB->begin(), BB,
12117 llvm::next(MachineBasicBlock::iterator(MI)),
12118 BB->end());
12119 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12120
12121 // Add the true and fallthrough blocks as its successors.
12122 BB->addSuccessor(copy0MBB);
12123 BB->addSuccessor(sinkMBB);
12124
12125 // Create the conditional branch instruction.
12126 unsigned Opc =
12127 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12128 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12129
Chris Lattner52600972009-09-02 05:57:00 +000012130 // copy0MBB:
12131 // %FalseValue = ...
12132 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012133 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012134
Chris Lattner52600972009-09-02 05:57:00 +000012135 // sinkMBB:
12136 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12137 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012138 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12139 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012140 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12141 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12142
Dan Gohman14152b42010-07-06 20:24:04 +000012143 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012144 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012145}
12146
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012147MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012148X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12149 bool Is64Bit) const {
12150 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12151 DebugLoc DL = MI->getDebugLoc();
12152 MachineFunction *MF = BB->getParent();
12153 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12154
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012155 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012156
12157 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12158 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12159
12160 // BB:
12161 // ... [Till the alloca]
12162 // If stacklet is not large enough, jump to mallocMBB
12163 //
12164 // bumpMBB:
12165 // Allocate by subtracting from RSP
12166 // Jump to continueMBB
12167 //
12168 // mallocMBB:
12169 // Allocate by call to runtime
12170 //
12171 // continueMBB:
12172 // ...
12173 // [rest of original BB]
12174 //
12175
12176 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12177 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12178 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12179
12180 MachineRegisterInfo &MRI = MF->getRegInfo();
12181 const TargetRegisterClass *AddrRegClass =
12182 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12183
12184 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12185 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12186 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012187 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012188 sizeVReg = MI->getOperand(1).getReg(),
12189 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12190
12191 MachineFunction::iterator MBBIter = BB;
12192 ++MBBIter;
12193
12194 MF->insert(MBBIter, bumpMBB);
12195 MF->insert(MBBIter, mallocMBB);
12196 MF->insert(MBBIter, continueMBB);
12197
12198 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12199 (MachineBasicBlock::iterator(MI)), BB->end());
12200 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12201
12202 // Add code to the main basic block to check if the stack limit has been hit,
12203 // and if so, jump to mallocMBB otherwise to bumpMBB.
12204 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012205 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012206 .addReg(tmpSPVReg).addReg(sizeVReg);
12207 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12208 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012209 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012210 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12211
12212 // bumpMBB simply decreases the stack pointer, since we know the current
12213 // stacklet has enough space.
12214 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012215 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012216 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012217 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012218 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12219
12220 // Calls into a routine in libgcc to allocate more space from the heap.
12221 if (Is64Bit) {
12222 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12223 .addReg(sizeVReg);
12224 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12225 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12226 } else {
12227 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12228 .addImm(12);
12229 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12230 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12231 .addExternalSymbol("__morestack_allocate_stack_space");
12232 }
12233
12234 if (!Is64Bit)
12235 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12236 .addImm(16);
12237
12238 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12239 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12240 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12241
12242 // Set up the CFG correctly.
12243 BB->addSuccessor(bumpMBB);
12244 BB->addSuccessor(mallocMBB);
12245 mallocMBB->addSuccessor(continueMBB);
12246 bumpMBB->addSuccessor(continueMBB);
12247
12248 // Take care of the PHI nodes.
12249 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12250 MI->getOperand(0).getReg())
12251 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12252 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12253
12254 // Delete the original pseudo instruction.
12255 MI->eraseFromParent();
12256
12257 // And we're done.
12258 return continueMBB;
12259}
12260
12261MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012262X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012263 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012264 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12265 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012266
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012267 assert(!Subtarget->isTargetEnvMacho());
12268
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012269 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12270 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012271
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012272 if (Subtarget->isTargetWin64()) {
12273 if (Subtarget->isTargetCygMing()) {
12274 // ___chkstk(Mingw64):
12275 // Clobbers R10, R11, RAX and EFLAGS.
12276 // Updates RSP.
12277 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12278 .addExternalSymbol("___chkstk")
12279 .addReg(X86::RAX, RegState::Implicit)
12280 .addReg(X86::RSP, RegState::Implicit)
12281 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12282 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12283 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12284 } else {
12285 // __chkstk(MSVCRT): does not update stack pointer.
12286 // Clobbers R10, R11 and EFLAGS.
12287 // FIXME: RAX(allocated size) might be reused and not killed.
12288 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12289 .addExternalSymbol("__chkstk")
12290 .addReg(X86::RAX, RegState::Implicit)
12291 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12292 // RAX has the offset to subtracted from RSP.
12293 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12294 .addReg(X86::RSP)
12295 .addReg(X86::RAX);
12296 }
12297 } else {
12298 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012299 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12300
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012301 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12302 .addExternalSymbol(StackProbeSymbol)
12303 .addReg(X86::EAX, RegState::Implicit)
12304 .addReg(X86::ESP, RegState::Implicit)
12305 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12306 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12307 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12308 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012309
Dan Gohman14152b42010-07-06 20:24:04 +000012310 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012311 return BB;
12312}
Chris Lattner52600972009-09-02 05:57:00 +000012313
12314MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012315X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12316 MachineBasicBlock *BB) const {
12317 // This is pretty easy. We're taking the value that we received from
12318 // our load from the relocation, sticking it in either RDI (x86-64)
12319 // or EAX and doing an indirect call. The return value will then
12320 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012321 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012322 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012323 DebugLoc DL = MI->getDebugLoc();
12324 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012325
12326 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012327 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012328
Eric Christopher30ef0e52010-06-03 04:07:48 +000012329 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012330 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12331 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012332 .addReg(X86::RIP)
12333 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012334 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012335 MI->getOperand(3).getTargetFlags())
12336 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012337 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012338 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012339 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012340 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12341 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012342 .addReg(0)
12343 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012344 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012345 MI->getOperand(3).getTargetFlags())
12346 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012347 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012348 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012349 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012350 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12351 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012352 .addReg(TII->getGlobalBaseReg(F))
12353 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012354 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012355 MI->getOperand(3).getTargetFlags())
12356 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012357 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012358 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012359 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012360
Dan Gohman14152b42010-07-06 20:24:04 +000012361 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012362 return BB;
12363}
12364
12365MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012366X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012367 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012368 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012369 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012370 case X86::TAILJMPd64:
12371 case X86::TAILJMPr64:
12372 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012373 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012374 case X86::TCRETURNdi64:
12375 case X86::TCRETURNri64:
12376 case X86::TCRETURNmi64:
12377 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12378 // On AMD64, additional defs should be added before register allocation.
12379 if (!Subtarget->isTargetWin64()) {
12380 MI->addRegisterDefined(X86::RSI);
12381 MI->addRegisterDefined(X86::RDI);
12382 MI->addRegisterDefined(X86::XMM6);
12383 MI->addRegisterDefined(X86::XMM7);
12384 MI->addRegisterDefined(X86::XMM8);
12385 MI->addRegisterDefined(X86::XMM9);
12386 MI->addRegisterDefined(X86::XMM10);
12387 MI->addRegisterDefined(X86::XMM11);
12388 MI->addRegisterDefined(X86::XMM12);
12389 MI->addRegisterDefined(X86::XMM13);
12390 MI->addRegisterDefined(X86::XMM14);
12391 MI->addRegisterDefined(X86::XMM15);
12392 }
12393 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012394 case X86::WIN_ALLOCA:
12395 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012396 case X86::SEG_ALLOCA_32:
12397 return EmitLoweredSegAlloca(MI, BB, false);
12398 case X86::SEG_ALLOCA_64:
12399 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012400 case X86::TLSCall_32:
12401 case X86::TLSCall_64:
12402 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012403 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012404 case X86::CMOV_FR32:
12405 case X86::CMOV_FR64:
12406 case X86::CMOV_V4F32:
12407 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012408 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012409 case X86::CMOV_V8F32:
12410 case X86::CMOV_V4F64:
12411 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012412 case X86::CMOV_GR16:
12413 case X86::CMOV_GR32:
12414 case X86::CMOV_RFP32:
12415 case X86::CMOV_RFP64:
12416 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012417 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012418
Dale Johannesen849f2142007-07-03 00:53:03 +000012419 case X86::FP32_TO_INT16_IN_MEM:
12420 case X86::FP32_TO_INT32_IN_MEM:
12421 case X86::FP32_TO_INT64_IN_MEM:
12422 case X86::FP64_TO_INT16_IN_MEM:
12423 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012424 case X86::FP64_TO_INT64_IN_MEM:
12425 case X86::FP80_TO_INT16_IN_MEM:
12426 case X86::FP80_TO_INT32_IN_MEM:
12427 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012428 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12429 DebugLoc DL = MI->getDebugLoc();
12430
Evan Cheng60c07e12006-07-05 22:17:51 +000012431 // Change the floating point control register to use "round towards zero"
12432 // mode when truncating to an integer value.
12433 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012434 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012435 addFrameReference(BuildMI(*BB, MI, DL,
12436 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012437
12438 // Load the old value of the high byte of the control word...
12439 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012440 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012441 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012442 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012443
12444 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012445 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012446 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012447
12448 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012449 addFrameReference(BuildMI(*BB, MI, DL,
12450 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012451
12452 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012453 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012454 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012455
12456 // Get the X86 opcode to use.
12457 unsigned Opc;
12458 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012459 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012460 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12461 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12462 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12463 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12464 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12465 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012466 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12467 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12468 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012469 }
12470
12471 X86AddressMode AM;
12472 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012473 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012474 AM.BaseType = X86AddressMode::RegBase;
12475 AM.Base.Reg = Op.getReg();
12476 } else {
12477 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012478 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012479 }
12480 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012481 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012482 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012483 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012484 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012485 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012486 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012487 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012488 AM.GV = Op.getGlobal();
12489 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012490 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012491 }
Dan Gohman14152b42010-07-06 20:24:04 +000012492 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012493 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012494
12495 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012496 addFrameReference(BuildMI(*BB, MI, DL,
12497 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012498
Dan Gohman14152b42010-07-06 20:24:04 +000012499 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012500 return BB;
12501 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012502 // String/text processing lowering.
12503 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012504 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012505 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12506 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012507 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012508 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12509 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012510 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012511 return EmitPCMP(MI, BB, 5, false /* in mem */);
12512 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012513 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012514 return EmitPCMP(MI, BB, 5, true /* in mem */);
12515
Eric Christopher228232b2010-11-30 07:20:12 +000012516 // Thread synchronization.
12517 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012518 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012519 case X86::MWAIT:
12520 return EmitMwait(MI, BB);
12521
Eric Christopherb120ab42009-08-18 22:50:32 +000012522 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012523 case X86::ATOMAND32:
12524 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012525 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012526 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012527 X86::NOT32r, X86::EAX,
12528 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012529 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012530 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12531 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012532 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012533 X86::NOT32r, X86::EAX,
12534 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012535 case X86::ATOMXOR32:
12536 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012537 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012538 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012539 X86::NOT32r, X86::EAX,
12540 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012541 case X86::ATOMNAND32:
12542 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012543 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012544 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012545 X86::NOT32r, X86::EAX,
12546 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012547 case X86::ATOMMIN32:
12548 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12549 case X86::ATOMMAX32:
12550 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12551 case X86::ATOMUMIN32:
12552 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12553 case X86::ATOMUMAX32:
12554 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012555
12556 case X86::ATOMAND16:
12557 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12558 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012559 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012560 X86::NOT16r, X86::AX,
12561 X86::GR16RegisterClass);
12562 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012564 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012565 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012566 X86::NOT16r, X86::AX,
12567 X86::GR16RegisterClass);
12568 case X86::ATOMXOR16:
12569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12570 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012571 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012572 X86::NOT16r, X86::AX,
12573 X86::GR16RegisterClass);
12574 case X86::ATOMNAND16:
12575 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12576 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012577 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012578 X86::NOT16r, X86::AX,
12579 X86::GR16RegisterClass, true);
12580 case X86::ATOMMIN16:
12581 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12582 case X86::ATOMMAX16:
12583 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12584 case X86::ATOMUMIN16:
12585 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12586 case X86::ATOMUMAX16:
12587 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12588
12589 case X86::ATOMAND8:
12590 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12591 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012592 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012593 X86::NOT8r, X86::AL,
12594 X86::GR8RegisterClass);
12595 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012596 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012597 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012598 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012599 X86::NOT8r, X86::AL,
12600 X86::GR8RegisterClass);
12601 case X86::ATOMXOR8:
12602 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12603 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012604 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012605 X86::NOT8r, X86::AL,
12606 X86::GR8RegisterClass);
12607 case X86::ATOMNAND8:
12608 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12609 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012610 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012611 X86::NOT8r, X86::AL,
12612 X86::GR8RegisterClass, true);
12613 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012614 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012615 case X86::ATOMAND64:
12616 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012617 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012618 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012619 X86::NOT64r, X86::RAX,
12620 X86::GR64RegisterClass);
12621 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012622 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12623 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012624 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012625 X86::NOT64r, X86::RAX,
12626 X86::GR64RegisterClass);
12627 case X86::ATOMXOR64:
12628 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012629 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012630 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012631 X86::NOT64r, X86::RAX,
12632 X86::GR64RegisterClass);
12633 case X86::ATOMNAND64:
12634 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12635 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012636 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012637 X86::NOT64r, X86::RAX,
12638 X86::GR64RegisterClass, true);
12639 case X86::ATOMMIN64:
12640 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12641 case X86::ATOMMAX64:
12642 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12643 case X86::ATOMUMIN64:
12644 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12645 case X86::ATOMUMAX64:
12646 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012647
12648 // This group does 64-bit operations on a 32-bit host.
12649 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012650 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012651 X86::AND32rr, X86::AND32rr,
12652 X86::AND32ri, X86::AND32ri,
12653 false);
12654 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012655 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012656 X86::OR32rr, X86::OR32rr,
12657 X86::OR32ri, X86::OR32ri,
12658 false);
12659 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012660 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012661 X86::XOR32rr, X86::XOR32rr,
12662 X86::XOR32ri, X86::XOR32ri,
12663 false);
12664 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012665 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012666 X86::AND32rr, X86::AND32rr,
12667 X86::AND32ri, X86::AND32ri,
12668 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012669 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012670 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012671 X86::ADD32rr, X86::ADC32rr,
12672 X86::ADD32ri, X86::ADC32ri,
12673 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012674 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012675 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012676 X86::SUB32rr, X86::SBB32rr,
12677 X86::SUB32ri, X86::SBB32ri,
12678 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012679 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012680 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012681 X86::MOV32rr, X86::MOV32rr,
12682 X86::MOV32ri, X86::MOV32ri,
12683 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012684 case X86::VASTART_SAVE_XMM_REGS:
12685 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012686
12687 case X86::VAARG_64:
12688 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012689 }
12690}
12691
12692//===----------------------------------------------------------------------===//
12693// X86 Optimization Hooks
12694//===----------------------------------------------------------------------===//
12695
Dan Gohman475871a2008-07-27 21:46:04 +000012696void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012697 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012698 APInt &KnownZero,
12699 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012700 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012701 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012702 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012703 assert((Opc >= ISD::BUILTIN_OP_END ||
12704 Opc == ISD::INTRINSIC_WO_CHAIN ||
12705 Opc == ISD::INTRINSIC_W_CHAIN ||
12706 Opc == ISD::INTRINSIC_VOID) &&
12707 "Should use MaskedValueIsZero if you don't know whether Op"
12708 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012709
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012710 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012711 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012712 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012713 case X86ISD::ADD:
12714 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012715 case X86ISD::ADC:
12716 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012717 case X86ISD::SMUL:
12718 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012719 case X86ISD::INC:
12720 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012721 case X86ISD::OR:
12722 case X86ISD::XOR:
12723 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012724 // These nodes' second result is a boolean.
12725 if (Op.getResNo() == 0)
12726 break;
12727 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012728 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012729 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12730 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012731 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012732 case ISD::INTRINSIC_WO_CHAIN: {
12733 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12734 unsigned NumLoBits = 0;
12735 switch (IntId) {
12736 default: break;
12737 case Intrinsic::x86_sse_movmsk_ps:
12738 case Intrinsic::x86_avx_movmsk_ps_256:
12739 case Intrinsic::x86_sse2_movmsk_pd:
12740 case Intrinsic::x86_avx_movmsk_pd_256:
12741 case Intrinsic::x86_mmx_pmovmskb:
12742 case Intrinsic::x86_sse2_pmovmskb_128: {
12743 // High bits of movmskp{s|d}, pmovmskb are known zero.
12744 switch (IntId) {
12745 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12746 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12747 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12748 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12749 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12750 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12751 }
12752 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12753 Mask.getBitWidth() - NumLoBits);
12754 break;
12755 }
12756 }
12757 break;
12758 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012759 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012760}
Chris Lattner259e97c2006-01-31 19:43:35 +000012761
Owen Andersonbc146b02010-09-21 20:42:50 +000012762unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12763 unsigned Depth) const {
12764 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12765 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12766 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012767
Owen Andersonbc146b02010-09-21 20:42:50 +000012768 // Fallback case.
12769 return 1;
12770}
12771
Evan Cheng206ee9d2006-07-07 08:33:52 +000012772/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012773/// node is a GlobalAddress + offset.
12774bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012775 const GlobalValue* &GA,
12776 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012777 if (N->getOpcode() == X86ISD::Wrapper) {
12778 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012779 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012780 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012781 return true;
12782 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012783 }
Evan Chengad4196b2008-05-12 19:56:52 +000012784 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012785}
12786
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012787/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12788/// same as extracting the high 128-bit part of 256-bit vector and then
12789/// inserting the result into the low part of a new 256-bit vector
12790static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12791 EVT VT = SVOp->getValueType(0);
12792 int NumElems = VT.getVectorNumElements();
12793
12794 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12795 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12796 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12797 SVOp->getMaskElt(j) >= 0)
12798 return false;
12799
12800 return true;
12801}
12802
12803/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12804/// same as extracting the low 128-bit part of 256-bit vector and then
12805/// inserting the result into the high part of a new 256-bit vector
12806static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12807 EVT VT = SVOp->getValueType(0);
12808 int NumElems = VT.getVectorNumElements();
12809
12810 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12811 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12812 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12813 SVOp->getMaskElt(j) >= 0)
12814 return false;
12815
12816 return true;
12817}
12818
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012819/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12820static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12821 TargetLowering::DAGCombinerInfo &DCI) {
12822 DebugLoc dl = N->getDebugLoc();
12823 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12824 SDValue V1 = SVOp->getOperand(0);
12825 SDValue V2 = SVOp->getOperand(1);
12826 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012827 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012828
12829 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12830 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12831 //
12832 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012833 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012834 // V UNDEF BUILD_VECTOR UNDEF
12835 // \ / \ /
12836 // CONCAT_VECTOR CONCAT_VECTOR
12837 // \ /
12838 // \ /
12839 // RESULT: V + zero extended
12840 //
12841 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12842 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12843 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12844 return SDValue();
12845
12846 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12847 return SDValue();
12848
12849 // To match the shuffle mask, the first half of the mask should
12850 // be exactly the first vector, and all the rest a splat with the
12851 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012852 for (int i = 0; i < NumElems/2; ++i)
12853 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12854 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12855 return SDValue();
12856
12857 // Emit a zeroed vector and insert the desired subvector on its
12858 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012859 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012860 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12861 DAG.getConstant(0, MVT::i32), DAG, dl);
12862 return DCI.CombineTo(N, InsV);
12863 }
12864
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012865 //===--------------------------------------------------------------------===//
12866 // Combine some shuffles into subvector extracts and inserts:
12867 //
12868
12869 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12870 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12871 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12872 DAG, dl);
12873 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12874 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12875 return DCI.CombineTo(N, InsV);
12876 }
12877
12878 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12879 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12880 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12881 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12882 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12883 return DCI.CombineTo(N, InsV);
12884 }
12885
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012886 return SDValue();
12887}
12888
12889/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012890static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012891 TargetLowering::DAGCombinerInfo &DCI,
12892 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012893 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012894 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012895
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012896 // Don't create instructions with illegal types after legalize types has run.
12897 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12898 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12899 return SDValue();
12900
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012901 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12902 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12903 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012904 return PerformShuffleCombine256(N, DAG, DCI);
12905
12906 // Only handle 128 wide vector from here on.
12907 if (VT.getSizeInBits() != 128)
12908 return SDValue();
12909
12910 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12911 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12912 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012913 SmallVector<SDValue, 16> Elts;
12914 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012915 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012916
Nate Begemanfdea31a2010-03-24 20:49:50 +000012917 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012918}
Evan Chengd880b972008-05-09 21:53:03 +000012919
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012920/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12921/// generation and convert it from being a bunch of shuffles and extracts
12922/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012923static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12924 const TargetLowering &TLI) {
12925 SDValue InputVector = N->getOperand(0);
12926
12927 // Only operate on vectors of 4 elements, where the alternative shuffling
12928 // gets to be more expensive.
12929 if (InputVector.getValueType() != MVT::v4i32)
12930 return SDValue();
12931
12932 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12933 // single use which is a sign-extend or zero-extend, and all elements are
12934 // used.
12935 SmallVector<SDNode *, 4> Uses;
12936 unsigned ExtractedElements = 0;
12937 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12938 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12939 if (UI.getUse().getResNo() != InputVector.getResNo())
12940 return SDValue();
12941
12942 SDNode *Extract = *UI;
12943 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12944 return SDValue();
12945
12946 if (Extract->getValueType(0) != MVT::i32)
12947 return SDValue();
12948 if (!Extract->hasOneUse())
12949 return SDValue();
12950 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12951 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12952 return SDValue();
12953 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12954 return SDValue();
12955
12956 // Record which element was extracted.
12957 ExtractedElements |=
12958 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12959
12960 Uses.push_back(Extract);
12961 }
12962
12963 // If not all the elements were used, this may not be worthwhile.
12964 if (ExtractedElements != 15)
12965 return SDValue();
12966
12967 // Ok, we've now decided to do the transformation.
12968 DebugLoc dl = InputVector.getDebugLoc();
12969
12970 // Store the value to a temporary stack slot.
12971 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012972 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12973 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012974
12975 // Replace each use (extract) with a load of the appropriate element.
12976 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12977 UE = Uses.end(); UI != UE; ++UI) {
12978 SDNode *Extract = *UI;
12979
Nadav Rotem86694292011-05-17 08:31:57 +000012980 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012981 SDValue Idx = Extract->getOperand(1);
12982 unsigned EltSize =
12983 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12984 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12985 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12986
Nadav Rotem86694292011-05-17 08:31:57 +000012987 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012988 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012989
12990 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012991 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012992 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012993 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012994
12995 // Replace the exact with the load.
12996 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12997 }
12998
12999 // The replacement was made in place; don't return anything.
13000 return SDValue();
13001}
13002
Duncan Sands6bcd2192011-09-17 16:49:39 +000013003/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13004/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013005static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013006 const X86Subtarget *Subtarget) {
13007 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013008 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013009 // Get the LHS/RHS of the select.
13010 SDValue LHS = N->getOperand(1);
13011 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013012 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013013
Dan Gohman670e5392009-09-21 18:03:22 +000013014 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013015 // instructions match the semantics of the common C idiom x<y?x:y but not
13016 // x<=y?x:y, because of how they handle negative zero (which can be
13017 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013018 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13019 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13020 (Subtarget->hasXMMInt() ||
13021 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013022 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013023
Chris Lattner47b4ce82009-03-11 05:48:52 +000013024 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013025 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013026 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13027 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013028 switch (CC) {
13029 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013030 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013031 // Converting this to a min would handle NaNs incorrectly, and swapping
13032 // the operands would cause it to handle comparisons between positive
13033 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013034 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013035 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013036 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13037 break;
13038 std::swap(LHS, RHS);
13039 }
Dan Gohman670e5392009-09-21 18:03:22 +000013040 Opcode = X86ISD::FMIN;
13041 break;
13042 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013043 // Converting this to a min would handle comparisons between positive
13044 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013045 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013046 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13047 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013048 Opcode = X86ISD::FMIN;
13049 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013050 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013051 // Converting this to a min would handle both negative zeros and NaNs
13052 // incorrectly, but we can swap the operands to fix both.
13053 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013054 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013055 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013056 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013057 Opcode = X86ISD::FMIN;
13058 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013059
Dan Gohman670e5392009-09-21 18:03:22 +000013060 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013061 // Converting this to a max would handle comparisons between positive
13062 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013063 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013064 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013065 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013066 Opcode = X86ISD::FMAX;
13067 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013068 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013069 // Converting this to a max would handle NaNs incorrectly, and swapping
13070 // the operands would cause it to handle comparisons between positive
13071 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013072 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013073 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013074 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13075 break;
13076 std::swap(LHS, RHS);
13077 }
Dan Gohman670e5392009-09-21 18:03:22 +000013078 Opcode = X86ISD::FMAX;
13079 break;
13080 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013081 // Converting this to a max would handle both negative zeros and NaNs
13082 // incorrectly, but we can swap the operands to fix both.
13083 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013084 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013085 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013086 case ISD::SETGE:
13087 Opcode = X86ISD::FMAX;
13088 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013089 }
Dan Gohman670e5392009-09-21 18:03:22 +000013090 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013091 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13092 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013093 switch (CC) {
13094 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013095 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013096 // Converting this to a min would handle comparisons between positive
13097 // and negative zero incorrectly, and swapping the operands would
13098 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013099 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013100 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013101 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013102 break;
13103 std::swap(LHS, RHS);
13104 }
Dan Gohman670e5392009-09-21 18:03:22 +000013105 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013106 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013107 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013108 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013109 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013110 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13111 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013112 Opcode = X86ISD::FMIN;
13113 break;
13114 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013115 // Converting this to a min would handle both negative zeros and NaNs
13116 // incorrectly, but we can swap the operands to fix both.
13117 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013118 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013119 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013120 case ISD::SETGE:
13121 Opcode = X86ISD::FMIN;
13122 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013123
Dan Gohman670e5392009-09-21 18:03:22 +000013124 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013125 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013126 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013127 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013128 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013129 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013130 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013131 // Converting this to a max would handle comparisons between positive
13132 // and negative zero incorrectly, and swapping the operands would
13133 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013134 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013135 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013136 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013137 break;
13138 std::swap(LHS, RHS);
13139 }
Dan Gohman670e5392009-09-21 18:03:22 +000013140 Opcode = X86ISD::FMAX;
13141 break;
13142 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013143 // Converting this to a max would handle both negative zeros and NaNs
13144 // incorrectly, but we can swap the operands to fix both.
13145 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013146 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013147 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013148 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013149 Opcode = X86ISD::FMAX;
13150 break;
13151 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013152 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013153
Chris Lattner47b4ce82009-03-11 05:48:52 +000013154 if (Opcode)
13155 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013156 }
Eric Christopherfd179292009-08-27 18:07:15 +000013157
Chris Lattnerd1980a52009-03-12 06:52:53 +000013158 // If this is a select between two integer constants, try to do some
13159 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013160 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13161 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013162 // Don't do this for crazy integer types.
13163 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13164 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013165 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013166 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013167
Chris Lattnercee56e72009-03-13 05:53:31 +000013168 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013169 // Efficiently invertible.
13170 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13171 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13172 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13173 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013174 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013175 }
Eric Christopherfd179292009-08-27 18:07:15 +000013176
Chris Lattnerd1980a52009-03-12 06:52:53 +000013177 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013178 if (FalseC->getAPIntValue() == 0 &&
13179 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013180 if (NeedsCondInvert) // Invert the condition if needed.
13181 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13182 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013183
Chris Lattnerd1980a52009-03-12 06:52:53 +000013184 // Zero extend the condition if needed.
13185 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013186
Chris Lattnercee56e72009-03-13 05:53:31 +000013187 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013188 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013189 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013190 }
Eric Christopherfd179292009-08-27 18:07:15 +000013191
Chris Lattner97a29a52009-03-13 05:22:11 +000013192 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013193 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013194 if (NeedsCondInvert) // Invert the condition if needed.
13195 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13196 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013197
Chris Lattner97a29a52009-03-13 05:22:11 +000013198 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013199 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13200 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013201 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013202 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013203 }
Eric Christopherfd179292009-08-27 18:07:15 +000013204
Chris Lattnercee56e72009-03-13 05:53:31 +000013205 // Optimize cases that will turn into an LEA instruction. This requires
13206 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013207 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013208 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013209 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013210
Chris Lattnercee56e72009-03-13 05:53:31 +000013211 bool isFastMultiplier = false;
13212 if (Diff < 10) {
13213 switch ((unsigned char)Diff) {
13214 default: break;
13215 case 1: // result = add base, cond
13216 case 2: // result = lea base( , cond*2)
13217 case 3: // result = lea base(cond, cond*2)
13218 case 4: // result = lea base( , cond*4)
13219 case 5: // result = lea base(cond, cond*4)
13220 case 8: // result = lea base( , cond*8)
13221 case 9: // result = lea base(cond, cond*8)
13222 isFastMultiplier = true;
13223 break;
13224 }
13225 }
Eric Christopherfd179292009-08-27 18:07:15 +000013226
Chris Lattnercee56e72009-03-13 05:53:31 +000013227 if (isFastMultiplier) {
13228 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13229 if (NeedsCondInvert) // Invert the condition if needed.
13230 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13231 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013232
Chris Lattnercee56e72009-03-13 05:53:31 +000013233 // Zero extend the condition if needed.
13234 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13235 Cond);
13236 // Scale the condition by the difference.
13237 if (Diff != 1)
13238 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13239 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013240
Chris Lattnercee56e72009-03-13 05:53:31 +000013241 // Add the base if non-zero.
13242 if (FalseC->getAPIntValue() != 0)
13243 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13244 SDValue(FalseC, 0));
13245 return Cond;
13246 }
Eric Christopherfd179292009-08-27 18:07:15 +000013247 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013248 }
13249 }
Eric Christopherfd179292009-08-27 18:07:15 +000013250
Dan Gohman475871a2008-07-27 21:46:04 +000013251 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013252}
13253
Chris Lattnerd1980a52009-03-12 06:52:53 +000013254/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13255static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13256 TargetLowering::DAGCombinerInfo &DCI) {
13257 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013258
Chris Lattnerd1980a52009-03-12 06:52:53 +000013259 // If the flag operand isn't dead, don't touch this CMOV.
13260 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13261 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013262
Evan Chengb5a55d92011-05-24 01:48:22 +000013263 SDValue FalseOp = N->getOperand(0);
13264 SDValue TrueOp = N->getOperand(1);
13265 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13266 SDValue Cond = N->getOperand(3);
13267 if (CC == X86::COND_E || CC == X86::COND_NE) {
13268 switch (Cond.getOpcode()) {
13269 default: break;
13270 case X86ISD::BSR:
13271 case X86ISD::BSF:
13272 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13273 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13274 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13275 }
13276 }
13277
Chris Lattnerd1980a52009-03-12 06:52:53 +000013278 // If this is a select between two integer constants, try to do some
13279 // optimizations. Note that the operands are ordered the opposite of SELECT
13280 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013281 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13282 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013283 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13284 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013285 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13286 CC = X86::GetOppositeBranchCondition(CC);
13287 std::swap(TrueC, FalseC);
13288 }
Eric Christopherfd179292009-08-27 18:07:15 +000013289
Chris Lattnerd1980a52009-03-12 06:52:53 +000013290 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013291 // This is efficient for any integer data type (including i8/i16) and
13292 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013293 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013294 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13295 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013296
Chris Lattnerd1980a52009-03-12 06:52:53 +000013297 // Zero extend the condition if needed.
13298 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013299
Chris Lattnerd1980a52009-03-12 06:52:53 +000013300 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13301 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013302 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013303 if (N->getNumValues() == 2) // Dead flag value?
13304 return DCI.CombineTo(N, Cond, SDValue());
13305 return Cond;
13306 }
Eric Christopherfd179292009-08-27 18:07:15 +000013307
Chris Lattnercee56e72009-03-13 05:53:31 +000013308 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13309 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013310 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013311 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13312 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013313
Chris Lattner97a29a52009-03-13 05:22:11 +000013314 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013315 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13316 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013317 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13318 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013319
Chris Lattner97a29a52009-03-13 05:22:11 +000013320 if (N->getNumValues() == 2) // Dead flag value?
13321 return DCI.CombineTo(N, Cond, SDValue());
13322 return Cond;
13323 }
Eric Christopherfd179292009-08-27 18:07:15 +000013324
Chris Lattnercee56e72009-03-13 05:53:31 +000013325 // Optimize cases that will turn into an LEA instruction. This requires
13326 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013327 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013328 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013329 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013330
Chris Lattnercee56e72009-03-13 05:53:31 +000013331 bool isFastMultiplier = false;
13332 if (Diff < 10) {
13333 switch ((unsigned char)Diff) {
13334 default: break;
13335 case 1: // result = add base, cond
13336 case 2: // result = lea base( , cond*2)
13337 case 3: // result = lea base(cond, cond*2)
13338 case 4: // result = lea base( , cond*4)
13339 case 5: // result = lea base(cond, cond*4)
13340 case 8: // result = lea base( , cond*8)
13341 case 9: // result = lea base(cond, cond*8)
13342 isFastMultiplier = true;
13343 break;
13344 }
13345 }
Eric Christopherfd179292009-08-27 18:07:15 +000013346
Chris Lattnercee56e72009-03-13 05:53:31 +000013347 if (isFastMultiplier) {
13348 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013349 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13350 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013351 // Zero extend the condition if needed.
13352 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13353 Cond);
13354 // Scale the condition by the difference.
13355 if (Diff != 1)
13356 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13357 DAG.getConstant(Diff, Cond.getValueType()));
13358
13359 // Add the base if non-zero.
13360 if (FalseC->getAPIntValue() != 0)
13361 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13362 SDValue(FalseC, 0));
13363 if (N->getNumValues() == 2) // Dead flag value?
13364 return DCI.CombineTo(N, Cond, SDValue());
13365 return Cond;
13366 }
Eric Christopherfd179292009-08-27 18:07:15 +000013367 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013368 }
13369 }
13370 return SDValue();
13371}
13372
13373
Evan Cheng0b0cd912009-03-28 05:57:29 +000013374/// PerformMulCombine - Optimize a single multiply with constant into two
13375/// in order to implement it with two cheaper instructions, e.g.
13376/// LEA + SHL, LEA + LEA.
13377static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13378 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013379 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13380 return SDValue();
13381
Owen Andersone50ed302009-08-10 22:56:29 +000013382 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013383 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013384 return SDValue();
13385
13386 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13387 if (!C)
13388 return SDValue();
13389 uint64_t MulAmt = C->getZExtValue();
13390 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13391 return SDValue();
13392
13393 uint64_t MulAmt1 = 0;
13394 uint64_t MulAmt2 = 0;
13395 if ((MulAmt % 9) == 0) {
13396 MulAmt1 = 9;
13397 MulAmt2 = MulAmt / 9;
13398 } else if ((MulAmt % 5) == 0) {
13399 MulAmt1 = 5;
13400 MulAmt2 = MulAmt / 5;
13401 } else if ((MulAmt % 3) == 0) {
13402 MulAmt1 = 3;
13403 MulAmt2 = MulAmt / 3;
13404 }
13405 if (MulAmt2 &&
13406 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13407 DebugLoc DL = N->getDebugLoc();
13408
13409 if (isPowerOf2_64(MulAmt2) &&
13410 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13411 // If second multiplifer is pow2, issue it first. We want the multiply by
13412 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13413 // is an add.
13414 std::swap(MulAmt1, MulAmt2);
13415
13416 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013417 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013418 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013419 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013420 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013421 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013422 DAG.getConstant(MulAmt1, VT));
13423
Eric Christopherfd179292009-08-27 18:07:15 +000013424 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013425 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013426 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013427 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013428 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013429 DAG.getConstant(MulAmt2, VT));
13430
13431 // Do not add new nodes to DAG combiner worklist.
13432 DCI.CombineTo(N, NewMul, false);
13433 }
13434 return SDValue();
13435}
13436
Evan Chengad9c0a32009-12-15 00:53:42 +000013437static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13438 SDValue N0 = N->getOperand(0);
13439 SDValue N1 = N->getOperand(1);
13440 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13441 EVT VT = N0.getValueType();
13442
13443 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13444 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013445 if (VT.isInteger() && !VT.isVector() &&
13446 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013447 N0.getOperand(1).getOpcode() == ISD::Constant) {
13448 SDValue N00 = N0.getOperand(0);
13449 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13450 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13451 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13452 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13453 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13454 APInt ShAmt = N1C->getAPIntValue();
13455 Mask = Mask.shl(ShAmt);
13456 if (Mask != 0)
13457 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13458 N00, DAG.getConstant(Mask, VT));
13459 }
13460 }
13461
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013462
13463 // Hardware support for vector shifts is sparse which makes us scalarize the
13464 // vector operations in many cases. Also, on sandybridge ADD is faster than
13465 // shl.
13466 // (shl V, 1) -> add V,V
13467 if (isSplatVector(N1.getNode())) {
13468 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13469 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13470 // We shift all of the values by one. In many cases we do not have
13471 // hardware support for this operation. This is better expressed as an ADD
13472 // of two values.
13473 if (N1C && (1 == N1C->getZExtValue())) {
13474 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13475 }
13476 }
13477
Evan Chengad9c0a32009-12-15 00:53:42 +000013478 return SDValue();
13479}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013480
Nate Begeman740ab032009-01-26 00:52:55 +000013481/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13482/// when possible.
13483static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13484 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013485 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013486 if (N->getOpcode() == ISD::SHL) {
13487 SDValue V = PerformSHLCombine(N, DAG);
13488 if (V.getNode()) return V;
13489 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013490
Nate Begeman740ab032009-01-26 00:52:55 +000013491 // On X86 with SSE2 support, we can transform this to a vector shift if
13492 // all elements are shifted by the same amount. We can't do this in legalize
13493 // because the a constant vector is typically transformed to a constant pool
13494 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013495 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013496 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013497
Craig Topper7be5dfd2011-11-12 09:58:49 +000013498 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13499 (!Subtarget->hasAVX2() ||
13500 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013501 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013502
Mon P Wang3becd092009-01-28 08:12:05 +000013503 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013504 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013505 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013506 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013507 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13508 unsigned NumElts = VT.getVectorNumElements();
13509 unsigned i = 0;
13510 for (; i != NumElts; ++i) {
13511 SDValue Arg = ShAmtOp.getOperand(i);
13512 if (Arg.getOpcode() == ISD::UNDEF) continue;
13513 BaseShAmt = Arg;
13514 break;
13515 }
13516 for (; i != NumElts; ++i) {
13517 SDValue Arg = ShAmtOp.getOperand(i);
13518 if (Arg.getOpcode() == ISD::UNDEF) continue;
13519 if (Arg != BaseShAmt) {
13520 return SDValue();
13521 }
13522 }
13523 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013524 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013525 SDValue InVec = ShAmtOp.getOperand(0);
13526 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13527 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13528 unsigned i = 0;
13529 for (; i != NumElts; ++i) {
13530 SDValue Arg = InVec.getOperand(i);
13531 if (Arg.getOpcode() == ISD::UNDEF) continue;
13532 BaseShAmt = Arg;
13533 break;
13534 }
13535 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13536 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013537 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013538 if (C->getZExtValue() == SplatIdx)
13539 BaseShAmt = InVec.getOperand(1);
13540 }
13541 }
13542 if (BaseShAmt.getNode() == 0)
13543 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13544 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013545 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013546 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013547
Mon P Wangefa42202009-09-03 19:56:25 +000013548 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013549 if (EltVT.bitsGT(MVT::i32))
13550 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13551 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013552 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013553
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013554 // The shift amount is identical so we can do a vector shift.
13555 SDValue ValOp = N->getOperand(0);
13556 switch (N->getOpcode()) {
13557 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013558 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013559 break;
13560 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013561 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013562 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013563 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013564 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013565 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013566 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013567 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013568 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013569 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013570 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013571 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013572 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013573 if (VT == MVT::v4i64)
13574 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13575 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13576 ValOp, BaseShAmt);
13577 if (VT == MVT::v8i32)
13578 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13579 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13580 ValOp, BaseShAmt);
13581 if (VT == MVT::v16i16)
13582 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13583 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13584 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013585 break;
13586 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013587 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013588 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013589 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013590 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013591 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013592 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013593 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013594 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013595 if (VT == MVT::v8i32)
13596 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13597 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13598 ValOp, BaseShAmt);
13599 if (VT == MVT::v16i16)
13600 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13601 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13602 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013603 break;
13604 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013605 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013606 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013607 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013608 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013609 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013610 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013611 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013612 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013613 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013614 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013615 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013616 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013617 if (VT == MVT::v4i64)
13618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13619 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13620 ValOp, BaseShAmt);
13621 if (VT == MVT::v8i32)
13622 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13623 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13624 ValOp, BaseShAmt);
13625 if (VT == MVT::v16i16)
13626 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13627 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13628 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013629 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013630 }
13631 return SDValue();
13632}
13633
Nate Begemanb65c1752010-12-17 22:55:37 +000013634
Stuart Hastings865f0932011-06-03 23:53:54 +000013635// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13636// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13637// and friends. Likewise for OR -> CMPNEQSS.
13638static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13639 TargetLowering::DAGCombinerInfo &DCI,
13640 const X86Subtarget *Subtarget) {
13641 unsigned opcode;
13642
13643 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13644 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013645 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013646 SDValue N0 = N->getOperand(0);
13647 SDValue N1 = N->getOperand(1);
13648 SDValue CMP0 = N0->getOperand(1);
13649 SDValue CMP1 = N1->getOperand(1);
13650 DebugLoc DL = N->getDebugLoc();
13651
13652 // The SETCCs should both refer to the same CMP.
13653 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13654 return SDValue();
13655
13656 SDValue CMP00 = CMP0->getOperand(0);
13657 SDValue CMP01 = CMP0->getOperand(1);
13658 EVT VT = CMP00.getValueType();
13659
13660 if (VT == MVT::f32 || VT == MVT::f64) {
13661 bool ExpectingFlags = false;
13662 // Check for any users that want flags:
13663 for (SDNode::use_iterator UI = N->use_begin(),
13664 UE = N->use_end();
13665 !ExpectingFlags && UI != UE; ++UI)
13666 switch (UI->getOpcode()) {
13667 default:
13668 case ISD::BR_CC:
13669 case ISD::BRCOND:
13670 case ISD::SELECT:
13671 ExpectingFlags = true;
13672 break;
13673 case ISD::CopyToReg:
13674 case ISD::SIGN_EXTEND:
13675 case ISD::ZERO_EXTEND:
13676 case ISD::ANY_EXTEND:
13677 break;
13678 }
13679
13680 if (!ExpectingFlags) {
13681 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13682 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13683
13684 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13685 X86::CondCode tmp = cc0;
13686 cc0 = cc1;
13687 cc1 = tmp;
13688 }
13689
13690 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13691 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13692 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13693 X86ISD::NodeType NTOperator = is64BitFP ?
13694 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13695 // FIXME: need symbolic constants for these magic numbers.
13696 // See X86ATTInstPrinter.cpp:printSSECC().
13697 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13698 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13699 DAG.getConstant(x86cc, MVT::i8));
13700 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13701 OnesOrZeroesF);
13702 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13703 DAG.getConstant(1, MVT::i32));
13704 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13705 return OneBitOfTruth;
13706 }
13707 }
13708 }
13709 }
13710 return SDValue();
13711}
13712
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013713/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13714/// so it can be folded inside ANDNP.
13715static bool CanFoldXORWithAllOnes(const SDNode *N) {
13716 EVT VT = N->getValueType(0);
13717
13718 // Match direct AllOnes for 128 and 256-bit vectors
13719 if (ISD::isBuildVectorAllOnes(N))
13720 return true;
13721
13722 // Look through a bit convert.
13723 if (N->getOpcode() == ISD::BITCAST)
13724 N = N->getOperand(0).getNode();
13725
13726 // Sometimes the operand may come from a insert_subvector building a 256-bit
13727 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013728 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013729 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13730 SDValue V1 = N->getOperand(0);
13731 SDValue V2 = N->getOperand(1);
13732
13733 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13734 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13735 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13736 ISD::isBuildVectorAllOnes(V2.getNode()))
13737 return true;
13738 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013739
13740 return false;
13741}
13742
Nate Begemanb65c1752010-12-17 22:55:37 +000013743static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13744 TargetLowering::DAGCombinerInfo &DCI,
13745 const X86Subtarget *Subtarget) {
13746 if (DCI.isBeforeLegalizeOps())
13747 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013748
Stuart Hastings865f0932011-06-03 23:53:54 +000013749 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13750 if (R.getNode())
13751 return R;
13752
Craig Topper54a11172011-10-14 07:06:56 +000013753 EVT VT = N->getValueType(0);
13754
Craig Topperb4c94572011-10-21 06:55:01 +000013755 // Create ANDN, BLSI, and BLSR instructions
13756 // BLSI is X & (-X)
13757 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013758 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13759 SDValue N0 = N->getOperand(0);
13760 SDValue N1 = N->getOperand(1);
13761 DebugLoc DL = N->getDebugLoc();
13762
13763 // Check LHS for not
13764 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13765 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13766 // Check RHS for not
13767 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13768 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13769
Craig Topperb4c94572011-10-21 06:55:01 +000013770 // Check LHS for neg
13771 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13772 isZero(N0.getOperand(0)))
13773 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13774
13775 // Check RHS for neg
13776 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13777 isZero(N1.getOperand(0)))
13778 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13779
13780 // Check LHS for X-1
13781 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13782 isAllOnes(N0.getOperand(1)))
13783 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13784
13785 // Check RHS for X-1
13786 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13787 isAllOnes(N1.getOperand(1)))
13788 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13789
Craig Topper54a11172011-10-14 07:06:56 +000013790 return SDValue();
13791 }
13792
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013793 // Want to form ANDNP nodes:
13794 // 1) In the hopes of then easily combining them with OR and AND nodes
13795 // to form PBLEND/PSIGN.
13796 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013797 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013798 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013799
Nate Begemanb65c1752010-12-17 22:55:37 +000013800 SDValue N0 = N->getOperand(0);
13801 SDValue N1 = N->getOperand(1);
13802 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013803
Nate Begemanb65c1752010-12-17 22:55:37 +000013804 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013805 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013806 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13807 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013808 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013809
13810 // Check RHS for vnot
13811 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013812 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13813 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013814 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013815
Nate Begemanb65c1752010-12-17 22:55:37 +000013816 return SDValue();
13817}
13818
Evan Cheng760d1942010-01-04 21:22:48 +000013819static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013820 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013821 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013822 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013823 return SDValue();
13824
Stuart Hastings865f0932011-06-03 23:53:54 +000013825 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13826 if (R.getNode())
13827 return R;
13828
Evan Cheng760d1942010-01-04 21:22:48 +000013829 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013830
Evan Cheng760d1942010-01-04 21:22:48 +000013831 SDValue N0 = N->getOperand(0);
13832 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013833
Nate Begemanb65c1752010-12-17 22:55:37 +000013834 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013835 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013836 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013837 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13838 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013839
Craig Topper1666cb62011-11-19 07:07:26 +000013840 // Canonicalize pandn to RHS
13841 if (N0.getOpcode() == X86ISD::ANDNP)
13842 std::swap(N0, N1);
13843 // or (and (m, x), (pandn m, y))
13844 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13845 SDValue Mask = N1.getOperand(0);
13846 SDValue X = N1.getOperand(1);
13847 SDValue Y;
13848 if (N0.getOperand(0) == Mask)
13849 Y = N0.getOperand(1);
13850 if (N0.getOperand(1) == Mask)
13851 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013852
Craig Topper1666cb62011-11-19 07:07:26 +000013853 // Check to see if the mask appeared in both the AND and ANDNP and
13854 if (!Y.getNode())
13855 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013856
Craig Topper1666cb62011-11-19 07:07:26 +000013857 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13858 if (Mask.getOpcode() != ISD::BITCAST ||
13859 X.getOpcode() != ISD::BITCAST ||
13860 Y.getOpcode() != ISD::BITCAST)
13861 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013862
Craig Topper1666cb62011-11-19 07:07:26 +000013863 // Look through mask bitcast.
13864 Mask = Mask.getOperand(0);
13865 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013866
Craig Topper1666cb62011-11-19 07:07:26 +000013867 // Validate that the Mask operand is a vector sra node. The sra node
13868 // will be an intrinsic.
13869 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13870 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013871
Craig Topper1666cb62011-11-19 07:07:26 +000013872 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13873 // there is no psrai.b
13874 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13875 case Intrinsic::x86_sse2_psrai_w:
13876 case Intrinsic::x86_sse2_psrai_d:
13877 case Intrinsic::x86_avx2_psrai_w:
13878 case Intrinsic::x86_avx2_psrai_d:
13879 break;
13880 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013881 }
Craig Topper1666cb62011-11-19 07:07:26 +000013882
13883 // Check that the SRA is all signbits.
13884 SDValue SraC = Mask.getOperand(2);
13885 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13886 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13887 if ((SraAmt + 1) != EltBits)
13888 return SDValue();
13889
13890 DebugLoc DL = N->getDebugLoc();
13891
13892 // Now we know we at least have a plendvb with the mask val. See if
13893 // we can form a psignb/w/d.
13894 // psign = x.type == y.type == mask.type && y = sub(0, x);
13895 X = X.getOperand(0);
13896 Y = Y.getOperand(0);
13897 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13898 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013899 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13900 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13901 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13902 Mask.getOperand(1));
13903 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013904 }
13905 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013906 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013907 return SDValue();
13908
13909 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13910
13911 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13912 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13913 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013914 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013915 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013916 }
13917 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013918
Craig Topper1666cb62011-11-19 07:07:26 +000013919 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13920 return SDValue();
13921
Nate Begemanb65c1752010-12-17 22:55:37 +000013922 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013923 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13924 std::swap(N0, N1);
13925 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13926 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013927 if (!N0.hasOneUse() || !N1.hasOneUse())
13928 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013929
13930 SDValue ShAmt0 = N0.getOperand(1);
13931 if (ShAmt0.getValueType() != MVT::i8)
13932 return SDValue();
13933 SDValue ShAmt1 = N1.getOperand(1);
13934 if (ShAmt1.getValueType() != MVT::i8)
13935 return SDValue();
13936 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13937 ShAmt0 = ShAmt0.getOperand(0);
13938 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13939 ShAmt1 = ShAmt1.getOperand(0);
13940
13941 DebugLoc DL = N->getDebugLoc();
13942 unsigned Opc = X86ISD::SHLD;
13943 SDValue Op0 = N0.getOperand(0);
13944 SDValue Op1 = N1.getOperand(0);
13945 if (ShAmt0.getOpcode() == ISD::SUB) {
13946 Opc = X86ISD::SHRD;
13947 std::swap(Op0, Op1);
13948 std::swap(ShAmt0, ShAmt1);
13949 }
13950
Evan Cheng8b1190a2010-04-28 01:18:01 +000013951 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013952 if (ShAmt1.getOpcode() == ISD::SUB) {
13953 SDValue Sum = ShAmt1.getOperand(0);
13954 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013955 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13956 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13957 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13958 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013959 return DAG.getNode(Opc, DL, VT,
13960 Op0, Op1,
13961 DAG.getNode(ISD::TRUNCATE, DL,
13962 MVT::i8, ShAmt0));
13963 }
13964 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13965 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13966 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013967 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013968 return DAG.getNode(Opc, DL, VT,
13969 N0.getOperand(0), N1.getOperand(0),
13970 DAG.getNode(ISD::TRUNCATE, DL,
13971 MVT::i8, ShAmt0));
13972 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013973
Evan Cheng760d1942010-01-04 21:22:48 +000013974 return SDValue();
13975}
13976
Craig Topperb4c94572011-10-21 06:55:01 +000013977static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13978 TargetLowering::DAGCombinerInfo &DCI,
13979 const X86Subtarget *Subtarget) {
13980 if (DCI.isBeforeLegalizeOps())
13981 return SDValue();
13982
13983 EVT VT = N->getValueType(0);
13984
13985 if (VT != MVT::i32 && VT != MVT::i64)
13986 return SDValue();
13987
13988 // Create BLSMSK instructions by finding X ^ (X-1)
13989 SDValue N0 = N->getOperand(0);
13990 SDValue N1 = N->getOperand(1);
13991 DebugLoc DL = N->getDebugLoc();
13992
13993 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13994 isAllOnes(N0.getOperand(1)))
13995 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13996
13997 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13998 isAllOnes(N1.getOperand(1)))
13999 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14000
14001 return SDValue();
14002}
14003
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014004/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14005static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14006 const X86Subtarget *Subtarget) {
14007 LoadSDNode *Ld = cast<LoadSDNode>(N);
14008 EVT RegVT = Ld->getValueType(0);
14009 EVT MemVT = Ld->getMemoryVT();
14010 DebugLoc dl = Ld->getDebugLoc();
14011 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14012
14013 ISD::LoadExtType Ext = Ld->getExtensionType();
14014
Nadav Rotemca6f2962011-09-18 19:00:23 +000014015 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014016 // shuffle. We need SSE4 for the shuffles.
14017 // TODO: It is possible to support ZExt by zeroing the undef values
14018 // during the shuffle phase or after the shuffle.
14019 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14020 assert(MemVT != RegVT && "Cannot extend to the same type");
14021 assert(MemVT.isVector() && "Must load a vector from memory");
14022
14023 unsigned NumElems = RegVT.getVectorNumElements();
14024 unsigned RegSz = RegVT.getSizeInBits();
14025 unsigned MemSz = MemVT.getSizeInBits();
14026 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014027 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014028 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14029
14030 // Attempt to load the original value using a single load op.
14031 // Find a scalar type which is equal to the loaded word size.
14032 MVT SclrLoadTy = MVT::i8;
14033 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14034 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14035 MVT Tp = (MVT::SimpleValueType)tp;
14036 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14037 SclrLoadTy = Tp;
14038 break;
14039 }
14040 }
14041
14042 // Proceed if a load word is found.
14043 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14044
14045 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14046 RegSz/SclrLoadTy.getSizeInBits());
14047
14048 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14049 RegSz/MemVT.getScalarType().getSizeInBits());
14050 // Can't shuffle using an illegal type.
14051 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14052
14053 // Perform a single load.
14054 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14055 Ld->getBasePtr(),
14056 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014057 Ld->isNonTemporal(), Ld->isInvariant(),
14058 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014059
14060 // Insert the word loaded into a vector.
14061 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14062 LoadUnitVecVT, ScalarLoad);
14063
14064 // Bitcast the loaded value to a vector of the original element type, in
14065 // the size of the target vector type.
14066 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14067 unsigned SizeRatio = RegSz/MemSz;
14068
14069 // Redistribute the loaded elements into the different locations.
14070 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14071 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14072
14073 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14074 DAG.getUNDEF(SlicedVec.getValueType()),
14075 ShuffleVec.data());
14076
14077 // Bitcast to the requested type.
14078 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14079 // Replace the original load with the new sequence
14080 // and return the new chain.
14081 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14082 return SDValue(ScalarLoad.getNode(), 1);
14083 }
14084
14085 return SDValue();
14086}
14087
Chris Lattner149a4e52008-02-22 02:09:43 +000014088/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014089static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014090 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014091 StoreSDNode *St = cast<StoreSDNode>(N);
14092 EVT VT = St->getValue().getValueType();
14093 EVT StVT = St->getMemoryVT();
14094 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014095 SDValue StoredVal = St->getOperand(1);
14096 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14097
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014098 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014099 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14100 // 128-bit ones. If in the future the cost becomes only one memory access the
14101 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014102 if (VT.getSizeInBits() == 256 &&
14103 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14104 StoredVal.getNumOperands() == 2) {
14105
14106 SDValue Value0 = StoredVal.getOperand(0);
14107 SDValue Value1 = StoredVal.getOperand(1);
14108
14109 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14110 SDValue Ptr0 = St->getBasePtr();
14111 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14112
14113 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14114 St->getPointerInfo(), St->isVolatile(),
14115 St->isNonTemporal(), St->getAlignment());
14116 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14117 St->getPointerInfo(), St->isVolatile(),
14118 St->isNonTemporal(), St->getAlignment());
14119 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14120 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014121
14122 // Optimize trunc store (of multiple scalars) to shuffle and store.
14123 // First, pack all of the elements in one place. Next, store to memory
14124 // in fewer chunks.
14125 if (St->isTruncatingStore() && VT.isVector()) {
14126 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14127 unsigned NumElems = VT.getVectorNumElements();
14128 assert(StVT != VT && "Cannot truncate to the same type");
14129 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14130 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14131
14132 // From, To sizes and ElemCount must be pow of two
14133 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014134 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014135 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014136 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014137
Nadav Rotem614061b2011-08-10 19:30:14 +000014138 unsigned SizeRatio = FromSz / ToSz;
14139
14140 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14141
14142 // Create a type on which we perform the shuffle
14143 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14144 StVT.getScalarType(), NumElems*SizeRatio);
14145
14146 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14147
14148 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14149 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14150 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14151
14152 // Can't shuffle using an illegal type
14153 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14154
14155 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14156 DAG.getUNDEF(WideVec.getValueType()),
14157 ShuffleVec.data());
14158 // At this point all of the data is stored at the bottom of the
14159 // register. We now need to save it to mem.
14160
14161 // Find the largest store unit
14162 MVT StoreType = MVT::i8;
14163 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14164 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14165 MVT Tp = (MVT::SimpleValueType)tp;
14166 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14167 StoreType = Tp;
14168 }
14169
14170 // Bitcast the original vector into a vector of store-size units
14171 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14172 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14173 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14174 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14175 SmallVector<SDValue, 8> Chains;
14176 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14177 TLI.getPointerTy());
14178 SDValue Ptr = St->getBasePtr();
14179
14180 // Perform one or more big stores into memory.
14181 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14182 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14183 StoreType, ShuffWide,
14184 DAG.getIntPtrConstant(i));
14185 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14186 St->getPointerInfo(), St->isVolatile(),
14187 St->isNonTemporal(), St->getAlignment());
14188 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14189 Chains.push_back(Ch);
14190 }
14191
14192 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14193 Chains.size());
14194 }
14195
14196
Chris Lattner149a4e52008-02-22 02:09:43 +000014197 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14198 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014199 // A preferable solution to the general problem is to figure out the right
14200 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014201
14202 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014203 if (VT.getSizeInBits() != 64)
14204 return SDValue();
14205
Devang Patel578efa92009-06-05 21:57:13 +000014206 const Function *F = DAG.getMachineFunction().getFunction();
14207 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014208 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014209 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014210 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014211 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014212 isa<LoadSDNode>(St->getValue()) &&
14213 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14214 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014215 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014216 LoadSDNode *Ld = 0;
14217 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014218 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014219 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014220 // Must be a store of a load. We currently handle two cases: the load
14221 // is a direct child, and it's under an intervening TokenFactor. It is
14222 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014223 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014224 Ld = cast<LoadSDNode>(St->getChain());
14225 else if (St->getValue().hasOneUse() &&
14226 ChainVal->getOpcode() == ISD::TokenFactor) {
14227 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014228 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014229 TokenFactorIndex = i;
14230 Ld = cast<LoadSDNode>(St->getValue());
14231 } else
14232 Ops.push_back(ChainVal->getOperand(i));
14233 }
14234 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014235
Evan Cheng536e6672009-03-12 05:59:15 +000014236 if (!Ld || !ISD::isNormalLoad(Ld))
14237 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014238
Evan Cheng536e6672009-03-12 05:59:15 +000014239 // If this is not the MMX case, i.e. we are just turning i64 load/store
14240 // into f64 load/store, avoid the transformation if there are multiple
14241 // uses of the loaded value.
14242 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14243 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014244
Evan Cheng536e6672009-03-12 05:59:15 +000014245 DebugLoc LdDL = Ld->getDebugLoc();
14246 DebugLoc StDL = N->getDebugLoc();
14247 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14248 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14249 // pair instead.
14250 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014251 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014252 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14253 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014254 Ld->isNonTemporal(), Ld->isInvariant(),
14255 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014256 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014257 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014258 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014259 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014260 Ops.size());
14261 }
Evan Cheng536e6672009-03-12 05:59:15 +000014262 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014263 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014264 St->isVolatile(), St->isNonTemporal(),
14265 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014266 }
Evan Cheng536e6672009-03-12 05:59:15 +000014267
14268 // Otherwise, lower to two pairs of 32-bit loads / stores.
14269 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014270 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14271 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014272
Owen Anderson825b72b2009-08-11 20:47:22 +000014273 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014274 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014275 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014276 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014277 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014278 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014279 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014280 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014281 MinAlign(Ld->getAlignment(), 4));
14282
14283 SDValue NewChain = LoLd.getValue(1);
14284 if (TokenFactorIndex != -1) {
14285 Ops.push_back(LoLd);
14286 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014287 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014288 Ops.size());
14289 }
14290
14291 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014292 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14293 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014294
14295 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014296 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014297 St->isVolatile(), St->isNonTemporal(),
14298 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014299 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014300 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014301 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014302 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014303 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014304 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014305 }
Dan Gohman475871a2008-07-27 21:46:04 +000014306 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014307}
14308
Duncan Sands17470be2011-09-22 20:15:48 +000014309/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14310/// and return the operands for the horizontal operation in LHS and RHS. A
14311/// horizontal operation performs the binary operation on successive elements
14312/// of its first operand, then on successive elements of its second operand,
14313/// returning the resulting values in a vector. For example, if
14314/// A = < float a0, float a1, float a2, float a3 >
14315/// and
14316/// B = < float b0, float b1, float b2, float b3 >
14317/// then the result of doing a horizontal operation on A and B is
14318/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14319/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14320/// A horizontal-op B, for some already available A and B, and if so then LHS is
14321/// set to A, RHS to B, and the routine returns 'true'.
14322/// Note that the binary operation should have the property that if one of the
14323/// operands is UNDEF then the result is UNDEF.
14324static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14325 // Look for the following pattern: if
14326 // A = < float a0, float a1, float a2, float a3 >
14327 // B = < float b0, float b1, float b2, float b3 >
14328 // and
14329 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14330 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14331 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14332 // which is A horizontal-op B.
14333
14334 // At least one of the operands should be a vector shuffle.
14335 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14336 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14337 return false;
14338
14339 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014340
14341 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14342 "Unsupported vector type for horizontal add/sub");
14343
14344 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14345 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014346 unsigned NumElts = VT.getVectorNumElements();
14347 unsigned NumLanes = VT.getSizeInBits()/128;
14348 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014349 assert((NumLaneElts % 2 == 0) &&
14350 "Vector type should have an even number of elements in each lane");
14351 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014352
14353 // View LHS in the form
14354 // LHS = VECTOR_SHUFFLE A, B, LMask
14355 // If LHS is not a shuffle then pretend it is the shuffle
14356 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14357 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14358 // type VT.
14359 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014360 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014361 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14362 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14363 A = LHS.getOperand(0);
14364 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14365 B = LHS.getOperand(1);
14366 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14367 } else {
14368 if (LHS.getOpcode() != ISD::UNDEF)
14369 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014370 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014371 LMask[i] = i;
14372 }
14373
14374 // Likewise, view RHS in the form
14375 // RHS = VECTOR_SHUFFLE C, D, RMask
14376 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014377 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014378 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14379 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14380 C = RHS.getOperand(0);
14381 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14382 D = RHS.getOperand(1);
14383 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14384 } else {
14385 if (RHS.getOpcode() != ISD::UNDEF)
14386 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014387 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014388 RMask[i] = i;
14389 }
14390
14391 // Check that the shuffles are both shuffling the same vectors.
14392 if (!(A == C && B == D) && !(A == D && B == C))
14393 return false;
14394
14395 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14396 if (!A.getNode() && !B.getNode())
14397 return false;
14398
14399 // If A and B occur in reverse order in RHS, then "swap" them (which means
14400 // rewriting the mask).
14401 if (A != C)
Craig Topperb72039c2011-11-30 09:10:50 +000014402 for (unsigned i = 0; i != NumElts; ++i) {
Duncan Sands17470be2011-09-22 20:15:48 +000014403 unsigned Idx = RMask[i];
Craig Topperb72039c2011-11-30 09:10:50 +000014404 if (Idx < NumElts)
14405 RMask[i] += NumElts;
14406 else if (Idx < 2*NumElts)
14407 RMask[i] -= NumElts;
Duncan Sands17470be2011-09-22 20:15:48 +000014408 }
14409
14410 // At this point LHS and RHS are equivalent to
14411 // LHS = VECTOR_SHUFFLE A, B, LMask
14412 // RHS = VECTOR_SHUFFLE A, B, RMask
14413 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014414 for (unsigned i = 0; i != NumElts; ++i) {
14415 unsigned LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014416
Craig Topperf8363302011-12-02 08:18:41 +000014417 // Ignore any UNDEF components.
14418 if (LIdx >= 2*NumElts || RIdx >= 2*NumElts ||
14419 (!A.getNode() && (LIdx < NumElts || RIdx < NumElts)) ||
14420 (!B.getNode() && (LIdx >= NumElts || RIdx >= NumElts)))
14421 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014422
Craig Topperf8363302011-12-02 08:18:41 +000014423 // Check that successive elements are being operated on. If not, this is
14424 // not a horizontal operation.
14425 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14426 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
14427 unsigned Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
14428 if (!(LIdx == Index && RIdx == Index + 1) &&
14429 !(isCommutative && LIdx == Index + 1 && RIdx == Index))
14430 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014431 }
14432
14433 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14434 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14435 return true;
14436}
14437
14438/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14439static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14440 const X86Subtarget *Subtarget) {
14441 EVT VT = N->getValueType(0);
14442 SDValue LHS = N->getOperand(0);
14443 SDValue RHS = N->getOperand(1);
14444
14445 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014446 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14447 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014448 isHorizontalBinOp(LHS, RHS, true))
14449 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14450 return SDValue();
14451}
14452
14453/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14454static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14455 const X86Subtarget *Subtarget) {
14456 EVT VT = N->getValueType(0);
14457 SDValue LHS = N->getOperand(0);
14458 SDValue RHS = N->getOperand(1);
14459
14460 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014461 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14462 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014463 isHorizontalBinOp(LHS, RHS, false))
14464 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14465 return SDValue();
14466}
14467
Chris Lattner6cf73262008-01-25 06:14:17 +000014468/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14469/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014470static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014471 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14472 // F[X]OR(0.0, x) -> x
14473 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014474 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14475 if (C->getValueAPF().isPosZero())
14476 return N->getOperand(1);
14477 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14478 if (C->getValueAPF().isPosZero())
14479 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014480 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014481}
14482
14483/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014484static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014485 // FAND(0.0, x) -> 0.0
14486 // FAND(x, 0.0) -> 0.0
14487 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14488 if (C->getValueAPF().isPosZero())
14489 return N->getOperand(0);
14490 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14491 if (C->getValueAPF().isPosZero())
14492 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014493 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014494}
14495
Dan Gohmane5af2d32009-01-29 01:59:02 +000014496static SDValue PerformBTCombine(SDNode *N,
14497 SelectionDAG &DAG,
14498 TargetLowering::DAGCombinerInfo &DCI) {
14499 // BT ignores high bits in the bit index operand.
14500 SDValue Op1 = N->getOperand(1);
14501 if (Op1.hasOneUse()) {
14502 unsigned BitWidth = Op1.getValueSizeInBits();
14503 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14504 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014505 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14506 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014507 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014508 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14509 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14510 DCI.CommitTargetLoweringOpt(TLO);
14511 }
14512 return SDValue();
14513}
Chris Lattner83e6c992006-10-04 06:57:07 +000014514
Eli Friedman7a5e5552009-06-07 06:52:44 +000014515static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14516 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014517 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014518 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014519 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014520 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014521 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014522 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014523 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014524 }
14525 return SDValue();
14526}
14527
Evan Cheng2e489c42009-12-16 00:53:11 +000014528static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14529 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14530 // (and (i32 x86isd::setcc_carry), 1)
14531 // This eliminates the zext. This transformation is necessary because
14532 // ISD::SETCC is always legalized to i8.
14533 DebugLoc dl = N->getDebugLoc();
14534 SDValue N0 = N->getOperand(0);
14535 EVT VT = N->getValueType(0);
14536 if (N0.getOpcode() == ISD::AND &&
14537 N0.hasOneUse() &&
14538 N0.getOperand(0).hasOneUse()) {
14539 SDValue N00 = N0.getOperand(0);
14540 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14541 return SDValue();
14542 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14543 if (!C || C->getZExtValue() != 1)
14544 return SDValue();
14545 return DAG.getNode(ISD::AND, dl, VT,
14546 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14547 N00.getOperand(0), N00.getOperand(1)),
14548 DAG.getConstant(1, VT));
14549 }
14550
14551 return SDValue();
14552}
14553
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014554// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14555static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14556 unsigned X86CC = N->getConstantOperandVal(0);
14557 SDValue EFLAG = N->getOperand(1);
14558 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014559
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014560 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14561 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14562 // cases.
14563 if (X86CC == X86::COND_B)
14564 return DAG.getNode(ISD::AND, DL, MVT::i8,
14565 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14566 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14567 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014568
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014569 return SDValue();
14570}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014571
Benjamin Kramer1396c402011-06-18 11:09:41 +000014572static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14573 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014574 SDValue Op0 = N->getOperand(0);
14575 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14576 // a 32-bit target where SSE doesn't support i64->FP operations.
14577 if (Op0.getOpcode() == ISD::LOAD) {
14578 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14579 EVT VT = Ld->getValueType(0);
14580 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14581 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14582 !XTLI->getSubtarget()->is64Bit() &&
14583 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014584 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14585 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014586 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14587 return FILDChain;
14588 }
14589 }
14590 return SDValue();
14591}
14592
Chris Lattner23a01992010-12-20 01:37:09 +000014593// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14594static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14595 X86TargetLowering::DAGCombinerInfo &DCI) {
14596 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14597 // the result is either zero or one (depending on the input carry bit).
14598 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14599 if (X86::isZeroNode(N->getOperand(0)) &&
14600 X86::isZeroNode(N->getOperand(1)) &&
14601 // We don't have a good way to replace an EFLAGS use, so only do this when
14602 // dead right now.
14603 SDValue(N, 1).use_empty()) {
14604 DebugLoc DL = N->getDebugLoc();
14605 EVT VT = N->getValueType(0);
14606 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14607 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14608 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14609 DAG.getConstant(X86::COND_B,MVT::i8),
14610 N->getOperand(2)),
14611 DAG.getConstant(1, VT));
14612 return DCI.CombineTo(N, Res1, CarryOut);
14613 }
14614
14615 return SDValue();
14616}
14617
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014618// fold (add Y, (sete X, 0)) -> adc 0, Y
14619// (add Y, (setne X, 0)) -> sbb -1, Y
14620// (sub (sete X, 0), Y) -> sbb 0, Y
14621// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014622static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014623 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014624
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014625 // Look through ZExts.
14626 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14627 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14628 return SDValue();
14629
14630 SDValue SetCC = Ext.getOperand(0);
14631 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14632 return SDValue();
14633
14634 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14635 if (CC != X86::COND_E && CC != X86::COND_NE)
14636 return SDValue();
14637
14638 SDValue Cmp = SetCC.getOperand(1);
14639 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014640 !X86::isZeroNode(Cmp.getOperand(1)) ||
14641 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014642 return SDValue();
14643
14644 SDValue CmpOp0 = Cmp.getOperand(0);
14645 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14646 DAG.getConstant(1, CmpOp0.getValueType()));
14647
14648 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14649 if (CC == X86::COND_NE)
14650 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14651 DL, OtherVal.getValueType(), OtherVal,
14652 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14653 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14654 DL, OtherVal.getValueType(), OtherVal,
14655 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14656}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014657
Craig Topper54f952a2011-11-19 09:02:40 +000014658/// PerformADDCombine - Do target-specific dag combines on integer adds.
14659static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14660 const X86Subtarget *Subtarget) {
14661 EVT VT = N->getValueType(0);
14662 SDValue Op0 = N->getOperand(0);
14663 SDValue Op1 = N->getOperand(1);
14664
14665 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperb72039c2011-11-30 09:10:50 +000014666 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14667 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014668 isHorizontalBinOp(Op0, Op1, true))
14669 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14670
14671 return OptimizeConditionalInDecrement(N, DAG);
14672}
14673
14674static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14675 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014676 SDValue Op0 = N->getOperand(0);
14677 SDValue Op1 = N->getOperand(1);
14678
14679 // X86 can't encode an immediate LHS of a sub. See if we can push the
14680 // negation into a preceding instruction.
14681 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014682 // If the RHS of the sub is a XOR with one use and a constant, invert the
14683 // immediate. Then add one to the LHS of the sub so we can turn
14684 // X-Y -> X+~Y+1, saving one register.
14685 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14686 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014687 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014688 EVT VT = Op0.getValueType();
14689 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14690 Op1.getOperand(0),
14691 DAG.getConstant(~XorC, VT));
14692 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014693 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014694 }
14695 }
14696
Craig Topper54f952a2011-11-19 09:02:40 +000014697 // Try to synthesize horizontal adds from adds of shuffles.
14698 EVT VT = N->getValueType(0);
Craig Topperb72039c2011-11-30 09:10:50 +000014699 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14700 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14701 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014702 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14703
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014704 return OptimizeConditionalInDecrement(N, DAG);
14705}
14706
Dan Gohman475871a2008-07-27 21:46:04 +000014707SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014708 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014709 SelectionDAG &DAG = DCI.DAG;
14710 switch (N->getOpcode()) {
14711 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014712 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014713 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014714 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014715 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014716 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014717 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14718 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014719 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014720 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014721 case ISD::SHL:
14722 case ISD::SRA:
14723 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014724 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014725 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014726 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014727 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014728 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014729 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014730 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14731 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014732 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014733 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14734 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014735 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014736 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014737 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014738 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014739 case X86ISD::SHUFPS: // Handle all target specific shuffles
14740 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014741 case X86ISD::PALIGN:
Craig Topper06cb6802011-11-26 20:47:44 +000014742 case X86ISD::PUNPCKH:
14743 case X86ISD::UNPCKHP:
14744 case X86ISD::PUNPCKL:
14745 case X86ISD::UNPCKLP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014746 case X86ISD::MOVHLPS:
14747 case X86ISD::MOVLHPS:
14748 case X86ISD::PSHUFD:
14749 case X86ISD::PSHUFHW:
14750 case X86ISD::PSHUFLW:
14751 case X86ISD::MOVSS:
14752 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014753 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014754 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014755 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014756 }
14757
Dan Gohman475871a2008-07-27 21:46:04 +000014758 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014759}
14760
Evan Chenge5b51ac2010-04-17 06:13:15 +000014761/// isTypeDesirableForOp - Return true if the target has native support for
14762/// the specified value type and it is 'desirable' to use the type for the
14763/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14764/// instruction encodings are longer and some i16 instructions are slow.
14765bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14766 if (!isTypeLegal(VT))
14767 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014768 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014769 return true;
14770
14771 switch (Opc) {
14772 default:
14773 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014774 case ISD::LOAD:
14775 case ISD::SIGN_EXTEND:
14776 case ISD::ZERO_EXTEND:
14777 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014778 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014779 case ISD::SRL:
14780 case ISD::SUB:
14781 case ISD::ADD:
14782 case ISD::MUL:
14783 case ISD::AND:
14784 case ISD::OR:
14785 case ISD::XOR:
14786 return false;
14787 }
14788}
14789
14790/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014791/// beneficial for dag combiner to promote the specified node. If true, it
14792/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014793bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014794 EVT VT = Op.getValueType();
14795 if (VT != MVT::i16)
14796 return false;
14797
Evan Cheng4c26e932010-04-19 19:29:22 +000014798 bool Promote = false;
14799 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014800 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014801 default: break;
14802 case ISD::LOAD: {
14803 LoadSDNode *LD = cast<LoadSDNode>(Op);
14804 // If the non-extending load has a single use and it's not live out, then it
14805 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014806 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14807 Op.hasOneUse()*/) {
14808 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14809 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14810 // The only case where we'd want to promote LOAD (rather then it being
14811 // promoted as an operand is when it's only use is liveout.
14812 if (UI->getOpcode() != ISD::CopyToReg)
14813 return false;
14814 }
14815 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014816 Promote = true;
14817 break;
14818 }
14819 case ISD::SIGN_EXTEND:
14820 case ISD::ZERO_EXTEND:
14821 case ISD::ANY_EXTEND:
14822 Promote = true;
14823 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014824 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014825 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014826 SDValue N0 = Op.getOperand(0);
14827 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014828 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014829 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014830 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014831 break;
14832 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014833 case ISD::ADD:
14834 case ISD::MUL:
14835 case ISD::AND:
14836 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014837 case ISD::XOR:
14838 Commute = true;
14839 // fallthrough
14840 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014841 SDValue N0 = Op.getOperand(0);
14842 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014843 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014844 return false;
14845 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014846 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014847 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014848 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014849 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014850 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014851 }
14852 }
14853
14854 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014855 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014856}
14857
Evan Cheng60c07e12006-07-05 22:17:51 +000014858//===----------------------------------------------------------------------===//
14859// X86 Inline Assembly Support
14860//===----------------------------------------------------------------------===//
14861
Chris Lattnerb8105652009-07-20 17:51:36 +000014862bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14863 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014864
14865 std::string AsmStr = IA->getAsmString();
14866
14867 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014868 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014869 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014870
14871 switch (AsmPieces.size()) {
14872 default: return false;
14873 case 1:
14874 AsmStr = AsmPieces[0];
14875 AsmPieces.clear();
14876 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14877
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014878 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014879 // we will turn this bswap into something that will be lowered to logical ops
14880 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14881 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014882 // bswap $0
14883 if (AsmPieces.size() == 2 &&
14884 (AsmPieces[0] == "bswap" ||
14885 AsmPieces[0] == "bswapq" ||
14886 AsmPieces[0] == "bswapl") &&
14887 (AsmPieces[1] == "$0" ||
14888 AsmPieces[1] == "${0:q}")) {
14889 // No need to check constraints, nothing other than the equivalent of
14890 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014891 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014892 if (!Ty || Ty->getBitWidth() % 16 != 0)
14893 return false;
14894 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014895 }
14896 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014897 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014898 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014899 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014900 AsmPieces[1] == "$$8," &&
14901 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014902 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14903 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014904 const std::string &ConstraintsStr = IA->getConstraintString();
14905 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014906 std::sort(AsmPieces.begin(), AsmPieces.end());
14907 if (AsmPieces.size() == 4 &&
14908 AsmPieces[0] == "~{cc}" &&
14909 AsmPieces[1] == "~{dirflag}" &&
14910 AsmPieces[2] == "~{flags}" &&
14911 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014912 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014913 if (!Ty || Ty->getBitWidth() % 16 != 0)
14914 return false;
14915 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014916 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014917 }
14918 break;
14919 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014920 if (CI->getType()->isIntegerTy(32) &&
14921 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14922 SmallVector<StringRef, 4> Words;
14923 SplitString(AsmPieces[0], Words, " \t,");
14924 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14925 Words[2] == "${0:w}") {
14926 Words.clear();
14927 SplitString(AsmPieces[1], Words, " \t,");
14928 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14929 Words[2] == "$0") {
14930 Words.clear();
14931 SplitString(AsmPieces[2], Words, " \t,");
14932 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14933 Words[2] == "${0:w}") {
14934 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014935 const std::string &ConstraintsStr = IA->getConstraintString();
14936 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014937 std::sort(AsmPieces.begin(), AsmPieces.end());
14938 if (AsmPieces.size() == 4 &&
14939 AsmPieces[0] == "~{cc}" &&
14940 AsmPieces[1] == "~{dirflag}" &&
14941 AsmPieces[2] == "~{flags}" &&
14942 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014943 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014944 if (!Ty || Ty->getBitWidth() % 16 != 0)
14945 return false;
14946 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014947 }
14948 }
14949 }
14950 }
14951 }
Evan Cheng55d42002011-01-08 01:24:27 +000014952
14953 if (CI->getType()->isIntegerTy(64)) {
14954 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14955 if (Constraints.size() >= 2 &&
14956 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14957 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14958 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14959 SmallVector<StringRef, 4> Words;
14960 SplitString(AsmPieces[0], Words, " \t");
14961 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014962 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014963 SplitString(AsmPieces[1], Words, " \t");
14964 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14965 Words.clear();
14966 SplitString(AsmPieces[2], Words, " \t,");
14967 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14968 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014969 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014970 if (!Ty || Ty->getBitWidth() % 16 != 0)
14971 return false;
14972 return IntrinsicLowering::LowerToByteSwap(CI);
14973 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014974 }
14975 }
14976 }
14977 }
14978 break;
14979 }
14980 return false;
14981}
14982
14983
14984
Chris Lattnerf4dff842006-07-11 02:54:03 +000014985/// getConstraintType - Given a constraint letter, return the type of
14986/// constraint it is for this target.
14987X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014988X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14989 if (Constraint.size() == 1) {
14990 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014991 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014992 case 'q':
14993 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014994 case 'f':
14995 case 't':
14996 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014997 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014998 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014999 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015000 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015001 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015002 case 'a':
15003 case 'b':
15004 case 'c':
15005 case 'd':
15006 case 'S':
15007 case 'D':
15008 case 'A':
15009 return C_Register;
15010 case 'I':
15011 case 'J':
15012 case 'K':
15013 case 'L':
15014 case 'M':
15015 case 'N':
15016 case 'G':
15017 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015018 case 'e':
15019 case 'Z':
15020 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015021 default:
15022 break;
15023 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015024 }
Chris Lattner4234f572007-03-25 02:14:49 +000015025 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015026}
15027
John Thompson44ab89e2010-10-29 17:29:13 +000015028/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015029/// This object must already have been set up with the operand type
15030/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015031TargetLowering::ConstraintWeight
15032 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015033 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015034 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015035 Value *CallOperandVal = info.CallOperandVal;
15036 // If we don't have a value, we can't do a match,
15037 // but allow it at the lowest weight.
15038 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015039 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015040 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015041 // Look at the constraint type.
15042 switch (*constraint) {
15043 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015044 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15045 case 'R':
15046 case 'q':
15047 case 'Q':
15048 case 'a':
15049 case 'b':
15050 case 'c':
15051 case 'd':
15052 case 'S':
15053 case 'D':
15054 case 'A':
15055 if (CallOperandVal->getType()->isIntegerTy())
15056 weight = CW_SpecificReg;
15057 break;
15058 case 'f':
15059 case 't':
15060 case 'u':
15061 if (type->isFloatingPointTy())
15062 weight = CW_SpecificReg;
15063 break;
15064 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015065 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015066 weight = CW_SpecificReg;
15067 break;
15068 case 'x':
15069 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015070 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015071 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015072 break;
15073 case 'I':
15074 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15075 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015076 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015077 }
15078 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015079 case 'J':
15080 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15081 if (C->getZExtValue() <= 63)
15082 weight = CW_Constant;
15083 }
15084 break;
15085 case 'K':
15086 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15087 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15088 weight = CW_Constant;
15089 }
15090 break;
15091 case 'L':
15092 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15093 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15094 weight = CW_Constant;
15095 }
15096 break;
15097 case 'M':
15098 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15099 if (C->getZExtValue() <= 3)
15100 weight = CW_Constant;
15101 }
15102 break;
15103 case 'N':
15104 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15105 if (C->getZExtValue() <= 0xff)
15106 weight = CW_Constant;
15107 }
15108 break;
15109 case 'G':
15110 case 'C':
15111 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15112 weight = CW_Constant;
15113 }
15114 break;
15115 case 'e':
15116 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15117 if ((C->getSExtValue() >= -0x80000000LL) &&
15118 (C->getSExtValue() <= 0x7fffffffLL))
15119 weight = CW_Constant;
15120 }
15121 break;
15122 case 'Z':
15123 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15124 if (C->getZExtValue() <= 0xffffffff)
15125 weight = CW_Constant;
15126 }
15127 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015128 }
15129 return weight;
15130}
15131
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015132/// LowerXConstraint - try to replace an X constraint, which matches anything,
15133/// with another that has more specific requirements based on the type of the
15134/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015135const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015136LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015137 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15138 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015139 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015140 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015141 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015142 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015143 return "x";
15144 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015145
Chris Lattner5e764232008-04-26 23:02:14 +000015146 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015147}
15148
Chris Lattner48884cd2007-08-25 00:47:38 +000015149/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15150/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015151void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015152 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015153 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015154 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015155 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015156
Eric Christopher100c8332011-06-02 23:16:42 +000015157 // Only support length 1 constraints for now.
15158 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015159
Eric Christopher100c8332011-06-02 23:16:42 +000015160 char ConstraintLetter = Constraint[0];
15161 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015162 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015163 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015164 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015165 if (C->getZExtValue() <= 31) {
15166 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015167 break;
15168 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015169 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015170 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015171 case 'J':
15172 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015173 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015174 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15175 break;
15176 }
15177 }
15178 return;
15179 case 'K':
15180 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015181 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015182 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15183 break;
15184 }
15185 }
15186 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015187 case 'N':
15188 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015189 if (C->getZExtValue() <= 255) {
15190 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015191 break;
15192 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015193 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015194 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015195 case 'e': {
15196 // 32-bit signed value
15197 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015198 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15199 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015200 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015201 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015202 break;
15203 }
15204 // FIXME gcc accepts some relocatable values here too, but only in certain
15205 // memory models; it's complicated.
15206 }
15207 return;
15208 }
15209 case 'Z': {
15210 // 32-bit unsigned value
15211 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015212 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15213 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015214 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15215 break;
15216 }
15217 }
15218 // FIXME gcc accepts some relocatable values here too, but only in certain
15219 // memory models; it's complicated.
15220 return;
15221 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015222 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015223 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015224 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015225 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015226 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015227 break;
15228 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015229
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015230 // In any sort of PIC mode addresses need to be computed at runtime by
15231 // adding in a register or some sort of table lookup. These can't
15232 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015233 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015234 return;
15235
Chris Lattnerdc43a882007-05-03 16:52:29 +000015236 // If we are in non-pic codegen mode, we allow the address of a global (with
15237 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015238 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015239 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015240
Chris Lattner49921962009-05-08 18:23:14 +000015241 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15242 while (1) {
15243 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15244 Offset += GA->getOffset();
15245 break;
15246 } else if (Op.getOpcode() == ISD::ADD) {
15247 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15248 Offset += C->getZExtValue();
15249 Op = Op.getOperand(0);
15250 continue;
15251 }
15252 } else if (Op.getOpcode() == ISD::SUB) {
15253 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15254 Offset += -C->getZExtValue();
15255 Op = Op.getOperand(0);
15256 continue;
15257 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015258 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015259
Chris Lattner49921962009-05-08 18:23:14 +000015260 // Otherwise, this isn't something we can handle, reject it.
15261 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015262 }
Eric Christopherfd179292009-08-27 18:07:15 +000015263
Dan Gohman46510a72010-04-15 01:51:59 +000015264 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015265 // If we require an extra load to get this address, as in PIC mode, we
15266 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015267 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15268 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015269 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015270
Devang Patel0d881da2010-07-06 22:08:15 +000015271 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15272 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015273 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015274 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015275 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015276
Gabor Greifba36cb52008-08-28 21:40:38 +000015277 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015278 Ops.push_back(Result);
15279 return;
15280 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015281 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015282}
15283
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015284std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015285X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015286 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015287 // First, see if this is a constraint that directly corresponds to an LLVM
15288 // register class.
15289 if (Constraint.size() == 1) {
15290 // GCC Constraint Letters
15291 switch (Constraint[0]) {
15292 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015293 // TODO: Slight differences here in allocation order and leaving
15294 // RIP in the class. Do they matter any more here than they do
15295 // in the normal allocation?
15296 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15297 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015298 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015299 return std::make_pair(0U, X86::GR32RegisterClass);
15300 else if (VT == MVT::i16)
15301 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015302 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015303 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015304 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015305 return std::make_pair(0U, X86::GR64RegisterClass);
15306 break;
15307 }
15308 // 32-bit fallthrough
15309 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015310 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015311 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15312 else if (VT == MVT::i16)
15313 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015314 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015315 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15316 else if (VT == MVT::i64)
15317 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15318 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015319 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015320 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015321 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015322 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015323 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015324 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015325 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015326 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015327 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015328 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015329 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015330 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15331 if (VT == MVT::i16)
15332 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15333 if (VT == MVT::i32 || !Subtarget->is64Bit())
15334 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15335 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015336 case 'f': // FP Stack registers.
15337 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15338 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015339 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015340 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015341 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015342 return std::make_pair(0U, X86::RFP64RegisterClass);
15343 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015344 case 'y': // MMX_REGS if MMX allowed.
15345 if (!Subtarget->hasMMX()) break;
15346 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015347 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015348 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015349 // FALL THROUGH.
15350 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015351 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015352
Owen Anderson825b72b2009-08-11 20:47:22 +000015353 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015354 default: break;
15355 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015356 case MVT::f32:
15357 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015358 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015359 case MVT::f64:
15360 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015361 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015362 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015363 case MVT::v16i8:
15364 case MVT::v8i16:
15365 case MVT::v4i32:
15366 case MVT::v2i64:
15367 case MVT::v4f32:
15368 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015369 return std::make_pair(0U, X86::VR128RegisterClass);
15370 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015371 break;
15372 }
15373 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015374
Chris Lattnerf76d1802006-07-31 23:26:50 +000015375 // Use the default implementation in TargetLowering to convert the register
15376 // constraint into a member of a register class.
15377 std::pair<unsigned, const TargetRegisterClass*> Res;
15378 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015379
15380 // Not found as a standard register?
15381 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015382 // Map st(0) -> st(7) -> ST0
15383 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15384 tolower(Constraint[1]) == 's' &&
15385 tolower(Constraint[2]) == 't' &&
15386 Constraint[3] == '(' &&
15387 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15388 Constraint[5] == ')' &&
15389 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015390
Chris Lattner56d77c72009-09-13 22:41:48 +000015391 Res.first = X86::ST0+Constraint[4]-'0';
15392 Res.second = X86::RFP80RegisterClass;
15393 return Res;
15394 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015395
Chris Lattner56d77c72009-09-13 22:41:48 +000015396 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015397 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015398 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015399 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015400 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015401 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015402
15403 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015404 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015405 Res.first = X86::EFLAGS;
15406 Res.second = X86::CCRRegisterClass;
15407 return Res;
15408 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015409
Dale Johannesen330169f2008-11-13 21:52:36 +000015410 // 'A' means EAX + EDX.
15411 if (Constraint == "A") {
15412 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015413 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015414 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015415 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015416 return Res;
15417 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015418
Chris Lattnerf76d1802006-07-31 23:26:50 +000015419 // Otherwise, check to see if this is a register class of the wrong value
15420 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15421 // turn into {ax},{dx}.
15422 if (Res.second->hasType(VT))
15423 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015424
Chris Lattnerf76d1802006-07-31 23:26:50 +000015425 // All of the single-register GCC register classes map their values onto
15426 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15427 // really want an 8-bit or 32-bit register, map to the appropriate register
15428 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015429 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015430 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015431 unsigned DestReg = 0;
15432 switch (Res.first) {
15433 default: break;
15434 case X86::AX: DestReg = X86::AL; break;
15435 case X86::DX: DestReg = X86::DL; break;
15436 case X86::CX: DestReg = X86::CL; break;
15437 case X86::BX: DestReg = X86::BL; break;
15438 }
15439 if (DestReg) {
15440 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015441 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015442 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015443 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015444 unsigned DestReg = 0;
15445 switch (Res.first) {
15446 default: break;
15447 case X86::AX: DestReg = X86::EAX; break;
15448 case X86::DX: DestReg = X86::EDX; break;
15449 case X86::CX: DestReg = X86::ECX; break;
15450 case X86::BX: DestReg = X86::EBX; break;
15451 case X86::SI: DestReg = X86::ESI; break;
15452 case X86::DI: DestReg = X86::EDI; break;
15453 case X86::BP: DestReg = X86::EBP; break;
15454 case X86::SP: DestReg = X86::ESP; break;
15455 }
15456 if (DestReg) {
15457 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015458 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015459 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015460 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015461 unsigned DestReg = 0;
15462 switch (Res.first) {
15463 default: break;
15464 case X86::AX: DestReg = X86::RAX; break;
15465 case X86::DX: DestReg = X86::RDX; break;
15466 case X86::CX: DestReg = X86::RCX; break;
15467 case X86::BX: DestReg = X86::RBX; break;
15468 case X86::SI: DestReg = X86::RSI; break;
15469 case X86::DI: DestReg = X86::RDI; break;
15470 case X86::BP: DestReg = X86::RBP; break;
15471 case X86::SP: DestReg = X86::RSP; break;
15472 }
15473 if (DestReg) {
15474 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015475 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015476 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015477 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015478 } else if (Res.second == X86::FR32RegisterClass ||
15479 Res.second == X86::FR64RegisterClass ||
15480 Res.second == X86::VR128RegisterClass) {
15481 // Handle references to XMM physical registers that got mapped into the
15482 // wrong class. This can happen with constraints like {xmm0} where the
15483 // target independent register mapper will just pick the first match it can
15484 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015485 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015486 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015487 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015488 Res.second = X86::FR64RegisterClass;
15489 else if (X86::VR128RegisterClass->hasType(VT))
15490 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015491 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015492
Chris Lattnerf76d1802006-07-31 23:26:50 +000015493 return Res;
15494}