blob: eb4d64fecf8ab23a1ff34c0651dd815fa1ec6874 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter93dc1b62014-12-05 15:59:16 +010058#define DRIVER_DATE "20141205"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010061/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020074
Jesse Barnes317c35d2008-08-25 15:11:06 -070075enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020076 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070077 PIPE_A = 0,
78 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080079 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020080 _PIPE_EDP,
81 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070082};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080083#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070084
Paulo Zanonia5c961d2012-10-24 15:59:34 -020085enum transcoder {
86 TRANSCODER_A = 0,
87 TRANSCODER_B,
88 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020089 TRANSCODER_EDP,
90 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020091};
92#define transcoder_name(t) ((t) + 'A')
93
Damien Lespiau84139d12014-03-28 00:18:32 +053094/*
95 * This is the maximum (across all platforms) number of planes (primary +
96 * sprites) that can be active at the same time on one pipe.
97 *
98 * This value doesn't count the cursor plane.
99 */
100#define I915_MAX_PLANES 3
101
Jesse Barnes80824002009-09-10 15:28:06 -0700102enum plane {
103 PLANE_A = 0,
104 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700106};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800107#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800108
Damien Lespiaud615a162014-03-03 17:31:48 +0000109#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300110
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300111enum port {
112 PORT_A = 0,
113 PORT_B,
114 PORT_C,
115 PORT_D,
116 PORT_E,
117 I915_MAX_PORTS
118};
119#define port_name(p) ((p) + 'A')
120
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300121#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800122
123enum dpio_channel {
124 DPIO_CH0,
125 DPIO_CH1
126};
127
128enum dpio_phy {
129 DPIO_PHY0,
130 DPIO_PHY1
131};
132
Paulo Zanonib97186f2013-05-03 12:15:36 -0300133enum intel_display_power_domain {
134 POWER_DOMAIN_PIPE_A,
135 POWER_DOMAIN_PIPE_B,
136 POWER_DOMAIN_PIPE_C,
137 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
138 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
139 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
140 POWER_DOMAIN_TRANSCODER_A,
141 POWER_DOMAIN_TRANSCODER_B,
142 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300143 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200144 POWER_DOMAIN_PORT_DDI_A_2_LANES,
145 POWER_DOMAIN_PORT_DDI_A_4_LANES,
146 POWER_DOMAIN_PORT_DDI_B_2_LANES,
147 POWER_DOMAIN_PORT_DDI_B_4_LANES,
148 POWER_DOMAIN_PORT_DDI_C_2_LANES,
149 POWER_DOMAIN_PORT_DDI_C_4_LANES,
150 POWER_DOMAIN_PORT_DDI_D_2_LANES,
151 POWER_DOMAIN_PORT_DDI_D_4_LANES,
152 POWER_DOMAIN_PORT_DSI,
153 POWER_DOMAIN_PORT_CRT,
154 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300155 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200156 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300157 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300158 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300159
160 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300161};
162
163#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
164#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
165 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300166#define POWER_DOMAIN_TRANSCODER(tran) \
167 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
168 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300169
Egbert Eich1d843f92013-02-25 12:06:49 -0500170enum hpd_pin {
171 HPD_NONE = 0,
172 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
173 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
174 HPD_CRT,
175 HPD_SDVO_B,
176 HPD_SDVO_C,
177 HPD_PORT_B,
178 HPD_PORT_C,
179 HPD_PORT_D,
180 HPD_NUM_PINS
181};
182
Chris Wilson2a2d5482012-12-03 11:49:06 +0000183#define I915_GEM_GPU_DOMAINS \
184 (I915_GEM_DOMAIN_RENDER | \
185 I915_GEM_DOMAIN_SAMPLER | \
186 I915_GEM_DOMAIN_COMMAND | \
187 I915_GEM_DOMAIN_INSTRUCTION | \
188 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700189
Damien Lespiau055e3932014-08-18 13:49:10 +0100190#define for_each_pipe(__dev_priv, __p) \
191 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100192#define for_each_plane(pipe, p) \
193 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000194#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800195
Damien Lespiaud79b8142014-05-13 23:32:23 +0100196#define for_each_crtc(dev, crtc) \
197 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
198
Damien Lespiaud063ae42014-05-13 23:32:21 +0100199#define for_each_intel_crtc(dev, intel_crtc) \
200 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
201
Damien Lespiaub2784e12014-08-05 11:29:37 +0100202#define for_each_intel_encoder(dev, intel_encoder) \
203 list_for_each_entry(intel_encoder, \
204 &(dev)->mode_config.encoder_list, \
205 base.head)
206
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200207#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
208 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
209 if ((intel_encoder)->base.crtc == (__crtc))
210
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800211#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
212 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
213 if ((intel_connector)->base.encoder == (__encoder))
214
Borun Fub04c5bd2014-07-12 10:02:27 +0530215#define for_each_power_domain(domain, mask) \
216 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
217 if ((1 << (domain)) & (mask))
218
Daniel Vettere7b903d2013-06-05 13:34:14 +0200219struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100220struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100221struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200222
Daniel Vettere2b78262013-06-07 23:10:03 +0200223enum intel_dpll_id {
224 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
225 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300226 DPLL_ID_PCH_PLL_A = 0,
227 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000228 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300229 DPLL_ID_WRPLL1 = 0,
230 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000231 /* skl */
232 DPLL_ID_SKL_DPLL1 = 0,
233 DPLL_ID_SKL_DPLL2 = 1,
234 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200235};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000236#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100237
Daniel Vetter53589012013-06-05 13:34:16 +0200238struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100239 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200240 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200241 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200242 uint32_t fp0;
243 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100244
245 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300246 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000247
248 /* skl */
249 /*
250 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
251 * lower part of crtl1 and they get shifted into position when writing
252 * the register. This allows us to easily compare the state to share
253 * the DPLL.
254 */
255 uint32_t ctrl1;
256 /* HDMI only, 0 when used for DP */
257 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200258};
259
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200260struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200261 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200262 struct intel_dpll_hw_state hw_state;
263};
264
265struct intel_shared_dpll {
266 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200267 struct intel_shared_dpll_config *new_config;
268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 int active; /* count of number of active CRTCs (i.e. DPMS on) */
270 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200271 const char *name;
272 /* should match the index in the dev_priv->shared_dplls array */
273 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300274 /* The mode_set hook is optional and should be used together with the
275 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200276 void (*mode_set)(struct drm_i915_private *dev_priv,
277 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200278 void (*enable)(struct drm_i915_private *dev_priv,
279 struct intel_shared_dpll *pll);
280 void (*disable)(struct drm_i915_private *dev_priv,
281 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200282 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
283 struct intel_shared_dpll *pll,
284 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000287#define SKL_DPLL0 0
288#define SKL_DPLL1 1
289#define SKL_DPLL2 2
290#define SKL_DPLL3 3
291
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100292/* Used by dp and fdi links */
293struct intel_link_m_n {
294 uint32_t tu;
295 uint32_t gmch_m;
296 uint32_t gmch_n;
297 uint32_t link_m;
298 uint32_t link_n;
299};
300
301void intel_link_compute_m_n(int bpp, int nlanes,
302 int pixel_clock, int link_clock,
303 struct intel_link_m_n *m_n);
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305/* Interface history:
306 *
307 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100308 * 1.2: Add Power Management
309 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100310 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000311 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000312 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
313 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 */
315#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000316#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317#define DRIVER_PATCHLEVEL 0
318
Chris Wilson23bc5982010-09-29 16:10:57 +0100319#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700320
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700321struct opregion_header;
322struct opregion_acpi;
323struct opregion_swsci;
324struct opregion_asle;
325
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100326struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700327 struct opregion_header __iomem *header;
328 struct opregion_acpi __iomem *acpi;
329 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300330 u32 swsci_gbda_sub_functions;
331 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700332 struct opregion_asle __iomem *asle;
333 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000334 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200335 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100336};
Chris Wilson44834a62010-08-19 16:09:23 +0100337#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100338
Chris Wilson6ef3d422010-08-04 20:26:07 +0100339struct intel_overlay;
340struct intel_overlay_error_state;
341
Jesse Barnesde151cf2008-11-12 10:03:55 -0800342#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300343#define I915_MAX_NUM_FENCES 32
344/* 32 fences + sign bit for FENCE_REG_NONE */
345#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800346
347struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200348 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000349 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100350 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800351};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000352
yakui_zhao9b9d1722009-05-31 17:17:17 +0800353struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100354 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800355 u8 dvo_port;
356 u8 slave_addr;
357 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100358 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400359 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800360};
361
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000362struct intel_display_error_state;
363
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700364struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200365 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800366 struct timeval time;
367
Mika Kuoppalacb383002014-02-25 17:11:25 +0200368 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200369 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200370 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200371
Ben Widawsky585b0282014-01-30 00:19:37 -0800372 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700373 u32 eir;
374 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700375 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700376 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700377 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000378 u32 derrmr;
379 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800380 u32 error; /* gen6+ */
381 u32 err_int; /* gen7 */
382 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800383 u32 gac_eco;
384 u32 gam_ecochk;
385 u32 gab_ctl;
386 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800387 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800388 u64 fence[I915_MAX_NUM_FENCES];
389 struct intel_overlay_error_state *overlay;
390 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700391 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800392
Chris Wilson52d39a22012-02-15 11:25:37 +0000393 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000394 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800395 /* Software tracked state */
396 bool waiting;
397 int hangcheck_score;
398 enum intel_ring_hangcheck_action hangcheck_action;
399 int num_requests;
400
401 /* our own tracking of ring head and tail */
402 u32 cpu_ring_head;
403 u32 cpu_ring_tail;
404
405 u32 semaphore_seqno[I915_NUM_RINGS - 1];
406
407 /* Register state */
408 u32 tail;
409 u32 head;
410 u32 ctl;
411 u32 hws;
412 u32 ipeir;
413 u32 ipehr;
414 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800415 u32 bbstate;
416 u32 instpm;
417 u32 instps;
418 u32 seqno;
419 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000420 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800421 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700422 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800423 u32 rc_psmi; /* sleep state */
424 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
425
Chris Wilson52d39a22012-02-15 11:25:37 +0000426 struct drm_i915_error_object {
427 int page_count;
428 u32 gtt_offset;
429 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200430 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800431
Chris Wilson52d39a22012-02-15 11:25:37 +0000432 struct drm_i915_error_request {
433 long jiffies;
434 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000435 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000436 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800437
438 struct {
439 u32 gfx_mode;
440 union {
441 u64 pdp[4];
442 u32 pp_dir_base;
443 };
444 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200445
446 pid_t pid;
447 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000448 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100449
Chris Wilson9df30792010-02-18 10:24:56 +0000450 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000451 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000452 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100453 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000454 u32 gtt_offset;
455 u32 read_domains;
456 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200457 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000458 s32 pinned:2;
459 u32 tiling:2;
460 u32 dirty:1;
461 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100462 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100463 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100464 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700465 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800466
Ben Widawsky95f53012013-07-31 17:00:15 -0700467 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100468 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700469};
470
Jani Nikula7bd688c2013-11-08 16:48:56 +0200471struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200472struct intel_encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100473struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800474struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100475struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200476struct intel_limit;
477struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100478
Jesse Barnese70236a2009-09-21 10:42:27 -0700479struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400480 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200481 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700482 void (*disable_fbc)(struct drm_device *dev);
483 int (*get_display_clock_speed)(struct drm_device *dev);
484 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200485 /**
486 * find_dpll() - Find the best values for the PLL
487 * @limit: limits for the PLL
488 * @crtc: current CRTC
489 * @target: target frequency in kHz
490 * @refclk: reference clock frequency in kHz
491 * @match_clock: if provided, @best_clock P divider must
492 * match the P divider from @match_clock
493 * used for LVDS downclocking
494 * @best_clock: best PLL values found
495 *
496 * Returns true on success, false on failure.
497 */
498 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300499 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200500 int target, int refclk,
501 struct dpll *match_clock,
502 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300503 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300504 void (*update_sprite_wm)(struct drm_plane *plane,
505 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200506 uint32_t sprite_width, uint32_t sprite_height,
507 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200508 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100509 /* Returns the active state of the crtc, and if the crtc is active,
510 * fills out the pipe-config with the hw state. */
511 bool (*get_pipe_config)(struct intel_crtc *,
512 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800513 void (*get_plane_config)(struct intel_crtc *,
514 struct intel_plane_config *);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200515 int (*crtc_compute_clock)(struct intel_crtc *crtc);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200516 void (*crtc_enable)(struct drm_crtc *crtc);
517 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100518 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200519 void (*audio_codec_enable)(struct drm_connector *connector,
520 struct intel_encoder *encoder,
521 struct drm_display_mode *mode);
522 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700523 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700524 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700525 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
526 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700527 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100528 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700529 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200530 void (*update_primary_plane)(struct drm_crtc *crtc,
531 struct drm_framebuffer *fb,
532 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100533 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700534 /* clock updates for mode set */
535 /* cursor updates */
536 /* render clock increase/decrease */
537 /* display clock increase/decrease */
538 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200539
Ville Syrjälä6517d272014-11-07 11:16:02 +0200540 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200541 uint32_t (*get_backlight)(struct intel_connector *connector);
542 void (*set_backlight)(struct intel_connector *connector,
543 uint32_t level);
544 void (*disable_backlight)(struct intel_connector *connector);
545 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700546};
547
Chris Wilson907b28c2013-07-19 20:36:52 +0100548struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530549 void (*force_wake_get)(struct drm_i915_private *dev_priv,
550 int fw_engine);
551 void (*force_wake_put)(struct drm_i915_private *dev_priv,
552 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700553
554 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
555 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
556 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
557 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
558
559 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
560 uint8_t val, bool trace);
561 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
562 uint16_t val, bool trace);
563 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
564 uint32_t val, bool trace);
565 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
566 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300567};
568
Chris Wilson907b28c2013-07-19 20:36:52 +0100569struct intel_uncore {
570 spinlock_t lock; /** lock is also taken in irq contexts. */
571
572 struct intel_uncore_funcs funcs;
573
574 unsigned fifo_count;
575 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100576
Deepak S940aece2013-11-23 14:55:43 +0530577 unsigned fw_rendercount;
578 unsigned fw_mediacount;
Zhe Wang38cff0b2014-11-04 17:07:04 +0000579 unsigned fw_blittercount;
Deepak S940aece2013-11-23 14:55:43 +0530580
Chris Wilson82326442014-03-05 12:00:39 +0000581 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100582};
583
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100584#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
585 func(is_mobile) sep \
586 func(is_i85x) sep \
587 func(is_i915g) sep \
588 func(is_i945gm) sep \
589 func(is_g33) sep \
590 func(need_gfx_hws) sep \
591 func(is_g4x) sep \
592 func(is_pineview) sep \
593 func(is_broadwater) sep \
594 func(is_crestline) sep \
595 func(is_ivybridge) sep \
596 func(is_valleyview) sep \
597 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530598 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700599 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100600 func(has_fbc) sep \
601 func(has_pipe_cxsr) sep \
602 func(has_hotplug) sep \
603 func(cursor_needs_physical) sep \
604 func(has_overlay) sep \
605 func(overlay_needs_physical) sep \
606 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100607 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100608 func(has_ddi) sep \
609 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200610
Damien Lespiaua587f772013-04-22 18:40:38 +0100611#define DEFINE_FLAG(name) u8 name:1
612#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200613
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500614struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200615 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100616 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700617 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000618 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000619 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700620 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100621 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200622 /* Register offsets for the various display pipes and transcoders */
623 int pipe_offsets[I915_MAX_TRANSCODERS];
624 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200625 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300626 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500627};
628
Damien Lespiaua587f772013-04-22 18:40:38 +0100629#undef DEFINE_FLAG
630#undef SEP_SEMICOLON
631
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800632enum i915_cache_level {
633 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100634 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
635 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
636 caches, eg sampler/render caches, and the
637 large Last-Level-Cache. LLC is coherent with
638 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100639 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800640};
641
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300642struct i915_ctx_hang_stats {
643 /* This context had batch pending when hang was declared */
644 unsigned batch_pending;
645
646 /* This context had batch active when hang was declared */
647 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300648
649 /* Time when this context was last blamed for a GPU reset */
650 unsigned long guilty_ts;
651
652 /* This context is banned to submit more work */
653 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300654};
Ben Widawsky40521052012-06-04 14:42:43 -0700655
656/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100657#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100658/**
659 * struct intel_context - as the name implies, represents a context.
660 * @ref: reference count.
661 * @user_handle: userspace tracking identity for this context.
662 * @remap_slice: l3 row remapping information.
663 * @file_priv: filp associated with this context (NULL for global default
664 * context).
665 * @hang_stats: information about the role of this context in possible GPU
666 * hangs.
667 * @vm: virtual memory space used by this context.
668 * @legacy_hw_ctx: render context backing object and whether it is correctly
669 * initialized (legacy ring submission mechanism only).
670 * @link: link in the global list of contexts.
671 *
672 * Contexts are memory images used by the hardware to store copies of their
673 * internal state.
674 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100675struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300676 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100677 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700678 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700679 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300680 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200681 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700682
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100683 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100684 struct {
685 struct drm_i915_gem_object *rcs_state;
686 bool initialized;
687 } legacy_hw_ctx;
688
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100689 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100690 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100691 struct {
692 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100693 struct intel_ringbuffer *ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000694 int unpin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100695 } engine[I915_NUM_RINGS];
696
Ben Widawskya33afea2013-09-17 21:12:45 -0700697 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700698};
699
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700700struct i915_fbc {
701 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700702 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700703 unsigned int fb_id;
704 enum plane plane;
705 int y;
706
Ben Widawskyc4213882014-06-19 12:06:10 -0700707 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700708 struct drm_mm_node *compressed_llb;
709
Rodrigo Vivida46f932014-08-01 02:04:45 -0700710 bool false_color;
711
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300712 /* Tracks whether the HW is actually enabled, not whether the feature is
713 * possible. */
714 bool enabled;
715
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400716 /* On gen8 some rings cannont perform fbc clean operation so for now
717 * we are doing this on SW with mmio.
718 * This variable works in the opposite information direction
719 * of ring->fbc_dirty telling software on frontbuffer tracking
720 * to perform the cache clean on sw side.
721 */
722 bool need_sw_cache_clean;
723
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700724 struct intel_fbc_work {
725 struct delayed_work work;
726 struct drm_crtc *crtc;
727 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700728 } *fbc_work;
729
Chris Wilson29ebf902013-07-27 17:23:55 +0100730 enum no_fbc_reason {
731 FBC_OK, /* FBC is enabled */
732 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700733 FBC_NO_OUTPUT, /* no outputs enabled to compress */
734 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
735 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
736 FBC_MODE_TOO_LARGE, /* mode too large for compression */
737 FBC_BAD_PLANE, /* fbc not supported on plane */
738 FBC_NOT_TILED, /* buffer not tiled */
739 FBC_MULTIPLE_PIPES, /* more than one pipe active */
740 FBC_MODULE_PARAM,
741 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
742 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800743};
744
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530745struct i915_drrs {
746 struct intel_connector *connector;
747};
748
Daniel Vetter2807cf62014-07-11 10:30:11 -0700749struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300750struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700751 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300752 bool sink_support;
753 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700754 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700755 bool active;
756 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700757 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300758};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700759
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800760enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300761 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800762 PCH_IBX, /* Ibexpeak PCH */
763 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300764 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530765 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700766 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800767};
768
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200769enum intel_sbi_destination {
770 SBI_ICLK,
771 SBI_MPHY,
772};
773
Jesse Barnesb690e962010-07-19 13:53:12 -0700774#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700775#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100776#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000777#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300778#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100779#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700780
Dave Airlie8be48d92010-03-30 05:34:14 +0000781struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100782struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000783
Daniel Vetterc2b91522012-02-14 22:37:19 +0100784struct intel_gmbus {
785 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000786 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100787 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100788 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100789 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100790 struct drm_i915_private *dev_priv;
791};
792
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100793struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000794 u8 saveLBB;
795 u32 saveDSPACNTR;
796 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000797 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000798 u32 savePIPEACONF;
799 u32 savePIPEBCONF;
800 u32 savePIPEASRC;
801 u32 savePIPEBSRC;
802 u32 saveFPA0;
803 u32 saveFPA1;
804 u32 saveDPLL_A;
805 u32 saveDPLL_A_MD;
806 u32 saveHTOTAL_A;
807 u32 saveHBLANK_A;
808 u32 saveHSYNC_A;
809 u32 saveVTOTAL_A;
810 u32 saveVBLANK_A;
811 u32 saveVSYNC_A;
812 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000813 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800814 u32 saveTRANS_HTOTAL_A;
815 u32 saveTRANS_HBLANK_A;
816 u32 saveTRANS_HSYNC_A;
817 u32 saveTRANS_VTOTAL_A;
818 u32 saveTRANS_VBLANK_A;
819 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000820 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000821 u32 saveDSPASTRIDE;
822 u32 saveDSPASIZE;
823 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700824 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000825 u32 saveDSPASURF;
826 u32 saveDSPATILEOFF;
827 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700828 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u32 saveBLC_PWM_CTL;
830 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800831 u32 saveBLC_CPU_PWM_CTL;
832 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000833 u32 saveFPB0;
834 u32 saveFPB1;
835 u32 saveDPLL_B;
836 u32 saveDPLL_B_MD;
837 u32 saveHTOTAL_B;
838 u32 saveHBLANK_B;
839 u32 saveHSYNC_B;
840 u32 saveVTOTAL_B;
841 u32 saveVBLANK_B;
842 u32 saveVSYNC_B;
843 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000844 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800845 u32 saveTRANS_HTOTAL_B;
846 u32 saveTRANS_HBLANK_B;
847 u32 saveTRANS_HSYNC_B;
848 u32 saveTRANS_VTOTAL_B;
849 u32 saveTRANS_VBLANK_B;
850 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000851 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000852 u32 saveDSPBSTRIDE;
853 u32 saveDSPBSIZE;
854 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700855 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000856 u32 saveDSPBSURF;
857 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700858 u32 saveVGA0;
859 u32 saveVGA1;
860 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000861 u32 saveVGACNTRL;
862 u32 saveADPA;
863 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700864 u32 savePP_ON_DELAYS;
865 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000866 u32 saveDVOA;
867 u32 saveDVOB;
868 u32 saveDVOC;
869 u32 savePP_ON;
870 u32 savePP_OFF;
871 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700872 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000873 u32 savePFIT_CONTROL;
874 u32 save_palette_a[256];
875 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000876 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000877 u32 saveIER;
878 u32 saveIIR;
879 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800880 u32 saveDEIER;
881 u32 saveDEIMR;
882 u32 saveGTIER;
883 u32 saveGTIMR;
884 u32 saveFDI_RXA_IMR;
885 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800886 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800887 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000888 u32 saveSWF0[16];
889 u32 saveSWF1[16];
890 u32 saveSWF2[3];
891 u8 saveMSR;
892 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800893 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000894 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000895 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000896 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000897 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200898 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000899 u32 saveCURACNTR;
900 u32 saveCURAPOS;
901 u32 saveCURABASE;
902 u32 saveCURBCNTR;
903 u32 saveCURBPOS;
904 u32 saveCURBBASE;
905 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906 u32 saveDP_B;
907 u32 saveDP_C;
908 u32 saveDP_D;
909 u32 savePIPEA_GMCH_DATA_M;
910 u32 savePIPEB_GMCH_DATA_M;
911 u32 savePIPEA_GMCH_DATA_N;
912 u32 savePIPEB_GMCH_DATA_N;
913 u32 savePIPEA_DP_LINK_M;
914 u32 savePIPEB_DP_LINK_M;
915 u32 savePIPEA_DP_LINK_N;
916 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800917 u32 saveFDI_RXA_CTL;
918 u32 saveFDI_TXA_CTL;
919 u32 saveFDI_RXB_CTL;
920 u32 saveFDI_TXB_CTL;
921 u32 savePFA_CTL_1;
922 u32 savePFB_CTL_1;
923 u32 savePFA_WIN_SZ;
924 u32 savePFB_WIN_SZ;
925 u32 savePFA_WIN_POS;
926 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000927 u32 savePCH_DREF_CONTROL;
928 u32 saveDISP_ARB_CTL;
929 u32 savePIPEA_DATA_M1;
930 u32 savePIPEA_DATA_N1;
931 u32 savePIPEA_LINK_M1;
932 u32 savePIPEA_LINK_N1;
933 u32 savePIPEB_DATA_M1;
934 u32 savePIPEB_DATA_N1;
935 u32 savePIPEB_LINK_M1;
936 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000937 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400938 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100939};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100940
Imre Deakddeea5b2014-05-05 15:19:56 +0300941struct vlv_s0ix_state {
942 /* GAM */
943 u32 wr_watermark;
944 u32 gfx_prio_ctrl;
945 u32 arb_mode;
946 u32 gfx_pend_tlb0;
947 u32 gfx_pend_tlb1;
948 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
949 u32 media_max_req_count;
950 u32 gfx_max_req_count;
951 u32 render_hwsp;
952 u32 ecochk;
953 u32 bsd_hwsp;
954 u32 blt_hwsp;
955 u32 tlb_rd_addr;
956
957 /* MBC */
958 u32 g3dctl;
959 u32 gsckgctl;
960 u32 mbctl;
961
962 /* GCP */
963 u32 ucgctl1;
964 u32 ucgctl3;
965 u32 rcgctl1;
966 u32 rcgctl2;
967 u32 rstctl;
968 u32 misccpctl;
969
970 /* GPM */
971 u32 gfxpause;
972 u32 rpdeuhwtc;
973 u32 rpdeuc;
974 u32 ecobus;
975 u32 pwrdwnupctl;
976 u32 rp_down_timeout;
977 u32 rp_deucsw;
978 u32 rcubmabdtmr;
979 u32 rcedata;
980 u32 spare2gh;
981
982 /* Display 1 CZ domain */
983 u32 gt_imr;
984 u32 gt_ier;
985 u32 pm_imr;
986 u32 pm_ier;
987 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
988
989 /* GT SA CZ domain */
990 u32 tilectl;
991 u32 gt_fifoctl;
992 u32 gtlc_wake_ctrl;
993 u32 gtlc_survive;
994 u32 pmwgicz;
995
996 /* Display 2 CZ domain */
997 u32 gu_ctl0;
998 u32 gu_ctl1;
999 u32 clock_gate_dis2;
1000};
1001
Chris Wilsonbf225f22014-07-10 20:31:18 +01001002struct intel_rps_ei {
1003 u32 cz_clock;
1004 u32 render_c0;
1005 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001006};
1007
Daniel Vetterc85aa882012-11-02 19:55:03 +01001008struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001009 /*
1010 * work, interrupts_enabled and pm_iir are protected by
1011 * dev_priv->irq_lock
1012 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001013 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001014 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001015 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001016
Ben Widawskyb39fb292014-03-19 18:31:11 -07001017 /* Frequencies are stored in potentially platform dependent multiples.
1018 * In other words, *_freq needs to be multiplied by X to be interesting.
1019 * Soft limits are those which are used for the dynamic reclocking done
1020 * by the driver (raise frequencies under heavy loads, and lower for
1021 * lighter loads). Hard limits are those imposed by the hardware.
1022 *
1023 * A distinction is made for overclocking, which is never enabled by
1024 * default, and is considered to be above the hard limit if it's
1025 * possible at all.
1026 */
1027 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1028 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1029 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1030 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1031 u8 min_freq; /* AKA RPn. Minimum frequency */
1032 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1033 u8 rp1_freq; /* "less than" RP0 power/freqency */
1034 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301035 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001036
Deepak S31685c22014-07-03 17:33:01 -04001037 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001038
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001039 int last_adj;
1040 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1041
Chris Wilsonc0951f02013-10-10 21:58:50 +01001042 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001043 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001044
Chris Wilsonbf225f22014-07-10 20:31:18 +01001045 /* manual wa residency calculations */
1046 struct intel_rps_ei up_ei, down_ei;
1047
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001048 /*
1049 * Protects RPS/RC6 register access and PCU communication.
1050 * Must be taken after struct_mutex if nested.
1051 */
1052 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001053};
1054
Daniel Vetter1a240d42012-11-29 22:18:51 +01001055/* defined intel_pm.c */
1056extern spinlock_t mchdev_lock;
1057
Daniel Vetterc85aa882012-11-02 19:55:03 +01001058struct intel_ilk_power_mgmt {
1059 u8 cur_delay;
1060 u8 min_delay;
1061 u8 max_delay;
1062 u8 fmax;
1063 u8 fstart;
1064
1065 u64 last_count1;
1066 unsigned long last_time1;
1067 unsigned long chipset_power;
1068 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001069 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001070 unsigned long gfx_power;
1071 u8 corr;
1072
1073 int c_m;
1074 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001075
1076 struct drm_i915_gem_object *pwrctx;
1077 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001078};
1079
Imre Deakc6cb5822014-03-04 19:22:55 +02001080struct drm_i915_private;
1081struct i915_power_well;
1082
1083struct i915_power_well_ops {
1084 /*
1085 * Synchronize the well's hw state to match the current sw state, for
1086 * example enable/disable it based on the current refcount. Called
1087 * during driver init and resume time, possibly after first calling
1088 * the enable/disable handlers.
1089 */
1090 void (*sync_hw)(struct drm_i915_private *dev_priv,
1091 struct i915_power_well *power_well);
1092 /*
1093 * Enable the well and resources that depend on it (for example
1094 * interrupts located on the well). Called after the 0->1 refcount
1095 * transition.
1096 */
1097 void (*enable)(struct drm_i915_private *dev_priv,
1098 struct i915_power_well *power_well);
1099 /*
1100 * Disable the well and resources that depend on it. Called after
1101 * the 1->0 refcount transition.
1102 */
1103 void (*disable)(struct drm_i915_private *dev_priv,
1104 struct i915_power_well *power_well);
1105 /* Returns the hw enabled state. */
1106 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1107 struct i915_power_well *power_well);
1108};
1109
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001110/* Power well structure for haswell */
1111struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001112 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001113 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001114 /* power well enable/disable usage count */
1115 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001116 /* cached hw enabled state */
1117 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001118 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001119 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001120 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001121};
1122
Imre Deak83c00f552013-10-25 17:36:47 +03001123struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001124 /*
1125 * Power wells needed for initialization at driver init and suspend
1126 * time are on. They are kept on until after the first modeset.
1127 */
1128 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001129 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001130 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001131
Imre Deak83c00f552013-10-25 17:36:47 +03001132 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001133 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001134 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001135};
1136
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001137#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001138struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001139 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001140 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001141 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001142};
1143
Brad Volkin493018d2014-12-11 12:13:08 -08001144struct i915_gem_batch_pool {
1145 struct drm_device *dev;
1146 struct list_head cache_list;
1147};
1148
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001149struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001150 /** Memory allocator for GTT stolen memory */
1151 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001152 /** List of all objects in gtt_space. Used to restore gtt
1153 * mappings on resume */
1154 struct list_head bound_list;
1155 /**
1156 * List of objects which are not bound to the GTT (thus
1157 * are idle and not used by the GPU) but still have
1158 * (presumably uncached) pages still attached.
1159 */
1160 struct list_head unbound_list;
1161
Brad Volkin493018d2014-12-11 12:13:08 -08001162 /*
1163 * A pool of objects to use as shadow copies of client batch buffers
1164 * when the command parser is enabled. Prevents the client from
1165 * modifying the batch contents after software parsing.
1166 */
1167 struct i915_gem_batch_pool batch_pool;
1168
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001169 /** Usable portion of the GTT for GEM */
1170 unsigned long stolen_base; /* limited to low memory (32-bit) */
1171
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001172 /** PPGTT used for aliasing the PPGTT with the GTT */
1173 struct i915_hw_ppgtt *aliasing_ppgtt;
1174
Chris Wilson2cfcd322014-05-20 08:28:43 +01001175 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001176 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001177 bool shrinker_no_lock_stealing;
1178
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001179 /** LRU list of objects with fence regs on them. */
1180 struct list_head fence_list;
1181
1182 /**
1183 * We leave the user IRQ off as much as possible,
1184 * but this means that requests will finish and never
1185 * be retired once the system goes idle. Set a timer to
1186 * fire periodically while the ring is running. When it
1187 * fires, go retire requests.
1188 */
1189 struct delayed_work retire_work;
1190
1191 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001192 * When we detect an idle GPU, we want to turn on
1193 * powersaving features. So once we see that there
1194 * are no more requests outstanding and no more
1195 * arrive within a small period of time, we fire
1196 * off the idle_work.
1197 */
1198 struct delayed_work idle_work;
1199
1200 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001201 * Are we in a non-interruptible section of code like
1202 * modesetting?
1203 */
1204 bool interruptible;
1205
Chris Wilsonf62a0072014-02-21 17:55:39 +00001206 /**
1207 * Is the GPU currently considered idle, or busy executing userspace
1208 * requests? Whilst idle, we attempt to power down the hardware and
1209 * display clocks. In order to reduce the effect on performance, there
1210 * is a slight delay before we do so.
1211 */
1212 bool busy;
1213
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001214 /* the indicator for dispatch video commands on two BSD rings */
1215 int bsd_ring_dispatch_index;
1216
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001217 /** Bit 6 swizzling required for X tiling */
1218 uint32_t bit_6_swizzle_x;
1219 /** Bit 6 swizzling required for Y tiling */
1220 uint32_t bit_6_swizzle_y;
1221
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001222 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001223 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001224 size_t object_memory;
1225 u32 object_count;
1226};
1227
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001228struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001229 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001230 unsigned bytes;
1231 unsigned size;
1232 int err;
1233 u8 *buf;
1234 loff_t start;
1235 loff_t pos;
1236};
1237
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001238struct i915_error_state_file_priv {
1239 struct drm_device *dev;
1240 struct drm_i915_error_state *error;
1241};
1242
Daniel Vetter99584db2012-11-14 17:14:04 +01001243struct i915_gpu_error {
1244 /* For hangcheck timer */
1245#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1246#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001247 /* Hang gpu twice in this window and your context gets banned */
1248#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1249
Daniel Vetter99584db2012-11-14 17:14:04 +01001250 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001251
1252 /* For reset and error_state handling. */
1253 spinlock_t lock;
1254 /* Protected by the above dev->gpu_error.lock. */
1255 struct drm_i915_error_state *first_error;
1256 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001257
Chris Wilson094f9a52013-09-25 17:34:55 +01001258
1259 unsigned long missed_irq_rings;
1260
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001261 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001262 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001263 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001264 * This is a counter which gets incremented when reset is triggered,
1265 * and again when reset has been handled. So odd values (lowest bit set)
1266 * means that reset is in progress and even values that
1267 * (reset_counter >> 1):th reset was successfully completed.
1268 *
1269 * If reset is not completed succesfully, the I915_WEDGE bit is
1270 * set meaning that hardware is terminally sour and there is no
1271 * recovery. All waiters on the reset_queue will be woken when
1272 * that happens.
1273 *
1274 * This counter is used by the wait_seqno code to notice that reset
1275 * event happened and it needs to restart the entire ioctl (since most
1276 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001277 *
1278 * This is important for lock-free wait paths, where no contended lock
1279 * naturally enforces the correct ordering between the bail-out of the
1280 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001281 */
1282 atomic_t reset_counter;
1283
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001284#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001285#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001286
1287 /**
1288 * Waitqueue to signal when the reset has completed. Used by clients
1289 * that wait for dev_priv->mm.wedged to settle.
1290 */
1291 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001292
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001293 /* Userspace knobs for gpu hang simulation;
1294 * combines both a ring mask, and extra flags
1295 */
1296 u32 stop_rings;
1297#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1298#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001299
1300 /* For missed irq/seqno simulation. */
1301 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001302
1303 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1304 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001305};
1306
Zhang Ruib8efb172013-02-05 15:41:53 +08001307enum modeset_restore {
1308 MODESET_ON_LID_OPEN,
1309 MODESET_DONE,
1310 MODESET_SUSPENDED,
1311};
1312
Paulo Zanoni6acab152013-09-12 17:06:24 -03001313struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001314 /*
1315 * This is an index in the HDMI/DVI DDI buffer translation table.
1316 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1317 * populate this field.
1318 */
1319#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001320 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001321
1322 uint8_t supports_dvi:1;
1323 uint8_t supports_hdmi:1;
1324 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001325};
1326
Pradeep Bhat83a72802014-03-28 10:14:57 +05301327enum drrs_support_type {
1328 DRRS_NOT_SUPPORTED = 0,
1329 STATIC_DRRS_SUPPORT = 1,
1330 SEAMLESS_DRRS_SUPPORT = 2
1331};
1332
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001333enum psr_lines_to_wait {
1334 PSR_0_LINES_TO_WAIT = 0,
1335 PSR_1_LINE_TO_WAIT,
1336 PSR_4_LINES_TO_WAIT,
1337 PSR_8_LINES_TO_WAIT
1338};
1339
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001340struct intel_vbt_data {
1341 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1342 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1343
1344 /* Feature bits */
1345 unsigned int int_tv_support:1;
1346 unsigned int lvds_dither:1;
1347 unsigned int lvds_vbt:1;
1348 unsigned int int_crt_support:1;
1349 unsigned int lvds_use_ssc:1;
1350 unsigned int display_clock_mode:1;
1351 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301352 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001353 int lvds_ssc_freq;
1354 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1355
Pradeep Bhat83a72802014-03-28 10:14:57 +05301356 enum drrs_support_type drrs_type;
1357
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001358 /* eDP */
1359 int edp_rate;
1360 int edp_lanes;
1361 int edp_preemphasis;
1362 int edp_vswing;
1363 bool edp_initialized;
1364 bool edp_support;
1365 int edp_bpp;
1366 struct edp_power_seq edp_pps;
1367
Jani Nikulaf00076d2013-12-14 20:38:29 -02001368 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001369 bool full_link;
1370 bool require_aux_wakeup;
1371 int idle_frames;
1372 enum psr_lines_to_wait lines_to_wait;
1373 int tp1_wakeup_time;
1374 int tp2_tp3_wakeup_time;
1375 } psr;
1376
1377 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001378 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001379 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001380 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001381 u8 min_brightness; /* min_brightness/255 of max */
Deepak M371abae2014-12-15 15:58:21 +05301382 u8 controller; /* brightness controller number */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001383 } backlight;
1384
Shobhit Kumard17c5442013-08-27 15:12:25 +03001385 /* MIPI DSI */
1386 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301387 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001388 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301389 struct mipi_config *config;
1390 struct mipi_pps_data *pps;
1391 u8 seq_version;
1392 u32 size;
1393 u8 *data;
1394 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001395 } dsi;
1396
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001397 int crt_ddc_pin;
1398
1399 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001400 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001401
1402 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001403};
1404
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001405enum intel_ddb_partitioning {
1406 INTEL_DDB_PART_1_2,
1407 INTEL_DDB_PART_5_6, /* IVB+ */
1408};
1409
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001410struct intel_wm_level {
1411 bool enable;
1412 uint32_t pri_val;
1413 uint32_t spr_val;
1414 uint32_t cur_val;
1415 uint32_t fbc_val;
1416};
1417
Imre Deak820c1982013-12-17 14:46:36 +02001418struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001419 uint32_t wm_pipe[3];
1420 uint32_t wm_lp[3];
1421 uint32_t wm_lp_spr[3];
1422 uint32_t wm_linetime[3];
1423 bool enable_fbc_wm;
1424 enum intel_ddb_partitioning partitioning;
1425};
1426
Damien Lespiauc1939242014-11-04 17:06:41 +00001427struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001428 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001429};
1430
1431static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1432{
Damien Lespiau16160e32014-11-04 17:06:53 +00001433 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001434}
1435
Damien Lespiau08db6652014-11-04 17:06:52 +00001436static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1437 const struct skl_ddb_entry *e2)
1438{
1439 if (e1->start == e2->start && e1->end == e2->end)
1440 return true;
1441
1442 return false;
1443}
1444
Damien Lespiauc1939242014-11-04 17:06:41 +00001445struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001446 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001447 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1448 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1449};
1450
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001451struct skl_wm_values {
1452 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001453 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001454 uint32_t wm_linetime[I915_MAX_PIPES];
1455 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1456 uint32_t cursor[I915_MAX_PIPES][8];
1457 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1458 uint32_t cursor_trans[I915_MAX_PIPES];
1459};
1460
1461struct skl_wm_level {
1462 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001463 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001464 uint16_t plane_res_b[I915_MAX_PLANES];
1465 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001466 uint16_t cursor_res_b;
1467 uint8_t cursor_res_l;
1468};
1469
Paulo Zanonic67a4702013-08-19 13:18:09 -03001470/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001471 * This struct helps tracking the state needed for runtime PM, which puts the
1472 * device in PCI D3 state. Notice that when this happens, nothing on the
1473 * graphics device works, even register access, so we don't get interrupts nor
1474 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001475 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001476 * Every piece of our code that needs to actually touch the hardware needs to
1477 * either call intel_runtime_pm_get or call intel_display_power_get with the
1478 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001479 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001480 * Our driver uses the autosuspend delay feature, which means we'll only really
1481 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001482 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001483 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001484 *
1485 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1486 * goes back to false exactly before we reenable the IRQs. We use this variable
1487 * to check if someone is trying to enable/disable IRQs while they're supposed
1488 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001489 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001490 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001491 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001492 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001493struct i915_runtime_pm {
1494 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001495 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001496};
1497
Daniel Vetter926321d2013-10-16 13:30:34 +02001498enum intel_pipe_crc_source {
1499 INTEL_PIPE_CRC_SOURCE_NONE,
1500 INTEL_PIPE_CRC_SOURCE_PLANE1,
1501 INTEL_PIPE_CRC_SOURCE_PLANE2,
1502 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001503 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001504 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1505 INTEL_PIPE_CRC_SOURCE_TV,
1506 INTEL_PIPE_CRC_SOURCE_DP_B,
1507 INTEL_PIPE_CRC_SOURCE_DP_C,
1508 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001509 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001510 INTEL_PIPE_CRC_SOURCE_MAX,
1511};
1512
Shuang He8bf1e9f2013-10-15 18:55:27 +01001513struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001514 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001515 uint32_t crc[5];
1516};
1517
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001518#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001519struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001520 spinlock_t lock;
1521 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001522 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001523 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001524 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001525 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001526};
1527
Daniel Vetterf99d7062014-06-19 16:01:59 +02001528struct i915_frontbuffer_tracking {
1529 struct mutex lock;
1530
1531 /*
1532 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1533 * scheduled flips.
1534 */
1535 unsigned busy_bits;
1536 unsigned flip_bits;
1537};
1538
Mika Kuoppala72253422014-10-07 17:21:26 +03001539struct i915_wa_reg {
1540 u32 addr;
1541 u32 value;
1542 /* bitmask representing WA bits */
1543 u32 mask;
1544};
1545
1546#define I915_MAX_WA_REGS 16
1547
1548struct i915_workarounds {
1549 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1550 u32 count;
1551};
1552
Jani Nikula77fec552014-03-31 14:27:22 +03001553struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001554 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001555 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001556
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001557 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001558
1559 int relative_constants_mode;
1560
1561 void __iomem *regs;
1562
Chris Wilson907b28c2013-07-19 20:36:52 +01001563 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001564
1565 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1566
Daniel Vetter28c70f12012-12-01 13:53:45 +01001567
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001568 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1569 * controller on different i2c buses. */
1570 struct mutex gmbus_mutex;
1571
1572 /**
1573 * Base address of the gmbus and gpio block.
1574 */
1575 uint32_t gpio_mmio_base;
1576
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301577 /* MMIO base address for MIPI regs */
1578 uint32_t mipi_mmio_base;
1579
Daniel Vetter28c70f12012-12-01 13:53:45 +01001580 wait_queue_head_t gmbus_wait_queue;
1581
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001582 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001583 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001584 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001585 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001586
Daniel Vetterba8286f2014-09-11 07:43:25 +02001587 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001588 struct resource mch_res;
1589
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001590 /* protects the irq masks */
1591 spinlock_t irq_lock;
1592
Sourab Gupta84c33a62014-06-02 16:47:17 +05301593 /* protects the mmio flip data */
1594 spinlock_t mmio_flip_lock;
1595
Imre Deakf8b79e52014-03-04 19:23:07 +02001596 bool display_irqs_enabled;
1597
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001598 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1599 struct pm_qos_request pm_qos;
1600
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001602 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001603
1604 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001605 union {
1606 u32 irq_mask;
1607 u32 de_irq_mask[I915_MAX_PIPES];
1608 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001609 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001610 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301611 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001612 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001613
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001614 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001615 struct {
1616 unsigned long hpd_last_jiffies;
1617 int hpd_cnt;
1618 enum {
1619 HPD_ENABLED = 0,
1620 HPD_DISABLED = 1,
1621 HPD_MARK_DISABLED = 2
1622 } hpd_mark;
1623 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001624 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001625 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001626
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001627 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301628 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001629 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001630 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001631
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001632 bool preserve_bios_swizzle;
1633
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001634 /* overlay */
1635 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001636
Jani Nikula58c68772013-11-08 16:48:54 +02001637 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001638 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001639
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001640 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001641 bool no_aux_handshake;
1642
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001643 /* protects panel power sequencer state */
1644 struct mutex pps_mutex;
1645
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001646 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1647 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1648 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1649
1650 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001651 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001652 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001653
Daniel Vetter645416f2013-09-02 16:22:25 +02001654 /**
1655 * wq - Driver workqueue for GEM.
1656 *
1657 * NOTE: Work items scheduled here are not allowed to grab any modeset
1658 * locks, for otherwise the flushing done in the pageflip code will
1659 * result in deadlocks.
1660 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001661 struct workqueue_struct *wq;
1662
1663 /* Display functions */
1664 struct drm_i915_display_funcs display;
1665
1666 /* PCH chipset type */
1667 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001668 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001669
1670 unsigned long quirks;
1671
Zhang Ruib8efb172013-02-05 15:41:53 +08001672 enum modeset_restore modeset_restore;
1673 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001674
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001675 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001676 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001677
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001678 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001679 DECLARE_HASHTABLE(mm_structs, 7);
1680 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001681
Daniel Vetter87813422012-05-02 11:49:32 +02001682 /* Kernel Modesetting */
1683
yakui_zhao9b9d1722009-05-31 17:17:17 +08001684 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001685
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001686 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1687 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001688 wait_queue_head_t pending_flip_queue;
1689
Daniel Vetterc4597872013-10-21 21:04:07 +02001690#ifdef CONFIG_DEBUG_FS
1691 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1692#endif
1693
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001694 int num_shared_dpll;
1695 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001696 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001697
Mika Kuoppala72253422014-10-07 17:21:26 +03001698 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001699
Jesse Barnes652c3932009-08-17 13:31:43 -07001700 /* Reclocking support */
1701 bool render_reclock_avail;
1702 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001703 /* indicates the reduced downclock for LVDS*/
1704 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001705
1706 struct i915_frontbuffer_tracking fb_tracking;
1707
Jesse Barnes652c3932009-08-17 13:31:43 -07001708 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001709
Zhenyu Wangc48044112009-12-17 14:48:43 +08001710 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001711
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001712 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001713
Ben Widawsky59124502013-07-04 11:02:05 -07001714 /* Cannot be determined by PCIID. You must always read a register. */
1715 size_t ellc_size;
1716
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001717 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001718 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001719
Daniel Vetter20e4d402012-08-08 23:35:39 +02001720 /* ilk-only ips/rps state. Everything in here is protected by the global
1721 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001722 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001723
Imre Deak83c00f552013-10-25 17:36:47 +03001724 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001725
Rodrigo Vivia031d702013-10-03 16:15:06 -03001726 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001727
Daniel Vetter99584db2012-11-14 17:14:04 +01001728 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001729
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001730 struct drm_i915_gem_object *vlv_pctx;
1731
Daniel Vetter4520f532013-10-09 09:18:51 +02001732#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001733 /* list of fbdev register on this device */
1734 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001735 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001736#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001737
1738 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001739 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001740
Ben Widawsky254f9652012-06-04 14:42:42 -07001741 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001742 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001743
Damien Lespiau3e683202012-12-11 18:48:29 +00001744 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001745
Daniel Vetter842f1c82014-03-10 10:01:44 +01001746 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001747 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001748 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001749
Ville Syrjälä53615a52013-08-01 16:18:50 +03001750 struct {
1751 /*
1752 * Raw watermark latency values:
1753 * in 0.1us units for WM0,
1754 * in 0.5us units for WM1+.
1755 */
1756 /* primary */
1757 uint16_t pri_latency[5];
1758 /* sprite */
1759 uint16_t spr_latency[5];
1760 /* cursor */
1761 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001762 /*
1763 * Raw watermark memory latency values
1764 * for SKL for all 8 levels
1765 * in 1us units.
1766 */
1767 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001768
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001769 /*
1770 * The skl_wm_values structure is a bit too big for stack
1771 * allocation, so we keep the staging struct where we store
1772 * intermediate results here instead.
1773 */
1774 struct skl_wm_values skl_results;
1775
Ville Syrjälä609cede2013-10-09 19:18:03 +03001776 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001777 union {
1778 struct ilk_wm_values hw;
1779 struct skl_wm_values skl_hw;
1780 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001781 } wm;
1782
Paulo Zanoni8a187452013-12-06 20:32:13 -02001783 struct i915_runtime_pm pm;
1784
Dave Airlie13cf5502014-06-18 11:29:35 +10001785 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1786 u32 long_hpd_port_mask;
1787 u32 short_hpd_port_mask;
1788 struct work_struct dig_port_work;
1789
Dave Airlie0e32b392014-05-02 14:02:48 +10001790 /*
1791 * if we get a HPD irq from DP and a HPD irq from non-DP
1792 * the non-DP HPD could block the workqueue on a mode config
1793 * mutex getting, that userspace may have taken. However
1794 * userspace is waiting on the DP workqueue to run which is
1795 * blocked behind the non-DP one.
1796 */
1797 struct workqueue_struct *dp_wq;
1798
Ville Syrjälä69769f92014-08-15 01:22:08 +03001799 uint32_t bios_vgacntr;
1800
Oscar Mateoa83014d2014-07-24 17:04:21 +01001801 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1802 struct {
1803 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1804 struct intel_engine_cs *ring,
1805 struct intel_context *ctx,
1806 struct drm_i915_gem_execbuffer2 *args,
1807 struct list_head *vmas,
1808 struct drm_i915_gem_object *batch_obj,
1809 u64 exec_start, u32 flags);
1810 int (*init_rings)(struct drm_device *dev);
1811 void (*cleanup_ring)(struct intel_engine_cs *ring);
1812 void (*stop_ring)(struct intel_engine_cs *ring);
1813 } gt;
1814
John Harrison67e29372014-12-05 13:49:35 +00001815 uint32_t request_uniq;
1816
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001817 /*
1818 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1819 * will be rejected. Instead look for a better place.
1820 */
Jani Nikula77fec552014-03-31 14:27:22 +03001821};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822
Chris Wilson2c1792a2013-08-01 18:39:55 +01001823static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1824{
1825 return dev->dev_private;
1826}
1827
Chris Wilsonb4519512012-05-11 14:29:30 +01001828/* Iterate over initialised rings */
1829#define for_each_ring(ring__, dev_priv__, i__) \
1830 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1831 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1832
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001833enum hdmi_force_audio {
1834 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1835 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1836 HDMI_AUDIO_AUTO, /* trust EDID */
1837 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1838};
1839
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001840#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001841
Chris Wilson37e680a2012-06-07 15:38:42 +01001842struct drm_i915_gem_object_ops {
1843 /* Interface between the GEM object and its backing storage.
1844 * get_pages() is called once prior to the use of the associated set
1845 * of pages before to binding them into the GTT, and put_pages() is
1846 * called after we no longer need them. As we expect there to be
1847 * associated cost with migrating pages between the backing storage
1848 * and making them available for the GPU (e.g. clflush), we may hold
1849 * onto the pages after they are no longer referenced by the GPU
1850 * in case they may be used again shortly (for example migrating the
1851 * pages to a different memory domain within the GTT). put_pages()
1852 * will therefore most likely be called when the object itself is
1853 * being released or under memory pressure (where we attempt to
1854 * reap pages for the shrinker).
1855 */
1856 int (*get_pages)(struct drm_i915_gem_object *);
1857 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001858 int (*dmabuf_export)(struct drm_i915_gem_object *);
1859 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001860};
1861
Daniel Vettera071fa02014-06-18 23:28:09 +02001862/*
1863 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1864 * considered to be the frontbuffer for the given plane interface-vise. This
1865 * doesn't mean that the hw necessarily already scans it out, but that any
1866 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1867 *
1868 * We have one bit per pipe and per scanout plane type.
1869 */
1870#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1871#define INTEL_FRONTBUFFER_BITS \
1872 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1873#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1874 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1875#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1876 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1877#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1878 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1879#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1880 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001881#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1882 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001883
Eric Anholt673a3942008-07-30 12:06:12 -07001884struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001885 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001886
Chris Wilson37e680a2012-06-07 15:38:42 +01001887 const struct drm_i915_gem_object_ops *ops;
1888
Ben Widawsky2f633152013-07-17 12:19:03 -07001889 /** List of VMAs backed by this object */
1890 struct list_head vma_list;
1891
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001892 /** Stolen memory for this object, instead of being backed by shmem. */
1893 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001894 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001895
Chris Wilson69dc4982010-10-19 10:36:51 +01001896 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001897 /** Used in execbuf to temporarily hold a ref */
1898 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001899
Brad Volkin493018d2014-12-11 12:13:08 -08001900 struct list_head batch_pool_list;
1901
Eric Anholt673a3942008-07-30 12:06:12 -07001902 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001903 * This is set if the object is on the active lists (has pending
1904 * rendering and so a non-zero seqno), and is not set if it i s on
1905 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001906 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001907 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001908
1909 /**
1910 * This is set if the object has been written to since last bound
1911 * to the GTT
1912 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001913 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001914
1915 /**
1916 * Fence register bits (if any) for this object. Will be set
1917 * as needed when mapped into the GTT.
1918 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001919 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001920 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001921
1922 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001923 * Advice: are the backing pages purgeable?
1924 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001925 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001926
1927 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001928 * Current tiling mode for the object.
1929 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001930 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001931 /**
1932 * Whether the tiling parameters for the currently associated fence
1933 * register have changed. Note that for the purposes of tracking
1934 * tiling changes we also treat the unfenced register, the register
1935 * slot that the object occupies whilst it executes a fenced
1936 * command (such as BLT on gen2/3), as a "fence".
1937 */
1938 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001939
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001940 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001941 * Is the object at the current location in the gtt mappable and
1942 * fenceable? Used to avoid costly recalculations.
1943 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001944 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001945
1946 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001947 * Whether the current gtt mapping needs to be mappable (and isn't just
1948 * mappable by accident). Track pin and fault separate for a more
1949 * accurate mappable working set.
1950 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001951 unsigned int fault_mappable:1;
1952 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001953 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001954
Chris Wilsoncaea7472010-11-12 13:53:37 +00001955 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301956 * Is the object to be mapped as read-only to the GPU
1957 * Only honoured if hardware has relevant pte bit
1958 */
1959 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001960 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001961
Chris Wilson9da3da62012-06-01 15:20:22 +01001962 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001963
Daniel Vettera071fa02014-06-18 23:28:09 +02001964 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1965
Chris Wilson9da3da62012-06-01 15:20:22 +01001966 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001967 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001968
Daniel Vetter1286ff72012-05-10 15:25:09 +02001969 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001970 void *dma_buf_vmapping;
1971 int vmapping_count;
1972
Chris Wilson1c293ea2012-04-17 15:31:27 +01001973 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00001974 struct drm_i915_gem_request *last_read_req;
1975 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001976 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00001977 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07001978
Daniel Vetter778c3542010-05-13 11:49:44 +02001979 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001980 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001981
Daniel Vetter80075d42013-10-09 21:23:52 +02001982 /** References from framebuffers, locks out tiling changes. */
1983 unsigned long framebuffer_references;
1984
Eric Anholt280b7132009-03-12 16:56:27 -07001985 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001986 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001987
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001988 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001989 /** for phy allocated objects */
1990 struct drm_dma_handle *phys_handle;
1991
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001992 struct i915_gem_userptr {
1993 uintptr_t ptr;
1994 unsigned read_only :1;
1995 unsigned workers :4;
1996#define I915_GEM_USERPTR_MAX_WORKERS 15
1997
Chris Wilsonad46cb52014-08-07 14:20:40 +01001998 struct i915_mm_struct *mm;
1999 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002000 struct work_struct *work;
2001 } userptr;
2002 };
2003};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002004#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002005
Daniel Vettera071fa02014-06-18 23:28:09 +02002006void i915_gem_track_fb(struct drm_i915_gem_object *old,
2007 struct drm_i915_gem_object *new,
2008 unsigned frontbuffer_bits);
2009
Eric Anholt673a3942008-07-30 12:06:12 -07002010/**
2011 * Request queue structure.
2012 *
2013 * The request queue allows us to note sequence numbers that have been emitted
2014 * and may be associated with active buffers to be retired.
2015 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002016 * By keeping this list, we can avoid having to do questionable sequence
2017 * number comparisons on buffer last_read|write_seqno. It also allows an
2018 * emission time to be associated with the request for tracking how far ahead
2019 * of the GPU the submission is.
Eric Anholt673a3942008-07-30 12:06:12 -07002020 */
2021struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002022 struct kref ref;
2023
Zou Nan hai852835f2010-05-21 09:08:56 +08002024 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002025 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002026
Eric Anholt673a3942008-07-30 12:06:12 -07002027 /** GEM sequence number associated with this request. */
2028 uint32_t seqno;
2029
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002030 /** Position in the ringbuffer of the start of the request */
2031 u32 head;
2032
2033 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002034 u32 tail;
2035
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002036 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01002037 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002038
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002039 /** Batch buffer related to this request if any */
2040 struct drm_i915_gem_object *batch_obj;
2041
Eric Anholt673a3942008-07-30 12:06:12 -07002042 /** Time at which this request was emitted, in jiffies. */
2043 unsigned long emitted_jiffies;
2044
Eric Anholtb9624422009-06-03 07:27:35 +00002045 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002046 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002047
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002048 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002049 /** file_priv list entry for this request */
2050 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002051
2052 uint32_t uniq;
Eric Anholt673a3942008-07-30 12:06:12 -07002053};
2054
John Harrisonabfe2622014-11-24 18:49:24 +00002055void i915_gem_request_free(struct kref *req_ref);
2056
John Harrisonb793a002014-11-24 18:49:25 +00002057static inline uint32_t
2058i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2059{
2060 return req ? req->seqno : 0;
2061}
2062
2063static inline struct intel_engine_cs *
2064i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2065{
2066 return req ? req->ring : NULL;
2067}
2068
John Harrisonabfe2622014-11-24 18:49:24 +00002069static inline void
2070i915_gem_request_reference(struct drm_i915_gem_request *req)
2071{
2072 kref_get(&req->ref);
2073}
2074
2075static inline void
2076i915_gem_request_unreference(struct drm_i915_gem_request *req)
2077{
Daniel Vetterf2458602014-11-26 10:26:05 +01002078 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002079 kref_put(&req->ref, i915_gem_request_free);
2080}
2081
2082static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2083 struct drm_i915_gem_request *src)
2084{
2085 if (src)
2086 i915_gem_request_reference(src);
2087
2088 if (*pdst)
2089 i915_gem_request_unreference(*pdst);
2090
2091 *pdst = src;
2092}
2093
John Harrison1b5a4332014-11-24 18:49:42 +00002094/*
2095 * XXX: i915_gem_request_completed should be here but currently needs the
2096 * definition of i915_seqno_passed() which is below. It will be moved in
2097 * a later patch when the call to i915_seqno_passed() is obsoleted...
2098 */
2099
Eric Anholt673a3942008-07-30 12:06:12 -07002100struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002101 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002102 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002103
Eric Anholt673a3942008-07-30 12:06:12 -07002104 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002105 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002106 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002107 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002108 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002109 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002110
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002111 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002112 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002113};
2114
Brad Volkin351e3db2014-02-18 10:15:46 -08002115/*
2116 * A command that requires special handling by the command parser.
2117 */
2118struct drm_i915_cmd_descriptor {
2119 /*
2120 * Flags describing how the command parser processes the command.
2121 *
2122 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2123 * a length mask if not set
2124 * CMD_DESC_SKIP: The command is allowed but does not follow the
2125 * standard length encoding for the opcode range in
2126 * which it falls
2127 * CMD_DESC_REJECT: The command is never allowed
2128 * CMD_DESC_REGISTER: The command should be checked against the
2129 * register whitelist for the appropriate ring
2130 * CMD_DESC_MASTER: The command is allowed if the submitting process
2131 * is the DRM master
2132 */
2133 u32 flags;
2134#define CMD_DESC_FIXED (1<<0)
2135#define CMD_DESC_SKIP (1<<1)
2136#define CMD_DESC_REJECT (1<<2)
2137#define CMD_DESC_REGISTER (1<<3)
2138#define CMD_DESC_BITMASK (1<<4)
2139#define CMD_DESC_MASTER (1<<5)
2140
2141 /*
2142 * The command's unique identification bits and the bitmask to get them.
2143 * This isn't strictly the opcode field as defined in the spec and may
2144 * also include type, subtype, and/or subop fields.
2145 */
2146 struct {
2147 u32 value;
2148 u32 mask;
2149 } cmd;
2150
2151 /*
2152 * The command's length. The command is either fixed length (i.e. does
2153 * not include a length field) or has a length field mask. The flag
2154 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2155 * a length mask. All command entries in a command table must include
2156 * length information.
2157 */
2158 union {
2159 u32 fixed;
2160 u32 mask;
2161 } length;
2162
2163 /*
2164 * Describes where to find a register address in the command to check
2165 * against the ring's register whitelist. Only valid if flags has the
2166 * CMD_DESC_REGISTER bit set.
2167 */
2168 struct {
2169 u32 offset;
2170 u32 mask;
2171 } reg;
2172
2173#define MAX_CMD_DESC_BITMASKS 3
2174 /*
2175 * Describes command checks where a particular dword is masked and
2176 * compared against an expected value. If the command does not match
2177 * the expected value, the parser rejects it. Only valid if flags has
2178 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2179 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002180 *
2181 * If the check specifies a non-zero condition_mask then the parser
2182 * only performs the check when the bits specified by condition_mask
2183 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002184 */
2185 struct {
2186 u32 offset;
2187 u32 mask;
2188 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002189 u32 condition_offset;
2190 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002191 } bits[MAX_CMD_DESC_BITMASKS];
2192};
2193
2194/*
2195 * A table of commands requiring special handling by the command parser.
2196 *
2197 * Each ring has an array of tables. Each table consists of an array of command
2198 * descriptors, which must be sorted with command opcodes in ascending order.
2199 */
2200struct drm_i915_cmd_table {
2201 const struct drm_i915_cmd_descriptor *table;
2202 int count;
2203};
2204
Chris Wilsondbbe9122014-08-09 19:18:43 +01002205/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002206#define __I915__(p) ({ \
2207 struct drm_i915_private *__p; \
2208 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2209 __p = (struct drm_i915_private *)p; \
2210 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2211 __p = to_i915((struct drm_device *)p); \
2212 else \
2213 BUILD_BUG(); \
2214 __p; \
2215})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002216#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002217#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002218
Chris Wilson87f1f462014-08-09 19:18:42 +01002219#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2220#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002221#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002222#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002223#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002224#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2225#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002226#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2227#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2228#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002229#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002230#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002231#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2232#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002233#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2234#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002235#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002236#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002237#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2238 INTEL_DEVID(dev) == 0x0152 || \
2239 INTEL_DEVID(dev) == 0x015a)
2240#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2241 INTEL_DEVID(dev) == 0x0106 || \
2242 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002243#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002244#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002245#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002246#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302247#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002248#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002249#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002250 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002251#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002252 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2253 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2254 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002255#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2256 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002257#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002258 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002259#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002260 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002261/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002262#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2263 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002264#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002265
Jesse Barnes85436692011-04-06 12:11:14 -07002266/*
2267 * The genX designation typically refers to the render engine, so render
2268 * capability related checks should use IS_GEN, while display and other checks
2269 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2270 * chips, etc.).
2271 */
Zou Nan haicae58522010-11-09 17:17:32 +08002272#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2273#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2274#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2275#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2276#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002277#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002278#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002279#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002280
Ben Widawsky73ae4782013-10-15 10:02:57 -07002281#define RENDER_RING (1<<RCS)
2282#define BSD_RING (1<<VCS)
2283#define BLT_RING (1<<BCS)
2284#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002285#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002286#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002287#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002288#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2289#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2290#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2291#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002292 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002293#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2294
Ben Widawsky254f9652012-06-04 14:42:42 -07002295#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002296#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002297#define USES_PPGTT(dev) (i915.enable_ppgtt)
2298#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002299
Chris Wilson05394f32010-11-08 19:18:58 +00002300#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002301#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2302
Daniel Vetterb45305f2012-12-17 16:21:27 +01002303/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2304#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002305/*
2306 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2307 * even when in MSI mode. This results in spurious interrupt warnings if the
2308 * legacy irq no. is shared with another device. The kernel then disables that
2309 * interrupt source and so prevents the other device from working properly.
2310 */
2311#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2312#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002313
Zou Nan haicae58522010-11-09 17:17:32 +08002314/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2315 * rows, which changed the alignment requirements and fence programming.
2316 */
2317#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2318 IS_I915GM(dev)))
2319#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2320#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2321#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002322#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2323#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002324
2325#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2326#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002327#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002328
Damien Lespiaudbf77862014-10-01 20:04:14 +01002329#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002330
Damien Lespiaudd93be52013-04-22 18:40:39 +01002331#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002332#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002333#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2334 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002335#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002336 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002337#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2338#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002339
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002340#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2341#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2342#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2343#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2344#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2345#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302346#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2347#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002348
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002349#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302350#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002351#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002352#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2353#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002354#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002355#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002356
Sonika Jindal5fafe292014-07-21 15:23:38 +05302357#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2358
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002359/* DPF == dynamic parity feature */
2360#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2361#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002362
Ben Widawskyc8735b02012-09-07 19:43:39 -07002363#define GT_FREQUENCY_MULTIPLIER 50
2364
Chris Wilson05394f32010-11-08 19:18:58 +00002365#include "i915_trace.h"
2366
Rob Clarkbaa70942013-08-02 13:27:49 -04002367extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002368extern int i915_max_ioctl;
2369
Imre Deakfc49b3d2014-10-23 19:23:27 +03002370extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2371extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002372extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2373extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2374
Jani Nikulad330a952014-01-21 11:24:25 +02002375/* i915_params.c */
2376struct i915_params {
2377 int modeset;
2378 int panel_ignore_lid;
2379 unsigned int powersave;
2380 int semaphores;
2381 unsigned int lvds_downclock;
2382 int lvds_channel_mode;
2383 int panel_use_ssc;
2384 int vbt_sdvo_panel_type;
2385 int enable_rc6;
2386 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002387 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002388 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002389 int enable_psr;
2390 unsigned int preliminary_hw_support;
2391 int disable_power_well;
2392 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002393 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002394 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002395 /* leave bools at the end to not create holes */
2396 bool enable_hangcheck;
2397 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002398 bool prefault_disable;
2399 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002400 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002401 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302402 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002403 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002404};
2405extern struct i915_params i915 __read_mostly;
2406
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002408extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002409extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002410extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002411extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002412extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002413 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002414extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002415 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002416extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002417#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002418extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2419 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002420#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002421extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002422extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002423extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2424extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2425extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2426extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002427int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002428void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002429
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002431void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002432__printf(3, 4)
2433void i915_handle_error(struct drm_device *dev, bool wedged,
2434 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435
Daniel Vetterb9632912014-09-30 10:56:44 +02002436extern void intel_irq_init(struct drm_i915_private *dev_priv);
2437extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002438int intel_irq_install(struct drm_i915_private *dev_priv);
2439void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002440
2441extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002442extern void intel_uncore_early_sanitize(struct drm_device *dev,
2443 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002444extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002445extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002446extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002447extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002448
Keith Packard7c463582008-11-04 02:03:27 -08002449void
Jani Nikula50227e12014-03-31 14:27:21 +03002450i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002451 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002452
2453void
Jani Nikula50227e12014-03-31 14:27:21 +03002454i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002455 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002456
Imre Deakf8b79e52014-03-04 19:23:07 +02002457void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2458void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002459void
2460ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2461void
2462ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2463void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2464 uint32_t interrupt_mask,
2465 uint32_t enabled_irq_mask);
2466#define ibx_enable_display_interrupt(dev_priv, bits) \
2467 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2468#define ibx_disable_display_interrupt(dev_priv, bits) \
2469 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002470
Eric Anholt673a3942008-07-30 12:06:12 -07002471/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002472int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2473 struct drm_file *file_priv);
2474int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2475 struct drm_file *file_priv);
2476int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2477 struct drm_file *file_priv);
2478int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2479 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002480int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2481 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002482int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2483 struct drm_file *file_priv);
2484int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2485 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002486void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2487 struct intel_engine_cs *ring);
2488void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2489 struct drm_file *file,
2490 struct intel_engine_cs *ring,
2491 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002492int i915_gem_ringbuffer_submission(struct drm_device *dev,
2493 struct drm_file *file,
2494 struct intel_engine_cs *ring,
2495 struct intel_context *ctx,
2496 struct drm_i915_gem_execbuffer2 *args,
2497 struct list_head *vmas,
2498 struct drm_i915_gem_object *batch_obj,
2499 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002500int i915_gem_execbuffer(struct drm_device *dev, void *data,
2501 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002502int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2503 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002504int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2505 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002506int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2507 struct drm_file *file);
2508int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002510int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2511 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002512int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2513 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002514int i915_gem_set_tiling(struct drm_device *dev, void *data,
2515 struct drm_file *file_priv);
2516int i915_gem_get_tiling(struct drm_device *dev, void *data,
2517 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002518int i915_gem_init_userptr(struct drm_device *dev);
2519int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2520 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002521int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2522 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002523int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2524 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002525void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002526unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2527 long target,
2528 unsigned flags);
2529#define I915_SHRINK_PURGEABLE 0x1
2530#define I915_SHRINK_UNBOUND 0x2
2531#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002532void *i915_gem_object_alloc(struct drm_device *dev);
2533void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002534void i915_gem_object_init(struct drm_i915_gem_object *obj,
2535 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002536struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2537 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002538void i915_init_vm(struct drm_i915_private *dev_priv,
2539 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002540void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002541void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002542
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002543#define PIN_MAPPABLE 0x1
2544#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002545#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002546#define PIN_OFFSET_BIAS 0x8
2547#define PIN_OFFSET_MASK (~4095)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002548int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2549 struct i915_address_space *vm,
2550 uint32_t alignment,
2551 uint64_t flags,
2552 const struct i915_ggtt_view *view);
2553static inline
Chris Wilson20217462010-11-23 15:26:33 +00002554int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002555 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002556 uint32_t alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002557 uint64_t flags)
2558{
2559 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2560 &i915_ggtt_view_normal);
2561}
2562
2563int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2564 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002565int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002566int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002567void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002568void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002569
Brad Volkin4c914c02014-02-18 10:15:45 -08002570int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2571 int *needs_clflush);
2572
Chris Wilson37e680a2012-06-07 15:38:42 +01002573int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002574static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2575{
Imre Deak67d5a502013-02-18 19:28:02 +02002576 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002577
Imre Deak67d5a502013-02-18 19:28:02 +02002578 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002579 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002580
2581 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002582}
Chris Wilsona5570172012-09-04 21:02:54 +01002583static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2584{
2585 BUG_ON(obj->pages == NULL);
2586 obj->pages_pin_count++;
2587}
2588static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2589{
2590 BUG_ON(obj->pages_pin_count == 0);
2591 obj->pages_pin_count--;
2592}
2593
Chris Wilson54cf91d2010-11-25 18:00:26 +00002594int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002595int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002596 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002597void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002598 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002599int i915_gem_dumb_create(struct drm_file *file_priv,
2600 struct drm_device *dev,
2601 struct drm_mode_create_dumb *args);
Thomas Hellstrom355a7012014-11-20 09:56:25 +01002602int i915_gem_dumb_map_offset(struct drm_file *file_priv,
2603 struct drm_device *dev, uint32_t handle,
2604 uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002605/**
2606 * Returns true if seq1 is later than seq2.
2607 */
2608static inline bool
2609i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2610{
2611 return (int32_t)(seq1 - seq2) >= 0;
2612}
2613
John Harrison1b5a4332014-11-24 18:49:42 +00002614static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2615 bool lazy_coherency)
2616{
2617 u32 seqno;
2618
2619 BUG_ON(req == NULL);
2620
2621 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2622
2623 return i915_seqno_passed(seqno, req->seqno);
2624}
2625
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002626int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2627int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002628int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002629int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002630
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002631bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2632void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002633
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002634struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002635i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002636
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002637bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002638void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002639int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002640 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002641int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302642
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002643static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2644{
2645 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002646 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002647}
2648
2649static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2650{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002651 return atomic_read(&error->reset_counter) & I915_WEDGED;
2652}
2653
2654static inline u32 i915_reset_count(struct i915_gpu_error *error)
2655{
2656 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002657}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002658
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002659static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2660{
2661 return dev_priv->gpu_error.stop_rings == 0 ||
2662 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2663}
2664
2665static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2666{
2667 return dev_priv->gpu_error.stop_rings == 0 ||
2668 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2669}
2670
Chris Wilson069efc12010-09-30 16:53:18 +01002671void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002672bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002673int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002674int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002675int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002676int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002677int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002678void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002679void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002680int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002681int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002682int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002683 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002684 struct drm_i915_gem_object *batch_obj);
2685#define i915_add_request(ring) \
2686 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002687int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002688 unsigned reset_counter,
2689 bool interruptible,
2690 s64 *timeout,
2691 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002692int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002693int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002694int __must_check
2695i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2696 bool write);
2697int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002698i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2699int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002700i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2701 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002702 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002703void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002704int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002705 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002706int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002707void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002708
Chris Wilson467cffb2011-03-07 10:42:03 +00002709uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002710i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2711uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002712i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2713 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002714
Chris Wilsone4ffd172011-04-04 09:44:39 +01002715int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2716 enum i915_cache_level cache_level);
2717
Daniel Vetter1286ff72012-05-10 15:25:09 +02002718struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2719 struct dma_buf *dma_buf);
2720
2721struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2722 struct drm_gem_object *gem_obj, int flags);
2723
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002724void i915_gem_restore_fences(struct drm_device *dev);
2725
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002726unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2727 struct i915_address_space *vm,
2728 enum i915_ggtt_view_type view);
2729static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002730unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002731 struct i915_address_space *vm)
2732{
2733 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2734}
Ben Widawskya70a3142013-07-31 16:59:56 -07002735bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002736bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2737 struct i915_address_space *vm,
2738 enum i915_ggtt_view_type view);
2739static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002740bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002741 struct i915_address_space *vm)
2742{
2743 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2744}
2745
Ben Widawskya70a3142013-07-31 16:59:56 -07002746unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2747 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002748struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2749 struct i915_address_space *vm,
2750 const struct i915_ggtt_view *view);
2751static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002752struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002753 struct i915_address_space *vm)
2754{
2755 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2756}
2757
2758struct i915_vma *
2759i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2760 struct i915_address_space *vm,
2761 const struct i915_ggtt_view *view);
2762
2763static inline
Ben Widawskyaccfef22013-08-14 11:38:35 +02002764struct i915_vma *
2765i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002766 struct i915_address_space *vm)
2767{
2768 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2769 &i915_ggtt_view_normal);
2770}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002771
2772struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002773static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2774 struct i915_vma *vma;
2775 list_for_each_entry(vma, &obj->vma_list, vma_link)
2776 if (vma->pin_count > 0)
2777 return true;
2778 return false;
2779}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002780
Ben Widawskya70a3142013-07-31 16:59:56 -07002781/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002782#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002783 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2784static inline bool i915_is_ggtt(struct i915_address_space *vm)
2785{
2786 struct i915_address_space *ggtt =
2787 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2788 return vm == ggtt;
2789}
2790
Daniel Vetter841cd772014-08-06 15:04:48 +02002791static inline struct i915_hw_ppgtt *
2792i915_vm_to_ppgtt(struct i915_address_space *vm)
2793{
2794 WARN_ON(i915_is_ggtt(vm));
2795
2796 return container_of(vm, struct i915_hw_ppgtt, base);
2797}
2798
2799
Ben Widawskya70a3142013-07-31 16:59:56 -07002800static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2801{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002802 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002803}
2804
2805static inline unsigned long
2806i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2807{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002808 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002809}
2810
2811static inline unsigned long
2812i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2813{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002814 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002815}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002816
2817static inline int __must_check
2818i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2819 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002820 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002821{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002822 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2823 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002824}
Ben Widawskya70a3142013-07-31 16:59:56 -07002825
Daniel Vetterb2871102014-02-14 14:01:19 +01002826static inline int
2827i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2828{
2829 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2830}
2831
2832void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2833
Ben Widawsky254f9652012-06-04 14:42:42 -07002834/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002835int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002836void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002837void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002838int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002839int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002840void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002841int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002842 struct intel_context *to);
2843struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002844i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002845void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002846struct drm_i915_gem_object *
2847i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002848static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002849{
Chris Wilson691e6412014-04-09 09:07:36 +01002850 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002851}
2852
Oscar Mateo273497e2014-05-22 14:13:37 +01002853static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002854{
Chris Wilson691e6412014-04-09 09:07:36 +01002855 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002856}
2857
Oscar Mateo273497e2014-05-22 14:13:37 +01002858static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002859{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002860 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002861}
2862
Ben Widawsky84624812012-06-04 14:42:54 -07002863int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2864 struct drm_file *file);
2865int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2866 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002867
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002868/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002869int __must_check i915_gem_evict_something(struct drm_device *dev,
2870 struct i915_address_space *vm,
2871 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002872 unsigned alignment,
2873 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002874 unsigned long start,
2875 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002876 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002877int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002878int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002879
Ben Widawsky0260c422014-03-22 22:47:21 -07002880/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002881static inline void i915_gem_chipset_flush(struct drm_device *dev)
2882{
Chris Wilson05394f32010-11-08 19:18:58 +00002883 if (INTEL_INFO(dev)->gen < 6)
2884 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002885}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002886
Chris Wilson9797fbf2012-04-24 15:47:39 +01002887/* i915_gem_stolen.c */
2888int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002889int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002890void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002891void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002892struct drm_i915_gem_object *
2893i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002894struct drm_i915_gem_object *
2895i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2896 u32 stolen_offset,
2897 u32 gtt_offset,
2898 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002899
Eric Anholt673a3942008-07-30 12:06:12 -07002900/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002901static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002902{
Jani Nikula50227e12014-03-31 14:27:21 +03002903 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002904
2905 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2906 obj->tiling_mode != I915_TILING_NONE;
2907}
2908
Eric Anholt673a3942008-07-30 12:06:12 -07002909void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002910void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2911void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002912
2913/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002914#if WATCH_LISTS
2915int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002916#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002917#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002918#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
Ben Gamari20172632009-02-17 20:08:50 -05002920/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002921int i915_debugfs_init(struct drm_minor *minor);
2922void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002923#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002924void intel_display_crc_init(struct drm_device *dev);
2925#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002926static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002927#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002928
2929/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002930__printf(2, 3)
2931void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002932int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2933 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002934int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002935 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002936 size_t count, loff_t pos);
2937static inline void i915_error_state_buf_release(
2938 struct drm_i915_error_state_buf *eb)
2939{
2940 kfree(eb->buf);
2941}
Mika Kuoppala58174462014-02-25 17:11:26 +02002942void i915_capture_error_state(struct drm_device *dev, bool wedge,
2943 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002944void i915_error_state_get(struct drm_device *dev,
2945 struct i915_error_state_file_priv *error_priv);
2946void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2947void i915_destroy_error_state(struct drm_device *dev);
2948
2949void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002950const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002951
Brad Volkin493018d2014-12-11 12:13:08 -08002952/* i915_gem_batch_pool.c */
2953void i915_gem_batch_pool_init(struct drm_device *dev,
2954 struct i915_gem_batch_pool *pool);
2955void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
2956struct drm_i915_gem_object*
2957i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
2958
Brad Volkin351e3db2014-02-18 10:15:46 -08002959/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002960int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002961int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2962void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2963bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2964int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002965 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08002966 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08002967 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08002968 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08002969 bool is_master);
2970
Jesse Barnes317c35d2008-08-25 15:11:06 -07002971/* i915_suspend.c */
2972extern int i915_save_state(struct drm_device *dev);
2973extern int i915_restore_state(struct drm_device *dev);
2974
Daniel Vetterd8157a32013-01-25 17:53:20 +01002975/* i915_ums.c */
2976void i915_save_display_reg(struct drm_device *dev);
2977void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002978
Ben Widawsky0136db582012-04-10 21:17:01 -07002979/* i915_sysfs.c */
2980void i915_setup_sysfs(struct drm_device *dev_priv);
2981void i915_teardown_sysfs(struct drm_device *dev_priv);
2982
Chris Wilsonf899fc62010-07-20 15:44:45 -07002983/* intel_i2c.c */
2984extern int intel_setup_gmbus(struct drm_device *dev);
2985extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002986static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002987{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002988 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002989}
2990
2991extern struct i2c_adapter *intel_gmbus_get_adapter(
2992 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002993extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2994extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002995static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002996{
2997 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2998}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002999extern void intel_i2c_reset(struct drm_device *dev);
3000
Chris Wilson3b617962010-08-24 09:02:58 +01003001/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003002#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003003extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003004extern void intel_opregion_init(struct drm_device *dev);
3005extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003006extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003007extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3008 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003009extern int intel_opregion_notify_adapter(struct drm_device *dev,
3010 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003011#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003012static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003013static inline void intel_opregion_init(struct drm_device *dev) { return; }
3014static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003015static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003016static inline int
3017intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3018{
3019 return 0;
3020}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003021static inline int
3022intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3023{
3024 return 0;
3025}
Len Brown65e082c2008-10-24 17:18:10 -04003026#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003027
Jesse Barnes723bfd72010-10-07 16:01:13 -07003028/* intel_acpi.c */
3029#ifdef CONFIG_ACPI
3030extern void intel_register_dsm_handler(void);
3031extern void intel_unregister_dsm_handler(void);
3032#else
3033static inline void intel_register_dsm_handler(void) { return; }
3034static inline void intel_unregister_dsm_handler(void) { return; }
3035#endif /* CONFIG_ACPI */
3036
Jesse Barnes79e53942008-11-07 14:24:08 -08003037/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003038extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003039extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003040extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003041extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003042extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003043extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003044extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3045 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003046extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003047extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003048extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003049extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003050extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003051extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003052extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3053 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003054extern void intel_detect_pch(struct drm_device *dev);
3055extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003056extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003057
Ben Widawsky2911a352012-04-05 14:47:36 -07003058extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003059int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3060 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003061int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3062 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003063
Sourab Gupta84c33a62014-06-02 16:47:17 +05303064void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3065
Chris Wilson6ef3d422010-08-04 20:26:07 +01003066/* overlay */
3067extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003068extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3069 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003070
3071extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003072extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003073 struct drm_device *dev,
3074 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003075
Ben Widawskyb7287d82011-04-25 11:22:22 -07003076/* On SNB platform, before reading ring registers forcewake bit
3077 * must be set to prevent GT core from power down and stale values being
3078 * returned.
3079 */
Deepak Sc8d9a592013-11-23 14:55:42 +05303080void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3081void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03003082void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07003083
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003084int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3085int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003086
3087/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03003088u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
3089void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
3090u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003091u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3092void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3093u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3094void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3095u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3096void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003097u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3098void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003099u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3100void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003101u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3102void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003103u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3104 enum intel_sbi_destination destination);
3105void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3106 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303107u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3108void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003109
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003110int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3111int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07003112
Deepak Sc8d9a592013-11-23 14:55:42 +05303113#define FORCEWAKE_RENDER (1 << 0)
3114#define FORCEWAKE_MEDIA (1 << 1)
Zhe Wang38cff0b2014-11-04 17:07:04 +00003115#define FORCEWAKE_BLITTER (1 << 2)
3116#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3117 FORCEWAKE_BLITTER)
Deepak Sc8d9a592013-11-23 14:55:42 +05303118
3119
Ben Widawsky0b274482013-10-04 21:22:51 -07003120#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3121#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003122
Ben Widawsky0b274482013-10-04 21:22:51 -07003123#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3124#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3125#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3126#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003127
Ben Widawsky0b274482013-10-04 21:22:51 -07003128#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3129#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3130#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3131#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003132
Chris Wilson698b3132014-03-21 13:16:43 +00003133/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3134 * will be implemented using 2 32-bit writes in an arbitrary order with
3135 * an arbitrary delay between them. This can cause the hardware to
3136 * act upon the intermediate value, possibly leading to corruption and
3137 * machine death. You have been warned.
3138 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003139#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3140#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003141
Chris Wilson50877442014-03-21 12:41:53 +00003142#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3143 u32 upper = I915_READ(upper_reg); \
3144 u32 lower = I915_READ(lower_reg); \
3145 u32 tmp = I915_READ(upper_reg); \
3146 if (upper != tmp) { \
3147 upper = tmp; \
3148 lower = I915_READ(lower_reg); \
3149 WARN_ON(I915_READ(upper_reg) != upper); \
3150 } \
3151 (u64)upper << 32 | lower; })
3152
Zou Nan haicae58522010-11-09 17:17:32 +08003153#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3154#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3155
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003156/* "Broadcast RGB" property */
3157#define INTEL_BROADCAST_RGB_AUTO 0
3158#define INTEL_BROADCAST_RGB_FULL 1
3159#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003160
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003161static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3162{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303163 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003164 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303165 else if (INTEL_INFO(dev)->gen >= 5)
3166 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003167 else
3168 return VGACNTRL;
3169}
3170
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003171static inline void __user *to_user_ptr(u64 address)
3172{
3173 return (void __user *)(uintptr_t)address;
3174}
3175
Imre Deakdf977292013-05-21 20:03:17 +03003176static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3177{
3178 unsigned long j = msecs_to_jiffies(m);
3179
3180 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3181}
3182
3183static inline unsigned long
3184timespec_to_jiffies_timeout(const struct timespec *value)
3185{
3186 unsigned long j = timespec_to_jiffies(value);
3187
3188 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3189}
3190
Paulo Zanonidce56b32013-12-19 14:29:40 -02003191/*
3192 * If you need to wait X milliseconds between events A and B, but event B
3193 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3194 * when event A happened, then just before event B you call this function and
3195 * pass the timestamp as the first argument, and X as the second argument.
3196 */
3197static inline void
3198wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3199{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003200 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003201
3202 /*
3203 * Don't re-read the value of "jiffies" every time since it may change
3204 * behind our back and break the math.
3205 */
3206 tmp_jiffies = jiffies;
3207 target_jiffies = timestamp_jiffies +
3208 msecs_to_jiffies_timeout(to_wait_ms);
3209
3210 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003211 remaining_jiffies = target_jiffies - tmp_jiffies;
3212 while (remaining_jiffies)
3213 remaining_jiffies =
3214 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003215 }
3216}
3217
John Harrison581c26e82014-11-24 18:49:39 +00003218static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3219 struct drm_i915_gem_request *req)
3220{
3221 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3222 i915_gem_request_assign(&ring->trace_irq_req, req);
3223}
3224
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225#endif