blob: 27e314a5a8a36b18b5c3ddd89c16b10cdebc9445 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000072 // FP scalar memory operand for intrinsics - ssmem/sdmem.
73 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
74 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075
76 // Load patterns
77 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
78 // due to load promotion during legalization
79 PatFrag LdFrag = !cast<PatFrag>("load" #
80 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000083 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
86 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000087 !if (!eq (TypeVariantName, "i"),
88 !if (!eq (Size, 128), "v2i64",
89 !if (!eq (Size, 256), "v4i64",
90 !if (!eq (Size, 512), "v8i64",
91 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000092
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000094
95 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000096 // Note: For EltSize < 32, FloatVT is illegal and TableGen
97 // fails to compile, so we choose FloatVT = VT
98 ValueType FloatVT = !cast<ValueType>(
99 !if (!eq (!srl(EltSize,5),0),
100 VTName,
101 !if (!eq(TypeVariantName, "i"),
102 "v" # NumElts # "f" # EltSize,
103 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000104
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000105 ValueType IntVT = !cast<ValueType>(
106 !if (!eq (!srl(EltSize,5),0),
107 VTName,
108 !if (!eq(TypeVariantName, "f"),
109 "v" # NumElts # "i" # EltSize,
110 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000111 // The string to specify embedded broadcast in assembly.
112 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000113
Adam Nemet449b3f02014-10-15 23:42:09 +0000114 // 8-bit compressed displacement tuple/subvector format. This is only
115 // defined for NumElts <= 8.
116 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
117 !cast<CD8VForm>("CD8VT" # NumElts), ?);
118
Adam Nemet55536c62014-09-25 23:48:45 +0000119 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
120 !if (!eq (Size, 256), sub_ymm, ?));
121
122 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
123 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
124 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000125
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000126 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
127
Craig Topperabe80cc2016-08-28 06:06:28 +0000128 // A vector tye of the same width with element type i64. This is used to
129 // create patterns for logic ops.
130 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
131
Adam Nemet09377232014-10-08 23:25:31 +0000132 // A vector type of the same width with element type i32. This is used to
133 // create the canonical constant zero node ImmAllZerosV.
134 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
135 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000136
137 string ZSuffix = !if (!eq (Size, 128), "Z128",
138 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000139}
140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
142def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000143def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
144def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000145def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
146def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000147
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148// "x" in v32i8x_info means RC = VR256X
149def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
150def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
151def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
152def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
154def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
156def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
157def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
158def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
159def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000160def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
161def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000162
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000163// We map scalar types to the smallest (128-bit) vector type
164// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000165def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
166def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000167def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
168def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
169
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
171 X86VectorVTInfo i128> {
172 X86VectorVTInfo info512 = i512;
173 X86VectorVTInfo info256 = i256;
174 X86VectorVTInfo info128 = i128;
175}
176
177def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
178 v16i8x_info>;
179def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
180 v8i16x_info>;
181def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
182 v4i32x_info>;
183def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
184 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000185def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
186 v4f32x_info>;
187def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
188 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000189
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190// This multiclass generates the masking variants from the non-masking
191// variant. It only provides the assembly pieces for the masking variants.
192// It assumes custom ISel patterns for masking which can be provided as
193// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000194multiclass AVX512_maskable_custom<bits<8> O, Format F,
195 dag Outs,
196 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
197 string OpcodeStr,
198 string AttSrcAsm, string IntelSrcAsm,
199 list<dag> Pattern,
200 list<dag> MaskingPattern,
201 list<dag> ZeroMaskingPattern,
202 string MaskingConstraint = "",
203 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000204 bit IsCommutable = 0,
205 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 let isCommutable = IsCommutable in
207 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000208 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000209 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000210 Pattern, itin>;
211
212 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000213 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000215 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
216 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000217 MaskingPattern, itin>,
218 EVEX_K {
219 // In case of the 3src subclass this is overridden with a let.
220 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000221 }
222
223 // Zero mask does not add any restrictions to commute operands transformation.
224 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
228 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 ZeroMaskingPattern,
230 itin>,
231 EVEX_KZ;
232}
233
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000234
Adam Nemet34801422014-10-08 23:25:39 +0000235// Common base class of AVX512_maskable and AVX512_maskable_3src.
236multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
237 dag Outs,
238 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
239 string OpcodeStr,
240 string AttSrcAsm, string IntelSrcAsm,
241 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000242 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000243 string MaskingConstraint = "",
244 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000245 bit IsCommutable = 0,
246 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000247 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
248 AttSrcAsm, IntelSrcAsm,
249 [(set _.RC:$dst, RHS)],
250 [(set _.RC:$dst, MaskingRHS)],
251 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000252 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000253 MaskingConstraint, NoItinerary, IsCommutable,
254 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000255
Adam Nemet2e91ee52014-08-14 17:13:19 +0000256// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000257// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000258// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000259multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
260 dag Outs, dag Ins, string OpcodeStr,
261 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000262 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000263 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 bit IsCommutable = 0, bit IsKCommutable = 0,
265 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000266 AVX512_maskable_common<O, F, _, Outs, Ins,
267 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
268 !con((ins _.KRCWM:$mask), Ins),
269 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000270 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000271 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000272
273// This multiclass generates the unconditional/non-masking, the masking and
274// the zero-masking variant of the scalar instruction.
275multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
276 dag Outs, dag Ins, string OpcodeStr,
277 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000278 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000279 InstrItinClass itin = NoItinerary,
280 bit IsCommutable = 0> :
281 AVX512_maskable_common<O, F, _, Outs, Ins,
282 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
283 !con((ins _.KRCWM:$mask), Ins),
284 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000285 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
286 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000287
Adam Nemet34801422014-10-08 23:25:39 +0000288// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000289// ($src1) is already tied to $dst so we just use that for the preserved
290// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
291// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000292multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
293 dag Outs, dag NonTiedIns, string OpcodeStr,
294 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000295 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000296 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000297 AVX512_maskable_common<O, F, _, Outs,
298 !con((ins _.RC:$src1), NonTiedIns),
299 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
300 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000302 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
303 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000308 dag RHS, bit IsCommutable = 0,
309 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000310 AVX512_maskable_common<O, F, _, Outs,
311 !con((ins _.RC:$src1), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
314 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000315 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000316 X86selects, "", NoItinerary, IsCommutable,
317 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
320 dag Outs, dag Ins,
321 string OpcodeStr,
322 string AttSrcAsm, string IntelSrcAsm,
323 list<dag> Pattern> :
324 AVX512_maskable_custom<O, F, Outs, Ins,
325 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
326 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000327 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000328 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000329
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000330
331// Instruction with mask that puts result in mask register,
332// like "compare" and "vptest"
333multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
334 dag Outs,
335 dag Ins, dag MaskingIns,
336 string OpcodeStr,
337 string AttSrcAsm, string IntelSrcAsm,
338 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000339 list<dag> MaskingPattern,
340 bit IsCommutable = 0> {
341 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
344 "$dst, "#IntelSrcAsm#"}",
345 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346
347 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000348 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
349 "$dst {${mask}}, "#IntelSrcAsm#"}",
350 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000351}
352
353multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
354 dag Outs,
355 dag Ins, dag MaskingIns,
356 string OpcodeStr,
357 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000358 dag RHS, dag MaskingRHS,
359 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000360 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
361 AttSrcAsm, IntelSrcAsm,
362 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000363 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364
365multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
366 dag Outs, dag Ins, string OpcodeStr,
367 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000369 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
370 !con((ins _.KRCWM:$mask), Ins),
371 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000372 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000373
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
375 dag Outs, dag Ins, string OpcodeStr,
376 string AttSrcAsm, string IntelSrcAsm> :
377 AVX512_maskable_custom_cmp<O, F, Outs,
378 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000379 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000380
Craig Topperabe80cc2016-08-28 06:06:28 +0000381// This multiclass generates the unconditional/non-masking, the masking and
382// the zero-masking variant of the vector instruction. In the masking case, the
383// perserved vector elements come from a new dummy input operand tied to $dst.
384multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
385 dag Outs, dag Ins, string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
387 dag RHS, dag MaskedRHS,
388 InstrItinClass itin = NoItinerary,
389 bit IsCommutable = 0, SDNode Select = vselect> :
390 AVX512_maskable_custom<O, F, Outs, Ins,
391 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
392 !con((ins _.KRCWM:$mask), Ins),
393 OpcodeStr, AttSrcAsm, IntelSrcAsm,
394 [(set _.RC:$dst, RHS)],
395 [(set _.RC:$dst,
396 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
397 [(set _.RC:$dst,
398 (Select _.KRCWM:$mask, MaskedRHS,
399 _.ImmAllZerosV))],
400 "$src0 = $dst", itin, IsCommutable>;
401
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000402// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000403// no instruction is needed for the conversion.
404def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
407def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
408def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
412def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
413def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
417def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
418def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
422def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
423def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
428def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
429def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
432def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
433def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
434def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435
Craig Topper9d9251b2016-05-08 20:10:20 +0000436// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
437// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
438// swizzled by ExecutionDepsFix to pxor.
439// We set canFoldAsLoad because this can be converted to a constant-pool
440// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000441let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000442 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000444 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000445def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
446 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000447}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448
Craig Topper6393afc2017-01-09 02:44:34 +0000449// Alias instructions that allow VPTERNLOG to be used with a mask to create
450// a mix of all ones and all zeros elements. This is done this way to force
451// the same register to be used as input for all three sources.
452let isPseudo = 1, Predicates = [HasAVX512] in {
453def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
454 (ins VK16WM:$mask), "",
455 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
456 (v16i32 immAllOnesV),
457 (v16i32 immAllZerosV)))]>;
458def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
459 (ins VK8WM:$mask), "",
460 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
461 (bc_v8i64 (v16i32 immAllOnesV)),
462 (bc_v8i64 (v16i32 immAllZerosV))))]>;
463}
464
Craig Toppere5ce84a2016-05-08 21:33:53 +0000465let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000466 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000467def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
468 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
469def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
470 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
471}
472
Craig Topperadd9cc62016-12-18 06:23:14 +0000473// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
474// This is expanded by ExpandPostRAPseudos.
475let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000476 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000477 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
478 [(set FR32X:$dst, fp32imm0)]>;
479 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
480 [(set FR64X:$dst, fpimm0)]>;
481}
482
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000483//===----------------------------------------------------------------------===//
484// AVX-512 - VECTOR INSERT
485//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
487 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000488 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000490 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000491 "vinsert" # From.EltTypeName # "x" # From.NumElts,
492 "$src3, $src2, $src1", "$src1, $src2, $src3",
493 (vinsert_insert:$src3 (To.VT To.RC:$src1),
494 (From.VT From.RC:$src2),
495 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000498 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT (bitconvert (From.LdFrag addr:$src2))),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
504 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000505 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000506}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000507
Igor Breger0ede3cb2015-09-20 06:52:42 +0000508multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
509 X86VectorVTInfo To, PatFrag vinsert_insert,
510 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
511 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000512 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
514 (To.VT (!cast<Instruction>(InstrStr#"rr")
515 To.RC:$src1, From.RC:$src2,
516 (INSERT_get_vinsert_imm To.RC:$ins)))>;
517
518 def : Pat<(vinsert_insert:$ins
519 (To.VT To.RC:$src1),
520 (From.VT (bitconvert (From.LdFrag addr:$src2))),
521 (iPTR imm)),
522 (To.VT (!cast<Instruction>(InstrStr#"rm")
523 To.RC:$src1, addr:$src2,
524 (INSERT_get_vinsert_imm To.RC:$ins)))>;
525 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000526}
527
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000528multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
529 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000530
531 let Predicates = [HasVLX] in
532 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
533 X86VectorVTInfo< 4, EltVT32, VR128X>,
534 X86VectorVTInfo< 8, EltVT32, VR256X>,
535 vinsert128_insert>, EVEX_V256;
536
537 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000538 X86VectorVTInfo< 4, EltVT32, VR128X>,
539 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540 vinsert128_insert>, EVEX_V512;
541
542 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000543 X86VectorVTInfo< 4, EltVT64, VR256X>,
544 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545 vinsert256_insert>, VEX_W, EVEX_V512;
546
547 let Predicates = [HasVLX, HasDQI] in
548 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
549 X86VectorVTInfo< 2, EltVT64, VR128X>,
550 X86VectorVTInfo< 4, EltVT64, VR256X>,
551 vinsert128_insert>, VEX_W, EVEX_V256;
552
553 let Predicates = [HasDQI] in {
554 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
555 X86VectorVTInfo< 2, EltVT64, VR128X>,
556 X86VectorVTInfo< 8, EltVT64, VR512>,
557 vinsert128_insert>, VEX_W, EVEX_V512;
558
559 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
560 X86VectorVTInfo< 8, EltVT32, VR256X>,
561 X86VectorVTInfo<16, EltVT32, VR512>,
562 vinsert256_insert>, EVEX_V512;
563 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564}
565
Adam Nemet4e2ef472014-10-02 23:18:28 +0000566defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
567defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569// Codegen pattern with the alternative types,
570// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
571defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
572 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
573defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
575
576defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
578defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
580
581defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
582 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
583defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
584 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
585
586// Codegen pattern with the alternative types insert VEC128 into VEC256
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
591// Codegen pattern with the alternative types insert VEC128 into VEC512
592defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
596// Codegen pattern with the alternative types insert VEC256 into VEC512
597defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000603let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000604def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000605 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000606 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000607 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000608 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000609def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000610 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000611 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000612 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
614 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000615}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616
617//===----------------------------------------------------------------------===//
618// AVX-512 VECTOR EXTRACT
619//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620
Igor Breger7f69a992015-09-10 12:54:54 +0000621multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000622 X86VectorVTInfo From, X86VectorVTInfo To,
623 PatFrag vextract_extract,
624 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000625
626 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
627 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
628 // vextract_extract), we interesting only in patterns without mask,
629 // intrinsics pattern match generated bellow.
630 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000631 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000632 "vextract" # To.EltTypeName # "x" # To.NumElts,
633 "$idx, $src1", "$src1, $idx",
634 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
635 (iPTR imm)))]>,
636 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000637 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000638 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000639 "vextract" # To.EltTypeName # "x" # To.NumElts #
640 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
641 [(store (To.VT (vextract_extract:$idx
642 (From.VT From.RC:$src1), (iPTR imm))),
643 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000644
Craig Toppere1cac152016-06-07 07:27:54 +0000645 let mayStore = 1, hasSideEffects = 0 in
646 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
647 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000648 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000649 "vextract" # To.EltTypeName # "x" # To.NumElts #
650 "\t{$idx, $src1, $dst {${mask}}|"
651 "$dst {${mask}}, $src1, $idx}",
652 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000653 }
Renato Golindb7ea862015-09-09 19:44:40 +0000654
Craig Topperd4e58072016-10-31 05:55:57 +0000655 def : Pat<(To.VT (vselect To.KRCWM:$mask,
656 (vextract_extract:$ext (From.VT From.RC:$src1),
657 (iPTR imm)),
658 To.RC:$src0)),
659 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
660 From.ZSuffix # "rrk")
661 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
662 (EXTRACT_get_vextract_imm To.RC:$ext))>;
663
664 def : Pat<(To.VT (vselect To.KRCWM:$mask,
665 (vextract_extract:$ext (From.VT From.RC:$src1),
666 (iPTR imm)),
667 To.ImmAllZerosV)),
668 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
669 From.ZSuffix # "rrkz")
670 To.KRCWM:$mask, From.RC:$src1,
671 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000672}
673
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674// Codegen pattern for the alternative types
675multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
676 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000677 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000678 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000679 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
680 (To.VT (!cast<Instruction>(InstrStr#"rr")
681 From.RC:$src1,
682 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000683 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
684 (iPTR imm))), addr:$dst),
685 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
686 (EXTRACT_get_vextract_imm To.RC:$ext))>;
687 }
Igor Breger7f69a992015-09-10 12:54:54 +0000688}
689
690multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000691 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000692 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000693 X86VectorVTInfo<16, EltVT32, VR512>,
694 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000695 vextract128_extract,
696 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000697 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000699 X86VectorVTInfo< 8, EltVT64, VR512>,
700 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000701 vextract256_extract,
702 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
704 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000705 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000706 X86VectorVTInfo< 8, EltVT32, VR256X>,
707 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000708 vextract128_extract,
709 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000710 EVEX_V256, EVEX_CD8<32, CD8VT4>;
711 let Predicates = [HasVLX, HasDQI] in
712 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
713 X86VectorVTInfo< 4, EltVT64, VR256X>,
714 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000715 vextract128_extract,
716 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
718 let Predicates = [HasDQI] in {
719 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
720 X86VectorVTInfo< 8, EltVT64, VR512>,
721 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000722 vextract128_extract,
723 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000724 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
725 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
726 X86VectorVTInfo<16, EltVT32, VR512>,
727 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000728 vextract256_extract,
729 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000730 EVEX_V512, EVEX_CD8<32, CD8VT8>;
731 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000732}
733
Adam Nemet55536c62014-09-25 23:48:45 +0000734defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
735defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000736
Igor Bregerdefab3c2015-10-08 12:55:01 +0000737// extract_subvector codegen patterns with the alternative types.
738// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
739defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
740 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
741defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
742 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
743
744defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000745 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000746defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
747 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
748
749defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
751defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
752 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
753
Craig Topper08a68572016-05-21 22:50:04 +0000754// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
757defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
759
760// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
763defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
764 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
765// Codegen pattern with the alternative types extract VEC256 from VEC512
766defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
767 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
768defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
769 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
770
Craig Topper5f3fef82016-05-22 07:40:58 +0000771// A 128-bit subvector extract from the first 256-bit vector position
772// is a subregister copy that needs no instruction.
773def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
774 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
775def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
776 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
777def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
778 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
779def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
780 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
781def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
782 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
783def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
784 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
785
786// A 256-bit subvector extract from the first 256-bit vector position
787// is a subregister copy that needs no instruction.
788def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
789 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
790def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
791 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
792def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
793 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
794def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
795 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
796def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
797 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
798def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
799 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
800
801let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802// A 128-bit subvector insert to the first 512-bit vector position
803// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000804def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
805 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
806def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
807 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
808def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
809 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
810def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
814def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
815 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
Craig Topper5f3fef82016-05-22 07:40:58 +0000817// A 256-bit subvector insert to the first 512-bit vector position
818// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000821def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000823def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000828 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000829def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000830 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000831}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
833// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000834def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000835 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000836 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
838 EVEX;
839
Craig Topper03b849e2016-05-21 22:50:11 +0000840def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000841 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000842 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000844 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000845
846//===---------------------------------------------------------------------===//
847// AVX-512 BROADCAST
848//---
Igor Breger131008f2016-05-01 08:40:00 +0000849// broadcast with a scalar argument.
850multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
851 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000852 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
853 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
854 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
855 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
856 (X86VBroadcast SrcInfo.FRC:$src),
857 DestInfo.RC:$src0)),
858 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
859 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
860 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
861 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
862 (X86VBroadcast SrcInfo.FRC:$src),
863 DestInfo.ImmAllZerosV)),
864 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
865 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000866}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000867
Igor Breger21296d22015-10-20 11:56:42 +0000868multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
869 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000870 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000871 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
872 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
873 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
874 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000875 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000876 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000877 (DestInfo.VT (X86VBroadcast
878 (SrcInfo.ScalarLdFrag addr:$src)))>,
879 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000880 }
Craig Toppere1cac152016-06-07 07:27:54 +0000881
Craig Topper80934372016-07-16 03:42:59 +0000882 def : Pat<(DestInfo.VT (X86VBroadcast
883 (SrcInfo.VT (scalar_to_vector
884 (SrcInfo.ScalarLdFrag addr:$src))))),
885 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000886 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
887 (X86VBroadcast
888 (SrcInfo.VT (scalar_to_vector
889 (SrcInfo.ScalarLdFrag addr:$src)))),
890 DestInfo.RC:$src0)),
891 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
892 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000893 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
894 (X86VBroadcast
895 (SrcInfo.VT (scalar_to_vector
896 (SrcInfo.ScalarLdFrag addr:$src)))),
897 DestInfo.ImmAllZerosV)),
898 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
899 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000901
Craig Topper80934372016-07-16 03:42:59 +0000902multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000903 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000904 let Predicates = [HasAVX512] in
905 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
906 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
907 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000908
909 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000910 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000911 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000912 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913 }
914}
915
Craig Topper80934372016-07-16 03:42:59 +0000916multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
917 AVX512VLVectorVTInfo _> {
918 let Predicates = [HasAVX512] in
919 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
920 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
921 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000922
Craig Topper80934372016-07-16 03:42:59 +0000923 let Predicates = [HasVLX] in {
924 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
925 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
926 EVEX_V256;
927 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
928 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
929 EVEX_V128;
930 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000931}
Craig Topper80934372016-07-16 03:42:59 +0000932defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
933 avx512vl_f32_info>;
934defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
935 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000936
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000937def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000938 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000939def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000940 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000941
Robert Khasanovcbc57032014-12-09 16:38:41 +0000942multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
943 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000944 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000945 (ins SrcRC:$src),
946 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000947 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948}
949
Robert Khasanovcbc57032014-12-09 16:38:41 +0000950multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
951 RegisterClass SrcRC, Predicate prd> {
952 let Predicates = [prd] in
953 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
954 let Predicates = [prd, HasVLX] in {
955 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
956 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
957 }
958}
959
Igor Breger0aeda372016-02-07 08:30:50 +0000960let isCodeGenOnly = 1 in {
961defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000962 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000963defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000964 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000965}
966let isAsmParserOnly = 1 in {
967 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
968 GR32, HasBWI>;
969 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000970 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000971}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000972defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
973 HasAVX512>;
974defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
975 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000976
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000978 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000980 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000981
Igor Breger21296d22015-10-20 11:56:42 +0000982// Provide aliases for broadcast from the same register class that
983// automatically does the extract.
984multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
985 X86VectorVTInfo SrcInfo> {
986 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
987 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
988 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
989}
990
991multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
992 AVX512VLVectorVTInfo _, Predicate prd> {
993 let Predicates = [prd] in {
994 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
995 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
996 EVEX_V512;
997 // Defined separately to avoid redefinition.
998 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
999 }
1000 let Predicates = [prd, HasVLX] in {
1001 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1002 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1003 EVEX_V256;
1004 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1005 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001006 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007}
1008
Igor Breger21296d22015-10-20 11:56:42 +00001009defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1010 avx512vl_i8_info, HasBWI>;
1011defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1012 avx512vl_i16_info, HasBWI>;
1013defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1014 avx512vl_i32_info, HasAVX512>;
1015defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1016 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001017
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1019 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001020 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001021 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1022 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001023 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001024 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001025}
1026
Craig Topperbe351ee2016-10-01 06:01:23 +00001027let Predicates = [HasVLX, HasBWI] in {
1028 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1029 // This means we'll encounter truncated i32 loads; match that here.
1030 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1031 (VPBROADCASTWZ128m addr:$src)>;
1032 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1033 (VPBROADCASTWZ256m addr:$src)>;
1034 def : Pat<(v8i16 (X86VBroadcast
1035 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1036 (VPBROADCASTWZ128m addr:$src)>;
1037 def : Pat<(v16i16 (X86VBroadcast
1038 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1039 (VPBROADCASTWZ256m addr:$src)>;
1040}
1041
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001042//===----------------------------------------------------------------------===//
1043// AVX-512 BROADCAST SUBVECTORS
1044//
1045
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001046defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1047 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001048 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001049defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1050 v16f32_info, v4f32x_info>,
1051 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1052defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1053 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001054 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001055defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1056 v8f64_info, v4f64x_info>, VEX_W,
1057 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1058
Craig Topper715ad7f2016-10-16 23:29:51 +00001059let Predicates = [HasAVX512] in {
1060def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1061 (VBROADCASTI64X4rm addr:$src)>;
1062def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1063 (VBROADCASTI64X4rm addr:$src)>;
1064
1065// Provide fallback in case the load node that is used in the patterns above
1066// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001067def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1068 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001069 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001070def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1071 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001072 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001073def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1074 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1075 (v16i16 VR256X:$src), 1)>;
1076def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1077 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1078 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001079
1080def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1081 (VBROADCASTI32X4rm addr:$src)>;
1082def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1083 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001084}
1085
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001086let Predicates = [HasVLX] in {
1087defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1088 v8i32x_info, v4i32x_info>,
1089 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1090defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1091 v8f32x_info, v4f32x_info>,
1092 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001093
1094def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1095 (VBROADCASTI32X4Z256rm addr:$src)>;
1096def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1097 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001098
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001099// Provide fallback in case the load node that is used in the patterns above
1100// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001101def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001102 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001103 (v4f32 VR128X:$src), 1)>;
1104def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001105 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001106 (v4i32 VR128X:$src), 1)>;
1107def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001108 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001109 (v8i16 VR128X:$src), 1)>;
1110def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001111 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001112 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001113}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001114
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001115let Predicates = [HasVLX, HasDQI] in {
1116defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1117 v4i64x_info, v2i64x_info>, VEX_W,
1118 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1119defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1120 v4f64x_info, v2f64x_info>, VEX_W,
1121 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001122
1123// Provide fallback in case the load node that is used in the patterns above
1124// is used by additional users, which prevents the pattern selection.
1125def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1126 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1127 (v2f64 VR128X:$src), 1)>;
1128def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1129 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1130 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001131}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001132
1133let Predicates = [HasVLX, NoDQI] in {
1134def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1135 (VBROADCASTF32X4Z256rm addr:$src)>;
1136def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1137 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001138
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001139// Provide fallback in case the load node that is used in the patterns above
1140// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001141def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001142 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001143 (v2f64 VR128X:$src), 1)>;
1144def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001145 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1146 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001147}
1148
Craig Topper715ad7f2016-10-16 23:29:51 +00001149let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001150def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1151 (VBROADCASTF32X4rm addr:$src)>;
1152def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1153 (VBROADCASTI32X4rm addr:$src)>;
1154
Craig Topper715ad7f2016-10-16 23:29:51 +00001155def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1156 (VBROADCASTF64X4rm addr:$src)>;
1157def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1158 (VBROADCASTI64X4rm addr:$src)>;
1159
1160// Provide fallback in case the load node that is used in the patterns above
1161// is used by additional users, which prevents the pattern selection.
1162def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1163 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1164 (v8f32 VR256X:$src), 1)>;
1165def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1166 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1167 (v8i32 VR256X:$src), 1)>;
1168}
1169
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001170let Predicates = [HasDQI] in {
1171defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1172 v8i64_info, v2i64x_info>, VEX_W,
1173 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1174defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1175 v16i32_info, v8i32x_info>,
1176 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1177defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1178 v8f64_info, v2f64x_info>, VEX_W,
1179 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1180defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1181 v16f32_info, v8f32x_info>,
1182 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001183
1184// Provide fallback in case the load node that is used in the patterns above
1185// is used by additional users, which prevents the pattern selection.
1186def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1187 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1188 (v8f32 VR256X:$src), 1)>;
1189def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1190 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1191 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001192}
Adam Nemet73f72e12014-06-27 00:43:38 +00001193
Igor Bregerfa798a92015-11-02 07:39:36 +00001194multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001195 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001196 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001197 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001198 EVEX_V512;
1199 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001200 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001201 EVEX_V256;
1202}
1203
1204multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001205 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1206 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001207
1208 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001209 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1210 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001211}
1212
Craig Topper51e052f2016-10-15 16:26:02 +00001213defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1214 avx512vl_i32_info, avx512vl_i64_info>;
1215defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1216 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001217
Craig Topper52317e82017-01-15 05:47:45 +00001218let Predicates = [HasVLX] in {
1219def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1220 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1221def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1222 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1223}
1224
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001225def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001226 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001227def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1228 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1229
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001230def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001231 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001232def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1233 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001234
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235//===----------------------------------------------------------------------===//
1236// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1237//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001238multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1239 X86VectorVTInfo _, RegisterClass KRC> {
1240 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001241 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001242 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243}
1244
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001245multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001246 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1247 let Predicates = [HasCDI] in
1248 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1249 let Predicates = [HasCDI, HasVLX] in {
1250 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1251 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1252 }
1253}
1254
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001255defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001256 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001257defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001258 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259
1260//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001261// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001262multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001263let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001264 // The index operand in the pattern should really be an integer type. However,
1265 // if we do that and it happens to come from a bitcast, then it becomes
1266 // difficult to find the bitcast needed to convert the index to the
1267 // destination type for the passthru since it will be folded with the bitcast
1268 // of the index operand.
1269 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001270 (ins _.RC:$src2, _.RC:$src3),
1271 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001272 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001273 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274
Craig Topper4fa3b502016-09-06 06:56:59 +00001275 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001276 (ins _.RC:$src2, _.MemOp:$src3),
1277 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001278 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001279 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001280 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001281 }
1282}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001284 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001285 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001286 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001287 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1288 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1289 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001290 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001291 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1292 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001293}
1294
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001296 AVX512VLVectorVTInfo VTInfo> {
1297 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1298 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001299 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001300 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1301 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1302 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1303 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001304 }
1305}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001306
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001307multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001308 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001309 Predicate Prd> {
1310 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001311 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001312 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001313 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1314 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001315 }
1316}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001317
Craig Topperaad5f112015-11-30 00:13:24 +00001318defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001319 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001320defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001321 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001322defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001323 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001324 VEX_W, EVEX_CD8<16, CD8VF>;
1325defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001326 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001327 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001328defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001329 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001330defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001331 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001332
Craig Topperaad5f112015-11-30 00:13:24 +00001333// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001334multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001335 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001336let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001337 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1338 (ins IdxVT.RC:$src2, _.RC:$src3),
1339 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001340 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1341 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001342
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001343 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1344 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1345 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001346 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001347 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001348 EVEX_4V, AVX5128IBase;
1349 }
1350}
1351multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001352 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001353 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001354 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1355 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1356 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1357 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001358 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001359 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1360 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001361}
1362
1363multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001364 AVX512VLVectorVTInfo VTInfo,
1365 AVX512VLVectorVTInfo ShuffleMask> {
1366 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001368 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001369 ShuffleMask.info512>, EVEX_V512;
1370 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001371 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001373 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001374 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001375 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001376 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001377 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1378 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001379 }
1380}
1381
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001382multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001383 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001384 AVX512VLVectorVTInfo Idx,
1385 Predicate Prd> {
1386 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001387 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1388 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001389 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001390 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1391 Idx.info128>, EVEX_V128;
1392 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1393 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001394 }
1395}
1396
Craig Toppera47576f2015-11-26 20:21:29 +00001397defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001398 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001399defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001400 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001401defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1402 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1403 VEX_W, EVEX_CD8<16, CD8VF>;
1404defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1405 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1406 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001407defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001408 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001409defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001410 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001411
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001412//===----------------------------------------------------------------------===//
1413// AVX-512 - BLEND using mask
1414//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001415multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001416 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001417 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1418 (ins _.RC:$src1, _.RC:$src2),
1419 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001420 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001421 []>, EVEX_4V;
1422 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1423 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001424 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001425 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001426 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001427 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1428 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1429 !strconcat(OpcodeStr,
1430 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1431 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001432 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001433 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1434 (ins _.RC:$src1, _.MemOp:$src2),
1435 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001436 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001437 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1438 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1439 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001440 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001441 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001442 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001443 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1444 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1445 !strconcat(OpcodeStr,
1446 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1447 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1448 }
Craig Toppera74e3082017-01-07 22:20:34 +00001449 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001450}
1451multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1452
Craig Topper81f20aa2017-01-07 22:20:26 +00001453 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001454 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1455 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1456 !strconcat(OpcodeStr,
1457 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1458 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001459 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001460
1461 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1462 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1463 !strconcat(OpcodeStr,
1464 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1465 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001466 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001467 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001468}
1469
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001470multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1471 AVX512VLVectorVTInfo VTInfo> {
1472 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1473 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001475 let Predicates = [HasVLX] in {
1476 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1477 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1478 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1479 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1480 }
1481}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001482
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001483multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1484 AVX512VLVectorVTInfo VTInfo> {
1485 let Predicates = [HasBWI] in
1486 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001487
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001488 let Predicates = [HasBWI, HasVLX] in {
1489 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1490 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1491 }
1492}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001495defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1496defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1497defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1498defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1499defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1500defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001501
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001502
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001503//===----------------------------------------------------------------------===//
1504// Compare Instructions
1505//===----------------------------------------------------------------------===//
1506
1507// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001508
1509multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1510
1511 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1512 (outs _.KRC:$dst),
1513 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1514 "vcmp${cc}"#_.Suffix,
1515 "$src2, $src1", "$src1, $src2",
1516 (OpNode (_.VT _.RC:$src1),
1517 (_.VT _.RC:$src2),
1518 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001519 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1520 (outs _.KRC:$dst),
1521 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1522 "vcmp${cc}"#_.Suffix,
1523 "$src2, $src1", "$src1, $src2",
1524 (OpNode (_.VT _.RC:$src1),
1525 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1526 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001527
1528 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1529 (outs _.KRC:$dst),
1530 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1531 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001532 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001533 (OpNodeRnd (_.VT _.RC:$src1),
1534 (_.VT _.RC:$src2),
1535 imm:$cc,
1536 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1537 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001538 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001539 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1540 (outs VK1:$dst),
1541 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1542 "vcmp"#_.Suffix,
1543 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1544 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1545 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001546 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001547 "vcmp"#_.Suffix,
1548 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1549 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1550
1551 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1552 (outs _.KRC:$dst),
1553 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1554 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001555 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001556 EVEX_4V, EVEX_B;
1557 }// let isAsmParserOnly = 1, hasSideEffects = 0
1558
1559 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001560 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001561 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1562 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1563 !strconcat("vcmp${cc}", _.Suffix,
1564 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1565 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1566 _.FRC:$src2,
1567 imm:$cc))],
1568 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001569 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1570 (outs _.KRC:$dst),
1571 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1572 !strconcat("vcmp${cc}", _.Suffix,
1573 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1574 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1575 (_.ScalarLdFrag addr:$src2),
1576 imm:$cc))],
1577 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001578 }
1579}
1580
1581let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001582 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1583 AVX512XSIi8Base;
1584 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1585 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001588multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001589 X86VectorVTInfo _, bit IsCommutable> {
1590 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001591 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1593 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1594 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1596 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001597 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1598 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1599 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1600 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001601 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001602 def rrk : AVX512BI<opc, MRMSrcReg,
1603 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1604 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1605 "$dst {${mask}}, $src1, $src2}"),
1606 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1607 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1608 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001609 def rmk : AVX512BI<opc, MRMSrcMem,
1610 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1611 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1612 "$dst {${mask}}, $src1, $src2}"),
1613 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1614 (OpNode (_.VT _.RC:$src1),
1615 (_.VT (bitconvert
1616 (_.LdFrag addr:$src2))))))],
1617 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001618}
1619
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001620multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001621 X86VectorVTInfo _, bit IsCommutable> :
1622 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001623 def rmb : AVX512BI<opc, MRMSrcMem,
1624 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1625 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1626 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1627 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1628 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1629 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1630 def rmbk : AVX512BI<opc, MRMSrcMem,
1631 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1632 _.ScalarMemOp:$src2),
1633 !strconcat(OpcodeStr,
1634 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1635 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1636 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1637 (OpNode (_.VT _.RC:$src1),
1638 (X86VBroadcast
1639 (_.ScalarLdFrag addr:$src2)))))],
1640 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001641}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001642
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001643multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001644 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1645 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001646 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001647 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1648 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001649
1650 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001651 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1652 IsCommutable>, EVEX_V256;
1653 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1654 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001655 }
1656}
1657
1658multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1659 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001660 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001661 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001662 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1663 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001664
1665 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001666 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1667 IsCommutable>, EVEX_V256;
1668 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1669 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001670 }
1671}
1672
1673defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001674 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001675 EVEX_CD8<8, CD8VF>;
1676
1677defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001678 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001679 EVEX_CD8<16, CD8VF>;
1680
Robert Khasanovf70f7982014-09-18 14:06:55 +00001681defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001682 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001683 EVEX_CD8<32, CD8VF>;
1684
Robert Khasanovf70f7982014-09-18 14:06:55 +00001685defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001686 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001687 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1688
1689defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1690 avx512vl_i8_info, HasBWI>,
1691 EVEX_CD8<8, CD8VF>;
1692
1693defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1694 avx512vl_i16_info, HasBWI>,
1695 EVEX_CD8<16, CD8VF>;
1696
Robert Khasanovf70f7982014-09-18 14:06:55 +00001697defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001698 avx512vl_i32_info, HasAVX512>,
1699 EVEX_CD8<32, CD8VF>;
1700
Robert Khasanovf70f7982014-09-18 14:06:55 +00001701defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001702 avx512vl_i64_info, HasAVX512>,
1703 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704
Craig Topper8b9e6712016-09-02 04:25:30 +00001705let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001708 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1709 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710
1711def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001713 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1714 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001715}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716
Robert Khasanov29e3b962014-08-27 09:34:37 +00001717multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1718 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001719 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001721 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001722 !strconcat("vpcmp${cc}", Suffix,
1723 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1725 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001726 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1727 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001728 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001729 !strconcat("vpcmp${cc}", Suffix,
1730 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1732 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001733 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001734 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1735 def rrik : AVX512AIi8<opc, MRMSrcReg,
1736 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001737 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001738 !strconcat("vpcmp${cc}", Suffix,
1739 "\t{$src2, $src1, $dst {${mask}}|",
1740 "$dst {${mask}}, $src1, $src2}"),
1741 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1742 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001743 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001745 def rmik : AVX512AIi8<opc, MRMSrcMem,
1746 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001747 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001748 !strconcat("vpcmp${cc}", Suffix,
1749 "\t{$src2, $src1, $dst {${mask}}|",
1750 "$dst {${mask}}, $src1, $src2}"),
1751 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1752 (OpNode (_.VT _.RC:$src1),
1753 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001754 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001758 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001759 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001760 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001761 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1762 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001763 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001764 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001765 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001766 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1768 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001769 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001770 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1771 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001772 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001773 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1775 "$dst {${mask}}, $src1, $src2, $cc}"),
1776 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001777 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001778 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1779 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001780 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 !strconcat("vpcmp", Suffix,
1782 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1783 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001784 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001785 }
1786}
1787
Robert Khasanov29e3b962014-08-27 09:34:37 +00001788multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001789 X86VectorVTInfo _> :
1790 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001791 def rmib : AVX512AIi8<opc, MRMSrcMem,
1792 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001793 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001794 !strconcat("vpcmp${cc}", Suffix,
1795 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1796 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1797 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1798 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001799 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001800 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1801 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1802 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001803 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001804 !strconcat("vpcmp${cc}", Suffix,
1805 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1806 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1807 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1808 (OpNode (_.VT _.RC:$src1),
1809 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001810 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001811 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812
Robert Khasanov29e3b962014-08-27 09:34:37 +00001813 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001814 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1816 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001817 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001818 !strconcat("vpcmp", Suffix,
1819 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1820 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1821 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1822 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1823 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001824 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825 !strconcat("vpcmp", Suffix,
1826 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1827 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1828 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1829 }
1830}
1831
1832multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1833 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1834 let Predicates = [prd] in
1835 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1836
1837 let Predicates = [prd, HasVLX] in {
1838 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1839 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1840 }
1841}
1842
1843multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1844 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1845 let Predicates = [prd] in
1846 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1847 EVEX_V512;
1848
1849 let Predicates = [prd, HasVLX] in {
1850 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1851 EVEX_V256;
1852 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1853 EVEX_V128;
1854 }
1855}
1856
1857defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1858 HasBWI>, EVEX_CD8<8, CD8VF>;
1859defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1860 HasBWI>, EVEX_CD8<8, CD8VF>;
1861
1862defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1863 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1864defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1865 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1866
Robert Khasanovf70f7982014-09-18 14:06:55 +00001867defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001868 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001869defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001870 HasAVX512>, EVEX_CD8<32, CD8VF>;
1871
Robert Khasanovf70f7982014-09-18 14:06:55 +00001872defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001873 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001874defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001876
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001877multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001878
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001879 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1880 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1881 "vcmp${cc}"#_.Suffix,
1882 "$src2, $src1", "$src1, $src2",
1883 (X86cmpm (_.VT _.RC:$src1),
1884 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001885 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001886
Craig Toppere1cac152016-06-07 07:27:54 +00001887 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1888 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1889 "vcmp${cc}"#_.Suffix,
1890 "$src2, $src1", "$src1, $src2",
1891 (X86cmpm (_.VT _.RC:$src1),
1892 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1893 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001894
Craig Toppere1cac152016-06-07 07:27:54 +00001895 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1896 (outs _.KRC:$dst),
1897 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1898 "vcmp${cc}"#_.Suffix,
1899 "${src2}"##_.BroadcastStr##", $src1",
1900 "$src1, ${src2}"##_.BroadcastStr,
1901 (X86cmpm (_.VT _.RC:$src1),
1902 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1903 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001904 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001905 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001906 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1907 (outs _.KRC:$dst),
1908 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1909 "vcmp"#_.Suffix,
1910 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1911
1912 let mayLoad = 1 in {
1913 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1914 (outs _.KRC:$dst),
1915 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1916 "vcmp"#_.Suffix,
1917 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1918
1919 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1920 (outs _.KRC:$dst),
1921 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1922 "vcmp"#_.Suffix,
1923 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1924 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1925 }
1926 }
1927}
1928
1929multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1930 // comparison code form (VCMP[EQ/LT/LE/...]
1931 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1932 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1933 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001934 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001935 (X86cmpmRnd (_.VT _.RC:$src1),
1936 (_.VT _.RC:$src2),
1937 imm:$cc,
1938 (i32 FROUND_NO_EXC))>, EVEX_B;
1939
1940 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1941 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1942 (outs _.KRC:$dst),
1943 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1944 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001945 "$cc, {sae}, $src2, $src1",
1946 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001947 }
1948}
1949
1950multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1951 let Predicates = [HasAVX512] in {
1952 defm Z : avx512_vcmp_common<_.info512>,
1953 avx512_vcmp_sae<_.info512>, EVEX_V512;
1954
1955 }
1956 let Predicates = [HasAVX512,HasVLX] in {
1957 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1958 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959 }
1960}
1961
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001962defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1963 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1964defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1965 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001966
1967def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1968 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001969 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1970 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001971 imm:$cc), VK8)>;
1972def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1973 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001974 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1975 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001976 imm:$cc), VK8)>;
1977def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1978 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001979 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1980 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001981 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001982
Asaf Badouh572bbce2015-09-20 08:46:07 +00001983// ----------------------------------------------------------------
1984// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001985//handle fpclass instruction mask = op(reg_scalar,imm)
1986// op(mem_scalar,imm)
1987multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1988 X86VectorVTInfo _, Predicate prd> {
1989 let Predicates = [prd] in {
1990 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1991 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001992 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001993 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1994 (i32 imm:$src2)))], NoItinerary>;
1995 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1996 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1997 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001998 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001999 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002000 (OpNode (_.VT _.RC:$src1),
2001 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002002 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2003 (ins _.MemOp:$src1, i32u8imm:$src2),
2004 OpcodeStr##_.Suffix##
2005 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2006 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002007 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002008 (i32 imm:$src2)))], NoItinerary>;
2009 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2010 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2011 OpcodeStr##_.Suffix##
2012 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2013 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2014 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2015 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002016 }
2017}
2018
Asaf Badouh572bbce2015-09-20 08:46:07 +00002019//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2020// fpclass(reg_vec, mem_vec, imm)
2021// fpclass(reg_vec, broadcast(eltVt), imm)
2022multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2023 X86VectorVTInfo _, string mem, string broadcast>{
2024 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2025 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002026 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002027 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2028 (i32 imm:$src2)))], NoItinerary>;
2029 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2030 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2031 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002032 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002033 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002034 (OpNode (_.VT _.RC:$src1),
2035 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002036 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2037 (ins _.MemOp:$src1, i32u8imm:$src2),
2038 OpcodeStr##_.Suffix##mem#
2039 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002040 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002041 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2042 (i32 imm:$src2)))], NoItinerary>;
2043 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2044 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2045 OpcodeStr##_.Suffix##mem#
2046 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002047 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002048 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2049 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2050 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2051 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2052 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2053 _.BroadcastStr##", $dst|$dst, ${src1}"
2054 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002055 [(set _.KRC:$dst,(OpNode
2056 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002057 (_.ScalarLdFrag addr:$src1))),
2058 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2059 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2060 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2061 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2062 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2063 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002064 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2065 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002066 (_.ScalarLdFrag addr:$src1))),
2067 (i32 imm:$src2))))], NoItinerary>,
2068 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002069}
2070
Asaf Badouh572bbce2015-09-20 08:46:07 +00002071multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002072 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002073 string broadcast>{
2074 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002075 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002076 broadcast>, EVEX_V512;
2077 }
2078 let Predicates = [prd, HasVLX] in {
2079 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2080 broadcast>, EVEX_V128;
2081 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2082 broadcast>, EVEX_V256;
2083 }
2084}
2085
2086multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002087 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002088 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002089 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002090 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002091 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2092 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2093 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2094 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2095 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002096}
2097
Asaf Badouh696e8e02015-10-18 11:04:38 +00002098defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2099 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002100
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002101//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002102// Mask register copy, including
2103// - copy between mask registers
2104// - load/store mask registers
2105// - copy from GPR to mask register and vice versa
2106//
2107multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2108 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002109 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002110 let hasSideEffects = 0 in
2111 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2112 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2113 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2114 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2115 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2116 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2117 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2118 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119}
2120
2121multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2122 string OpcodeStr,
2123 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002124 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002125 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002126 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002127 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002128 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 }
2130}
2131
Robert Khasanov74acbb72014-07-23 14:49:42 +00002132let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002133 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002134 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2135 VEX, PD;
2136
2137let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002138 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002139 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002140 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002141
2142let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002143 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2144 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002145 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2146 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002147 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2148 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002149 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2150 VEX, XD, VEX_W;
2151}
2152
2153// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002154def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2155 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2156def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2157 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2158
2159def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2160 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2161def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2162 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2163
2164def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002165 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002166def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002167 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002168 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2169
2170def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002171 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2172def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2173 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002174def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002175 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002176 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2177
2178def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2179 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2180def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2181 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2182def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2183 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2184def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2185 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002186
Robert Khasanov74acbb72014-07-23 14:49:42 +00002187// Load/store kreg
2188let Predicates = [HasDQI] in {
2189 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2190 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002191 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2192 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002193
2194 def : Pat<(store VK4:$src, addr:$dst),
2195 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2196 def : Pat<(store VK2:$src, addr:$dst),
2197 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002198 def : Pat<(store VK1:$src, addr:$dst),
2199 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002200
2201 def : Pat<(v2i1 (load addr:$src)),
2202 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2203 def : Pat<(v4i1 (load addr:$src)),
2204 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002205}
2206let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002207 def : Pat<(store VK1:$src, addr:$dst),
2208 (MOV8mr addr:$dst,
2209 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2210 sub_8bit))>;
2211 def : Pat<(store VK2:$src, addr:$dst),
2212 (MOV8mr addr:$dst,
2213 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2214 sub_8bit))>;
2215 def : Pat<(store VK4:$src, addr:$dst),
2216 (MOV8mr addr:$dst,
2217 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002218 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002219 def : Pat<(store VK8:$src, addr:$dst),
2220 (MOV8mr addr:$dst,
2221 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2222 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002223
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002224 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002225 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002226 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002227 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002228 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002229 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002230}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002231
Robert Khasanov74acbb72014-07-23 14:49:42 +00002232let Predicates = [HasAVX512] in {
2233 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002235 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002236 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002237 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2238 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002239}
2240let Predicates = [HasBWI] in {
2241 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2242 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002243 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2244 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002245 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2246 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002247 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2248 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002250
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002252 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002253 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2254 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002255
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002256 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002257 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002258
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002259 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2260 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2261
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002262 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002263 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002264 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2265 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002266 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002267
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002268 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002269 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002270 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2271 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002272 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002273
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002274 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002275 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002276
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002277 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002278 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002279
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002280 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002281 (EXTRACT_SUBREG
2282 (AND32ri8 (KMOVWrk
2283 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002284
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002285 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002286 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002287
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002288 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002289 (AND64ri8 (SUBREG_TO_REG (i64 0),
2290 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002291
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002292 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002293 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002294 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002295
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002296 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002297 (EXTRACT_SUBREG
2298 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2299 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002300
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002301 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002302 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002303}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002304def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2305 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2306def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2307 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2308def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2309 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2310def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2311 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2312def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2313 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2314def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2315 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002316
Igor Bregerd6c187b2016-01-27 08:43:25 +00002317def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2318def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2319def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2320
Igor Bregera77b14d2016-08-11 12:13:46 +00002321def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2322def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2323def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2324def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2325def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2326def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327
2328// Mask unary operation
2329// - KNOT
2330multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002331 RegisterClass KRC, SDPatternOperator OpNode,
2332 Predicate prd> {
2333 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002335 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336 [(set KRC:$dst, (OpNode KRC:$src))]>;
2337}
2338
Robert Khasanov74acbb72014-07-23 14:49:42 +00002339multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2340 SDPatternOperator OpNode> {
2341 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2342 HasDQI>, VEX, PD;
2343 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2344 HasAVX512>, VEX, PS;
2345 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2346 HasBWI>, VEX, PD, VEX_W;
2347 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2348 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002349}
2350
Craig Topper7b9cc142016-11-03 06:04:28 +00002351defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002352
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002353multiclass avx512_mask_unop_int<string IntName, string InstName> {
2354 let Predicates = [HasAVX512] in
2355 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2356 (i16 GR16:$src)),
2357 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2358 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2359}
2360defm : avx512_mask_unop_int<"knot", "KNOT">;
2361
Robert Khasanov74acbb72014-07-23 14:49:42 +00002362// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002363let Predicates = [HasAVX512, NoDQI] in
2364def : Pat<(vnot VK8:$src),
2365 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2366
2367def : Pat<(vnot VK4:$src),
2368 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2369def : Pat<(vnot VK2:$src),
2370 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002371
2372// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002373// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002375 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002376 Predicate prd, bit IsCommutable> {
2377 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002378 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2379 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002380 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002381 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2382}
2383
Robert Khasanov595683d2014-07-28 13:46:45 +00002384multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002385 SDPatternOperator OpNode, bit IsCommutable,
2386 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002387 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002388 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002389 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002390 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002391 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002392 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002393 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002394 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002395}
2396
2397def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2398def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002399// These nodes use 'vnot' instead of 'not' to support vectors.
2400def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2401def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402
Craig Topper7b9cc142016-11-03 06:04:28 +00002403defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2404defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2405defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2406defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2407defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2408defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002409
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002410multiclass avx512_mask_binop_int<string IntName, string InstName> {
2411 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002412 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2413 (i16 GR16:$src1), (i16 GR16:$src2)),
2414 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2415 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2416 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417}
2418
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419defm : avx512_mask_binop_int<"kand", "KAND">;
2420defm : avx512_mask_binop_int<"kandn", "KANDN">;
2421defm : avx512_mask_binop_int<"kor", "KOR">;
2422defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2423defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002424
Craig Topper7b9cc142016-11-03 06:04:28 +00002425multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2426 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002427 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2428 // for the DQI set, this type is legal and KxxxB instruction is used
2429 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002430 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002431 (COPY_TO_REGCLASS
2432 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2433 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2434
2435 // All types smaller than 8 bits require conversion anyway
2436 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2437 (COPY_TO_REGCLASS (Inst
2438 (COPY_TO_REGCLASS VK1:$src1, VK16),
2439 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002440 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002441 (COPY_TO_REGCLASS (Inst
2442 (COPY_TO_REGCLASS VK2:$src1, VK16),
2443 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002444 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002445 (COPY_TO_REGCLASS (Inst
2446 (COPY_TO_REGCLASS VK4:$src1, VK16),
2447 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448}
2449
Craig Topper7b9cc142016-11-03 06:04:28 +00002450defm : avx512_binop_pat<and, and, KANDWrr>;
2451defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2452defm : avx512_binop_pat<or, or, KORWrr>;
2453defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2454defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002455
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002456// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002457multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2458 RegisterClass KRCSrc, Predicate prd> {
2459 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002460 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002461 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2462 (ins KRC:$src1, KRC:$src2),
2463 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2464 VEX_4V, VEX_L;
2465
2466 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2467 (!cast<Instruction>(NAME##rr)
2468 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2469 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2470 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471}
2472
Igor Bregera54a1a82015-09-08 13:10:00 +00002473defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2474defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2475defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477// Mask bit testing
2478multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002479 SDNode OpNode, Predicate prd> {
2480 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002482 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2484}
2485
Igor Breger5ea0a6812015-08-31 13:30:19 +00002486multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2487 Predicate prdW = HasAVX512> {
2488 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2489 VEX, PD;
2490 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2491 VEX, PS;
2492 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2493 VEX, PS, VEX_W;
2494 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2495 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496}
2497
2498defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002499defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002500
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501// Mask shift
2502multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2503 SDNode OpNode> {
2504 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002505 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002507 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2509}
2510
2511multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2512 SDNode OpNode> {
2513 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002514 VEX, TAPD, VEX_W;
2515 let Predicates = [HasDQI] in
2516 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2517 VEX, TAPD;
2518 let Predicates = [HasBWI] in {
2519 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2520 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002521 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2522 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002523 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524}
2525
Craig Topper3b7e8232017-01-30 00:06:01 +00002526defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2527defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528
2529// Mask setting all 0s or 1s
2530multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2531 let Predicates = [HasAVX512] in
2532 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2533 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2534 [(set KRC:$dst, (VT Val))]>;
2535}
2536
2537multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002539 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2540 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541}
2542
2543defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2544defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2545
2546// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2547let Predicates = [HasAVX512] in {
2548 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002549 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2550 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002551 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002552 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2553 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002554 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002555 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2556 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002558
2559// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2560multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2561 RegisterClass RC, ValueType VT> {
2562 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2563 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002564
Igor Bregerf1bd7612016-03-06 07:46:03 +00002565 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002566 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002567}
2568
2569defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2570defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2571defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2572defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2573defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2574
2575defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2576defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2577defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2578defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2579
2580defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2581defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2582defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2583
2584defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2585defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2586
2587defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588
Igor Breger999ac752016-03-08 15:21:25 +00002589def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002590 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002591 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2592 VK2))>;
2593def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002594 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002595 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2596 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2598 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002599def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2600 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002601def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2602 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2603
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002604
Igor Breger86724082016-08-14 05:25:07 +00002605// Patterns for kmask shift
2606multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002607 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002608 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002609 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002610 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002611 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002612 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002613 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002614 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002615 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002616 RC))>;
2617}
2618
2619defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2620defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2621defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622//===----------------------------------------------------------------------===//
2623// AVX-512 - Aligned and unaligned load and store
2624//
2625
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626
2627multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002628 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002629 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002630 let hasSideEffects = 0 in {
2631 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002632 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 _.ExeDomain>, EVEX;
2634 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2635 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002636 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002637 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002638 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002639 (_.VT _.RC:$src),
2640 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002641 EVEX, EVEX_KZ;
2642
Craig Topper4e7b8882016-10-03 02:00:29 +00002643 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002644 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2648 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002649
Craig Topper63e2cd62017-01-14 07:50:52 +00002650 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002651 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2652 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2653 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2654 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002655 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 (_.VT _.RC:$src1),
2657 (_.VT _.RC:$src0))))], _.ExeDomain>,
2658 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002659 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002660 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2661 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002662 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2663 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002664 [(set _.RC:$dst, (_.VT
2665 (vselect _.KRCWM:$mask,
2666 (_.VT (bitconvert (ld_frag addr:$src1))),
2667 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002668 }
Craig Toppere1cac152016-06-07 07:27:54 +00002669 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002670 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2671 (ins _.KRCWM:$mask, _.MemOp:$src),
2672 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2673 "${dst} {${mask}} {z}, $src}",
2674 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2675 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2676 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002677 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002678 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2679 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2680
2681 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2682 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2683
2684 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2685 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2686 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002687}
2688
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002689multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2690 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002691 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002692 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002693 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002694 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002695
2696 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002698 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002700 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002701 }
2702}
2703
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002704multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2705 AVX512VLVectorVTInfo _,
2706 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002707 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002708 let Predicates = [prd] in
2709 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002710 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002711
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002712 let Predicates = [prd, HasVLX] in {
2713 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002714 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002715 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002716 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717 }
2718}
2719
2720multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002721 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002722
Craig Topper99f6b622016-05-01 01:03:56 +00002723 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002724 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2725 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2726 [], _.ExeDomain>, EVEX;
2727 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2728 (ins _.KRCWM:$mask, _.RC:$src),
2729 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2730 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002731 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002732 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002733 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002734 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735 "${dst} {${mask}} {z}, $src}",
2736 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002737 }
Igor Breger81b79de2015-11-19 07:43:43 +00002738
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002742 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2744 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2745 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002746
2747 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2748 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2749 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002750}
2751
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002752
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2754 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002756 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2757 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002758
2759 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002760 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2761 masked_store_unaligned>, EVEX_V256;
2762 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2763 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002764 }
2765}
2766
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2768 AVX512VLVectorVTInfo _, Predicate prd> {
2769 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002770 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2771 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002772
2773 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002774 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2775 masked_store_aligned256>, EVEX_V256;
2776 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2777 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778 }
2779}
2780
2781defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2782 HasAVX512>,
2783 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2784 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2785
2786defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2787 HasAVX512>,
2788 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2789 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2790
Craig Topperc9293492016-02-26 06:50:29 +00002791defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002792 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002793 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002794 PS, EVEX_CD8<32, CD8VF>;
2795
Craig Topper4e7b8882016-10-03 02:00:29 +00002796defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002797 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002798 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2799 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002800
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002801defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2802 HasAVX512>,
2803 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2804 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002805
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2807 HasAVX512>,
2808 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2809 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002810
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002811defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2812 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002813 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2814
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2816 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002817 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2818
Craig Topperc9293492016-02-26 06:50:29 +00002819defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002820 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002821 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002822 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2823
Craig Topperc9293492016-02-26 06:50:29 +00002824defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002825 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002826 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002827 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002828
Craig Topperd875d6b2016-09-29 06:07:09 +00002829// Special instructions to help with spilling when we don't have VLX. We need
2830// to load or store from a ZMM register instead. These are converted in
2831// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002832let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002833 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2834def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2835 "", []>;
2836def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2837 "", []>;
2838def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2839 "", []>;
2840def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2841 "", []>;
2842}
2843
2844let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002845def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002846 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002847def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002848 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002849def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002850 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002851def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002852 "", []>;
2853}
2854
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002855def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002856 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002857 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002858 VK8), VR512:$src)>;
2859
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002860def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002861 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002862 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002863
Craig Topper33c550c2016-05-22 00:39:30 +00002864// These patterns exist to prevent the above patterns from introducing a second
2865// mask inversion when one already exists.
2866def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2867 (bc_v8i64 (v16i32 immAllZerosV)),
2868 (v8i64 VR512:$src))),
2869 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2870def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2871 (v16i32 immAllZerosV),
2872 (v16i32 VR512:$src))),
2873 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2874
Craig Topper96ab6fd2017-01-09 04:19:34 +00002875// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2876// available. Use a 512-bit operation and extract.
2877let Predicates = [HasAVX512, NoVLX] in {
2878def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2879 (v8f32 VR256X:$src0))),
2880 (EXTRACT_SUBREG
2881 (v16f32
2882 (VMOVAPSZrrk
2883 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2884 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2885 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2886 sub_ymm)>;
2887
2888def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2889 (v8i32 VR256X:$src0))),
2890 (EXTRACT_SUBREG
2891 (v16i32
2892 (VMOVDQA32Zrrk
2893 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2894 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2895 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2896 sub_ymm)>;
2897}
2898
Craig Topper14aa2662016-08-11 06:04:04 +00002899let Predicates = [HasVLX, NoBWI] in {
2900 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002901 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2902 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2903 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2904 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2905 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2906 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2907 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2908 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002909
2910 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002911 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2912 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2913 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2914 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2915 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2916 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2917 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2918 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002919}
2920
Craig Topper95bdabd2016-05-22 23:44:33 +00002921let Predicates = [HasVLX] in {
2922 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2923 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2924 def : Pat<(alignedstore (v2f64 (extract_subvector
2925 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2926 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2927 def : Pat<(alignedstore (v4f32 (extract_subvector
2928 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2929 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2930 def : Pat<(alignedstore (v2i64 (extract_subvector
2931 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2932 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2933 def : Pat<(alignedstore (v4i32 (extract_subvector
2934 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2935 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2936 def : Pat<(alignedstore (v8i16 (extract_subvector
2937 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2938 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2939 def : Pat<(alignedstore (v16i8 (extract_subvector
2940 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2941 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2942
2943 def : Pat<(store (v2f64 (extract_subvector
2944 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2945 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2946 def : Pat<(store (v4f32 (extract_subvector
2947 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2948 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2949 def : Pat<(store (v2i64 (extract_subvector
2950 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2951 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2952 def : Pat<(store (v4i32 (extract_subvector
2953 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2954 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2955 def : Pat<(store (v8i16 (extract_subvector
2956 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2957 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2958 def : Pat<(store (v16i8 (extract_subvector
2959 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2960 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2961
2962 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2963 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2964 def : Pat<(alignedstore (v2f64 (extract_subvector
2965 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2966 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2967 def : Pat<(alignedstore (v4f32 (extract_subvector
2968 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2969 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2970 def : Pat<(alignedstore (v2i64 (extract_subvector
2971 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2972 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2973 def : Pat<(alignedstore (v4i32 (extract_subvector
2974 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2975 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2976 def : Pat<(alignedstore (v8i16 (extract_subvector
2977 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2978 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2979 def : Pat<(alignedstore (v16i8 (extract_subvector
2980 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2981 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2982
2983 def : Pat<(store (v2f64 (extract_subvector
2984 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2985 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2986 def : Pat<(store (v4f32 (extract_subvector
2987 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2988 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2989 def : Pat<(store (v2i64 (extract_subvector
2990 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2991 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2992 def : Pat<(store (v4i32 (extract_subvector
2993 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2994 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2995 def : Pat<(store (v8i16 (extract_subvector
2996 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2997 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2998 def : Pat<(store (v16i8 (extract_subvector
2999 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3000 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3001
3002 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3003 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003004 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3005 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003006 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3007 def : Pat<(alignedstore (v8f32 (extract_subvector
3008 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3009 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003010 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3011 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003012 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003013 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3014 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003015 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003016 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3017 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003018 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003019 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3020 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003021 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3022
3023 def : Pat<(store (v4f64 (extract_subvector
3024 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3025 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3026 def : Pat<(store (v8f32 (extract_subvector
3027 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3028 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3029 def : Pat<(store (v4i64 (extract_subvector
3030 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3031 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3032 def : Pat<(store (v8i32 (extract_subvector
3033 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3034 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3035 def : Pat<(store (v16i16 (extract_subvector
3036 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3037 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3038 def : Pat<(store (v32i8 (extract_subvector
3039 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3040 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3041}
3042
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003043
3044// Move Int Doubleword to Packed Double Int
3045//
3046let ExeDomain = SSEPackedInt in {
3047def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3048 "vmovd\t{$src, $dst|$dst, $src}",
3049 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003050 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003051 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003052def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003053 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 [(set VR128X:$dst,
3055 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003056 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003057def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003058 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 [(set VR128X:$dst,
3060 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003061 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003062let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3063def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3064 (ins i64mem:$src),
3065 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003066 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003067let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003068def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003069 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003070 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003072def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3073 "vmovq\t{$src, $dst|$dst, $src}",
3074 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3075 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003076def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003077 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003078 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003080def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003081 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003082 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003083 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3084 EVEX_CD8<64, CD8VT1>;
3085}
3086} // ExeDomain = SSEPackedInt
3087
3088// Move Int Doubleword to Single Scalar
3089//
3090let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3091def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3092 "vmovd\t{$src, $dst|$dst, $src}",
3093 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003094 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003096def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003097 "vmovd\t{$src, $dst|$dst, $src}",
3098 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3099 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3100} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3101
3102// Move doubleword from xmm register to r/m32
3103//
3104let ExeDomain = SSEPackedInt in {
3105def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3106 "vmovd\t{$src, $dst|$dst, $src}",
3107 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003109 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003110def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003112 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003113 [(store (i32 (extractelt (v4i32 VR128X:$src),
3114 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3115 EVEX, EVEX_CD8<32, CD8VT1>;
3116} // ExeDomain = SSEPackedInt
3117
3118// Move quadword from xmm1 register to r/m64
3119//
3120let ExeDomain = SSEPackedInt in {
3121def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3122 "vmovq\t{$src, $dst|$dst, $src}",
3123 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003125 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126 Requires<[HasAVX512, In64BitMode]>;
3127
Craig Topperc648c9b2015-12-28 06:11:42 +00003128let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3129def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3130 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003131 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003132 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003133
Craig Topperc648c9b2015-12-28 06:11:42 +00003134def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3135 (ins i64mem:$dst, VR128X:$src),
3136 "vmovq\t{$src, $dst|$dst, $src}",
3137 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3138 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003139 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003140 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3141
3142let hasSideEffects = 0 in
3143def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003144 (ins VR128X:$src),
3145 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3146 EVEX, VEX_W;
3147} // ExeDomain = SSEPackedInt
3148
3149// Move Scalar Single to Double Int
3150//
3151let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3152def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3153 (ins FR32X:$src),
3154 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003156 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003157def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003159 "vmovd\t{$src, $dst|$dst, $src}",
3160 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3161 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3162} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3163
3164// Move Quadword Int to Packed Quadword Int
3165//
3166let ExeDomain = SSEPackedInt in {
3167def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3168 (ins i64mem:$src),
3169 "vmovq\t{$src, $dst|$dst, $src}",
3170 [(set VR128X:$dst,
3171 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3172 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3173} // ExeDomain = SSEPackedInt
3174
3175//===----------------------------------------------------------------------===//
3176// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177//===----------------------------------------------------------------------===//
3178
Craig Topperc7de3a12016-07-29 02:49:08 +00003179multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003180 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003181 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3182 (ins _.RC:$src1, _.FRC:$src2),
3183 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3184 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3185 (scalar_to_vector _.FRC:$src2))))],
3186 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3187 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3188 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3189 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3190 "$dst {${mask}} {z}, $src1, $src2}"),
3191 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3192 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3193 _.ImmAllZerosV)))],
3194 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3195 let Constraints = "$src0 = $dst" in
3196 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3197 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3198 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3199 "$dst {${mask}}, $src1, $src2}"),
3200 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3201 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3202 (_.VT _.RC:$src0))))],
3203 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003204 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003205 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3206 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3207 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3208 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3209 let mayLoad = 1, hasSideEffects = 0 in {
3210 let Constraints = "$src0 = $dst" in
3211 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3212 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3213 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3214 "$dst {${mask}}, $src}"),
3215 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3216 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3217 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3218 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3219 "$dst {${mask}} {z}, $src}"),
3220 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003221 }
Craig Toppere1cac152016-06-07 07:27:54 +00003222 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3223 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3224 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3225 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003226 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003227 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3228 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3229 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3230 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231}
3232
Asaf Badouh41ecf462015-12-06 13:26:56 +00003233defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3234 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235
Asaf Badouh41ecf462015-12-06 13:26:56 +00003236defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3237 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003238
Ayman Musa46af8f92016-11-13 14:29:32 +00003239
3240multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3241 PatLeaf ZeroFP, X86VectorVTInfo _> {
3242
3243def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003244 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003245 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3246 (_.EltVT _.FRC:$src1),
3247 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003248 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003249 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3250 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3251 (_.VT _.RC:$src0),
3252 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3253 _.RC)>;
3254
3255def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003256 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003257 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3258 (_.EltVT _.FRC:$src1),
3259 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003260 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003261 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3262 (_.VT _.RC:$src0),
3263 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3264 _.RC)>;
3265
3266}
3267
3268multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3269 dag Mask, RegisterClass MaskRC> {
3270
3271def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003272 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003273 (_.info256.VT (insert_subvector undef,
3274 (_.info128.VT _.info128.RC:$src),
3275 (i64 0))),
3276 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003277 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003278 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003279 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003280
3281}
3282
3283multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3284 dag Mask, RegisterClass MaskRC> {
3285
3286def : Pat<(_.info128.VT (extract_subvector
3287 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003288 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003289 (v16i32 immAllZerosV))))),
3290 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003291 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003292 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3293 addr:$srcAddr)>;
3294
3295def : Pat<(_.info128.VT (extract_subvector
3296 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3297 (_.info512.VT (insert_subvector undef,
3298 (_.info256.VT (insert_subvector undef,
3299 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3300 (i64 0))),
3301 (i64 0))))),
3302 (i64 0))),
3303 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3304 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3305 addr:$srcAddr)>;
3306
3307}
3308
3309defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3310defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3311
3312defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3313 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3314defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3315 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3316defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3317 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3318
3319defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3320 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3321defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3322 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3323defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3324 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3325
Craig Topper74ed0872016-05-18 06:55:59 +00003326def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003327 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003328 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003329
Craig Topper74ed0872016-05-18 06:55:59 +00003330def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003331 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003332 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003333
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003334def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3335 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3336 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3337
Craig Topper99f6b622016-05-01 01:03:56 +00003338let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003339defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003340 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003341 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3342 XS, EVEX_4V, VEX_LIG;
3343
Craig Topper99f6b622016-05-01 01:03:56 +00003344let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003345defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003346 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003347 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3348 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003349
3350let Predicates = [HasAVX512] in {
3351 let AddedComplexity = 15 in {
3352 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3353 // MOVS{S,D} to the lower bits.
3354 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003355 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003356 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003357 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003358 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003359 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003361 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003362 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363
3364 // Move low f32 and clear high bits.
3365 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3366 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003367 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003368 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3369 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3370 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003371 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003372 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003373 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3374 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003375 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003376 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3377 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3378 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003379 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003380 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381
3382 let AddedComplexity = 20 in {
3383 // MOVSSrm zeros the high parts of the register; represent this
3384 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3385 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3386 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3387 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3388 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3389 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3390 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003391 def : Pat<(v4f32 (X86vzload addr:$src)),
3392 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003393
3394 // MOVSDrm zeros the high parts of the register; represent this
3395 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3396 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3397 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3398 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3399 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3400 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3401 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3402 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3403 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3404 def : Pat<(v2f64 (X86vzload addr:$src)),
3405 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3406
3407 // Represent the same patterns above but in the form they appear for
3408 // 256-bit types
3409 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3410 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003411 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003412 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3413 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3414 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003415 def : Pat<(v8f32 (X86vzload addr:$src)),
3416 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003417 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3418 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3419 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003420 def : Pat<(v4f64 (X86vzload addr:$src)),
3421 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003422
3423 // Represent the same patterns above but in the form they appear for
3424 // 512-bit types
3425 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3426 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3427 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3428 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3429 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3430 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003431 def : Pat<(v16f32 (X86vzload addr:$src)),
3432 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003433 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3434 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3435 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003436 def : Pat<(v8f64 (X86vzload addr:$src)),
3437 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438 }
3439 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3440 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003441 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003442 FR32X:$src)), sub_xmm)>;
3443 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3444 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003445 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 FR64X:$src)), sub_xmm)>;
3447 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3448 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003449 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450
3451 // Move low f64 and clear high bits.
3452 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3453 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003454 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003455 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003456 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3457 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003458 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003459 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460
3461 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003462 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003463 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003464 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003465 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003466 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467
3468 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003469 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470 addr:$dst),
3471 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003472
3473 // Shuffle with VMOVSS
3474 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3475 (VMOVSSZrr (v4i32 VR128X:$src1),
3476 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3477 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3478 (VMOVSSZrr (v4f32 VR128X:$src1),
3479 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3480
3481 // 256-bit variants
3482 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3483 (SUBREG_TO_REG (i32 0),
3484 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3485 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3486 sub_xmm)>;
3487 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3488 (SUBREG_TO_REG (i32 0),
3489 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3490 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3491 sub_xmm)>;
3492
3493 // Shuffle with VMOVSD
3494 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3495 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3496 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3497 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003498
3499 // 256-bit variants
3500 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3501 (SUBREG_TO_REG (i32 0),
3502 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3503 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3504 sub_xmm)>;
3505 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3506 (SUBREG_TO_REG (i32 0),
3507 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3508 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3509 sub_xmm)>;
3510
3511 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3512 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3513 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3514 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3515 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3516 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3517 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3518 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3519}
3520
3521let AddedComplexity = 15 in
3522def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3523 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003524 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003525 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003526 (v2i64 VR128X:$src))))],
3527 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3528
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003530 let AddedComplexity = 15 in {
3531 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3532 (VMOVDI2PDIZrr GR32:$src)>;
3533
3534 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3535 (VMOV64toPQIZrr GR64:$src)>;
3536
3537 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3538 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3539 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003540
3541 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3542 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3543 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003544 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3546 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003547 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3548 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003549 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3550 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003551 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3552 (VMOVDI2PDIZrm addr:$src)>;
3553 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3554 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003555 def : Pat<(v4i32 (X86vzload addr:$src)),
3556 (VMOVDI2PDIZrm addr:$src)>;
3557 def : Pat<(v8i32 (X86vzload addr:$src)),
3558 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003560 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003561 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003562 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003563 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003564 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003565 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003566 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003567 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003568
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3570 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3571 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3572 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003573 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3574 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3575 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3576
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003577 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003578 def : Pat<(v16i32 (X86vzload addr:$src)),
3579 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003580 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003581 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003582}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003583//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003584// AVX-512 - Non-temporals
3585//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003586let SchedRW = [WriteLoad] in {
3587 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3588 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3589 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3590 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3591 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003592
Craig Topper2f90c1f2016-06-07 07:27:57 +00003593 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003594 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003595 (ins i256mem:$src),
3596 "vmovntdqa\t{$src, $dst|$dst, $src}",
3597 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3598 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3599 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003600
Robert Khasanoved882972014-08-13 10:46:00 +00003601 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003602 (ins i128mem:$src),
3603 "vmovntdqa\t{$src, $dst|$dst, $src}",
3604 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3605 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3606 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003607 }
Adam Nemetefd07852014-06-18 16:51:10 +00003608}
3609
Igor Bregerd3341f52016-01-20 13:11:47 +00003610multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3611 PatFrag st_frag = alignednontemporalstore,
3612 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003613 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003614 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003615 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003616 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3617 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003618}
3619
Igor Bregerd3341f52016-01-20 13:11:47 +00003620multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3621 AVX512VLVectorVTInfo VTInfo> {
3622 let Predicates = [HasAVX512] in
3623 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003624
Igor Bregerd3341f52016-01-20 13:11:47 +00003625 let Predicates = [HasAVX512, HasVLX] in {
3626 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3627 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003628 }
3629}
3630
Igor Bregerd3341f52016-01-20 13:11:47 +00003631defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3632defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3633defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003634
Craig Topper707c89c2016-05-08 23:43:17 +00003635let Predicates = [HasAVX512], AddedComplexity = 400 in {
3636 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3637 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3638 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3639 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3640 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3641 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003642
3643 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3644 (VMOVNTDQAZrm addr:$src)>;
3645 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3646 (VMOVNTDQAZrm addr:$src)>;
3647 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3648 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003649 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003650 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003651 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003652 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003653 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003654 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003655}
3656
Craig Topperc41320d2016-05-08 23:08:45 +00003657let Predicates = [HasVLX], AddedComplexity = 400 in {
3658 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3659 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3660 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3661 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3662 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3663 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3664
Simon Pilgrim9a896232016-06-07 13:34:24 +00003665 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3666 (VMOVNTDQAZ256rm addr:$src)>;
3667 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3668 (VMOVNTDQAZ256rm addr:$src)>;
3669 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3670 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003671 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003672 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003673 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003674 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003675 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003676 (VMOVNTDQAZ256rm addr:$src)>;
3677
Craig Topperc41320d2016-05-08 23:08:45 +00003678 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3679 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3680 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3681 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3682 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3683 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003684
3685 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3686 (VMOVNTDQAZ128rm addr:$src)>;
3687 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3688 (VMOVNTDQAZ128rm addr:$src)>;
3689 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3690 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003691 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003692 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003693 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003694 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003695 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003696 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003697}
3698
Adam Nemet7f62b232014-06-10 16:39:53 +00003699//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003700// AVX-512 - Integer arithmetic
3701//
3702multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003703 X86VectorVTInfo _, OpndItins itins,
3704 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003705 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003706 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003707 "$src2, $src1", "$src1, $src2",
3708 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003709 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003710 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003711
Craig Toppere1cac152016-06-07 07:27:54 +00003712 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3713 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3714 "$src2, $src1", "$src1, $src2",
3715 (_.VT (OpNode _.RC:$src1,
3716 (bitconvert (_.LdFrag addr:$src2)))),
3717 itins.rm>,
3718 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003719}
3720
3721multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3722 X86VectorVTInfo _, OpndItins itins,
3723 bit IsCommutable = 0> :
3724 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003725 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3726 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3727 "${src2}"##_.BroadcastStr##", $src1",
3728 "$src1, ${src2}"##_.BroadcastStr,
3729 (_.VT (OpNode _.RC:$src1,
3730 (X86VBroadcast
3731 (_.ScalarLdFrag addr:$src2)))),
3732 itins.rm>,
3733 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003734}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003735
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003736multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3737 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3738 Predicate prd, bit IsCommutable = 0> {
3739 let Predicates = [prd] in
3740 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3741 IsCommutable>, EVEX_V512;
3742
3743 let Predicates = [prd, HasVLX] in {
3744 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3745 IsCommutable>, EVEX_V256;
3746 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3747 IsCommutable>, EVEX_V128;
3748 }
3749}
3750
Robert Khasanov545d1b72014-10-14 14:36:19 +00003751multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3752 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3753 Predicate prd, bit IsCommutable = 0> {
3754 let Predicates = [prd] in
3755 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3756 IsCommutable>, EVEX_V512;
3757
3758 let Predicates = [prd, HasVLX] in {
3759 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3760 IsCommutable>, EVEX_V256;
3761 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3762 IsCommutable>, EVEX_V128;
3763 }
3764}
3765
3766multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3767 OpndItins itins, Predicate prd,
3768 bit IsCommutable = 0> {
3769 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3770 itins, prd, IsCommutable>,
3771 VEX_W, EVEX_CD8<64, CD8VF>;
3772}
3773
3774multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3775 OpndItins itins, Predicate prd,
3776 bit IsCommutable = 0> {
3777 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3778 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3779}
3780
3781multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3782 OpndItins itins, Predicate prd,
3783 bit IsCommutable = 0> {
3784 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3785 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3786}
3787
3788multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3789 OpndItins itins, Predicate prd,
3790 bit IsCommutable = 0> {
3791 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3792 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3793}
3794
3795multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3796 SDNode OpNode, OpndItins itins, Predicate prd,
3797 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003798 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003799 IsCommutable>;
3800
Igor Bregerf2460112015-07-26 14:41:44 +00003801 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003802 IsCommutable>;
3803}
3804
3805multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3806 SDNode OpNode, OpndItins itins, Predicate prd,
3807 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003808 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003809 IsCommutable>;
3810
Igor Bregerf2460112015-07-26 14:41:44 +00003811 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003812 IsCommutable>;
3813}
3814
3815multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3816 bits<8> opc_d, bits<8> opc_q,
3817 string OpcodeStr, SDNode OpNode,
3818 OpndItins itins, bit IsCommutable = 0> {
3819 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3820 itins, HasAVX512, IsCommutable>,
3821 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3822 itins, HasBWI, IsCommutable>;
3823}
3824
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003825multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003826 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003827 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3828 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003829 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003830 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003831 "$src2, $src1","$src1, $src2",
3832 (_Dst.VT (OpNode
3833 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003834 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003835 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003836 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003837 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3838 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3839 "$src2, $src1", "$src1, $src2",
3840 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3841 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003842 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003843 AVX512BIBase, EVEX_4V;
3844
3845 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003846 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003847 OpcodeStr,
3848 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003849 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003850 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3851 (_Brdct.VT (X86VBroadcast
3852 (_Brdct.ScalarLdFrag addr:$src2)))))),
3853 itins.rm>,
3854 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003855}
3856
Robert Khasanov545d1b72014-10-14 14:36:19 +00003857defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3858 SSE_INTALU_ITINS_P, 1>;
3859defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3860 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003861defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3862 SSE_INTALU_ITINS_P, HasBWI, 1>;
3863defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3864 SSE_INTALU_ITINS_P, HasBWI, 0>;
3865defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003866 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003867defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003868 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003869defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003870 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003871defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003872 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003873defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003874 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003875defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003876 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003877defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003878 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003879defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003880 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003881defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003882 SSE_INTALU_ITINS_P, HasBWI, 1>;
3883
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003884multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003885 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3886 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3887 let Predicates = [prd] in
3888 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3889 _SrcVTInfo.info512, _DstVTInfo.info512,
3890 v8i64_info, IsCommutable>,
3891 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3892 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003893 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003894 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003895 v4i64x_info, IsCommutable>,
3896 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003897 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003898 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003899 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003900 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3901 }
Michael Liao66233b72015-08-06 09:06:20 +00003902}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003903
3904defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003905 avx512vl_i32_info, avx512vl_i64_info,
3906 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003907defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003908 avx512vl_i32_info, avx512vl_i64_info,
3909 X86pmuludq, HasAVX512, 1>;
3910defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3911 avx512vl_i8_info, avx512vl_i8_info,
3912 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003913
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003914multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3915 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003916 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3917 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3918 OpcodeStr,
3919 "${src2}"##_Src.BroadcastStr##", $src1",
3920 "$src1, ${src2}"##_Src.BroadcastStr,
3921 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3922 (_Src.VT (X86VBroadcast
3923 (_Src.ScalarLdFrag addr:$src2))))))>,
3924 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003925}
3926
Michael Liao66233b72015-08-06 09:06:20 +00003927multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3928 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003929 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003930 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003931 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003932 "$src2, $src1","$src1, $src2",
3933 (_Dst.VT (OpNode
3934 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003935 (_Src.VT _Src.RC:$src2))),
3936 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003937 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003938 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3939 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3940 "$src2, $src1", "$src1, $src2",
3941 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3942 (bitconvert (_Src.LdFrag addr:$src2))))>,
3943 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003944}
3945
3946multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3947 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003948 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003949 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3950 v32i16_info>,
3951 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3952 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003953 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003954 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3955 v16i16x_info>,
3956 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3957 v16i16x_info>, EVEX_V256;
3958 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3959 v8i16x_info>,
3960 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3961 v8i16x_info>, EVEX_V128;
3962 }
3963}
3964multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3965 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003966 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003967 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3968 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003969 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003970 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3971 v32i8x_info>, EVEX_V256;
3972 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3973 v16i8x_info>, EVEX_V128;
3974 }
3975}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003976
3977multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3978 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003979 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003980 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003981 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003982 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003983 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003984 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003985 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003986 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003987 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003988 }
3989}
3990
Craig Topperb6da6542016-05-01 17:38:32 +00003991defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3992defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3993defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3994defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003995
Craig Topper5acb5a12016-05-01 06:24:57 +00003996defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3997 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3998defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003999 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004000
Igor Bregerf2460112015-07-26 14:41:44 +00004001defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004002 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004003defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004004 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004005defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004006 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004007
Igor Bregerf2460112015-07-26 14:41:44 +00004008defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004009 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004010defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004011 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004012defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004013 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004014
Igor Bregerf2460112015-07-26 14:41:44 +00004015defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004016 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004017defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004018 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004019defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004020 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004021
Igor Bregerf2460112015-07-26 14:41:44 +00004022defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004023 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004024defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004025 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004026defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004027 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004028
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004029// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4030let Predicates = [HasDQI, NoVLX] in {
4031 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4032 (EXTRACT_SUBREG
4033 (VPMULLQZrr
4034 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4035 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4036 sub_ymm)>;
4037
4038 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4039 (EXTRACT_SUBREG
4040 (VPMULLQZrr
4041 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4042 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4043 sub_xmm)>;
4044}
4045
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004046//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004047// AVX-512 Logical Instructions
4048//===----------------------------------------------------------------------===//
4049
Craig Topperabe80cc2016-08-28 06:06:28 +00004050multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004051 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004052 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4053 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4054 "$src2, $src1", "$src1, $src2",
4055 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4056 (bitconvert (_.VT _.RC:$src2)))),
4057 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4058 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004059 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004060 AVX512BIBase, EVEX_4V;
4061
4062 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4063 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4064 "$src2, $src1", "$src1, $src2",
4065 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4066 (bitconvert (_.LdFrag addr:$src2)))),
4067 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4068 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004069 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004070 AVX512BIBase, EVEX_4V;
4071}
4072
4073multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004074 X86VectorVTInfo _, bit IsCommutable = 0> :
4075 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004076 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4077 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4078 "${src2}"##_.BroadcastStr##", $src1",
4079 "$src1, ${src2}"##_.BroadcastStr,
4080 (_.i64VT (OpNode _.RC:$src1,
4081 (bitconvert
4082 (_.VT (X86VBroadcast
4083 (_.ScalarLdFrag addr:$src2)))))),
4084 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4085 (bitconvert
4086 (_.VT (X86VBroadcast
4087 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004088 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004089 AVX512BIBase, EVEX_4V, EVEX_B;
4090}
4091
4092multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004093 AVX512VLVectorVTInfo VTInfo,
4094 bit IsCommutable = 0> {
4095 let Predicates = [HasAVX512] in
4096 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004097 IsCommutable>, EVEX_V512;
4098
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004099 let Predicates = [HasAVX512, HasVLX] in {
4100 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004101 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004102 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004103 IsCommutable>, EVEX_V128;
4104 }
4105}
4106
4107multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004108 bit IsCommutable = 0> {
4109 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004110 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004111}
4112
4113multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004114 bit IsCommutable = 0> {
4115 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004116 IsCommutable>,
4117 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004118}
4119
4120multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004121 SDNode OpNode, bit IsCommutable = 0> {
4122 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4123 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004124}
4125
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004126defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4127defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4128defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4129defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004130
4131//===----------------------------------------------------------------------===//
4132// AVX-512 FP arithmetic
4133//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004134multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4135 SDNode OpNode, SDNode VecNode, OpndItins itins,
4136 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004137 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004138 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4139 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4140 "$src2, $src1", "$src1, $src2",
4141 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4142 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004143 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004144
4145 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004146 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004147 "$src2, $src1", "$src1, $src2",
4148 (VecNode (_.VT _.RC:$src1),
4149 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4150 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004151 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004152 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004153 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004154 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004155 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4156 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004157 itins.rr> {
4158 let isCommutable = IsCommutable;
4159 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004160 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004161 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004162 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4163 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004164 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004165 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004166 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004167}
4168
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004169multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004170 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004171 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004172 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4173 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4174 "$rc, $src2, $src1", "$src1, $src2, $rc",
4175 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004176 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004177 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004178}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004179multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4180 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004181 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004182 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4183 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004184 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004185 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004186 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004187}
4188
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004189multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4190 SDNode VecNode,
4191 SizeItins itins, bit IsCommutable> {
4192 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4193 itins.s, IsCommutable>,
4194 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4195 itins.s, IsCommutable>,
4196 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4197 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4198 itins.d, IsCommutable>,
4199 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4200 itins.d, IsCommutable>,
4201 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4202}
4203
4204multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4205 SDNode VecNode,
4206 SizeItins itins, bit IsCommutable> {
4207 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4208 itins.s, IsCommutable>,
4209 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4210 itins.s, IsCommutable>,
4211 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4212 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4213 itins.d, IsCommutable>,
4214 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4215 itins.d, IsCommutable>,
4216 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4217}
4218defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004219defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004220defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004221defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004222defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4223defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4224
4225// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4226// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4227multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4228 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004229 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004230 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4231 (ins _.FRC:$src1, _.FRC:$src2),
4232 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4233 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004234 itins.rr> {
4235 let isCommutable = 1;
4236 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004237 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4238 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4239 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4240 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4241 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4242 }
4243}
4244defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4245 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4246 EVEX_CD8<32, CD8VT1>;
4247
4248defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4249 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4250 EVEX_CD8<64, CD8VT1>;
4251
4252defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4253 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4254 EVEX_CD8<32, CD8VT1>;
4255
4256defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4257 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4258 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004259
Craig Topper375aa902016-12-19 00:42:28 +00004260multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004261 X86VectorVTInfo _, OpndItins itins,
4262 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004263 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004264 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4265 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4266 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004267 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4268 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004269 let mayLoad = 1 in {
4270 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4271 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4272 "$src2, $src1", "$src1, $src2",
4273 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4274 EVEX_4V;
4275 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4276 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4277 "${src2}"##_.BroadcastStr##", $src1",
4278 "$src1, ${src2}"##_.BroadcastStr,
4279 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4280 (_.ScalarLdFrag addr:$src2)))),
4281 itins.rm>, EVEX_4V, EVEX_B;
4282 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004283 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004284}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004285
Craig Topper375aa902016-12-19 00:42:28 +00004286multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004287 X86VectorVTInfo _> {
4288 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004289 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4290 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4291 "$rc, $src2, $src1", "$src1, $src2, $rc",
4292 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4293 EVEX_4V, EVEX_B, EVEX_RC;
4294}
4295
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004296
Craig Topper375aa902016-12-19 00:42:28 +00004297multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004298 X86VectorVTInfo _> {
4299 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004300 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4301 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4302 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4303 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4304 EVEX_4V, EVEX_B;
4305}
4306
Craig Topper375aa902016-12-19 00:42:28 +00004307multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004308 Predicate prd, SizeItins itins,
4309 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004310 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004311 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004312 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004313 EVEX_CD8<32, CD8VF>;
4314 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004315 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004316 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004317 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004318
Robert Khasanov595e5982014-10-29 15:43:02 +00004319 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004320 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004321 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004322 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004323 EVEX_CD8<32, CD8VF>;
4324 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004325 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004326 EVEX_CD8<32, CD8VF>;
4327 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004328 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004329 EVEX_CD8<64, CD8VF>;
4330 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004331 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004332 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004333 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004334}
4335
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004336multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004337 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004338 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004339 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004340 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4341}
4342
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004343multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004344 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004345 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004346 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004347 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4348}
4349
Craig Topper9433f972016-08-02 06:16:53 +00004350defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4351 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004352 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004353defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4354 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004355 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004356defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004357 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004358defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004359 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004360defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4361 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004362 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004363defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4364 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004365 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004366let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004367 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4368 SSE_ALU_ITINS_P, 1>;
4369 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4370 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004371}
Craig Topper375aa902016-12-19 00:42:28 +00004372defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004373 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004374defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004375 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004376defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004377 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004378defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004379 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004380
Craig Topper8f6827c2016-08-31 05:37:52 +00004381// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004382multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4383 X86VectorVTInfo _, Predicate prd> {
4384let Predicates = [prd] in {
4385 // Masked register-register logical operations.
4386 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4387 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4388 _.RC:$src0)),
4389 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4390 _.RC:$src1, _.RC:$src2)>;
4391 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4392 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4393 _.ImmAllZerosV)),
4394 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4395 _.RC:$src2)>;
4396 // Masked register-memory logical operations.
4397 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4398 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4399 (load addr:$src2)))),
4400 _.RC:$src0)),
4401 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4402 _.RC:$src1, addr:$src2)>;
4403 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4404 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4405 _.ImmAllZerosV)),
4406 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4407 addr:$src2)>;
4408 // Register-broadcast logical operations.
4409 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4410 (bitconvert (_.VT (X86VBroadcast
4411 (_.ScalarLdFrag addr:$src2)))))),
4412 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4413 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4414 (bitconvert
4415 (_.i64VT (OpNode _.RC:$src1,
4416 (bitconvert (_.VT
4417 (X86VBroadcast
4418 (_.ScalarLdFrag addr:$src2))))))),
4419 _.RC:$src0)),
4420 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4421 _.RC:$src1, addr:$src2)>;
4422 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4423 (bitconvert
4424 (_.i64VT (OpNode _.RC:$src1,
4425 (bitconvert (_.VT
4426 (X86VBroadcast
4427 (_.ScalarLdFrag addr:$src2))))))),
4428 _.ImmAllZerosV)),
4429 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4430 _.RC:$src1, addr:$src2)>;
4431}
Craig Topper8f6827c2016-08-31 05:37:52 +00004432}
4433
Craig Topper45d65032016-09-02 05:29:13 +00004434multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4435 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4436 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4437 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4438 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4439 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4440 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004441}
4442
Craig Topper45d65032016-09-02 05:29:13 +00004443defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4444defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4445defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4446defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4447
Craig Topper2baef8f2016-12-18 04:17:00 +00004448let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004449 // Use packed logical operations for scalar ops.
4450 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4451 (COPY_TO_REGCLASS (VANDPDZ128rr
4452 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4453 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4454 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4455 (COPY_TO_REGCLASS (VORPDZ128rr
4456 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4457 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4458 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4459 (COPY_TO_REGCLASS (VXORPDZ128rr
4460 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4461 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4462 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4463 (COPY_TO_REGCLASS (VANDNPDZ128rr
4464 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4465 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4466
4467 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4468 (COPY_TO_REGCLASS (VANDPSZ128rr
4469 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4470 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4471 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4472 (COPY_TO_REGCLASS (VORPSZ128rr
4473 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4474 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4475 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4476 (COPY_TO_REGCLASS (VXORPSZ128rr
4477 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4478 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4479 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4480 (COPY_TO_REGCLASS (VANDNPSZ128rr
4481 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4482 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4483}
4484
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004485multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4486 X86VectorVTInfo _> {
4487 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4488 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4489 "$src2, $src1", "$src1, $src2",
4490 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004491 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4492 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4493 "$src2, $src1", "$src1, $src2",
4494 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4495 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4496 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4497 "${src2}"##_.BroadcastStr##", $src1",
4498 "$src1, ${src2}"##_.BroadcastStr,
4499 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4500 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4501 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004502}
4503
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004504multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4505 X86VectorVTInfo _> {
4506 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4507 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4508 "$src2, $src1", "$src1, $src2",
4509 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004510 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4511 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4512 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004513 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004514 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4515 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004516}
4517
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004518multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004519 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004520 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4521 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004522 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004523 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4524 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004525 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4526 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004527 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004528 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4529 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004530 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4531
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004532 // Define only if AVX512VL feature is present.
4533 let Predicates = [HasVLX] in {
4534 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4535 EVEX_V128, EVEX_CD8<32, CD8VF>;
4536 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4537 EVEX_V256, EVEX_CD8<32, CD8VF>;
4538 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4539 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4540 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4541 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4542 }
4543}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004544defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004545
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004546//===----------------------------------------------------------------------===//
4547// AVX-512 VPTESTM instructions
4548//===----------------------------------------------------------------------===//
4549
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004550multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4551 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004552 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004553 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4554 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4555 "$src2, $src1", "$src1, $src2",
4556 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4557 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004558 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4559 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4560 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004561 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004562 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4563 EVEX_4V,
4564 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004565}
4566
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004567multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4568 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004569 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4570 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4571 "${src2}"##_.BroadcastStr##", $src1",
4572 "$src1, ${src2}"##_.BroadcastStr,
4573 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4574 (_.ScalarLdFrag addr:$src2))))>,
4575 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004576}
Igor Bregerfca0a342016-01-28 13:19:25 +00004577
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004578// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004579multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4580 X86VectorVTInfo _, string Suffix> {
4581 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4582 (_.KVT (COPY_TO_REGCLASS
4583 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004584 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004585 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004586 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004587 _.RC:$src2, _.SubRegIdx)),
4588 _.KRC))>;
4589}
4590
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004591multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004592 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004593 let Predicates = [HasAVX512] in
4594 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4595 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4596
4597 let Predicates = [HasAVX512, HasVLX] in {
4598 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4599 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4600 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4601 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4602 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004603 let Predicates = [HasAVX512, NoVLX] in {
4604 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4605 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004606 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004607}
4608
4609multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4610 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004611 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004612 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004613 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004614}
4615
4616multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4617 SDNode OpNode> {
4618 let Predicates = [HasBWI] in {
4619 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4620 EVEX_V512, VEX_W;
4621 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4622 EVEX_V512;
4623 }
4624 let Predicates = [HasVLX, HasBWI] in {
4625
4626 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4627 EVEX_V256, VEX_W;
4628 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4629 EVEX_V128, VEX_W;
4630 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4631 EVEX_V256;
4632 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4633 EVEX_V128;
4634 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004635
Igor Bregerfca0a342016-01-28 13:19:25 +00004636 let Predicates = [HasAVX512, NoVLX] in {
4637 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4638 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4639 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4640 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004641 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004642
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004643}
4644
4645multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4646 SDNode OpNode> :
4647 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4648 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4649
4650defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4651defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004652
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004653
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004654//===----------------------------------------------------------------------===//
4655// AVX-512 Shift instructions
4656//===----------------------------------------------------------------------===//
4657multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004658 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004659 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004660 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004661 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004662 "$src2, $src1", "$src1, $src2",
4663 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004664 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004665 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004666 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004667 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004668 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4669 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004670 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004671 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004672}
4673
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004674multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4675 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004676 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004677 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4678 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4679 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4680 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004681 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004682}
4683
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004684multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004685 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004686 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004687 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004688 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4689 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4690 "$src2, $src1", "$src1, $src2",
4691 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004692 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004693 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4694 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4695 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004696 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004697 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004698 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004699 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004700}
4701
Cameron McInally5fb084e2014-12-11 17:13:05 +00004702multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004703 ValueType SrcVT, PatFrag bc_frag,
4704 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4705 let Predicates = [prd] in
4706 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4707 VTInfo.info512>, EVEX_V512,
4708 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4709 let Predicates = [prd, HasVLX] in {
4710 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4711 VTInfo.info256>, EVEX_V256,
4712 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4713 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4714 VTInfo.info128>, EVEX_V128,
4715 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4716 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004717}
4718
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004719multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4720 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004721 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004722 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004723 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004724 avx512vl_i64_info, HasAVX512>, VEX_W;
4725 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4726 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004727}
4728
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004729multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4730 string OpcodeStr, SDNode OpNode,
4731 AVX512VLVectorVTInfo VTInfo> {
4732 let Predicates = [HasAVX512] in
4733 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4734 VTInfo.info512>,
4735 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4736 VTInfo.info512>, EVEX_V512;
4737 let Predicates = [HasAVX512, HasVLX] in {
4738 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4739 VTInfo.info256>,
4740 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4741 VTInfo.info256>, EVEX_V256;
4742 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4743 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004744 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004745 VTInfo.info128>, EVEX_V128;
4746 }
4747}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004748
Michael Liao66233b72015-08-06 09:06:20 +00004749multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004750 Format ImmFormR, Format ImmFormM,
4751 string OpcodeStr, SDNode OpNode> {
4752 let Predicates = [HasBWI] in
4753 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4754 v32i16_info>, EVEX_V512;
4755 let Predicates = [HasVLX, HasBWI] in {
4756 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4757 v16i16x_info>, EVEX_V256;
4758 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4759 v8i16x_info>, EVEX_V128;
4760 }
4761}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004762
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004763multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4764 Format ImmFormR, Format ImmFormM,
4765 string OpcodeStr, SDNode OpNode> {
4766 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4767 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4768 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4769 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4770}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004771
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004772defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004773 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004774
4775defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004776 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004777
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004778defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004779 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004780
Michael Zuckerman298a6802016-01-13 12:39:33 +00004781defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004782defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004783
4784defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4785defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4786defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004787
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004788// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4789let Predicates = [HasAVX512, NoVLX] in {
4790 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4791 (EXTRACT_SUBREG (v8i64
4792 (VPSRAQZrr
4793 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4794 VR128X:$src2)), sub_ymm)>;
4795
4796 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4797 (EXTRACT_SUBREG (v8i64
4798 (VPSRAQZrr
4799 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4800 VR128X:$src2)), sub_xmm)>;
4801
4802 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4803 (EXTRACT_SUBREG (v8i64
4804 (VPSRAQZri
4805 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4806 imm:$src2)), sub_ymm)>;
4807
4808 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4809 (EXTRACT_SUBREG (v8i64
4810 (VPSRAQZri
4811 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4812 imm:$src2)), sub_xmm)>;
4813}
4814
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004815//===-------------------------------------------------------------------===//
4816// Variable Bit Shifts
4817//===-------------------------------------------------------------------===//
4818multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004819 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004820 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004821 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4822 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4823 "$src2, $src1", "$src1, $src2",
4824 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004825 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004826 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4827 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4828 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004829 (_.VT (OpNode _.RC:$src1,
4830 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004831 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004832 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004833 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004834}
4835
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004836multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4837 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004838 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004839 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4840 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4841 "${src2}"##_.BroadcastStr##", $src1",
4842 "$src1, ${src2}"##_.BroadcastStr,
4843 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4844 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004845 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004846 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4847}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004848
Cameron McInally5fb084e2014-12-11 17:13:05 +00004849multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4850 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004851 let Predicates = [HasAVX512] in
4852 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4853 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4854
4855 let Predicates = [HasAVX512, HasVLX] in {
4856 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4857 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4858 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4859 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4860 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004861}
4862
4863multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4864 SDNode OpNode> {
4865 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004866 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004867 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004868 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004869}
4870
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004871// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004872multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4873 SDNode OpNode, list<Predicate> p> {
4874 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004875 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004876 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004877 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004878 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004879 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4880 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4881 sub_ymm)>;
4882
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004883 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004884 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004885 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004886 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004887 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4888 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4889 sub_xmm)>;
4890 }
4891}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004892multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4893 SDNode OpNode> {
4894 let Predicates = [HasBWI] in
4895 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4896 EVEX_V512, VEX_W;
4897 let Predicates = [HasVLX, HasBWI] in {
4898
4899 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4900 EVEX_V256, VEX_W;
4901 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4902 EVEX_V128, VEX_W;
4903 }
4904}
4905
4906defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004907 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004908
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004909defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004910 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004911
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004912defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004913 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4914
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004915defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4916defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004917
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004918defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4919defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4920defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4921defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4922
Craig Topper05629d02016-07-24 07:32:45 +00004923// Special handing for handling VPSRAV intrinsics.
4924multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4925 list<Predicate> p> {
4926 let Predicates = p in {
4927 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4928 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4929 _.RC:$src2)>;
4930 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4931 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4932 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004933 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4934 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4935 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4936 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4937 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4938 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4939 _.RC:$src0)),
4940 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4941 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004942 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4943 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4944 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4945 _.RC:$src1, _.RC:$src2)>;
4946 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4947 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4948 _.ImmAllZerosV)),
4949 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4950 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004951 }
4952}
4953
4954multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4955 list<Predicate> p> :
4956 avx512_var_shift_int_lowering<InstrStr, _, p> {
4957 let Predicates = p in {
4958 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4959 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4960 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4961 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004962 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4963 (X86vsrav _.RC:$src1,
4964 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4965 _.RC:$src0)),
4966 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4967 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004968 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4969 (X86vsrav _.RC:$src1,
4970 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4971 _.ImmAllZerosV)),
4972 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4973 _.RC:$src1, addr:$src2)>;
4974 }
4975}
4976
4977defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4978defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4979defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4980defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4981defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4982defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4983defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4984defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4985defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4986
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004987//===-------------------------------------------------------------------===//
4988// 1-src variable permutation VPERMW/D/Q
4989//===-------------------------------------------------------------------===//
4990multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4991 AVX512VLVectorVTInfo _> {
4992 let Predicates = [HasAVX512] in
4993 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4994 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4995
4996 let Predicates = [HasAVX512, HasVLX] in
4997 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4998 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4999}
5000
5001multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5002 string OpcodeStr, SDNode OpNode,
5003 AVX512VLVectorVTInfo VTInfo> {
5004 let Predicates = [HasAVX512] in
5005 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5006 VTInfo.info512>,
5007 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5008 VTInfo.info512>, EVEX_V512;
5009 let Predicates = [HasAVX512, HasVLX] in
5010 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5011 VTInfo.info256>,
5012 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5013 VTInfo.info256>, EVEX_V256;
5014}
5015
Michael Zuckermand9cac592016-01-19 17:07:43 +00005016multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5017 Predicate prd, SDNode OpNode,
5018 AVX512VLVectorVTInfo _> {
5019 let Predicates = [prd] in
5020 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5021 EVEX_V512 ;
5022 let Predicates = [HasVLX, prd] in {
5023 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5024 EVEX_V256 ;
5025 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5026 EVEX_V128 ;
5027 }
5028}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005029
Michael Zuckermand9cac592016-01-19 17:07:43 +00005030defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5031 avx512vl_i16_info>, VEX_W;
5032defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5033 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005034
5035defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5036 avx512vl_i32_info>;
5037defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5038 avx512vl_i64_info>, VEX_W;
5039defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5040 avx512vl_f32_info>;
5041defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5042 avx512vl_f64_info>, VEX_W;
5043
5044defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5045 X86VPermi, avx512vl_i64_info>,
5046 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5047defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5048 X86VPermi, avx512vl_f64_info>,
5049 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005050//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005051// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005052//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005053
Igor Breger78741a12015-10-04 07:20:41 +00005054multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5055 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5056 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5057 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5058 "$src2, $src1", "$src1, $src2",
5059 (_.VT (OpNode _.RC:$src1,
5060 (Ctrl.VT Ctrl.RC:$src2)))>,
5061 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005062 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5063 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5064 "$src2, $src1", "$src1, $src2",
5065 (_.VT (OpNode
5066 _.RC:$src1,
5067 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5068 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5069 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5070 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5071 "${src2}"##_.BroadcastStr##", $src1",
5072 "$src1, ${src2}"##_.BroadcastStr,
5073 (_.VT (OpNode
5074 _.RC:$src1,
5075 (Ctrl.VT (X86VBroadcast
5076 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5077 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005078}
5079
5080multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5081 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5082 let Predicates = [HasAVX512] in {
5083 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5084 Ctrl.info512>, EVEX_V512;
5085 }
5086 let Predicates = [HasAVX512, HasVLX] in {
5087 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5088 Ctrl.info128>, EVEX_V128;
5089 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5090 Ctrl.info256>, EVEX_V256;
5091 }
5092}
5093
5094multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5095 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5096
5097 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5098 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5099 X86VPermilpi, _>,
5100 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005101}
5102
Craig Topper05948fb2016-08-02 05:11:15 +00005103let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005104defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5105 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005106let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005107defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5108 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005109//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005110// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5111//===----------------------------------------------------------------------===//
5112
5113defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005114 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005115 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5116defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005117 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005118defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005119 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005120
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005121multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5122 let Predicates = [HasBWI] in
5123 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5124
5125 let Predicates = [HasVLX, HasBWI] in {
5126 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5127 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5128 }
5129}
5130
5131defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5132
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005133//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005134// Move Low to High and High to Low packed FP Instructions
5135//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005136def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5137 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005138 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005139 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5140 IIC_SSE_MOV_LH>, EVEX_4V;
5141def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5142 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005143 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005144 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5145 IIC_SSE_MOV_LH>, EVEX_4V;
5146
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005147let Predicates = [HasAVX512] in {
5148 // MOVLHPS patterns
5149 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5150 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5151 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5152 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005153
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005154 // MOVHLPS patterns
5155 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5156 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5157}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005158
5159//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005160// VMOVHPS/PD VMOVLPS Instructions
5161// All patterns was taken from SSS implementation.
5162//===----------------------------------------------------------------------===//
5163multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5164 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005165 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5166 (ins _.RC:$src1, f64mem:$src2),
5167 !strconcat(OpcodeStr,
5168 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5169 [(set _.RC:$dst,
5170 (OpNode _.RC:$src1,
5171 (_.VT (bitconvert
5172 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5173 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005174}
5175
5176defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5177 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5178defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5179 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5180defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5181 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5182defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5183 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5184
5185let Predicates = [HasAVX512] in {
5186 // VMOVHPS patterns
5187 def : Pat<(X86Movlhps VR128X:$src1,
5188 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5189 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5190 def : Pat<(X86Movlhps VR128X:$src1,
5191 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5192 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5193 // VMOVHPD patterns
5194 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5195 (scalar_to_vector (loadf64 addr:$src2)))),
5196 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5197 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5198 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5199 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5200 // VMOVLPS patterns
5201 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5202 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5203 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5204 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5205 // VMOVLPD patterns
5206 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5207 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5208 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5209 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5210 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5211 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5212 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5213}
5214
Igor Bregerb6b27af2015-11-10 07:09:07 +00005215def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5216 (ins f64mem:$dst, VR128X:$src),
5217 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005218 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005219 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5220 (bc_v2f64 (v4f32 VR128X:$src))),
5221 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5222 EVEX, EVEX_CD8<32, CD8VT2>;
5223def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5224 (ins f64mem:$dst, VR128X:$src),
5225 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005226 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005227 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5228 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5229 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5230def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5231 (ins f64mem:$dst, VR128X:$src),
5232 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005233 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005234 (iPTR 0))), addr:$dst)],
5235 IIC_SSE_MOV_LH>,
5236 EVEX, EVEX_CD8<32, CD8VT2>;
5237def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5238 (ins f64mem:$dst, VR128X:$src),
5239 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005240 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005241 (iPTR 0))), addr:$dst)],
5242 IIC_SSE_MOV_LH>,
5243 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005244
Igor Bregerb6b27af2015-11-10 07:09:07 +00005245let Predicates = [HasAVX512] in {
5246 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005247 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005248 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5249 (iPTR 0))), addr:$dst),
5250 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5251 // VMOVLPS patterns
5252 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5253 addr:$src1),
5254 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5255 def : Pat<(store (v4i32 (X86Movlps
5256 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5257 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5258 // VMOVLPD patterns
5259 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5260 addr:$src1),
5261 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5262 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5263 addr:$src1),
5264 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5265}
5266//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005267// FMA - Fused Multiply Operations
5268//
Adam Nemet26371ce2014-10-24 00:02:55 +00005269
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005270multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005271 X86VectorVTInfo _, string Suff> {
5272 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005273 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005274 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005275 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005276 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005277 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005278
Craig Toppere1cac152016-06-07 07:27:54 +00005279 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5280 (ins _.RC:$src2, _.MemOp:$src3),
5281 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005282 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005283 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005284
Craig Toppere1cac152016-06-07 07:27:54 +00005285 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5286 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5287 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5288 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005289 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005290 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005291 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005292 }
Craig Topper318e40b2016-07-25 07:20:31 +00005293
5294 // Additional pattern for folding broadcast nodes in other orders.
5295 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5296 (OpNode _.RC:$src1, _.RC:$src2,
5297 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5298 _.RC:$src1)),
5299 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5300 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005301}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005302
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005303multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005304 X86VectorVTInfo _, string Suff> {
5305 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005306 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005307 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5308 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005309 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005310 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005311}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005312
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005313multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005314 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5315 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005316 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005317 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5318 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5319 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005320 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005321 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005322 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005323 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005324 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005325 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005326 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005327}
5328
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005329multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005330 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005331 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005332 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005333 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005334 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005335}
5336
5337defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5338defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5339defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5340defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5341defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5342defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5343
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005344
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005345multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005346 X86VectorVTInfo _, string Suff> {
5347 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005348 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5349 (ins _.RC:$src2, _.RC:$src3),
5350 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005351 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005352 AVX512FMA3Base;
5353
Craig Toppere1cac152016-06-07 07:27:54 +00005354 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5355 (ins _.RC:$src2, _.MemOp:$src3),
5356 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005357 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005358 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005359
Craig Toppere1cac152016-06-07 07:27:54 +00005360 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5361 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5362 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5363 "$src2, ${src3}"##_.BroadcastStr,
5364 (_.VT (OpNode _.RC:$src2,
5365 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005366 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005367 }
Craig Topper318e40b2016-07-25 07:20:31 +00005368
5369 // Additional patterns for folding broadcast nodes in other orders.
5370 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5371 _.RC:$src2, _.RC:$src1)),
5372 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5373 _.RC:$src2, addr:$src3)>;
5374 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5375 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5376 _.RC:$src2, _.RC:$src1),
5377 _.RC:$src1)),
5378 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5379 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5380 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5381 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5382 _.RC:$src2, _.RC:$src1),
5383 _.ImmAllZerosV)),
5384 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5385 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005386}
5387
5388multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005389 X86VectorVTInfo _, string Suff> {
5390 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005391 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5392 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5393 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005394 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005395 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005396}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005397
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005398multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005399 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5400 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005401 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005402 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5403 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5404 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005405 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005406 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005407 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005408 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005409 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005410 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005411 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005412}
5413
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005415 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005416 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005417 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005418 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005419 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005420}
5421
5422defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5423defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5424defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5425defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5426defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5427defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5428
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005429multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005430 X86VectorVTInfo _, string Suff> {
5431 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005432 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005433 (ins _.RC:$src2, _.RC:$src3),
5434 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005435 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005436 AVX512FMA3Base;
5437
Craig Toppere1cac152016-06-07 07:27:54 +00005438 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005439 (ins _.RC:$src2, _.MemOp:$src3),
5440 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005441 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005442 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005443
Craig Toppere1cac152016-06-07 07:27:54 +00005444 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005445 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5446 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5447 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005448 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005449 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005450 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005451 }
Craig Topper318e40b2016-07-25 07:20:31 +00005452
5453 // Additional patterns for folding broadcast nodes in other orders.
5454 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5455 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5456 _.RC:$src1, _.RC:$src2),
5457 _.RC:$src1)),
5458 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5459 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005460}
5461
5462multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005463 X86VectorVTInfo _, string Suff> {
5464 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005465 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005466 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5467 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005468 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005469 AVX512FMA3Base, EVEX_B, EVEX_RC;
5470}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005471
5472multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005473 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5474 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005475 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005476 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5477 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5478 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005479 }
5480 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005481 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005482 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005483 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5485 }
5486}
5487
5488multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005489 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005490 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005491 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005492 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005493 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005494}
5495
5496defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5497defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5498defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5499defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5500defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5501defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005502
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005503// Scalar FMA
5504let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005505multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5506 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5507 dag RHS_r, dag RHS_m > {
5508 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5509 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005510 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005511
Craig Toppere1cac152016-06-07 07:27:54 +00005512 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5513 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005514 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005515
5516 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5517 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005518 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005519 AVX512FMA3Base, EVEX_B, EVEX_RC;
5520
Craig Toppereafdbec2016-08-13 06:48:41 +00005521 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005522 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5523 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5524 !strconcat(OpcodeStr,
5525 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5526 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005527 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5528 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5529 !strconcat(OpcodeStr,
5530 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5531 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005532 }// isCodeGenOnly = 1
5533}
5534}// Constraints = "$src1 = $dst"
5535
5536multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005537 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5538 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005539
Craig Topper2dca3b22016-07-24 08:26:38 +00005540 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005541 // Operands for intrinsic are in 123 order to preserve passthu
5542 // semantics.
5543 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5544 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005545 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005546 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005547 (i32 imm:$rc))),
5548 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5549 _.FRC:$src3))),
5550 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5551 (_.ScalarLdFrag addr:$src3))))>;
5552
Craig Topper2dca3b22016-07-24 08:26:38 +00005553 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005554 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5555 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005556 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005557 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005558 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005559 (i32 imm:$rc))),
5560 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5561 _.FRC:$src1))),
5562 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5563 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5564
Craig Topper2dca3b22016-07-24 08:26:38 +00005565 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005566 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5567 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005568 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005569 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005570 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005571 (i32 imm:$rc))),
5572 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5573 _.FRC:$src2))),
5574 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5575 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5576}
5577
5578multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005579 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5580 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005581 let Predicates = [HasAVX512] in {
5582 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005583 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5584 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005585 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005586 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5587 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005588 }
5589}
5590
Craig Toppera55b4832016-12-09 06:42:28 +00005591defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5592 X86FmaddRnds3>;
5593defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5594 X86FmsubRnds3>;
5595defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5596 X86FnmaddRnds1, X86FnmaddRnds3>;
5597defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5598 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005599
5600//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005601// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5602//===----------------------------------------------------------------------===//
5603let Constraints = "$src1 = $dst" in {
5604multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5605 X86VectorVTInfo _> {
5606 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5607 (ins _.RC:$src2, _.RC:$src3),
5608 OpcodeStr, "$src3, $src2", "$src2, $src3",
5609 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5610 AVX512FMA3Base;
5611
Craig Toppere1cac152016-06-07 07:27:54 +00005612 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5613 (ins _.RC:$src2, _.MemOp:$src3),
5614 OpcodeStr, "$src3, $src2", "$src2, $src3",
5615 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5616 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005617
Craig Toppere1cac152016-06-07 07:27:54 +00005618 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5619 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5620 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5621 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5622 (OpNode _.RC:$src1,
5623 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5624 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005625}
5626} // Constraints = "$src1 = $dst"
5627
5628multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5629 AVX512VLVectorVTInfo _> {
5630 let Predicates = [HasIFMA] in {
5631 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5632 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5633 }
5634 let Predicates = [HasVLX, HasIFMA] in {
5635 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5636 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5637 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5638 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5639 }
5640}
5641
5642defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5643 avx512vl_i64_info>, VEX_W;
5644defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5645 avx512vl_i64_info>, VEX_W;
5646
5647//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005648// AVX-512 Scalar convert from sign integer to float/double
5649//===----------------------------------------------------------------------===//
5650
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005651multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5652 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5653 PatFrag ld_frag, string asm> {
5654 let hasSideEffects = 0 in {
5655 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5656 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005657 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005658 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005659 let mayLoad = 1 in
5660 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5661 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005662 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005663 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005664 } // hasSideEffects = 0
5665 let isCodeGenOnly = 1 in {
5666 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5667 (ins DstVT.RC:$src1, SrcRC:$src2),
5668 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5669 [(set DstVT.RC:$dst,
5670 (OpNode (DstVT.VT DstVT.RC:$src1),
5671 SrcRC:$src2,
5672 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5673
5674 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5675 (ins DstVT.RC:$src1, x86memop:$src2),
5676 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5677 [(set DstVT.RC:$dst,
5678 (OpNode (DstVT.VT DstVT.RC:$src1),
5679 (ld_frag addr:$src2),
5680 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5681 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005682}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005683
Igor Bregerabe4a792015-06-14 12:44:55 +00005684multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005685 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005686 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5687 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005688 !strconcat(asm,
5689 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005690 [(set DstVT.RC:$dst,
5691 (OpNode (DstVT.VT DstVT.RC:$src1),
5692 SrcRC:$src2,
5693 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5694}
5695
5696multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005697 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5698 PatFrag ld_frag, string asm> {
5699 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5700 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5701 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005702}
5703
Andrew Trick15a47742013-10-09 05:11:10 +00005704let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005705defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005706 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5707 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005708defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005709 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5710 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005711defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005712 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5713 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005714defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005715 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5716 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005717
Craig Topper8f85ad12016-11-14 02:46:58 +00005718def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5719 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5720def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5721 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5722
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005723def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5724 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5725def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005726 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005727def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5728 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5729def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005730 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005731
5732def : Pat<(f32 (sint_to_fp GR32:$src)),
5733 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5734def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005735 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005736def : Pat<(f64 (sint_to_fp GR32:$src)),
5737 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5738def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005739 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5740
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005741defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005742 v4f32x_info, i32mem, loadi32,
5743 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005744defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005745 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5746 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005747defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005748 i32mem, loadi32, "cvtusi2sd{l}">,
5749 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005750defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005751 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5752 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005753
Craig Topper8f85ad12016-11-14 02:46:58 +00005754def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5755 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5756def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5757 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5758
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005759def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5760 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5761def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5762 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5763def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5764 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5765def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5766 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5767
5768def : Pat<(f32 (uint_to_fp GR32:$src)),
5769 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5770def : Pat<(f32 (uint_to_fp GR64:$src)),
5771 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5772def : Pat<(f64 (uint_to_fp GR32:$src)),
5773 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5774def : Pat<(f64 (uint_to_fp GR64:$src)),
5775 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005776}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005777
5778//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005779// AVX-512 Scalar convert from float/double to integer
5780//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005781multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5782 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005783 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005784 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005785 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005786 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5787 EVEX, VEX_LIG;
5788 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5789 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005790 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005791 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005792 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5793 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005794 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005795 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005796 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005797 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005798 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005799}
Asaf Badouh2744d212015-09-20 14:31:19 +00005800
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005801// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005802defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005803 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005804 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005805defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005806 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005807 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005808defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005809 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005810 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005811defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005812 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005813 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005814defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005815 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005816 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005817defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005818 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005819 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005820defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005821 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005822 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005823defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005824 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005825 EVEX_CD8<64, CD8VT1>;
5826
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005827// The SSE version of these instructions are disabled for AVX512.
5828// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5829let Predicates = [HasAVX512] in {
5830 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005831 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005832 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5833 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005834 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005835 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005836 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5837 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005838 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005839 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005840 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5841 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005842 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005843 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005844 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5845 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005846} // HasAVX512
5847
Craig Topperac941b92016-09-25 16:33:53 +00005848let Predicates = [HasAVX512] in {
5849 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5850 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5851 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5852 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5853 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5854 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5855 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5856 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5857 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5858 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5859 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5860 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5861 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5862 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5863 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5864 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5865 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5866 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5867 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5868 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5869} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005870
Elad Cohen0c260102017-01-11 09:11:48 +00005871// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5872// which produce unnecessary vmovs{s,d} instructions
5873let Predicates = [HasAVX512] in {
5874def : Pat<(v4f32 (X86Movss
5875 (v4f32 VR128X:$dst),
5876 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5877 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5878
5879def : Pat<(v4f32 (X86Movss
5880 (v4f32 VR128X:$dst),
5881 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5882 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5883
5884def : Pat<(v2f64 (X86Movsd
5885 (v2f64 VR128X:$dst),
5886 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5887 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5888
5889def : Pat<(v2f64 (X86Movsd
5890 (v2f64 VR128X:$dst),
5891 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5892 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5893} // Predicates = [HasAVX512]
5894
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005895// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005896multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5897 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005898 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005899let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005900 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005901 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5902 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005903 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005904 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005905 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5906 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005907 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005908 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005909 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005910 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005911
Igor Bregerc59b3a22016-08-03 10:58:05 +00005912 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5913 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5914 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5915 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5916 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005917 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5918 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005919
Craig Toppere1cac152016-06-07 07:27:54 +00005920 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005921 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5922 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5923 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5924 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5925 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5926 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5927 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5928 (i32 FROUND_NO_EXC)))]>,
5929 EVEX,VEX_LIG , EVEX_B;
5930 let mayLoad = 1, hasSideEffects = 0 in
5931 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00005932 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00005933 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5934 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005935
Craig Toppere1cac152016-06-07 07:27:54 +00005936 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005937} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005938}
5939
Asaf Badouh2744d212015-09-20 14:31:19 +00005940
Igor Bregerc59b3a22016-08-03 10:58:05 +00005941defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5942 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005943 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005944defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5945 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005946 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005947defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5948 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005949 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005950defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5951 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005952 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5953
Igor Bregerc59b3a22016-08-03 10:58:05 +00005954defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5955 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005956 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005957defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5958 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005959 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005960defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5961 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005962 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005963defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5964 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005965 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5966let Predicates = [HasAVX512] in {
5967 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005968 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005969 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
5970 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005971 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005972 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005973 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
5974 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005975 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005976 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005977 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
5978 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005979 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005980 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005981 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
5982 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005983} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005984//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005985// AVX-512 Convert form float to double and back
5986//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005987multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5988 X86VectorVTInfo _Src, SDNode OpNode> {
5989 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005990 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005991 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005992 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005993 (_Src.VT _Src.RC:$src2),
5994 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005995 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5996 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005997 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005998 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005999 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006000 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006001 (_Src.ScalarLdFrag addr:$src2))),
6002 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006003 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006004}
6005
Asaf Badouh2744d212015-09-20 14:31:19 +00006006// Scalar Coversion with SAE - suppress all exceptions
6007multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6008 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6009 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006010 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006011 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006012 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006013 (_Src.VT _Src.RC:$src2),
6014 (i32 FROUND_NO_EXC)))>,
6015 EVEX_4V, VEX_LIG, EVEX_B;
6016}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006017
Asaf Badouh2744d212015-09-20 14:31:19 +00006018// Scalar Conversion with rounding control (RC)
6019multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6020 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6021 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006022 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006023 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006024 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006025 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6026 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6027 EVEX_B, EVEX_RC;
6028}
Craig Toppera02e3942016-09-23 06:24:43 +00006029multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006030 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006031 X86VectorVTInfo _dst> {
6032 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006033 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006034 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006035 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006036 }
6037}
6038
Craig Toppera02e3942016-09-23 06:24:43 +00006039multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006040 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006041 X86VectorVTInfo _dst> {
6042 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006043 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006044 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006045 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006046 }
6047}
Craig Toppera02e3942016-09-23 06:24:43 +00006048defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006049 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006050defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006051 X86fpextRnd,f32x_info, f64x_info >;
6052
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006053def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006054 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006055 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6056 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006057def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006058 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6059 Requires<[HasAVX512]>;
6060
6061def : Pat<(f64 (extloadf32 addr:$src)),
6062 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006063 Requires<[HasAVX512, OptForSize]>;
6064
Asaf Badouh2744d212015-09-20 14:31:19 +00006065def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006066 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006067 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6068 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006069
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006070def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006071 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006072 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006073 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006074
6075def : Pat<(v4f32 (X86Movss
6076 (v4f32 VR128X:$dst),
6077 (v4f32 (scalar_to_vector
6078 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
6079 (VCVTSD2SSZrr VR128X:$dst, VR128X:$src)>,
6080 Requires<[HasAVX512]>;
6081
6082def : Pat<(v2f64 (X86Movsd
6083 (v2f64 VR128X:$dst),
6084 (v2f64 (scalar_to_vector
6085 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
6086 (VCVTSS2SDZrr VR128X:$dst, VR128X:$src)>,
6087 Requires<[HasAVX512]>;
6088
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006089//===----------------------------------------------------------------------===//
6090// AVX-512 Vector convert from signed/unsigned integer to float/double
6091// and from float/double to signed/unsigned integer
6092//===----------------------------------------------------------------------===//
6093
6094multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6095 X86VectorVTInfo _Src, SDNode OpNode,
6096 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006097 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006098
6099 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6100 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6101 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6102
6103 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006104 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006105 (_.VT (OpNode (_Src.VT
6106 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6107
6108 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006109 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006110 "${src}"##Broadcast, "${src}"##Broadcast,
6111 (_.VT (OpNode (_Src.VT
6112 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6113 ))>, EVEX, EVEX_B;
6114}
6115// Coversion with SAE - suppress all exceptions
6116multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6117 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6118 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6119 (ins _Src.RC:$src), OpcodeStr,
6120 "{sae}, $src", "$src, {sae}",
6121 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6122 (i32 FROUND_NO_EXC)))>,
6123 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006124}
6125
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006126// Conversion with rounding control (RC)
6127multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6128 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6129 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6130 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6131 "$rc, $src", "$src, $rc",
6132 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6133 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006134}
6135
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006136// Extend Float to Double
6137multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6138 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006139 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006140 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6141 X86vfpextRnd>, EVEX_V512;
6142 }
6143 let Predicates = [HasVLX] in {
6144 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006145 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006146 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006147 EVEX_V256;
6148 }
6149}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006150
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006151// Truncate Double to Float
6152multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6153 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006154 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006155 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6156 X86vfproundRnd>, EVEX_V512;
6157 }
6158 let Predicates = [HasVLX] in {
6159 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6160 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006161 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006162 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006163
6164 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6165 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6166 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6167 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6168 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6169 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6170 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6171 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006172 }
6173}
6174
6175defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6176 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6177defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6178 PS, EVEX_CD8<32, CD8VH>;
6179
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006180def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6181 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006182
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006183let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006184 let AddedComplexity = 15 in
6185 def : Pat<(X86vzmovl (v2f64 (bitconvert
6186 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6187 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006188 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6189 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006190 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6191 (VCVTPS2PDZ256rm addr:$src)>;
6192}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006193
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006194// Convert Signed/Unsigned Doubleword to Double
6195multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6196 SDNode OpNode128> {
6197 // No rounding in this op
6198 let Predicates = [HasAVX512] in
6199 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6200 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006201
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006202 let Predicates = [HasVLX] in {
6203 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006204 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006205 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6206 EVEX_V256;
6207 }
6208}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006209
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006210// Convert Signed/Unsigned Doubleword to Float
6211multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6212 SDNode OpNodeRnd> {
6213 let Predicates = [HasAVX512] in
6214 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6215 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6216 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006217
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006218 let Predicates = [HasVLX] in {
6219 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6220 EVEX_V128;
6221 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6222 EVEX_V256;
6223 }
6224}
6225
6226// Convert Float to Signed/Unsigned Doubleword with truncation
6227multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6228 SDNode OpNode, SDNode OpNodeRnd> {
6229 let Predicates = [HasAVX512] in {
6230 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6231 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6232 OpNodeRnd>, EVEX_V512;
6233 }
6234 let Predicates = [HasVLX] in {
6235 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6236 EVEX_V128;
6237 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6238 EVEX_V256;
6239 }
6240}
6241
6242// Convert Float to Signed/Unsigned Doubleword
6243multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6244 SDNode OpNode, SDNode OpNodeRnd> {
6245 let Predicates = [HasAVX512] in {
6246 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6247 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6248 OpNodeRnd>, EVEX_V512;
6249 }
6250 let Predicates = [HasVLX] in {
6251 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6252 EVEX_V128;
6253 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6254 EVEX_V256;
6255 }
6256}
6257
6258// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006259multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6260 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006261 let Predicates = [HasAVX512] in {
6262 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6263 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6264 OpNodeRnd>, EVEX_V512;
6265 }
6266 let Predicates = [HasVLX] in {
6267 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006268 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006269 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6270 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006271 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6272 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006273 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6274 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006275
6276 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6277 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6278 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6279 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6280 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6281 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6282 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6283 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006284 }
6285}
6286
6287// Convert Double to Signed/Unsigned Doubleword
6288multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6289 SDNode OpNode, SDNode OpNodeRnd> {
6290 let Predicates = [HasAVX512] in {
6291 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6292 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6293 OpNodeRnd>, EVEX_V512;
6294 }
6295 let Predicates = [HasVLX] in {
6296 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6297 // memory forms of these instructions in Asm Parcer. They have the same
6298 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6299 // due to the same reason.
6300 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6301 "{1to2}", "{x}">, EVEX_V128;
6302 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6303 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006304
6305 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6306 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6307 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6308 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6309 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6310 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6311 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6312 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006313 }
6314}
6315
6316// Convert Double to Signed/Unsigned Quardword
6317multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6318 SDNode OpNode, SDNode OpNodeRnd> {
6319 let Predicates = [HasDQI] in {
6320 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6321 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6322 OpNodeRnd>, EVEX_V512;
6323 }
6324 let Predicates = [HasDQI, HasVLX] in {
6325 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6326 EVEX_V128;
6327 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6328 EVEX_V256;
6329 }
6330}
6331
6332// Convert Double to Signed/Unsigned Quardword with truncation
6333multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6334 SDNode OpNode, SDNode OpNodeRnd> {
6335 let Predicates = [HasDQI] in {
6336 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6337 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6338 OpNodeRnd>, EVEX_V512;
6339 }
6340 let Predicates = [HasDQI, HasVLX] in {
6341 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6342 EVEX_V128;
6343 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6344 EVEX_V256;
6345 }
6346}
6347
6348// Convert Signed/Unsigned Quardword to Double
6349multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6350 SDNode OpNode, SDNode OpNodeRnd> {
6351 let Predicates = [HasDQI] in {
6352 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6353 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6354 OpNodeRnd>, EVEX_V512;
6355 }
6356 let Predicates = [HasDQI, HasVLX] in {
6357 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6358 EVEX_V128;
6359 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6360 EVEX_V256;
6361 }
6362}
6363
6364// Convert Float to Signed/Unsigned Quardword
6365multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6366 SDNode OpNode, SDNode OpNodeRnd> {
6367 let Predicates = [HasDQI] in {
6368 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6369 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6370 OpNodeRnd>, EVEX_V512;
6371 }
6372 let Predicates = [HasDQI, HasVLX] in {
6373 // Explicitly specified broadcast string, since we take only 2 elements
6374 // from v4f32x_info source
6375 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006376 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006377 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6378 EVEX_V256;
6379 }
6380}
6381
6382// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006383multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6384 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006385 let Predicates = [HasDQI] in {
6386 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6387 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6388 OpNodeRnd>, EVEX_V512;
6389 }
6390 let Predicates = [HasDQI, HasVLX] in {
6391 // Explicitly specified broadcast string, since we take only 2 elements
6392 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006393 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006394 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006395 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6396 EVEX_V256;
6397 }
6398}
6399
6400// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006401multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6402 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006403 let Predicates = [HasDQI] in {
6404 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6405 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6406 OpNodeRnd>, EVEX_V512;
6407 }
6408 let Predicates = [HasDQI, HasVLX] in {
6409 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6410 // memory forms of these instructions in Asm Parcer. They have the same
6411 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6412 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006413 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006414 "{1to2}", "{x}">, EVEX_V128;
6415 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6416 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006417
6418 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6419 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6420 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6421 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6422 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6423 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6424 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6425 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006426 }
6427}
6428
Simon Pilgrima3af7962016-11-24 12:13:46 +00006429defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006430 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006431
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006432defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6433 X86VSintToFpRnd>,
6434 PS, EVEX_CD8<32, CD8VF>;
6435
6436defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006437 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006438 XS, EVEX_CD8<32, CD8VF>;
6439
Simon Pilgrima3af7962016-11-24 12:13:46 +00006440defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006441 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006442 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6443
6444defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006445 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006446 EVEX_CD8<32, CD8VF>;
6447
Craig Topperf334ac192016-11-09 07:48:51 +00006448defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006449 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006450 EVEX_CD8<64, CD8VF>;
6451
Simon Pilgrima3af7962016-11-24 12:13:46 +00006452defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006453 XS, EVEX_CD8<32, CD8VH>;
6454
6455defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6456 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006457 EVEX_CD8<32, CD8VF>;
6458
Craig Topper19e04b62016-05-19 06:13:58 +00006459defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6460 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006461
Craig Topper19e04b62016-05-19 06:13:58 +00006462defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6463 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006464 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006465
Craig Topper19e04b62016-05-19 06:13:58 +00006466defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6467 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006468 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006469defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6470 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006471 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006472
Craig Topper19e04b62016-05-19 06:13:58 +00006473defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6474 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006475 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006476
Craig Topper19e04b62016-05-19 06:13:58 +00006477defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6478 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006479
Craig Topper19e04b62016-05-19 06:13:58 +00006480defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6481 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006482 PD, EVEX_CD8<64, CD8VF>;
6483
Craig Topper19e04b62016-05-19 06:13:58 +00006484defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6485 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006486
6487defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006488 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006489 PD, EVEX_CD8<64, CD8VF>;
6490
Craig Toppera39b6502016-12-10 06:02:48 +00006491defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006492 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006493
6494defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006495 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006496 PD, EVEX_CD8<64, CD8VF>;
6497
Craig Toppera39b6502016-12-10 06:02:48 +00006498defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006499 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006500
6501defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006502 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006503
6504defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006505 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006506
Simon Pilgrima3af7962016-11-24 12:13:46 +00006507defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006508 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006509
Simon Pilgrima3af7962016-11-24 12:13:46 +00006510defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006511 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006512
Craig Toppere38c57a2015-11-27 05:44:02 +00006513let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006514def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006515 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006516 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6517 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006518
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006519def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6520 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006521 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6522 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006523
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006524def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6525 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006526 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6527 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006528
Simon Pilgrima3af7962016-11-24 12:13:46 +00006529def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006530 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6531 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6532 VR128X:$src, sub_xmm)))), sub_xmm)>;
6533
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006534def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6535 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006536 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6537 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006538
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006539def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6540 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006541 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6542 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006543
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006544def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6545 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006546 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6547 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006548
Simon Pilgrima3af7962016-11-24 12:13:46 +00006549def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006550 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6551 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6552 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006553}
6554
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006555let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006556 let AddedComplexity = 15 in {
6557 def : Pat<(X86vzmovl (v2i64 (bitconvert
6558 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006559 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006560 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6561 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006562 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006563 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006564 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006565 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006566 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006567 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006568 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006569 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006570}
6571
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006572let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006573 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006574 (VCVTPD2PSZrm addr:$src)>;
6575 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6576 (VCVTPS2PDZrm addr:$src)>;
6577}
6578
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006579let Predicates = [HasDQI, HasVLX] in {
6580 let AddedComplexity = 15 in {
6581 def : Pat<(X86vzmovl (v2f64 (bitconvert
6582 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006583 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006584 def : Pat<(X86vzmovl (v2f64 (bitconvert
6585 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006586 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006587 }
6588}
6589
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006590let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006591def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6592 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6593 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6594 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6595
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006596def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6597 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6598 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6599 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6600
6601def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6602 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6603 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6604 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6605
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006606def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6607 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6608 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6609 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6610
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006611def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6612 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6613 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6614 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6615
6616def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6617 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6618 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6619 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6620
6621def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6622 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6623 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6624 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6625
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006626def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6627 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6628 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6629 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6630
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006631def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6632 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6633 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6634 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6635
6636def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6637 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6638 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6639 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6640
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006641def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6642 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6643 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6644 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6645
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006646def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6647 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6648 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6649 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6650}
6651
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006652//===----------------------------------------------------------------------===//
6653// Half precision conversion instructions
6654//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006655multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006656 X86MemOperand x86memop, PatFrag ld_frag> {
6657 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6658 "vcvtph2ps", "$src", "$src",
6659 (X86cvtph2ps (_src.VT _src.RC:$src),
6660 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006661 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6662 "vcvtph2ps", "$src", "$src",
6663 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6664 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006665}
6666
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006667multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006668 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6669 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6670 (X86cvtph2ps (_src.VT _src.RC:$src),
6671 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6672
6673}
6674
6675let Predicates = [HasAVX512] in {
6676 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006677 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006678 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6679 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006680 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006681 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6682 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6683 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6684 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006685}
6686
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006687multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006688 X86MemOperand x86memop> {
6689 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006690 (ins _src.RC:$src1, i32u8imm:$src2),
6691 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006692 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006693 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006694 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006695 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6696 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6697 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6698 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006699 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006700 addr:$dst)]>;
6701 let hasSideEffects = 0, mayStore = 1 in
6702 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6703 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6704 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6705 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006706}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006707multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006708 let hasSideEffects = 0 in
6709 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6710 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006711 (ins _src.RC:$src1, i32u8imm:$src2),
6712 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006713 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006714}
6715let Predicates = [HasAVX512] in {
6716 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6717 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6718 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6719 let Predicates = [HasVLX] in {
6720 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6721 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006722 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006723 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6724 }
6725}
Asaf Badouh2489f352015-12-02 08:17:51 +00006726
Craig Topper9820e342016-09-20 05:44:47 +00006727// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006728let Predicates = [HasVLX] in {
6729 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6730 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6731 // configurations we support (the default). However, falling back to MXCSR is
6732 // more consistent with other instructions, which are always controlled by it.
6733 // It's encoded as 0b100.
6734 def : Pat<(fp_to_f16 FR32X:$src),
6735 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6736 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6737
6738 def : Pat<(f16_to_fp GR16:$src),
6739 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6740 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6741
6742 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6743 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6744 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6745}
6746
Craig Topper9820e342016-09-20 05:44:47 +00006747// Patterns for matching float to half-float conversion when AVX512 is supported
6748// but F16C isn't. In that case we have to use 512-bit vectors.
6749let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6750 def : Pat<(fp_to_f16 FR32X:$src),
6751 (i16 (EXTRACT_SUBREG
6752 (VMOVPDI2DIZrr
6753 (v8i16 (EXTRACT_SUBREG
6754 (VCVTPS2PHZrr
6755 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6756 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6757 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6758
6759 def : Pat<(f16_to_fp GR16:$src),
6760 (f32 (COPY_TO_REGCLASS
6761 (v4f32 (EXTRACT_SUBREG
6762 (VCVTPH2PSZrr
6763 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6764 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6765 sub_xmm)), sub_xmm)), FR32X))>;
6766
6767 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6768 (f32 (COPY_TO_REGCLASS
6769 (v4f32 (EXTRACT_SUBREG
6770 (VCVTPH2PSZrr
6771 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6772 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6773 sub_xmm), 4)), sub_xmm)), FR32X))>;
6774}
6775
Asaf Badouh2489f352015-12-02 08:17:51 +00006776// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006777multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006778 string OpcodeStr> {
6779 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6780 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006781 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006782 Sched<[WriteFAdd]>;
6783}
6784
6785let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006786 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006787 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006788 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006789 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006790 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006791 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006792 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006793 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6794}
6795
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006796let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6797 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006798 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006799 EVEX_CD8<32, CD8VT1>;
6800 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006801 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006802 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6803 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006804 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006805 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006806 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006807 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006808 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006809 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6810 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006811 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006812 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6813 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006814 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006815 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6816 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006817 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006818
Ayman Musa02f95332017-01-04 08:21:54 +00006819 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6820 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006821 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006822 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6823 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006824 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6825 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006826}
Michael Liao5bf95782014-12-04 05:20:33 +00006827
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006828/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006829multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6830 X86VectorVTInfo _> {
Craig Topper63801df2017-02-19 21:44:35 +00006831 let Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006832 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6833 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6834 "$src2, $src1", "$src1, $src2",
6835 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006836 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006837 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006838 "$src2, $src1", "$src1, $src2",
6839 (OpNode (_.VT _.RC:$src1),
6840 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006841}
6842}
6843
Asaf Badouheaf2da12015-09-21 10:23:53 +00006844defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6845 EVEX_CD8<32, CD8VT1>, T8PD;
6846defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6847 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6848defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6849 EVEX_CD8<32, CD8VT1>, T8PD;
6850defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6851 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006852
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006853/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6854multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006855 X86VectorVTInfo _> {
6856 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6857 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6858 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006859 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6860 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6861 (OpNode (_.FloatVT
6862 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6863 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6864 (ins _.ScalarMemOp:$src), OpcodeStr,
6865 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6866 (OpNode (_.FloatVT
6867 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6868 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006869}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006870
6871multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6872 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6873 EVEX_V512, EVEX_CD8<32, CD8VF>;
6874 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6875 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6876
6877 // Define only if AVX512VL feature is present.
6878 let Predicates = [HasVLX] in {
6879 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6880 OpNode, v4f32x_info>,
6881 EVEX_V128, EVEX_CD8<32, CD8VF>;
6882 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6883 OpNode, v8f32x_info>,
6884 EVEX_V256, EVEX_CD8<32, CD8VF>;
6885 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6886 OpNode, v2f64x_info>,
6887 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6888 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6889 OpNode, v4f64x_info>,
6890 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6891 }
6892}
6893
6894defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6895defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006896
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006897/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006898multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6899 SDNode OpNode> {
6900
6901 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6902 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6903 "$src2, $src1", "$src1, $src2",
6904 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6905 (i32 FROUND_CURRENT))>;
6906
6907 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6908 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006909 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006910 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006911 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006912
6913 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006914 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006915 "$src2, $src1", "$src1, $src2",
6916 (OpNode (_.VT _.RC:$src1),
6917 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6918 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006919}
6920
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006921multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6922 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6923 EVEX_CD8<32, CD8VT1>;
6924 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6925 EVEX_CD8<64, CD8VT1>, VEX_W;
6926}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006927
Craig Toppere1cac152016-06-07 07:27:54 +00006928let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006929 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6930 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6931}
Igor Breger8352a0d2015-07-28 06:53:28 +00006932
6933defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006934/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006935
6936multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6937 SDNode OpNode> {
6938
6939 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6940 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6941 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6942
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006943 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6944 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6945 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006946 (bitconvert (_.LdFrag addr:$src))),
6947 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006948
6949 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006950 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006951 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006952 (OpNode (_.FloatVT
6953 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6954 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006955}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006956multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6957 SDNode OpNode> {
6958 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6959 (ins _.RC:$src), OpcodeStr,
6960 "{sae}, $src", "$src, {sae}",
6961 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6962}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006963
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006964multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6965 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006966 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6967 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006968 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006969 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6970 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006971}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006972
Asaf Badouh402ebb32015-06-03 13:41:48 +00006973multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6974 SDNode OpNode> {
6975 // Define only if AVX512VL feature is present.
6976 let Predicates = [HasVLX] in {
6977 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6978 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6979 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6980 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6981 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6982 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6983 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6984 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6985 }
6986}
Craig Toppere1cac152016-06-07 07:27:54 +00006987let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006988
Asaf Badouh402ebb32015-06-03 13:41:48 +00006989 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6990 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6991 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6992}
6993defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6994 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6995
6996multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6997 SDNode OpNodeRnd, X86VectorVTInfo _>{
6998 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6999 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7000 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7001 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007002}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007003
Robert Khasanoveb126392014-10-28 18:15:20 +00007004multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7005 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007006 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007007 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7008 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007009 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7010 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7011 (OpNode (_.FloatVT
7012 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007013
Craig Toppere1cac152016-06-07 07:27:54 +00007014 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7015 (ins _.ScalarMemOp:$src), OpcodeStr,
7016 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7017 (OpNode (_.FloatVT
7018 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7019 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007020}
7021
Robert Khasanoveb126392014-10-28 18:15:20 +00007022multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7023 SDNode OpNode> {
7024 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7025 v16f32_info>,
7026 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7027 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7028 v8f64_info>,
7029 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7030 // Define only if AVX512VL feature is present.
7031 let Predicates = [HasVLX] in {
7032 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7033 OpNode, v4f32x_info>,
7034 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7035 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7036 OpNode, v8f32x_info>,
7037 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7038 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7039 OpNode, v2f64x_info>,
7040 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7041 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7042 OpNode, v4f64x_info>,
7043 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7044 }
7045}
7046
Asaf Badouh402ebb32015-06-03 13:41:48 +00007047multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7048 SDNode OpNodeRnd> {
7049 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7050 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7051 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7052 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7053}
7054
Igor Breger4c4cd782015-09-20 09:13:41 +00007055multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7056 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7057
7058 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7059 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7060 "$src2, $src1", "$src1, $src2",
7061 (OpNodeRnd (_.VT _.RC:$src1),
7062 (_.VT _.RC:$src2),
7063 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007064 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7065 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7066 "$src2, $src1", "$src1, $src2",
7067 (OpNodeRnd (_.VT _.RC:$src1),
7068 (_.VT (scalar_to_vector
7069 (_.ScalarLdFrag addr:$src2))),
7070 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007071
7072 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7073 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7074 "$rc, $src2, $src1", "$src1, $src2, $rc",
7075 (OpNodeRnd (_.VT _.RC:$src1),
7076 (_.VT _.RC:$src2),
7077 (i32 imm:$rc))>,
7078 EVEX_B, EVEX_RC;
7079
Craig Toppere1cac152016-06-07 07:27:54 +00007080 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007081 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007082 (ins _.FRC:$src1, _.FRC:$src2),
7083 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7084
7085 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007086 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007087 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7088 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7089 }
7090
7091 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7092 (!cast<Instruction>(NAME#SUFF#Zr)
7093 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7094
7095 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7096 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007097 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007098}
7099
7100multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7101 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7102 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7103 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7104 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7105}
7106
Asaf Badouh402ebb32015-06-03 13:41:48 +00007107defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7108 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007109
Igor Breger4c4cd782015-09-20 09:13:41 +00007110defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007111
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007112let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007113 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007114 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007115 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007116 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007117 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007118 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007119 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007120 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007121 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007122 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007123}
7124
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007125multiclass
7126avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007127
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007128 let ExeDomain = _.ExeDomain in {
7129 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7130 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7131 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007132 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007133 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7134
7135 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7136 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007137 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7138 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007139 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007140
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007141 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007142 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7143 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007144 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007145 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007146 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7147 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7148 }
7149 let Predicates = [HasAVX512] in {
7150 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7151 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7152 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7153 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7154 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7155 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7156 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7157 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7158 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7159 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7160 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7161 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7162 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7163 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7164 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7165
7166 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7167 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7168 addr:$src, (i32 0x1))), _.FRC)>;
7169 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7170 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7171 addr:$src, (i32 0x2))), _.FRC)>;
7172 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7173 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7174 addr:$src, (i32 0x3))), _.FRC)>;
7175 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7176 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7177 addr:$src, (i32 0x4))), _.FRC)>;
7178 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7179 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7180 addr:$src, (i32 0xc))), _.FRC)>;
7181 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007182}
7183
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007184defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7185 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007186
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007187defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7188 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007189
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007190//-------------------------------------------------
7191// Integer truncate and extend operations
7192//-------------------------------------------------
7193
Igor Breger074a64e2015-07-24 17:24:15 +00007194multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7195 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7196 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007197 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007198 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7199 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7200 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7201 EVEX, T8XS;
7202
7203 // for intrinsic patter match
7204 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7205 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7206 undef)),
7207 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7208 SrcInfo.RC:$src1)>;
7209
7210 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7211 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7212 DestInfo.ImmAllZerosV)),
7213 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7214 SrcInfo.RC:$src1)>;
7215
7216 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7217 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7218 DestInfo.RC:$src0)),
7219 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7220 DestInfo.KRCWM:$mask ,
7221 SrcInfo.RC:$src1)>;
7222
Craig Topper52e2e832016-07-22 05:46:44 +00007223 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7224 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007225 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7226 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007227 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007228 []>, EVEX;
7229
Igor Breger074a64e2015-07-24 17:24:15 +00007230 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7231 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007232 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007233 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007234 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007235}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007236
Igor Breger074a64e2015-07-24 17:24:15 +00007237multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7238 X86VectorVTInfo DestInfo,
7239 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007240
Igor Breger074a64e2015-07-24 17:24:15 +00007241 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7242 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7243 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007244
Igor Breger074a64e2015-07-24 17:24:15 +00007245 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7246 (SrcInfo.VT SrcInfo.RC:$src)),
7247 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7248 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7249}
7250
Igor Breger074a64e2015-07-24 17:24:15 +00007251multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7252 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7253 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7254 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7255 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7256 Predicate prd = HasAVX512>{
7257
7258 let Predicates = [HasVLX, prd] in {
7259 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7260 DestInfoZ128, x86memopZ128>,
7261 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7262 truncFrag, mtruncFrag>, EVEX_V128;
7263
7264 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7265 DestInfoZ256, x86memopZ256>,
7266 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7267 truncFrag, mtruncFrag>, EVEX_V256;
7268 }
7269 let Predicates = [prd] in
7270 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7271 DestInfoZ, x86memopZ>,
7272 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7273 truncFrag, mtruncFrag>, EVEX_V512;
7274}
7275
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007276multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7277 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007278 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7279 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007280 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007281}
7282
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007283multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7284 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007285 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7286 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007287 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007288}
7289
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007290multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7291 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007292 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7293 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007294 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007295}
7296
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007297multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7298 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007299 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7300 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007301 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007302}
7303
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007304multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7305 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007306 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7307 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007308 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007309}
7310
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007311multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7312 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007313 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7314 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007315 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007316}
7317
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007318defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7319 truncstorevi8, masked_truncstorevi8>;
7320defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7321 truncstore_s_vi8, masked_truncstore_s_vi8>;
7322defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7323 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007324
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007325defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7326 truncstorevi16, masked_truncstorevi16>;
7327defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7328 truncstore_s_vi16, masked_truncstore_s_vi16>;
7329defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7330 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007331
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007332defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7333 truncstorevi32, masked_truncstorevi32>;
7334defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7335 truncstore_s_vi32, masked_truncstore_s_vi32>;
7336defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7337 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007338
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007339defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7340 truncstorevi8, masked_truncstorevi8>;
7341defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7342 truncstore_s_vi8, masked_truncstore_s_vi8>;
7343defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7344 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007345
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007346defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7347 truncstorevi16, masked_truncstorevi16>;
7348defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7349 truncstore_s_vi16, masked_truncstore_s_vi16>;
7350defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7351 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007352
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007353defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7354 truncstorevi8, masked_truncstorevi8>;
7355defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7356 truncstore_s_vi8, masked_truncstore_s_vi8>;
7357defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7358 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007359
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007360let Predicates = [HasAVX512, NoVLX] in {
7361def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7362 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007363 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007364 VR256X:$src, sub_ymm)))), sub_xmm))>;
7365def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7366 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007367 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007368 VR256X:$src, sub_ymm)))), sub_xmm))>;
7369}
7370
7371let Predicates = [HasBWI, NoVLX] in {
7372def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007373 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007374 VR256X:$src, sub_ymm))), sub_xmm))>;
7375}
7376
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007377multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007378 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007379 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007380 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007381 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7382 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7383 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7384 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007385
Craig Toppere1cac152016-06-07 07:27:54 +00007386 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7387 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7388 (DestInfo.VT (LdFrag addr:$src))>,
7389 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007390 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007391}
7392
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007393multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007394 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007395 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7396 let Predicates = [HasVLX, HasBWI] in {
7397 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007398 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007399 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007400
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007401 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007402 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007403 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7404 }
7405 let Predicates = [HasBWI] in {
7406 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007407 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007408 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7409 }
7410}
7411
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007412multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007413 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007414 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7415 let Predicates = [HasVLX, HasAVX512] in {
7416 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007417 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007418 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7419
7420 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007421 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007422 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7423 }
7424 let Predicates = [HasAVX512] in {
7425 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007426 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007427 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7428 }
7429}
7430
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007431multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007432 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007433 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7434 let Predicates = [HasVLX, HasAVX512] in {
7435 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007436 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007437 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7438
7439 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007440 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007441 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7442 }
7443 let Predicates = [HasAVX512] in {
7444 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007445 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007446 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7447 }
7448}
7449
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007450multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007451 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007452 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7453 let Predicates = [HasVLX, HasAVX512] in {
7454 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007455 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007456 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7457
7458 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007459 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007460 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7461 }
7462 let Predicates = [HasAVX512] in {
7463 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007464 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007465 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7466 }
7467}
7468
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007469multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007470 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007471 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7472 let Predicates = [HasVLX, HasAVX512] in {
7473 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007474 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007475 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7476
7477 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007478 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007479 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7480 }
7481 let Predicates = [HasAVX512] in {
7482 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007483 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007484 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7485 }
7486}
7487
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007488multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007489 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007490 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7491
7492 let Predicates = [HasVLX, HasAVX512] in {
7493 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007494 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007495 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7496
7497 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007498 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007499 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7500 }
7501 let Predicates = [HasAVX512] in {
7502 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007503 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007504 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7505 }
7506}
7507
Craig Topper6840f112016-07-14 06:41:34 +00007508defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7509defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7510defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7511defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7512defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7513defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007514
Craig Topper6840f112016-07-14 06:41:34 +00007515defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7516defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7517defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7518defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7519defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7520defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007521
Igor Breger2ba64ab2016-05-22 10:21:04 +00007522// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007523multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7524 X86VectorVTInfo From, PatFrag LdFrag> {
7525 def : Pat<(To.VT (LdFrag addr:$src)),
7526 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7527 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7528 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7529 To.KRC:$mask, addr:$src)>;
7530 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7531 To.ImmAllZerosV)),
7532 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7533 addr:$src)>;
7534}
7535
7536let Predicates = [HasVLX, HasBWI] in {
7537 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7538 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7539}
7540let Predicates = [HasBWI] in {
7541 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7542}
7543let Predicates = [HasVLX, HasAVX512] in {
7544 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7545 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7546 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7547 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7548 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7549 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7550 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7551 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7552 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7553 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7554}
7555let Predicates = [HasAVX512] in {
7556 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7557 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7558 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7559 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7560 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7561}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007562
Simon Pilgrim893d2112017-01-24 16:16:29 +00007563multiclass AVX512_pmovx_patterns<string OpcPrefix,
Craig Topper64378f42016-10-09 23:08:39 +00007564 SDNode ExtOp, PatFrag ExtLoad16> {
7565 // 128-bit patterns
7566 let Predicates = [HasVLX, HasBWI] in {
7567 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7568 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7569 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7570 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7571 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7572 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7573 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7574 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7575 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7576 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7577 }
7578 let Predicates = [HasVLX] in {
7579 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7580 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7581 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7582 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7583 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7584 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7585 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7586 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7587
7588 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7589 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7590 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7591 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7592 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7593 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7594 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7595 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7596
7597 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7598 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7599 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7600 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7601 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7602 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7603 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7604 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7605 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7606 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7607
7608 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7609 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7610 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7611 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7612 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7613 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7614 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7615 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7616
7617 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7618 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7619 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7620 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7621 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7622 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7623 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7624 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7625 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7626 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7627 }
7628 // 256-bit patterns
7629 let Predicates = [HasVLX, HasBWI] in {
7630 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7631 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7632 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7633 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7634 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7635 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7636 }
7637 let Predicates = [HasVLX] in {
7638 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7639 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7640 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7641 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7642 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7643 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7644 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7645 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7646
7647 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7648 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7649 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7650 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7651 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7652 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7653 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7654 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7655
7656 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7657 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7658 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7659 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7660 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7661 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7662
7663 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7664 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7665 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7666 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7667 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7668 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7669 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7670 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7671
7672 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7673 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7674 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7675 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7676 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7677 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7678 }
7679 // 512-bit patterns
7680 let Predicates = [HasBWI] in {
7681 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7682 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7683 }
7684 let Predicates = [HasAVX512] in {
7685 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7686 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7687
7688 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7689 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007690 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7691 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007692
7693 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7694 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7695
7696 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7697 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7698
7699 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7700 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7701 }
7702}
7703
Simon Pilgrim893d2112017-01-24 16:16:29 +00007704defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, extloadi32i16>;
7705defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007706
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007707//===----------------------------------------------------------------------===//
7708// GATHER - SCATTER Operations
7709
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007710multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7711 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007712 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7713 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007714 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7715 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007716 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007717 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007718 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7719 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7720 vectoraddr:$src2))]>, EVEX, EVEX_K,
7721 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007722}
Cameron McInally45325962014-03-26 13:50:50 +00007723
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007724multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7725 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7726 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007727 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007728 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007729 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007730let Predicates = [HasVLX] in {
7731 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007732 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007733 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007734 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007735 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007736 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007737 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007738 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007739}
Cameron McInally45325962014-03-26 13:50:50 +00007740}
7741
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007742multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7743 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007744 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007745 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007746 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007747 mgatherv8i64>, EVEX_V512;
7748let Predicates = [HasVLX] in {
7749 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007750 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007751 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007752 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007753 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007754 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007755 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7756 vx64xmem, mgatherv2i64>, EVEX_V128;
7757}
Cameron McInally45325962014-03-26 13:50:50 +00007758}
Michael Liao5bf95782014-12-04 05:20:33 +00007759
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007760
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007761defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7762 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7763
7764defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7765 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007766
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007767multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7768 X86MemOperand memop, PatFrag ScatterNode> {
7769
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007770let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007771
7772 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7773 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007774 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007775 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7776 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7777 _.KRCWM:$mask, vectoraddr:$dst))]>,
7778 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007779}
7780
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007781multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7782 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7783 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007784 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007785 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007786 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007787let Predicates = [HasVLX] in {
7788 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007789 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007790 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007791 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007792 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007793 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007794 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007795 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007796}
Cameron McInally45325962014-03-26 13:50:50 +00007797}
7798
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007799multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7800 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007801 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007802 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007803 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007804 mscatterv8i64>, EVEX_V512;
7805let Predicates = [HasVLX] in {
7806 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007807 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007808 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007809 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007810 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007811 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007812 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7813 vx64xmem, mscatterv2i64>, EVEX_V128;
7814}
Cameron McInally45325962014-03-26 13:50:50 +00007815}
7816
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007817defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7818 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007819
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007820defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7821 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007822
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007823// prefetch
7824multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7825 RegisterClass KRC, X86MemOperand memop> {
7826 let Predicates = [HasPFI], hasSideEffects = 1 in
7827 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007828 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007829 []>, EVEX, EVEX_K;
7830}
7831
7832defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007833 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007834
7835defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007836 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007837
7838defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007839 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007840
7841defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007842 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007843
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007844defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007845 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007846
7847defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007848 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007849
7850defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007851 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007852
7853defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007854 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007855
7856defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007857 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007858
7859defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007860 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007861
7862defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007863 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007864
7865defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007866 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007867
7868defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007869 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007870
7871defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007872 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007873
7874defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007875 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007876
7877defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007878 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007879
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007880// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007881def v64i1sextv64i8 : PatLeaf<(v64i8
7882 (X86vsext
7883 (v64i1 (X86pcmpgtm
7884 (bc_v64i8 (v16i32 immAllZerosV)),
7885 VR512:$src))))>;
7886def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7887def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7888def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007889
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007890multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007891def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007892 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007893 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7894}
Michael Liao5bf95782014-12-04 05:20:33 +00007895
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007896multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7897 string OpcodeStr, Predicate prd> {
7898let Predicates = [prd] in
7899 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7900
7901 let Predicates = [prd, HasVLX] in {
7902 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7903 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7904 }
7905}
7906
7907multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7908 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7909 HasBWI>;
7910 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7911 HasBWI>, VEX_W;
7912 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7913 HasDQI>;
7914 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7915 HasDQI>, VEX_W;
7916}
Michael Liao5bf95782014-12-04 05:20:33 +00007917
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007918defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007919
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007920multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007921 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7922 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7923 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7924}
7925
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007926// Use 512bit version to implement 128/256 bit in case NoVLX.
7927multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007928 X86VectorVTInfo _> {
7929
7930 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7931 (_.KVT (COPY_TO_REGCLASS
7932 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007933 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007934 _.RC:$src, _.SubRegIdx)),
7935 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007936}
7937
7938multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007939 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7940 let Predicates = [prd] in
7941 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7942 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007943
7944 let Predicates = [prd, HasVLX] in {
7945 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007946 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007947 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007948 EVEX_V128;
7949 }
7950 let Predicates = [prd, NoVLX] in {
7951 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7952 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007953 }
7954}
7955
7956defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7957 avx512vl_i8_info, HasBWI>;
7958defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7959 avx512vl_i16_info, HasBWI>, VEX_W;
7960defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7961 avx512vl_i32_info, HasDQI>;
7962defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7963 avx512vl_i64_info, HasDQI>, VEX_W;
7964
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007965//===----------------------------------------------------------------------===//
7966// AVX-512 - COMPRESS and EXPAND
7967//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007968
Ayman Musad7a5ed42016-09-26 06:22:08 +00007969multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007970 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007971 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007972 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007973 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007974
Craig Toppere1cac152016-06-07 07:27:54 +00007975 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007976 def mr : AVX5128I<opc, MRMDestMem, (outs),
7977 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007978 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007979 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7980
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007981 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7982 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007983 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007984 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007985 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007986}
7987
Ayman Musad7a5ed42016-09-26 06:22:08 +00007988multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7989
7990 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7991 (_.VT _.RC:$src)),
7992 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7993 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7994}
7995
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007996multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7997 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007998 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7999 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008000
8001 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008002 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8003 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8004 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8005 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008006 }
8007}
8008
8009defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8010 EVEX;
8011defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8012 EVEX, VEX_W;
8013defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8014 EVEX;
8015defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8016 EVEX, VEX_W;
8017
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008018// expand
8019multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8020 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008021 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008022 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008023 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008024
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008025 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8026 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8027 (_.VT (X86expand (_.VT (bitconvert
8028 (_.LdFrag addr:$src1)))))>,
8029 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008030}
8031
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008032multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8033
8034 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8035 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8036 _.KRCWM:$mask, addr:$src)>;
8037
8038 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8039 (_.VT _.RC:$src0))),
8040 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8041 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8042}
8043
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008044multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8045 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008046 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8047 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008048
8049 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008050 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8051 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8052 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8053 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008054 }
8055}
8056
8057defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8058 EVEX;
8059defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8060 EVEX, VEX_W;
8061defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8062 EVEX;
8063defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8064 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008065
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008066//handle instruction reg_vec1 = op(reg_vec,imm)
8067// op(mem_vec,imm)
8068// op(broadcast(eltVt),imm)
8069//all instruction created with FROUND_CURRENT
8070multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008071 X86VectorVTInfo _>{
8072 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008073 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8074 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008075 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008076 (OpNode (_.VT _.RC:$src1),
8077 (i32 imm:$src2),
8078 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008079 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8080 (ins _.MemOp:$src1, i32u8imm:$src2),
8081 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8082 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8083 (i32 imm:$src2),
8084 (i32 FROUND_CURRENT))>;
8085 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8086 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8087 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8088 "${src1}"##_.BroadcastStr##", $src2",
8089 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8090 (i32 imm:$src2),
8091 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008092 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008093}
8094
8095//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8096multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8097 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008098 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008099 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8100 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008101 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008102 "$src1, {sae}, $src2",
8103 (OpNode (_.VT _.RC:$src1),
8104 (i32 imm:$src2),
8105 (i32 FROUND_NO_EXC))>, EVEX_B;
8106}
8107
8108multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8109 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8110 let Predicates = [prd] in {
8111 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8112 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8113 EVEX_V512;
8114 }
8115 let Predicates = [prd, HasVLX] in {
8116 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8117 EVEX_V128;
8118 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8119 EVEX_V256;
8120 }
8121}
8122
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008123//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8124// op(reg_vec2,mem_vec,imm)
8125// op(reg_vec2,broadcast(eltVt),imm)
8126//all instruction created with FROUND_CURRENT
8127multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008128 X86VectorVTInfo _>{
8129 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008130 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008131 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008132 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8133 (OpNode (_.VT _.RC:$src1),
8134 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008135 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008136 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008137 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8138 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8139 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8140 (OpNode (_.VT _.RC:$src1),
8141 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8142 (i32 imm:$src3),
8143 (i32 FROUND_CURRENT))>;
8144 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8145 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8146 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8147 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8148 (OpNode (_.VT _.RC:$src1),
8149 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8150 (i32 imm:$src3),
8151 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008152 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008153}
8154
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008155//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8156// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008157multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8158 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008159 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008160 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8161 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8162 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8163 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8164 (SrcInfo.VT SrcInfo.RC:$src2),
8165 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008166 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8167 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8168 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8169 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8170 (SrcInfo.VT (bitconvert
8171 (SrcInfo.LdFrag addr:$src2))),
8172 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008173 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008174}
8175
8176//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8177// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008178// op(reg_vec2,broadcast(eltVt),imm)
8179multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008180 X86VectorVTInfo _>:
8181 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8182
Craig Topper05948fb2016-08-02 05:11:15 +00008183 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008184 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8185 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8186 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8187 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8188 (OpNode (_.VT _.RC:$src1),
8189 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8190 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008191}
8192
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008193//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8194// op(reg_vec2,mem_scalar,imm)
8195//all instruction created with FROUND_CURRENT
8196multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008197 X86VectorVTInfo _> {
8198 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008199 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008200 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008201 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8202 (OpNode (_.VT _.RC:$src1),
8203 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008204 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008205 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008206 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008207 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008208 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8209 (OpNode (_.VT _.RC:$src1),
8210 (_.VT (scalar_to_vector
8211 (_.ScalarLdFrag addr:$src2))),
8212 (i32 imm:$src3),
8213 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008214 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008215}
8216
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008217//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8218multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8219 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008220 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008221 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008222 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008223 OpcodeStr, "$src3, {sae}, $src2, $src1",
8224 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008225 (OpNode (_.VT _.RC:$src1),
8226 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008227 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008228 (i32 FROUND_NO_EXC))>, EVEX_B;
8229}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008230//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8231multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8232 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008233 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8234 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008235 OpcodeStr, "$src3, {sae}, $src2, $src1",
8236 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008237 (OpNode (_.VT _.RC:$src1),
8238 (_.VT _.RC:$src2),
8239 (i32 imm:$src3),
8240 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008241}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008242
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008243multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8244 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008245 let Predicates = [prd] in {
8246 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008247 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008248 EVEX_V512;
8249
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008250 }
8251 let Predicates = [prd, HasVLX] in {
8252 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008253 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008254 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008255 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008256 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008257}
8258
Igor Breger2ae0fe32015-08-31 11:14:02 +00008259multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8260 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8261 let Predicates = [HasBWI] in {
8262 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8263 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8264 }
8265 let Predicates = [HasBWI, HasVLX] in {
8266 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8267 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8268 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8269 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8270 }
8271}
8272
Igor Breger00d9f842015-06-08 14:03:17 +00008273multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8274 bits<8> opc, SDNode OpNode>{
8275 let Predicates = [HasAVX512] in {
8276 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8277 }
8278 let Predicates = [HasAVX512, HasVLX] in {
8279 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8280 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8281 }
8282}
8283
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008284multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8285 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8286 let Predicates = [prd] in {
8287 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8288 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008289 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008290}
8291
Igor Breger1e58e8a2015-09-02 11:18:55 +00008292multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8293 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8294 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8295 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8296 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8297 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008298}
8299
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008300
Igor Breger1e58e8a2015-09-02 11:18:55 +00008301defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8302 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8303defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8304 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8305defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8306 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8307
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008308
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008309defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8310 0x50, X86VRange, HasDQI>,
8311 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8312defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8313 0x50, X86VRange, HasDQI>,
8314 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8315
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008316defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8317 0x51, X86VRange, HasDQI>,
8318 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8319defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8320 0x51, X86VRange, HasDQI>,
8321 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8322
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008323defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8324 0x57, X86Reduces, HasDQI>,
8325 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8326defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8327 0x57, X86Reduces, HasDQI>,
8328 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008329
Igor Breger1e58e8a2015-09-02 11:18:55 +00008330defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8331 0x27, X86GetMants, HasAVX512>,
8332 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8333defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8334 0x27, X86GetMants, HasAVX512>,
8335 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8336
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008337multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8338 bits<8> opc, SDNode OpNode = X86Shuf128>{
8339 let Predicates = [HasAVX512] in {
8340 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8341
8342 }
8343 let Predicates = [HasAVX512, HasVLX] in {
8344 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8345 }
8346}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008347let Predicates = [HasAVX512] in {
8348def : Pat<(v16f32 (ffloor VR512:$src)),
8349 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8350def : Pat<(v16f32 (fnearbyint VR512:$src)),
8351 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8352def : Pat<(v16f32 (fceil VR512:$src)),
8353 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8354def : Pat<(v16f32 (frint VR512:$src)),
8355 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8356def : Pat<(v16f32 (ftrunc VR512:$src)),
8357 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8358
8359def : Pat<(v8f64 (ffloor VR512:$src)),
8360 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8361def : Pat<(v8f64 (fnearbyint VR512:$src)),
8362 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8363def : Pat<(v8f64 (fceil VR512:$src)),
8364 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8365def : Pat<(v8f64 (frint VR512:$src)),
8366 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8367def : Pat<(v8f64 (ftrunc VR512:$src)),
8368 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8369}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008370
8371defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8372 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8373defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8374 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8375defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8376 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8377defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8378 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008379
Craig Topperb561e662017-01-19 02:34:29 +00008380let Predicates = [HasAVX512] in {
8381// Provide fallback in case the load node that is used in the broadcast
8382// patterns above is used by additional users, which prevents the pattern
8383// selection.
8384def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8385 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8386 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8387 0)>;
8388def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8389 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8390 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8391 0)>;
8392
8393def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8394 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8395 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8396 0)>;
8397def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8398 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8399 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8400 0)>;
8401
8402def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8403 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8404 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8405 0)>;
8406
8407def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8408 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8409 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8410 0)>;
8411}
8412
Craig Topperc48fa892015-12-27 19:45:21 +00008413multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008414 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8415 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008416}
8417
Craig Topperc48fa892015-12-27 19:45:21 +00008418defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008419 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008420defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008421 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008422
Craig Topper7a299302016-06-09 07:06:38 +00008423multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008424 let Predicates = p in
8425 def NAME#_.VTName#rri:
8426 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8427 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8428 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8429}
8430
Craig Topper7a299302016-06-09 07:06:38 +00008431multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8432 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8433 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8434 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008435
Craig Topper7a299302016-06-09 07:06:38 +00008436defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008437 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008438 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8439 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8440 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8441 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8442 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008443 EVEX_CD8<8, CD8VF>;
8444
Igor Bregerf3ded812015-08-31 13:09:30 +00008445defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8446 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8447
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008448multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8449 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008450 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008451 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008452 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008453 "$src1", "$src1",
8454 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8455
Craig Toppere1cac152016-06-07 07:27:54 +00008456 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8457 (ins _.MemOp:$src1), OpcodeStr,
8458 "$src1", "$src1",
8459 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8460 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008461 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008462}
8463
8464multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8465 X86VectorVTInfo _> :
8466 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008467 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8468 (ins _.ScalarMemOp:$src1), OpcodeStr,
8469 "${src1}"##_.BroadcastStr,
8470 "${src1}"##_.BroadcastStr,
8471 (_.VT (OpNode (X86VBroadcast
8472 (_.ScalarLdFrag addr:$src1))))>,
8473 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008474}
8475
8476multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8477 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8478 let Predicates = [prd] in
8479 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8480
8481 let Predicates = [prd, HasVLX] in {
8482 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8483 EVEX_V256;
8484 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8485 EVEX_V128;
8486 }
8487}
8488
8489multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8490 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8491 let Predicates = [prd] in
8492 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8493 EVEX_V512;
8494
8495 let Predicates = [prd, HasVLX] in {
8496 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8497 EVEX_V256;
8498 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8499 EVEX_V128;
8500 }
8501}
8502
8503multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8504 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008505 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008506 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008507 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8508 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008509}
8510
8511multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8512 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008513 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8514 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008515}
8516
8517multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8518 bits<8> opc_d, bits<8> opc_q,
8519 string OpcodeStr, SDNode OpNode> {
8520 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8521 HasAVX512>,
8522 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8523 HasBWI>;
8524}
8525
8526defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8527
Craig Topper5ef13ba2016-12-26 07:26:07 +00008528def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8529 VR128X:$src))>;
8530def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8531def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8532def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8533 VR256X:$src))>;
8534def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8535def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8536
Craig Topper056c9062016-08-28 22:20:48 +00008537let Predicates = [HasBWI, HasVLX] in {
8538 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008539 (bc_v2i64 (avx512_v16i1sextv16i8)),
8540 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8541 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008542 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008543 (bc_v2i64 (avx512_v8i1sextv8i16)),
8544 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8545 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008546 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008547 (bc_v4i64 (avx512_v32i1sextv32i8)),
8548 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8549 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008550 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008551 (bc_v4i64 (avx512_v16i1sextv16i16)),
8552 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8553 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008554}
8555let Predicates = [HasAVX512, HasVLX] in {
8556 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008557 (bc_v2i64 (avx512_v4i1sextv4i32)),
8558 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8559 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008560 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008561 (bc_v4i64 (avx512_v8i1sextv8i32)),
8562 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8563 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008564}
8565
8566let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008567def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008568 (bc_v8i64 (v16i1sextv16i32)),
8569 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008570 (VPABSDZrr VR512:$src)>;
8571def : Pat<(xor
8572 (bc_v8i64 (v8i1sextv8i64)),
8573 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8574 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008575}
Craig Topper850feaf2016-08-28 22:20:51 +00008576let Predicates = [HasBWI] in {
8577def : Pat<(xor
8578 (bc_v8i64 (v64i1sextv64i8)),
8579 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8580 (VPABSBZrr VR512:$src)>;
8581def : Pat<(xor
8582 (bc_v8i64 (v32i1sextv32i16)),
8583 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8584 (VPABSWZrr VR512:$src)>;
8585}
Igor Bregerf2460112015-07-26 14:41:44 +00008586
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008587multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8588
8589 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008590}
8591
8592defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8593defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8594
Igor Breger24cab0f2015-11-16 07:22:00 +00008595//===---------------------------------------------------------------------===//
8596// Replicate Single FP - MOVSHDUP and MOVSLDUP
8597//===---------------------------------------------------------------------===//
8598multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8599 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8600 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008601}
8602
8603defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8604defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008605
8606//===----------------------------------------------------------------------===//
8607// AVX-512 - MOVDDUP
8608//===----------------------------------------------------------------------===//
8609
8610multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8611 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008612 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008613 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8614 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8615 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008616 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8617 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8618 (_.VT (OpNode (_.VT (scalar_to_vector
8619 (_.ScalarLdFrag addr:$src)))))>,
8620 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008621 }
Igor Breger1f782962015-11-19 08:26:56 +00008622}
8623
8624multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8625 AVX512VLVectorVTInfo VTInfo> {
8626
8627 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8628
8629 let Predicates = [HasAVX512, HasVLX] in {
8630 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8631 EVEX_V256;
8632 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8633 EVEX_V128;
8634 }
8635}
8636
8637multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8638 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8639 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008640}
8641
8642defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8643
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008644let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008645def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008646 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008647def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008648 (VMOVDDUPZ128rm addr:$src)>;
8649def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8650 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008651
8652def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8653 (v2f64 VR128X:$src0)),
8654 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8655def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8656 (bitconvert (v4i32 immAllZerosV))),
8657 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8658
8659def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8660 (v2f64 VR128X:$src0)),
8661 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8662 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8663def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8664 (bitconvert (v4i32 immAllZerosV))),
8665 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8666
8667def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8668 (v2f64 VR128X:$src0)),
8669 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8670def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8671 (bitconvert (v4i32 immAllZerosV))),
8672 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008673}
Igor Breger1f782962015-11-19 08:26:56 +00008674
Igor Bregerf2460112015-07-26 14:41:44 +00008675//===----------------------------------------------------------------------===//
8676// AVX-512 - Unpack Instructions
8677//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008678defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8679 SSE_ALU_ITINS_S>;
8680defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8681 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008682
8683defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8684 SSE_INTALU_ITINS_P, HasBWI>;
8685defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8686 SSE_INTALU_ITINS_P, HasBWI>;
8687defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8688 SSE_INTALU_ITINS_P, HasBWI>;
8689defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8690 SSE_INTALU_ITINS_P, HasBWI>;
8691
8692defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8693 SSE_INTALU_ITINS_P, HasAVX512>;
8694defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8695 SSE_INTALU_ITINS_P, HasAVX512>;
8696defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8697 SSE_INTALU_ITINS_P, HasAVX512>;
8698defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8699 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008700
8701//===----------------------------------------------------------------------===//
8702// AVX-512 - Extract & Insert Integer Instructions
8703//===----------------------------------------------------------------------===//
8704
8705multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8706 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008707 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8708 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8709 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8710 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8711 imm:$src2)))),
8712 addr:$dst)]>,
8713 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008714}
8715
8716multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8717 let Predicates = [HasBWI] in {
8718 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8719 (ins _.RC:$src1, u8imm:$src2),
8720 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8721 [(set GR32orGR64:$dst,
8722 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8723 EVEX, TAPD;
8724
8725 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8726 }
8727}
8728
8729multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8730 let Predicates = [HasBWI] in {
8731 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8732 (ins _.RC:$src1, u8imm:$src2),
8733 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8734 [(set GR32orGR64:$dst,
8735 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8736 EVEX, PD;
8737
Craig Topper99f6b622016-05-01 01:03:56 +00008738 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008739 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8740 (ins _.RC:$src1, u8imm:$src2),
8741 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8742 EVEX, TAPD;
8743
Igor Bregerdefab3c2015-10-08 12:55:01 +00008744 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8745 }
8746}
8747
8748multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8749 RegisterClass GRC> {
8750 let Predicates = [HasDQI] in {
8751 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8752 (ins _.RC:$src1, u8imm:$src2),
8753 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8754 [(set GRC:$dst,
8755 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8756 EVEX, TAPD;
8757
Craig Toppere1cac152016-06-07 07:27:54 +00008758 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8759 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8760 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8761 [(store (extractelt (_.VT _.RC:$src1),
8762 imm:$src2),addr:$dst)]>,
8763 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008764 }
8765}
8766
8767defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8768defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8769defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8770defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8771
8772multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8773 X86VectorVTInfo _, PatFrag LdFrag> {
8774 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8775 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8776 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8777 [(set _.RC:$dst,
8778 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8779 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8780}
8781
8782multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8783 X86VectorVTInfo _, PatFrag LdFrag> {
8784 let Predicates = [HasBWI] in {
8785 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8786 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8787 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8788 [(set _.RC:$dst,
8789 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8790
8791 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8792 }
8793}
8794
8795multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8796 X86VectorVTInfo _, RegisterClass GRC> {
8797 let Predicates = [HasDQI] in {
8798 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8799 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8800 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8801 [(set _.RC:$dst,
8802 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8803 EVEX_4V, TAPD;
8804
8805 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8806 _.ScalarLdFrag>, TAPD;
8807 }
8808}
8809
8810defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8811 extloadi8>, TAPD;
8812defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8813 extloadi16>, PD;
8814defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8815defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008816//===----------------------------------------------------------------------===//
8817// VSHUFPS - VSHUFPD Operations
8818//===----------------------------------------------------------------------===//
8819multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8820 AVX512VLVectorVTInfo VTInfo_FP>{
8821 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8822 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8823 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008824}
8825
8826defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8827defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008828//===----------------------------------------------------------------------===//
8829// AVX-512 - Byte shift Left/Right
8830//===----------------------------------------------------------------------===//
8831
8832multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8833 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8834 def rr : AVX512<opc, MRMr,
8835 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8836 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8837 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008838 def rm : AVX512<opc, MRMm,
8839 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8840 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8841 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008842 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8843 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008844}
8845
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008846multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008847 Format MRMm, string OpcodeStr, Predicate prd>{
8848 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008849 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008850 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008851 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008852 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008853 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008854 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008855 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008856 }
8857}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008858defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008859 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008860defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008861 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8862
8863
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008864multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008865 string OpcodeStr, X86VectorVTInfo _dst,
8866 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008867 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008868 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008869 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008870 [(set _dst.RC:$dst,(_dst.VT
8871 (OpNode (_src.VT _src.RC:$src1),
8872 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008873 def rm : AVX512BI<opc, MRMSrcMem,
8874 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8875 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8876 [(set _dst.RC:$dst,(_dst.VT
8877 (OpNode (_src.VT _src.RC:$src1),
8878 (_src.VT (bitconvert
8879 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008880}
8881
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008882multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008883 string OpcodeStr, Predicate prd> {
8884 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008885 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8886 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008887 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008888 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8889 v32i8x_info>, EVEX_V256;
8890 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8891 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008892 }
8893}
8894
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008895defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008896 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008897
Craig Topper4e794c72017-02-19 19:36:58 +00008898// Transforms to swizzle an immediate to enable better matching when
8899// memory operand isn't in the right place.
8900def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8901 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8902 uint8_t Imm = N->getZExtValue();
8903 // Swap bits 1/4 and 3/6.
8904 uint8_t NewImm = Imm & 0xa5;
8905 if (Imm & 0x02) NewImm |= 0x10;
8906 if (Imm & 0x10) NewImm |= 0x02;
8907 if (Imm & 0x08) NewImm |= 0x40;
8908 if (Imm & 0x40) NewImm |= 0x08;
8909 return getI8Imm(NewImm, SDLoc(N));
8910}]>;
8911def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8912 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8913 uint8_t Imm = N->getZExtValue();
8914 // Swap bits 2/4 and 3/5.
8915 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00008916 if (Imm & 0x04) NewImm |= 0x10;
8917 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00008918 if (Imm & 0x08) NewImm |= 0x20;
8919 if (Imm & 0x20) NewImm |= 0x08;
8920 return getI8Imm(NewImm, SDLoc(N));
8921}]>;
Craig Topper48905772017-02-19 21:32:15 +00008922def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
8923 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8924 uint8_t Imm = N->getZExtValue();
8925 // Swap bits 1/2 and 5/6.
8926 uint8_t NewImm = Imm & 0x99;
8927 if (Imm & 0x02) NewImm |= 0x04;
8928 if (Imm & 0x04) NewImm |= 0x02;
8929 if (Imm & 0x20) NewImm |= 0x40;
8930 if (Imm & 0x40) NewImm |= 0x20;
8931 return getI8Imm(NewImm, SDLoc(N));
8932}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00008933def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
8934 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
8935 uint8_t Imm = N->getZExtValue();
8936 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
8937 uint8_t NewImm = Imm & 0x81;
8938 if (Imm & 0x02) NewImm |= 0x04;
8939 if (Imm & 0x04) NewImm |= 0x10;
8940 if (Imm & 0x08) NewImm |= 0x40;
8941 if (Imm & 0x10) NewImm |= 0x02;
8942 if (Imm & 0x20) NewImm |= 0x08;
8943 if (Imm & 0x40) NewImm |= 0x20;
8944 return getI8Imm(NewImm, SDLoc(N));
8945}]>;
8946def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
8947 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
8948 uint8_t Imm = N->getZExtValue();
8949 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
8950 uint8_t NewImm = Imm & 0x81;
8951 if (Imm & 0x02) NewImm |= 0x10;
8952 if (Imm & 0x04) NewImm |= 0x02;
8953 if (Imm & 0x08) NewImm |= 0x20;
8954 if (Imm & 0x10) NewImm |= 0x04;
8955 if (Imm & 0x20) NewImm |= 0x40;
8956 if (Imm & 0x40) NewImm |= 0x08;
8957 return getI8Imm(NewImm, SDLoc(N));
8958}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00008959
Igor Bregerb4bb1902015-10-15 12:33:24 +00008960multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008961 X86VectorVTInfo _>{
8962 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008963 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8964 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008965 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008966 (OpNode (_.VT _.RC:$src1),
8967 (_.VT _.RC:$src2),
8968 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008969 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008970 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8971 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8972 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8973 (OpNode (_.VT _.RC:$src1),
8974 (_.VT _.RC:$src2),
8975 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008976 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008977 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8978 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8979 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8980 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8981 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8982 (OpNode (_.VT _.RC:$src1),
8983 (_.VT _.RC:$src2),
8984 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008985 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008986 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008987 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00008988
8989 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00008990 def : Pat<(_.VT (vselect _.KRCWM:$mask,
8991 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
8992 _.RC:$src1)),
8993 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
8994 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
8995 def : Pat<(_.VT (vselect _.KRCWM:$mask,
8996 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
8997 _.RC:$src1)),
8998 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
8999 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009000
9001 // Additional patterns for matching loads in other positions.
9002 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9003 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9004 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9005 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9006 def : Pat<(_.VT (OpNode _.RC:$src1,
9007 (bitconvert (_.LdFrag addr:$src3)),
9008 _.RC:$src2, (i8 imm:$src4))),
9009 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9010 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9011
9012 // Additional patterns for matching zero masking with loads in other
9013 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009014 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9015 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9016 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9017 _.ImmAllZerosV)),
9018 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9019 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9020 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9021 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9022 _.RC:$src2, (i8 imm:$src4)),
9023 _.ImmAllZerosV)),
9024 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9025 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009026
9027 // Additional patterns for matching masked loads with different
9028 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009029 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9030 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9031 _.RC:$src2, (i8 imm:$src4)),
9032 _.RC:$src1)),
9033 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9034 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009035 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9036 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9037 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9038 _.RC:$src1)),
9039 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9040 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9041 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9042 (OpNode _.RC:$src2, _.RC:$src1,
9043 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9044 _.RC:$src1)),
9045 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9046 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9047 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9048 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9049 _.RC:$src1, (i8 imm:$src4)),
9050 _.RC:$src1)),
9051 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9052 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9053 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9054 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9055 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9056 _.RC:$src1)),
9057 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9058 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009059
9060 // Additional patterns for matching broadcasts in other positions.
9061 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9062 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9063 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9064 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9065 def : Pat<(_.VT (OpNode _.RC:$src1,
9066 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9067 _.RC:$src2, (i8 imm:$src4))),
9068 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9069 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9070
9071 // Additional patterns for matching zero masking with broadcasts in other
9072 // positions.
9073 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9074 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9075 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9076 _.ImmAllZerosV)),
9077 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9078 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9079 (VPTERNLOG321_imm8 imm:$src4))>;
9080 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9081 (OpNode _.RC:$src1,
9082 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9083 _.RC:$src2, (i8 imm:$src4)),
9084 _.ImmAllZerosV)),
9085 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9086 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9087 (VPTERNLOG132_imm8 imm:$src4))>;
9088
9089 // Additional patterns for matching masked broadcasts with different
9090 // operand orders.
9091 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9092 (OpNode _.RC:$src1,
9093 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9094 _.RC:$src2, (i8 imm:$src4)),
9095 _.RC:$src1)),
9096 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9097 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009098 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9099 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9100 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9101 _.RC:$src1)),
9102 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9103 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9104 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9105 (OpNode _.RC:$src2, _.RC:$src1,
9106 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9107 (i8 imm:$src4)), _.RC:$src1)),
9108 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9109 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9110 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9111 (OpNode _.RC:$src2,
9112 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9113 _.RC:$src1, (i8 imm:$src4)),
9114 _.RC:$src1)),
9115 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9116 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9117 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9118 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9119 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9120 _.RC:$src1)),
9121 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9122 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009123}
9124
9125multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9126 let Predicates = [HasAVX512] in
9127 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9128 let Predicates = [HasAVX512, HasVLX] in {
9129 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9130 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9131 }
9132}
9133
9134defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9135defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9136
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009137//===----------------------------------------------------------------------===//
9138// AVX-512 - FixupImm
9139//===----------------------------------------------------------------------===//
9140
9141multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009142 X86VectorVTInfo _>{
9143 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009144 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9145 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9146 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9147 (OpNode (_.VT _.RC:$src1),
9148 (_.VT _.RC:$src2),
9149 (_.IntVT _.RC:$src3),
9150 (i32 imm:$src4),
9151 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009152 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9153 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9154 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9155 (OpNode (_.VT _.RC:$src1),
9156 (_.VT _.RC:$src2),
9157 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9158 (i32 imm:$src4),
9159 (i32 FROUND_CURRENT))>;
9160 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9161 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9162 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9163 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9164 (OpNode (_.VT _.RC:$src1),
9165 (_.VT _.RC:$src2),
9166 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9167 (i32 imm:$src4),
9168 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009169 } // Constraints = "$src1 = $dst"
9170}
9171
9172multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009173 SDNode OpNode, X86VectorVTInfo _>{
9174let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009175 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9176 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009177 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009178 "$src2, $src3, {sae}, $src4",
9179 (OpNode (_.VT _.RC:$src1),
9180 (_.VT _.RC:$src2),
9181 (_.IntVT _.RC:$src3),
9182 (i32 imm:$src4),
9183 (i32 FROUND_NO_EXC))>, EVEX_B;
9184 }
9185}
9186
9187multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9188 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009189 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9190 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009191 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9192 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9193 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9194 (OpNode (_.VT _.RC:$src1),
9195 (_.VT _.RC:$src2),
9196 (_src3VT.VT _src3VT.RC:$src3),
9197 (i32 imm:$src4),
9198 (i32 FROUND_CURRENT))>;
9199
9200 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9201 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9202 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9203 "$src2, $src3, {sae}, $src4",
9204 (OpNode (_.VT _.RC:$src1),
9205 (_.VT _.RC:$src2),
9206 (_src3VT.VT _src3VT.RC:$src3),
9207 (i32 imm:$src4),
9208 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009209 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9210 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9211 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9212 (OpNode (_.VT _.RC:$src1),
9213 (_.VT _.RC:$src2),
9214 (_src3VT.VT (scalar_to_vector
9215 (_src3VT.ScalarLdFrag addr:$src3))),
9216 (i32 imm:$src4),
9217 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009218 }
9219}
9220
9221multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9222 let Predicates = [HasAVX512] in
9223 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9224 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9225 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9226 let Predicates = [HasAVX512, HasVLX] in {
9227 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9228 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9229 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9230 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9231 }
9232}
9233
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009234defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9235 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009236 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009237defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9238 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009239 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009240defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009241 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009242defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009243 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009244
9245
9246
9247// Patterns used to select SSE scalar fp arithmetic instructions from
9248// either:
9249//
9250// (1) a scalar fp operation followed by a blend
9251//
9252// The effect is that the backend no longer emits unnecessary vector
9253// insert instructions immediately after SSE scalar fp instructions
9254// like addss or mulss.
9255//
9256// For example, given the following code:
9257// __m128 foo(__m128 A, __m128 B) {
9258// A[0] += B[0];
9259// return A;
9260// }
9261//
9262// Previously we generated:
9263// addss %xmm0, %xmm1
9264// movss %xmm1, %xmm0
9265//
9266// We now generate:
9267// addss %xmm1, %xmm0
9268//
9269// (2) a vector packed single/double fp operation followed by a vector insert
9270//
9271// The effect is that the backend converts the packed fp instruction
9272// followed by a vector insert into a single SSE scalar fp instruction.
9273//
9274// For example, given the following code:
9275// __m128 foo(__m128 A, __m128 B) {
9276// __m128 C = A + B;
9277// return (__m128) {c[0], a[1], a[2], a[3]};
9278// }
9279//
9280// Previously we generated:
9281// addps %xmm0, %xmm1
9282// movss %xmm1, %xmm0
9283//
9284// We now generate:
9285// addss %xmm1, %xmm0
9286
9287// TODO: Some canonicalization in lowering would simplify the number of
9288// patterns we have to try to match.
9289multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9290 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009291 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009292 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9293 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9294 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009295 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009296 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009297
Craig Topper5625d242016-07-29 06:06:00 +00009298 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009299 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9300 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9301 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009302 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009303 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009304
9305 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009306 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9307 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009308 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9309
9310 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009311 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9312 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009313 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009314
9315 // extracted masked scalar math op with insert via movss
9316 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9317 (scalar_to_vector
9318 (X86selects VK1WM:$mask,
9319 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9320 FR32X:$src2),
9321 FR32X:$src0))),
9322 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9323 VK1WM:$mask, v4f32:$src1,
9324 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009325 }
9326}
9327
9328defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9329defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9330defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9331defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9332
9333multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9334 let Predicates = [HasAVX512] in {
9335 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009336 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9337 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9338 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009339 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009340 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009341
9342 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009343 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9344 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9345 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009346 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009347 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009348
9349 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009350 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9351 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009352 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9353
9354 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009355 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9356 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009357 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009358
9359 // extracted masked scalar math op with insert via movss
9360 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9361 (scalar_to_vector
9362 (X86selects VK1WM:$mask,
9363 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9364 FR64X:$src2),
9365 FR64X:$src0))),
9366 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9367 VK1WM:$mask, v2f64:$src1,
9368 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009369 }
9370}
9371
9372defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9373defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9374defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9375defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;