blob: 3ba0cebd658db91c926ad703828abc1227d90195 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000277def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000278 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000281// Call target.
282def bltarget : Operand<i32> {
283 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000284 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000285}
286
Evan Chenga8e29892007-01-19 07:51:42 +0000287// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000288def RegListAsmOperand : AsmOperandClass {
289 let Name = "RegList";
290 let SuperClasses = [];
291}
292
Bill Wendling04863d02010-11-13 10:40:19 +0000293def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000295 let ParserMatchClass = RegListAsmOperand;
296 let PrintMethod = "printRegisterList";
297}
298
Evan Chenga8e29892007-01-19 07:51:42 +0000299// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
300def cpinst_operand : Operand<i32> {
301 let PrintMethod = "printCPInstOperand";
302}
303
304def jtblock_operand : Operand<i32> {
305 let PrintMethod = "printJTBlockOperand";
306}
Evan Cheng66ac5312009-07-25 00:33:29 +0000307def jt2block_operand : Operand<i32> {
308 let PrintMethod = "printJT2BlockOperand";
309}
Evan Chenga8e29892007-01-19 07:51:42 +0000310
311// Local PC labels.
312def pclabel : Operand<i32> {
313 let PrintMethod = "printPCLabel";
314}
315
Owen Anderson498ec202010-10-27 22:49:00 +0000316def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000317 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000318}
319
Jim Grosbachb35ad412010-10-13 19:56:10 +0000320// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
321def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000322 int32_t v = (int32_t)N->getZExtValue();
323 return v == 8 || v == 16 || v == 24; }]> {
324 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000325}
326
Bob Wilson22f5dc72010-08-16 18:27:34 +0000327// shift_imm: An integer that encodes a shift amount and the type of shift
328// (currently either asr or lsl) using the same encoding used for the
329// immediates in so_reg operands.
330def shift_imm : Operand<i32> {
331 let PrintMethod = "printShiftImmOperand";
332}
333
Evan Chenga8e29892007-01-19 07:51:42 +0000334// shifter_operand operands: so_reg and so_imm.
335def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000336 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000337 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000338 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000339 let PrintMethod = "printSORegOperand";
340 let MIOperandInfo = (ops GPR, GPR, i32imm);
341}
Evan Chengf40deed2010-10-27 23:41:30 +0000342def shift_so_reg : Operand<i32>, // reg reg imm
343 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
344 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000345 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000346 let PrintMethod = "printSORegOperand";
347 let MIOperandInfo = (ops GPR, GPR, i32imm);
348}
Evan Chenga8e29892007-01-19 07:51:42 +0000349
350// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
351// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
352// represented in the imm field in the same 12-bit form that they are encoded
353// into so_imm instructions: the 8-bit immediate is the least significant bits
354// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000355def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000356 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000357 let PrintMethod = "printSOImmOperand";
358}
359
Evan Chengc70d1842007-03-20 08:11:30 +0000360// Break so_imm's up into two pieces. This handles immediates with up to 16
361// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
362// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000363def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000364 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000365}]>;
366
367/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
368///
369def arm_i32imm : PatLeaf<(imm), [{
370 if (Subtarget->hasV6T2Ops())
371 return true;
372 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
373}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000374
375def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000376 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000378}]>;
379
380def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000381 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000383}]>;
384
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000385def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
386 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
387 }]> {
388 let PrintMethod = "printSOImm2PartOperand";
389}
390
391def so_neg_imm2part_1 : SDNodeXForm<imm, [{
392 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
393 return CurDAG->getTargetConstant(V, MVT::i32);
394}]>;
395
396def so_neg_imm2part_2 : SDNodeXForm<imm, [{
397 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
398 return CurDAG->getTargetConstant(V, MVT::i32);
399}]>;
400
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000401/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
402def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
403 return (int32_t)N->getZExtValue() < 32;
404}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000405
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000406/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
407def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
408 return (int32_t)N->getZExtValue() < 32;
409}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000410 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413// Define ARM specific addressing modes.
414
Jim Grosbach3e556122010-10-26 22:37:02 +0000415
416// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000417//
Jim Grosbach3e556122010-10-26 22:37:02 +0000418def addrmode_imm12 : Operand<i32>,
419 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000420 // 12-bit immediate operand. Note that instructions using this encode
421 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
422 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000423
Chris Lattner2ac19022010-11-15 05:19:05 +0000424 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000425 let PrintMethod = "printAddrModeImm12Operand";
426 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000427}
Jim Grosbach3e556122010-10-26 22:37:02 +0000428// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000429//
Jim Grosbach3e556122010-10-26 22:37:02 +0000430def ldst_so_reg : Operand<i32>,
431 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000432 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000433 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000434 let PrintMethod = "printAddrMode2Operand";
435 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
436}
437
Jim Grosbach3e556122010-10-26 22:37:02 +0000438// addrmode2 := reg +/- imm12
439// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000440//
441def addrmode2 : Operand<i32>,
442 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
443 let PrintMethod = "printAddrMode2Operand";
444 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
445}
446
447def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000448 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
449 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000450 let PrintMethod = "printAddrMode2OffsetOperand";
451 let MIOperandInfo = (ops GPR, i32imm);
452}
453
454// addrmode3 := reg +/- reg
455// addrmode3 := reg +/- imm8
456//
457def addrmode3 : Operand<i32>,
458 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000459 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000460 let PrintMethod = "printAddrMode3Operand";
461 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
462}
463
464def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000465 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
466 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000467 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000468 let PrintMethod = "printAddrMode3OffsetOperand";
469 let MIOperandInfo = (ops GPR, i32imm);
470}
471
Jim Grosbache6913602010-11-03 01:01:43 +0000472// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000473//
Jim Grosbache6913602010-11-03 01:01:43 +0000474def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000475 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000476 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000477}
478
Bill Wendling59914872010-11-08 00:39:58 +0000479def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000480 let Name = "MemMode5";
481 let SuperClasses = [];
482}
483
Evan Chenga8e29892007-01-19 07:51:42 +0000484// addrmode5 := reg +/- imm8*4
485//
486def addrmode5 : Operand<i32>,
487 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
488 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000489 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000490 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000491 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000492}
493
Bob Wilson8b024a52009-07-01 23:16:05 +0000494// addrmode6 := reg with optional writeback
495//
496def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000497 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000498 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000499 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000501}
502
503def am6offset : Operand<i32> {
504 let PrintMethod = "printAddrMode6OffsetOperand";
505 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000506 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000507}
508
Evan Chenga8e29892007-01-19 07:51:42 +0000509// addrmodepc := pc + reg
510//
511def addrmodepc : Operand<i32>,
512 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
513 let PrintMethod = "printAddrModePCOperand";
514 let MIOperandInfo = (ops GPR, i32imm);
515}
516
Bob Wilson4f38b382009-08-21 21:58:55 +0000517def nohash_imm : Operand<i32> {
518 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000519}
520
Evan Chenga8e29892007-01-19 07:51:42 +0000521//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000522
Evan Cheng37f25d92008-08-28 23:39:26 +0000523include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000524
525//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000526// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000527//
528
Evan Cheng3924f782008-08-29 07:36:24 +0000529/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000530/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000531multiclass AsI1_bin_irs<bits<4> opcod, string opc,
532 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
533 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000534 // The register-immediate version is re-materializable. This is useful
535 // in particular for taking the address of a local.
536 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000537 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
538 iii, opc, "\t$Rd, $Rn, $imm",
539 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
540 bits<4> Rd;
541 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000542 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000543 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000544 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000545 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000546 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000547 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000548 }
Jim Grosbach62547262010-10-11 18:51:51 +0000549 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
550 iir, opc, "\t$Rd, $Rn, $Rm",
551 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000552 bits<4> Rd;
553 bits<4> Rn;
554 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000555 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000556 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000557 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000558 let Inst{15-12} = Rd;
559 let Inst{11-4} = 0b00000000;
560 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000561 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000562 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
563 iis, opc, "\t$Rd, $Rn, $shift",
564 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000565 bits<4> Rd;
566 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000567 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000568 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000569 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000570 let Inst{15-12} = Rd;
571 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000572 }
Evan Chenga8e29892007-01-19 07:51:42 +0000573}
574
Evan Cheng1e249e32009-06-25 20:59:23 +0000575/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000576/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000577let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000578multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
579 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
580 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000581 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
582 iii, opc, "\t$Rd, $Rn, $imm",
583 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
584 bits<4> Rd;
585 bits<4> Rn;
586 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000587 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000588 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000589 let Inst{19-16} = Rn;
590 let Inst{15-12} = Rd;
591 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000592 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000593 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
594 iir, opc, "\t$Rd, $Rn, $Rm",
595 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
596 bits<4> Rd;
597 bits<4> Rn;
598 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000599 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000600 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000601 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000602 let Inst{19-16} = Rn;
603 let Inst{15-12} = Rd;
604 let Inst{11-4} = 0b00000000;
605 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000606 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
608 iis, opc, "\t$Rd, $Rn, $shift",
609 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
610 bits<4> Rd;
611 bits<4> Rn;
612 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000613 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000614 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000615 let Inst{19-16} = Rn;
616 let Inst{15-12} = Rd;
617 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000618 }
Evan Cheng071a2792007-09-11 19:55:27 +0000619}
Evan Chengc85e8322007-07-05 07:13:32 +0000620}
621
622/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000623/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000624/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000625let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000626multiclass AI1_cmp_irs<bits<4> opcod, string opc,
627 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
628 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000629 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
630 opc, "\t$Rn, $imm",
631 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000632 bits<4> Rn;
633 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000634 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000635 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000636 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000637 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000638 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000639 }
640 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
641 opc, "\t$Rn, $Rm",
642 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000643 bits<4> Rn;
644 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000645 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000646 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000647 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000648 let Inst{19-16} = Rn;
649 let Inst{15-12} = 0b0000;
650 let Inst{11-4} = 0b00000000;
651 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000652 }
653 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
654 opc, "\t$Rn, $shift",
655 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000656 bits<4> Rn;
657 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000658 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000659 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000660 let Inst{19-16} = Rn;
661 let Inst{15-12} = 0b0000;
662 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000663 }
Evan Cheng071a2792007-09-11 19:55:27 +0000664}
Evan Chenga8e29892007-01-19 07:51:42 +0000665}
666
Evan Cheng576a3962010-09-25 00:49:35 +0000667/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000668/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000669/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000670multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000671 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
672 IIC_iEXTr, opc, "\t$Rd, $Rm",
673 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000674 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000675 bits<4> Rd;
676 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000677 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{15-12} = Rd;
679 let Inst{11-10} = 0b00;
680 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000681 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
683 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
684 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000685 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000686 bits<4> Rd;
687 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000688 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000689 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000690 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000691 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000692 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000693 }
Evan Chenga8e29892007-01-19 07:51:42 +0000694}
695
Evan Cheng576a3962010-09-25 00:49:35 +0000696multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000697 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
698 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000699 [/* For disassembly only; pattern left blank */]>,
700 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000701 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000702 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000703 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000704 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
705 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000706 [/* For disassembly only; pattern left blank */]>,
707 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000708 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000709 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000710 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000711 }
712}
713
Evan Cheng576a3962010-09-25 00:49:35 +0000714/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000715/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000716multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000717 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
718 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
719 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000720 Requires<[IsARM, HasV6]> {
721 let Inst{11-10} = 0b00;
722 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000723 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
724 rot_imm:$rot),
725 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
726 [(set GPR:$Rd, (opnode GPR:$Rn,
727 (rotr GPR:$Rm, rot_imm:$rot)))]>,
728 Requires<[IsARM, HasV6]> {
729 bits<4> Rn;
730 bits<2> rot;
731 let Inst{19-16} = Rn;
732 let Inst{11-10} = rot;
733 }
Evan Chenga8e29892007-01-19 07:51:42 +0000734}
735
Johnny Chen2ec5e492010-02-22 21:50:40 +0000736// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000737multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000738 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
739 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM, HasV6]> {
742 let Inst{11-10} = 0b00;
743 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000744 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
745 rot_imm:$rot),
746 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000747 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000748 Requires<[IsARM, HasV6]> {
749 bits<4> Rn;
750 bits<2> rot;
751 let Inst{19-16} = Rn;
752 let Inst{11-10} = rot;
753 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000754}
755
Evan Cheng62674222009-06-25 23:34:10 +0000756/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
757let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000758multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
759 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000760 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
761 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000763 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 bits<4> Rd;
765 bits<4> Rn;
766 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000767 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000768 let Inst{15-12} = Rd;
769 let Inst{19-16} = Rn;
770 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000772 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
773 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
774 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000775 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000776 bits<4> Rd;
777 bits<4> Rn;
778 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000779 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000781 let isCommutable = Commutable;
782 let Inst{3-0} = Rm;
783 let Inst{15-12} = Rd;
784 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000785 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000786 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
787 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
788 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000789 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000790 bits<4> Rd;
791 bits<4> Rn;
792 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000793 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000794 let Inst{11-0} = shift;
795 let Inst{15-12} = Rd;
796 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000797 }
Jim Grosbache5165492009-11-09 00:11:35 +0000798}
799// Carry setting variants
800let Defs = [CPSR] in {
801multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
802 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000803 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
804 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
805 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000806 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000807 bits<4> Rd;
808 bits<4> Rn;
809 bits<12> imm;
810 let Inst{15-12} = Rd;
811 let Inst{19-16} = Rn;
812 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000813 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000814 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000815 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000816 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
817 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
818 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000819 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000820 bits<4> Rd;
821 bits<4> Rn;
822 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000823 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000824 let isCommutable = Commutable;
825 let Inst{3-0} = Rm;
826 let Inst{15-12} = Rd;
827 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000828 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000829 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000830 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000831 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
832 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
833 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000834 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000835 bits<4> Rd;
836 bits<4> Rn;
837 bits<12> shift;
838 let Inst{11-0} = shift;
839 let Inst{15-12} = Rd;
840 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000841 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000842 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000843 }
Evan Cheng071a2792007-09-11 19:55:27 +0000844}
Evan Chengc85e8322007-07-05 07:13:32 +0000845}
Jim Grosbache5165492009-11-09 00:11:35 +0000846}
Evan Chengc85e8322007-07-05 07:13:32 +0000847
Jim Grosbach3e556122010-10-26 22:37:02 +0000848let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000849multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000850 InstrItinClass iir, PatFrag opnode> {
851 // Note: We use the complex addrmode_imm12 rather than just an input
852 // GPR and a constrained immediate so that we can use this to match
853 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000854 def i12: AIldst1<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000855 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
856 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000857 bits<4> Rt;
858 bits<17> addr;
859 let Inst{23} = addr{12}; // U (add = ('U' == 1))
860 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000861 let Inst{15-12} = Rt;
862 let Inst{11-0} = addr{11-0}; // imm12
863 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000864 def rs : AIldst1<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000865 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
866 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000867 bits<4> Rt;
868 bits<17> shift;
869 let Inst{23} = shift{12}; // U (add = ('U' == 1))
870 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000871 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000872 let Inst{11-0} = shift{11-0};
873 }
874}
875}
876
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000877multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000878 InstrItinClass iir, PatFrag opnode> {
879 // Note: We use the complex addrmode_imm12 rather than just an input
880 // GPR and a constrained immediate so that we can use this to match
881 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000882 def i12 : AIldst1<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000883 (ins GPR:$Rt, addrmode_imm12:$addr),
884 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
885 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
886 bits<4> Rt;
887 bits<17> addr;
888 let Inst{23} = addr{12}; // U (add = ('U' == 1))
889 let Inst{19-16} = addr{16-13}; // Rn
890 let Inst{15-12} = Rt;
891 let Inst{11-0} = addr{11-0}; // imm12
892 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000893 def rs : AIldst1<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000894 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
895 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
896 bits<4> Rt;
897 bits<17> shift;
898 let Inst{23} = shift{12}; // U (add = ('U' == 1))
899 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000900 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000901 let Inst{11-0} = shift{11-0};
902 }
903}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000904//===----------------------------------------------------------------------===//
905// Instructions
906//===----------------------------------------------------------------------===//
907
Evan Chenga8e29892007-01-19 07:51:42 +0000908//===----------------------------------------------------------------------===//
909// Miscellaneous Instructions.
910//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000911
Evan Chenga8e29892007-01-19 07:51:42 +0000912/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
913/// the function. The first operand is the ID# for this instruction, the second
914/// is the index into the MachineConstantPool that this is, the third is the
915/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000916let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000917def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000918PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000919 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000920
Jim Grosbach4642ad32010-02-22 23:10:38 +0000921// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
922// from removing one half of the matched pairs. That breaks PEI, which assumes
923// these will always be in pairs, and asserts if it finds otherwise. Better way?
924let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000925def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000926PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000927 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000928
Jim Grosbach64171712010-02-16 21:07:46 +0000929def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000930PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000931 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000932}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000933
Johnny Chenf4d81052010-02-12 22:53:19 +0000934def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000935 [/* For disassembly only; pattern left blank */]>,
936 Requires<[IsARM, HasV6T2]> {
937 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000938 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000939 let Inst{7-0} = 0b00000000;
940}
941
Johnny Chenf4d81052010-02-12 22:53:19 +0000942def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
943 [/* For disassembly only; pattern left blank */]>,
944 Requires<[IsARM, HasV6T2]> {
945 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000946 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000947 let Inst{7-0} = 0b00000001;
948}
949
950def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
951 [/* For disassembly only; pattern left blank */]>,
952 Requires<[IsARM, HasV6T2]> {
953 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000954 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000955 let Inst{7-0} = 0b00000010;
956}
957
958def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
959 [/* For disassembly only; pattern left blank */]>,
960 Requires<[IsARM, HasV6T2]> {
961 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000962 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000963 let Inst{7-0} = 0b00000011;
964}
965
Johnny Chen2ec5e492010-02-22 21:50:40 +0000966def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
967 "\t$dst, $a, $b",
968 [/* For disassembly only; pattern left blank */]>,
969 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000970 bits<4> Rd;
971 bits<4> Rn;
972 bits<4> Rm;
973 let Inst{3-0} = Rm;
974 let Inst{15-12} = Rd;
975 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000976 let Inst{27-20} = 0b01101000;
977 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000978 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000979}
980
Johnny Chenf4d81052010-02-12 22:53:19 +0000981def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
982 [/* For disassembly only; pattern left blank */]>,
983 Requires<[IsARM, HasV6T2]> {
984 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000985 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000986 let Inst{7-0} = 0b00000100;
987}
988
Johnny Chenc6f7b272010-02-11 18:12:29 +0000989// The i32imm operand $val can be used by a debugger to store more information
990// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000991def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000992 [/* For disassembly only; pattern left blank */]>,
993 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000994 bits<16> val;
995 let Inst{3-0} = val{3-0};
996 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000997 let Inst{27-20} = 0b00010010;
998 let Inst{7-4} = 0b0111;
999}
1000
Johnny Chenb98e1602010-02-12 18:55:33 +00001001// Change Processor State is a system instruction -- for disassembly only.
1002// The singleton $opt operand contains the following information:
1003// opt{4-0} = mode from Inst{4-0}
1004// opt{5} = changemode from Inst{17}
1005// opt{8-6} = AIF from Inst{8-6}
1006// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001007// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001008def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001009 [/* For disassembly only; pattern left blank */]>,
1010 Requires<[IsARM]> {
1011 let Inst{31-28} = 0b1111;
1012 let Inst{27-20} = 0b00010000;
1013 let Inst{16} = 0;
1014 let Inst{5} = 0;
1015}
1016
Johnny Chenb92a23f2010-02-21 04:42:01 +00001017// Preload signals the memory system of possible future data/instruction access.
1018// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001019multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001020
Evan Chengdfed19f2010-11-03 06:34:55 +00001021 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001022 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001023 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001024 bits<4> Rt;
1025 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001026 let Inst{31-26} = 0b111101;
1027 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001028 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001029 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001030 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001031 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001032 let Inst{19-16} = addr{16-13}; // Rn
1033 let Inst{15-12} = Rt;
1034 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001035 }
1036
Evan Chengdfed19f2010-11-03 06:34:55 +00001037 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001038 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001039 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001040 bits<4> Rt;
1041 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001042 let Inst{31-26} = 0b111101;
1043 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001044 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001045 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001046 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001047 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001048 let Inst{19-16} = shift{16-13}; // Rn
1049 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001050 }
1051}
1052
Evan Cheng416941d2010-11-04 05:19:35 +00001053defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1054defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1055defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001056
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001057def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1058 "setend\t$end",
1059 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001060 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001061 bits<1> end;
1062 let Inst{31-10} = 0b1111000100000001000000;
1063 let Inst{9} = end;
1064 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001065}
1066
Johnny Chenf4d81052010-02-12 22:53:19 +00001067def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001068 [/* For disassembly only; pattern left blank */]>,
1069 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001070 bits<4> opt;
1071 let Inst{27-4} = 0b001100100000111100001111;
1072 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001073}
1074
Johnny Chenba6e0332010-02-11 17:14:31 +00001075// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001076let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001077def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001078 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001079 Requires<[IsARM]> {
1080 let Inst{27-25} = 0b011;
1081 let Inst{24-20} = 0b11111;
1082 let Inst{7-5} = 0b111;
1083 let Inst{4} = 0b1;
1084}
1085
Evan Cheng12c3a532008-11-06 17:48:05 +00001086// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001087// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1088// classes (AXI1, et.al.) and so have encoding information and such,
1089// which is suboptimal. Once the rest of the code emitter (including
1090// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001091// pseudos. As is, the encoding information ends up being ignored,
1092// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001093let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001094def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001095 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001096 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001097
Evan Cheng325474e2008-01-07 23:56:57 +00001098let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001099def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001100 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001101 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001102
Evan Chengd87293c2008-11-06 08:47:38 +00001103def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001104 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001105 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1106
Evan Chengd87293c2008-11-06 08:47:38 +00001107def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001108 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001109 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1110
Evan Chengd87293c2008-11-06 08:47:38 +00001111def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001112 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001113 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1114
Evan Chengd87293c2008-11-06 08:47:38 +00001115def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001116 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001117 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1118}
Chris Lattner13c63102008-01-06 05:55:01 +00001119let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001120def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001121 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001122 [(store GPR:$src, addrmodepc:$addr)]>;
1123
Evan Chengd87293c2008-11-06 08:47:38 +00001124def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001125 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001126 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1127
Evan Chengd87293c2008-11-06 08:47:38 +00001128def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001129 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001130 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1131}
Evan Cheng12c3a532008-11-06 17:48:05 +00001132} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001133
Evan Chenge07715c2009-06-23 05:25:29 +00001134
1135// LEApcrel - Load a pc-relative address into a register without offending the
1136// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001137// FIXME: These are marked as pseudos, but they're really not(?). They're just
1138// the ADR instruction. Is this the right way to handle that? They need
1139// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001140let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001141let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001142def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001143 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001144 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001145
Jim Grosbacha967d112010-06-21 21:27:27 +00001146} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001147def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001148 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001149 Pseudo, IIC_iALUi,
1150 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001151 let Inst{25} = 1;
1152}
Evan Chenge07715c2009-06-23 05:25:29 +00001153
Evan Chenga8e29892007-01-19 07:51:42 +00001154//===----------------------------------------------------------------------===//
1155// Control Flow Instructions.
1156//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001157
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001158let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1159 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001160 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001161 "bx", "\tlr", [(ARMretflag)]>,
1162 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001163 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001164 }
1165
1166 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001167 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001168 "mov", "\tpc, lr", [(ARMretflag)]>,
1169 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001170 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001171 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001172}
Rafael Espindola27185192006-09-29 21:20:16 +00001173
Bob Wilson04ea6e52009-10-28 00:37:03 +00001174// Indirect branches
1175let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001176 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001177 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001178 [(brind GPR:$dst)]>,
1179 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001180 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001181 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001182 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001183 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001184
1185 // ARMV4 only
1186 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1187 [(brind GPR:$dst)]>,
1188 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001189 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001190 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001191 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001192 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001193}
1194
Evan Chenga8e29892007-01-19 07:51:42 +00001195// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001196// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001197let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001198 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001199 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001200 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001201 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001202 "ldm${mode}${p}\t$Rn!, $dsts",
Jim Grosbach866aa392010-11-10 23:12:48 +00001203 "$Rn = $wb", []> {
Jim Grosbach866aa392010-11-10 23:12:48 +00001204 let Inst{21} = 1;
1205}
Rafael Espindolaa2845842006-10-05 16:48:49 +00001206
Bob Wilson54fc1242009-06-22 21:01:46 +00001207// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001208let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001209 Defs = [R0, R1, R2, R3, R12, LR,
1210 D0, D1, D2, D3, D4, D5, D6, D7,
1211 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001212 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001213 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001214 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001215 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001216 Requires<[IsARM, IsNotDarwin]> {
1217 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001218 bits<24> func;
1219 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001220 }
Evan Cheng277f0742007-06-19 21:05:09 +00001221
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001222 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001223 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001224 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001225 Requires<[IsARM, IsNotDarwin]> {
1226 bits<24> func;
1227 let Inst{23-0} = func;
1228 }
Evan Cheng277f0742007-06-19 21:05:09 +00001229
Evan Chenga8e29892007-01-19 07:51:42 +00001230 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001231 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001232 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001233 [(ARMcall GPR:$func)]>,
1234 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001235 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001236 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001237 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001238 }
1239
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001240 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001241 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1242 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001243 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001244 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001245 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001246 bits<4> func;
1247 let Inst{27-4} = 0b000100101111111111110001;
1248 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001249 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001250
1251 // ARMv4
1252 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1253 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1254 [(ARMcall_nolink tGPR:$func)]>,
1255 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001256 bits<4> func;
1257 let Inst{27-4} = 0b000110100000111100000000;
1258 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001259 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001260}
1261
1262// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001263let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001264 Defs = [R0, R1, R2, R3, R9, R12, LR,
1265 D0, D1, D2, D3, D4, D5, D6, D7,
1266 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001267 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001268 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001269 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001270 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1271 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001272 bits<24> func;
1273 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001274 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001275
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001276 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001277 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001278 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001279 Requires<[IsARM, IsDarwin]> {
1280 bits<24> func;
1281 let Inst{23-0} = func;
1282 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001283
1284 // ARMv5T and above
1285 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001286 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001287 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001288 bits<4> func;
1289 let Inst{27-4} = 0b000100101111111111110011;
1290 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001291 }
1292
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001293 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001294 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1295 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001296 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001297 [(ARMcall_nolink tGPR:$func)]>,
1298 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001299 bits<4> func;
1300 let Inst{27-4} = 0b000100101111111111110001;
1301 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001302 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001303
1304 // ARMv4
1305 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1306 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1307 [(ARMcall_nolink tGPR:$func)]>,
1308 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001309 bits<4> func;
1310 let Inst{27-4} = 0b000110100000111100000000;
1311 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001312 }
Rafael Espindola35574632006-07-18 17:00:30 +00001313}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001314
Dale Johannesen51e28e62010-06-03 21:09:53 +00001315// Tail calls.
1316
Jim Grosbach832859d2010-10-13 22:09:34 +00001317// FIXME: These should probably be xformed into the non-TC versions of the
1318// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001319let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1320 // Darwin versions.
1321 let Defs = [R0, R1, R2, R3, R9, R12,
1322 D0, D1, D2, D3, D4, D5, D6, D7,
1323 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1324 D27, D28, D29, D30, D31, PC],
1325 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001326 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1327 Pseudo, IIC_Br,
1328 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001329
Evan Cheng6523d2f2010-06-19 00:11:54 +00001330 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1331 Pseudo, IIC_Br,
1332 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001333
Evan Cheng6523d2f2010-06-19 00:11:54 +00001334 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001335 IIC_Br, "b\t$dst @ TAILCALL",
1336 []>, Requires<[IsDarwin]>;
1337
1338 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001339 IIC_Br, "b.w\t$dst @ TAILCALL",
1340 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001341
Evan Cheng6523d2f2010-06-19 00:11:54 +00001342 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1343 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1344 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001345 bits<4> dst;
1346 let Inst{31-4} = 0b1110000100101111111111110001;
1347 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001348 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001349 }
1350
1351 // Non-Darwin versions (the difference is R9).
1352 let Defs = [R0, R1, R2, R3, R12,
1353 D0, D1, D2, D3, D4, D5, D6, D7,
1354 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1355 D27, D28, D29, D30, D31, PC],
1356 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001357 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1358 Pseudo, IIC_Br,
1359 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001360
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001361 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001362 Pseudo, IIC_Br,
1363 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001364
Evan Cheng6523d2f2010-06-19 00:11:54 +00001365 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1366 IIC_Br, "b\t$dst @ TAILCALL",
1367 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001368
Evan Cheng6523d2f2010-06-19 00:11:54 +00001369 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1370 IIC_Br, "b.w\t$dst @ TAILCALL",
1371 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001372
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001373 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001374 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1375 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001376 bits<4> dst;
1377 let Inst{31-4} = 0b1110000100101111111111110001;
1378 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001379 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001380 }
1381}
1382
David Goodwin1a8f36e2009-08-12 18:31:53 +00001383let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001384 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001385 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001386 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001387 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001388 "b\t$target", [(br bb:$target)]> {
1389 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001390 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001391 let Inst{23-0} = target;
1392 }
Evan Cheng44bec522007-05-15 01:29:07 +00001393
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001394 let isNotDuplicable = 1, isIndirectBranch = 1,
1395 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1396 isCodeGenOnly = 1 in {
1397 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1398 IIC_Br, "mov\tpc, $target$jt",
1399 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1400 let Inst{11-4} = 0b00000000;
1401 let Inst{15-12} = 0b1111;
1402 let Inst{20} = 0; // S Bit
1403 let Inst{24-21} = 0b1101;
1404 let Inst{27-25} = 0b000;
1405 }
1406 def BR_JTm : JTI<(outs),
1407 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1408 IIC_Br, "ldr\tpc, $target$jt",
1409 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1410 imm:$id)]> {
1411 let Inst{15-12} = 0b1111;
1412 let Inst{20} = 1; // L bit
1413 let Inst{21} = 0; // W bit
1414 let Inst{22} = 0; // B bit
1415 let Inst{24} = 1; // P bit
1416 let Inst{27-25} = 0b011;
1417 }
1418 def BR_JTadd : JTI<(outs),
1419 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1420 IIC_Br, "add\tpc, $target, $idx$jt",
1421 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1422 imm:$id)]> {
1423 let Inst{15-12} = 0b1111;
1424 let Inst{20} = 0; // S bit
1425 let Inst{24-21} = 0b0100;
1426 let Inst{27-25} = 0b000;
1427 }
1428 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001429 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001430
Evan Chengc85e8322007-07-05 07:13:32 +00001431 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001432 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001433 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001434 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001435 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1436 bits<24> target;
1437 let Inst{23-0} = target;
1438 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001439}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001440
Johnny Chena1e76212010-02-13 02:51:09 +00001441// Branch and Exchange Jazelle -- for disassembly only
1442def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1443 [/* For disassembly only; pattern left blank */]> {
1444 let Inst{23-20} = 0b0010;
1445 //let Inst{19-8} = 0xfff;
1446 let Inst{7-4} = 0b0010;
1447}
1448
Johnny Chen0296f3e2010-02-16 21:59:54 +00001449// Secure Monitor Call is a system instruction -- for disassembly only
1450def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1451 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001452 bits<4> opt;
1453 let Inst{23-4} = 0b01100000000000000111;
1454 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001455}
1456
Johnny Chen64dfb782010-02-16 20:04:27 +00001457// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001458let isCall = 1 in {
1459def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001460 [/* For disassembly only; pattern left blank */]> {
1461 bits<24> svc;
1462 let Inst{23-0} = svc;
1463}
Johnny Chen85d5a892010-02-10 18:02:25 +00001464}
1465
Johnny Chenfb566792010-02-17 21:39:10 +00001466// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001467let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001468def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1469 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001470 [/* For disassembly only; pattern left blank */]> {
1471 let Inst{31-28} = 0b1111;
1472 let Inst{22-20} = 0b110; // W = 1
1473}
1474
Jim Grosbache6913602010-11-03 01:01:43 +00001475def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1476 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001477 [/* For disassembly only; pattern left blank */]> {
1478 let Inst{31-28} = 0b1111;
1479 let Inst{22-20} = 0b100; // W = 0
1480}
1481
Johnny Chenfb566792010-02-17 21:39:10 +00001482// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001483def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1484 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001485 [/* For disassembly only; pattern left blank */]> {
1486 let Inst{31-28} = 0b1111;
1487 let Inst{22-20} = 0b011; // W = 1
1488}
1489
Jim Grosbache6913602010-11-03 01:01:43 +00001490def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1491 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001492 [/* For disassembly only; pattern left blank */]> {
1493 let Inst{31-28} = 0b1111;
1494 let Inst{22-20} = 0b001; // W = 0
1495}
Chris Lattner39ee0362010-10-31 19:10:56 +00001496} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001497
Evan Chenga8e29892007-01-19 07:51:42 +00001498//===----------------------------------------------------------------------===//
1499// Load / store Instructions.
1500//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001501
Evan Chenga8e29892007-01-19 07:51:42 +00001502// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001503
1504
Evan Cheng7e2fe912010-10-28 06:47:08 +00001505defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001506 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001507defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001508 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001509defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001510 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001511defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001512 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001513
Evan Chengfa775d02007-03-19 07:20:03 +00001514// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001515let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1516 isReMaterializable = 1 in
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001517def LDRcp : AIldst1<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1518 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1519 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001520 bits<4> Rt;
1521 bits<17> addr;
1522 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1523 let Inst{19-16} = 0b1111;
1524 let Inst{15-12} = Rt;
1525 let Inst{11-0} = addr{11-0}; // imm12
1526}
Evan Chengfa775d02007-03-19 07:20:03 +00001527
Evan Chenga8e29892007-01-19 07:51:42 +00001528// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001529def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001530 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001531 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001532
Evan Chenga8e29892007-01-19 07:51:42 +00001533// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001534def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001535 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001536 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001537
David Goodwin5d598aa2009-08-19 18:00:44 +00001538def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001539 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001540 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001541
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001542let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1543 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001544// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001545def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001546 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001547 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001548
Evan Chenga8e29892007-01-19 07:51:42 +00001549// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001550multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001551 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1552 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
1553 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1554 let Inst{21} = 1; // W bit (overwrite)
1555 }
1556 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1557 (ins GPR:$Rn, am2offset:$offset),
1558 IndexModePost, LdFrm, itin,
1559 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001560}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001561
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001562defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1563defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001564
Jim Grosbach928f3322010-11-11 01:55:59 +00001565def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001566 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001567 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001568
Jim Grosbach928f3322010-11-11 01:55:59 +00001569def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1570 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1571 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001572
Jim Grosbach928f3322010-11-11 01:55:59 +00001573def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001574 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001575 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001576
Jim Grosbach928f3322010-11-11 01:55:59 +00001577def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1578 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1579 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001580
Jim Grosbach928f3322010-11-11 01:55:59 +00001581def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001582 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001583 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001584
Jim Grosbach928f3322010-11-11 01:55:59 +00001585def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1586 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1587 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001588
1589// For disassembly only
1590def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001591 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001592 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1593 Requires<[IsARM, HasV5TE]>;
1594
1595// For disassembly only
1596def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001597 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001598 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1599 Requires<[IsARM, HasV5TE]>;
1600
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001601} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001602
Johnny Chenadb561d2010-02-18 03:27:42 +00001603// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001604
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001605def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1606 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1607 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001608 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1609 let Inst{21} = 1; // overwrite
1610}
1611
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001612def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1613 (ins GPR:$base,am2offset:$offset), IndexModeNone,
1614 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001615 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1616 let Inst{21} = 1; // overwrite
1617}
1618
1619def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001620 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001621 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1622 let Inst{21} = 1; // overwrite
1623}
1624
1625def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001626 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001627 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1628 let Inst{21} = 1; // overwrite
1629}
1630
1631def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001632 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001633 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001634 let Inst{21} = 1; // overwrite
1635}
1636
Evan Chenga8e29892007-01-19 07:51:42 +00001637// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001638
1639// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001640def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1641 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1642 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001643
Evan Chenga8e29892007-01-19 07:51:42 +00001644// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001645let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1646 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001647def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001648 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001649 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001650
1651// Indexed stores
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001652def STR_PRE : AI2ldstidx<0, 0, 1, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001653 (ins GPR:$src, GPR:$base, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001654 IndexModePre, StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001655 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001656 [(set GPR:$base_wb,
1657 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1658
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001659def STR_POST : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001660 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001661 IndexModePost, StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001662 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001663 [(set GPR:$base_wb,
1664 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1665
Evan Chengd87293c2008-11-06 08:47:38 +00001666def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001667 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001668 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001669 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001670 [(set GPR:$base_wb,
1671 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1672
Evan Chengd87293c2008-11-06 08:47:38 +00001673def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001674 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001675 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001676 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001677 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1678 GPR:$base, am3offset:$offset))]>;
1679
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001680def STRB_PRE : AI2ldstidx<0, 1, 1, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001681 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001682 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001683 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001684 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1685 GPR:$base, am2offset:$offset))]>;
1686
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001687def STRB_POST: AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001688 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001689 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001690 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001691 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1692 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001693
Johnny Chen39a4bb32010-02-18 22:31:18 +00001694// For disassembly only
1695def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1696 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001697 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001698 "strd", "\t$src1, $src2, [$base, $offset]!",
1699 "$base = $base_wb", []>;
1700
1701// For disassembly only
1702def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1703 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001704 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001705 "strd", "\t$src1, $src2, [$base], $offset",
1706 "$base = $base_wb", []>;
1707
Johnny Chenad4df4c2010-03-01 19:22:00 +00001708// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001709
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001710def STRT : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001711 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001712 IndexModeNone, StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001713 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1714 [/* For disassembly only; pattern left blank */]> {
1715 let Inst{21} = 1; // overwrite
1716}
1717
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001718def STRBT : AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001719 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001720 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001721 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1722 [/* For disassembly only; pattern left blank */]> {
1723 let Inst{21} = 1; // overwrite
1724}
1725
Johnny Chenad4df4c2010-03-01 19:22:00 +00001726def STRHT: AI3sthpo<(outs GPR:$base_wb),
1727 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001728 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001729 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1730 [/* For disassembly only; pattern left blank */]> {
1731 let Inst{21} = 1; // overwrite
1732}
1733
Evan Chenga8e29892007-01-19 07:51:42 +00001734//===----------------------------------------------------------------------===//
1735// Load / store multiple Instructions.
1736//
1737
Bill Wendling6c470b82010-11-13 09:09:38 +00001738multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1739 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling1f4abcf2010-11-13 10:43:34 +00001740 def ia :
Bill Wendling6c470b82010-11-13 09:09:38 +00001741 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1742 IndexModeNone, f, itin,
1743 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
1744 let Inst{24-23} = 0b01; // Increment After
1745 let Inst{21} = 0; // No writeback
1746 let Inst{20} = L_bit;
1747 }
Bill Wendling1f4abcf2010-11-13 10:43:34 +00001748 def ia_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001749 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1750 IndexModeUpd, f, itin_upd,
1751 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1752 let Inst{24-23} = 0b01; // Increment After
1753 let Inst{21} = 1; // No writeback
1754 let Inst{20} = L_bit;
1755 }
Bill Wendling1f4abcf2010-11-13 10:43:34 +00001756 def da :
Bill Wendling6c470b82010-11-13 09:09:38 +00001757 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1758 IndexModeNone, f, itin,
1759 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1760 let Inst{24-23} = 0b00; // Decrement After
1761 let Inst{21} = 0; // No writeback
1762 let Inst{20} = L_bit;
1763 }
Bill Wendling1f4abcf2010-11-13 10:43:34 +00001764 def da_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001765 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1766 IndexModeUpd, f, itin_upd,
1767 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1768 let Inst{24-23} = 0b00; // Decrement After
1769 let Inst{21} = 1; // No writeback
1770 let Inst{20} = L_bit;
1771 }
Bill Wendling1f4abcf2010-11-13 10:43:34 +00001772 def db :
Bill Wendling6c470b82010-11-13 09:09:38 +00001773 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1774 IndexModeNone, f, itin,
1775 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1776 let Inst{24-23} = 0b10; // Decrement Before
1777 let Inst{21} = 0; // No writeback
1778 let Inst{20} = L_bit;
1779 }
Bill Wendling1f4abcf2010-11-13 10:43:34 +00001780 def db_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001781 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1782 IndexModeUpd, f, itin_upd,
1783 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1784 let Inst{24-23} = 0b10; // Decrement Before
1785 let Inst{21} = 1; // No writeback
1786 let Inst{20} = L_bit;
1787 }
Bill Wendling1f4abcf2010-11-13 10:43:34 +00001788 def ib :
Bill Wendling6c470b82010-11-13 09:09:38 +00001789 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1790 IndexModeNone, f, itin,
1791 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1792 let Inst{24-23} = 0b11; // Increment Before
1793 let Inst{21} = 0; // No writeback
1794 let Inst{20} = L_bit;
1795 }
Bill Wendling1f4abcf2010-11-13 10:43:34 +00001796 def ib_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001797 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1798 IndexModeUpd, f, itin_upd,
1799 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1800 let Inst{24-23} = 0b11; // Increment Before
1801 let Inst{21} = 1; // No writeback
1802 let Inst{20} = L_bit;
1803 }
1804}
1805
Bill Wendlingc93989a2010-11-13 11:20:05 +00001806/* TODO:
1807let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001808
1809let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1810defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1811
1812let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1813defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1814
1815} // neverHasSideEffects
Bill Wendlingc93989a2010-11-13 11:20:05 +00001816*/
Bill Wendlingddc918b2010-11-13 10:57:02 +00001817
Chris Lattner39ee0362010-10-31 19:10:56 +00001818let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1819 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001820def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001821 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001822 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbachc1235e22010-11-10 23:18:49 +00001823 "ldm${amode}${p}\t$Rn, $dsts", "", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001824 let Inst{21} = 0;
1825}
Evan Chenga8e29892007-01-19 07:51:42 +00001826
Jim Grosbache6913602010-11-03 01:01:43 +00001827def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001828 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001829 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001830 "ldm${amode}${p}\t$Rn!, $dsts",
Jim Grosbachc1235e22010-11-10 23:18:49 +00001831 "$Rn = $wb", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001832 let Inst{21} = 1;
1833}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001834} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001835
Chris Lattner39ee0362010-10-31 19:10:56 +00001836let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1837 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001838def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001839 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001840 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbach954ffff2010-11-10 23:44:32 +00001841 "stm${amode}${p}\t$Rn, $srcs", "", []> {
1842 let Inst{21} = 0;
1843}
Bob Wilson815baeb2010-03-13 01:08:20 +00001844
Jim Grosbache6913602010-11-03 01:01:43 +00001845def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001846 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001847 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001848 "stm${amode}${p}\t$Rn!, $srcs",
Jim Grosbach954ffff2010-11-10 23:44:32 +00001849 "$Rn = $wb", []> {
1850 bits<4> p;
1851 let Inst{31-28} = p;
1852 let Inst{21} = 1;
1853}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001854} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001855
1856//===----------------------------------------------------------------------===//
1857// Move Instructions.
1858//
1859
Evan Chengcd799b92009-06-12 20:46:18 +00001860let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001861def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1862 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1863 bits<4> Rd;
1864 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001865
Johnny Chen04301522009-11-07 00:54:36 +00001866 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001867 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001868 let Inst{3-0} = Rm;
1869 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001870}
1871
Dale Johannesen38d5f042010-06-15 22:24:08 +00001872// A version for the smaller set of tail call registers.
1873let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001874def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001875 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1876 bits<4> Rd;
1877 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001878
Dale Johannesen38d5f042010-06-15 22:24:08 +00001879 let Inst{11-4} = 0b00000000;
1880 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001881 let Inst{3-0} = Rm;
1882 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001883}
1884
Evan Chengf40deed2010-10-27 23:41:30 +00001885def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001886 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001887 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1888 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001889 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001890 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001891 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001892 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001893 let Inst{25} = 0;
1894}
Evan Chenga2515702007-03-19 07:09:02 +00001895
Evan Chengb3379fb2009-02-05 08:42:55 +00001896let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001897def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1898 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001899 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001900 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001901 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001902 let Inst{15-12} = Rd;
1903 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001904 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001905}
1906
1907let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001908def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001909 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001910 "movw", "\t$Rd, $imm",
1911 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001912 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001913 bits<4> Rd;
1914 bits<16> imm;
1915 let Inst{15-12} = Rd;
1916 let Inst{11-0} = imm{11-0};
1917 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001918 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001919 let Inst{25} = 1;
1920}
1921
Jim Grosbach1de588d2010-10-14 18:54:27 +00001922let Constraints = "$src = $Rd" in
1923def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001924 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001925 "movt", "\t$Rd, $imm",
1926 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001927 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001928 lo16AllZero:$imm))]>, UnaryDP,
1929 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001930 bits<4> Rd;
1931 bits<16> imm;
1932 let Inst{15-12} = Rd;
1933 let Inst{11-0} = imm{11-0};
1934 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001935 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001936 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001937}
Evan Cheng13ab0202007-07-10 18:08:01 +00001938
Evan Cheng20956592009-10-21 08:15:52 +00001939def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1940 Requires<[IsARM, HasV6T2]>;
1941
David Goodwinca01a8d2009-09-01 18:32:09 +00001942let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001943def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1944 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1945 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001946
1947// These aren't really mov instructions, but we have to define them this way
1948// due to flag operands.
1949
Evan Cheng071a2792007-09-11 19:55:27 +00001950let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001951def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1952 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1953 Requires<[IsARM]>;
1954def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1955 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1956 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001957}
Evan Chenga8e29892007-01-19 07:51:42 +00001958
Evan Chenga8e29892007-01-19 07:51:42 +00001959//===----------------------------------------------------------------------===//
1960// Extend Instructions.
1961//
1962
1963// Sign extenders
1964
Evan Cheng576a3962010-09-25 00:49:35 +00001965defm SXTB : AI_ext_rrot<0b01101010,
1966 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1967defm SXTH : AI_ext_rrot<0b01101011,
1968 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001969
Evan Cheng576a3962010-09-25 00:49:35 +00001970defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001971 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001972defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001973 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001974
Johnny Chen2ec5e492010-02-22 21:50:40 +00001975// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001976defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001977
1978// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001979defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001980
1981// Zero extenders
1982
1983let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001984defm UXTB : AI_ext_rrot<0b01101110,
1985 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1986defm UXTH : AI_ext_rrot<0b01101111,
1987 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1988defm UXTB16 : AI_ext_rrot<0b01101100,
1989 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001990
Jim Grosbach542f6422010-07-28 23:25:44 +00001991// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1992// The transformation should probably be done as a combiner action
1993// instead so we can include a check for masking back in the upper
1994// eight bits of the source into the lower eight bits of the result.
1995//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1996// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001997def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001998 (UXTB16r_rot GPR:$Src, 8)>;
1999
Evan Cheng576a3962010-09-25 00:49:35 +00002000defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002001 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002002defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002003 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002004}
2005
Evan Chenga8e29892007-01-19 07:51:42 +00002006// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002007// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002008defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002009
Evan Chenga8e29892007-01-19 07:51:42 +00002010
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002011def SBFX : I<(outs GPR:$Rd),
2012 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002013 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002014 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002015 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002016 bits<4> Rd;
2017 bits<4> Rn;
2018 bits<5> lsb;
2019 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002020 let Inst{27-21} = 0b0111101;
2021 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002022 let Inst{20-16} = width;
2023 let Inst{15-12} = Rd;
2024 let Inst{11-7} = lsb;
2025 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002026}
2027
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002028def UBFX : I<(outs GPR:$Rd),
2029 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002030 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002031 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002032 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002033 bits<4> Rd;
2034 bits<4> Rn;
2035 bits<5> lsb;
2036 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002037 let Inst{27-21} = 0b0111111;
2038 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002039 let Inst{20-16} = width;
2040 let Inst{15-12} = Rd;
2041 let Inst{11-7} = lsb;
2042 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002043}
2044
Evan Chenga8e29892007-01-19 07:51:42 +00002045//===----------------------------------------------------------------------===//
2046// Arithmetic Instructions.
2047//
2048
Jim Grosbach26421962008-10-14 20:36:24 +00002049defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002050 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002051 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002052defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002053 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002054 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002055
Evan Chengc85e8322007-07-05 07:13:32 +00002056// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002057defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002058 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002059 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2060defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002061 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002062 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002063
Evan Cheng62674222009-06-25 23:34:10 +00002064defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002065 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002066defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002067 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002068defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002069 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002070defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002071 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002072
Jim Grosbach84760882010-10-15 18:42:41 +00002073def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2074 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2075 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2076 bits<4> Rd;
2077 bits<4> Rn;
2078 bits<12> imm;
2079 let Inst{25} = 1;
2080 let Inst{15-12} = Rd;
2081 let Inst{19-16} = Rn;
2082 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002083}
Evan Cheng13ab0202007-07-10 18:08:01 +00002084
Bob Wilsoncff71782010-08-05 18:23:43 +00002085// The reg/reg form is only defined for the disassembler; for codegen it is
2086// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002087def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2088 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002089 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002090 bits<4> Rd;
2091 bits<4> Rn;
2092 bits<4> Rm;
2093 let Inst{11-4} = 0b00000000;
2094 let Inst{25} = 0;
2095 let Inst{3-0} = Rm;
2096 let Inst{15-12} = Rd;
2097 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002098}
2099
Jim Grosbach84760882010-10-15 18:42:41 +00002100def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2101 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2102 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2103 bits<4> Rd;
2104 bits<4> Rn;
2105 bits<12> shift;
2106 let Inst{25} = 0;
2107 let Inst{11-0} = shift;
2108 let Inst{15-12} = Rd;
2109 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002110}
Evan Chengc85e8322007-07-05 07:13:32 +00002111
2112// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002113let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002114def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2115 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2116 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2117 bits<4> Rd;
2118 bits<4> Rn;
2119 bits<12> imm;
2120 let Inst{25} = 1;
2121 let Inst{20} = 1;
2122 let Inst{15-12} = Rd;
2123 let Inst{19-16} = Rn;
2124 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002125}
Jim Grosbach84760882010-10-15 18:42:41 +00002126def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2127 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2128 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2129 bits<4> Rd;
2130 bits<4> Rn;
2131 bits<12> shift;
2132 let Inst{25} = 0;
2133 let Inst{20} = 1;
2134 let Inst{11-0} = shift;
2135 let Inst{15-12} = Rd;
2136 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002137}
Evan Cheng071a2792007-09-11 19:55:27 +00002138}
Evan Chengc85e8322007-07-05 07:13:32 +00002139
Evan Cheng62674222009-06-25 23:34:10 +00002140let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002141def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2142 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2143 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002144 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002145 bits<4> Rd;
2146 bits<4> Rn;
2147 bits<12> imm;
2148 let Inst{25} = 1;
2149 let Inst{15-12} = Rd;
2150 let Inst{19-16} = Rn;
2151 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002152}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002153// The reg/reg form is only defined for the disassembler; for codegen it is
2154// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002155def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2156 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002157 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002158 bits<4> Rd;
2159 bits<4> Rn;
2160 bits<4> Rm;
2161 let Inst{11-4} = 0b00000000;
2162 let Inst{25} = 0;
2163 let Inst{3-0} = Rm;
2164 let Inst{15-12} = Rd;
2165 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002166}
Jim Grosbach84760882010-10-15 18:42:41 +00002167def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2168 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2169 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002170 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002171 bits<4> Rd;
2172 bits<4> Rn;
2173 bits<12> shift;
2174 let Inst{25} = 0;
2175 let Inst{11-0} = shift;
2176 let Inst{15-12} = Rd;
2177 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002178}
Evan Cheng62674222009-06-25 23:34:10 +00002179}
2180
2181// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002182let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002183def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2184 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2185 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002186 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002187 bits<4> Rd;
2188 bits<4> Rn;
2189 bits<12> imm;
2190 let Inst{25} = 1;
2191 let Inst{20} = 1;
2192 let Inst{15-12} = Rd;
2193 let Inst{19-16} = Rn;
2194 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002195}
Jim Grosbach84760882010-10-15 18:42:41 +00002196def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2197 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2198 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002199 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002200 bits<4> Rd;
2201 bits<4> Rn;
2202 bits<12> shift;
2203 let Inst{25} = 0;
2204 let Inst{20} = 1;
2205 let Inst{11-0} = shift;
2206 let Inst{15-12} = Rd;
2207 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002208}
Evan Cheng071a2792007-09-11 19:55:27 +00002209}
Evan Cheng2c614c52007-06-06 10:17:05 +00002210
Evan Chenga8e29892007-01-19 07:51:42 +00002211// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002212// The assume-no-carry-in form uses the negation of the input since add/sub
2213// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2214// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2215// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002216def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2217 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002218def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2219 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2220// The with-carry-in form matches bitwise not instead of the negation.
2221// Effectively, the inverse interpretation of the carry flag already accounts
2222// for part of the negation.
2223def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2224 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002225
2226// Note: These are implemented in C++ code, because they have to generate
2227// ADD/SUBrs instructions, which use a complex pattern that a xform function
2228// cannot produce.
2229// (mul X, 2^n+1) -> (add (X << n), X)
2230// (mul X, 2^n-1) -> (rsb X, (X << n))
2231
Johnny Chen667d1272010-02-22 18:50:54 +00002232// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002233// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002234class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002235 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002236 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2237 opc, "\t$Rd, $Rn, $Rm", pattern> {
2238 bits<4> Rd;
2239 bits<4> Rn;
2240 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002241 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002242 let Inst{11-4} = op11_4;
2243 let Inst{19-16} = Rn;
2244 let Inst{15-12} = Rd;
2245 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002246}
2247
Johnny Chen667d1272010-02-22 18:50:54 +00002248// Saturating add/subtract -- for disassembly only
2249
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002250def QADD : AAI<0b00010000, 0b00000101, "qadd",
2251 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2252def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2253 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2254def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2255def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2256
2257def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2258def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2259def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2260def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2261def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2262def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2263def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2264def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2265def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2266def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2267def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2268def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002269
2270// Signed/Unsigned add/subtract -- for disassembly only
2271
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002272def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2273def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2274def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2275def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2276def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2277def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2278def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2279def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2280def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2281def USAX : AAI<0b01100101, 0b11110101, "usax">;
2282def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2283def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002284
2285// Signed/Unsigned halving add/subtract -- for disassembly only
2286
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002287def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2288def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2289def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2290def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2291def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2292def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2293def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2294def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2295def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2296def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2297def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2298def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002299
Johnny Chenadc77332010-02-26 22:04:29 +00002300// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002301
Jim Grosbach70987fb2010-10-18 23:35:38 +00002302def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002303 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002304 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002305 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002306 bits<4> Rd;
2307 bits<4> Rn;
2308 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002309 let Inst{27-20} = 0b01111000;
2310 let Inst{15-12} = 0b1111;
2311 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002312 let Inst{19-16} = Rd;
2313 let Inst{11-8} = Rm;
2314 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002315}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002316def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002317 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002318 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002319 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002320 bits<4> Rd;
2321 bits<4> Rn;
2322 bits<4> Rm;
2323 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002324 let Inst{27-20} = 0b01111000;
2325 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002326 let Inst{19-16} = Rd;
2327 let Inst{15-12} = Ra;
2328 let Inst{11-8} = Rm;
2329 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002330}
2331
2332// Signed/Unsigned saturate -- for disassembly only
2333
Jim Grosbach70987fb2010-10-18 23:35:38 +00002334def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2335 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002336 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002337 bits<4> Rd;
2338 bits<5> sat_imm;
2339 bits<4> Rn;
2340 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002341 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002342 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002343 let Inst{20-16} = sat_imm;
2344 let Inst{15-12} = Rd;
2345 let Inst{11-7} = sh{7-3};
2346 let Inst{6} = sh{0};
2347 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002348}
2349
Jim Grosbach70987fb2010-10-18 23:35:38 +00002350def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2351 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002352 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002353 bits<4> Rd;
2354 bits<4> sat_imm;
2355 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002356 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002357 let Inst{11-4} = 0b11110011;
2358 let Inst{15-12} = Rd;
2359 let Inst{19-16} = sat_imm;
2360 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002361}
2362
Jim Grosbach70987fb2010-10-18 23:35:38 +00002363def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2364 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002365 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002366 bits<4> Rd;
2367 bits<5> sat_imm;
2368 bits<4> Rn;
2369 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002370 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002371 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002372 let Inst{15-12} = Rd;
2373 let Inst{11-7} = sh{7-3};
2374 let Inst{6} = sh{0};
2375 let Inst{20-16} = sat_imm;
2376 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002377}
2378
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2380 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002381 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002382 bits<4> Rd;
2383 bits<4> sat_imm;
2384 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002385 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002386 let Inst{11-4} = 0b11110011;
2387 let Inst{15-12} = Rd;
2388 let Inst{19-16} = sat_imm;
2389 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002390}
Evan Chenga8e29892007-01-19 07:51:42 +00002391
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002392def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2393def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002394
Evan Chenga8e29892007-01-19 07:51:42 +00002395//===----------------------------------------------------------------------===//
2396// Bitwise Instructions.
2397//
2398
Jim Grosbach26421962008-10-14 20:36:24 +00002399defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002400 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002401 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002402defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002403 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002404 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002405defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002406 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002407 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002408defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002409 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002410 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002411
Jim Grosbach3fea191052010-10-21 22:03:21 +00002412def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002413 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002414 "bfc", "\t$Rd, $imm", "$src = $Rd",
2415 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002416 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002417 bits<4> Rd;
2418 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002419 let Inst{27-21} = 0b0111110;
2420 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002421 let Inst{15-12} = Rd;
2422 let Inst{11-7} = imm{4-0}; // lsb
2423 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002424}
2425
Johnny Chenb2503c02010-02-17 06:31:48 +00002426// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002427def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002428 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002429 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2430 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002431 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002432 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002433 bits<4> Rd;
2434 bits<4> Rn;
2435 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002436 let Inst{27-21} = 0b0111110;
2437 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002438 let Inst{15-12} = Rd;
2439 let Inst{11-7} = imm{4-0}; // lsb
2440 let Inst{20-16} = imm{9-5}; // width
2441 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002442}
2443
Jim Grosbach36860462010-10-21 22:19:32 +00002444def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2445 "mvn", "\t$Rd, $Rm",
2446 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2447 bits<4> Rd;
2448 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002449 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002450 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002451 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002452 let Inst{15-12} = Rd;
2453 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002454}
Jim Grosbach36860462010-10-21 22:19:32 +00002455def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2456 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2457 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2458 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002459 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002460 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002461 let Inst{19-16} = 0b0000;
2462 let Inst{15-12} = Rd;
2463 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002464}
Evan Chengb3379fb2009-02-05 08:42:55 +00002465let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002466def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2467 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2468 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2469 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002470 bits<12> imm;
2471 let Inst{25} = 1;
2472 let Inst{19-16} = 0b0000;
2473 let Inst{15-12} = Rd;
2474 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002475}
Evan Chenga8e29892007-01-19 07:51:42 +00002476
2477def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2478 (BICri GPR:$src, so_imm_not:$imm)>;
2479
2480//===----------------------------------------------------------------------===//
2481// Multiply Instructions.
2482//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002483class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2484 string opc, string asm, list<dag> pattern>
2485 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2486 bits<4> Rd;
2487 bits<4> Rm;
2488 bits<4> Rn;
2489 let Inst{19-16} = Rd;
2490 let Inst{11-8} = Rm;
2491 let Inst{3-0} = Rn;
2492}
2493class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2494 string opc, string asm, list<dag> pattern>
2495 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2496 bits<4> RdLo;
2497 bits<4> RdHi;
2498 bits<4> Rm;
2499 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002500 let Inst{19-16} = RdHi;
2501 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002502 let Inst{11-8} = Rm;
2503 let Inst{3-0} = Rn;
2504}
Evan Chenga8e29892007-01-19 07:51:42 +00002505
Evan Cheng8de898a2009-06-26 00:19:44 +00002506let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002507def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2508 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2509 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002510
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002511def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2512 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2513 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2514 bits<4> Ra;
2515 let Inst{15-12} = Ra;
2516}
Evan Chenga8e29892007-01-19 07:51:42 +00002517
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002518def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002519 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002520 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002521 Requires<[IsARM, HasV6T2]> {
2522 bits<4> Rd;
2523 bits<4> Rm;
2524 bits<4> Rn;
2525 let Inst{19-16} = Rd;
2526 let Inst{11-8} = Rm;
2527 let Inst{3-0} = Rn;
2528}
Evan Chengedcbada2009-07-06 22:05:45 +00002529
Evan Chenga8e29892007-01-19 07:51:42 +00002530// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002531
Evan Chengcd799b92009-06-12 20:46:18 +00002532let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002533let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002534def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2535 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2536 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002537
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002538def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2539 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2540 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002541}
Evan Chenga8e29892007-01-19 07:51:42 +00002542
2543// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002544def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2545 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2546 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002547
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002548def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2549 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2550 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002551
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002552def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2553 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2554 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2555 Requires<[IsARM, HasV6]> {
2556 bits<4> RdLo;
2557 bits<4> RdHi;
2558 bits<4> Rm;
2559 bits<4> Rn;
2560 let Inst{19-16} = RdLo;
2561 let Inst{15-12} = RdHi;
2562 let Inst{11-8} = Rm;
2563 let Inst{3-0} = Rn;
2564}
Evan Chengcd799b92009-06-12 20:46:18 +00002565} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002566
2567// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002568def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2569 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2570 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002571 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002572 let Inst{15-12} = 0b1111;
2573}
Evan Cheng13ab0202007-07-10 18:08:01 +00002574
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002575def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2576 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002577 [/* For disassembly only; pattern left blank */]>,
2578 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002579 let Inst{15-12} = 0b1111;
2580}
2581
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002582def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2583 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2584 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2585 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2586 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002587
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002588def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2589 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2590 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002591 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002592 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002593
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002594def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2595 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2596 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2597 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2598 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002599
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002600def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2601 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2602 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002603 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002604 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002605
Raul Herbster37fb5b12007-08-30 23:25:47 +00002606multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002607 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2608 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2609 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2610 (sext_inreg GPR:$Rm, i16)))]>,
2611 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002612
Jim Grosbach3870b752010-10-22 18:35:16 +00002613 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2614 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2615 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2616 (sra GPR:$Rm, (i32 16))))]>,
2617 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002618
Jim Grosbach3870b752010-10-22 18:35:16 +00002619 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2620 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2621 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2622 (sext_inreg GPR:$Rm, i16)))]>,
2623 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002624
Jim Grosbach3870b752010-10-22 18:35:16 +00002625 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2626 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2627 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2628 (sra GPR:$Rm, (i32 16))))]>,
2629 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002630
Jim Grosbach3870b752010-10-22 18:35:16 +00002631 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2632 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2633 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2634 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2635 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002636
Jim Grosbach3870b752010-10-22 18:35:16 +00002637 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2638 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2639 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2640 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2641 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002642}
2643
Raul Herbster37fb5b12007-08-30 23:25:47 +00002644
2645multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002646 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002647 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2648 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2649 [(set GPR:$Rd, (add GPR:$Ra,
2650 (opnode (sext_inreg GPR:$Rn, i16),
2651 (sext_inreg GPR:$Rm, i16))))]>,
2652 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002653
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002654 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002655 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2656 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2657 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2658 (sra GPR:$Rm, (i32 16)))))]>,
2659 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002660
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002661 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002662 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2663 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2664 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2665 (sext_inreg GPR:$Rm, i16))))]>,
2666 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002667
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002668 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002669 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2670 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2671 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2672 (sra GPR:$Rm, (i32 16)))))]>,
2673 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002674
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002675 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002676 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2677 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2678 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2679 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2680 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002681
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002682 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002683 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2684 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2685 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2686 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2687 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002688}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002689
Raul Herbster37fb5b12007-08-30 23:25:47 +00002690defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2691defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002692
Johnny Chen83498e52010-02-12 21:59:23 +00002693// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002694def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2695 (ins GPR:$Rn, GPR:$Rm),
2696 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002697 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002698 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002699
Jim Grosbach3870b752010-10-22 18:35:16 +00002700def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2701 (ins GPR:$Rn, GPR:$Rm),
2702 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002703 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002704 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002705
Jim Grosbach3870b752010-10-22 18:35:16 +00002706def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2707 (ins GPR:$Rn, GPR:$Rm),
2708 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002709 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002710 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002711
Jim Grosbach3870b752010-10-22 18:35:16 +00002712def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2713 (ins GPR:$Rn, GPR:$Rm),
2714 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002715 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002716 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002717
Johnny Chen667d1272010-02-22 18:50:54 +00002718// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002719class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2720 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002721 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002722 bits<4> Rn;
2723 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002724 let Inst{4} = 1;
2725 let Inst{5} = swap;
2726 let Inst{6} = sub;
2727 let Inst{7} = 0;
2728 let Inst{21-20} = 0b00;
2729 let Inst{22} = long;
2730 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002731 let Inst{11-8} = Rm;
2732 let Inst{3-0} = Rn;
2733}
2734class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2735 InstrItinClass itin, string opc, string asm>
2736 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2737 bits<4> Rd;
2738 let Inst{15-12} = 0b1111;
2739 let Inst{19-16} = Rd;
2740}
2741class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2742 InstrItinClass itin, string opc, string asm>
2743 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2744 bits<4> Ra;
2745 let Inst{15-12} = Ra;
2746}
2747class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2748 InstrItinClass itin, string opc, string asm>
2749 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2750 bits<4> RdLo;
2751 bits<4> RdHi;
2752 let Inst{19-16} = RdHi;
2753 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002754}
2755
2756multiclass AI_smld<bit sub, string opc> {
2757
Jim Grosbach385e1362010-10-22 19:15:30 +00002758 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2759 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002760
Jim Grosbach385e1362010-10-22 19:15:30 +00002761 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2762 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002763
Jim Grosbach385e1362010-10-22 19:15:30 +00002764 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2765 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2766 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002767
Jim Grosbach385e1362010-10-22 19:15:30 +00002768 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2769 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2770 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002771
2772}
2773
2774defm SMLA : AI_smld<0, "smla">;
2775defm SMLS : AI_smld<1, "smls">;
2776
Johnny Chen2ec5e492010-02-22 21:50:40 +00002777multiclass AI_sdml<bit sub, string opc> {
2778
Jim Grosbach385e1362010-10-22 19:15:30 +00002779 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2780 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2781 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2782 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002783}
2784
2785defm SMUA : AI_sdml<0, "smua">;
2786defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002787
Evan Chenga8e29892007-01-19 07:51:42 +00002788//===----------------------------------------------------------------------===//
2789// Misc. Arithmetic Instructions.
2790//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002791
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002792def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2793 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2794 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002795
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002796def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2797 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2798 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2799 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002800
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002801def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2802 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2803 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002804
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002805def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2806 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2807 [(set GPR:$Rd,
2808 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2809 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2810 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2811 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2812 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002813
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002814def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2815 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2816 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002817 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002818 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2819 (shl GPR:$Rm, (i32 8))), i16))]>,
2820 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002821
Bob Wilsonf955f292010-08-17 17:23:19 +00002822def lsl_shift_imm : SDNodeXForm<imm, [{
2823 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2824 return CurDAG->getTargetConstant(Sh, MVT::i32);
2825}]>;
2826
2827def lsl_amt : PatLeaf<(i32 imm), [{
2828 return (N->getZExtValue() < 32);
2829}], lsl_shift_imm>;
2830
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002831def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2832 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2833 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2834 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2835 (and (shl GPR:$Rm, lsl_amt:$sh),
2836 0xFFFF0000)))]>,
2837 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002838
Evan Chenga8e29892007-01-19 07:51:42 +00002839// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002840def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2841 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2842def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2843 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002844
Bob Wilsonf955f292010-08-17 17:23:19 +00002845def asr_shift_imm : SDNodeXForm<imm, [{
2846 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2847 return CurDAG->getTargetConstant(Sh, MVT::i32);
2848}]>;
2849
2850def asr_amt : PatLeaf<(i32 imm), [{
2851 return (N->getZExtValue() <= 32);
2852}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002853
Bob Wilsondc66eda2010-08-16 22:26:55 +00002854// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2855// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002856def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2857 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2858 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2859 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2860 (and (sra GPR:$Rm, asr_amt:$sh),
2861 0xFFFF)))]>,
2862 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002863
Evan Chenga8e29892007-01-19 07:51:42 +00002864// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2865// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002866def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002867 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002868def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002869 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2870 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002871
Evan Chenga8e29892007-01-19 07:51:42 +00002872//===----------------------------------------------------------------------===//
2873// Comparison Instructions...
2874//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002875
Jim Grosbach26421962008-10-14 20:36:24 +00002876defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002877 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002878 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002879
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002880// FIXME: We have to be careful when using the CMN instruction and comparison
2881// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002882// results:
2883//
2884// rsbs r1, r1, 0
2885// cmp r0, r1
2886// mov r0, #0
2887// it ls
2888// mov r0, #1
2889//
2890// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002891//
Bill Wendling6165e872010-08-26 18:33:51 +00002892// cmn r0, r1
2893// mov r0, #0
2894// it ls
2895// mov r0, #1
2896//
2897// However, the CMN gives the *opposite* result when r1 is 0. This is because
2898// the carry flag is set in the CMP case but not in the CMN case. In short, the
2899// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2900// value of r0 and the carry bit (because the "carry bit" parameter to
2901// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2902// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2903// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2904// parameter to AddWithCarry is defined as 0).
2905//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002906// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002907//
2908// x = 0
2909// ~x = 0xFFFF FFFF
2910// ~x + 1 = 0x1 0000 0000
2911// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2912//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002913// Therefore, we should disable CMN when comparing against zero, until we can
2914// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2915// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002916//
2917// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2918//
2919// This is related to <rdar://problem/7569620>.
2920//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002921//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2922// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002923
Evan Chenga8e29892007-01-19 07:51:42 +00002924// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002925defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002926 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002927 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002928defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002929 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002930 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002931
David Goodwinc0309b42009-06-29 15:33:01 +00002932defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002933 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002934 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2935defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002936 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002937 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002938
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002939//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2940// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002941
David Goodwinc0309b42009-06-29 15:33:01 +00002942def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002943 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002944
Evan Cheng218977b2010-07-13 19:27:42 +00002945// Pseudo i64 compares for some floating point compares.
2946let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2947 Defs = [CPSR] in {
2948def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002949 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002950 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002951 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2952
2953def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002954 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002955 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2956} // usesCustomInserter
2957
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002958
Evan Chenga8e29892007-01-19 07:51:42 +00002959// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002960// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002961// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002962// FIXME: These should all be pseudo-instructions that get expanded to
2963// the normal MOV instructions. That would fix the dependency on
2964// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002965let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002966def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2967 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2968 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2969 RegConstraint<"$false = $Rd">, UnaryDP {
2970 bits<4> Rd;
2971 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002972 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002973 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002974 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002975 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002976 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002977}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002978
Jim Grosbach27e90082010-10-29 19:28:17 +00002979def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2980 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2981 "mov", "\t$Rd, $shift",
2982 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2983 RegConstraint<"$false = $Rd">, UnaryDP {
2984 bits<4> Rd;
2985 bits<4> Rn;
2986 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002987 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002988 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002989 let Inst{19-16} = Rn;
2990 let Inst{15-12} = Rd;
2991 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002992}
2993
Jim Grosbach27e90082010-10-29 19:28:17 +00002994def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2995 DPFrm, IIC_iMOVi,
2996 "movw", "\t$Rd, $imm",
2997 []>,
2998 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2999 UnaryDP {
3000 bits<4> Rd;
3001 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003002 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003003 let Inst{20} = 0;
3004 let Inst{19-16} = imm{15-12};
3005 let Inst{15-12} = Rd;
3006 let Inst{11-0} = imm{11-0};
3007}
3008
3009def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3010 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3011 "mov", "\t$Rd, $imm",
3012 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3013 RegConstraint<"$false = $Rd">, UnaryDP {
3014 bits<4> Rd;
3015 bits<12> imm;
3016 let Inst{25} = 1;
3017 let Inst{20} = 0;
3018 let Inst{19-16} = 0b0000;
3019 let Inst{15-12} = Rd;
3020 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003021}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003022
Evan Cheng63f35442010-11-13 02:25:14 +00003023// Two instruction predicate mov immediate.
3024def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3025 (ins GPR:$false, i32imm:$src, pred:$p),
Evan Chengc47f7d62010-11-13 05:14:20 +00003026 IIC_iCMOVix2, "", []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003027
Evan Cheng875a6ac2010-11-12 22:42:47 +00003028def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3029 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3030 "mvn", "\t$Rd, $imm",
3031 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3032 RegConstraint<"$false = $Rd">, UnaryDP {
3033 bits<4> Rd;
3034 bits<12> imm;
3035 let Inst{25} = 1;
3036 let Inst{20} = 0;
3037 let Inst{19-16} = 0b0000;
3038 let Inst{15-12} = Rd;
3039 let Inst{11-0} = imm;
3040}
Owen Andersonf523e472010-09-23 23:45:25 +00003041} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003042
Jim Grosbach3728e962009-12-10 00:11:09 +00003043//===----------------------------------------------------------------------===//
3044// Atomic operations intrinsics
3045//
3046
Bob Wilsonf74a4292010-10-30 00:54:37 +00003047def memb_opt : Operand<i32> {
3048 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003049}
Jim Grosbach3728e962009-12-10 00:11:09 +00003050
Bob Wilsonf74a4292010-10-30 00:54:37 +00003051// memory barriers protect the atomic sequences
3052let hasSideEffects = 1 in {
3053def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3054 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3055 Requires<[IsARM, HasDB]> {
3056 bits<4> opt;
3057 let Inst{31-4} = 0xf57ff05;
3058 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003059}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003060
Johnny Chen7def14f2010-08-11 23:35:12 +00003061def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003062 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003063 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003064 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003065 // FIXME: add encoding
3066}
Jim Grosbach3728e962009-12-10 00:11:09 +00003067}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003068
Bob Wilsonf74a4292010-10-30 00:54:37 +00003069def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3070 "dsb", "\t$opt",
3071 [/* For disassembly only; pattern left blank */]>,
3072 Requires<[IsARM, HasDB]> {
3073 bits<4> opt;
3074 let Inst{31-4} = 0xf57ff04;
3075 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003076}
3077
Johnny Chenfd6037d2010-02-18 00:19:08 +00003078// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003079def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3080 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003081 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003082 let Inst{3-0} = 0b1111;
3083}
3084
Jim Grosbach66869102009-12-11 18:52:41 +00003085let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003086 let Uses = [CPSR] in {
3087 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003089 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3090 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003092 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3093 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003094 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003095 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3096 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003097 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003098 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3099 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003100 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003101 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3102 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003104 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3105 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003106 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003107 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3108 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003110 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3111 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003113 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3114 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003116 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3117 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003119 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3120 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003122 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3123 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003125 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3126 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003128 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3129 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003131 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3132 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003134 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3135 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003137 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3138 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003140 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3141
3142 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003144 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3145 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003147 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3148 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003150 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3151
Jim Grosbache801dc42009-12-12 01:40:06 +00003152 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003154 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3155 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003157 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3158 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003160 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3161}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003162}
3163
3164let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003165def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3166 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003167 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003168def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3169 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003170 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003171def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3172 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003173 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003174def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003175 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003176 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003177 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003178}
3179
Jim Grosbach86875a22010-10-29 19:58:57 +00003180let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3181def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003182 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003183 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003184 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003185def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003186 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003187 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003188 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003189def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003190 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003191 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003192 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003193def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3194 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003195 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003196 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003197 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003198}
3199
Johnny Chenb9436272010-02-17 22:37:58 +00003200// Clear-Exclusive is for disassembly only.
3201def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3202 [/* For disassembly only; pattern left blank */]>,
3203 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003204 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003205}
3206
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003207// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3208let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003209def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3210 [/* For disassembly only; pattern left blank */]>;
3211def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3212 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003213}
3214
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003215//===----------------------------------------------------------------------===//
3216// TLS Instructions
3217//
3218
3219// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003220// FIXME: This needs to be a pseudo of some sort so that we can get the
3221// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003222let isCall = 1,
3223 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003224 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003225 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003226 [(set R0, ARMthread_pointer)]>;
3227}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003228
Evan Chenga8e29892007-01-19 07:51:42 +00003229//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003230// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003231// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003232// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003233// Since by its nature we may be coming from some other function to get
3234// here, and we're using the stack frame for the containing function to
3235// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003236// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003237// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003238// except for our own input by listing the relevant registers in Defs. By
3239// doing so, we also cause the prologue/epilogue code to actively preserve
3240// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003241// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003242//
3243// These are pseudo-instructions and are lowered to individual MC-insts, so
3244// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003245let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003246 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3247 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003248 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003249 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003250 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003251 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003252 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003253 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3254 Requires<[IsARM, HasVFP2]>;
3255}
3256
3257let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003258 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3259 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003260 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3261 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003262 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003263 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3264 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003265}
3266
Jim Grosbach5eb19512010-05-22 01:06:18 +00003267// FIXME: Non-Darwin version(s)
3268let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3269 Defs = [ R7, LR, SP ] in {
3270def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3271 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003272 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003273 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3274 Requires<[IsARM, IsDarwin]>;
3275}
3276
Jim Grosbache4ad3872010-10-19 23:27:08 +00003277// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003278// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003279// handled when the pseudo is expanded (which happens before any passes
3280// that need the instruction size).
3281let isBarrier = 1, hasSideEffects = 1 in
3282def Int_eh_sjlj_dispatchsetup :
3283 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3284 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3285 Requires<[IsDarwin]>;
3286
Jim Grosbach0e0da732009-05-12 23:59:14 +00003287//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003288// Non-Instruction Patterns
3289//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003290
Evan Chenga8e29892007-01-19 07:51:42 +00003291// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003292
Evan Cheng893d7fe2010-11-12 23:03:38 +00003293// FIXME: Folding immediates into these logical operations aren't necessary
3294// good ideas. If it's in a loop machine licm could have hoisted the immediate
3295// computation out of the loop.
Evan Chenga8e29892007-01-19 07:51:42 +00003296def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003297 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3298 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003299def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003300 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3301 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003302def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3303 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3304 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003305def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3306 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3307 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003308
Evan Cheng893d7fe2010-11-12 23:03:38 +00003309// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003310// This is a single pseudo instruction, the benefit is that it can be remat'd
3311// as a single unit instead of having to handle reg inputs.
3312// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003313let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003314def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
Evan Cheng11c11f82010-11-12 23:46:13 +00003315 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003316 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003317
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003318// ConstantPool, GlobalAddress, and JumpTable
3319def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3320 Requires<[IsARM, DontUseMovt]>;
3321def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3322def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3323 Requires<[IsARM, UseMovt]>;
3324def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3325 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3326
Evan Chenga8e29892007-01-19 07:51:42 +00003327// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003328
Dale Johannesen51e28e62010-06-03 21:09:53 +00003329// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003330def : ARMPat<(ARMtcret tcGPR:$dst),
3331 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003332
3333def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3334 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3335
3336def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3337 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3338
Dale Johannesen38d5f042010-06-15 22:24:08 +00003339def : ARMPat<(ARMtcret tcGPR:$dst),
3340 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003341
3342def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3343 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3344
3345def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3346 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003347
Evan Chenga8e29892007-01-19 07:51:42 +00003348// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003349def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003350 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003351def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003352 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003353
Evan Chenga8e29892007-01-19 07:51:42 +00003354// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003355def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3356def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003357
Evan Chenga8e29892007-01-19 07:51:42 +00003358// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003359def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3360def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3361def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3362def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3363
Evan Chenga8e29892007-01-19 07:51:42 +00003364def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003365
Evan Cheng83b5cf02008-11-05 23:22:34 +00003366def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3367def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3368
Evan Cheng34b12d22007-01-19 20:27:35 +00003369// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003370def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3371 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003372 (SMULBB GPR:$a, GPR:$b)>;
3373def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3374 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003375def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3376 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003377 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003378def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003379 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003380def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3381 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003382 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003383def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003384 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003385def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3386 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003387 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003388def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003389 (SMULWB GPR:$a, GPR:$b)>;
3390
3391def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003392 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3393 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003394 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3395def : ARMV5TEPat<(add GPR:$acc,
3396 (mul sext_16_node:$a, sext_16_node:$b)),
3397 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3398def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003399 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3400 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003401 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3402def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003403 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003404 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3405def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003406 (mul (sra GPR:$a, (i32 16)),
3407 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003408 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3409def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003410 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003411 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3412def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003413 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3414 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003415 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3416def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003417 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003418 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3419
Evan Chenga8e29892007-01-19 07:51:42 +00003420//===----------------------------------------------------------------------===//
3421// Thumb Support
3422//
3423
3424include "ARMInstrThumb.td"
3425
3426//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003427// Thumb2 Support
3428//
3429
3430include "ARMInstrThumb2.td"
3431
3432//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003433// Floating Point Support
3434//
3435
3436include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003437
3438//===----------------------------------------------------------------------===//
3439// Advanced SIMD (NEON) Support
3440//
3441
3442include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003443
3444//===----------------------------------------------------------------------===//
3445// Coprocessor Instructions. For disassembly only.
3446//
3447
3448def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3449 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3450 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3451 [/* For disassembly only; pattern left blank */]> {
3452 let Inst{4} = 0;
3453}
3454
3455def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3456 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3457 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3458 [/* For disassembly only; pattern left blank */]> {
3459 let Inst{31-28} = 0b1111;
3460 let Inst{4} = 0;
3461}
3462
Johnny Chen64dfb782010-02-16 20:04:27 +00003463class ACI<dag oops, dag iops, string opc, string asm>
3464 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3465 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3466 let Inst{27-25} = 0b110;
3467}
3468
3469multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3470
3471 def _OFFSET : ACI<(outs),
3472 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3473 opc, "\tp$cop, cr$CRd, $addr"> {
3474 let Inst{31-28} = op31_28;
3475 let Inst{24} = 1; // P = 1
3476 let Inst{21} = 0; // W = 0
3477 let Inst{22} = 0; // D = 0
3478 let Inst{20} = load;
3479 }
3480
3481 def _PRE : ACI<(outs),
3482 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3483 opc, "\tp$cop, cr$CRd, $addr!"> {
3484 let Inst{31-28} = op31_28;
3485 let Inst{24} = 1; // P = 1
3486 let Inst{21} = 1; // W = 1
3487 let Inst{22} = 0; // D = 0
3488 let Inst{20} = load;
3489 }
3490
3491 def _POST : ACI<(outs),
3492 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3493 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3494 let Inst{31-28} = op31_28;
3495 let Inst{24} = 0; // P = 0
3496 let Inst{21} = 1; // W = 1
3497 let Inst{22} = 0; // D = 0
3498 let Inst{20} = load;
3499 }
3500
3501 def _OPTION : ACI<(outs),
3502 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3503 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3504 let Inst{31-28} = op31_28;
3505 let Inst{24} = 0; // P = 0
3506 let Inst{23} = 1; // U = 1
3507 let Inst{21} = 0; // W = 0
3508 let Inst{22} = 0; // D = 0
3509 let Inst{20} = load;
3510 }
3511
3512 def L_OFFSET : ACI<(outs),
3513 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003514 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003515 let Inst{31-28} = op31_28;
3516 let Inst{24} = 1; // P = 1
3517 let Inst{21} = 0; // W = 0
3518 let Inst{22} = 1; // D = 1
3519 let Inst{20} = load;
3520 }
3521
3522 def L_PRE : ACI<(outs),
3523 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003524 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003525 let Inst{31-28} = op31_28;
3526 let Inst{24} = 1; // P = 1
3527 let Inst{21} = 1; // W = 1
3528 let Inst{22} = 1; // D = 1
3529 let Inst{20} = load;
3530 }
3531
3532 def L_POST : ACI<(outs),
3533 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003534 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003535 let Inst{31-28} = op31_28;
3536 let Inst{24} = 0; // P = 0
3537 let Inst{21} = 1; // W = 1
3538 let Inst{22} = 1; // D = 1
3539 let Inst{20} = load;
3540 }
3541
3542 def L_OPTION : ACI<(outs),
3543 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003544 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003545 let Inst{31-28} = op31_28;
3546 let Inst{24} = 0; // P = 0
3547 let Inst{23} = 1; // U = 1
3548 let Inst{21} = 0; // W = 0
3549 let Inst{22} = 1; // D = 1
3550 let Inst{20} = load;
3551 }
3552}
3553
3554defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3555defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3556defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3557defm STC2 : LdStCop<0b1111, 0, "stc2">;
3558
Johnny Chen906d57f2010-02-12 01:44:23 +00003559def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3560 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3561 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3562 [/* For disassembly only; pattern left blank */]> {
3563 let Inst{20} = 0;
3564 let Inst{4} = 1;
3565}
3566
3567def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3568 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3569 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3570 [/* For disassembly only; pattern left blank */]> {
3571 let Inst{31-28} = 0b1111;
3572 let Inst{20} = 0;
3573 let Inst{4} = 1;
3574}
3575
3576def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3577 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3578 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3579 [/* For disassembly only; pattern left blank */]> {
3580 let Inst{20} = 1;
3581 let Inst{4} = 1;
3582}
3583
3584def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3585 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3586 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3587 [/* For disassembly only; pattern left blank */]> {
3588 let Inst{31-28} = 0b1111;
3589 let Inst{20} = 1;
3590 let Inst{4} = 1;
3591}
3592
3593def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3594 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3595 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3596 [/* For disassembly only; pattern left blank */]> {
3597 let Inst{23-20} = 0b0100;
3598}
3599
3600def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3601 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3602 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3603 [/* For disassembly only; pattern left blank */]> {
3604 let Inst{31-28} = 0b1111;
3605 let Inst{23-20} = 0b0100;
3606}
3607
3608def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3609 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3610 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3611 [/* For disassembly only; pattern left blank */]> {
3612 let Inst{23-20} = 0b0101;
3613}
3614
3615def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3616 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3617 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3618 [/* For disassembly only; pattern left blank */]> {
3619 let Inst{31-28} = 0b1111;
3620 let Inst{23-20} = 0b0101;
3621}
3622
Johnny Chenb98e1602010-02-12 18:55:33 +00003623//===----------------------------------------------------------------------===//
3624// Move between special register and ARM core register -- for disassembly only
3625//
3626
3627def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3628 [/* For disassembly only; pattern left blank */]> {
3629 let Inst{23-20} = 0b0000;
3630 let Inst{7-4} = 0b0000;
3631}
3632
3633def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3634 [/* For disassembly only; pattern left blank */]> {
3635 let Inst{23-20} = 0b0100;
3636 let Inst{7-4} = 0b0000;
3637}
3638
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003639def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3640 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003641 [/* For disassembly only; pattern left blank */]> {
3642 let Inst{23-20} = 0b0010;
3643 let Inst{7-4} = 0b0000;
3644}
3645
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003646def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3647 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003648 [/* For disassembly only; pattern left blank */]> {
3649 let Inst{23-20} = 0b0010;
3650 let Inst{7-4} = 0b0000;
3651}
3652
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003653def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3654 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003655 [/* For disassembly only; pattern left blank */]> {
3656 let Inst{23-20} = 0b0110;
3657 let Inst{7-4} = 0b0000;
3658}
3659
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003660def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3661 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003662 [/* For disassembly only; pattern left blank */]> {
3663 let Inst{23-20} = 0b0110;
3664 let Inst{7-4} = 0b0000;
3665}